1// SPDX-License-Identifier: GPL-2.0
2#include <dt-bindings/clock/tegra186-clock.h>
3#include <dt-bindings/gpio/tegra186-gpio.h>
4#include <dt-bindings/interrupt-controller/arm-gic.h>
5#include <dt-bindings/mailbox/tegra186-hsp.h>
6#include <dt-bindings/memory/tegra186-mc.h>
7#include <dt-bindings/pinctrl/pinctrl-tegra-io-pad.h>
8#include <dt-bindings/power/tegra186-powergate.h>
9#include <dt-bindings/reset/tegra186-reset.h>
10#include <dt-bindings/thermal/tegra186-bpmp-thermal.h>
11
12/ {
13	compatible = "nvidia,tegra186";
14	interrupt-parent = <&gic>;
15	#address-cells = <2>;
16	#size-cells = <2>;
17
18	misc@100000 {
19		compatible = "nvidia,tegra186-misc";
20		reg = <0x0 0x00100000 0x0 0xf000>,
21		      <0x0 0x0010f000 0x0 0x1000>;
22	};
23
24	gpio: gpio@2200000 {
25		compatible = "nvidia,tegra186-gpio";
26		reg-names = "security", "gpio";
27		reg = <0x0 0x2200000 0x0 0x10000>,
28		      <0x0 0x2210000 0x0 0x10000>;
29		interrupts = <GIC_SPI  47 IRQ_TYPE_LEVEL_HIGH>,
30			     <GIC_SPI  50 IRQ_TYPE_LEVEL_HIGH>,
31			     <GIC_SPI  53 IRQ_TYPE_LEVEL_HIGH>,
32			     <GIC_SPI  56 IRQ_TYPE_LEVEL_HIGH>,
33			     <GIC_SPI  59 IRQ_TYPE_LEVEL_HIGH>,
34			     <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>;
35		#interrupt-cells = <2>;
36		interrupt-controller;
37		#gpio-cells = <2>;
38		gpio-controller;
39	};
40
41	ethernet@2490000 {
42		compatible = "nvidia,tegra186-eqos",
43			     "snps,dwc-qos-ethernet-4.10";
44		reg = <0x0 0x02490000 0x0 0x10000>;
45		interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>, /* common */
46			     <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>, /* power */
47			     <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, /* rx0 */
48			     <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, /* tx0 */
49			     <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>, /* rx1 */
50			     <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>, /* tx1 */
51			     <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, /* rx2 */
52			     <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, /* tx2 */
53			     <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>, /* rx3 */
54			     <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; /* tx3 */
55		clocks = <&bpmp TEGRA186_CLK_AXI_CBB>,
56			 <&bpmp TEGRA186_CLK_EQOS_AXI>,
57			 <&bpmp TEGRA186_CLK_EQOS_RX>,
58			 <&bpmp TEGRA186_CLK_EQOS_TX>,
59			 <&bpmp TEGRA186_CLK_EQOS_PTP_REF>;
60		clock-names = "master_bus", "slave_bus", "rx", "tx", "ptp_ref";
61		resets = <&bpmp TEGRA186_RESET_EQOS>;
62		reset-names = "eqos";
63		iommus = <&smmu TEGRA186_SID_EQOS>;
64		status = "disabled";
65
66		snps,write-requests = <1>;
67		snps,read-requests = <3>;
68		snps,burst-map = <0x7>;
69		snps,txpbl = <32>;
70		snps,rxpbl = <8>;
71	};
72
73	memory-controller@2c00000 {
74		compatible = "nvidia,tegra186-mc";
75		reg = <0x0 0x02c00000 0x0 0xb0000>;
76		status = "disabled";
77	};
78
79	uarta: serial@3100000 {
80		compatible = "nvidia,tegra186-uart", "nvidia,tegra20-uart";
81		reg = <0x0 0x03100000 0x0 0x40>;
82		reg-shift = <2>;
83		interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
84		clocks = <&bpmp TEGRA186_CLK_UARTA>;
85		clock-names = "serial";
86		resets = <&bpmp TEGRA186_RESET_UARTA>;
87		reset-names = "serial";
88		status = "disabled";
89	};
90
91	uartb: serial@3110000 {
92		compatible = "nvidia,tegra186-uart", "nvidia,tegra20-uart";
93		reg = <0x0 0x03110000 0x0 0x40>;
94		reg-shift = <2>;
95		interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
96		clocks = <&bpmp TEGRA186_CLK_UARTB>;
97		clock-names = "serial";
98		resets = <&bpmp TEGRA186_RESET_UARTB>;
99		reset-names = "serial";
100		status = "disabled";
101	};
102
103	uartd: serial@3130000 {
104		compatible = "nvidia,tegra186-uart", "nvidia,tegra20-uart";
105		reg = <0x0 0x03130000 0x0 0x40>;
106		reg-shift = <2>;
107		interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
108		clocks = <&bpmp TEGRA186_CLK_UARTD>;
109		clock-names = "serial";
110		resets = <&bpmp TEGRA186_RESET_UARTD>;
111		reset-names = "serial";
112		status = "disabled";
113	};
114
115	uarte: serial@3140000 {
116		compatible = "nvidia,tegra186-uart", "nvidia,tegra20-uart";
117		reg = <0x0 0x03140000 0x0 0x40>;
118		reg-shift = <2>;
119		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
120		clocks = <&bpmp TEGRA186_CLK_UARTE>;
121		clock-names = "serial";
122		resets = <&bpmp TEGRA186_RESET_UARTE>;
123		reset-names = "serial";
124		status = "disabled";
125	};
126
127	uartf: serial@3150000 {
128		compatible = "nvidia,tegra186-uart", "nvidia,tegra20-uart";
129		reg = <0x0 0x03150000 0x0 0x40>;
130		reg-shift = <2>;
131		interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
132		clocks = <&bpmp TEGRA186_CLK_UARTF>;
133		clock-names = "serial";
134		resets = <&bpmp TEGRA186_RESET_UARTF>;
135		reset-names = "serial";
136		status = "disabled";
137	};
138
139	gen1_i2c: i2c@3160000 {
140		compatible = "nvidia,tegra186-i2c", "nvidia,tegra210-i2c";
141		reg = <0x0 0x03160000 0x0 0x10000>;
142		interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
143		#address-cells = <1>;
144		#size-cells = <0>;
145		clocks = <&bpmp TEGRA186_CLK_I2C1>;
146		clock-names = "div-clk";
147		resets = <&bpmp TEGRA186_RESET_I2C1>;
148		reset-names = "i2c";
149		status = "disabled";
150	};
151
152	cam_i2c: i2c@3180000 {
153		compatible = "nvidia,tegra186-i2c", "nvidia,tegra210-i2c";
154		reg = <0x0 0x03180000 0x0 0x10000>;
155		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
156		#address-cells = <1>;
157		#size-cells = <0>;
158		clocks = <&bpmp TEGRA186_CLK_I2C3>;
159		clock-names = "div-clk";
160		resets = <&bpmp TEGRA186_RESET_I2C3>;
161		reset-names = "i2c";
162		status = "disabled";
163	};
164
165	/* shares pads with dpaux1 */
166	dp_aux_ch1_i2c: i2c@3190000 {
167		compatible = "nvidia,tegra186-i2c", "nvidia,tegra210-i2c";
168		reg = <0x0 0x03190000 0x0 0x10000>;
169		interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
170		#address-cells = <1>;
171		#size-cells = <0>;
172		clocks = <&bpmp TEGRA186_CLK_I2C4>;
173		clock-names = "div-clk";
174		resets = <&bpmp TEGRA186_RESET_I2C4>;
175		reset-names = "i2c";
176		status = "disabled";
177	};
178
179	/* controlled by BPMP, should not be enabled */
180	pwr_i2c: i2c@31a0000 {
181		compatible = "nvidia,tegra186-i2c", "nvidia,tegra210-i2c";
182		reg = <0x0 0x031a0000 0x0 0x10000>;
183		interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
184		#address-cells = <1>;
185		#size-cells = <0>;
186		clocks = <&bpmp TEGRA186_CLK_I2C5>;
187		clock-names = "div-clk";
188		resets = <&bpmp TEGRA186_RESET_I2C5>;
189		reset-names = "i2c";
190		status = "disabled";
191	};
192
193	/* shares pads with dpaux0 */
194	dp_aux_ch0_i2c: i2c@31b0000 {
195		compatible = "nvidia,tegra186-i2c", "nvidia,tegra210-i2c";
196		reg = <0x0 0x031b0000 0x0 0x10000>;
197		interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
198		#address-cells = <1>;
199		#size-cells = <0>;
200		clocks = <&bpmp TEGRA186_CLK_I2C6>;
201		clock-names = "div-clk";
202		resets = <&bpmp TEGRA186_RESET_I2C6>;
203		reset-names = "i2c";
204		status = "disabled";
205	};
206
207	gen7_i2c: i2c@31c0000 {
208		compatible = "nvidia,tegra186-i2c", "nvidia,tegra210-i2c";
209		reg = <0x0 0x031c0000 0x0 0x10000>;
210		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
211		#address-cells = <1>;
212		#size-cells = <0>;
213		clocks = <&bpmp TEGRA186_CLK_I2C7>;
214		clock-names = "div-clk";
215		resets = <&bpmp TEGRA186_RESET_I2C7>;
216		reset-names = "i2c";
217		status = "disabled";
218	};
219
220	gen9_i2c: i2c@31e0000 {
221		compatible = "nvidia,tegra186-i2c", "nvidia,tegra210-i2c";
222		reg = <0x0 0x031e0000 0x0 0x10000>;
223		interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
224		#address-cells = <1>;
225		#size-cells = <0>;
226		clocks = <&bpmp TEGRA186_CLK_I2C9>;
227		clock-names = "div-clk";
228		resets = <&bpmp TEGRA186_RESET_I2C9>;
229		reset-names = "i2c";
230		status = "disabled";
231	};
232
233	sdmmc1: sdhci@3400000 {
234		compatible = "nvidia,tegra186-sdhci";
235		reg = <0x0 0x03400000 0x0 0x10000>;
236		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
237		clocks = <&bpmp TEGRA186_CLK_SDMMC1>;
238		clock-names = "sdhci";
239		resets = <&bpmp TEGRA186_RESET_SDMMC1>;
240		reset-names = "sdhci";
241		iommus = <&smmu TEGRA186_SID_SDMMC1>;
242		pinctrl-names = "sdmmc-3v3", "sdmmc-1v8";
243		pinctrl-0 = <&sdmmc1_3v3>;
244		pinctrl-1 = <&sdmmc1_1v8>;
245		nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x07>;
246		nvidia,pad-autocal-pull-down-offset-3v3-timeout = <0x06>;
247		nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x07>;
248		nvidia,pad-autocal-pull-down-offset-1v8-timeout = <0x07>;
249		nvidia,pad-autocal-pull-up-offset-sdr104 = <0x03>;
250		nvidia,pad-autocal-pull-down-offset-sdr104 = <0x05>;
251		nvidia,default-tap = <0x5>;
252		nvidia,default-trim = <0xb>;
253		assigned-clocks = <&bpmp TEGRA186_CLK_SDMMC1>,
254				  <&bpmp TEGRA186_CLK_PLLP_OUT0>;
255		assigned-clock-parents = <&bpmp TEGRA186_CLK_PLLP_OUT0>;
256		status = "disabled";
257	};
258
259	sdmmc2: sdhci@3420000 {
260		compatible = "nvidia,tegra186-sdhci";
261		reg = <0x0 0x03420000 0x0 0x10000>;
262		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
263		clocks = <&bpmp TEGRA186_CLK_SDMMC2>;
264		clock-names = "sdhci";
265		resets = <&bpmp TEGRA186_RESET_SDMMC2>;
266		reset-names = "sdhci";
267		iommus = <&smmu TEGRA186_SID_SDMMC2>;
268		pinctrl-names = "sdmmc-3v3", "sdmmc-1v8";
269		pinctrl-0 = <&sdmmc2_3v3>;
270		pinctrl-1 = <&sdmmc2_1v8>;
271		nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x07>;
272		nvidia,pad-autocal-pull-down-offset-3v3-timeout = <0x06>;
273		nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x07>;
274		nvidia,pad-autocal-pull-down-offset-1v8-timeout = <0x07>;
275		nvidia,default-tap = <0x5>;
276		nvidia,default-trim = <0xb>;
277		status = "disabled";
278	};
279
280	sdmmc3: sdhci@3440000 {
281		compatible = "nvidia,tegra186-sdhci";
282		reg = <0x0 0x03440000 0x0 0x10000>;
283		interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
284		clocks = <&bpmp TEGRA186_CLK_SDMMC3>;
285		clock-names = "sdhci";
286		resets = <&bpmp TEGRA186_RESET_SDMMC3>;
287		reset-names = "sdhci";
288		iommus = <&smmu TEGRA186_SID_SDMMC3>;
289		pinctrl-names = "sdmmc-3v3", "sdmmc-1v8";
290		pinctrl-0 = <&sdmmc3_3v3>;
291		pinctrl-1 = <&sdmmc3_1v8>;
292		nvidia,pad-autocal-pull-up-offset-1v8 = <0x00>;
293		nvidia,pad-autocal-pull-down-offset-1v8 = <0x7a>;
294		nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x07>;
295		nvidia,pad-autocal-pull-down-offset-3v3-timeout = <0x06>;
296		nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x07>;
297		nvidia,pad-autocal-pull-down-offset-1v8-timeout = <0x07>;
298		nvidia,default-tap = <0x5>;
299		nvidia,default-trim = <0xb>;
300		status = "disabled";
301	};
302
303	sdmmc4: sdhci@3460000 {
304		compatible = "nvidia,tegra186-sdhci";
305		reg = <0x0 0x03460000 0x0 0x10000>;
306		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
307		clocks = <&bpmp TEGRA186_CLK_SDMMC4>;
308		clock-names = "sdhci";
309		assigned-clocks = <&bpmp TEGRA186_CLK_SDMMC4>,
310				  <&bpmp TEGRA186_CLK_PLLC4_VCO>;
311		assigned-clock-parents = <&bpmp TEGRA186_CLK_PLLC4_VCO>;
312		resets = <&bpmp TEGRA186_RESET_SDMMC4>;
313		reset-names = "sdhci";
314		iommus = <&smmu TEGRA186_SID_SDMMC4>;
315		nvidia,pad-autocal-pull-up-offset-hs400 = <0x05>;
316		nvidia,pad-autocal-pull-down-offset-hs400 = <0x05>;
317		nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x0a>;
318		nvidia,pad-autocal-pull-down-offset-1v8-timeout = <0x0a>;
319		nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x0a>;
320		nvidia,pad-autocal-pull-down-offset-3v3-timeout = <0x0a>;
321		nvidia,default-tap = <0x9>;
322		nvidia,default-trim = <0x5>;
323		nvidia,dqs-trim = <63>;
324		mmc-hs400-1_8v;
325		supports-cqe;
326		status = "disabled";
327	};
328
329	hda@3510000 {
330		compatible = "nvidia,tegra186-hda", "nvidia,tegra30-hda";
331		reg = <0x0 0x03510000 0x0 0x10000>;
332		interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
333		clocks = <&bpmp TEGRA186_CLK_HDA>,
334			 <&bpmp TEGRA186_CLK_HDA2HDMICODEC>,
335			 <&bpmp TEGRA186_CLK_HDA2CODEC_2X>;
336		clock-names = "hda", "hda2hdmi", "hda2codec_2x";
337		resets = <&bpmp TEGRA186_RESET_HDA>,
338			 <&bpmp TEGRA186_RESET_HDA2HDMICODEC>,
339			 <&bpmp TEGRA186_RESET_HDA2CODEC_2X>;
340		reset-names = "hda", "hda2hdmi", "hda2codec_2x";
341		power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
342		iommus = <&smmu TEGRA186_SID_HDA>;
343		status = "disabled";
344	};
345
346	padctl: padctl@3520000 {
347		compatible = "nvidia,tegra186-xusb-padctl";
348		reg = <0x0 0x03520000 0x0 0x1000>,
349		      <0x0 0x03540000 0x0 0x1000>;
350		reg-names = "padctl", "ao";
351
352		resets = <&bpmp TEGRA186_RESET_XUSB_PADCTL>;
353		reset-names = "padctl";
354
355		status = "disabled";
356
357		pads {
358			usb2 {
359				clocks = <&bpmp TEGRA186_CLK_USB2_TRK>;
360				clock-names = "trk";
361				status = "disabled";
362
363				lanes {
364					usb2-0 {
365						status = "disabled";
366						#phy-cells = <0>;
367					};
368
369					usb2-1 {
370						status = "disabled";
371						#phy-cells = <0>;
372					};
373
374					usb2-2 {
375						status = "disabled";
376						#phy-cells = <0>;
377					};
378				};
379			};
380
381			hsic {
382				clocks = <&bpmp TEGRA186_CLK_HSIC_TRK>;
383				clock-names = "trk";
384				status = "disabled";
385
386				lanes {
387					hsic-0 {
388						status = "disabled";
389						#phy-cells = <0>;
390					};
391				};
392			};
393
394			usb3 {
395				status = "disabled";
396
397				lanes {
398					usb3-0 {
399						status = "disabled";
400						#phy-cells = <0>;
401					};
402
403					usb3-1 {
404						status = "disabled";
405						#phy-cells = <0>;
406					};
407
408					usb3-2 {
409						status = "disabled";
410						#phy-cells = <0>;
411					};
412				};
413			};
414		};
415
416		ports {
417			usb2-0 {
418				status = "disabled";
419			};
420
421			usb2-1 {
422				status = "disabled";
423			};
424
425			usb2-2 {
426				status = "disabled";
427			};
428
429			hsic-0 {
430				status = "disabled";
431			};
432
433			usb3-0 {
434				status = "disabled";
435			};
436
437			usb3-1 {
438				status = "disabled";
439			};
440
441			usb3-2 {
442				status = "disabled";
443			};
444		};
445	};
446
447	usb@3530000 {
448		compatible = "nvidia,tegra186-xusb";
449		reg = <0x0 0x03530000 0x0 0x8000>,
450		      <0x0 0x03538000 0x0 0x1000>;
451		reg-names = "hcd", "fpci";
452
453		interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
454			     <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
455			     <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
456
457		clocks = <&bpmp TEGRA186_CLK_XUSB_HOST>,
458			 <&bpmp TEGRA186_CLK_XUSB_FALCON>,
459			 <&bpmp TEGRA186_CLK_XUSB_SS>,
460			 <&bpmp TEGRA186_CLK_XUSB_CORE_SS>,
461			 <&bpmp TEGRA186_CLK_CLK_M>,
462			 <&bpmp TEGRA186_CLK_XUSB_FS>,
463			 <&bpmp TEGRA186_CLK_PLLU>,
464			 <&bpmp TEGRA186_CLK_CLK_M>,
465			 <&bpmp TEGRA186_CLK_PLLE>;
466		clock-names = "xusb_host", "xusb_falcon_src", "xusb_ss",
467			      "xusb_ss_src", "xusb_hs_src", "xusb_fs_src",
468			      "pll_u_480m", "clk_m", "pll_e";
469
470		power-domains = <&bpmp TEGRA186_POWER_DOMAIN_XUSBC>,
471				<&bpmp TEGRA186_POWER_DOMAIN_XUSBA>;
472		power-domain-names = "xusb_host", "xusb_ss";
473		nvidia,xusb-padctl = <&padctl>;
474
475		status = "disabled";
476
477		#address-cells = <1>;
478		#size-cells = <0>;
479	};
480
481	fuse@3820000 {
482		compatible = "nvidia,tegra186-efuse";
483		reg = <0x0 0x03820000 0x0 0x10000>;
484		clocks = <&bpmp TEGRA186_CLK_FUSE>;
485		clock-names = "fuse";
486	};
487
488	gic: interrupt-controller@3881000 {
489		compatible = "arm,gic-400";
490		#interrupt-cells = <3>;
491		interrupt-controller;
492		reg = <0x0 0x03881000 0x0 0x1000>,
493		      <0x0 0x03882000 0x0 0x2000>;
494		interrupts = <GIC_PPI 9
495			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
496		interrupt-parent = <&gic>;
497	};
498
499	cec@3960000 {
500		compatible = "nvidia,tegra186-cec";
501		reg = <0x0 0x03960000 0x0 0x10000>;
502		interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
503		clocks = <&bpmp TEGRA186_CLK_CEC>;
504		clock-names = "cec";
505		status = "disabled";
506	};
507
508	hsp_top0: hsp@3c00000 {
509		compatible = "nvidia,tegra186-hsp";
510		reg = <0x0 0x03c00000 0x0 0xa0000>;
511		interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
512		interrupt-names = "doorbell";
513		#mbox-cells = <2>;
514		status = "disabled";
515	};
516
517	gen2_i2c: i2c@c240000 {
518		compatible = "nvidia,tegra186-i2c", "nvidia,tegra210-i2c";
519		reg = <0x0 0x0c240000 0x0 0x10000>;
520		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
521		#address-cells = <1>;
522		#size-cells = <0>;
523		clocks = <&bpmp TEGRA186_CLK_I2C2>;
524		clock-names = "div-clk";
525		resets = <&bpmp TEGRA186_RESET_I2C2>;
526		reset-names = "i2c";
527		status = "disabled";
528	};
529
530	gen8_i2c: i2c@c250000 {
531		compatible = "nvidia,tegra186-i2c", "nvidia,tegra210-i2c";
532		reg = <0x0 0x0c250000 0x0 0x10000>;
533		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
534		#address-cells = <1>;
535		#size-cells = <0>;
536		clocks = <&bpmp TEGRA186_CLK_I2C8>;
537		clock-names = "div-clk";
538		resets = <&bpmp TEGRA186_RESET_I2C8>;
539		reset-names = "i2c";
540		status = "disabled";
541	};
542
543	uartc: serial@c280000 {
544		compatible = "nvidia,tegra186-uart", "nvidia,tegra20-uart";
545		reg = <0x0 0x0c280000 0x0 0x40>;
546		reg-shift = <2>;
547		interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
548		clocks = <&bpmp TEGRA186_CLK_UARTC>;
549		clock-names = "serial";
550		resets = <&bpmp TEGRA186_RESET_UARTC>;
551		reset-names = "serial";
552		status = "disabled";
553	};
554
555	uartg: serial@c290000 {
556		compatible = "nvidia,tegra186-uart", "nvidia,tegra20-uart";
557		reg = <0x0 0x0c290000 0x0 0x40>;
558		reg-shift = <2>;
559		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
560		clocks = <&bpmp TEGRA186_CLK_UARTG>;
561		clock-names = "serial";
562		resets = <&bpmp TEGRA186_RESET_UARTG>;
563		reset-names = "serial";
564		status = "disabled";
565	};
566
567	rtc: rtc@c2a0000 {
568		compatible = "nvidia,tegra186-rtc", "nvidia,tegra20-rtc";
569		reg = <0 0x0c2a0000 0 0x10000>;
570		interrupt-parent = <&pmc>;
571		interrupts = <73 IRQ_TYPE_LEVEL_HIGH>;
572		clocks = <&bpmp TEGRA186_CLK_CLK_32K>;
573		clock-names = "rtc";
574		status = "disabled";
575	};
576
577	gpio_aon: gpio@c2f0000 {
578		compatible = "nvidia,tegra186-gpio-aon";
579		reg-names = "security", "gpio";
580		reg = <0x0 0xc2f0000 0x0 0x1000>,
581		      <0x0 0xc2f1000 0x0 0x1000>;
582		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
583		gpio-controller;
584		#gpio-cells = <2>;
585		interrupt-controller;
586		#interrupt-cells = <2>;
587	};
588
589	pmc: pmc@c360000 {
590		compatible = "nvidia,tegra186-pmc";
591		reg = <0 0x0c360000 0 0x10000>,
592		      <0 0x0c370000 0 0x10000>,
593		      <0 0x0c380000 0 0x10000>,
594		      <0 0x0c390000 0 0x10000>;
595		reg-names = "pmc", "wake", "aotag", "scratch";
596
597		#interrupt-cells = <2>;
598		interrupt-controller;
599
600		sdmmc1_3v3: sdmmc1-3v3 {
601			pins = "sdmmc1-hv";
602			power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>;
603		};
604
605		sdmmc1_1v8: sdmmc1-1v8 {
606			pins = "sdmmc1-hv";
607			power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>;
608		};
609
610		sdmmc2_3v3: sdmmc2-3v3 {
611			pins = "sdmmc2-hv";
612			power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>;
613		};
614
615		sdmmc2_1v8: sdmmc2-1v8 {
616			pins = "sdmmc2-hv";
617			power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>;
618		};
619
620		sdmmc3_3v3: sdmmc3-3v3 {
621			pins = "sdmmc3-hv";
622			power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>;
623		};
624
625		sdmmc3_1v8: sdmmc3-1v8 {
626			pins = "sdmmc3-hv";
627			power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>;
628		};
629	};
630
631	ccplex@e000000 {
632		compatible = "nvidia,tegra186-ccplex-cluster";
633		reg = <0x0 0x0e000000 0x0 0x3fffff>;
634
635		nvidia,bpmp = <&bpmp>;
636	};
637
638	pcie@10003000 {
639		compatible = "nvidia,tegra186-pcie";
640		power-domains = <&bpmp TEGRA186_POWER_DOMAIN_PCX>;
641		device_type = "pci";
642		reg = <0x0 0x10003000 0x0 0x00000800   /* PADS registers */
643		       0x0 0x10003800 0x0 0x00000800   /* AFI registers */
644		       0x0 0x40000000 0x0 0x10000000>; /* configuration space */
645		reg-names = "pads", "afi", "cs";
646
647		interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
648			     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
649		interrupt-names = "intr", "msi";
650
651		#interrupt-cells = <1>;
652		interrupt-map-mask = <0 0 0 0>;
653		interrupt-map = <0 0 0 0 &gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
654
655		bus-range = <0x00 0xff>;
656		#address-cells = <3>;
657		#size-cells = <2>;
658
659		ranges = <0x82000000 0 0x10000000 0x0 0x10000000 0 0x00001000   /* port 0 configuration space */
660			  0x82000000 0 0x10001000 0x0 0x10001000 0 0x00001000   /* port 1 configuration space */
661			  0x82000000 0 0x10004000 0x0 0x10004000 0 0x00001000   /* port 2 configuration space */
662			  0x81000000 0 0x0        0x0 0x50000000 0 0x00010000   /* downstream I/O (64 KiB) */
663			  0x82000000 0 0x50100000 0x0 0x50100000 0 0x07F00000   /* non-prefetchable memory (127 MiB) */
664			  0xc2000000 0 0x58000000 0x0 0x58000000 0 0x28000000>; /* prefetchable memory (640 MiB) */
665
666		clocks = <&bpmp TEGRA186_CLK_AFI>,
667			 <&bpmp TEGRA186_CLK_PCIE>,
668			 <&bpmp TEGRA186_CLK_PLLE>;
669		clock-names = "afi", "pex", "pll_e";
670
671		resets = <&bpmp TEGRA186_RESET_AFI>,
672			 <&bpmp TEGRA186_RESET_PCIE>,
673			 <&bpmp TEGRA186_RESET_PCIEXCLK>;
674		reset-names = "afi", "pex", "pcie_x";
675
676		status = "disabled";
677
678		pci@1,0 {
679			device_type = "pci";
680			assigned-addresses = <0x82000800 0 0x10000000 0 0x1000>;
681			reg = <0x000800 0 0 0 0>;
682			status = "disabled";
683
684			#address-cells = <3>;
685			#size-cells = <2>;
686			ranges;
687
688			nvidia,num-lanes = <2>;
689		};
690
691		pci@2,0 {
692			device_type = "pci";
693			assigned-addresses = <0x82001000 0 0x10001000 0 0x1000>;
694			reg = <0x001000 0 0 0 0>;
695			status = "disabled";
696
697			#address-cells = <3>;
698			#size-cells = <2>;
699			ranges;
700
701			nvidia,num-lanes = <1>;
702		};
703
704		pci@3,0 {
705			device_type = "pci";
706			assigned-addresses = <0x82001800 0 0x10004000 0 0x1000>;
707			reg = <0x001800 0 0 0 0>;
708			status = "disabled";
709
710			#address-cells = <3>;
711			#size-cells = <2>;
712			ranges;
713
714			nvidia,num-lanes = <1>;
715		};
716	};
717
718	smmu: iommu@12000000 {
719		compatible = "arm,mmu-500";
720		reg = <0 0x12000000 0 0x800000>;
721		interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
722			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
723			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
724			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
725			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
726			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
727			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
728			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
729			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
730			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
731			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
732			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
733			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
734			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
735			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
736			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
737			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
738			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
739			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
740			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
741			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
742			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
743			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
744			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
745			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
746			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
747			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
748			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
749			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
750			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
751			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
752			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
753			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
754			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
755			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
756			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
757			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
758			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
759			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
760			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
761			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
762			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
763			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
764			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
765			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
766			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
767			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
768			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
769			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
770			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
771			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
772			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
773			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
774			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
775			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
776			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
777			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
778			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
779			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
780			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
781			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
782			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
783			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
784			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
785			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
786		stream-match-mask = <0x7f80>;
787		#global-interrupts = <1>;
788		#iommu-cells = <1>;
789	};
790
791	host1x@13e00000 {
792		compatible = "nvidia,tegra186-host1x", "simple-bus";
793		reg = <0x0 0x13e00000 0x0 0x10000>,
794		      <0x0 0x13e10000 0x0 0x10000>;
795		reg-names = "hypervisor", "vm";
796		interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
797		             <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
798		clocks = <&bpmp TEGRA186_CLK_HOST1X>;
799		clock-names = "host1x";
800		resets = <&bpmp TEGRA186_RESET_HOST1X>;
801		reset-names = "host1x";
802
803		#address-cells = <1>;
804		#size-cells = <1>;
805
806		ranges = <0x15000000 0x0 0x15000000 0x01000000>;
807		iommus = <&smmu TEGRA186_SID_HOST1X>;
808
809		dpaux1: dpaux@15040000 {
810			compatible = "nvidia,tegra186-dpaux";
811			reg = <0x15040000 0x10000>;
812			interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>;
813			clocks = <&bpmp TEGRA186_CLK_DPAUX1>,
814				 <&bpmp TEGRA186_CLK_PLLDP>;
815			clock-names = "dpaux", "parent";
816			resets = <&bpmp TEGRA186_RESET_DPAUX1>;
817			reset-names = "dpaux";
818			status = "disabled";
819
820			power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
821
822			state_dpaux1_aux: pinmux-aux {
823				groups = "dpaux-io";
824				function = "aux";
825			};
826
827			state_dpaux1_i2c: pinmux-i2c {
828				groups = "dpaux-io";
829				function = "i2c";
830			};
831
832			state_dpaux1_off: pinmux-off {
833				groups = "dpaux-io";
834				function = "off";
835			};
836
837			i2c-bus {
838				#address-cells = <1>;
839				#size-cells = <0>;
840			};
841		};
842
843		display-hub@15200000 {
844			compatible = "nvidia,tegra186-display", "simple-bus";
845			reg = <0x15200000 0x00040000>;
846			resets = <&bpmp TEGRA186_RESET_NVDISPLAY0_MISC>,
847				 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP0>,
848				 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP1>,
849				 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP2>,
850				 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP3>,
851				 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP4>,
852				 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP5>;
853			reset-names = "misc", "wgrp0", "wgrp1", "wgrp2",
854				      "wgrp3", "wgrp4", "wgrp5";
855			clocks = <&bpmp TEGRA186_CLK_NVDISPLAY_DISP>,
856				 <&bpmp TEGRA186_CLK_NVDISPLAY_DSC>,
857				 <&bpmp TEGRA186_CLK_NVDISPLAYHUB>;
858			clock-names = "disp", "dsc", "hub";
859			status = "disabled";
860
861			power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
862
863			#address-cells = <1>;
864			#size-cells = <1>;
865
866			ranges = <0x15200000 0x15200000 0x40000>;
867
868			display@15200000 {
869				compatible = "nvidia,tegra186-dc";
870				reg = <0x15200000 0x10000>;
871				interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
872				clocks = <&bpmp TEGRA186_CLK_NVDISPLAY_P0>;
873				clock-names = "dc";
874				resets = <&bpmp TEGRA186_RESET_NVDISPLAY0_HEAD0>;
875				reset-names = "dc";
876
877				power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
878				iommus = <&smmu TEGRA186_SID_NVDISPLAY>;
879
880				nvidia,outputs = <&dsia &dsib &sor0 &sor1>;
881				nvidia,head = <0>;
882			};
883
884			display@15210000 {
885				compatible = "nvidia,tegra186-dc";
886				reg = <0x15210000 0x10000>;
887				interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
888				clocks = <&bpmp TEGRA186_CLK_NVDISPLAY_P1>;
889				clock-names = "dc";
890				resets = <&bpmp TEGRA186_RESET_NVDISPLAY0_HEAD1>;
891				reset-names = "dc";
892
893				power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISPB>;
894				iommus = <&smmu TEGRA186_SID_NVDISPLAY>;
895
896				nvidia,outputs = <&dsia &dsib &sor0 &sor1>;
897				nvidia,head = <1>;
898			};
899
900			display@15220000 {
901				compatible = "nvidia,tegra186-dc";
902				reg = <0x15220000 0x10000>;
903				interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
904				clocks = <&bpmp TEGRA186_CLK_NVDISPLAY_P2>;
905				clock-names = "dc";
906				resets = <&bpmp TEGRA186_RESET_NVDISPLAY0_HEAD2>;
907				reset-names = "dc";
908
909				power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISPC>;
910				iommus = <&smmu TEGRA186_SID_NVDISPLAY>;
911
912				nvidia,outputs = <&sor0 &sor1>;
913				nvidia,head = <2>;
914			};
915		};
916
917		dsia: dsi@15300000 {
918			compatible = "nvidia,tegra186-dsi";
919			reg = <0x15300000 0x10000>;
920			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
921			clocks = <&bpmp TEGRA186_CLK_DSI>,
922				 <&bpmp TEGRA186_CLK_DSIA_LP>,
923				 <&bpmp TEGRA186_CLK_PLLD>;
924			clock-names = "dsi", "lp", "parent";
925			resets = <&bpmp TEGRA186_RESET_DSI>;
926			reset-names = "dsi";
927			status = "disabled";
928
929			power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
930		};
931
932		vic@15340000 {
933			compatible = "nvidia,tegra186-vic";
934			reg = <0x15340000 0x40000>;
935			interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
936			clocks = <&bpmp TEGRA186_CLK_VIC>;
937			clock-names = "vic";
938			resets = <&bpmp TEGRA186_RESET_VIC>;
939			reset-names = "vic";
940
941			power-domains = <&bpmp TEGRA186_POWER_DOMAIN_VIC>;
942		};
943
944		dsib: dsi@15400000 {
945			compatible = "nvidia,tegra186-dsi";
946			reg = <0x15400000 0x10000>;
947			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
948			clocks = <&bpmp TEGRA186_CLK_DSIB>,
949				 <&bpmp TEGRA186_CLK_DSIB_LP>,
950				 <&bpmp TEGRA186_CLK_PLLD>;
951			clock-names = "dsi", "lp", "parent";
952			resets = <&bpmp TEGRA186_RESET_DSIB>;
953			reset-names = "dsi";
954			status = "disabled";
955
956			power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
957		};
958
959		sor0: sor@15540000 {
960			compatible = "nvidia,tegra186-sor";
961			reg = <0x15540000 0x10000>;
962			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
963			clocks = <&bpmp TEGRA186_CLK_SOR0>,
964				 <&bpmp TEGRA186_CLK_SOR0_OUT>,
965				 <&bpmp TEGRA186_CLK_PLLD2>,
966				 <&bpmp TEGRA186_CLK_PLLDP>,
967				 <&bpmp TEGRA186_CLK_SOR_SAFE>,
968				 <&bpmp TEGRA186_CLK_SOR0_PAD_CLKOUT>;
969			clock-names = "sor", "out", "parent", "dp", "safe",
970				      "pad";
971			resets = <&bpmp TEGRA186_RESET_SOR0>;
972			reset-names = "sor";
973			pinctrl-0 = <&state_dpaux_aux>;
974			pinctrl-1 = <&state_dpaux_i2c>;
975			pinctrl-2 = <&state_dpaux_off>;
976			pinctrl-names = "aux", "i2c", "off";
977			status = "disabled";
978
979			power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
980			nvidia,interface = <0>;
981		};
982
983		sor1: sor@15580000 {
984			compatible = "nvidia,tegra186-sor1";
985			reg = <0x15580000 0x10000>;
986			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
987			clocks = <&bpmp TEGRA186_CLK_SOR1>,
988				 <&bpmp TEGRA186_CLK_SOR1_OUT>,
989				 <&bpmp TEGRA186_CLK_PLLD3>,
990				 <&bpmp TEGRA186_CLK_PLLDP>,
991				 <&bpmp TEGRA186_CLK_SOR_SAFE>,
992				 <&bpmp TEGRA186_CLK_SOR1_PAD_CLKOUT>;
993			clock-names = "sor", "out", "parent", "dp", "safe",
994				      "pad";
995			resets = <&bpmp TEGRA186_RESET_SOR1>;
996			reset-names = "sor";
997			pinctrl-0 = <&state_dpaux1_aux>;
998			pinctrl-1 = <&state_dpaux1_i2c>;
999			pinctrl-2 = <&state_dpaux1_off>;
1000			pinctrl-names = "aux", "i2c", "off";
1001			status = "disabled";
1002
1003			power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
1004			nvidia,interface = <1>;
1005		};
1006
1007		dpaux: dpaux@155c0000 {
1008			compatible = "nvidia,tegra186-dpaux";
1009			reg = <0x155c0000 0x10000>;
1010			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
1011			clocks = <&bpmp TEGRA186_CLK_DPAUX>,
1012				 <&bpmp TEGRA186_CLK_PLLDP>;
1013			clock-names = "dpaux", "parent";
1014			resets = <&bpmp TEGRA186_RESET_DPAUX>;
1015			reset-names = "dpaux";
1016			status = "disabled";
1017
1018			power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
1019
1020			state_dpaux_aux: pinmux-aux {
1021				groups = "dpaux-io";
1022				function = "aux";
1023			};
1024
1025			state_dpaux_i2c: pinmux-i2c {
1026				groups = "dpaux-io";
1027				function = "i2c";
1028			};
1029
1030			state_dpaux_off: pinmux-off {
1031				groups = "dpaux-io";
1032				function = "off";
1033			};
1034
1035			i2c-bus {
1036				#address-cells = <1>;
1037				#size-cells = <0>;
1038			};
1039		};
1040
1041		padctl@15880000 {
1042			compatible = "nvidia,tegra186-dsi-padctl";
1043			reg = <0x15880000 0x10000>;
1044			resets = <&bpmp TEGRA186_RESET_DSI>;
1045			reset-names = "dsi";
1046			status = "disabled";
1047		};
1048
1049		dsic: dsi@15900000 {
1050			compatible = "nvidia,tegra186-dsi";
1051			reg = <0x15900000 0x10000>;
1052			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
1053			clocks = <&bpmp TEGRA186_CLK_DSIC>,
1054				 <&bpmp TEGRA186_CLK_DSIC_LP>,
1055				 <&bpmp TEGRA186_CLK_PLLD>;
1056			clock-names = "dsi", "lp", "parent";
1057			resets = <&bpmp TEGRA186_RESET_DSIC>;
1058			reset-names = "dsi";
1059			status = "disabled";
1060
1061			power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
1062		};
1063
1064		dsid: dsi@15940000 {
1065			compatible = "nvidia,tegra186-dsi";
1066			reg = <0x15940000 0x10000>;
1067			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
1068			clocks = <&bpmp TEGRA186_CLK_DSID>,
1069				 <&bpmp TEGRA186_CLK_DSID_LP>,
1070				 <&bpmp TEGRA186_CLK_PLLD>;
1071			clock-names = "dsi", "lp", "parent";
1072			resets = <&bpmp TEGRA186_RESET_DSID>;
1073			reset-names = "dsi";
1074			status = "disabled";
1075
1076			power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
1077		};
1078	};
1079
1080	gpu@17000000 {
1081		compatible = "nvidia,gp10b";
1082		reg = <0x0 0x17000000 0x0 0x1000000>,
1083		      <0x0 0x18000000 0x0 0x1000000>;
1084		interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH
1085			      GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
1086		interrupt-names = "stall", "nonstall";
1087
1088		clocks = <&bpmp TEGRA186_CLK_GPCCLK>,
1089			 <&bpmp TEGRA186_CLK_GPU>;
1090		clock-names = "gpu", "pwr";
1091		resets = <&bpmp TEGRA186_RESET_GPU>;
1092		reset-names = "gpu";
1093		status = "disabled";
1094
1095		power-domains = <&bpmp TEGRA186_POWER_DOMAIN_GPU>;
1096	};
1097
1098	sysram@30000000 {
1099		compatible = "nvidia,tegra186-sysram", "mmio-sram";
1100		reg = <0x0 0x30000000 0x0 0x50000>;
1101		#address-cells = <2>;
1102		#size-cells = <2>;
1103		ranges = <0 0x0 0x0 0x30000000 0x0 0x50000>;
1104
1105		cpu_bpmp_tx: shmem@4e000 {
1106			compatible = "nvidia,tegra186-bpmp-shmem";
1107			reg = <0x0 0x4e000 0x0 0x1000>;
1108			label = "cpu-bpmp-tx";
1109			pool;
1110		};
1111
1112		cpu_bpmp_rx: shmem@4f000 {
1113			compatible = "nvidia,tegra186-bpmp-shmem";
1114			reg = <0x0 0x4f000 0x0 0x1000>;
1115			label = "cpu-bpmp-rx";
1116			pool;
1117		};
1118	};
1119
1120	cpus {
1121		#address-cells = <1>;
1122		#size-cells = <0>;
1123
1124		cpu@0 {
1125			compatible = "nvidia,tegra186-denver";
1126			device_type = "cpu";
1127			reg = <0x000>;
1128		};
1129
1130		cpu@1 {
1131			compatible = "nvidia,tegra186-denver";
1132			device_type = "cpu";
1133			reg = <0x001>;
1134		};
1135
1136		cpu@2 {
1137			compatible = "arm,cortex-a57";
1138			device_type = "cpu";
1139			reg = <0x100>;
1140		};
1141
1142		cpu@3 {
1143			compatible = "arm,cortex-a57";
1144			device_type = "cpu";
1145			reg = <0x101>;
1146		};
1147
1148		cpu@4 {
1149			compatible = "arm,cortex-a57";
1150			device_type = "cpu";
1151			reg = <0x102>;
1152		};
1153
1154		cpu@5 {
1155			compatible = "arm,cortex-a57";
1156			device_type = "cpu";
1157			reg = <0x103>;
1158		};
1159	};
1160
1161	bpmp: bpmp {
1162		compatible = "nvidia,tegra186-bpmp";
1163		iommus = <&smmu TEGRA186_SID_BPMP>;
1164		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_DB
1165				    TEGRA_HSP_DB_MASTER_BPMP>;
1166		shmem = <&cpu_bpmp_tx &cpu_bpmp_rx>;
1167		#clock-cells = <1>;
1168		#reset-cells = <1>;
1169		#power-domain-cells = <1>;
1170
1171		bpmp_i2c: i2c {
1172			compatible = "nvidia,tegra186-bpmp-i2c";
1173			nvidia,bpmp-bus-id = <5>;
1174			#address-cells = <1>;
1175			#size-cells = <0>;
1176			status = "disabled";
1177		};
1178
1179		bpmp_thermal: thermal {
1180			compatible = "nvidia,tegra186-bpmp-thermal";
1181			#thermal-sensor-cells = <1>;
1182		};
1183	};
1184
1185	thermal-zones {
1186		a57 {
1187			polling-delay = <0>;
1188			polling-delay-passive = <1000>;
1189
1190			thermal-sensors =
1191				<&bpmp_thermal TEGRA186_BPMP_THERMAL_ZONE_CPU>;
1192
1193			trips {
1194				critical {
1195					temperature = <101000>;
1196					hysteresis = <0>;
1197					type = "critical";
1198				};
1199			};
1200
1201			cooling-maps {
1202			};
1203		};
1204
1205		denver {
1206			polling-delay = <0>;
1207			polling-delay-passive = <1000>;
1208
1209			thermal-sensors =
1210				<&bpmp_thermal TEGRA186_BPMP_THERMAL_ZONE_AUX>;
1211
1212			trips {
1213				critical {
1214					temperature = <101000>;
1215					hysteresis = <0>;
1216					type = "critical";
1217				};
1218			};
1219
1220			cooling-maps {
1221			};
1222		};
1223
1224		gpu {
1225			polling-delay = <0>;
1226			polling-delay-passive = <1000>;
1227
1228			thermal-sensors =
1229				<&bpmp_thermal TEGRA186_BPMP_THERMAL_ZONE_GPU>;
1230
1231			trips {
1232				critical {
1233					temperature = <101000>;
1234					hysteresis = <0>;
1235					type = "critical";
1236				};
1237			};
1238
1239			cooling-maps {
1240			};
1241		};
1242
1243		pll {
1244			polling-delay = <0>;
1245			polling-delay-passive = <1000>;
1246
1247			thermal-sensors =
1248				<&bpmp_thermal TEGRA186_BPMP_THERMAL_ZONE_PLLX>;
1249
1250			trips {
1251				critical {
1252					temperature = <101000>;
1253					hysteresis = <0>;
1254					type = "critical";
1255				};
1256			};
1257
1258			cooling-maps {
1259			};
1260		};
1261
1262		always_on {
1263			polling-delay = <0>;
1264			polling-delay-passive = <1000>;
1265
1266			thermal-sensors =
1267				<&bpmp_thermal TEGRA186_BPMP_THERMAL_ZONE_AO>;
1268
1269			trips {
1270				critical {
1271					temperature = <101000>;
1272					hysteresis = <0>;
1273					type = "critical";
1274				};
1275			};
1276
1277			cooling-maps {
1278			};
1279		};
1280	};
1281
1282	timer {
1283		compatible = "arm,armv8-timer";
1284		interrupts = <GIC_PPI 13
1285				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1286			     <GIC_PPI 14
1287				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1288			     <GIC_PPI 11
1289				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1290			     <GIC_PPI 10
1291				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
1292		interrupt-parent = <&gic>;
1293	};
1294};
1295