1// SPDX-License-Identifier: GPL-2.0 2/* 3 * Copyright (C) 2019, Intel Corporation 4 */ 5 6/dts-v1/; 7#include <dt-bindings/reset/altr,rst-mgr-s10.h> 8#include <dt-bindings/gpio/gpio.h> 9#include <dt-bindings/clock/agilex-clock.h> 10 11/ { 12 compatible = "intel,socfpga-agilex"; 13 #address-cells = <2>; 14 #size-cells = <2>; 15 16 reserved-memory { 17 #address-cells = <2>; 18 #size-cells = <2>; 19 ranges; 20 21 service_reserved: svcbuffer@0 { 22 compatible = "shared-dma-pool"; 23 reg = <0x0 0x0 0x0 0x2000000>; 24 alignment = <0x1000>; 25 no-map; 26 }; 27 }; 28 29 cpus { 30 #address-cells = <1>; 31 #size-cells = <0>; 32 33 cpu0: cpu@0 { 34 compatible = "arm,cortex-a53"; 35 device_type = "cpu"; 36 enable-method = "psci"; 37 reg = <0x0>; 38 }; 39 40 cpu1: cpu@1 { 41 compatible = "arm,cortex-a53"; 42 device_type = "cpu"; 43 enable-method = "psci"; 44 reg = <0x1>; 45 }; 46 47 cpu2: cpu@2 { 48 compatible = "arm,cortex-a53"; 49 device_type = "cpu"; 50 enable-method = "psci"; 51 reg = <0x2>; 52 }; 53 54 cpu3: cpu@3 { 55 compatible = "arm,cortex-a53"; 56 device_type = "cpu"; 57 enable-method = "psci"; 58 reg = <0x3>; 59 }; 60 }; 61 62 pmu { 63 compatible = "arm,armv8-pmuv3"; 64 interrupts = <0 170 4>, 65 <0 171 4>, 66 <0 172 4>, 67 <0 173 4>; 68 interrupt-affinity = <&cpu0>, 69 <&cpu1>, 70 <&cpu2>, 71 <&cpu3>; 72 interrupt-parent = <&intc>; 73 }; 74 75 psci { 76 compatible = "arm,psci-0.2"; 77 method = "smc"; 78 }; 79 80 intc: intc@fffc1000 { 81 compatible = "arm,gic-400", "arm,cortex-a15-gic"; 82 #interrupt-cells = <3>; 83 interrupt-controller; 84 reg = <0x0 0xfffc1000 0x0 0x1000>, 85 <0x0 0xfffc2000 0x0 0x2000>, 86 <0x0 0xfffc4000 0x0 0x2000>, 87 <0x0 0xfffc6000 0x0 0x2000>; 88 }; 89 90 clocks { 91 cb_intosc_hs_div2_clk: cb-intosc-hs-div2-clk { 92 #clock-cells = <0>; 93 compatible = "fixed-clock"; 94 }; 95 96 cb_intosc_ls_clk: cb-intosc-ls-clk { 97 #clock-cells = <0>; 98 compatible = "fixed-clock"; 99 }; 100 101 f2s_free_clk: f2s-free-clk { 102 #clock-cells = <0>; 103 compatible = "fixed-clock"; 104 }; 105 106 osc1: osc1 { 107 #clock-cells = <0>; 108 compatible = "fixed-clock"; 109 }; 110 111 qspi_clk: qspi-clk { 112 #clock-cells = <0>; 113 compatible = "fixed-clock"; 114 clock-frequency = <200000000>; 115 }; 116 }; 117 118 timer { 119 compatible = "arm,armv8-timer"; 120 interrupt-parent = <&intc>; 121 interrupts = <1 13 0xf08>, 122 <1 14 0xf08>, 123 <1 11 0xf08>, 124 <1 10 0xf08>; 125 }; 126 127 usbphy0: usbphy { 128 #phy-cells = <0>; 129 compatible = "usb-nop-xceiv"; 130 }; 131 132 soc { 133 #address-cells = <1>; 134 #size-cells = <1>; 135 compatible = "simple-bus"; 136 device_type = "soc"; 137 interrupt-parent = <&intc>; 138 ranges = <0 0 0 0xffffffff>; 139 140 base_fpga_region { 141 #address-cells = <0x1>; 142 #size-cells = <0x1>; 143 compatible = "fpga-region"; 144 fpga-mgr = <&fpga_mgr>; 145 }; 146 147 clkmgr: clock-controller@ffd10000 { 148 compatible = "intel,agilex-clkmgr"; 149 reg = <0xffd10000 0x1000>; 150 #clock-cells = <1>; 151 }; 152 153 gmac0: ethernet@ff800000 { 154 compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac"; 155 reg = <0xff800000 0x2000>; 156 interrupts = <0 90 4>; 157 interrupt-names = "macirq"; 158 mac-address = [00 00 00 00 00 00]; 159 resets = <&rst EMAC0_RESET>, <&rst EMAC0_OCP_RESET>; 160 reset-names = "stmmaceth", "stmmaceth-ocp"; 161 tx-fifo-depth = <16384>; 162 rx-fifo-depth = <16384>; 163 snps,multicast-filter-bins = <256>; 164 iommus = <&smmu 1>; 165 altr,sysmgr-syscon = <&sysmgr 0x44 0>; 166 clocks = <&clkmgr AGILEX_EMAC0_CLK>, <&clkmgr AGILEX_EMAC_PTP_CLK>; 167 clock-names = "stmmaceth", "ptp_ref"; 168 status = "disabled"; 169 }; 170 171 gmac1: ethernet@ff802000 { 172 compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac"; 173 reg = <0xff802000 0x2000>; 174 interrupts = <0 91 4>; 175 interrupt-names = "macirq"; 176 mac-address = [00 00 00 00 00 00]; 177 resets = <&rst EMAC1_RESET>, <&rst EMAC1_OCP_RESET>; 178 reset-names = "stmmaceth", "stmmaceth-ocp"; 179 tx-fifo-depth = <16384>; 180 rx-fifo-depth = <16384>; 181 snps,multicast-filter-bins = <256>; 182 iommus = <&smmu 2>; 183 altr,sysmgr-syscon = <&sysmgr 0x48 0>; 184 clocks = <&clkmgr AGILEX_EMAC1_CLK>, <&clkmgr AGILEX_EMAC_PTP_CLK>; 185 clock-names = "stmmaceth", "ptp_ref"; 186 status = "disabled"; 187 }; 188 189 gmac2: ethernet@ff804000 { 190 compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac"; 191 reg = <0xff804000 0x2000>; 192 interrupts = <0 92 4>; 193 interrupt-names = "macirq"; 194 mac-address = [00 00 00 00 00 00]; 195 resets = <&rst EMAC2_RESET>, <&rst EMAC2_OCP_RESET>; 196 reset-names = "stmmaceth", "stmmaceth-ocp"; 197 tx-fifo-depth = <16384>; 198 rx-fifo-depth = <16384>; 199 snps,multicast-filter-bins = <256>; 200 iommus = <&smmu 3>; 201 altr,sysmgr-syscon = <&sysmgr 0x4c 0>; 202 clocks = <&clkmgr AGILEX_EMAC2_CLK>, <&clkmgr AGILEX_EMAC_PTP_CLK>; 203 clock-names = "stmmaceth", "ptp_ref"; 204 status = "disabled"; 205 }; 206 207 gpio0: gpio@ffc03200 { 208 #address-cells = <1>; 209 #size-cells = <0>; 210 compatible = "snps,dw-apb-gpio"; 211 reg = <0xffc03200 0x100>; 212 resets = <&rst GPIO0_RESET>; 213 status = "disabled"; 214 215 porta: gpio-controller@0 { 216 compatible = "snps,dw-apb-gpio-port"; 217 gpio-controller; 218 #gpio-cells = <2>; 219 snps,nr-gpios = <24>; 220 reg = <0>; 221 interrupt-controller; 222 #interrupt-cells = <2>; 223 interrupts = <0 110 4>; 224 }; 225 }; 226 227 gpio1: gpio@ffc03300 { 228 #address-cells = <1>; 229 #size-cells = <0>; 230 compatible = "snps,dw-apb-gpio"; 231 reg = <0xffc03300 0x100>; 232 resets = <&rst GPIO1_RESET>; 233 status = "disabled"; 234 235 portb: gpio-controller@0 { 236 compatible = "snps,dw-apb-gpio-port"; 237 gpio-controller; 238 #gpio-cells = <2>; 239 snps,nr-gpios = <24>; 240 reg = <0>; 241 interrupt-controller; 242 #interrupt-cells = <2>; 243 interrupts = <0 111 4>; 244 }; 245 }; 246 247 i2c0: i2c@ffc02800 { 248 #address-cells = <1>; 249 #size-cells = <0>; 250 compatible = "snps,designware-i2c"; 251 reg = <0xffc02800 0x100>; 252 interrupts = <0 103 4>; 253 resets = <&rst I2C0_RESET>; 254 clocks = <&clkmgr AGILEX_L4_SP_CLK>; 255 status = "disabled"; 256 }; 257 258 i2c1: i2c@ffc02900 { 259 #address-cells = <1>; 260 #size-cells = <0>; 261 compatible = "snps,designware-i2c"; 262 reg = <0xffc02900 0x100>; 263 interrupts = <0 104 4>; 264 resets = <&rst I2C1_RESET>; 265 clocks = <&clkmgr AGILEX_L4_SP_CLK>; 266 status = "disabled"; 267 }; 268 269 i2c2: i2c@ffc02a00 { 270 #address-cells = <1>; 271 #size-cells = <0>; 272 compatible = "snps,designware-i2c"; 273 reg = <0xffc02a00 0x100>; 274 interrupts = <0 105 4>; 275 resets = <&rst I2C2_RESET>; 276 clocks = <&clkmgr AGILEX_L4_SP_CLK>; 277 status = "disabled"; 278 }; 279 280 i2c3: i2c@ffc02b00 { 281 #address-cells = <1>; 282 #size-cells = <0>; 283 compatible = "snps,designware-i2c"; 284 reg = <0xffc02b00 0x100>; 285 interrupts = <0 106 4>; 286 resets = <&rst I2C3_RESET>; 287 clocks = <&clkmgr AGILEX_L4_SP_CLK>; 288 status = "disabled"; 289 }; 290 291 i2c4: i2c@ffc02c00 { 292 #address-cells = <1>; 293 #size-cells = <0>; 294 compatible = "snps,designware-i2c"; 295 reg = <0xffc02c00 0x100>; 296 interrupts = <0 107 4>; 297 resets = <&rst I2C4_RESET>; 298 clocks = <&clkmgr AGILEX_L4_SP_CLK>; 299 status = "disabled"; 300 }; 301 302 mmc: dwmmc0@ff808000 { 303 #address-cells = <1>; 304 #size-cells = <0>; 305 compatible = "altr,socfpga-dw-mshc"; 306 reg = <0xff808000 0x1000>; 307 interrupts = <0 96 4>; 308 fifo-depth = <0x400>; 309 resets = <&rst SDMMC_RESET>; 310 reset-names = "reset"; 311 clocks = <&clkmgr AGILEX_L4_MP_CLK>, 312 <&clkmgr AGILEX_SDMMC_CLK>; 313 clock-names = "biu", "ciu"; 314 iommus = <&smmu 5>; 315 status = "disabled"; 316 }; 317 318 nand: nand@ffb90000 { 319 #address-cells = <1>; 320 #size-cells = <0>; 321 compatible = "altr,socfpga-denali-nand"; 322 reg = <0xffb90000 0x10000>, 323 <0xffb80000 0x1000>; 324 reg-names = "nand_data", "denali_reg"; 325 interrupts = <0 97 4>; 326 clocks = <&clkmgr AGILEX_NAND_CLK>, 327 <&clkmgr AGILEX_NAND_X_CLK>, 328 <&clkmgr AGILEX_NAND_ECC_CLK>; 329 clock-names = "nand", "nand_x", "ecc"; 330 resets = <&rst NAND_RESET>, <&rst NAND_OCP_RESET>; 331 status = "disabled"; 332 }; 333 334 ocram: sram@ffe00000 { 335 compatible = "mmio-sram"; 336 reg = <0xffe00000 0x40000>; 337 }; 338 339 pdma: pdma@ffda0000 { 340 compatible = "arm,pl330", "arm,primecell"; 341 reg = <0xffda0000 0x1000>; 342 interrupts = <0 81 4>, 343 <0 82 4>, 344 <0 83 4>, 345 <0 84 4>, 346 <0 85 4>, 347 <0 86 4>, 348 <0 87 4>, 349 <0 88 4>, 350 <0 89 4>; 351 #dma-cells = <1>; 352 #dma-channels = <8>; 353 #dma-requests = <32>; 354 resets = <&rst DMA_RESET>, <&rst DMA_OCP_RESET>; 355 reset-names = "dma", "dma-ocp"; 356 clocks = <&clkmgr AGILEX_L4_MAIN_CLK>; 357 clock-names = "apb_pclk"; 358 }; 359 360 rst: rstmgr@ffd11000 { 361 #reset-cells = <1>; 362 compatible = "altr,stratix10-rst-mgr"; 363 reg = <0xffd11000 0x100>; 364 }; 365 366 smmu: iommu@fa000000 { 367 compatible = "arm,mmu-500", "arm,smmu-v2"; 368 reg = <0xfa000000 0x40000>; 369 #global-interrupts = <2>; 370 #iommu-cells = <1>; 371 interrupt-parent = <&intc>; 372 interrupts = <0 128 4>, /* Global Secure Fault */ 373 <0 129 4>, /* Global Non-secure Fault */ 374 /* Non-secure Context Interrupts (32) */ 375 <0 138 4>, <0 139 4>, <0 140 4>, <0 141 4>, 376 <0 142 4>, <0 143 4>, <0 144 4>, <0 145 4>, 377 <0 146 4>, <0 147 4>, <0 148 4>, <0 149 4>, 378 <0 150 4>, <0 151 4>, <0 152 4>, <0 153 4>, 379 <0 154 4>, <0 155 4>, <0 156 4>, <0 157 4>, 380 <0 158 4>, <0 159 4>, <0 160 4>, <0 161 4>, 381 <0 162 4>, <0 163 4>, <0 164 4>, <0 165 4>, 382 <0 166 4>, <0 167 4>, <0 168 4>, <0 169 4>; 383 stream-match-mask = <0x7ff0>; 384 clocks = <&clkmgr AGILEX_MPU_CCU_CLK>, 385 <&clkmgr AGILEX_L3_MAIN_FREE_CLK>, 386 <&clkmgr AGILEX_L4_MAIN_CLK>; 387 status = "disabled"; 388 }; 389 390 spi0: spi@ffda4000 { 391 compatible = "snps,dw-apb-ssi"; 392 #address-cells = <1>; 393 #size-cells = <0>; 394 reg = <0xffda4000 0x1000>; 395 interrupts = <0 99 4>; 396 resets = <&rst SPIM0_RESET>; 397 reset-names = "spi"; 398 reg-io-width = <4>; 399 num-cs = <4>; 400 clocks = <&clkmgr AGILEX_L4_MAIN_CLK>; 401 status = "disabled"; 402 }; 403 404 spi1: spi@ffda5000 { 405 compatible = "snps,dw-apb-ssi"; 406 #address-cells = <1>; 407 #size-cells = <0>; 408 reg = <0xffda5000 0x1000>; 409 interrupts = <0 100 4>; 410 resets = <&rst SPIM1_RESET>; 411 reset-names = "spi"; 412 reg-io-width = <4>; 413 num-cs = <4>; 414 clocks = <&clkmgr AGILEX_L4_MAIN_CLK>; 415 status = "disabled"; 416 }; 417 418 sysmgr: sysmgr@ffd12000 { 419 compatible = "altr,sys-mgr-s10","altr,sys-mgr"; 420 reg = <0xffd12000 0x500>; 421 }; 422 423 timer0: timer0@ffc03000 { 424 compatible = "snps,dw-apb-timer"; 425 interrupts = <0 113 4>; 426 reg = <0xffc03000 0x100>; 427 clocks = <&clkmgr AGILEX_L4_SP_CLK>; 428 clock-names = "timer"; 429 }; 430 431 timer1: timer1@ffc03100 { 432 compatible = "snps,dw-apb-timer"; 433 interrupts = <0 114 4>; 434 reg = <0xffc03100 0x100>; 435 clocks = <&clkmgr AGILEX_L4_SP_CLK>; 436 clock-names = "timer"; 437 }; 438 439 timer2: timer2@ffd00000 { 440 compatible = "snps,dw-apb-timer"; 441 interrupts = <0 115 4>; 442 reg = <0xffd00000 0x100>; 443 clocks = <&clkmgr AGILEX_L4_SP_CLK>; 444 clock-names = "timer"; 445 }; 446 447 timer3: timer3@ffd00100 { 448 compatible = "snps,dw-apb-timer"; 449 interrupts = <0 116 4>; 450 reg = <0xffd00100 0x100>; 451 clocks = <&clkmgr AGILEX_L4_SP_CLK>; 452 clock-names = "timer"; 453 }; 454 455 uart0: serial0@ffc02000 { 456 compatible = "snps,dw-apb-uart"; 457 reg = <0xffc02000 0x100>; 458 interrupts = <0 108 4>; 459 reg-shift = <2>; 460 reg-io-width = <4>; 461 resets = <&rst UART0_RESET>; 462 status = "disabled"; 463 clocks = <&clkmgr AGILEX_L4_SP_CLK>; 464 }; 465 466 uart1: serial1@ffc02100 { 467 compatible = "snps,dw-apb-uart"; 468 reg = <0xffc02100 0x100>; 469 interrupts = <0 109 4>; 470 reg-shift = <2>; 471 reg-io-width = <4>; 472 resets = <&rst UART1_RESET>; 473 clocks = <&clkmgr AGILEX_L4_SP_CLK>; 474 status = "disabled"; 475 }; 476 477 usb0: usb@ffb00000 { 478 compatible = "snps,dwc2"; 479 reg = <0xffb00000 0x40000>; 480 interrupts = <0 93 4>; 481 phys = <&usbphy0>; 482 phy-names = "usb2-phy"; 483 resets = <&rst USB0_RESET>, <&rst USB0_OCP_RESET>; 484 reset-names = "dwc2", "dwc2-ecc"; 485 clocks = <&clkmgr AGILEX_USB_CLK>; 486 iommus = <&smmu 6>; 487 status = "disabled"; 488 }; 489 490 usb1: usb@ffb40000 { 491 compatible = "snps,dwc2"; 492 reg = <0xffb40000 0x40000>; 493 interrupts = <0 94 4>; 494 phys = <&usbphy0>; 495 phy-names = "usb2-phy"; 496 resets = <&rst USB1_RESET>, <&rst USB1_OCP_RESET>; 497 reset-names = "dwc2", "dwc2-ecc"; 498 iommus = <&smmu 7>; 499 clocks = <&clkmgr AGILEX_USB_CLK>; 500 status = "disabled"; 501 }; 502 503 watchdog0: watchdog@ffd00200 { 504 compatible = "snps,dw-wdt"; 505 reg = <0xffd00200 0x100>; 506 interrupts = <0 117 4>; 507 resets = <&rst WATCHDOG0_RESET>; 508 clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>; 509 status = "disabled"; 510 }; 511 512 watchdog1: watchdog@ffd00300 { 513 compatible = "snps,dw-wdt"; 514 reg = <0xffd00300 0x100>; 515 interrupts = <0 118 4>; 516 resets = <&rst WATCHDOG1_RESET>; 517 clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>; 518 status = "disabled"; 519 }; 520 521 watchdog2: watchdog@ffd00400 { 522 compatible = "snps,dw-wdt"; 523 reg = <0xffd00400 0x100>; 524 interrupts = <0 125 4>; 525 resets = <&rst WATCHDOG2_RESET>; 526 clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>; 527 status = "disabled"; 528 }; 529 530 watchdog3: watchdog@ffd00500 { 531 compatible = "snps,dw-wdt"; 532 reg = <0xffd00500 0x100>; 533 interrupts = <0 126 4>; 534 resets = <&rst WATCHDOG3_RESET>; 535 clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>; 536 status = "disabled"; 537 }; 538 539 sdr: sdr@f8011100 { 540 compatible = "altr,sdr-ctl", "syscon"; 541 reg = <0xf8011100 0xc0>; 542 }; 543 544 eccmgr { 545 compatible = "altr,socfpga-s10-ecc-manager", 546 "altr,socfpga-a10-ecc-manager"; 547 altr,sysmgr-syscon = <&sysmgr>; 548 #address-cells = <1>; 549 #size-cells = <1>; 550 interrupts = <0 15 4>; 551 interrupt-controller; 552 #interrupt-cells = <2>; 553 ranges; 554 555 sdramedac { 556 compatible = "altr,sdram-edac-s10"; 557 altr,sdr-syscon = <&sdr>; 558 interrupts = <16 4>; 559 }; 560 561 ocram-ecc@ff8cc000 { 562 compatible = "altr,socfpga-s10-ocram-ecc", 563 "altr,socfpga-a10-ocram-ecc"; 564 reg = <0xff8cc000 0x100>; 565 altr,ecc-parent = <&ocram>; 566 interrupts = <1 4>; 567 }; 568 569 usb0-ecc@ff8c4000 { 570 compatible = "altr,socfpga-s10-usb-ecc", 571 "altr,socfpga-usb-ecc"; 572 reg = <0xff8c4000 0x100>; 573 altr,ecc-parent = <&usb0>; 574 interrupts = <2 4>; 575 }; 576 577 emac0-rx-ecc@ff8c0000 { 578 compatible = "altr,socfpga-s10-eth-mac-ecc", 579 "altr,socfpga-eth-mac-ecc"; 580 reg = <0xff8c0000 0x100>; 581 altr,ecc-parent = <&gmac0>; 582 interrupts = <4 4>; 583 }; 584 585 emac0-tx-ecc@ff8c0400 { 586 compatible = "altr,socfpga-s10-eth-mac-ecc", 587 "altr,socfpga-eth-mac-ecc"; 588 reg = <0xff8c0400 0x100>; 589 altr,ecc-parent = <&gmac0>; 590 interrupts = <5 4>; 591 }; 592 593 sdmmca-ecc@ff8c8c00 { 594 compatible = "altr,socfpga-s10-sdmmc-ecc", 595 "altr,socfpga-sdmmc-ecc"; 596 reg = <0xff8c8c00 0x100>; 597 altr,ecc-parent = <&mmc>; 598 interrupts = <14 4>, 599 <15 4>; 600 }; 601 }; 602 603 qspi: spi@ff8d2000 { 604 compatible = "cdns,qspi-nor"; 605 #address-cells = <1>; 606 #size-cells = <0>; 607 reg = <0xff8d2000 0x100>, 608 <0xff900000 0x100000>; 609 interrupts = <0 3 4>; 610 cdns,fifo-depth = <128>; 611 cdns,fifo-width = <4>; 612 cdns,trigger-address = <0x00000000>; 613 clocks = <&qspi_clk>; 614 615 status = "disabled"; 616 }; 617 618 firmware { 619 svc { 620 compatible = "intel,agilex-svc"; 621 method = "smc"; 622 memory-region = <&service_reserved>; 623 624 fpga_mgr: fpga-mgr { 625 compatible = "intel,agilex-soc-fpga-mgr"; 626 }; 627 }; 628 }; 629 }; 630}; 631