xref: /openbmc/linux/include/uapi/drm/amdgpu_drm.h (revision 29b4c589)
181629cbaSAlex Deucher /* amdgpu_drm.h -- Public header for the amdgpu driver -*- linux-c -*-
281629cbaSAlex Deucher  *
381629cbaSAlex Deucher  * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
481629cbaSAlex Deucher  * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
581629cbaSAlex Deucher  * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas.
681629cbaSAlex Deucher  * Copyright 2014 Advanced Micro Devices, Inc.
781629cbaSAlex Deucher  *
881629cbaSAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
981629cbaSAlex Deucher  * copy of this software and associated documentation files (the "Software"),
1081629cbaSAlex Deucher  * to deal in the Software without restriction, including without limitation
1181629cbaSAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1281629cbaSAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
1381629cbaSAlex Deucher  * Software is furnished to do so, subject to the following conditions:
1481629cbaSAlex Deucher  *
1581629cbaSAlex Deucher  * The above copyright notice and this permission notice shall be included in
1681629cbaSAlex Deucher  * all copies or substantial portions of the Software.
1781629cbaSAlex Deucher  *
1881629cbaSAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1981629cbaSAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
2081629cbaSAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
2181629cbaSAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
2281629cbaSAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2381629cbaSAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2481629cbaSAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
2581629cbaSAlex Deucher  *
2681629cbaSAlex Deucher  * Authors:
2781629cbaSAlex Deucher  *    Kevin E. Martin <martin@valinux.com>
2881629cbaSAlex Deucher  *    Gareth Hughes <gareth@valinux.com>
2981629cbaSAlex Deucher  *    Keith Whitwell <keith@tungstengraphics.com>
3081629cbaSAlex Deucher  */
3181629cbaSAlex Deucher 
3281629cbaSAlex Deucher #ifndef __AMDGPU_DRM_H__
3381629cbaSAlex Deucher #define __AMDGPU_DRM_H__
3481629cbaSAlex Deucher 
35b3fcf36aSMichel Dänzer #include "drm.h"
3681629cbaSAlex Deucher 
37cfa7152fSEmil Velikov #if defined(__cplusplus)
38cfa7152fSEmil Velikov extern "C" {
39cfa7152fSEmil Velikov #endif
40cfa7152fSEmil Velikov 
4181629cbaSAlex Deucher #define DRM_AMDGPU_GEM_CREATE		0x00
4281629cbaSAlex Deucher #define DRM_AMDGPU_GEM_MMAP		0x01
4381629cbaSAlex Deucher #define DRM_AMDGPU_CTX			0x02
4481629cbaSAlex Deucher #define DRM_AMDGPU_BO_LIST		0x03
4581629cbaSAlex Deucher #define DRM_AMDGPU_CS			0x04
4681629cbaSAlex Deucher #define DRM_AMDGPU_INFO			0x05
4781629cbaSAlex Deucher #define DRM_AMDGPU_GEM_METADATA		0x06
4881629cbaSAlex Deucher #define DRM_AMDGPU_GEM_WAIT_IDLE	0x07
4981629cbaSAlex Deucher #define DRM_AMDGPU_GEM_VA		0x08
5081629cbaSAlex Deucher #define DRM_AMDGPU_WAIT_CS		0x09
5181629cbaSAlex Deucher #define DRM_AMDGPU_GEM_OP		0x10
5281629cbaSAlex Deucher #define DRM_AMDGPU_GEM_USERPTR		0x11
53eef18a82SJunwei Zhang #define DRM_AMDGPU_WAIT_FENCES		0x12
54cfbcacf4SChunming Zhou #define DRM_AMDGPU_VM			0x13
557ca24cf2SMarek Olšák #define DRM_AMDGPU_FENCE_TO_HANDLE	0x14
5652c6a62cSAndres Rodriguez #define DRM_AMDGPU_SCHED		0x15
5781629cbaSAlex Deucher 
5881629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_CREATE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
5981629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_MMAP	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
6081629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_CTX		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
6181629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_BO_LIST	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
6281629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_CS		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
6381629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_INFO		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
6481629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_METADATA	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
6581629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
6634b5f6a6SChristian König #define DRM_IOCTL_AMDGPU_GEM_VA		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
6781629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_WAIT_CS	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
6881629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_OP		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
6981629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_USERPTR	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)
70eef18a82SJunwei Zhang #define DRM_IOCTL_AMDGPU_WAIT_FENCES	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences)
71cfbcacf4SChunming Zhou #define DRM_IOCTL_AMDGPU_VM		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_VM, union drm_amdgpu_vm)
727ca24cf2SMarek Olšák #define DRM_IOCTL_AMDGPU_FENCE_TO_HANDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_FENCE_TO_HANDLE, union drm_amdgpu_fence_to_handle)
7352c6a62cSAndres Rodriguez #define DRM_IOCTL_AMDGPU_SCHED		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_SCHED, union drm_amdgpu_sched)
7481629cbaSAlex Deucher 
75b646c1dcSSamuel Li /**
76b646c1dcSSamuel Li  * DOC: memory domains
77b646c1dcSSamuel Li  *
78b646c1dcSSamuel Li  * %AMDGPU_GEM_DOMAIN_CPU	System memory that is not GPU accessible.
79b646c1dcSSamuel Li  * Memory in this pool could be swapped out to disk if there is pressure.
80b646c1dcSSamuel Li  *
81b646c1dcSSamuel Li  * %AMDGPU_GEM_DOMAIN_GTT	GPU accessible system memory, mapped into the
82b646c1dcSSamuel Li  * GPU's virtual address space via gart. Gart memory linearizes non-contiguous
83b646c1dcSSamuel Li  * pages of system memory, allows GPU access system memory in a linezrized
84b646c1dcSSamuel Li  * fashion.
85b646c1dcSSamuel Li  *
86b646c1dcSSamuel Li  * %AMDGPU_GEM_DOMAIN_VRAM	Local video memory. For APUs, it is memory
87b646c1dcSSamuel Li  * carved out by the BIOS.
88b646c1dcSSamuel Li  *
89b646c1dcSSamuel Li  * %AMDGPU_GEM_DOMAIN_GDS	Global on-chip data storage used to share data
90b646c1dcSSamuel Li  * across shader threads.
91b646c1dcSSamuel Li  *
92b646c1dcSSamuel Li  * %AMDGPU_GEM_DOMAIN_GWS	Global wave sync, used to synchronize the
93b646c1dcSSamuel Li  * execution of all the waves on a device.
94b646c1dcSSamuel Li  *
95b646c1dcSSamuel Li  * %AMDGPU_GEM_DOMAIN_OA	Ordered append, used by 3D or Compute engines
96b646c1dcSSamuel Li  * for appending data.
97b646c1dcSSamuel Li  */
9881629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_CPU		0x1
9981629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_GTT		0x2
10081629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_VRAM		0x4
10181629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_GDS		0x8
10281629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_GWS		0x10
10381629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_OA		0x20
1043f188453SChunming Zhou #define AMDGPU_GEM_DOMAIN_MASK		(AMDGPU_GEM_DOMAIN_CPU | \
1053f188453SChunming Zhou 					 AMDGPU_GEM_DOMAIN_GTT | \
1063f188453SChunming Zhou 					 AMDGPU_GEM_DOMAIN_VRAM | \
1073f188453SChunming Zhou 					 AMDGPU_GEM_DOMAIN_GDS | \
1083f188453SChunming Zhou 					 AMDGPU_GEM_DOMAIN_GWS | \
1093f188453SChunming Zhou 					 AMDGPU_GEM_DOMAIN_OA)
11081629cbaSAlex Deucher 
11181629cbaSAlex Deucher /* Flag that CPU access will be required for the case of VRAM domain */
11281629cbaSAlex Deucher #define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED	(1 << 0)
11381629cbaSAlex Deucher /* Flag that CPU access will not work, this VRAM domain is invisible */
11481629cbaSAlex Deucher #define AMDGPU_GEM_CREATE_NO_CPU_ACCESS		(1 << 1)
11581629cbaSAlex Deucher /* Flag that USWC attributes should be used for GTT */
11688671288SJammy Zhou #define AMDGPU_GEM_CREATE_CPU_GTT_USWC		(1 << 2)
1174fea83ffSFlora Cui /* Flag that the memory should be in VRAM and cleared */
1184fea83ffSFlora Cui #define AMDGPU_GEM_CREATE_VRAM_CLEARED		(1 << 3)
11903f48dd5SChristian König /* Flag that allocating the BO should use linear VRAM */
12003f48dd5SChristian König #define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS	(1 << 5)
121e1eb899bSChristian König /* Flag that BO is always valid in this VM */
122e1eb899bSChristian König #define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID	(1 << 6)
123177ae09bSAndres Rodriguez /* Flag that BO sharing will be explicitly synchronized */
124177ae09bSAndres Rodriguez #define AMDGPU_GEM_CREATE_EXPLICIT_SYNC		(1 << 7)
125959a2091SYong Zhao /* Flag that indicates allocating MQD gart on GFX9, where the mtype
126fa5bde80SYong Zhao  * for the second page onward should be set to NC. It should never
127fa5bde80SYong Zhao  * be used by user space applications.
128959a2091SYong Zhao  */
129fa5bde80SYong Zhao #define AMDGPU_GEM_CREATE_CP_MQD_GFX9		(1 << 8)
130d8f4981eSFelix Kuehling /* Flag that BO may contain sensitive data that must be wiped before
131d8f4981eSFelix Kuehling  * releasing the memory
132d8f4981eSFelix Kuehling  */
133d8f4981eSFelix Kuehling #define AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE	(1 << 9)
13435ce0060SAlex Deucher /* Flag that BO will be encrypted and that the TMZ bit should be
13535ce0060SAlex Deucher  * set in the PTEs when mapping this buffer via GPUVM or
13635ce0060SAlex Deucher  * accessing it with various hw blocks
13735ce0060SAlex Deucher  */
13835ce0060SAlex Deucher #define AMDGPU_GEM_CREATE_ENCRYPTED		(1 << 10)
139b453e42aSFelix Kuehling /* Flag that BO will be used only in preemptible context, which does
140b453e42aSFelix Kuehling  * not require GTT memory accounting
141b453e42aSFelix Kuehling  */
142b453e42aSFelix Kuehling #define AMDGPU_GEM_CREATE_PREEMPTIBLE		(1 << 11)
14381629cbaSAlex Deucher 
14481629cbaSAlex Deucher struct drm_amdgpu_gem_create_in  {
14581629cbaSAlex Deucher 	/** the requested memory size */
1462ce9dde0SMikko Rapeli 	__u64 bo_size;
14781629cbaSAlex Deucher 	/** physical start_addr alignment in bytes for some HW requirements */
1482ce9dde0SMikko Rapeli 	__u64 alignment;
14981629cbaSAlex Deucher 	/** the requested memory domains */
1502ce9dde0SMikko Rapeli 	__u64 domains;
15181629cbaSAlex Deucher 	/** allocation flags */
1522ce9dde0SMikko Rapeli 	__u64 domain_flags;
15381629cbaSAlex Deucher };
15481629cbaSAlex Deucher 
15581629cbaSAlex Deucher struct drm_amdgpu_gem_create_out  {
15681629cbaSAlex Deucher 	/** returned GEM object handle */
1572ce9dde0SMikko Rapeli 	__u32 handle;
1582ce9dde0SMikko Rapeli 	__u32 _pad;
15981629cbaSAlex Deucher };
16081629cbaSAlex Deucher 
16181629cbaSAlex Deucher union drm_amdgpu_gem_create {
16281629cbaSAlex Deucher 	struct drm_amdgpu_gem_create_in		in;
16381629cbaSAlex Deucher 	struct drm_amdgpu_gem_create_out	out;
16481629cbaSAlex Deucher };
16581629cbaSAlex Deucher 
16681629cbaSAlex Deucher /** Opcode to create new residency list.  */
16781629cbaSAlex Deucher #define AMDGPU_BO_LIST_OP_CREATE	0
16881629cbaSAlex Deucher /** Opcode to destroy previously created residency list */
16981629cbaSAlex Deucher #define AMDGPU_BO_LIST_OP_DESTROY	1
17081629cbaSAlex Deucher /** Opcode to update resource information in the list */
17181629cbaSAlex Deucher #define AMDGPU_BO_LIST_OP_UPDATE	2
17281629cbaSAlex Deucher 
17381629cbaSAlex Deucher struct drm_amdgpu_bo_list_in {
17481629cbaSAlex Deucher 	/** Type of operation */
1752ce9dde0SMikko Rapeli 	__u32 operation;
17681629cbaSAlex Deucher 	/** Handle of list or 0 if we want to create one */
1772ce9dde0SMikko Rapeli 	__u32 list_handle;
17881629cbaSAlex Deucher 	/** Number of BOs in list  */
1792ce9dde0SMikko Rapeli 	__u32 bo_number;
18081629cbaSAlex Deucher 	/** Size of each element describing BO */
1812ce9dde0SMikko Rapeli 	__u32 bo_info_size;
18281629cbaSAlex Deucher 	/** Pointer to array describing BOs */
1832ce9dde0SMikko Rapeli 	__u64 bo_info_ptr;
18481629cbaSAlex Deucher };
18581629cbaSAlex Deucher 
18681629cbaSAlex Deucher struct drm_amdgpu_bo_list_entry {
18781629cbaSAlex Deucher 	/** Handle of BO */
1882ce9dde0SMikko Rapeli 	__u32 bo_handle;
18981629cbaSAlex Deucher 	/** New (if specified) BO priority to be used during migration */
1902ce9dde0SMikko Rapeli 	__u32 bo_priority;
19181629cbaSAlex Deucher };
19281629cbaSAlex Deucher 
19381629cbaSAlex Deucher struct drm_amdgpu_bo_list_out {
19481629cbaSAlex Deucher 	/** Handle of resource list  */
1952ce9dde0SMikko Rapeli 	__u32 list_handle;
1962ce9dde0SMikko Rapeli 	__u32 _pad;
19781629cbaSAlex Deucher };
19881629cbaSAlex Deucher 
19981629cbaSAlex Deucher union drm_amdgpu_bo_list {
20081629cbaSAlex Deucher 	struct drm_amdgpu_bo_list_in in;
20181629cbaSAlex Deucher 	struct drm_amdgpu_bo_list_out out;
20281629cbaSAlex Deucher };
20381629cbaSAlex Deucher 
20481629cbaSAlex Deucher /* context related */
20581629cbaSAlex Deucher #define AMDGPU_CTX_OP_ALLOC_CTX	1
20681629cbaSAlex Deucher #define AMDGPU_CTX_OP_FREE_CTX	2
20781629cbaSAlex Deucher #define AMDGPU_CTX_OP_QUERY_STATE	3
208bc1b1bf6SMonk Liu #define AMDGPU_CTX_OP_QUERY_STATE2	4
20981629cbaSAlex Deucher 
210d94aed5aSMarek Olšák /* GPU reset status */
211d94aed5aSMarek Olšák #define AMDGPU_CTX_NO_RESET		0
212675da0ddSChristian König /* this the context caused it */
213675da0ddSChristian König #define AMDGPU_CTX_GUILTY_RESET		1
214675da0ddSChristian König /* some other context caused it */
215675da0ddSChristian König #define AMDGPU_CTX_INNOCENT_RESET	2
216675da0ddSChristian König /* unknown cause */
217675da0ddSChristian König #define AMDGPU_CTX_UNKNOWN_RESET	3
218d94aed5aSMarek Olšák 
219bc1b1bf6SMonk Liu /* indicate gpu reset occured after ctx created */
220bc1b1bf6SMonk Liu #define AMDGPU_CTX_QUERY2_FLAGS_RESET    (1<<0)
221bc1b1bf6SMonk Liu /* indicate vram lost occured after ctx created */
222bc1b1bf6SMonk Liu #define AMDGPU_CTX_QUERY2_FLAGS_VRAMLOST (1<<1)
223bc1b1bf6SMonk Liu /* indicate some job from this context once cause gpu hang */
224bc1b1bf6SMonk Liu #define AMDGPU_CTX_QUERY2_FLAGS_GUILTY   (1<<2)
225ae363a21Sxinhui pan /* indicate some errors are detected by RAS */
226ae363a21Sxinhui pan #define AMDGPU_CTX_QUERY2_FLAGS_RAS_CE   (1<<3)
227ae363a21Sxinhui pan #define AMDGPU_CTX_QUERY2_FLAGS_RAS_UE   (1<<4)
228bc1b1bf6SMonk Liu 
229c2636dc5SAndres Rodriguez /* Context priority level */
230f3d19bf8SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_UNSET       -2048
2318bc4c256SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_VERY_LOW    -1023
2328bc4c256SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_LOW         -512
233c2636dc5SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_NORMAL      0
234cf034477SEmil Velikov /*
235cf034477SEmil Velikov  * When used in struct drm_amdgpu_ctx_in, a priority above NORMAL requires
236cf034477SEmil Velikov  * CAP_SYS_NICE or DRM_MASTER
237cf034477SEmil Velikov */
2388bc4c256SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_HIGH        512
2398bc4c256SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_VERY_HIGH   1023
240c2636dc5SAndres Rodriguez 
24181629cbaSAlex Deucher struct drm_amdgpu_ctx_in {
242675da0ddSChristian König 	/** AMDGPU_CTX_OP_* */
2432ce9dde0SMikko Rapeli 	__u32	op;
244675da0ddSChristian König 	/** For future use, no flags defined so far */
2452ce9dde0SMikko Rapeli 	__u32	flags;
2462ce9dde0SMikko Rapeli 	__u32	ctx_id;
247cf034477SEmil Velikov 	/** AMDGPU_CTX_PRIORITY_* */
248c2636dc5SAndres Rodriguez 	__s32	priority;
24981629cbaSAlex Deucher };
25081629cbaSAlex Deucher 
25181629cbaSAlex Deucher union drm_amdgpu_ctx_out {
25281629cbaSAlex Deucher 		struct {
2532ce9dde0SMikko Rapeli 			__u32	ctx_id;
2542ce9dde0SMikko Rapeli 			__u32	_pad;
25581629cbaSAlex Deucher 		} alloc;
25681629cbaSAlex Deucher 
25781629cbaSAlex Deucher 		struct {
258675da0ddSChristian König 			/** For future use, no flags defined so far */
2592ce9dde0SMikko Rapeli 			__u64	flags;
260d94aed5aSMarek Olšák 			/** Number of resets caused by this context so far. */
2612ce9dde0SMikko Rapeli 			__u32	hangs;
262d94aed5aSMarek Olšák 			/** Reset status since the last call of the ioctl. */
2632ce9dde0SMikko Rapeli 			__u32	reset_status;
26481629cbaSAlex Deucher 		} state;
26581629cbaSAlex Deucher };
26681629cbaSAlex Deucher 
26781629cbaSAlex Deucher union drm_amdgpu_ctx {
26881629cbaSAlex Deucher 	struct drm_amdgpu_ctx_in in;
26981629cbaSAlex Deucher 	union drm_amdgpu_ctx_out out;
27081629cbaSAlex Deucher };
27181629cbaSAlex Deucher 
272cfbcacf4SChunming Zhou /* vm ioctl */
273cfbcacf4SChunming Zhou #define AMDGPU_VM_OP_RESERVE_VMID	1
274cfbcacf4SChunming Zhou #define AMDGPU_VM_OP_UNRESERVE_VMID	2
275cfbcacf4SChunming Zhou 
276cfbcacf4SChunming Zhou struct drm_amdgpu_vm_in {
277cfbcacf4SChunming Zhou 	/** AMDGPU_VM_OP_* */
278cfbcacf4SChunming Zhou 	__u32	op;
279cfbcacf4SChunming Zhou 	__u32	flags;
280cfbcacf4SChunming Zhou };
281cfbcacf4SChunming Zhou 
282cfbcacf4SChunming Zhou struct drm_amdgpu_vm_out {
283cfbcacf4SChunming Zhou 	/** For future use, no flags defined so far */
284cfbcacf4SChunming Zhou 	__u64	flags;
285cfbcacf4SChunming Zhou };
286cfbcacf4SChunming Zhou 
287cfbcacf4SChunming Zhou union drm_amdgpu_vm {
288cfbcacf4SChunming Zhou 	struct drm_amdgpu_vm_in in;
289cfbcacf4SChunming Zhou 	struct drm_amdgpu_vm_out out;
290cfbcacf4SChunming Zhou };
291cfbcacf4SChunming Zhou 
29252c6a62cSAndres Rodriguez /* sched ioctl */
29352c6a62cSAndres Rodriguez #define AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE	1
294b5bb37edSBas Nieuwenhuizen #define AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE	2
29552c6a62cSAndres Rodriguez 
29652c6a62cSAndres Rodriguez struct drm_amdgpu_sched_in {
29752c6a62cSAndres Rodriguez 	/* AMDGPU_SCHED_OP_* */
29852c6a62cSAndres Rodriguez 	__u32	op;
29952c6a62cSAndres Rodriguez 	__u32	fd;
300cf034477SEmil Velikov 	/** AMDGPU_CTX_PRIORITY_* */
30152c6a62cSAndres Rodriguez 	__s32	priority;
302b5bb37edSBas Nieuwenhuizen 	__u32   ctx_id;
30352c6a62cSAndres Rodriguez };
30452c6a62cSAndres Rodriguez 
30552c6a62cSAndres Rodriguez union drm_amdgpu_sched {
30652c6a62cSAndres Rodriguez 	struct drm_amdgpu_sched_in in;
30752c6a62cSAndres Rodriguez };
30852c6a62cSAndres Rodriguez 
30981629cbaSAlex Deucher /*
31081629cbaSAlex Deucher  * This is not a reliable API and you should expect it to fail for any
31181629cbaSAlex Deucher  * number of reasons and have fallback path that do not use userptr to
31281629cbaSAlex Deucher  * perform any operation.
31381629cbaSAlex Deucher  */
31481629cbaSAlex Deucher #define AMDGPU_GEM_USERPTR_READONLY	(1 << 0)
31581629cbaSAlex Deucher #define AMDGPU_GEM_USERPTR_ANONONLY	(1 << 1)
31681629cbaSAlex Deucher #define AMDGPU_GEM_USERPTR_VALIDATE	(1 << 2)
31781629cbaSAlex Deucher #define AMDGPU_GEM_USERPTR_REGISTER	(1 << 3)
31881629cbaSAlex Deucher 
31981629cbaSAlex Deucher struct drm_amdgpu_gem_userptr {
3202ce9dde0SMikko Rapeli 	__u64		addr;
3212ce9dde0SMikko Rapeli 	__u64		size;
322675da0ddSChristian König 	/* AMDGPU_GEM_USERPTR_* */
3232ce9dde0SMikko Rapeli 	__u32		flags;
324675da0ddSChristian König 	/* Resulting GEM handle */
3252ce9dde0SMikko Rapeli 	__u32		handle;
32681629cbaSAlex Deucher };
32781629cbaSAlex Deucher 
32800ac6f6bSAlex Deucher /* SI-CI-VI: */
329fbd76d59SMarek Olšák /* same meaning as the GB_TILE_MODE and GL_MACRO_TILE_MODE fields */
330fbd76d59SMarek Olšák #define AMDGPU_TILING_ARRAY_MODE_SHIFT			0
331fbd76d59SMarek Olšák #define AMDGPU_TILING_ARRAY_MODE_MASK			0xf
332fbd76d59SMarek Olšák #define AMDGPU_TILING_PIPE_CONFIG_SHIFT			4
333fbd76d59SMarek Olšák #define AMDGPU_TILING_PIPE_CONFIG_MASK			0x1f
334fbd76d59SMarek Olšák #define AMDGPU_TILING_TILE_SPLIT_SHIFT			9
335fbd76d59SMarek Olšák #define AMDGPU_TILING_TILE_SPLIT_MASK			0x7
336fbd76d59SMarek Olšák #define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT		12
337fbd76d59SMarek Olšák #define AMDGPU_TILING_MICRO_TILE_MODE_MASK		0x7
338fbd76d59SMarek Olšák #define AMDGPU_TILING_BANK_WIDTH_SHIFT			15
339fbd76d59SMarek Olšák #define AMDGPU_TILING_BANK_WIDTH_MASK			0x3
340fbd76d59SMarek Olšák #define AMDGPU_TILING_BANK_HEIGHT_SHIFT			17
341fbd76d59SMarek Olšák #define AMDGPU_TILING_BANK_HEIGHT_MASK			0x3
342fbd76d59SMarek Olšák #define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT		19
343fbd76d59SMarek Olšák #define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK		0x3
344fbd76d59SMarek Olšák #define AMDGPU_TILING_NUM_BANKS_SHIFT			21
345fbd76d59SMarek Olšák #define AMDGPU_TILING_NUM_BANKS_MASK			0x3
346fbd76d59SMarek Olšák 
34700ac6f6bSAlex Deucher /* GFX9 and later: */
34800ac6f6bSAlex Deucher #define AMDGPU_TILING_SWIZZLE_MODE_SHIFT		0
34900ac6f6bSAlex Deucher #define AMDGPU_TILING_SWIZZLE_MODE_MASK			0x1f
350ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_OFFSET_256B_SHIFT		5
351ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_OFFSET_256B_MASK		0xFFFFFF
352ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_PITCH_MAX_SHIFT		29
353ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_PITCH_MAX_MASK		0x3FFF
354ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_INDEPENDENT_64B_SHIFT		43
355ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_INDEPENDENT_64B_MASK		0x1
356c5705372SMarek Olšák #define AMDGPU_TILING_DCC_INDEPENDENT_128B_SHIFT	44
357c5705372SMarek Olšák #define AMDGPU_TILING_DCC_INDEPENDENT_128B_MASK		0x1
358c5705372SMarek Olšák #define AMDGPU_TILING_SCANOUT_SHIFT			63
359c5705372SMarek Olšák #define AMDGPU_TILING_SCANOUT_MASK			0x1
36000ac6f6bSAlex Deucher 
36100ac6f6bSAlex Deucher /* Set/Get helpers for tiling flags. */
362fbd76d59SMarek Olšák #define AMDGPU_TILING_SET(field, value) \
36300ac6f6bSAlex Deucher 	(((__u64)(value) & AMDGPU_TILING_##field##_MASK) << AMDGPU_TILING_##field##_SHIFT)
364fbd76d59SMarek Olšák #define AMDGPU_TILING_GET(value, field) \
36500ac6f6bSAlex Deucher 	(((__u64)(value) >> AMDGPU_TILING_##field##_SHIFT) & AMDGPU_TILING_##field##_MASK)
36681629cbaSAlex Deucher 
36781629cbaSAlex Deucher #define AMDGPU_GEM_METADATA_OP_SET_METADATA                  1
36881629cbaSAlex Deucher #define AMDGPU_GEM_METADATA_OP_GET_METADATA                  2
36981629cbaSAlex Deucher 
37081629cbaSAlex Deucher /** The same structure is shared for input/output */
37181629cbaSAlex Deucher struct drm_amdgpu_gem_metadata {
372675da0ddSChristian König 	/** GEM Object handle */
3732ce9dde0SMikko Rapeli 	__u32	handle;
374675da0ddSChristian König 	/** Do we want get or set metadata */
3752ce9dde0SMikko Rapeli 	__u32	op;
37681629cbaSAlex Deucher 	struct {
377675da0ddSChristian König 		/** For future use, no flags defined so far */
3782ce9dde0SMikko Rapeli 		__u64	flags;
379675da0ddSChristian König 		/** family specific tiling info */
3802ce9dde0SMikko Rapeli 		__u64	tiling_info;
3812ce9dde0SMikko Rapeli 		__u32	data_size_bytes;
3822ce9dde0SMikko Rapeli 		__u32	data[64];
38381629cbaSAlex Deucher 	} data;
38481629cbaSAlex Deucher };
38581629cbaSAlex Deucher 
38681629cbaSAlex Deucher struct drm_amdgpu_gem_mmap_in {
387675da0ddSChristian König 	/** the GEM object handle */
3882ce9dde0SMikko Rapeli 	__u32 handle;
3892ce9dde0SMikko Rapeli 	__u32 _pad;
39081629cbaSAlex Deucher };
39181629cbaSAlex Deucher 
39281629cbaSAlex Deucher struct drm_amdgpu_gem_mmap_out {
393675da0ddSChristian König 	/** mmap offset from the vma offset manager */
3942ce9dde0SMikko Rapeli 	__u64 addr_ptr;
39581629cbaSAlex Deucher };
39681629cbaSAlex Deucher 
39781629cbaSAlex Deucher union drm_amdgpu_gem_mmap {
39881629cbaSAlex Deucher 	struct drm_amdgpu_gem_mmap_in   in;
39981629cbaSAlex Deucher 	struct drm_amdgpu_gem_mmap_out out;
40081629cbaSAlex Deucher };
40181629cbaSAlex Deucher 
40281629cbaSAlex Deucher struct drm_amdgpu_gem_wait_idle_in {
403675da0ddSChristian König 	/** GEM object handle */
4042ce9dde0SMikko Rapeli 	__u32 handle;
405675da0ddSChristian König 	/** For future use, no flags defined so far */
4062ce9dde0SMikko Rapeli 	__u32 flags;
407675da0ddSChristian König 	/** Absolute timeout to wait */
4082ce9dde0SMikko Rapeli 	__u64 timeout;
40981629cbaSAlex Deucher };
41081629cbaSAlex Deucher 
41181629cbaSAlex Deucher struct drm_amdgpu_gem_wait_idle_out {
412675da0ddSChristian König 	/** BO status:  0 - BO is idle, 1 - BO is busy */
4132ce9dde0SMikko Rapeli 	__u32 status;
414675da0ddSChristian König 	/** Returned current memory domain */
4152ce9dde0SMikko Rapeli 	__u32 domain;
41681629cbaSAlex Deucher };
41781629cbaSAlex Deucher 
41881629cbaSAlex Deucher union drm_amdgpu_gem_wait_idle {
41981629cbaSAlex Deucher 	struct drm_amdgpu_gem_wait_idle_in  in;
42081629cbaSAlex Deucher 	struct drm_amdgpu_gem_wait_idle_out out;
42181629cbaSAlex Deucher };
42281629cbaSAlex Deucher 
42381629cbaSAlex Deucher struct drm_amdgpu_wait_cs_in {
424d7b1eeb2SMonk Liu 	/* Command submission handle
425d7b1eeb2SMonk Liu          * handle equals 0 means none to wait for
426080b24ebSAlex Deucher          * handle equals ~0ull means wait for the latest sequence number
427d7b1eeb2SMonk Liu          */
4282ce9dde0SMikko Rapeli 	__u64 handle;
429675da0ddSChristian König 	/** Absolute timeout to wait */
4302ce9dde0SMikko Rapeli 	__u64 timeout;
4312ce9dde0SMikko Rapeli 	__u32 ip_type;
4322ce9dde0SMikko Rapeli 	__u32 ip_instance;
4332ce9dde0SMikko Rapeli 	__u32 ring;
4342ce9dde0SMikko Rapeli 	__u32 ctx_id;
43581629cbaSAlex Deucher };
43681629cbaSAlex Deucher 
43781629cbaSAlex Deucher struct drm_amdgpu_wait_cs_out {
438675da0ddSChristian König 	/** CS status:  0 - CS completed, 1 - CS still busy */
4392ce9dde0SMikko Rapeli 	__u64 status;
44081629cbaSAlex Deucher };
44181629cbaSAlex Deucher 
44281629cbaSAlex Deucher union drm_amdgpu_wait_cs {
44381629cbaSAlex Deucher 	struct drm_amdgpu_wait_cs_in in;
44481629cbaSAlex Deucher 	struct drm_amdgpu_wait_cs_out out;
44581629cbaSAlex Deucher };
44681629cbaSAlex Deucher 
447eef18a82SJunwei Zhang struct drm_amdgpu_fence {
448eef18a82SJunwei Zhang 	__u32 ctx_id;
449eef18a82SJunwei Zhang 	__u32 ip_type;
450eef18a82SJunwei Zhang 	__u32 ip_instance;
451eef18a82SJunwei Zhang 	__u32 ring;
452eef18a82SJunwei Zhang 	__u64 seq_no;
453eef18a82SJunwei Zhang };
454eef18a82SJunwei Zhang 
455eef18a82SJunwei Zhang struct drm_amdgpu_wait_fences_in {
456eef18a82SJunwei Zhang 	/** This points to uint64_t * which points to fences */
457eef18a82SJunwei Zhang 	__u64 fences;
458eef18a82SJunwei Zhang 	__u32 fence_count;
459eef18a82SJunwei Zhang 	__u32 wait_all;
460eef18a82SJunwei Zhang 	__u64 timeout_ns;
461eef18a82SJunwei Zhang };
462eef18a82SJunwei Zhang 
463eef18a82SJunwei Zhang struct drm_amdgpu_wait_fences_out {
464eef18a82SJunwei Zhang 	__u32 status;
465eef18a82SJunwei Zhang 	__u32 first_signaled;
466eef18a82SJunwei Zhang };
467eef18a82SJunwei Zhang 
468eef18a82SJunwei Zhang union drm_amdgpu_wait_fences {
469eef18a82SJunwei Zhang 	struct drm_amdgpu_wait_fences_in in;
470eef18a82SJunwei Zhang 	struct drm_amdgpu_wait_fences_out out;
471eef18a82SJunwei Zhang };
472eef18a82SJunwei Zhang 
47381629cbaSAlex Deucher #define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO	0
474d8f65a23SMarek Olšák #define AMDGPU_GEM_OP_SET_PLACEMENT		1
47581629cbaSAlex Deucher 
476675da0ddSChristian König /* Sets or returns a value associated with a buffer. */
477675da0ddSChristian König struct drm_amdgpu_gem_op {
478675da0ddSChristian König 	/** GEM object handle */
4792ce9dde0SMikko Rapeli 	__u32	handle;
480675da0ddSChristian König 	/** AMDGPU_GEM_OP_* */
4812ce9dde0SMikko Rapeli 	__u32	op;
482675da0ddSChristian König 	/** Input or return value */
4832ce9dde0SMikko Rapeli 	__u64	value;
484675da0ddSChristian König };
485675da0ddSChristian König 
48681629cbaSAlex Deucher #define AMDGPU_VA_OP_MAP			1
48781629cbaSAlex Deucher #define AMDGPU_VA_OP_UNMAP			2
488dc54d3d1SChristian König #define AMDGPU_VA_OP_CLEAR			3
48980f95c57SChristian König #define AMDGPU_VA_OP_REPLACE			4
49081629cbaSAlex Deucher 
491fc220f65SChristian König /* Delay the page table update till the next CS */
492fc220f65SChristian König #define AMDGPU_VM_DELAY_UPDATE		(1 << 0)
493fc220f65SChristian König 
49481629cbaSAlex Deucher /* Mapping flags */
49581629cbaSAlex Deucher /* readable mapping */
49681629cbaSAlex Deucher #define AMDGPU_VM_PAGE_READABLE		(1 << 1)
49781629cbaSAlex Deucher /* writable mapping */
49881629cbaSAlex Deucher #define AMDGPU_VM_PAGE_WRITEABLE	(1 << 2)
49981629cbaSAlex Deucher /* executable mapping, new for VI */
50081629cbaSAlex Deucher #define AMDGPU_VM_PAGE_EXECUTABLE	(1 << 3)
501b85891bdSJunwei Zhang /* partially resident texture */
502b85891bdSJunwei Zhang #define AMDGPU_VM_PAGE_PRT		(1 << 4)
50366e02bc3SAlex Xie /* MTYPE flags use bit 5 to 8 */
50466e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_MASK		(0xf << 5)
50566e02bc3SAlex Xie /* Default MTYPE. Pre-AI must use this.  Recommended for newer ASICs. */
50666e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_DEFAULT		(0 << 5)
507130c8893SYong Zhao /* Use Non Coherent MTYPE instead of default MTYPE */
50866e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_NC		(1 << 5)
509130c8893SYong Zhao /* Use Write Combine MTYPE instead of default MTYPE */
51066e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_WC		(2 << 5)
511130c8893SYong Zhao /* Use Cache Coherent MTYPE instead of default MTYPE */
51266e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_CC		(3 << 5)
513130c8893SYong Zhao /* Use UnCached MTYPE instead of default MTYPE */
51466e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_UC		(4 << 5)
515130c8893SYong Zhao /* Use Read Write MTYPE instead of default MTYPE */
516484deaedSOak Zeng #define AMDGPU_VM_MTYPE_RW		(5 << 5)
51781629cbaSAlex Deucher 
51834b5f6a6SChristian König struct drm_amdgpu_gem_va {
519675da0ddSChristian König 	/** GEM object handle */
5202ce9dde0SMikko Rapeli 	__u32 handle;
5212ce9dde0SMikko Rapeli 	__u32 _pad;
522675da0ddSChristian König 	/** AMDGPU_VA_OP_* */
5232ce9dde0SMikko Rapeli 	__u32 operation;
524675da0ddSChristian König 	/** AMDGPU_VM_PAGE_* */
5252ce9dde0SMikko Rapeli 	__u32 flags;
526675da0ddSChristian König 	/** va address to assign . Must be correctly aligned.*/
5272ce9dde0SMikko Rapeli 	__u64 va_address;
528675da0ddSChristian König 	/** Specify offset inside of BO to assign. Must be correctly aligned.*/
5292ce9dde0SMikko Rapeli 	__u64 offset_in_bo;
530675da0ddSChristian König 	/** Specify mapping size. Must be correctly aligned. */
5312ce9dde0SMikko Rapeli 	__u64 map_size;
53281629cbaSAlex Deucher };
53381629cbaSAlex Deucher 
53481629cbaSAlex Deucher #define AMDGPU_HW_IP_GFX          0
53581629cbaSAlex Deucher #define AMDGPU_HW_IP_COMPUTE      1
53681629cbaSAlex Deucher #define AMDGPU_HW_IP_DMA          2
53781629cbaSAlex Deucher #define AMDGPU_HW_IP_UVD          3
53881629cbaSAlex Deucher #define AMDGPU_HW_IP_VCE          4
539a50798b6SLeo Liu #define AMDGPU_HW_IP_UVD_ENC      5
54066e236f1SLeo Liu #define AMDGPU_HW_IP_VCN_DEC      6
541fcfc5a90SLeo Liu #define AMDGPU_HW_IP_VCN_ENC      7
54281d35014SBoyuan Zhang #define AMDGPU_HW_IP_VCN_JPEG     8
54381d35014SBoyuan Zhang #define AMDGPU_HW_IP_NUM          9
54481629cbaSAlex Deucher 
54581629cbaSAlex Deucher #define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1
54681629cbaSAlex Deucher 
54781629cbaSAlex Deucher #define AMDGPU_CHUNK_ID_IB		0x01
54881629cbaSAlex Deucher #define AMDGPU_CHUNK_ID_FENCE		0x02
5492b48d323SChristian König #define AMDGPU_CHUNK_ID_DEPENDENCIES	0x03
550660e8558SDave Airlie #define AMDGPU_CHUNK_ID_SYNCOBJ_IN      0x04
551660e8558SDave Airlie #define AMDGPU_CHUNK_ID_SYNCOBJ_OUT     0x05
552964d0fbfSAndrey Grodzovsky #define AMDGPU_CHUNK_ID_BO_HANDLES      0x06
55367dd1a36SAndrey Grodzovsky #define AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES	0x07
5542624dd15SChunming Zhou #define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT    0x08
5552624dd15SChunming Zhou #define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL  0x09
556675da0ddSChristian König 
55781629cbaSAlex Deucher struct drm_amdgpu_cs_chunk {
5582ce9dde0SMikko Rapeli 	__u32		chunk_id;
5592ce9dde0SMikko Rapeli 	__u32		length_dw;
5602ce9dde0SMikko Rapeli 	__u64		chunk_data;
56181629cbaSAlex Deucher };
56281629cbaSAlex Deucher 
56381629cbaSAlex Deucher struct drm_amdgpu_cs_in {
56481629cbaSAlex Deucher 	/** Rendering context id */
5652ce9dde0SMikko Rapeli 	__u32		ctx_id;
56681629cbaSAlex Deucher 	/**  Handle of resource list associated with CS */
5672ce9dde0SMikko Rapeli 	__u32		bo_list_handle;
5682ce9dde0SMikko Rapeli 	__u32		num_chunks;
569e90c2b21SLuben Tuikov 	__u32		flags;
5702ce9dde0SMikko Rapeli 	/** this points to __u64 * which point to cs chunks */
5712ce9dde0SMikko Rapeli 	__u64		chunks;
57281629cbaSAlex Deucher };
57381629cbaSAlex Deucher 
57481629cbaSAlex Deucher struct drm_amdgpu_cs_out {
5752ce9dde0SMikko Rapeli 	__u64 handle;
57681629cbaSAlex Deucher };
57781629cbaSAlex Deucher 
57881629cbaSAlex Deucher union drm_amdgpu_cs {
57981629cbaSAlex Deucher 	struct drm_amdgpu_cs_in in;
58081629cbaSAlex Deucher 	struct drm_amdgpu_cs_out out;
58181629cbaSAlex Deucher };
58281629cbaSAlex Deucher 
58381629cbaSAlex Deucher /* Specify flags to be used for IB */
58481629cbaSAlex Deucher 
58581629cbaSAlex Deucher /* This IB should be submitted to CE */
58681629cbaSAlex Deucher #define AMDGPU_IB_FLAG_CE	(1<<0)
58781629cbaSAlex Deucher 
588ed834af2SMonk Liu /* Preamble flag, which means the IB could be dropped if no context switch */
589cab6d57cSJammy Zhou #define AMDGPU_IB_FLAG_PREAMBLE (1<<1)
590aa2bdb24SJammy Zhou 
59171aec257SMonk Liu /* Preempt flag, IB should set Pre_enb bit if PREEMPT flag detected */
59271aec257SMonk Liu #define AMDGPU_IB_FLAG_PREEMPT (1<<2)
59371aec257SMonk Liu 
594d240cd9eSMarek Olšák /* The IB fence should do the L2 writeback but not invalidate any shader
595d240cd9eSMarek Olšák  * caches (L2/vL1/sL1/I$). */
596d240cd9eSMarek Olšák #define AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE (1 << 3)
597d240cd9eSMarek Olšák 
59841cca166SMarek Olšák /* Set GDS_COMPUTE_MAX_WAVE_ID = DEFAULT before PACKET3_INDIRECT_BUFFER.
59941cca166SMarek Olšák  * This will reset wave ID counters for the IB.
60041cca166SMarek Olšák  */
60141cca166SMarek Olšák #define AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID (1 << 4)
60241cca166SMarek Olšák 
6030bb5d5b0SLuben Tuikov /* Flag the IB as secure (TMZ)
6040bb5d5b0SLuben Tuikov  */
6050bb5d5b0SLuben Tuikov #define AMDGPU_IB_FLAGS_SECURE  (1 << 5)
6060bb5d5b0SLuben Tuikov 
60743c8546bSAndrey Grodzovsky /* Tell KMD to flush and invalidate caches
60843c8546bSAndrey Grodzovsky  */
60943c8546bSAndrey Grodzovsky #define AMDGPU_IB_FLAG_EMIT_MEM_SYNC  (1 << 6)
61043c8546bSAndrey Grodzovsky 
61181629cbaSAlex Deucher struct drm_amdgpu_cs_chunk_ib {
6122ce9dde0SMikko Rapeli 	__u32 _pad;
613675da0ddSChristian König 	/** AMDGPU_IB_FLAG_* */
6142ce9dde0SMikko Rapeli 	__u32 flags;
615675da0ddSChristian König 	/** Virtual address to begin IB execution */
6162ce9dde0SMikko Rapeli 	__u64 va_start;
617675da0ddSChristian König 	/** Size of submission */
6182ce9dde0SMikko Rapeli 	__u32 ib_bytes;
619675da0ddSChristian König 	/** HW IP to submit to */
6202ce9dde0SMikko Rapeli 	__u32 ip_type;
621675da0ddSChristian König 	/** HW IP index of the same type to submit to  */
6222ce9dde0SMikko Rapeli 	__u32 ip_instance;
623675da0ddSChristian König 	/** Ring index to submit to */
6242ce9dde0SMikko Rapeli 	__u32 ring;
62581629cbaSAlex Deucher };
62681629cbaSAlex Deucher 
6272b48d323SChristian König struct drm_amdgpu_cs_chunk_dep {
6282ce9dde0SMikko Rapeli 	__u32 ip_type;
6292ce9dde0SMikko Rapeli 	__u32 ip_instance;
6302ce9dde0SMikko Rapeli 	__u32 ring;
6312ce9dde0SMikko Rapeli 	__u32 ctx_id;
6322ce9dde0SMikko Rapeli 	__u64 handle;
6332b48d323SChristian König };
6342b48d323SChristian König 
63581629cbaSAlex Deucher struct drm_amdgpu_cs_chunk_fence {
6362ce9dde0SMikko Rapeli 	__u32 handle;
6372ce9dde0SMikko Rapeli 	__u32 offset;
63881629cbaSAlex Deucher };
63981629cbaSAlex Deucher 
640660e8558SDave Airlie struct drm_amdgpu_cs_chunk_sem {
641660e8558SDave Airlie 	__u32 handle;
642660e8558SDave Airlie };
643660e8558SDave Airlie 
6442624dd15SChunming Zhou struct drm_amdgpu_cs_chunk_syncobj {
6452624dd15SChunming Zhou        __u32 handle;
6462624dd15SChunming Zhou        __u32 flags;
6472624dd15SChunming Zhou        __u64 point;
6482624dd15SChunming Zhou };
6492624dd15SChunming Zhou 
6507ca24cf2SMarek Olšák #define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ	0
6517ca24cf2SMarek Olšák #define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD	1
6527ca24cf2SMarek Olšák #define AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD	2
6537ca24cf2SMarek Olšák 
6547ca24cf2SMarek Olšák union drm_amdgpu_fence_to_handle {
6557ca24cf2SMarek Olšák 	struct {
6567ca24cf2SMarek Olšák 		struct drm_amdgpu_fence fence;
6577ca24cf2SMarek Olšák 		__u32 what;
65856e0349fSDave Airlie 		__u32 pad;
6597ca24cf2SMarek Olšák 	} in;
6607ca24cf2SMarek Olšák 	struct {
6617ca24cf2SMarek Olšák 		__u32 handle;
6627ca24cf2SMarek Olšák 	} out;
6637ca24cf2SMarek Olšák };
6647ca24cf2SMarek Olšák 
66581629cbaSAlex Deucher struct drm_amdgpu_cs_chunk_data {
66681629cbaSAlex Deucher 	union {
66781629cbaSAlex Deucher 		struct drm_amdgpu_cs_chunk_ib		ib_data;
66881629cbaSAlex Deucher 		struct drm_amdgpu_cs_chunk_fence	fence_data;
66981629cbaSAlex Deucher 	};
67081629cbaSAlex Deucher };
67181629cbaSAlex Deucher 
672c45dd3bdSMauro Carvalho Chehab /*
67381629cbaSAlex Deucher  *  Query h/w info: Flag that this is integrated (a.h.a. fusion) GPU
67481629cbaSAlex Deucher  *
67581629cbaSAlex Deucher  */
67681629cbaSAlex Deucher #define AMDGPU_IDS_FLAGS_FUSION         0x1
677aafcafa0SMonk Liu #define AMDGPU_IDS_FLAGS_PREEMPTION     0x2
67816c642ecSPierre-Eric Pelloux-Prayer #define AMDGPU_IDS_FLAGS_TMZ            0x4
67981629cbaSAlex Deucher 
68081629cbaSAlex Deucher /* indicate if acceleration can be working */
68181629cbaSAlex Deucher #define AMDGPU_INFO_ACCEL_WORKING		0x00
68281629cbaSAlex Deucher /* get the crtc_id from the mode object id? */
68381629cbaSAlex Deucher #define AMDGPU_INFO_CRTC_FROM_ID		0x01
68481629cbaSAlex Deucher /* query hw IP info */
68581629cbaSAlex Deucher #define AMDGPU_INFO_HW_IP_INFO			0x02
68681629cbaSAlex Deucher /* query hw IP instance count for the specified type */
68781629cbaSAlex Deucher #define AMDGPU_INFO_HW_IP_COUNT			0x03
68881629cbaSAlex Deucher /* timestamp for GL_ARB_timer_query */
68981629cbaSAlex Deucher #define AMDGPU_INFO_TIMESTAMP			0x05
69081629cbaSAlex Deucher /* Query the firmware version */
69181629cbaSAlex Deucher #define AMDGPU_INFO_FW_VERSION			0x0e
69281629cbaSAlex Deucher 	/* Subquery id: Query VCE firmware version */
69381629cbaSAlex Deucher 	#define AMDGPU_INFO_FW_VCE		0x1
69481629cbaSAlex Deucher 	/* Subquery id: Query UVD firmware version */
69581629cbaSAlex Deucher 	#define AMDGPU_INFO_FW_UVD		0x2
69681629cbaSAlex Deucher 	/* Subquery id: Query GMC firmware version */
69781629cbaSAlex Deucher 	#define AMDGPU_INFO_FW_GMC		0x03
69881629cbaSAlex Deucher 	/* Subquery id: Query GFX ME firmware version */
69981629cbaSAlex Deucher 	#define AMDGPU_INFO_FW_GFX_ME		0x04
70081629cbaSAlex Deucher 	/* Subquery id: Query GFX PFP firmware version */
70181629cbaSAlex Deucher 	#define AMDGPU_INFO_FW_GFX_PFP		0x05
70281629cbaSAlex Deucher 	/* Subquery id: Query GFX CE firmware version */
70381629cbaSAlex Deucher 	#define AMDGPU_INFO_FW_GFX_CE		0x06
70481629cbaSAlex Deucher 	/* Subquery id: Query GFX RLC firmware version */
70581629cbaSAlex Deucher 	#define AMDGPU_INFO_FW_GFX_RLC		0x07
70681629cbaSAlex Deucher 	/* Subquery id: Query GFX MEC firmware version */
70781629cbaSAlex Deucher 	#define AMDGPU_INFO_FW_GFX_MEC		0x08
70881629cbaSAlex Deucher 	/* Subquery id: Query SMC firmware version */
70981629cbaSAlex Deucher 	#define AMDGPU_INFO_FW_SMC		0x0a
71081629cbaSAlex Deucher 	/* Subquery id: Query SDMA firmware version */
71181629cbaSAlex Deucher 	#define AMDGPU_INFO_FW_SDMA		0x0b
7126a7ed07eSHuang Rui 	/* Subquery id: Query PSP SOS firmware version */
7136a7ed07eSHuang Rui 	#define AMDGPU_INFO_FW_SOS		0x0c
7146a7ed07eSHuang Rui 	/* Subquery id: Query PSP ASD firmware version */
7156a7ed07eSHuang Rui 	#define AMDGPU_INFO_FW_ASD		0x0d
7163ac952b1SAlex Deucher 	/* Subquery id: Query VCN firmware version */
7173ac952b1SAlex Deucher 	#define AMDGPU_INFO_FW_VCN		0x0e
718621a6318SHuang Rui 	/* Subquery id: Query GFX RLC SRLC firmware version */
719621a6318SHuang Rui 	#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL 0x0f
720621a6318SHuang Rui 	/* Subquery id: Query GFX RLC SRLG firmware version */
721621a6318SHuang Rui 	#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM 0x10
722621a6318SHuang Rui 	/* Subquery id: Query GFX RLC SRLS firmware version */
723621a6318SHuang Rui 	#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM 0x11
7244d11b4b2SDavid Francis 	/* Subquery id: Query DMCU firmware version */
7254d11b4b2SDavid Francis 	#define AMDGPU_INFO_FW_DMCU		0x12
7269b9ca62dSxinhui pan 	#define AMDGPU_INFO_FW_TA		0x13
727976e51a7SNicholas Kazlauskas 	/* Subquery id: Query DMCUB firmware version */
728976e51a7SNicholas Kazlauskas 	#define AMDGPU_INFO_FW_DMCUB		0x14
7296fbcb00cSHuang Rui 	/* Subquery id: Query TOC firmware version */
7306fbcb00cSHuang Rui 	#define AMDGPU_INFO_FW_TOC		0x15
731976e51a7SNicholas Kazlauskas 
73281629cbaSAlex Deucher /* number of bytes moved for TTM migration */
73381629cbaSAlex Deucher #define AMDGPU_INFO_NUM_BYTES_MOVED		0x0f
73481629cbaSAlex Deucher /* the used VRAM size */
73581629cbaSAlex Deucher #define AMDGPU_INFO_VRAM_USAGE			0x10
73681629cbaSAlex Deucher /* the used GTT size */
73781629cbaSAlex Deucher #define AMDGPU_INFO_GTT_USAGE			0x11
73881629cbaSAlex Deucher /* Information about GDS, etc. resource configuration */
73981629cbaSAlex Deucher #define AMDGPU_INFO_GDS_CONFIG			0x13
74081629cbaSAlex Deucher /* Query information about VRAM and GTT domains */
74181629cbaSAlex Deucher #define AMDGPU_INFO_VRAM_GTT			0x14
74281629cbaSAlex Deucher /* Query information about register in MMR address space*/
74381629cbaSAlex Deucher #define AMDGPU_INFO_READ_MMR_REG		0x15
74481629cbaSAlex Deucher /* Query information about device: rev id, family, etc. */
74581629cbaSAlex Deucher #define AMDGPU_INFO_DEV_INFO			0x16
74681629cbaSAlex Deucher /* visible vram usage */
74781629cbaSAlex Deucher #define AMDGPU_INFO_VIS_VRAM_USAGE		0x17
74883a59b63SMarek Olšák /* number of TTM buffer evictions */
74983a59b63SMarek Olšák #define AMDGPU_INFO_NUM_EVICTIONS		0x18
750e0adf6c8SJunwei Zhang /* Query memory about VRAM and GTT domains */
751e0adf6c8SJunwei Zhang #define AMDGPU_INFO_MEMORY			0x19
752bbe87974SAlex Deucher /* Query vce clock table */
753bbe87974SAlex Deucher #define AMDGPU_INFO_VCE_CLOCK_TABLE		0x1A
75440ee5888SEvan Quan /* Query vbios related information */
75540ee5888SEvan Quan #define AMDGPU_INFO_VBIOS			0x1B
75640ee5888SEvan Quan 	/* Subquery id: Query vbios size */
75740ee5888SEvan Quan 	#define AMDGPU_INFO_VBIOS_SIZE		0x1
75840ee5888SEvan Quan 	/* Subquery id: Query vbios image */
75940ee5888SEvan Quan 	#define AMDGPU_INFO_VBIOS_IMAGE		0x2
760*29b4c589SJiawei Gu 	/* Subquery id: Query vbios info */
761*29b4c589SJiawei Gu 	#define AMDGPU_INFO_VBIOS_INFO		0x3
76244879b62SArindam Nath /* Query UVD handles */
76344879b62SArindam Nath #define AMDGPU_INFO_NUM_HANDLES			0x1C
7645ebbac4bSAlex Deucher /* Query sensor related information */
7655ebbac4bSAlex Deucher #define AMDGPU_INFO_SENSOR			0x1D
7665ebbac4bSAlex Deucher 	/* Subquery id: Query GPU shader clock */
7675ebbac4bSAlex Deucher 	#define AMDGPU_INFO_SENSOR_GFX_SCLK		0x1
7685ebbac4bSAlex Deucher 	/* Subquery id: Query GPU memory clock */
7695ebbac4bSAlex Deucher 	#define AMDGPU_INFO_SENSOR_GFX_MCLK		0x2
7705ebbac4bSAlex Deucher 	/* Subquery id: Query GPU temperature */
7715ebbac4bSAlex Deucher 	#define AMDGPU_INFO_SENSOR_GPU_TEMP		0x3
7725ebbac4bSAlex Deucher 	/* Subquery id: Query GPU load */
7735ebbac4bSAlex Deucher 	#define AMDGPU_INFO_SENSOR_GPU_LOAD		0x4
7745ebbac4bSAlex Deucher 	/* Subquery id: Query average GPU power	*/
7755ebbac4bSAlex Deucher 	#define AMDGPU_INFO_SENSOR_GPU_AVG_POWER	0x5
7765ebbac4bSAlex Deucher 	/* Subquery id: Query northbridge voltage */
7775ebbac4bSAlex Deucher 	#define AMDGPU_INFO_SENSOR_VDDNB		0x6
7785ebbac4bSAlex Deucher 	/* Subquery id: Query graphics voltage */
7795ebbac4bSAlex Deucher 	#define AMDGPU_INFO_SENSOR_VDDGFX		0x7
78060bbade2SRex Zhu 	/* Subquery id: Query GPU stable pstate shader clock */
78160bbade2SRex Zhu 	#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK		0x8
78260bbade2SRex Zhu 	/* Subquery id: Query GPU stable pstate memory clock */
78360bbade2SRex Zhu 	#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK		0x9
78468e2c5ffSMarek Olšák /* Number of VRAM page faults on CPU access. */
78568e2c5ffSMarek Olšák #define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS	0x1E
7861f7251b7SChristian König #define AMDGPU_INFO_VRAM_LOST_COUNTER		0x1F
7875cb77114Sxinhui pan /* query ras mask of enabled features*/
7885cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_FEATURES	0x20
789f35e9bdbSAlex Deucher /* query video encode/decode caps */
790f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS			0x21
791f35e9bdbSAlex Deucher 	/* Subquery id: Decode */
792f35e9bdbSAlex Deucher 	#define AMDGPU_INFO_VIDEO_CAPS_DECODE		0
793f35e9bdbSAlex Deucher 	/* Subquery id: Encode */
794f35e9bdbSAlex Deucher 	#define AMDGPU_INFO_VIDEO_CAPS_ENCODE		1
7955cb77114Sxinhui pan 
7965cb77114Sxinhui pan /* RAS MASK: UMC (VRAM) */
7975cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_UMC			(1 << 0)
7985cb77114Sxinhui pan /* RAS MASK: SDMA */
7995cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_SDMA			(1 << 1)
8005cb77114Sxinhui pan /* RAS MASK: GFX */
8015cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_GFX			(1 << 2)
8025cb77114Sxinhui pan /* RAS MASK: MMHUB */
8035cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_MMHUB			(1 << 3)
8045cb77114Sxinhui pan /* RAS MASK: ATHUB */
8055cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_ATHUB			(1 << 4)
8065cb77114Sxinhui pan /* RAS MASK: PCIE */
8075cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_PCIE			(1 << 5)
8085cb77114Sxinhui pan /* RAS MASK: HDP */
8095cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_HDP			(1 << 6)
8105cb77114Sxinhui pan /* RAS MASK: XGMI */
8115cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_XGMI			(1 << 7)
8125cb77114Sxinhui pan /* RAS MASK: DF */
8135cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_DF			(1 << 8)
8145cb77114Sxinhui pan /* RAS MASK: SMN */
8155cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_SMN			(1 << 9)
8165cb77114Sxinhui pan /* RAS MASK: SEM */
8175cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_SEM			(1 << 10)
8185cb77114Sxinhui pan /* RAS MASK: MP0 */
8195cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_MP0			(1 << 11)
8205cb77114Sxinhui pan /* RAS MASK: MP1 */
8215cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_MP1			(1 << 12)
8225cb77114Sxinhui pan /* RAS MASK: FUSE */
8235cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_FUSE			(1 << 13)
82481629cbaSAlex Deucher 
82581629cbaSAlex Deucher #define AMDGPU_INFO_MMR_SE_INDEX_SHIFT	0
82681629cbaSAlex Deucher #define AMDGPU_INFO_MMR_SE_INDEX_MASK	0xff
82781629cbaSAlex Deucher #define AMDGPU_INFO_MMR_SH_INDEX_SHIFT	8
82881629cbaSAlex Deucher #define AMDGPU_INFO_MMR_SH_INDEX_MASK	0xff
82981629cbaSAlex Deucher 
830000cab9aSHuang Rui struct drm_amdgpu_query_fw {
831000cab9aSHuang Rui 	/** AMDGPU_INFO_FW_* */
832000cab9aSHuang Rui 	__u32 fw_type;
833000cab9aSHuang Rui 	/**
834000cab9aSHuang Rui 	 * Index of the IP if there are more IPs of
835000cab9aSHuang Rui 	 * the same type.
836000cab9aSHuang Rui 	 */
837000cab9aSHuang Rui 	__u32 ip_instance;
838000cab9aSHuang Rui 	/**
839000cab9aSHuang Rui 	 * Index of the engine. Whether this is used depends
840000cab9aSHuang Rui 	 * on the firmware type. (e.g. MEC, SDMA)
841000cab9aSHuang Rui 	 */
842000cab9aSHuang Rui 	__u32 index;
843000cab9aSHuang Rui 	__u32 _pad;
844000cab9aSHuang Rui };
845000cab9aSHuang Rui 
84681629cbaSAlex Deucher /* Input structure for the INFO ioctl */
84781629cbaSAlex Deucher struct drm_amdgpu_info {
84881629cbaSAlex Deucher 	/* Where the return value will be stored */
8492ce9dde0SMikko Rapeli 	__u64 return_pointer;
85081629cbaSAlex Deucher 	/* The size of the return value. Just like "size" in "snprintf",
85181629cbaSAlex Deucher 	 * it limits how many bytes the kernel can write. */
8522ce9dde0SMikko Rapeli 	__u32 return_size;
85381629cbaSAlex Deucher 	/* The query request id. */
8542ce9dde0SMikko Rapeli 	__u32 query;
85581629cbaSAlex Deucher 
85681629cbaSAlex Deucher 	union {
85781629cbaSAlex Deucher 		struct {
8582ce9dde0SMikko Rapeli 			__u32 id;
8592ce9dde0SMikko Rapeli 			__u32 _pad;
86081629cbaSAlex Deucher 		} mode_crtc;
86181629cbaSAlex Deucher 
86281629cbaSAlex Deucher 		struct {
86381629cbaSAlex Deucher 			/** AMDGPU_HW_IP_* */
8642ce9dde0SMikko Rapeli 			__u32 type;
86581629cbaSAlex Deucher 			/**
866675da0ddSChristian König 			 * Index of the IP if there are more IPs of the same
867675da0ddSChristian König 			 * type. Ignored by AMDGPU_INFO_HW_IP_COUNT.
86881629cbaSAlex Deucher 			 */
8692ce9dde0SMikko Rapeli 			__u32 ip_instance;
87081629cbaSAlex Deucher 		} query_hw_ip;
87181629cbaSAlex Deucher 
87281629cbaSAlex Deucher 		struct {
8732ce9dde0SMikko Rapeli 			__u32 dword_offset;
874675da0ddSChristian König 			/** number of registers to read */
8752ce9dde0SMikko Rapeli 			__u32 count;
8762ce9dde0SMikko Rapeli 			__u32 instance;
877675da0ddSChristian König 			/** For future use, no flags defined so far */
8782ce9dde0SMikko Rapeli 			__u32 flags;
87981629cbaSAlex Deucher 		} read_mmr_reg;
88081629cbaSAlex Deucher 
881000cab9aSHuang Rui 		struct drm_amdgpu_query_fw query_fw;
88240ee5888SEvan Quan 
88340ee5888SEvan Quan 		struct {
88440ee5888SEvan Quan 			__u32 type;
88540ee5888SEvan Quan 			__u32 offset;
88640ee5888SEvan Quan 		} vbios_info;
8875ebbac4bSAlex Deucher 
8885ebbac4bSAlex Deucher 		struct {
8895ebbac4bSAlex Deucher 			__u32 type;
8905ebbac4bSAlex Deucher 		} sensor_info;
891f35e9bdbSAlex Deucher 
892f35e9bdbSAlex Deucher 		struct {
893f35e9bdbSAlex Deucher 			__u32 type;
894f35e9bdbSAlex Deucher 		} video_cap;
89581629cbaSAlex Deucher 	};
89681629cbaSAlex Deucher };
89781629cbaSAlex Deucher 
89881629cbaSAlex Deucher struct drm_amdgpu_info_gds {
89981629cbaSAlex Deucher 	/** GDS GFX partition size */
9002ce9dde0SMikko Rapeli 	__u32 gds_gfx_partition_size;
90181629cbaSAlex Deucher 	/** GDS compute partition size */
9022ce9dde0SMikko Rapeli 	__u32 compute_partition_size;
90381629cbaSAlex Deucher 	/** total GDS memory size */
9042ce9dde0SMikko Rapeli 	__u32 gds_total_size;
90581629cbaSAlex Deucher 	/** GWS size per GFX partition */
9062ce9dde0SMikko Rapeli 	__u32 gws_per_gfx_partition;
90781629cbaSAlex Deucher 	/** GSW size per compute partition */
9082ce9dde0SMikko Rapeli 	__u32 gws_per_compute_partition;
90981629cbaSAlex Deucher 	/** OA size per GFX partition */
9102ce9dde0SMikko Rapeli 	__u32 oa_per_gfx_partition;
91181629cbaSAlex Deucher 	/** OA size per compute partition */
9122ce9dde0SMikko Rapeli 	__u32 oa_per_compute_partition;
9132ce9dde0SMikko Rapeli 	__u32 _pad;
91481629cbaSAlex Deucher };
91581629cbaSAlex Deucher 
91681629cbaSAlex Deucher struct drm_amdgpu_info_vram_gtt {
9172ce9dde0SMikko Rapeli 	__u64 vram_size;
9182ce9dde0SMikko Rapeli 	__u64 vram_cpu_accessible_size;
9192ce9dde0SMikko Rapeli 	__u64 gtt_size;
92081629cbaSAlex Deucher };
92181629cbaSAlex Deucher 
922e0adf6c8SJunwei Zhang struct drm_amdgpu_heap_info {
923e0adf6c8SJunwei Zhang 	/** max. physical memory */
924e0adf6c8SJunwei Zhang 	__u64 total_heap_size;
925e0adf6c8SJunwei Zhang 
926e0adf6c8SJunwei Zhang 	/** Theoretical max. available memory in the given heap */
927e0adf6c8SJunwei Zhang 	__u64 usable_heap_size;
928e0adf6c8SJunwei Zhang 
929e0adf6c8SJunwei Zhang 	/**
930e0adf6c8SJunwei Zhang 	 * Number of bytes allocated in the heap. This includes all processes
931e0adf6c8SJunwei Zhang 	 * and private allocations in the kernel. It changes when new buffers
932e0adf6c8SJunwei Zhang 	 * are allocated, freed, and moved. It cannot be larger than
933e0adf6c8SJunwei Zhang 	 * heap_size.
934e0adf6c8SJunwei Zhang 	 */
935e0adf6c8SJunwei Zhang 	__u64 heap_usage;
936e0adf6c8SJunwei Zhang 
937e0adf6c8SJunwei Zhang 	/**
938e0adf6c8SJunwei Zhang 	 * Theoretical possible max. size of buffer which
939e0adf6c8SJunwei Zhang 	 * could be allocated in the given heap
940e0adf6c8SJunwei Zhang 	 */
941e0adf6c8SJunwei Zhang 	__u64 max_allocation;
9429f6163e7SJunwei Zhang };
9439f6163e7SJunwei Zhang 
944e0adf6c8SJunwei Zhang struct drm_amdgpu_memory_info {
945e0adf6c8SJunwei Zhang 	struct drm_amdgpu_heap_info vram;
946e0adf6c8SJunwei Zhang 	struct drm_amdgpu_heap_info cpu_accessible_vram;
947e0adf6c8SJunwei Zhang 	struct drm_amdgpu_heap_info gtt;
948cfa32556SJunwei Zhang };
949cfa32556SJunwei Zhang 
95081629cbaSAlex Deucher struct drm_amdgpu_info_firmware {
9512ce9dde0SMikko Rapeli 	__u32 ver;
9522ce9dde0SMikko Rapeli 	__u32 feature;
95381629cbaSAlex Deucher };
95481629cbaSAlex Deucher 
955*29b4c589SJiawei Gu struct drm_amdgpu_info_vbios {
956*29b4c589SJiawei Gu 	__u8 name[64];
957*29b4c589SJiawei Gu 	__u8 vbios_pn[64];
958*29b4c589SJiawei Gu 	__u32 version;
959*29b4c589SJiawei Gu 	__u32 pad;
960*29b4c589SJiawei Gu 	__u8 vbios_ver_str[32];
961*29b4c589SJiawei Gu 	__u8 date[32];
962*29b4c589SJiawei Gu };
963*29b4c589SJiawei Gu 
96481c59f54SKen Wang #define AMDGPU_VRAM_TYPE_UNKNOWN 0
96581c59f54SKen Wang #define AMDGPU_VRAM_TYPE_GDDR1 1
96681c59f54SKen Wang #define AMDGPU_VRAM_TYPE_DDR2  2
96781c59f54SKen Wang #define AMDGPU_VRAM_TYPE_GDDR3 3
96881c59f54SKen Wang #define AMDGPU_VRAM_TYPE_GDDR4 4
96981c59f54SKen Wang #define AMDGPU_VRAM_TYPE_GDDR5 5
97081c59f54SKen Wang #define AMDGPU_VRAM_TYPE_HBM   6
97181c59f54SKen Wang #define AMDGPU_VRAM_TYPE_DDR3  7
9721e09b053SHawking Zhang #define AMDGPU_VRAM_TYPE_DDR4  8
973d67383e6SHuang Rui #define AMDGPU_VRAM_TYPE_GDDR6 9
9741e483203SHuang Rui #define AMDGPU_VRAM_TYPE_DDR5  10
97581c59f54SKen Wang 
97681629cbaSAlex Deucher struct drm_amdgpu_info_device {
97781629cbaSAlex Deucher 	/** PCI Device ID */
9782ce9dde0SMikko Rapeli 	__u32 device_id;
97981629cbaSAlex Deucher 	/** Internal chip revision: A0, A1, etc.) */
9802ce9dde0SMikko Rapeli 	__u32 chip_rev;
9812ce9dde0SMikko Rapeli 	__u32 external_rev;
98281629cbaSAlex Deucher 	/** Revision id in PCI Config space */
9832ce9dde0SMikko Rapeli 	__u32 pci_rev;
9842ce9dde0SMikko Rapeli 	__u32 family;
9852ce9dde0SMikko Rapeli 	__u32 num_shader_engines;
9862ce9dde0SMikko Rapeli 	__u32 num_shader_arrays_per_engine;
987675da0ddSChristian König 	/* in KHz */
9882ce9dde0SMikko Rapeli 	__u32 gpu_counter_freq;
9892ce9dde0SMikko Rapeli 	__u64 max_engine_clock;
9902ce9dde0SMikko Rapeli 	__u64 max_memory_clock;
99181629cbaSAlex Deucher 	/* cu information */
9922ce9dde0SMikko Rapeli 	__u32 cu_active_number;
993dbfe85eaSFlora Cui 	/* NOTE: cu_ao_mask is INVALID, DON'T use it */
9942ce9dde0SMikko Rapeli 	__u32 cu_ao_mask;
9952ce9dde0SMikko Rapeli 	__u32 cu_bitmap[4][4];
99681629cbaSAlex Deucher 	/** Render backend pipe mask. One render backend is CB+DB. */
9972ce9dde0SMikko Rapeli 	__u32 enabled_rb_pipes_mask;
9982ce9dde0SMikko Rapeli 	__u32 num_rb_pipes;
9992ce9dde0SMikko Rapeli 	__u32 num_hw_gfx_contexts;
10002ce9dde0SMikko Rapeli 	__u32 _pad;
10012ce9dde0SMikko Rapeli 	__u64 ids_flags;
100281629cbaSAlex Deucher 	/** Starting virtual address for UMDs. */
10032ce9dde0SMikko Rapeli 	__u64 virtual_address_offset;
100402b70c8cSJammy Zhou 	/** The maximum virtual address */
10052ce9dde0SMikko Rapeli 	__u64 virtual_address_max;
100681629cbaSAlex Deucher 	/** Required alignment of virtual addresses. */
10072ce9dde0SMikko Rapeli 	__u32 virtual_address_alignment;
100881629cbaSAlex Deucher 	/** Page table entry - fragment size */
10092ce9dde0SMikko Rapeli 	__u32 pte_fragment_size;
10102ce9dde0SMikko Rapeli 	__u32 gart_page_size;
1011a101a899SKen Wang 	/** constant engine ram size*/
10122ce9dde0SMikko Rapeli 	__u32 ce_ram_size;
1013cab6d57cSJammy Zhou 	/** video memory type info*/
10142ce9dde0SMikko Rapeli 	__u32 vram_type;
101581c59f54SKen Wang 	/** video memory bit width*/
10162ce9dde0SMikko Rapeli 	__u32 vram_bit_width;
1017fa92754eSLeo Liu 	/* vce harvesting instance */
10182ce9dde0SMikko Rapeli 	__u32 vce_harvest_config;
1019df6e2c4aSJunwei Zhang 	/* gfx double offchip LDS buffers */
1020df6e2c4aSJunwei Zhang 	__u32 gc_double_offchip_lds_buf;
1021bce23e00SAlex Deucher 	/* NGG Primitive Buffer */
1022bce23e00SAlex Deucher 	__u64 prim_buf_gpu_addr;
1023bce23e00SAlex Deucher 	/* NGG Position Buffer */
1024bce23e00SAlex Deucher 	__u64 pos_buf_gpu_addr;
1025bce23e00SAlex Deucher 	/* NGG Control Sideband */
1026bce23e00SAlex Deucher 	__u64 cntl_sb_buf_gpu_addr;
1027bce23e00SAlex Deucher 	/* NGG Parameter Cache */
1028bce23e00SAlex Deucher 	__u64 param_buf_gpu_addr;
1029408bfe7cSJunwei Zhang 	__u32 prim_buf_size;
1030408bfe7cSJunwei Zhang 	__u32 pos_buf_size;
1031408bfe7cSJunwei Zhang 	__u32 cntl_sb_buf_size;
1032408bfe7cSJunwei Zhang 	__u32 param_buf_size;
1033408bfe7cSJunwei Zhang 	/* wavefront size*/
1034408bfe7cSJunwei Zhang 	__u32 wave_front_size;
1035408bfe7cSJunwei Zhang 	/* shader visible vgprs*/
1036408bfe7cSJunwei Zhang 	__u32 num_shader_visible_vgprs;
1037408bfe7cSJunwei Zhang 	/* CU per shader array*/
1038408bfe7cSJunwei Zhang 	__u32 num_cu_per_sh;
1039408bfe7cSJunwei Zhang 	/* number of tcc blocks*/
1040408bfe7cSJunwei Zhang 	__u32 num_tcc_blocks;
1041408bfe7cSJunwei Zhang 	/* gs vgt table depth*/
1042408bfe7cSJunwei Zhang 	__u32 gs_vgt_table_depth;
1043408bfe7cSJunwei Zhang 	/* gs primitive buffer depth*/
1044408bfe7cSJunwei Zhang 	__u32 gs_prim_buffer_depth;
1045408bfe7cSJunwei Zhang 	/* max gs wavefront per vgt*/
1046408bfe7cSJunwei Zhang 	__u32 max_gs_waves_per_vgt;
1047408bfe7cSJunwei Zhang 	__u32 _pad1;
1048dbfe85eaSFlora Cui 	/* always on cu bitmap */
1049dbfe85eaSFlora Cui 	__u32 cu_ao_bitmap[4][4];
10505b565e0eSChristian König 	/** Starting high virtual address for UMDs. */
10515b565e0eSChristian König 	__u64 high_va_offset;
10525b565e0eSChristian König 	/** The maximum high virtual address */
10535b565e0eSChristian König 	__u64 high_va_max;
105422e96fa6SHawking Zhang 	/* gfx10 pa_sc_tile_steering_override */
105522e96fa6SHawking Zhang 	__u32 pa_sc_tile_steering_override;
1056cf21e76aSMarek Olšák 	/* disabled TCCs */
1057cf21e76aSMarek Olšák 	__u64 tcc_disabled_mask;
105881629cbaSAlex Deucher };
105981629cbaSAlex Deucher 
106081629cbaSAlex Deucher struct drm_amdgpu_info_hw_ip {
106181629cbaSAlex Deucher 	/** Version of h/w IP */
10622ce9dde0SMikko Rapeli 	__u32  hw_ip_version_major;
10632ce9dde0SMikko Rapeli 	__u32  hw_ip_version_minor;
106481629cbaSAlex Deucher 	/** Capabilities */
10652ce9dde0SMikko Rapeli 	__u64  capabilities_flags;
106671062f43SKen Wang 	/** command buffer address start alignment*/
10672ce9dde0SMikko Rapeli 	__u32  ib_start_alignment;
106871062f43SKen Wang 	/** command buffer size alignment*/
10692ce9dde0SMikko Rapeli 	__u32  ib_size_alignment;
107081629cbaSAlex Deucher 	/** Bitmask of available rings. Bit 0 means ring 0, etc. */
10712ce9dde0SMikko Rapeli 	__u32  available_rings;
10722ce9dde0SMikko Rapeli 	__u32  _pad;
107381629cbaSAlex Deucher };
107481629cbaSAlex Deucher 
107544879b62SArindam Nath struct drm_amdgpu_info_num_handles {
107644879b62SArindam Nath 	/** Max handles as supported by firmware for UVD */
107744879b62SArindam Nath 	__u32  uvd_max_handles;
107844879b62SArindam Nath 	/** Handles currently in use for UVD */
107944879b62SArindam Nath 	__u32  uvd_used_handles;
108044879b62SArindam Nath };
108144879b62SArindam Nath 
1082bbe87974SAlex Deucher #define AMDGPU_VCE_CLOCK_TABLE_ENTRIES		6
1083bbe87974SAlex Deucher 
1084bbe87974SAlex Deucher struct drm_amdgpu_info_vce_clock_table_entry {
1085bbe87974SAlex Deucher 	/** System clock */
1086bbe87974SAlex Deucher 	__u32 sclk;
1087bbe87974SAlex Deucher 	/** Memory clock */
1088bbe87974SAlex Deucher 	__u32 mclk;
1089bbe87974SAlex Deucher 	/** VCE clock */
1090bbe87974SAlex Deucher 	__u32 eclk;
1091bbe87974SAlex Deucher 	__u32 pad;
1092bbe87974SAlex Deucher };
1093bbe87974SAlex Deucher 
1094bbe87974SAlex Deucher struct drm_amdgpu_info_vce_clock_table {
1095bbe87974SAlex Deucher 	struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES];
1096bbe87974SAlex Deucher 	__u32 num_valid_entries;
1097bbe87974SAlex Deucher 	__u32 pad;
1098bbe87974SAlex Deucher };
1099bbe87974SAlex Deucher 
1100f35e9bdbSAlex Deucher /* query video encode/decode caps */
1101f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2			0
1102f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4			1
1103f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1			2
1104f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC		3
1105f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC			4
1106f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG			5
1107f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9			6
1108f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1			7
1109f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT			8
1110f35e9bdbSAlex Deucher 
1111f35e9bdbSAlex Deucher struct drm_amdgpu_info_video_codec_info {
1112f35e9bdbSAlex Deucher 	__u32 valid;
1113f35e9bdbSAlex Deucher 	__u32 max_width;
1114f35e9bdbSAlex Deucher 	__u32 max_height;
1115f35e9bdbSAlex Deucher 	__u32 max_pixels_per_frame;
1116f35e9bdbSAlex Deucher 	__u32 max_level;
1117f35e9bdbSAlex Deucher 	__u32 pad;
1118f35e9bdbSAlex Deucher };
1119f35e9bdbSAlex Deucher 
1120f35e9bdbSAlex Deucher struct drm_amdgpu_info_video_caps {
1121f35e9bdbSAlex Deucher 	struct drm_amdgpu_info_video_codec_info codec_info[AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT];
1122f35e9bdbSAlex Deucher };
1123f35e9bdbSAlex Deucher 
112481629cbaSAlex Deucher /*
112581629cbaSAlex Deucher  * Supported GPU families
112681629cbaSAlex Deucher  */
112781629cbaSAlex Deucher #define AMDGPU_FAMILY_UNKNOWN			0
1128295d0dafSKen Wang #define AMDGPU_FAMILY_SI			110 /* Hainan, Oland, Verde, Pitcairn, Tahiti */
112981629cbaSAlex Deucher #define AMDGPU_FAMILY_CI			120 /* Bonaire, Hawaii */
113081629cbaSAlex Deucher #define AMDGPU_FAMILY_KV			125 /* Kaveri, Kabini, Mullins */
113181629cbaSAlex Deucher #define AMDGPU_FAMILY_VI			130 /* Iceland, Tonga */
113239bb0c92SSamuel Li #define AMDGPU_FAMILY_CZ			135 /* Carrizo, Stoney */
1133a8f1f1ceSAlex Deucher #define AMDGPU_FAMILY_AI			141 /* Vega10 */
11342ca8a5d2SChunming Zhou #define AMDGPU_FAMILY_RV			142 /* Raven */
1135107c34bcSHuang Rui #define AMDGPU_FAMILY_NV			143 /* Navi10 */
1136f7b2cdb2SHuang Rui #define AMDGPU_FAMILY_VGH			144 /* Van Gogh */
113781629cbaSAlex Deucher 
1138cfa7152fSEmil Velikov #if defined(__cplusplus)
1139cfa7152fSEmil Velikov }
1140cfa7152fSEmil Velikov #endif
1141cfa7152fSEmil Velikov 
114281629cbaSAlex Deucher #endif
1143