11d15cb9cSThierry Reding /*
21d15cb9cSThierry Reding  * This header provides constants for binding nvidia,tegra210-car.
31d15cb9cSThierry Reding  *
41d15cb9cSThierry Reding  * The first 224 clocks are numbered to match the bits in the CAR's CLK_OUT_ENB
51d15cb9cSThierry Reding  * registers. These IDs often match those in the CAR's RST_DEVICES registers,
61d15cb9cSThierry Reding  * but not in all cases. Some bits in CLK_OUT_ENB affect multiple clocks. In
71d15cb9cSThierry Reding  * this case, those clocks are assigned IDs above 224 in order to highlight
81d15cb9cSThierry Reding  * this issue. Implementations that interpret these clock IDs as bit values
91d15cb9cSThierry Reding  * within the CLK_OUT_ENB or RST_DEVICES registers should be careful to
101d15cb9cSThierry Reding  * explicitly handle these special cases.
111d15cb9cSThierry Reding  *
121d15cb9cSThierry Reding  * The balance of the clocks controlled by the CAR are assigned IDs of 224 and
131d15cb9cSThierry Reding  * above.
141d15cb9cSThierry Reding  */
151d15cb9cSThierry Reding 
161d15cb9cSThierry Reding #ifndef _DT_BINDINGS_CLOCK_TEGRA210_CAR_H
171d15cb9cSThierry Reding #define _DT_BINDINGS_CLOCK_TEGRA210_CAR_H
181d15cb9cSThierry Reding 
191d15cb9cSThierry Reding /* 0 */
201d15cb9cSThierry Reding /* 1 */
211d15cb9cSThierry Reding /* 2 */
221d15cb9cSThierry Reding #define TEGRA210_CLK_ISPB 3
231d15cb9cSThierry Reding #define TEGRA210_CLK_RTC 4
241d15cb9cSThierry Reding #define TEGRA210_CLK_TIMER 5
251d15cb9cSThierry Reding #define TEGRA210_CLK_UARTA 6
261d15cb9cSThierry Reding /* 7 (register bit affects uartb and vfir) */
271d15cb9cSThierry Reding #define TEGRA210_CLK_GPIO 8
281d15cb9cSThierry Reding #define TEGRA210_CLK_SDMMC2 9
291d15cb9cSThierry Reding /* 10 (register bit affects spdif_in and spdif_out) */
301d15cb9cSThierry Reding #define TEGRA210_CLK_I2S1 11
311d15cb9cSThierry Reding #define TEGRA210_CLK_I2C1 12
321d15cb9cSThierry Reding /* 13 */
331d15cb9cSThierry Reding #define TEGRA210_CLK_SDMMC1 14
341d15cb9cSThierry Reding #define TEGRA210_CLK_SDMMC4 15
351d15cb9cSThierry Reding /* 16 */
361d15cb9cSThierry Reding #define TEGRA210_CLK_PWM 17
371d15cb9cSThierry Reding #define TEGRA210_CLK_I2S2 18
381d15cb9cSThierry Reding /* 19 */
391d15cb9cSThierry Reding /* 20 (register bit affects vi and vi_sensor) */
401d15cb9cSThierry Reding /* 21 */
411d15cb9cSThierry Reding #define TEGRA210_CLK_USBD 22
421d15cb9cSThierry Reding #define TEGRA210_CLK_ISP 23
431d15cb9cSThierry Reding /* 24 */
441d15cb9cSThierry Reding /* 25 */
451d15cb9cSThierry Reding #define TEGRA210_CLK_DISP2 26
461d15cb9cSThierry Reding #define TEGRA210_CLK_DISP1 27
471d15cb9cSThierry Reding #define TEGRA210_CLK_HOST1X 28
481d15cb9cSThierry Reding /* 29 */
491d15cb9cSThierry Reding #define TEGRA210_CLK_I2S0 30
501d15cb9cSThierry Reding /* 31 */
511d15cb9cSThierry Reding 
521d15cb9cSThierry Reding #define TEGRA210_CLK_MC 32
531d15cb9cSThierry Reding #define TEGRA210_CLK_AHBDMA 33
541d15cb9cSThierry Reding #define TEGRA210_CLK_APBDMA 34
551d15cb9cSThierry Reding /* 35 */
561d15cb9cSThierry Reding /* 36 */
571d15cb9cSThierry Reding /* 37 */
581d15cb9cSThierry Reding #define TEGRA210_CLK_PMC 38
591d15cb9cSThierry Reding /* 39 (register bit affects fuse and fuse_burn) */
601d15cb9cSThierry Reding #define TEGRA210_CLK_KFUSE 40
611d15cb9cSThierry Reding #define TEGRA210_CLK_SBC1 41
621d15cb9cSThierry Reding /* 42 */
631d15cb9cSThierry Reding /* 43 */
641d15cb9cSThierry Reding #define TEGRA210_CLK_SBC2 44
651d15cb9cSThierry Reding /* 45 */
661d15cb9cSThierry Reding #define TEGRA210_CLK_SBC3 46
671d15cb9cSThierry Reding #define TEGRA210_CLK_I2C5 47
681d15cb9cSThierry Reding #define TEGRA210_CLK_DSIA 48
691d15cb9cSThierry Reding /* 49 */
701d15cb9cSThierry Reding /* 50 */
711d15cb9cSThierry Reding /* 51 */
721d15cb9cSThierry Reding #define TEGRA210_CLK_CSI 52
731d15cb9cSThierry Reding /* 53 */
741d15cb9cSThierry Reding #define TEGRA210_CLK_I2C2 54
751d15cb9cSThierry Reding #define TEGRA210_CLK_UARTC 55
761d15cb9cSThierry Reding #define TEGRA210_CLK_MIPI_CAL 56
771d15cb9cSThierry Reding #define TEGRA210_CLK_EMC 57
781d15cb9cSThierry Reding #define TEGRA210_CLK_USB2 58
791d15cb9cSThierry Reding /* 59 */
801d15cb9cSThierry Reding /* 60 */
811d15cb9cSThierry Reding /* 61 */
821d15cb9cSThierry Reding /* 62 */
831d15cb9cSThierry Reding #define TEGRA210_CLK_BSEV 63
841d15cb9cSThierry Reding 
851d15cb9cSThierry Reding /* 64 */
861d15cb9cSThierry Reding #define TEGRA210_CLK_UARTD 65
871d15cb9cSThierry Reding /* 66 */
881d15cb9cSThierry Reding #define TEGRA210_CLK_I2C3 67
891d15cb9cSThierry Reding #define TEGRA210_CLK_SBC4 68
901d15cb9cSThierry Reding #define TEGRA210_CLK_SDMMC3 69
911d15cb9cSThierry Reding #define TEGRA210_CLK_PCIE 70
921d15cb9cSThierry Reding #define TEGRA210_CLK_OWR 71
931d15cb9cSThierry Reding #define TEGRA210_CLK_AFI 72
941d15cb9cSThierry Reding #define TEGRA210_CLK_CSITE 73
951d15cb9cSThierry Reding /* 74 */
961d15cb9cSThierry Reding /* 75 */
971d15cb9cSThierry Reding /* 76 */
981d15cb9cSThierry Reding /* 77 */
991d15cb9cSThierry Reding #define TEGRA210_CLK_SOC_THERM 78
1001d15cb9cSThierry Reding #define TEGRA210_CLK_DTV 79
1011d15cb9cSThierry Reding /* 80 */
1021d15cb9cSThierry Reding #define TEGRA210_CLK_I2CSLOW 81
1031d15cb9cSThierry Reding #define TEGRA210_CLK_DSIB 82
1041d15cb9cSThierry Reding #define TEGRA210_CLK_TSEC 83
1051d15cb9cSThierry Reding /* 84 */
1061d15cb9cSThierry Reding /* 85 */
1071d15cb9cSThierry Reding /* 86 */
1081d15cb9cSThierry Reding /* 87 */
1091d15cb9cSThierry Reding /* 88 */
1101d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_HOST 89
1111d15cb9cSThierry Reding /* 90 */
1121d15cb9cSThierry Reding /* 91 */
1131d15cb9cSThierry Reding #define TEGRA210_CLK_CSUS 92
1141d15cb9cSThierry Reding /* 93 */
1151d15cb9cSThierry Reding /* 94 */
1161d15cb9cSThierry Reding /* 95 (bit affects xusb_dev and xusb_dev_src) */
1171d15cb9cSThierry Reding 
1181d15cb9cSThierry Reding /* 96 */
1191d15cb9cSThierry Reding /* 97 */
1201d15cb9cSThierry Reding /* 98 */
1211d15cb9cSThierry Reding #define TEGRA210_CLK_MSELECT 99
1221d15cb9cSThierry Reding #define TEGRA210_CLK_TSENSOR 100
1231d15cb9cSThierry Reding #define TEGRA210_CLK_I2S3 101
1241d15cb9cSThierry Reding #define TEGRA210_CLK_I2S4 102
1251d15cb9cSThierry Reding #define TEGRA210_CLK_I2C4 103
1261d15cb9cSThierry Reding /* 104 */
1271d15cb9cSThierry Reding /* 105 */
1281d15cb9cSThierry Reding #define TEGRA210_CLK_D_AUDIO 106
12929569941SJon Hunter #define TEGRA210_CLK_APB2APE 107
1301d15cb9cSThierry Reding /* 108 */
1311d15cb9cSThierry Reding /* 109 */
1321d15cb9cSThierry Reding /* 110 */
1331d15cb9cSThierry Reding #define TEGRA210_CLK_HDA2CODEC_2X 111
1341d15cb9cSThierry Reding /* 112 */
1351d15cb9cSThierry Reding /* 113 */
1361d15cb9cSThierry Reding /* 114 */
1371d15cb9cSThierry Reding /* 115 */
1381d15cb9cSThierry Reding /* 116 */
1391d15cb9cSThierry Reding /* 117 */
1401d15cb9cSThierry Reding #define TEGRA210_CLK_SPDIF_2X 118
1411d15cb9cSThierry Reding #define TEGRA210_CLK_ACTMON 119
1421d15cb9cSThierry Reding #define TEGRA210_CLK_EXTERN1 120
1431d15cb9cSThierry Reding #define TEGRA210_CLK_EXTERN2 121
1441d15cb9cSThierry Reding #define TEGRA210_CLK_EXTERN3 122
1451d15cb9cSThierry Reding #define TEGRA210_CLK_SATA_OOB 123
1461d15cb9cSThierry Reding #define TEGRA210_CLK_SATA 124
1471d15cb9cSThierry Reding #define TEGRA210_CLK_HDA 125
1481d15cb9cSThierry Reding /* 126 */
1491d15cb9cSThierry Reding /* 127 */
1501d15cb9cSThierry Reding 
1511d15cb9cSThierry Reding #define TEGRA210_CLK_HDA2HDMI 128
1521d15cb9cSThierry Reding /* 129 */
1531d15cb9cSThierry Reding /* 130 */
1541d15cb9cSThierry Reding /* 131 */
1551d15cb9cSThierry Reding /* 132 */
1561d15cb9cSThierry Reding /* 133 */
1571d15cb9cSThierry Reding /* 134 */
1581d15cb9cSThierry Reding /* 135 */
1591d15cb9cSThierry Reding /* 136 */
1601d15cb9cSThierry Reding /* 137 */
1611d15cb9cSThierry Reding /* 138 */
1621d15cb9cSThierry Reding /* 139 */
1631d15cb9cSThierry Reding /* 140 */
1641d15cb9cSThierry Reding /* 141 */
1651d15cb9cSThierry Reding /* 142 */
1661d15cb9cSThierry Reding /* (bit affects xusb_falcon_src, xusb_fs_src, xusb_host_src and xusb_ss_src) */
1671d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_GATE 143
1681d15cb9cSThierry Reding #define TEGRA210_CLK_CILAB 144
1691d15cb9cSThierry Reding #define TEGRA210_CLK_CILCD 145
1701d15cb9cSThierry Reding #define TEGRA210_CLK_CILE 146
1711d15cb9cSThierry Reding #define TEGRA210_CLK_DSIALP 147
1721d15cb9cSThierry Reding #define TEGRA210_CLK_DSIBLP 148
1731d15cb9cSThierry Reding #define TEGRA210_CLK_ENTROPY 149
1741d15cb9cSThierry Reding /* 150 */
1751d15cb9cSThierry Reding /* 151 */
1761d15cb9cSThierry Reding /* 152 */
1771d15cb9cSThierry Reding /* 153 */
1781d15cb9cSThierry Reding /* 154 */
1791d15cb9cSThierry Reding /* 155 (bit affects dfll_ref and dfll_soc) */
1801d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_SS 156
1811d15cb9cSThierry Reding /* 157 */
1821d15cb9cSThierry Reding /* 158 */
1831d15cb9cSThierry Reding /* 159 */
1841d15cb9cSThierry Reding 
1851d15cb9cSThierry Reding /* 160 */
1861d15cb9cSThierry Reding #define TEGRA210_CLK_DMIC1 161
1871d15cb9cSThierry Reding #define TEGRA210_CLK_DMIC2 162
1881d15cb9cSThierry Reding /* 163 */
1891d15cb9cSThierry Reding /* 164 */
1901d15cb9cSThierry Reding /* 165 */
1911d15cb9cSThierry Reding #define TEGRA210_CLK_I2C6 166
1921d15cb9cSThierry Reding /* 167 */
1931d15cb9cSThierry Reding /* 168 */
1941d15cb9cSThierry Reding /* 169 */
1951d15cb9cSThierry Reding /* 170 */
1961d15cb9cSThierry Reding #define TEGRA210_CLK_VIM2_CLK 171
1971d15cb9cSThierry Reding /* 172 */
1981d15cb9cSThierry Reding #define TEGRA210_CLK_MIPIBIF 173
1991d15cb9cSThierry Reding /* 174 */
2001d15cb9cSThierry Reding /* 175 */
2011d15cb9cSThierry Reding /* 176 */
2021d15cb9cSThierry Reding #define TEGRA210_CLK_CLK72MHZ 177
2031d15cb9cSThierry Reding #define TEGRA210_CLK_VIC03 178
2041d15cb9cSThierry Reding /* 179 */
2051d15cb9cSThierry Reding /* 180 */
2061d15cb9cSThierry Reding #define TEGRA210_CLK_DPAUX 181
2071d15cb9cSThierry Reding #define TEGRA210_CLK_SOR0 182
2081d15cb9cSThierry Reding #define TEGRA210_CLK_SOR1 183
2091d15cb9cSThierry Reding #define TEGRA210_CLK_GPU 184
2101d15cb9cSThierry Reding #define TEGRA210_CLK_DBGAPB 185
2111d15cb9cSThierry Reding /* 186 */
2121d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_P_OUT_ADSP 187
2131d15cb9cSThierry Reding /* 188 */
2141d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_G_REF 189
2151d15cb9cSThierry Reding /* 190 */
2161d15cb9cSThierry Reding /* 191 */
2171d15cb9cSThierry Reding 
2181d15cb9cSThierry Reding /* 192 */
2191d15cb9cSThierry Reding #define TEGRA210_CLK_SDMMC_LEGACY 193
2201d15cb9cSThierry Reding #define TEGRA210_CLK_NVDEC 194
2211d15cb9cSThierry Reding #define TEGRA210_CLK_NVJPG 195
2221d15cb9cSThierry Reding /* 196 */
2231d15cb9cSThierry Reding #define TEGRA210_CLK_DMIC3 197
2241d15cb9cSThierry Reding #define TEGRA210_CLK_APE 198
2251d15cb9cSThierry Reding /* 199 */
2261d15cb9cSThierry Reding /* 200 */
2271d15cb9cSThierry Reding /* 201 */
2281d15cb9cSThierry Reding #define TEGRA210_CLK_MAUD 202
2291d15cb9cSThierry Reding /* 203 */
2301d15cb9cSThierry Reding /* 204 */
2311d15cb9cSThierry Reding /* 205 */
2321d15cb9cSThierry Reding #define TEGRA210_CLK_TSECB 206
2331d15cb9cSThierry Reding #define TEGRA210_CLK_DPAUX1 207
2341d15cb9cSThierry Reding #define TEGRA210_CLK_VI_I2C 208
2351d15cb9cSThierry Reding #define TEGRA210_CLK_HSIC_TRK 209
2361d15cb9cSThierry Reding #define TEGRA210_CLK_USB2_TRK 210
2371d15cb9cSThierry Reding #define TEGRA210_CLK_QSPI 211
2381d15cb9cSThierry Reding #define TEGRA210_CLK_UARTAPE 212
2391d15cb9cSThierry Reding /* 213 */
2401d15cb9cSThierry Reding /* 214 */
2411d15cb9cSThierry Reding /* 215 */
2421d15cb9cSThierry Reding /* 216 */
2431d15cb9cSThierry Reding /* 217 */
2441d15cb9cSThierry Reding /* 218 */
2451d15cb9cSThierry Reding #define TEGRA210_CLK_NVENC 219
2461d15cb9cSThierry Reding /* 220 */
2471d15cb9cSThierry Reding /* 221 */
2481d15cb9cSThierry Reding #define TEGRA210_CLK_SOR_SAFE 222
2491d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_P_OUT_CPU 223
2501d15cb9cSThierry Reding 
2511d15cb9cSThierry Reding 
2521d15cb9cSThierry Reding #define TEGRA210_CLK_UARTB 224
2531d15cb9cSThierry Reding #define TEGRA210_CLK_VFIR 225
2541d15cb9cSThierry Reding #define TEGRA210_CLK_SPDIF_IN 226
2551d15cb9cSThierry Reding #define TEGRA210_CLK_SPDIF_OUT 227
2561d15cb9cSThierry Reding #define TEGRA210_CLK_VI 228
2571d15cb9cSThierry Reding #define TEGRA210_CLK_VI_SENSOR 229
2581d15cb9cSThierry Reding #define TEGRA210_CLK_FUSE 230
2591d15cb9cSThierry Reding #define TEGRA210_CLK_FUSE_BURN 231
2601d15cb9cSThierry Reding #define TEGRA210_CLK_CLK_32K 232
2611d15cb9cSThierry Reding #define TEGRA210_CLK_CLK_M 233
2621d15cb9cSThierry Reding #define TEGRA210_CLK_CLK_M_DIV2 234
2631d15cb9cSThierry Reding #define TEGRA210_CLK_CLK_M_DIV4 235
2641d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_REF 236
2651d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_C 237
2661d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_C_OUT1 238
2671d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_C2 239
2681d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_C3 240
2691d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_M 241
2701d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_M_OUT1 242
2711d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_P 243
2721d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_P_OUT1 244
2731d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_P_OUT2 245
2741d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_P_OUT3 246
2751d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_P_OUT4 247
2761d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_A 248
2771d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_A_OUT0 249
2781d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_D 250
2791d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_D_OUT0 251
2801d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_D2 252
2811d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_D2_OUT0 253
2821d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_U 254
2831d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_U_480M 255
2841d15cb9cSThierry Reding 
2851d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_U_60M 256
2861d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_U_48M 257
2871d15cb9cSThierry Reding /* 258 */
2881d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_X 259
2891d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_X_OUT0 260
2901d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_RE_VCO 261
2911d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_RE_OUT 262
2921d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_E 263
2931d15cb9cSThierry Reding #define TEGRA210_CLK_SPDIF_IN_SYNC 264
2941d15cb9cSThierry Reding #define TEGRA210_CLK_I2S0_SYNC 265
2951d15cb9cSThierry Reding #define TEGRA210_CLK_I2S1_SYNC 266
2961d15cb9cSThierry Reding #define TEGRA210_CLK_I2S2_SYNC 267
2971d15cb9cSThierry Reding #define TEGRA210_CLK_I2S3_SYNC 268
2981d15cb9cSThierry Reding #define TEGRA210_CLK_I2S4_SYNC 269
2991d15cb9cSThierry Reding #define TEGRA210_CLK_VIMCLK_SYNC 270
3001d15cb9cSThierry Reding #define TEGRA210_CLK_AUDIO0 271
3011d15cb9cSThierry Reding #define TEGRA210_CLK_AUDIO1 272
3021d15cb9cSThierry Reding #define TEGRA210_CLK_AUDIO2 273
3031d15cb9cSThierry Reding #define TEGRA210_CLK_AUDIO3 274
3041d15cb9cSThierry Reding #define TEGRA210_CLK_AUDIO4 275
3051d15cb9cSThierry Reding #define TEGRA210_CLK_SPDIF 276
3061d15cb9cSThierry Reding #define TEGRA210_CLK_CLK_OUT_1 277
3071d15cb9cSThierry Reding #define TEGRA210_CLK_CLK_OUT_2 278
3081d15cb9cSThierry Reding #define TEGRA210_CLK_CLK_OUT_3 279
3091d15cb9cSThierry Reding #define TEGRA210_CLK_BLINK 280
3101d15cb9cSThierry Reding /* 281 */
3111d15cb9cSThierry Reding /* 282 */
3121d15cb9cSThierry Reding /* 283 */
3131d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_HOST_SRC 284
3141d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_FALCON_SRC 285
3151d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_FS_SRC 286
3161d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_SS_SRC 287
3171d15cb9cSThierry Reding 
3181d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_DEV_SRC 288
3191d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_DEV 289
3201d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_HS_SRC 290
3211d15cb9cSThierry Reding #define TEGRA210_CLK_SCLK 291
3221d15cb9cSThierry Reding #define TEGRA210_CLK_HCLK 292
3231d15cb9cSThierry Reding #define TEGRA210_CLK_PCLK 293
3241d15cb9cSThierry Reding #define TEGRA210_CLK_CCLK_G 294
3251d15cb9cSThierry Reding #define TEGRA210_CLK_CCLK_LP 295
3261d15cb9cSThierry Reding #define TEGRA210_CLK_DFLL_REF 296
3271d15cb9cSThierry Reding #define TEGRA210_CLK_DFLL_SOC 297
3281d15cb9cSThierry Reding #define TEGRA210_CLK_VI_SENSOR2 298
3291d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_P_OUT5 299
3301d15cb9cSThierry Reding #define TEGRA210_CLK_CML0 300
3311d15cb9cSThierry Reding #define TEGRA210_CLK_CML1 301
3321d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_C4 302
3331d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_DP 303
3341d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_E_MUX 304
3351d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_MB 305
3361d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_A1 306
3371d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_D_DSI_OUT 307
3381d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_C4_OUT0 308
3391d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_C4_OUT1 309
3401d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_C4_OUT2 310
3411d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_C4_OUT3 311
3421d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_U_OUT 312
3431d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_U_OUT1 313
3441d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_U_OUT2 314
3451d15cb9cSThierry Reding #define TEGRA210_CLK_USB2_HSIC_TRK 315
3461d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_P_OUT_HSIO 316
3471d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_P_OUT_XUSB 317
3481d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_SSP_SRC 318
349926655f9SRhyland Klein #define TEGRA210_CLK_PLL_RE_OUT1 319
3501d15cb9cSThierry Reding /* 320 */
3511d15cb9cSThierry Reding /* 321 */
3521d15cb9cSThierry Reding /* 322 */
3531d15cb9cSThierry Reding /* 323 */
3541d15cb9cSThierry Reding /* 324 */
3551d15cb9cSThierry Reding /* 325 */
3561d15cb9cSThierry Reding /* 326 */
3571d15cb9cSThierry Reding /* 327 */
3581d15cb9cSThierry Reding /* 328 */
3591d15cb9cSThierry Reding /* 329 */
3601d15cb9cSThierry Reding /* 330 */
3611d15cb9cSThierry Reding /* 331 */
3621d15cb9cSThierry Reding /* 332 */
3631d15cb9cSThierry Reding /* 333 */
3641d15cb9cSThierry Reding /* 334 */
3651d15cb9cSThierry Reding /* 335 */
3661d15cb9cSThierry Reding /* 336 */
3671d15cb9cSThierry Reding /* 337 */
3681d15cb9cSThierry Reding /* 338 */
3691d15cb9cSThierry Reding /* 339 */
3701d15cb9cSThierry Reding /* 340 */
3711d15cb9cSThierry Reding /* 341 */
3721d15cb9cSThierry Reding /* 342 */
3731d15cb9cSThierry Reding /* 343 */
3741d15cb9cSThierry Reding /* 344 */
3751d15cb9cSThierry Reding /* 345 */
3761d15cb9cSThierry Reding /* 346 */
3771d15cb9cSThierry Reding /* 347 */
3781d15cb9cSThierry Reding /* 348 */
3791d15cb9cSThierry Reding /* 349 */
3801d15cb9cSThierry Reding 
3811d15cb9cSThierry Reding #define TEGRA210_CLK_AUDIO0_MUX 350
3821d15cb9cSThierry Reding #define TEGRA210_CLK_AUDIO1_MUX 351
3831d15cb9cSThierry Reding #define TEGRA210_CLK_AUDIO2_MUX 352
3841d15cb9cSThierry Reding #define TEGRA210_CLK_AUDIO3_MUX 353
3851d15cb9cSThierry Reding #define TEGRA210_CLK_AUDIO4_MUX 354
3861d15cb9cSThierry Reding #define TEGRA210_CLK_SPDIF_MUX 355
3871d15cb9cSThierry Reding #define TEGRA210_CLK_CLK_OUT_1_MUX 356
3881d15cb9cSThierry Reding #define TEGRA210_CLK_CLK_OUT_2_MUX 357
3891d15cb9cSThierry Reding #define TEGRA210_CLK_CLK_OUT_3_MUX 358
3901d15cb9cSThierry Reding #define TEGRA210_CLK_DSIA_MUX 359
3911d15cb9cSThierry Reding #define TEGRA210_CLK_DSIB_MUX 360
3921d15cb9cSThierry Reding #define TEGRA210_CLK_SOR0_LVDS 361
3931d15cb9cSThierry Reding #define TEGRA210_CLK_XUSB_SS_DIV2 362
3941d15cb9cSThierry Reding 
3951d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_M_UD 363
3961d15cb9cSThierry Reding #define TEGRA210_CLK_PLL_C_UD 364
3971d15cb9cSThierry Reding #define TEGRA210_CLK_SCLK_MUX 365
3981d15cb9cSThierry Reding 
3991d15cb9cSThierry Reding #define TEGRA210_CLK_CLK_MAX 366
4001d15cb9cSThierry Reding 
4011d15cb9cSThierry Reding #endif	/* _DT_BINDINGS_CLOCK_TEGRA210_CAR_H */
402