xref: /openbmc/linux/drivers/platform/x86/pmc_atom.c (revision 2025cf9e)
12025cf9eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
280a7581fSIrina Tirdea /*
380a7581fSIrina Tirdea  * Intel Atom SOC Power Management Controller Driver
480a7581fSIrina Tirdea  * Copyright (c) 2014, Intel Corporation.
580a7581fSIrina Tirdea  */
680a7581fSIrina Tirdea 
780a7581fSIrina Tirdea #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
880a7581fSIrina Tirdea 
980a7581fSIrina Tirdea #include <linux/debugfs.h>
1080a7581fSIrina Tirdea #include <linux/device.h>
117c2e0713SDavid Müller #include <linux/dmi.h>
1280a7581fSIrina Tirdea #include <linux/init.h>
1380a7581fSIrina Tirdea #include <linux/io.h>
14282a4e4cSIrina Tirdea #include <linux/platform_data/x86/clk-pmc-atom.h>
1580a7581fSIrina Tirdea #include <linux/platform_data/x86/pmc_atom.h>
16282a4e4cSIrina Tirdea #include <linux/platform_device.h>
1780a7581fSIrina Tirdea #include <linux/pci.h>
1880a7581fSIrina Tirdea #include <linux/seq_file.h>
1980a7581fSIrina Tirdea 
2080a7581fSIrina Tirdea struct pmc_bit_map {
2180a7581fSIrina Tirdea 	const char *name;
2280a7581fSIrina Tirdea 	u32 bit_mask;
2380a7581fSIrina Tirdea };
2480a7581fSIrina Tirdea 
2580a7581fSIrina Tirdea struct pmc_reg_map {
2680a7581fSIrina Tirdea 	const struct pmc_bit_map *d3_sts_0;
2780a7581fSIrina Tirdea 	const struct pmc_bit_map *d3_sts_1;
2880a7581fSIrina Tirdea 	const struct pmc_bit_map *func_dis;
2980a7581fSIrina Tirdea 	const struct pmc_bit_map *func_dis_2;
3080a7581fSIrina Tirdea 	const struct pmc_bit_map *pss;
3180a7581fSIrina Tirdea };
3280a7581fSIrina Tirdea 
33282a4e4cSIrina Tirdea struct pmc_data {
34282a4e4cSIrina Tirdea 	const struct pmc_reg_map *map;
35282a4e4cSIrina Tirdea 	const struct pmc_clk *clks;
36282a4e4cSIrina Tirdea };
37282a4e4cSIrina Tirdea 
3880a7581fSIrina Tirdea struct pmc_dev {
3980a7581fSIrina Tirdea 	u32 base_addr;
4080a7581fSIrina Tirdea 	void __iomem *regmap;
4180a7581fSIrina Tirdea 	const struct pmc_reg_map *map;
4280a7581fSIrina Tirdea #ifdef CONFIG_DEBUG_FS
4380a7581fSIrina Tirdea 	struct dentry *dbgfs_dir;
4480a7581fSIrina Tirdea #endif /* CONFIG_DEBUG_FS */
4580a7581fSIrina Tirdea 	bool init;
4680a7581fSIrina Tirdea };
4780a7581fSIrina Tirdea 
4880a7581fSIrina Tirdea static struct pmc_dev pmc_device;
4980a7581fSIrina Tirdea static u32 acpi_base_addr;
5080a7581fSIrina Tirdea 
51282a4e4cSIrina Tirdea static const struct pmc_clk byt_clks[] = {
52282a4e4cSIrina Tirdea 	{
53282a4e4cSIrina Tirdea 		.name = "xtal",
54282a4e4cSIrina Tirdea 		.freq = 25000000,
55282a4e4cSIrina Tirdea 		.parent_name = NULL,
56282a4e4cSIrina Tirdea 	},
57282a4e4cSIrina Tirdea 	{
58282a4e4cSIrina Tirdea 		.name = "pll",
59282a4e4cSIrina Tirdea 		.freq = 19200000,
60282a4e4cSIrina Tirdea 		.parent_name = "xtal",
61282a4e4cSIrina Tirdea 	},
62282a4e4cSIrina Tirdea 	{},
63282a4e4cSIrina Tirdea };
64282a4e4cSIrina Tirdea 
65282a4e4cSIrina Tirdea static const struct pmc_clk cht_clks[] = {
66282a4e4cSIrina Tirdea 	{
67282a4e4cSIrina Tirdea 		.name = "xtal",
68282a4e4cSIrina Tirdea 		.freq = 19200000,
69282a4e4cSIrina Tirdea 		.parent_name = NULL,
70282a4e4cSIrina Tirdea 	},
71282a4e4cSIrina Tirdea 	{},
72282a4e4cSIrina Tirdea };
73282a4e4cSIrina Tirdea 
7480a7581fSIrina Tirdea static const struct pmc_bit_map d3_sts_0_map[] = {
7580a7581fSIrina Tirdea 	{"LPSS1_F0_DMA",	BIT_LPSS1_F0_DMA},
7680a7581fSIrina Tirdea 	{"LPSS1_F1_PWM1",	BIT_LPSS1_F1_PWM1},
7780a7581fSIrina Tirdea 	{"LPSS1_F2_PWM2",	BIT_LPSS1_F2_PWM2},
7880a7581fSIrina Tirdea 	{"LPSS1_F3_HSUART1",	BIT_LPSS1_F3_HSUART1},
7980a7581fSIrina Tirdea 	{"LPSS1_F4_HSUART2",	BIT_LPSS1_F4_HSUART2},
8080a7581fSIrina Tirdea 	{"LPSS1_F5_SPI",	BIT_LPSS1_F5_SPI},
8180a7581fSIrina Tirdea 	{"LPSS1_F6_Reserved",	BIT_LPSS1_F6_XXX},
8280a7581fSIrina Tirdea 	{"LPSS1_F7_Reserved",	BIT_LPSS1_F7_XXX},
8380a7581fSIrina Tirdea 	{"SCC_EMMC",		BIT_SCC_EMMC},
8480a7581fSIrina Tirdea 	{"SCC_SDIO",		BIT_SCC_SDIO},
8580a7581fSIrina Tirdea 	{"SCC_SDCARD",		BIT_SCC_SDCARD},
8680a7581fSIrina Tirdea 	{"SCC_MIPI",		BIT_SCC_MIPI},
8780a7581fSIrina Tirdea 	{"HDA",			BIT_HDA},
8880a7581fSIrina Tirdea 	{"LPE",			BIT_LPE},
8980a7581fSIrina Tirdea 	{"OTG",			BIT_OTG},
9080a7581fSIrina Tirdea 	{"USH",			BIT_USH},
9180a7581fSIrina Tirdea 	{"GBE",			BIT_GBE},
9280a7581fSIrina Tirdea 	{"SATA",		BIT_SATA},
9380a7581fSIrina Tirdea 	{"USB_EHCI",		BIT_USB_EHCI},
9480a7581fSIrina Tirdea 	{"SEC",			BIT_SEC},
9580a7581fSIrina Tirdea 	{"PCIE_PORT0",		BIT_PCIE_PORT0},
9680a7581fSIrina Tirdea 	{"PCIE_PORT1",		BIT_PCIE_PORT1},
9780a7581fSIrina Tirdea 	{"PCIE_PORT2",		BIT_PCIE_PORT2},
9880a7581fSIrina Tirdea 	{"PCIE_PORT3",		BIT_PCIE_PORT3},
9980a7581fSIrina Tirdea 	{"LPSS2_F0_DMA",	BIT_LPSS2_F0_DMA},
10080a7581fSIrina Tirdea 	{"LPSS2_F1_I2C1",	BIT_LPSS2_F1_I2C1},
10180a7581fSIrina Tirdea 	{"LPSS2_F2_I2C2",	BIT_LPSS2_F2_I2C2},
10280a7581fSIrina Tirdea 	{"LPSS2_F3_I2C3",	BIT_LPSS2_F3_I2C3},
10380a7581fSIrina Tirdea 	{"LPSS2_F3_I2C4",	BIT_LPSS2_F4_I2C4},
10480a7581fSIrina Tirdea 	{"LPSS2_F5_I2C5",	BIT_LPSS2_F5_I2C5},
10580a7581fSIrina Tirdea 	{"LPSS2_F6_I2C6",	BIT_LPSS2_F6_I2C6},
10680a7581fSIrina Tirdea 	{"LPSS2_F7_I2C7",	BIT_LPSS2_F7_I2C7},
10780a7581fSIrina Tirdea 	{},
10880a7581fSIrina Tirdea };
10980a7581fSIrina Tirdea 
11080a7581fSIrina Tirdea static struct pmc_bit_map byt_d3_sts_1_map[] = {
11180a7581fSIrina Tirdea 	{"SMB",			BIT_SMB},
11280a7581fSIrina Tirdea 	{"OTG_SS_PHY",		BIT_OTG_SS_PHY},
11380a7581fSIrina Tirdea 	{"USH_SS_PHY",		BIT_USH_SS_PHY},
11480a7581fSIrina Tirdea 	{"DFX",			BIT_DFX},
11580a7581fSIrina Tirdea 	{},
11680a7581fSIrina Tirdea };
11780a7581fSIrina Tirdea 
11880a7581fSIrina Tirdea static struct pmc_bit_map cht_d3_sts_1_map[] = {
11980a7581fSIrina Tirdea 	{"SMB",			BIT_SMB},
12080a7581fSIrina Tirdea 	{"GMM",			BIT_STS_GMM},
12180a7581fSIrina Tirdea 	{"ISH",			BIT_STS_ISH},
12280a7581fSIrina Tirdea 	{},
12380a7581fSIrina Tirdea };
12480a7581fSIrina Tirdea 
12580a7581fSIrina Tirdea static struct pmc_bit_map cht_func_dis_2_map[] = {
12680a7581fSIrina Tirdea 	{"SMB",			BIT_SMB},
12780a7581fSIrina Tirdea 	{"GMM",			BIT_FD_GMM},
12880a7581fSIrina Tirdea 	{"ISH",			BIT_FD_ISH},
12980a7581fSIrina Tirdea 	{},
13080a7581fSIrina Tirdea };
13180a7581fSIrina Tirdea 
13280a7581fSIrina Tirdea static const struct pmc_bit_map byt_pss_map[] = {
13380a7581fSIrina Tirdea 	{"GBE",			PMC_PSS_BIT_GBE},
13480a7581fSIrina Tirdea 	{"SATA",		PMC_PSS_BIT_SATA},
13580a7581fSIrina Tirdea 	{"HDA",			PMC_PSS_BIT_HDA},
13680a7581fSIrina Tirdea 	{"SEC",			PMC_PSS_BIT_SEC},
13780a7581fSIrina Tirdea 	{"PCIE",		PMC_PSS_BIT_PCIE},
13880a7581fSIrina Tirdea 	{"LPSS",		PMC_PSS_BIT_LPSS},
13980a7581fSIrina Tirdea 	{"LPE",			PMC_PSS_BIT_LPE},
14080a7581fSIrina Tirdea 	{"DFX",			PMC_PSS_BIT_DFX},
14180a7581fSIrina Tirdea 	{"USH_CTRL",		PMC_PSS_BIT_USH_CTRL},
14280a7581fSIrina Tirdea 	{"USH_SUS",		PMC_PSS_BIT_USH_SUS},
14380a7581fSIrina Tirdea 	{"USH_VCCS",		PMC_PSS_BIT_USH_VCCS},
14480a7581fSIrina Tirdea 	{"USH_VCCA",		PMC_PSS_BIT_USH_VCCA},
14580a7581fSIrina Tirdea 	{"OTG_CTRL",		PMC_PSS_BIT_OTG_CTRL},
14680a7581fSIrina Tirdea 	{"OTG_VCCS",		PMC_PSS_BIT_OTG_VCCS},
14780a7581fSIrina Tirdea 	{"OTG_VCCA_CLK",	PMC_PSS_BIT_OTG_VCCA_CLK},
14880a7581fSIrina Tirdea 	{"OTG_VCCA",		PMC_PSS_BIT_OTG_VCCA},
14980a7581fSIrina Tirdea 	{"USB",			PMC_PSS_BIT_USB},
15080a7581fSIrina Tirdea 	{"USB_SUS",		PMC_PSS_BIT_USB_SUS},
15180a7581fSIrina Tirdea 	{},
15280a7581fSIrina Tirdea };
15380a7581fSIrina Tirdea 
15480a7581fSIrina Tirdea static const struct pmc_bit_map cht_pss_map[] = {
15580a7581fSIrina Tirdea 	{"SATA",		PMC_PSS_BIT_SATA},
15680a7581fSIrina Tirdea 	{"HDA",			PMC_PSS_BIT_HDA},
15780a7581fSIrina Tirdea 	{"SEC",			PMC_PSS_BIT_SEC},
15880a7581fSIrina Tirdea 	{"PCIE",		PMC_PSS_BIT_PCIE},
15980a7581fSIrina Tirdea 	{"LPSS",		PMC_PSS_BIT_LPSS},
16080a7581fSIrina Tirdea 	{"LPE",			PMC_PSS_BIT_LPE},
16180a7581fSIrina Tirdea 	{"UFS",			PMC_PSS_BIT_CHT_UFS},
16280a7581fSIrina Tirdea 	{"UXD",			PMC_PSS_BIT_CHT_UXD},
16380a7581fSIrina Tirdea 	{"UXD_FD",		PMC_PSS_BIT_CHT_UXD_FD},
16480a7581fSIrina Tirdea 	{"UX_ENG",		PMC_PSS_BIT_CHT_UX_ENG},
16580a7581fSIrina Tirdea 	{"USB_SUS",		PMC_PSS_BIT_CHT_USB_SUS},
16680a7581fSIrina Tirdea 	{"GMM",			PMC_PSS_BIT_CHT_GMM},
16780a7581fSIrina Tirdea 	{"ISH",			PMC_PSS_BIT_CHT_ISH},
16880a7581fSIrina Tirdea 	{"DFX_MASTER",		PMC_PSS_BIT_CHT_DFX_MASTER},
16980a7581fSIrina Tirdea 	{"DFX_CLUSTER1",	PMC_PSS_BIT_CHT_DFX_CLUSTER1},
17080a7581fSIrina Tirdea 	{"DFX_CLUSTER2",	PMC_PSS_BIT_CHT_DFX_CLUSTER2},
17180a7581fSIrina Tirdea 	{"DFX_CLUSTER3",	PMC_PSS_BIT_CHT_DFX_CLUSTER3},
17280a7581fSIrina Tirdea 	{"DFX_CLUSTER4",	PMC_PSS_BIT_CHT_DFX_CLUSTER4},
17380a7581fSIrina Tirdea 	{"DFX_CLUSTER5",	PMC_PSS_BIT_CHT_DFX_CLUSTER5},
17480a7581fSIrina Tirdea 	{},
17580a7581fSIrina Tirdea };
17680a7581fSIrina Tirdea 
17780a7581fSIrina Tirdea static const struct pmc_reg_map byt_reg_map = {
17880a7581fSIrina Tirdea 	.d3_sts_0	= d3_sts_0_map,
17980a7581fSIrina Tirdea 	.d3_sts_1	= byt_d3_sts_1_map,
18080a7581fSIrina Tirdea 	.func_dis	= d3_sts_0_map,
18180a7581fSIrina Tirdea 	.func_dis_2	= byt_d3_sts_1_map,
18280a7581fSIrina Tirdea 	.pss		= byt_pss_map,
18380a7581fSIrina Tirdea };
18480a7581fSIrina Tirdea 
18580a7581fSIrina Tirdea static const struct pmc_reg_map cht_reg_map = {
18680a7581fSIrina Tirdea 	.d3_sts_0	= d3_sts_0_map,
18780a7581fSIrina Tirdea 	.d3_sts_1	= cht_d3_sts_1_map,
18880a7581fSIrina Tirdea 	.func_dis	= d3_sts_0_map,
18980a7581fSIrina Tirdea 	.func_dis_2	= cht_func_dis_2_map,
19080a7581fSIrina Tirdea 	.pss		= cht_pss_map,
19180a7581fSIrina Tirdea };
19280a7581fSIrina Tirdea 
193282a4e4cSIrina Tirdea static const struct pmc_data byt_data = {
194282a4e4cSIrina Tirdea 	.map = &byt_reg_map,
195282a4e4cSIrina Tirdea 	.clks = byt_clks,
196282a4e4cSIrina Tirdea };
197282a4e4cSIrina Tirdea 
198282a4e4cSIrina Tirdea static const struct pmc_data cht_data = {
199282a4e4cSIrina Tirdea 	.map = &cht_reg_map,
200282a4e4cSIrina Tirdea 	.clks = cht_clks,
201282a4e4cSIrina Tirdea };
202282a4e4cSIrina Tirdea 
20380a7581fSIrina Tirdea static inline u32 pmc_reg_read(struct pmc_dev *pmc, int reg_offset)
20480a7581fSIrina Tirdea {
20580a7581fSIrina Tirdea 	return readl(pmc->regmap + reg_offset);
20680a7581fSIrina Tirdea }
20780a7581fSIrina Tirdea 
20880a7581fSIrina Tirdea static inline void pmc_reg_write(struct pmc_dev *pmc, int reg_offset, u32 val)
20980a7581fSIrina Tirdea {
21080a7581fSIrina Tirdea 	writel(val, pmc->regmap + reg_offset);
21180a7581fSIrina Tirdea }
21280a7581fSIrina Tirdea 
21380a7581fSIrina Tirdea int pmc_atom_read(int offset, u32 *value)
21480a7581fSIrina Tirdea {
21580a7581fSIrina Tirdea 	struct pmc_dev *pmc = &pmc_device;
21680a7581fSIrina Tirdea 
21780a7581fSIrina Tirdea 	if (!pmc->init)
21880a7581fSIrina Tirdea 		return -ENODEV;
21980a7581fSIrina Tirdea 
22080a7581fSIrina Tirdea 	*value = pmc_reg_read(pmc, offset);
22180a7581fSIrina Tirdea 	return 0;
22280a7581fSIrina Tirdea }
22380a7581fSIrina Tirdea EXPORT_SYMBOL_GPL(pmc_atom_read);
22480a7581fSIrina Tirdea 
22580a7581fSIrina Tirdea int pmc_atom_write(int offset, u32 value)
22680a7581fSIrina Tirdea {
22780a7581fSIrina Tirdea 	struct pmc_dev *pmc = &pmc_device;
22880a7581fSIrina Tirdea 
22980a7581fSIrina Tirdea 	if (!pmc->init)
23080a7581fSIrina Tirdea 		return -ENODEV;
23180a7581fSIrina Tirdea 
23280a7581fSIrina Tirdea 	pmc_reg_write(pmc, offset, value);
23380a7581fSIrina Tirdea 	return 0;
23480a7581fSIrina Tirdea }
23580a7581fSIrina Tirdea EXPORT_SYMBOL_GPL(pmc_atom_write);
23680a7581fSIrina Tirdea 
23780a7581fSIrina Tirdea static void pmc_power_off(void)
23880a7581fSIrina Tirdea {
23980a7581fSIrina Tirdea 	u16	pm1_cnt_port;
24080a7581fSIrina Tirdea 	u32	pm1_cnt_value;
24180a7581fSIrina Tirdea 
24280a7581fSIrina Tirdea 	pr_info("Preparing to enter system sleep state S5\n");
24380a7581fSIrina Tirdea 
24480a7581fSIrina Tirdea 	pm1_cnt_port = acpi_base_addr + PM1_CNT;
24580a7581fSIrina Tirdea 
24680a7581fSIrina Tirdea 	pm1_cnt_value = inl(pm1_cnt_port);
24780a7581fSIrina Tirdea 	pm1_cnt_value &= SLEEP_TYPE_MASK;
24880a7581fSIrina Tirdea 	pm1_cnt_value |= SLEEP_TYPE_S5;
24980a7581fSIrina Tirdea 	pm1_cnt_value |= SLEEP_ENABLE;
25080a7581fSIrina Tirdea 
25180a7581fSIrina Tirdea 	outl(pm1_cnt_value, pm1_cnt_port);
25280a7581fSIrina Tirdea }
25380a7581fSIrina Tirdea 
25480a7581fSIrina Tirdea static void pmc_hw_reg_setup(struct pmc_dev *pmc)
25580a7581fSIrina Tirdea {
25680a7581fSIrina Tirdea 	/*
25780a7581fSIrina Tirdea 	 * Disable PMC S0IX_WAKE_EN events coming from:
25880a7581fSIrina Tirdea 	 * - LPC clock run
25980a7581fSIrina Tirdea 	 * - GPIO_SUS ored dedicated IRQs
26080a7581fSIrina Tirdea 	 * - GPIO_SCORE ored dedicated IRQs
26180a7581fSIrina Tirdea 	 * - GPIO_SUS shared IRQ
26280a7581fSIrina Tirdea 	 * - GPIO_SCORE shared IRQ
26380a7581fSIrina Tirdea 	 */
26480a7581fSIrina Tirdea 	pmc_reg_write(pmc, PMC_S0IX_WAKE_EN, (u32)PMC_WAKE_EN_SETTING);
26580a7581fSIrina Tirdea }
26680a7581fSIrina Tirdea 
26780a7581fSIrina Tirdea #ifdef CONFIG_DEBUG_FS
26880a7581fSIrina Tirdea static void pmc_dev_state_print(struct seq_file *s, int reg_index,
26980a7581fSIrina Tirdea 				u32 sts, const struct pmc_bit_map *sts_map,
27080a7581fSIrina Tirdea 				u32 fd, const struct pmc_bit_map *fd_map)
27180a7581fSIrina Tirdea {
27280a7581fSIrina Tirdea 	int offset = PMC_REG_BIT_WIDTH * reg_index;
27380a7581fSIrina Tirdea 	int index;
27480a7581fSIrina Tirdea 
27580a7581fSIrina Tirdea 	for (index = 0; sts_map[index].name; index++) {
27680a7581fSIrina Tirdea 		seq_printf(s, "Dev: %-2d - %-32s\tState: %s [%s]\n",
27780a7581fSIrina Tirdea 			offset + index, sts_map[index].name,
27880a7581fSIrina Tirdea 			fd_map[index].bit_mask & fd ?  "Disabled" : "Enabled ",
27980a7581fSIrina Tirdea 			sts_map[index].bit_mask & sts ?  "D3" : "D0");
28080a7581fSIrina Tirdea 	}
28180a7581fSIrina Tirdea }
28280a7581fSIrina Tirdea 
28380a7581fSIrina Tirdea static int pmc_dev_state_show(struct seq_file *s, void *unused)
28480a7581fSIrina Tirdea {
28580a7581fSIrina Tirdea 	struct pmc_dev *pmc = s->private;
28680a7581fSIrina Tirdea 	const struct pmc_reg_map *m = pmc->map;
28780a7581fSIrina Tirdea 	u32 func_dis, func_dis_2;
28880a7581fSIrina Tirdea 	u32 d3_sts_0, d3_sts_1;
28980a7581fSIrina Tirdea 
29080a7581fSIrina Tirdea 	func_dis = pmc_reg_read(pmc, PMC_FUNC_DIS);
29180a7581fSIrina Tirdea 	func_dis_2 = pmc_reg_read(pmc, PMC_FUNC_DIS_2);
29280a7581fSIrina Tirdea 	d3_sts_0 = pmc_reg_read(pmc, PMC_D3_STS_0);
29380a7581fSIrina Tirdea 	d3_sts_1 = pmc_reg_read(pmc, PMC_D3_STS_1);
29480a7581fSIrina Tirdea 
29580a7581fSIrina Tirdea 	/* Low part */
29680a7581fSIrina Tirdea 	pmc_dev_state_print(s, 0, d3_sts_0, m->d3_sts_0, func_dis, m->func_dis);
29780a7581fSIrina Tirdea 
29880a7581fSIrina Tirdea 	/* High part */
29980a7581fSIrina Tirdea 	pmc_dev_state_print(s, 1, d3_sts_1, m->d3_sts_1, func_dis_2, m->func_dis_2);
30080a7581fSIrina Tirdea 
30180a7581fSIrina Tirdea 	return 0;
30280a7581fSIrina Tirdea }
30380a7581fSIrina Tirdea 
3041ea74a56SAndy Shevchenko DEFINE_SHOW_ATTRIBUTE(pmc_dev_state);
30580a7581fSIrina Tirdea 
30680a7581fSIrina Tirdea static int pmc_pss_state_show(struct seq_file *s, void *unused)
30780a7581fSIrina Tirdea {
30880a7581fSIrina Tirdea 	struct pmc_dev *pmc = s->private;
30980a7581fSIrina Tirdea 	const struct pmc_bit_map *map = pmc->map->pss;
31080a7581fSIrina Tirdea 	u32 pss = pmc_reg_read(pmc, PMC_PSS);
31180a7581fSIrina Tirdea 	int index;
31280a7581fSIrina Tirdea 
31380a7581fSIrina Tirdea 	for (index = 0; map[index].name; index++) {
31480a7581fSIrina Tirdea 		seq_printf(s, "Island: %-2d - %-32s\tState: %s\n",
31580a7581fSIrina Tirdea 			index, map[index].name,
31680a7581fSIrina Tirdea 			map[index].bit_mask & pss ? "Off" : "On");
31780a7581fSIrina Tirdea 	}
31880a7581fSIrina Tirdea 	return 0;
31980a7581fSIrina Tirdea }
32080a7581fSIrina Tirdea 
3211ea74a56SAndy Shevchenko DEFINE_SHOW_ATTRIBUTE(pmc_pss_state);
32280a7581fSIrina Tirdea 
32380a7581fSIrina Tirdea static int pmc_sleep_tmr_show(struct seq_file *s, void *unused)
32480a7581fSIrina Tirdea {
32580a7581fSIrina Tirdea 	struct pmc_dev *pmc = s->private;
32680a7581fSIrina Tirdea 	u64 s0ir_tmr, s0i1_tmr, s0i2_tmr, s0i3_tmr, s0_tmr;
32780a7581fSIrina Tirdea 
32880a7581fSIrina Tirdea 	s0ir_tmr = (u64)pmc_reg_read(pmc, PMC_S0IR_TMR) << PMC_TMR_SHIFT;
32980a7581fSIrina Tirdea 	s0i1_tmr = (u64)pmc_reg_read(pmc, PMC_S0I1_TMR) << PMC_TMR_SHIFT;
33080a7581fSIrina Tirdea 	s0i2_tmr = (u64)pmc_reg_read(pmc, PMC_S0I2_TMR) << PMC_TMR_SHIFT;
33180a7581fSIrina Tirdea 	s0i3_tmr = (u64)pmc_reg_read(pmc, PMC_S0I3_TMR) << PMC_TMR_SHIFT;
33280a7581fSIrina Tirdea 	s0_tmr = (u64)pmc_reg_read(pmc, PMC_S0_TMR) << PMC_TMR_SHIFT;
33380a7581fSIrina Tirdea 
33480a7581fSIrina Tirdea 	seq_printf(s, "S0IR Residency:\t%lldus\n", s0ir_tmr);
33580a7581fSIrina Tirdea 	seq_printf(s, "S0I1 Residency:\t%lldus\n", s0i1_tmr);
33680a7581fSIrina Tirdea 	seq_printf(s, "S0I2 Residency:\t%lldus\n", s0i2_tmr);
33780a7581fSIrina Tirdea 	seq_printf(s, "S0I3 Residency:\t%lldus\n", s0i3_tmr);
33880a7581fSIrina Tirdea 	seq_printf(s, "S0   Residency:\t%lldus\n", s0_tmr);
33980a7581fSIrina Tirdea 	return 0;
34080a7581fSIrina Tirdea }
34180a7581fSIrina Tirdea 
3421ea74a56SAndy Shevchenko DEFINE_SHOW_ATTRIBUTE(pmc_sleep_tmr);
34380a7581fSIrina Tirdea 
34480a7581fSIrina Tirdea static void pmc_dbgfs_unregister(struct pmc_dev *pmc)
34580a7581fSIrina Tirdea {
34680a7581fSIrina Tirdea 	debugfs_remove_recursive(pmc->dbgfs_dir);
34780a7581fSIrina Tirdea }
34880a7581fSIrina Tirdea 
34980a7581fSIrina Tirdea static int pmc_dbgfs_register(struct pmc_dev *pmc)
35080a7581fSIrina Tirdea {
35180a7581fSIrina Tirdea 	struct dentry *dir, *f;
35280a7581fSIrina Tirdea 
35380a7581fSIrina Tirdea 	dir = debugfs_create_dir("pmc_atom", NULL);
35480a7581fSIrina Tirdea 	if (!dir)
35580a7581fSIrina Tirdea 		return -ENOMEM;
35680a7581fSIrina Tirdea 
35780a7581fSIrina Tirdea 	pmc->dbgfs_dir = dir;
35880a7581fSIrina Tirdea 
35980a7581fSIrina Tirdea 	f = debugfs_create_file("dev_state", S_IFREG | S_IRUGO,
3601ea74a56SAndy Shevchenko 				dir, pmc, &pmc_dev_state_fops);
36180a7581fSIrina Tirdea 	if (!f)
36280a7581fSIrina Tirdea 		goto err;
36380a7581fSIrina Tirdea 
36480a7581fSIrina Tirdea 	f = debugfs_create_file("pss_state", S_IFREG | S_IRUGO,
3651ea74a56SAndy Shevchenko 				dir, pmc, &pmc_pss_state_fops);
36680a7581fSIrina Tirdea 	if (!f)
36780a7581fSIrina Tirdea 		goto err;
36880a7581fSIrina Tirdea 
36980a7581fSIrina Tirdea 	f = debugfs_create_file("sleep_state", S_IFREG | S_IRUGO,
3701ea74a56SAndy Shevchenko 				dir, pmc, &pmc_sleep_tmr_fops);
37180a7581fSIrina Tirdea 	if (!f)
37280a7581fSIrina Tirdea 		goto err;
37380a7581fSIrina Tirdea 
37480a7581fSIrina Tirdea 	return 0;
37580a7581fSIrina Tirdea err:
37680a7581fSIrina Tirdea 	pmc_dbgfs_unregister(pmc);
37780a7581fSIrina Tirdea 	return -ENODEV;
37880a7581fSIrina Tirdea }
37980a7581fSIrina Tirdea #else
38080a7581fSIrina Tirdea static int pmc_dbgfs_register(struct pmc_dev *pmc)
38180a7581fSIrina Tirdea {
38280a7581fSIrina Tirdea 	return 0;
38380a7581fSIrina Tirdea }
38480a7581fSIrina Tirdea #endif /* CONFIG_DEBUG_FS */
38580a7581fSIrina Tirdea 
3867c2e0713SDavid Müller /*
3877c2e0713SDavid Müller  * Some systems need one or more of their pmc_plt_clks to be
3887c2e0713SDavid Müller  * marked as critical.
3897c2e0713SDavid Müller  */
390b995dccaSStephen Boyd static const struct dmi_system_id critclk_systems[] = {
3917c2e0713SDavid Müller 	{
3923d0818f5SHans de Goede 		/* pmc_plt_clk0 is used for an external HSIC USB HUB */
3937c2e0713SDavid Müller 		.ident = "MPL CEC1x",
3947c2e0713SDavid Müller 		.matches = {
3957c2e0713SDavid Müller 			DMI_MATCH(DMI_SYS_VENDOR, "MPL AG"),
3967c2e0713SDavid Müller 			DMI_MATCH(DMI_PRODUCT_NAME, "CEC10 Family"),
3977c2e0713SDavid Müller 		},
3987c2e0713SDavid Müller 	},
3993d0818f5SHans de Goede 	{
4003d0818f5SHans de Goede 		/* pmc_plt_clk0 - 3 are used for the 4 ethernet controllers */
4013d0818f5SHans de Goede 		.ident = "Lex 3I380D",
4023d0818f5SHans de Goede 		.matches = {
4033d0818f5SHans de Goede 			DMI_MATCH(DMI_SYS_VENDOR, "Lex BayTrail"),
4043d0818f5SHans de Goede 			DMI_MATCH(DMI_PRODUCT_NAME, "3I380D"),
4053d0818f5SHans de Goede 		},
4063d0818f5SHans de Goede 	},
407d6423bd0SSteffen Dirkwinkel 	{
408d6423bd0SSteffen Dirkwinkel 		/* pmc_plt_clk* - are used for ethernet controllers */
409d6423bd0SSteffen Dirkwinkel 		.ident = "Beckhoff CB3163",
410d6423bd0SSteffen Dirkwinkel 		.matches = {
411d6423bd0SSteffen Dirkwinkel 			DMI_MATCH(DMI_SYS_VENDOR, "Beckhoff Automation"),
412d6423bd0SSteffen Dirkwinkel 			DMI_MATCH(DMI_BOARD_NAME, "CB3163"),
413d6423bd0SSteffen Dirkwinkel 		},
414d6423bd0SSteffen Dirkwinkel 	},
415d6423bd0SSteffen Dirkwinkel 	{
416d6423bd0SSteffen Dirkwinkel 		/* pmc_plt_clk* - are used for ethernet controllers */
417d6423bd0SSteffen Dirkwinkel 		.ident = "Beckhoff CB6263",
418d6423bd0SSteffen Dirkwinkel 		.matches = {
419d6423bd0SSteffen Dirkwinkel 			DMI_MATCH(DMI_SYS_VENDOR, "Beckhoff Automation"),
420d6423bd0SSteffen Dirkwinkel 			DMI_MATCH(DMI_BOARD_NAME, "CB6263"),
421d6423bd0SSteffen Dirkwinkel 		},
422d6423bd0SSteffen Dirkwinkel 	},
423d6423bd0SSteffen Dirkwinkel 	{
424d6423bd0SSteffen Dirkwinkel 		/* pmc_plt_clk* - are used for ethernet controllers */
425d6423bd0SSteffen Dirkwinkel 		.ident = "Beckhoff CB6363",
426d6423bd0SSteffen Dirkwinkel 		.matches = {
427d6423bd0SSteffen Dirkwinkel 			DMI_MATCH(DMI_SYS_VENDOR, "Beckhoff Automation"),
428d6423bd0SSteffen Dirkwinkel 			DMI_MATCH(DMI_BOARD_NAME, "CB6363"),
429d6423bd0SSteffen Dirkwinkel 		},
430d6423bd0SSteffen Dirkwinkel 	},
4317c2e0713SDavid Müller 	{ /*sentinel*/ }
4327c2e0713SDavid Müller };
4337c2e0713SDavid Müller 
434282a4e4cSIrina Tirdea static int pmc_setup_clks(struct pci_dev *pdev, void __iomem *pmc_regmap,
435282a4e4cSIrina Tirdea 			  const struct pmc_data *pmc_data)
436282a4e4cSIrina Tirdea {
437282a4e4cSIrina Tirdea 	struct platform_device *clkdev;
438282a4e4cSIrina Tirdea 	struct pmc_clk_data *clk_data;
4397c2e0713SDavid Müller 	const struct dmi_system_id *d = dmi_first_match(critclk_systems);
440282a4e4cSIrina Tirdea 
441282a4e4cSIrina Tirdea 	clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL);
442282a4e4cSIrina Tirdea 	if (!clk_data)
443282a4e4cSIrina Tirdea 		return -ENOMEM;
444282a4e4cSIrina Tirdea 
445282a4e4cSIrina Tirdea 	clk_data->base = pmc_regmap; /* offset is added by client */
446282a4e4cSIrina Tirdea 	clk_data->clks = pmc_data->clks;
4477c2e0713SDavid Müller 	if (d) {
4487c2e0713SDavid Müller 		clk_data->critical = true;
4497c2e0713SDavid Müller 		pr_info("%s critclks quirk enabled\n", d->ident);
4507c2e0713SDavid Müller 	}
451282a4e4cSIrina Tirdea 
452282a4e4cSIrina Tirdea 	clkdev = platform_device_register_data(&pdev->dev, "clk-pmc-atom",
453282a4e4cSIrina Tirdea 					       PLATFORM_DEVID_NONE,
454282a4e4cSIrina Tirdea 					       clk_data, sizeof(*clk_data));
455282a4e4cSIrina Tirdea 	if (IS_ERR(clkdev)) {
456282a4e4cSIrina Tirdea 		kfree(clk_data);
457282a4e4cSIrina Tirdea 		return PTR_ERR(clkdev);
458282a4e4cSIrina Tirdea 	}
459282a4e4cSIrina Tirdea 
460282a4e4cSIrina Tirdea 	kfree(clk_data);
461282a4e4cSIrina Tirdea 
462282a4e4cSIrina Tirdea 	return 0;
463282a4e4cSIrina Tirdea }
464282a4e4cSIrina Tirdea 
46580a7581fSIrina Tirdea static int pmc_setup_dev(struct pci_dev *pdev, const struct pci_device_id *ent)
46680a7581fSIrina Tirdea {
46780a7581fSIrina Tirdea 	struct pmc_dev *pmc = &pmc_device;
468282a4e4cSIrina Tirdea 	const struct pmc_data *data = (struct pmc_data *)ent->driver_data;
469282a4e4cSIrina Tirdea 	const struct pmc_reg_map *map = data->map;
47080a7581fSIrina Tirdea 	int ret;
47180a7581fSIrina Tirdea 
47280a7581fSIrina Tirdea 	/* Obtain ACPI base address */
47380a7581fSIrina Tirdea 	pci_read_config_dword(pdev, ACPI_BASE_ADDR_OFFSET, &acpi_base_addr);
47480a7581fSIrina Tirdea 	acpi_base_addr &= ACPI_BASE_ADDR_MASK;
47580a7581fSIrina Tirdea 
47680a7581fSIrina Tirdea 	/* Install power off function */
47780a7581fSIrina Tirdea 	if (acpi_base_addr != 0 && pm_power_off == NULL)
47880a7581fSIrina Tirdea 		pm_power_off = pmc_power_off;
47980a7581fSIrina Tirdea 
48080a7581fSIrina Tirdea 	pci_read_config_dword(pdev, PMC_BASE_ADDR_OFFSET, &pmc->base_addr);
48180a7581fSIrina Tirdea 	pmc->base_addr &= PMC_BASE_ADDR_MASK;
48280a7581fSIrina Tirdea 
48380a7581fSIrina Tirdea 	pmc->regmap = ioremap_nocache(pmc->base_addr, PMC_MMIO_REG_LEN);
48480a7581fSIrina Tirdea 	if (!pmc->regmap) {
48580a7581fSIrina Tirdea 		dev_err(&pdev->dev, "error: ioremap failed\n");
48680a7581fSIrina Tirdea 		return -ENOMEM;
48780a7581fSIrina Tirdea 	}
48880a7581fSIrina Tirdea 
48980a7581fSIrina Tirdea 	pmc->map = map;
49080a7581fSIrina Tirdea 
49180a7581fSIrina Tirdea 	/* PMC hardware registers setup */
49280a7581fSIrina Tirdea 	pmc_hw_reg_setup(pmc);
49380a7581fSIrina Tirdea 
49480a7581fSIrina Tirdea 	ret = pmc_dbgfs_register(pmc);
49580a7581fSIrina Tirdea 	if (ret)
49680a7581fSIrina Tirdea 		dev_warn(&pdev->dev, "debugfs register failed\n");
49780a7581fSIrina Tirdea 
498282a4e4cSIrina Tirdea 	/* Register platform clocks - PMC_PLT_CLK [0..5] */
499282a4e4cSIrina Tirdea 	ret = pmc_setup_clks(pdev, pmc->regmap, data);
500282a4e4cSIrina Tirdea 	if (ret)
501282a4e4cSIrina Tirdea 		dev_warn(&pdev->dev, "platform clocks register failed: %d\n",
502282a4e4cSIrina Tirdea 			 ret);
503282a4e4cSIrina Tirdea 
50480a7581fSIrina Tirdea 	pmc->init = true;
50580a7581fSIrina Tirdea 	return ret;
50680a7581fSIrina Tirdea }
50780a7581fSIrina Tirdea 
50880a7581fSIrina Tirdea /*
50980a7581fSIrina Tirdea  * Data for PCI driver interface
51080a7581fSIrina Tirdea  *
51180a7581fSIrina Tirdea  * used by pci_match_id() call below.
51280a7581fSIrina Tirdea  */
51380a7581fSIrina Tirdea static const struct pci_device_id pmc_pci_ids[] = {
514282a4e4cSIrina Tirdea 	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_VLV_PMC), (kernel_ulong_t)&byt_data },
515282a4e4cSIrina Tirdea 	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_CHT_PMC), (kernel_ulong_t)&cht_data },
51680a7581fSIrina Tirdea 	{ 0, },
51780a7581fSIrina Tirdea };
51880a7581fSIrina Tirdea 
51980a7581fSIrina Tirdea static int __init pmc_atom_init(void)
52080a7581fSIrina Tirdea {
52180a7581fSIrina Tirdea 	struct pci_dev *pdev = NULL;
52280a7581fSIrina Tirdea 	const struct pci_device_id *ent;
52380a7581fSIrina Tirdea 
52480a7581fSIrina Tirdea 	/* We look for our device - PCU PMC
52580a7581fSIrina Tirdea 	 * we assume that there is max. one device.
52680a7581fSIrina Tirdea 	 *
52780a7581fSIrina Tirdea 	 * We can't use plain pci_driver mechanism,
52880a7581fSIrina Tirdea 	 * as the device is really a multiple function device,
52980a7581fSIrina Tirdea 	 * main driver that binds to the pci_device is lpc_ich
53080a7581fSIrina Tirdea 	 * and have to find & bind to the device this way.
53180a7581fSIrina Tirdea 	 */
53280a7581fSIrina Tirdea 	for_each_pci_dev(pdev) {
53380a7581fSIrina Tirdea 		ent = pci_match_id(pmc_pci_ids, pdev);
53480a7581fSIrina Tirdea 		if (ent)
53580a7581fSIrina Tirdea 			return pmc_setup_dev(pdev, ent);
53680a7581fSIrina Tirdea 	}
53780a7581fSIrina Tirdea 	/* Device not found. */
53880a7581fSIrina Tirdea 	return -ENODEV;
53980a7581fSIrina Tirdea }
54080a7581fSIrina Tirdea 
54180a7581fSIrina Tirdea device_initcall(pmc_atom_init);
54280a7581fSIrina Tirdea 
54380a7581fSIrina Tirdea /*
54480a7581fSIrina Tirdea MODULE_AUTHOR("Aubrey Li <aubrey.li@linux.intel.com>");
54580a7581fSIrina Tirdea MODULE_DESCRIPTION("Intel Atom SOC Power Management Controller Interface");
54680a7581fSIrina Tirdea MODULE_LICENSE("GPL v2");
54780a7581fSIrina Tirdea */
548