xref: /openbmc/linux/drivers/pinctrl/pinctrl-amd.c (revision 229710fe)
1dbad75ddSKen Xue /*
2dbad75ddSKen Xue  * GPIO driver for AMD
3dbad75ddSKen Xue  *
4dbad75ddSKen Xue  * Copyright (c) 2014,2015 AMD Corporation.
5dbad75ddSKen Xue  * Authors: Ken Xue <Ken.Xue@amd.com>
6dbad75ddSKen Xue  *      Wu, Jeff <Jeff.Wu@amd.com>
7dbad75ddSKen Xue  *
8dbad75ddSKen Xue  * This program is free software; you can redistribute it and/or modify it
9dbad75ddSKen Xue  * under the terms and conditions of the GNU General Public License,
10dbad75ddSKen Xue  * version 2, as published by the Free Software Foundation.
11dbad75ddSKen Xue  */
12dbad75ddSKen Xue 
13dbad75ddSKen Xue #include <linux/err.h>
14dbad75ddSKen Xue #include <linux/bug.h>
15dbad75ddSKen Xue #include <linux/kernel.h>
16dbad75ddSKen Xue #include <linux/module.h>
17dbad75ddSKen Xue #include <linux/spinlock.h>
18dbad75ddSKen Xue #include <linux/compiler.h>
19dbad75ddSKen Xue #include <linux/types.h>
20dbad75ddSKen Xue #include <linux/errno.h>
21dbad75ddSKen Xue #include <linux/log2.h>
22dbad75ddSKen Xue #include <linux/io.h>
23dbad75ddSKen Xue #include <linux/gpio.h>
24dbad75ddSKen Xue #include <linux/slab.h>
25dbad75ddSKen Xue #include <linux/platform_device.h>
26dbad75ddSKen Xue #include <linux/mutex.h>
27dbad75ddSKen Xue #include <linux/acpi.h>
28dbad75ddSKen Xue #include <linux/seq_file.h>
29dbad75ddSKen Xue #include <linux/interrupt.h>
30dbad75ddSKen Xue #include <linux/list.h>
31dbad75ddSKen Xue #include <linux/bitops.h>
32dbad75ddSKen Xue #include <linux/pinctrl/pinconf.h>
33dbad75ddSKen Xue #include <linux/pinctrl/pinconf-generic.h>
34dbad75ddSKen Xue 
35dbad75ddSKen Xue #include "pinctrl-utils.h"
36dbad75ddSKen Xue #include "pinctrl-amd.h"
37dbad75ddSKen Xue 
38dbad75ddSKen Xue static int amd_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
39dbad75ddSKen Xue {
40dbad75ddSKen Xue 	unsigned long flags;
41dbad75ddSKen Xue 	u32 pin_reg;
4204d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
43dbad75ddSKen Xue 
44229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
45dbad75ddSKen Xue 	pin_reg = readl(gpio_dev->base + offset * 4);
46dbad75ddSKen Xue 	pin_reg &= ~BIT(OUTPUT_ENABLE_OFF);
47dbad75ddSKen Xue 	writel(pin_reg, gpio_dev->base + offset * 4);
48229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
49dbad75ddSKen Xue 
50dbad75ddSKen Xue 	return 0;
51dbad75ddSKen Xue }
52dbad75ddSKen Xue 
53dbad75ddSKen Xue static int amd_gpio_direction_output(struct gpio_chip *gc, unsigned offset,
54dbad75ddSKen Xue 		int value)
55dbad75ddSKen Xue {
56dbad75ddSKen Xue 	u32 pin_reg;
57dbad75ddSKen Xue 	unsigned long flags;
5804d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
59dbad75ddSKen Xue 
60229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
61dbad75ddSKen Xue 	pin_reg = readl(gpio_dev->base + offset * 4);
62dbad75ddSKen Xue 	pin_reg |= BIT(OUTPUT_ENABLE_OFF);
63dbad75ddSKen Xue 	if (value)
64dbad75ddSKen Xue 		pin_reg |= BIT(OUTPUT_VALUE_OFF);
65dbad75ddSKen Xue 	else
66dbad75ddSKen Xue 		pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
67dbad75ddSKen Xue 	writel(pin_reg, gpio_dev->base + offset * 4);
68229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
69dbad75ddSKen Xue 
70dbad75ddSKen Xue 	return 0;
71dbad75ddSKen Xue }
72dbad75ddSKen Xue 
73dbad75ddSKen Xue static int amd_gpio_get_value(struct gpio_chip *gc, unsigned offset)
74dbad75ddSKen Xue {
75dbad75ddSKen Xue 	u32 pin_reg;
76dbad75ddSKen Xue 	unsigned long flags;
7704d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
78dbad75ddSKen Xue 
79229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
80dbad75ddSKen Xue 	pin_reg = readl(gpio_dev->base + offset * 4);
81229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
82dbad75ddSKen Xue 
83dbad75ddSKen Xue 	return !!(pin_reg & BIT(PIN_STS_OFF));
84dbad75ddSKen Xue }
85dbad75ddSKen Xue 
86dbad75ddSKen Xue static void amd_gpio_set_value(struct gpio_chip *gc, unsigned offset, int value)
87dbad75ddSKen Xue {
88dbad75ddSKen Xue 	u32 pin_reg;
89dbad75ddSKen Xue 	unsigned long flags;
9004d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
91dbad75ddSKen Xue 
92229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
93dbad75ddSKen Xue 	pin_reg = readl(gpio_dev->base + offset * 4);
94dbad75ddSKen Xue 	if (value)
95dbad75ddSKen Xue 		pin_reg |= BIT(OUTPUT_VALUE_OFF);
96dbad75ddSKen Xue 	else
97dbad75ddSKen Xue 		pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
98dbad75ddSKen Xue 	writel(pin_reg, gpio_dev->base + offset * 4);
99229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
100dbad75ddSKen Xue }
101dbad75ddSKen Xue 
102dbad75ddSKen Xue static int amd_gpio_set_debounce(struct gpio_chip *gc, unsigned offset,
103dbad75ddSKen Xue 		unsigned debounce)
104dbad75ddSKen Xue {
105dbad75ddSKen Xue 	u32 time;
10625a853d0SKen Xue 	u32 pin_reg;
10725a853d0SKen Xue 	int ret = 0;
108dbad75ddSKen Xue 	unsigned long flags;
10904d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
110dbad75ddSKen Xue 
111229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
112dbad75ddSKen Xue 	pin_reg = readl(gpio_dev->base + offset * 4);
113dbad75ddSKen Xue 
114dbad75ddSKen Xue 	if (debounce) {
115dbad75ddSKen Xue 		pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
116dbad75ddSKen Xue 		pin_reg &= ~DB_TMR_OUT_MASK;
117dbad75ddSKen Xue 		/*
118dbad75ddSKen Xue 		Debounce	Debounce	Timer	Max
119dbad75ddSKen Xue 		TmrLarge	TmrOutUnit	Unit	Debounce
120dbad75ddSKen Xue 							Time
121dbad75ddSKen Xue 		0	0	61 usec (2 RtcClk)	976 usec
122dbad75ddSKen Xue 		0	1	244 usec (8 RtcClk)	3.9 msec
123dbad75ddSKen Xue 		1	0	15.6 msec (512 RtcClk)	250 msec
124dbad75ddSKen Xue 		1	1	62.5 msec (2048 RtcClk)	1 sec
125dbad75ddSKen Xue 		*/
126dbad75ddSKen Xue 
127dbad75ddSKen Xue 		if (debounce < 61) {
128dbad75ddSKen Xue 			pin_reg |= 1;
129dbad75ddSKen Xue 			pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
130dbad75ddSKen Xue 			pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
131dbad75ddSKen Xue 		} else if (debounce < 976) {
132dbad75ddSKen Xue 			time = debounce / 61;
133dbad75ddSKen Xue 			pin_reg |= time & DB_TMR_OUT_MASK;
134dbad75ddSKen Xue 			pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
135dbad75ddSKen Xue 			pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
136dbad75ddSKen Xue 		} else if (debounce < 3900) {
137dbad75ddSKen Xue 			time = debounce / 244;
138dbad75ddSKen Xue 			pin_reg |= time & DB_TMR_OUT_MASK;
139dbad75ddSKen Xue 			pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
140dbad75ddSKen Xue 			pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
141dbad75ddSKen Xue 		} else if (debounce < 250000) {
142dbad75ddSKen Xue 			time = debounce / 15600;
143dbad75ddSKen Xue 			pin_reg |= time & DB_TMR_OUT_MASK;
144dbad75ddSKen Xue 			pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
145dbad75ddSKen Xue 			pin_reg |= BIT(DB_TMR_LARGE_OFF);
146dbad75ddSKen Xue 		} else if (debounce < 1000000) {
147dbad75ddSKen Xue 			time = debounce / 62500;
148dbad75ddSKen Xue 			pin_reg |= time & DB_TMR_OUT_MASK;
149dbad75ddSKen Xue 			pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
150dbad75ddSKen Xue 			pin_reg |= BIT(DB_TMR_LARGE_OFF);
151dbad75ddSKen Xue 		} else {
152dbad75ddSKen Xue 			pin_reg &= ~DB_CNTRl_MASK;
15325a853d0SKen Xue 			ret = -EINVAL;
154dbad75ddSKen Xue 		}
155dbad75ddSKen Xue 	} else {
156dbad75ddSKen Xue 		pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
157dbad75ddSKen Xue 		pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
158dbad75ddSKen Xue 		pin_reg &= ~DB_TMR_OUT_MASK;
159dbad75ddSKen Xue 		pin_reg &= ~DB_CNTRl_MASK;
160dbad75ddSKen Xue 	}
161dbad75ddSKen Xue 	writel(pin_reg, gpio_dev->base + offset * 4);
162229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
163dbad75ddSKen Xue 
16425a853d0SKen Xue 	return ret;
165dbad75ddSKen Xue }
166dbad75ddSKen Xue 
1672956b5d9SMika Westerberg static int amd_gpio_set_config(struct gpio_chip *gc, unsigned offset,
1682956b5d9SMika Westerberg 			       unsigned long config)
1692956b5d9SMika Westerberg {
1702956b5d9SMika Westerberg 	u32 debounce;
1712956b5d9SMika Westerberg 
1722956b5d9SMika Westerberg 	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
1732956b5d9SMika Westerberg 		return -ENOTSUPP;
1742956b5d9SMika Westerberg 
1752956b5d9SMika Westerberg 	debounce = pinconf_to_config_argument(config);
1762956b5d9SMika Westerberg 	return amd_gpio_set_debounce(gc, offset, debounce);
1772956b5d9SMika Westerberg }
1782956b5d9SMika Westerberg 
179dbad75ddSKen Xue #ifdef CONFIG_DEBUG_FS
180dbad75ddSKen Xue static void amd_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gc)
181dbad75ddSKen Xue {
182dbad75ddSKen Xue 	u32 pin_reg;
183dbad75ddSKen Xue 	unsigned long flags;
184dbad75ddSKen Xue 	unsigned int bank, i, pin_num;
18504d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
186dbad75ddSKen Xue 
187dbad75ddSKen Xue 	char *level_trig;
188dbad75ddSKen Xue 	char *active_level;
189dbad75ddSKen Xue 	char *interrupt_enable;
190dbad75ddSKen Xue 	char *interrupt_mask;
191dbad75ddSKen Xue 	char *wake_cntrl0;
192dbad75ddSKen Xue 	char *wake_cntrl1;
193dbad75ddSKen Xue 	char *wake_cntrl2;
194dbad75ddSKen Xue 	char *pin_sts;
195dbad75ddSKen Xue 	char *pull_up_sel;
196dbad75ddSKen Xue 	char *pull_up_enable;
197dbad75ddSKen Xue 	char *pull_down_enable;
198dbad75ddSKen Xue 	char *output_value;
199dbad75ddSKen Xue 	char *output_enable;
200dbad75ddSKen Xue 
2013bfd4430SShah, Nehal-bakulchandra 	for (bank = 0; bank < gpio_dev->hwbank_num; bank++) {
202dbad75ddSKen Xue 		seq_printf(s, "GPIO bank%d\t", bank);
203dbad75ddSKen Xue 
204dbad75ddSKen Xue 		switch (bank) {
205dbad75ddSKen Xue 		case 0:
206dbad75ddSKen Xue 			i = 0;
207dbad75ddSKen Xue 			pin_num = AMD_GPIO_PINS_BANK0;
208dbad75ddSKen Xue 			break;
209dbad75ddSKen Xue 		case 1:
210dbad75ddSKen Xue 			i = 64;
211dbad75ddSKen Xue 			pin_num = AMD_GPIO_PINS_BANK1 + i;
212dbad75ddSKen Xue 			break;
213dbad75ddSKen Xue 		case 2:
214dbad75ddSKen Xue 			i = 128;
215dbad75ddSKen Xue 			pin_num = AMD_GPIO_PINS_BANK2 + i;
216dbad75ddSKen Xue 			break;
2173bfd4430SShah, Nehal-bakulchandra 		case 3:
2183bfd4430SShah, Nehal-bakulchandra 			i = 192;
2193bfd4430SShah, Nehal-bakulchandra 			pin_num = AMD_GPIO_PINS_BANK3 + i;
2203bfd4430SShah, Nehal-bakulchandra 			break;
2216ac4c1adSLinus Walleij 		default:
2226ac4c1adSLinus Walleij 			/* Illegal bank number, ignore */
2236ac4c1adSLinus Walleij 			continue;
224dbad75ddSKen Xue 		}
225dbad75ddSKen Xue 		for (; i < pin_num; i++) {
226dbad75ddSKen Xue 			seq_printf(s, "pin%d\t", i);
227229710feSJulia Cartwright 			raw_spin_lock_irqsave(&gpio_dev->lock, flags);
228dbad75ddSKen Xue 			pin_reg = readl(gpio_dev->base + i * 4);
229229710feSJulia Cartwright 			raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
230dbad75ddSKen Xue 
231dbad75ddSKen Xue 			if (pin_reg & BIT(INTERRUPT_ENABLE_OFF)) {
232dbad75ddSKen Xue 				interrupt_enable = "interrupt is enabled|";
233dbad75ddSKen Xue 
2343775dac1SDan Carpenter 				if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF)) &&
2353775dac1SDan Carpenter 				    !(pin_reg & BIT(ACTIVE_LEVEL_OFF + 1)))
236dbad75ddSKen Xue 					active_level = "Active low|";
2373775dac1SDan Carpenter 				else if (pin_reg & BIT(ACTIVE_LEVEL_OFF) &&
2383775dac1SDan Carpenter 					 !(pin_reg & BIT(ACTIVE_LEVEL_OFF + 1)))
239dbad75ddSKen Xue 					active_level = "Active high|";
2403775dac1SDan Carpenter 				else if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF)) &&
2413775dac1SDan Carpenter 					 pin_reg & BIT(ACTIVE_LEVEL_OFF + 1))
242dbad75ddSKen Xue 					active_level = "Active on both|";
243dbad75ddSKen Xue 				else
244dbad75ddSKen Xue 					active_level = "Unknow Active level|";
245dbad75ddSKen Xue 
246dbad75ddSKen Xue 				if (pin_reg & BIT(LEVEL_TRIG_OFF))
247dbad75ddSKen Xue 					level_trig = "Level trigger|";
248dbad75ddSKen Xue 				else
249dbad75ddSKen Xue 					level_trig = "Edge trigger|";
250dbad75ddSKen Xue 
251dbad75ddSKen Xue 			} else {
252dbad75ddSKen Xue 				interrupt_enable =
253dbad75ddSKen Xue 					"interrupt is disabled|";
254dbad75ddSKen Xue 				active_level = " ";
255dbad75ddSKen Xue 				level_trig = " ";
256dbad75ddSKen Xue 			}
257dbad75ddSKen Xue 
258dbad75ddSKen Xue 			if (pin_reg & BIT(INTERRUPT_MASK_OFF))
259dbad75ddSKen Xue 				interrupt_mask =
260dbad75ddSKen Xue 					"interrupt is unmasked|";
261dbad75ddSKen Xue 			else
262dbad75ddSKen Xue 				interrupt_mask =
263dbad75ddSKen Xue 					"interrupt is masked|";
264dbad75ddSKen Xue 
2653bfd4430SShah, Nehal-bakulchandra 			if (pin_reg & BIT(WAKE_CNTRL_OFF_S0I3))
266dbad75ddSKen Xue 				wake_cntrl0 = "enable wakeup in S0i3 state|";
267dbad75ddSKen Xue 			else
268dbad75ddSKen Xue 				wake_cntrl0 = "disable wakeup in S0i3 state|";
269dbad75ddSKen Xue 
2703bfd4430SShah, Nehal-bakulchandra 			if (pin_reg & BIT(WAKE_CNTRL_OFF_S3))
271dbad75ddSKen Xue 				wake_cntrl1 = "enable wakeup in S3 state|";
272dbad75ddSKen Xue 			else
273dbad75ddSKen Xue 				wake_cntrl1 = "disable wakeup in S3 state|";
274dbad75ddSKen Xue 
2753bfd4430SShah, Nehal-bakulchandra 			if (pin_reg & BIT(WAKE_CNTRL_OFF_S4))
276dbad75ddSKen Xue 				wake_cntrl2 = "enable wakeup in S4/S5 state|";
277dbad75ddSKen Xue 			else
278dbad75ddSKen Xue 				wake_cntrl2 = "disable wakeup in S4/S5 state|";
279dbad75ddSKen Xue 
280dbad75ddSKen Xue 			if (pin_reg & BIT(PULL_UP_ENABLE_OFF)) {
281dbad75ddSKen Xue 				pull_up_enable = "pull-up is enabled|";
282dbad75ddSKen Xue 				if (pin_reg & BIT(PULL_UP_SEL_OFF))
283dbad75ddSKen Xue 					pull_up_sel = "8k pull-up|";
284dbad75ddSKen Xue 				else
285dbad75ddSKen Xue 					pull_up_sel = "4k pull-up|";
286dbad75ddSKen Xue 			} else {
287dbad75ddSKen Xue 				pull_up_enable = "pull-up is disabled|";
288dbad75ddSKen Xue 				pull_up_sel = " ";
289dbad75ddSKen Xue 			}
290dbad75ddSKen Xue 
291dbad75ddSKen Xue 			if (pin_reg & BIT(PULL_DOWN_ENABLE_OFF))
292dbad75ddSKen Xue 				pull_down_enable = "pull-down is enabled|";
293dbad75ddSKen Xue 			else
294dbad75ddSKen Xue 				pull_down_enable = "Pull-down is disabled|";
295dbad75ddSKen Xue 
296dbad75ddSKen Xue 			if (pin_reg & BIT(OUTPUT_ENABLE_OFF)) {
297dbad75ddSKen Xue 				pin_sts = " ";
298dbad75ddSKen Xue 				output_enable = "output is enabled|";
299dbad75ddSKen Xue 				if (pin_reg & BIT(OUTPUT_VALUE_OFF))
300dbad75ddSKen Xue 					output_value = "output is high|";
301dbad75ddSKen Xue 				else
302dbad75ddSKen Xue 					output_value = "output is low|";
303dbad75ddSKen Xue 			} else {
304dbad75ddSKen Xue 				output_enable = "output is disabled|";
305dbad75ddSKen Xue 				output_value = " ";
306dbad75ddSKen Xue 
307dbad75ddSKen Xue 				if (pin_reg & BIT(PIN_STS_OFF))
308dbad75ddSKen Xue 					pin_sts = "input is high|";
309dbad75ddSKen Xue 				else
310dbad75ddSKen Xue 					pin_sts = "input is low|";
311dbad75ddSKen Xue 			}
312dbad75ddSKen Xue 
313dbad75ddSKen Xue 			seq_printf(s, "%s %s %s %s %s %s\n"
314dbad75ddSKen Xue 				" %s %s %s %s %s %s %s 0x%x\n",
315dbad75ddSKen Xue 				level_trig, active_level, interrupt_enable,
316dbad75ddSKen Xue 				interrupt_mask, wake_cntrl0, wake_cntrl1,
317dbad75ddSKen Xue 				wake_cntrl2, pin_sts, pull_up_sel,
318dbad75ddSKen Xue 				pull_up_enable, pull_down_enable,
319dbad75ddSKen Xue 				output_value, output_enable, pin_reg);
320dbad75ddSKen Xue 		}
321dbad75ddSKen Xue 	}
322dbad75ddSKen Xue }
323dbad75ddSKen Xue #else
324dbad75ddSKen Xue #define amd_gpio_dbg_show NULL
325dbad75ddSKen Xue #endif
326dbad75ddSKen Xue 
327dbad75ddSKen Xue static void amd_gpio_irq_enable(struct irq_data *d)
328dbad75ddSKen Xue {
329dbad75ddSKen Xue 	u32 pin_reg;
330dbad75ddSKen Xue 	unsigned long flags;
331dbad75ddSKen Xue 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
33204d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
333dbad75ddSKen Xue 
334229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
335dbad75ddSKen Xue 	pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
336dbad75ddSKen Xue 	pin_reg |= BIT(INTERRUPT_ENABLE_OFF);
337dbad75ddSKen Xue 	pin_reg |= BIT(INTERRUPT_MASK_OFF);
338dbad75ddSKen Xue 	writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
339229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
340dbad75ddSKen Xue }
341dbad75ddSKen Xue 
342dbad75ddSKen Xue static void amd_gpio_irq_disable(struct irq_data *d)
343dbad75ddSKen Xue {
344dbad75ddSKen Xue 	u32 pin_reg;
345dbad75ddSKen Xue 	unsigned long flags;
346dbad75ddSKen Xue 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
34704d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
348dbad75ddSKen Xue 
349229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
350dbad75ddSKen Xue 	pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
351dbad75ddSKen Xue 	pin_reg &= ~BIT(INTERRUPT_ENABLE_OFF);
352dbad75ddSKen Xue 	pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
353dbad75ddSKen Xue 	writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
354229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
355dbad75ddSKen Xue }
356dbad75ddSKen Xue 
357dbad75ddSKen Xue static void amd_gpio_irq_mask(struct irq_data *d)
358dbad75ddSKen Xue {
359dbad75ddSKen Xue 	u32 pin_reg;
360dbad75ddSKen Xue 	unsigned long flags;
361dbad75ddSKen Xue 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
36204d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
363dbad75ddSKen Xue 
364229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
365dbad75ddSKen Xue 	pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
366dbad75ddSKen Xue 	pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
367dbad75ddSKen Xue 	writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
368229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
369dbad75ddSKen Xue }
370dbad75ddSKen Xue 
371dbad75ddSKen Xue static void amd_gpio_irq_unmask(struct irq_data *d)
372dbad75ddSKen Xue {
373dbad75ddSKen Xue 	u32 pin_reg;
374dbad75ddSKen Xue 	unsigned long flags;
375dbad75ddSKen Xue 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
37604d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
377dbad75ddSKen Xue 
378229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
379dbad75ddSKen Xue 	pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
380dbad75ddSKen Xue 	pin_reg |= BIT(INTERRUPT_MASK_OFF);
381dbad75ddSKen Xue 	writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
382229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
383dbad75ddSKen Xue }
384dbad75ddSKen Xue 
385dbad75ddSKen Xue static void amd_gpio_irq_eoi(struct irq_data *d)
386dbad75ddSKen Xue {
387dbad75ddSKen Xue 	u32 reg;
388dbad75ddSKen Xue 	unsigned long flags;
389dbad75ddSKen Xue 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
39004d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
391dbad75ddSKen Xue 
392229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
393dbad75ddSKen Xue 	reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
394dbad75ddSKen Xue 	reg |= EOI_MASK;
395dbad75ddSKen Xue 	writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
396229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
397dbad75ddSKen Xue }
398dbad75ddSKen Xue 
399dbad75ddSKen Xue static int amd_gpio_irq_set_type(struct irq_data *d, unsigned int type)
400dbad75ddSKen Xue {
401dbad75ddSKen Xue 	int ret = 0;
402dbad75ddSKen Xue 	u32 pin_reg;
4032983f296SShyam Sundar S K 	unsigned long flags, irq_flags;
404dbad75ddSKen Xue 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
40504d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
406dbad75ddSKen Xue 
407229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
408dbad75ddSKen Xue 	pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
409dbad75ddSKen Xue 
4102983f296SShyam Sundar S K 	/* Ignore the settings coming from the client and
4112983f296SShyam Sundar S K 	 * read the values from the ACPI tables
4122983f296SShyam Sundar S K 	 * while setting the trigger type
413499c7196SAgrawal, Nitesh-kumar 	 */
414499c7196SAgrawal, Nitesh-kumar 
4152983f296SShyam Sundar S K 	irq_flags = irq_get_trigger_type(d->irq);
4162983f296SShyam Sundar S K 	if (irq_flags != IRQ_TYPE_NONE)
4172983f296SShyam Sundar S K 		type = irq_flags;
418499c7196SAgrawal, Nitesh-kumar 
419dbad75ddSKen Xue 	switch (type & IRQ_TYPE_SENSE_MASK) {
420dbad75ddSKen Xue 	case IRQ_TYPE_EDGE_RISING:
421dbad75ddSKen Xue 		pin_reg &= ~BIT(LEVEL_TRIG_OFF);
422dbad75ddSKen Xue 		pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
423dbad75ddSKen Xue 		pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
424dbad75ddSKen Xue 		pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
4259d829314SThomas Gleixner 		irq_set_handler_locked(d, handle_edge_irq);
426dbad75ddSKen Xue 		break;
427dbad75ddSKen Xue 
428dbad75ddSKen Xue 	case IRQ_TYPE_EDGE_FALLING:
429dbad75ddSKen Xue 		pin_reg &= ~BIT(LEVEL_TRIG_OFF);
430dbad75ddSKen Xue 		pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
431dbad75ddSKen Xue 		pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
432dbad75ddSKen Xue 		pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
4339d829314SThomas Gleixner 		irq_set_handler_locked(d, handle_edge_irq);
434dbad75ddSKen Xue 		break;
435dbad75ddSKen Xue 
436dbad75ddSKen Xue 	case IRQ_TYPE_EDGE_BOTH:
437dbad75ddSKen Xue 		pin_reg &= ~BIT(LEVEL_TRIG_OFF);
438dbad75ddSKen Xue 		pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
439dbad75ddSKen Xue 		pin_reg |= BOTH_EADGE << ACTIVE_LEVEL_OFF;
440dbad75ddSKen Xue 		pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
4419d829314SThomas Gleixner 		irq_set_handler_locked(d, handle_edge_irq);
442dbad75ddSKen Xue 		break;
443dbad75ddSKen Xue 
444dbad75ddSKen Xue 	case IRQ_TYPE_LEVEL_HIGH:
445dbad75ddSKen Xue 		pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
446dbad75ddSKen Xue 		pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
447dbad75ddSKen Xue 		pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
448dbad75ddSKen Xue 		pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
449dbad75ddSKen Xue 		pin_reg |= DB_TYPE_PRESERVE_LOW_GLITCH << DB_CNTRL_OFF;
4509d829314SThomas Gleixner 		irq_set_handler_locked(d, handle_level_irq);
451dbad75ddSKen Xue 		break;
452dbad75ddSKen Xue 
453dbad75ddSKen Xue 	case IRQ_TYPE_LEVEL_LOW:
454dbad75ddSKen Xue 		pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
455dbad75ddSKen Xue 		pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
456dbad75ddSKen Xue 		pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
457dbad75ddSKen Xue 		pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
458dbad75ddSKen Xue 		pin_reg |= DB_TYPE_PRESERVE_HIGH_GLITCH << DB_CNTRL_OFF;
4599d829314SThomas Gleixner 		irq_set_handler_locked(d, handle_level_irq);
460dbad75ddSKen Xue 		break;
461dbad75ddSKen Xue 
462dbad75ddSKen Xue 	case IRQ_TYPE_NONE:
463dbad75ddSKen Xue 		break;
464dbad75ddSKen Xue 
465dbad75ddSKen Xue 	default:
466dbad75ddSKen Xue 		dev_err(&gpio_dev->pdev->dev, "Invalid type value\n");
467dbad75ddSKen Xue 		ret = -EINVAL;
468dbad75ddSKen Xue 	}
469dbad75ddSKen Xue 
470dbad75ddSKen Xue 	pin_reg |= CLR_INTR_STAT << INTERRUPT_STS_OFF;
471dbad75ddSKen Xue 	writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
472229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
473dbad75ddSKen Xue 
474dbad75ddSKen Xue 	return ret;
475dbad75ddSKen Xue }
476dbad75ddSKen Xue 
477dbad75ddSKen Xue static void amd_irq_ack(struct irq_data *d)
478dbad75ddSKen Xue {
479dbad75ddSKen Xue 	/*
480dbad75ddSKen Xue 	 * based on HW design,there is no need to ack HW
481dbad75ddSKen Xue 	 * before handle current irq. But this routine is
482dbad75ddSKen Xue 	 * necessary for handle_edge_irq
483dbad75ddSKen Xue 	*/
484dbad75ddSKen Xue }
485dbad75ddSKen Xue 
486dbad75ddSKen Xue static struct irq_chip amd_gpio_irqchip = {
487dbad75ddSKen Xue 	.name         = "amd_gpio",
488dbad75ddSKen Xue 	.irq_ack      = amd_irq_ack,
489dbad75ddSKen Xue 	.irq_enable   = amd_gpio_irq_enable,
490dbad75ddSKen Xue 	.irq_disable  = amd_gpio_irq_disable,
491dbad75ddSKen Xue 	.irq_mask     = amd_gpio_irq_mask,
492dbad75ddSKen Xue 	.irq_unmask   = amd_gpio_irq_unmask,
493dbad75ddSKen Xue 	.irq_eoi      = amd_gpio_irq_eoi,
494dbad75ddSKen Xue 	.irq_set_type = amd_gpio_irq_set_type,
4953bfd4430SShah, Nehal-bakulchandra 	.flags        = IRQCHIP_SKIP_SET_WAKE,
496dbad75ddSKen Xue };
497dbad75ddSKen Xue 
498bd0b9ac4SThomas Gleixner static void amd_gpio_irq_handler(struct irq_desc *desc)
499dbad75ddSKen Xue {
500dbad75ddSKen Xue 	u32 i;
501dbad75ddSKen Xue 	u32 off;
502dbad75ddSKen Xue 	u32 reg;
503dbad75ddSKen Xue 	u32 pin_reg;
504dbad75ddSKen Xue 	u64 reg64;
505dbad75ddSKen Xue 	int handled = 0;
506bd0b9ac4SThomas Gleixner 	unsigned int irq;
507dbad75ddSKen Xue 	unsigned long flags;
5085663bb27SJiang Liu 	struct irq_chip *chip = irq_desc_get_chip(desc);
509dbad75ddSKen Xue 	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
51004d36723SLinus Walleij 	struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
511dbad75ddSKen Xue 
512dbad75ddSKen Xue 	chained_irq_enter(chip, desc);
513dbad75ddSKen Xue 	/*enable GPIO interrupt again*/
514229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
515dbad75ddSKen Xue 	reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG1);
516dbad75ddSKen Xue 	reg64 = reg;
517dbad75ddSKen Xue 	reg64 = reg64 << 32;
518dbad75ddSKen Xue 
519dbad75ddSKen Xue 	reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG0);
520dbad75ddSKen Xue 	reg64 |= reg;
521229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
522dbad75ddSKen Xue 
523dbad75ddSKen Xue 	/*
524dbad75ddSKen Xue 	 * first 46 bits indicates interrupt status.
525dbad75ddSKen Xue 	 * one bit represents four interrupt sources.
526dbad75ddSKen Xue 	*/
527dbad75ddSKen Xue 	for (off = 0; off < 46 ; off++) {
528dbad75ddSKen Xue 		if (reg64 & BIT(off)) {
529dbad75ddSKen Xue 			for (i = 0; i < 4; i++) {
530dbad75ddSKen Xue 				pin_reg = readl(gpio_dev->base +
531dbad75ddSKen Xue 						(off * 4 + i) * 4);
532dbad75ddSKen Xue 				if ((pin_reg & BIT(INTERRUPT_STS_OFF)) ||
533dbad75ddSKen Xue 					(pin_reg & BIT(WAKE_STS_OFF))) {
534dbad75ddSKen Xue 					irq = irq_find_mapping(gc->irqdomain,
535dbad75ddSKen Xue 								off * 4 + i);
536dbad75ddSKen Xue 					generic_handle_irq(irq);
537dbad75ddSKen Xue 					writel(pin_reg,
538dbad75ddSKen Xue 						gpio_dev->base
539dbad75ddSKen Xue 						+ (off * 4 + i) * 4);
540dbad75ddSKen Xue 					handled++;
541dbad75ddSKen Xue 				}
542dbad75ddSKen Xue 			}
543dbad75ddSKen Xue 		}
544dbad75ddSKen Xue 	}
545dbad75ddSKen Xue 
546dbad75ddSKen Xue 	if (handled == 0)
547bd0b9ac4SThomas Gleixner 		handle_bad_irq(desc);
548dbad75ddSKen Xue 
549229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
550dbad75ddSKen Xue 	reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
551dbad75ddSKen Xue 	reg |= EOI_MASK;
552dbad75ddSKen Xue 	writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
553229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
554dbad75ddSKen Xue 
555dbad75ddSKen Xue 	chained_irq_exit(chip, desc);
556dbad75ddSKen Xue }
557dbad75ddSKen Xue 
558dbad75ddSKen Xue static int amd_get_groups_count(struct pinctrl_dev *pctldev)
559dbad75ddSKen Xue {
560dbad75ddSKen Xue 	struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
561dbad75ddSKen Xue 
562dbad75ddSKen Xue 	return gpio_dev->ngroups;
563dbad75ddSKen Xue }
564dbad75ddSKen Xue 
565dbad75ddSKen Xue static const char *amd_get_group_name(struct pinctrl_dev *pctldev,
566dbad75ddSKen Xue 				      unsigned group)
567dbad75ddSKen Xue {
568dbad75ddSKen Xue 	struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
569dbad75ddSKen Xue 
570dbad75ddSKen Xue 	return gpio_dev->groups[group].name;
571dbad75ddSKen Xue }
572dbad75ddSKen Xue 
573dbad75ddSKen Xue static int amd_get_group_pins(struct pinctrl_dev *pctldev,
574dbad75ddSKen Xue 			      unsigned group,
575dbad75ddSKen Xue 			      const unsigned **pins,
576dbad75ddSKen Xue 			      unsigned *num_pins)
577dbad75ddSKen Xue {
578dbad75ddSKen Xue 	struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
579dbad75ddSKen Xue 
580dbad75ddSKen Xue 	*pins = gpio_dev->groups[group].pins;
581dbad75ddSKen Xue 	*num_pins = gpio_dev->groups[group].npins;
582dbad75ddSKen Xue 	return 0;
583dbad75ddSKen Xue }
584dbad75ddSKen Xue 
585dbad75ddSKen Xue static const struct pinctrl_ops amd_pinctrl_ops = {
586dbad75ddSKen Xue 	.get_groups_count	= amd_get_groups_count,
587dbad75ddSKen Xue 	.get_group_name		= amd_get_group_name,
588dbad75ddSKen Xue 	.get_group_pins		= amd_get_group_pins,
589dbad75ddSKen Xue #ifdef CONFIG_OF
590dbad75ddSKen Xue 	.dt_node_to_map		= pinconf_generic_dt_node_to_map_group,
591d32f7fd3SIrina Tirdea 	.dt_free_map		= pinctrl_utils_free_map,
592dbad75ddSKen Xue #endif
593dbad75ddSKen Xue };
594dbad75ddSKen Xue 
595dbad75ddSKen Xue static int amd_pinconf_get(struct pinctrl_dev *pctldev,
596dbad75ddSKen Xue 			  unsigned int pin,
597dbad75ddSKen Xue 			  unsigned long *config)
598dbad75ddSKen Xue {
599dbad75ddSKen Xue 	u32 pin_reg;
600dbad75ddSKen Xue 	unsigned arg;
601dbad75ddSKen Xue 	unsigned long flags;
602dbad75ddSKen Xue 	struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
603dbad75ddSKen Xue 	enum pin_config_param param = pinconf_to_config_param(*config);
604dbad75ddSKen Xue 
605229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
606dbad75ddSKen Xue 	pin_reg = readl(gpio_dev->base + pin*4);
607229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
608dbad75ddSKen Xue 	switch (param) {
609dbad75ddSKen Xue 	case PIN_CONFIG_INPUT_DEBOUNCE:
610dbad75ddSKen Xue 		arg = pin_reg & DB_TMR_OUT_MASK;
611dbad75ddSKen Xue 		break;
612dbad75ddSKen Xue 
613dbad75ddSKen Xue 	case PIN_CONFIG_BIAS_PULL_DOWN:
614dbad75ddSKen Xue 		arg = (pin_reg >> PULL_DOWN_ENABLE_OFF) & BIT(0);
615dbad75ddSKen Xue 		break;
616dbad75ddSKen Xue 
617dbad75ddSKen Xue 	case PIN_CONFIG_BIAS_PULL_UP:
618dbad75ddSKen Xue 		arg = (pin_reg >> PULL_UP_SEL_OFF) & (BIT(0) | BIT(1));
619dbad75ddSKen Xue 		break;
620dbad75ddSKen Xue 
621dbad75ddSKen Xue 	case PIN_CONFIG_DRIVE_STRENGTH:
622dbad75ddSKen Xue 		arg = (pin_reg >> DRV_STRENGTH_SEL_OFF) & DRV_STRENGTH_SEL_MASK;
623dbad75ddSKen Xue 		break;
624dbad75ddSKen Xue 
625dbad75ddSKen Xue 	default:
626dbad75ddSKen Xue 		dev_err(&gpio_dev->pdev->dev, "Invalid config param %04x\n",
627dbad75ddSKen Xue 			param);
628dbad75ddSKen Xue 		return -ENOTSUPP;
629dbad75ddSKen Xue 	}
630dbad75ddSKen Xue 
631dbad75ddSKen Xue 	*config = pinconf_to_config_packed(param, arg);
632dbad75ddSKen Xue 
633dbad75ddSKen Xue 	return 0;
634dbad75ddSKen Xue }
635dbad75ddSKen Xue 
636dbad75ddSKen Xue static int amd_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
637dbad75ddSKen Xue 				unsigned long *configs, unsigned num_configs)
638dbad75ddSKen Xue {
639dbad75ddSKen Xue 	int i;
640dbad75ddSKen Xue 	u32 arg;
64125a853d0SKen Xue 	int ret = 0;
64225a853d0SKen Xue 	u32 pin_reg;
643dbad75ddSKen Xue 	unsigned long flags;
644dbad75ddSKen Xue 	enum pin_config_param param;
645dbad75ddSKen Xue 	struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
646dbad75ddSKen Xue 
647229710feSJulia Cartwright 	raw_spin_lock_irqsave(&gpio_dev->lock, flags);
648dbad75ddSKen Xue 	for (i = 0; i < num_configs; i++) {
649dbad75ddSKen Xue 		param = pinconf_to_config_param(configs[i]);
650dbad75ddSKen Xue 		arg = pinconf_to_config_argument(configs[i]);
651dbad75ddSKen Xue 		pin_reg = readl(gpio_dev->base + pin*4);
652dbad75ddSKen Xue 
653dbad75ddSKen Xue 		switch (param) {
654dbad75ddSKen Xue 		case PIN_CONFIG_INPUT_DEBOUNCE:
655dbad75ddSKen Xue 			pin_reg &= ~DB_TMR_OUT_MASK;
656dbad75ddSKen Xue 			pin_reg |= arg & DB_TMR_OUT_MASK;
657dbad75ddSKen Xue 			break;
658dbad75ddSKen Xue 
659dbad75ddSKen Xue 		case PIN_CONFIG_BIAS_PULL_DOWN:
660dbad75ddSKen Xue 			pin_reg &= ~BIT(PULL_DOWN_ENABLE_OFF);
661dbad75ddSKen Xue 			pin_reg |= (arg & BIT(0)) << PULL_DOWN_ENABLE_OFF;
662dbad75ddSKen Xue 			break;
663dbad75ddSKen Xue 
664dbad75ddSKen Xue 		case PIN_CONFIG_BIAS_PULL_UP:
665dbad75ddSKen Xue 			pin_reg &= ~BIT(PULL_UP_SEL_OFF);
666dbad75ddSKen Xue 			pin_reg |= (arg & BIT(0)) << PULL_UP_SEL_OFF;
667dbad75ddSKen Xue 			pin_reg &= ~BIT(PULL_UP_ENABLE_OFF);
668dbad75ddSKen Xue 			pin_reg |= ((arg>>1) & BIT(0)) << PULL_UP_ENABLE_OFF;
669dbad75ddSKen Xue 			break;
670dbad75ddSKen Xue 
671dbad75ddSKen Xue 		case PIN_CONFIG_DRIVE_STRENGTH:
672dbad75ddSKen Xue 			pin_reg &= ~(DRV_STRENGTH_SEL_MASK
673dbad75ddSKen Xue 					<< DRV_STRENGTH_SEL_OFF);
674dbad75ddSKen Xue 			pin_reg |= (arg & DRV_STRENGTH_SEL_MASK)
675dbad75ddSKen Xue 					<< DRV_STRENGTH_SEL_OFF;
676dbad75ddSKen Xue 			break;
677dbad75ddSKen Xue 
678dbad75ddSKen Xue 		default:
679dbad75ddSKen Xue 			dev_err(&gpio_dev->pdev->dev,
680dbad75ddSKen Xue 				"Invalid config param %04x\n", param);
68125a853d0SKen Xue 			ret = -ENOTSUPP;
682dbad75ddSKen Xue 		}
683dbad75ddSKen Xue 
684dbad75ddSKen Xue 		writel(pin_reg, gpio_dev->base + pin*4);
685dbad75ddSKen Xue 	}
686229710feSJulia Cartwright 	raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
687dbad75ddSKen Xue 
68825a853d0SKen Xue 	return ret;
689dbad75ddSKen Xue }
690dbad75ddSKen Xue 
691dbad75ddSKen Xue static int amd_pinconf_group_get(struct pinctrl_dev *pctldev,
692dbad75ddSKen Xue 				unsigned int group,
693dbad75ddSKen Xue 				unsigned long *config)
694dbad75ddSKen Xue {
695dbad75ddSKen Xue 	const unsigned *pins;
696dbad75ddSKen Xue 	unsigned npins;
697dbad75ddSKen Xue 	int ret;
698dbad75ddSKen Xue 
699dbad75ddSKen Xue 	ret = amd_get_group_pins(pctldev, group, &pins, &npins);
700dbad75ddSKen Xue 	if (ret)
701dbad75ddSKen Xue 		return ret;
702dbad75ddSKen Xue 
703dbad75ddSKen Xue 	if (amd_pinconf_get(pctldev, pins[0], config))
704dbad75ddSKen Xue 			return -ENOTSUPP;
705dbad75ddSKen Xue 
706dbad75ddSKen Xue 	return 0;
707dbad75ddSKen Xue }
708dbad75ddSKen Xue 
709dbad75ddSKen Xue static int amd_pinconf_group_set(struct pinctrl_dev *pctldev,
710dbad75ddSKen Xue 				unsigned group, unsigned long *configs,
711dbad75ddSKen Xue 				unsigned num_configs)
712dbad75ddSKen Xue {
713dbad75ddSKen Xue 	const unsigned *pins;
714dbad75ddSKen Xue 	unsigned npins;
715dbad75ddSKen Xue 	int i, ret;
716dbad75ddSKen Xue 
717dbad75ddSKen Xue 	ret = amd_get_group_pins(pctldev, group, &pins, &npins);
718dbad75ddSKen Xue 	if (ret)
719dbad75ddSKen Xue 		return ret;
720dbad75ddSKen Xue 	for (i = 0; i < npins; i++) {
721dbad75ddSKen Xue 		if (amd_pinconf_set(pctldev, pins[i], configs, num_configs))
722dbad75ddSKen Xue 			return -ENOTSUPP;
723dbad75ddSKen Xue 	}
724dbad75ddSKen Xue 	return 0;
725dbad75ddSKen Xue }
726dbad75ddSKen Xue 
727dbad75ddSKen Xue static const struct pinconf_ops amd_pinconf_ops = {
728dbad75ddSKen Xue 	.pin_config_get		= amd_pinconf_get,
729dbad75ddSKen Xue 	.pin_config_set		= amd_pinconf_set,
730dbad75ddSKen Xue 	.pin_config_group_get = amd_pinconf_group_get,
731dbad75ddSKen Xue 	.pin_config_group_set = amd_pinconf_group_set,
732dbad75ddSKen Xue };
733dbad75ddSKen Xue 
734dbad75ddSKen Xue static struct pinctrl_desc amd_pinctrl_desc = {
735dbad75ddSKen Xue 	.pins	= kerncz_pins,
736dbad75ddSKen Xue 	.npins = ARRAY_SIZE(kerncz_pins),
737dbad75ddSKen Xue 	.pctlops = &amd_pinctrl_ops,
738dbad75ddSKen Xue 	.confops = &amd_pinconf_ops,
739dbad75ddSKen Xue 	.owner = THIS_MODULE,
740dbad75ddSKen Xue };
741dbad75ddSKen Xue 
742dbad75ddSKen Xue static int amd_gpio_probe(struct platform_device *pdev)
743dbad75ddSKen Xue {
744dbad75ddSKen Xue 	int ret = 0;
74525a853d0SKen Xue 	int irq_base;
746dbad75ddSKen Xue 	struct resource *res;
747dbad75ddSKen Xue 	struct amd_gpio *gpio_dev;
748dbad75ddSKen Xue 
749dbad75ddSKen Xue 	gpio_dev = devm_kzalloc(&pdev->dev,
750dbad75ddSKen Xue 				sizeof(struct amd_gpio), GFP_KERNEL);
751dbad75ddSKen Xue 	if (!gpio_dev)
752dbad75ddSKen Xue 		return -ENOMEM;
753dbad75ddSKen Xue 
754229710feSJulia Cartwright 	raw_spin_lock_init(&gpio_dev->lock);
755dbad75ddSKen Xue 
756dbad75ddSKen Xue 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
757dbad75ddSKen Xue 	if (!res) {
758dbad75ddSKen Xue 		dev_err(&pdev->dev, "Failed to get gpio io resource.\n");
759dbad75ddSKen Xue 		return -EINVAL;
760dbad75ddSKen Xue 	}
761dbad75ddSKen Xue 
762dbad75ddSKen Xue 	gpio_dev->base = devm_ioremap_nocache(&pdev->dev, res->start,
763dbad75ddSKen Xue 						resource_size(res));
764424a6c60SWei Yongjun 	if (!gpio_dev->base)
765424a6c60SWei Yongjun 		return -ENOMEM;
766dbad75ddSKen Xue 
767dbad75ddSKen Xue 	irq_base = platform_get_irq(pdev, 0);
768dbad75ddSKen Xue 	if (irq_base < 0) {
769dbad75ddSKen Xue 		dev_err(&pdev->dev, "Failed to get gpio IRQ.\n");
770dbad75ddSKen Xue 		return -EINVAL;
771dbad75ddSKen Xue 	}
772dbad75ddSKen Xue 
773dbad75ddSKen Xue 	gpio_dev->pdev = pdev;
774dbad75ddSKen Xue 	gpio_dev->gc.direction_input	= amd_gpio_direction_input;
775dbad75ddSKen Xue 	gpio_dev->gc.direction_output	= amd_gpio_direction_output;
776dbad75ddSKen Xue 	gpio_dev->gc.get			= amd_gpio_get_value;
777dbad75ddSKen Xue 	gpio_dev->gc.set			= amd_gpio_set_value;
7782956b5d9SMika Westerberg 	gpio_dev->gc.set_config		= amd_gpio_set_config;
779dbad75ddSKen Xue 	gpio_dev->gc.dbg_show		= amd_gpio_dbg_show;
780dbad75ddSKen Xue 
7813bfd4430SShah, Nehal-bakulchandra 	gpio_dev->gc.base		= -1;
782dbad75ddSKen Xue 	gpio_dev->gc.label			= pdev->name;
783dbad75ddSKen Xue 	gpio_dev->gc.owner			= THIS_MODULE;
78458383c78SLinus Walleij 	gpio_dev->gc.parent			= &pdev->dev;
7853bfd4430SShah, Nehal-bakulchandra 	gpio_dev->gc.ngpio			= resource_size(res) / 4;
786dbad75ddSKen Xue #if defined(CONFIG_OF_GPIO)
787dbad75ddSKen Xue 	gpio_dev->gc.of_node			= pdev->dev.of_node;
788dbad75ddSKen Xue #endif
789dbad75ddSKen Xue 
7903bfd4430SShah, Nehal-bakulchandra 	gpio_dev->hwbank_num = gpio_dev->gc.ngpio / 64;
791dbad75ddSKen Xue 	gpio_dev->groups = kerncz_groups;
792dbad75ddSKen Xue 	gpio_dev->ngroups = ARRAY_SIZE(kerncz_groups);
793dbad75ddSKen Xue 
794dbad75ddSKen Xue 	amd_pinctrl_desc.name = dev_name(&pdev->dev);
795251e22abSLaxman Dewangan 	gpio_dev->pctrl = devm_pinctrl_register(&pdev->dev, &amd_pinctrl_desc,
796251e22abSLaxman Dewangan 						gpio_dev);
797323de9efSMasahiro Yamada 	if (IS_ERR(gpio_dev->pctrl)) {
798dbad75ddSKen Xue 		dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
799323de9efSMasahiro Yamada 		return PTR_ERR(gpio_dev->pctrl);
800dbad75ddSKen Xue 	}
801dbad75ddSKen Xue 
80204d36723SLinus Walleij 	ret = gpiochip_add_data(&gpio_dev->gc, gpio_dev);
803dbad75ddSKen Xue 	if (ret)
804251e22abSLaxman Dewangan 		return ret;
805dbad75ddSKen Xue 
806dbad75ddSKen Xue 	ret = gpiochip_add_pin_range(&gpio_dev->gc, dev_name(&pdev->dev),
8073bfd4430SShah, Nehal-bakulchandra 				0, 0, gpio_dev->gc.ngpio);
808dbad75ddSKen Xue 	if (ret) {
809dbad75ddSKen Xue 		dev_err(&pdev->dev, "Failed to add pin range\n");
810dbad75ddSKen Xue 		goto out2;
811dbad75ddSKen Xue 	}
812dbad75ddSKen Xue 
813dbad75ddSKen Xue 	ret = gpiochip_irqchip_add(&gpio_dev->gc,
814dbad75ddSKen Xue 				&amd_gpio_irqchip,
815dbad75ddSKen Xue 				0,
816dbad75ddSKen Xue 				handle_simple_irq,
817dbad75ddSKen Xue 				IRQ_TYPE_NONE);
818dbad75ddSKen Xue 	if (ret) {
819dbad75ddSKen Xue 		dev_err(&pdev->dev, "could not add irqchip\n");
820dbad75ddSKen Xue 		ret = -ENODEV;
821dbad75ddSKen Xue 		goto out2;
822dbad75ddSKen Xue 	}
823dbad75ddSKen Xue 
824dbad75ddSKen Xue 	gpiochip_set_chained_irqchip(&gpio_dev->gc,
825dbad75ddSKen Xue 				 &amd_gpio_irqchip,
826dbad75ddSKen Xue 				 irq_base,
827dbad75ddSKen Xue 				 amd_gpio_irq_handler);
828dbad75ddSKen Xue 	platform_set_drvdata(pdev, gpio_dev);
829dbad75ddSKen Xue 
830dbad75ddSKen Xue 	dev_dbg(&pdev->dev, "amd gpio driver loaded\n");
831dbad75ddSKen Xue 	return ret;
832dbad75ddSKen Xue 
833dbad75ddSKen Xue out2:
834dbad75ddSKen Xue 	gpiochip_remove(&gpio_dev->gc);
835dbad75ddSKen Xue 
836dbad75ddSKen Xue 	return ret;
837dbad75ddSKen Xue }
838dbad75ddSKen Xue 
839dbad75ddSKen Xue static int amd_gpio_remove(struct platform_device *pdev)
840dbad75ddSKen Xue {
841dbad75ddSKen Xue 	struct amd_gpio *gpio_dev;
842dbad75ddSKen Xue 
843dbad75ddSKen Xue 	gpio_dev = platform_get_drvdata(pdev);
844dbad75ddSKen Xue 
845dbad75ddSKen Xue 	gpiochip_remove(&gpio_dev->gc);
846dbad75ddSKen Xue 
847dbad75ddSKen Xue 	return 0;
848dbad75ddSKen Xue }
849dbad75ddSKen Xue 
850dbad75ddSKen Xue static const struct acpi_device_id amd_gpio_acpi_match[] = {
851dbad75ddSKen Xue 	{ "AMD0030", 0 },
85242a44402SWang Hongcheng 	{ "AMDI0030", 0},
853dbad75ddSKen Xue 	{ },
854dbad75ddSKen Xue };
855dbad75ddSKen Xue MODULE_DEVICE_TABLE(acpi, amd_gpio_acpi_match);
856dbad75ddSKen Xue 
857dbad75ddSKen Xue static struct platform_driver amd_gpio_driver = {
858dbad75ddSKen Xue 	.driver		= {
859dbad75ddSKen Xue 		.name	= "amd_gpio",
860dbad75ddSKen Xue 		.acpi_match_table = ACPI_PTR(amd_gpio_acpi_match),
861dbad75ddSKen Xue 	},
862dbad75ddSKen Xue 	.probe		= amd_gpio_probe,
863dbad75ddSKen Xue 	.remove		= amd_gpio_remove,
864dbad75ddSKen Xue };
865dbad75ddSKen Xue 
866dbad75ddSKen Xue module_platform_driver(amd_gpio_driver);
867dbad75ddSKen Xue 
868dbad75ddSKen Xue MODULE_LICENSE("GPL v2");
869dbad75ddSKen Xue MODULE_AUTHOR("Ken Xue <Ken.Xue@amd.com>, Jeff Wu <Jeff.Wu@amd.com>");
870dbad75ddSKen Xue MODULE_DESCRIPTION("AMD GPIO pinctrl driver");
871