xref: /openbmc/linux/drivers/nvme/host/nvme.h (revision c13cf14f)
1bc50ad75SChristoph Hellwig /* SPDX-License-Identifier: GPL-2.0 */
257dacad5SJay Sternberg /*
357dacad5SJay Sternberg  * Copyright (c) 2011-2014, Intel Corporation.
457dacad5SJay Sternberg  */
557dacad5SJay Sternberg 
657dacad5SJay Sternberg #ifndef _NVME_H
757dacad5SJay Sternberg #define _NVME_H
857dacad5SJay Sternberg 
957dacad5SJay Sternberg #include <linux/nvme.h>
10a6a5149bSChristoph Hellwig #include <linux/cdev.h>
1157dacad5SJay Sternberg #include <linux/pci.h>
1257dacad5SJay Sternberg #include <linux/kref.h>
1357dacad5SJay Sternberg #include <linux/blk-mq.h>
14a98e58e5SScott Bauer #include <linux/sed-opal.h>
15b9e03857SThomas Tai #include <linux/fault-inject.h>
16978628ecSJohannes Thumshirn #include <linux/rcupdate.h>
17c1ac9a4bSKeith Busch #include <linux/wait.h>
184d2ce688SJames Smart #include <linux/t10-pi.h>
1957dacad5SJay Sternberg 
2035fe0d12SHannes Reinecke #include <trace/events/block.h>
2135fe0d12SHannes Reinecke 
228ae4e447SMarc Olson extern unsigned int nvme_io_timeout;
2357dacad5SJay Sternberg #define NVME_IO_TIMEOUT	(nvme_io_timeout * HZ)
2457dacad5SJay Sternberg 
258ae4e447SMarc Olson extern unsigned int admin_timeout;
26dc96f938SChaitanya Kulkarni #define NVME_ADMIN_TIMEOUT	(admin_timeout * HZ)
2721d34711SChristoph Hellwig 
28038bd4cbSSagi Grimberg #define NVME_DEFAULT_KATO	5
29038bd4cbSSagi Grimberg 
3038e18002SIsrael Rukshin #ifdef CONFIG_ARCH_NO_SG_CHAIN
3138e18002SIsrael Rukshin #define  NVME_INLINE_SG_CNT  0
32ba7ca2aeSIsrael Rukshin #define  NVME_INLINE_METADATA_SG_CNT  0
3338e18002SIsrael Rukshin #else
3438e18002SIsrael Rukshin #define  NVME_INLINE_SG_CNT  2
35ba7ca2aeSIsrael Rukshin #define  NVME_INLINE_METADATA_SG_CNT  1
3638e18002SIsrael Rukshin #endif
3738e18002SIsrael Rukshin 
386c3c05b0SChaitanya Kulkarni /*
396c3c05b0SChaitanya Kulkarni  * Default to a 4K page size, with the intention to update this
406c3c05b0SChaitanya Kulkarni  * path in the future to accommodate architectures with differing
416c3c05b0SChaitanya Kulkarni  * kernel and IO page sizes.
426c3c05b0SChaitanya Kulkarni  */
436c3c05b0SChaitanya Kulkarni #define NVME_CTRL_PAGE_SHIFT	12
446c3c05b0SChaitanya Kulkarni #define NVME_CTRL_PAGE_SIZE	(1 << NVME_CTRL_PAGE_SHIFT)
456c3c05b0SChaitanya Kulkarni 
469a6327d2SSagi Grimberg extern struct workqueue_struct *nvme_wq;
47b227c59bSRoy Shterman extern struct workqueue_struct *nvme_reset_wq;
48b227c59bSRoy Shterman extern struct workqueue_struct *nvme_delete_wq;
499a6327d2SSagi Grimberg 
5057dacad5SJay Sternberg /*
51106198edSChristoph Hellwig  * List of workarounds for devices that required behavior not specified in
52106198edSChristoph Hellwig  * the standard.
5357dacad5SJay Sternberg  */
54106198edSChristoph Hellwig enum nvme_quirks {
55106198edSChristoph Hellwig 	/*
56106198edSChristoph Hellwig 	 * Prefers I/O aligned to a stripe size specified in a vendor
57106198edSChristoph Hellwig 	 * specific Identify field.
58106198edSChristoph Hellwig 	 */
59106198edSChristoph Hellwig 	NVME_QUIRK_STRIPE_SIZE			= (1 << 0),
60540c801cSKeith Busch 
61540c801cSKeith Busch 	/*
62540c801cSKeith Busch 	 * The controller doesn't handle Identify value others than 0 or 1
63540c801cSKeith Busch 	 * correctly.
64540c801cSKeith Busch 	 */
65540c801cSKeith Busch 	NVME_QUIRK_IDENTIFY_CNS			= (1 << 1),
6608095e70SKeith Busch 
6708095e70SKeith Busch 	/*
68e850fd16SChristoph Hellwig 	 * The controller deterministically returns O's on reads to
69e850fd16SChristoph Hellwig 	 * logical blocks that deallocate was called on.
7008095e70SKeith Busch 	 */
71e850fd16SChristoph Hellwig 	NVME_QUIRK_DEALLOCATE_ZEROES		= (1 << 2),
7254adc010SGuilherme G. Piccoli 
7354adc010SGuilherme G. Piccoli 	/*
7454adc010SGuilherme G. Piccoli 	 * The controller needs a delay before starts checking the device
7554adc010SGuilherme G. Piccoli 	 * readiness, which is done by reading the NVME_CSTS_RDY bit.
7654adc010SGuilherme G. Piccoli 	 */
7754adc010SGuilherme G. Piccoli 	NVME_QUIRK_DELAY_BEFORE_CHK_RDY		= (1 << 3),
78c5552fdeSAndy Lutomirski 
79c5552fdeSAndy Lutomirski 	/*
80c5552fdeSAndy Lutomirski 	 * APST should not be used.
81c5552fdeSAndy Lutomirski 	 */
82c5552fdeSAndy Lutomirski 	NVME_QUIRK_NO_APST			= (1 << 4),
83ff5350a8SAndy Lutomirski 
84ff5350a8SAndy Lutomirski 	/*
85ff5350a8SAndy Lutomirski 	 * The deepest sleep state should not be used.
86ff5350a8SAndy Lutomirski 	 */
87ff5350a8SAndy Lutomirski 	NVME_QUIRK_NO_DEEPEST_PS		= (1 << 5),
88608cc4b1SChristoph Hellwig 
89608cc4b1SChristoph Hellwig 	/*
909abd68efSJens Axboe 	 * Set MEDIUM priority on SQ creation
919abd68efSJens Axboe 	 */
929abd68efSJens Axboe 	NVME_QUIRK_MEDIUM_PRIO_SQ		= (1 << 7),
936299358dSJames Dingwall 
946299358dSJames Dingwall 	/*
956299358dSJames Dingwall 	 * Ignore device provided subnqn.
966299358dSJames Dingwall 	 */
976299358dSJames Dingwall 	NVME_QUIRK_IGNORE_DEV_SUBNQN		= (1 << 8),
987b210e4eSChristoph Hellwig 
997b210e4eSChristoph Hellwig 	/*
1007b210e4eSChristoph Hellwig 	 * Broken Write Zeroes.
1017b210e4eSChristoph Hellwig 	 */
1027b210e4eSChristoph Hellwig 	NVME_QUIRK_DISABLE_WRITE_ZEROES		= (1 << 9),
103cb32de1bSMario Limonciello 
104cb32de1bSMario Limonciello 	/*
105cb32de1bSMario Limonciello 	 * Force simple suspend/resume path.
106cb32de1bSMario Limonciello 	 */
107cb32de1bSMario Limonciello 	NVME_QUIRK_SIMPLE_SUSPEND		= (1 << 10),
1087ad67ca5SLinus Torvalds 
1097ad67ca5SLinus Torvalds 	/*
11066341331SBenjamin Herrenschmidt 	 * Use only one interrupt vector for all queues
11166341331SBenjamin Herrenschmidt 	 */
1127ad67ca5SLinus Torvalds 	NVME_QUIRK_SINGLE_VECTOR		= (1 << 11),
11366341331SBenjamin Herrenschmidt 
11466341331SBenjamin Herrenschmidt 	/*
11566341331SBenjamin Herrenschmidt 	 * Use non-standard 128 bytes SQEs.
11666341331SBenjamin Herrenschmidt 	 */
1177ad67ca5SLinus Torvalds 	NVME_QUIRK_128_BYTES_SQES		= (1 << 12),
118d38e9f04SBenjamin Herrenschmidt 
119d38e9f04SBenjamin Herrenschmidt 	/*
120d38e9f04SBenjamin Herrenschmidt 	 * Prevent tag overlap between queues
121d38e9f04SBenjamin Herrenschmidt 	 */
1227ad67ca5SLinus Torvalds 	NVME_QUIRK_SHARED_TAGS                  = (1 << 13),
1236c6aa2f2SAkinobu Mita 
1246c6aa2f2SAkinobu Mita 	/*
1256c6aa2f2SAkinobu Mita 	 * Don't change the value of the temperature threshold feature
1266c6aa2f2SAkinobu Mita 	 */
1276c6aa2f2SAkinobu Mita 	NVME_QUIRK_NO_TEMP_THRESH_CHANGE	= (1 << 14),
1285bedd3afSChristoph Hellwig 
1295bedd3afSChristoph Hellwig 	/*
1305bedd3afSChristoph Hellwig 	 * The controller doesn't handle the Identify Namespace
1315bedd3afSChristoph Hellwig 	 * Identification Descriptor list subcommand despite claiming
1325bedd3afSChristoph Hellwig 	 * NVMe 1.3 compliance.
1335bedd3afSChristoph Hellwig 	 */
1345bedd3afSChristoph Hellwig 	NVME_QUIRK_NO_NS_DESC_LIST		= (1 << 15),
1354bdf2603SFilippo Sironi 
1364bdf2603SFilippo Sironi 	/*
1374bdf2603SFilippo Sironi 	 * The controller does not properly handle DMA addresses over
1384bdf2603SFilippo Sironi 	 * 48 bits.
1394bdf2603SFilippo Sironi 	 */
1404bdf2603SFilippo Sironi 	NVME_QUIRK_DMA_ADDRESS_BITS_48		= (1 << 16),
141a2941f6aSKeith Busch 
142a2941f6aSKeith Busch 	/*
143b7df575fSXiang wangx 	 * The controller requires the command_id value be limited, so skip
144a2941f6aSKeith Busch 	 * encoding the generation sequence number.
145a2941f6aSKeith Busch 	 */
146a2941f6aSKeith Busch 	NVME_QUIRK_SKIP_CID_GEN			= (1 << 17),
14700ff400eSChristoph Hellwig 
14800ff400eSChristoph Hellwig 	/*
14900ff400eSChristoph Hellwig 	 * Reports garbage in the namespace identifiers (eui64, nguid, uuid).
15000ff400eSChristoph Hellwig 	 */
15100ff400eSChristoph Hellwig 	NVME_QUIRK_BOGUS_NID			= (1 << 18),
152106198edSChristoph Hellwig };
153106198edSChristoph Hellwig 
154d49187e9SChristoph Hellwig /*
155d49187e9SChristoph Hellwig  * Common request structure for NVMe passthrough.  All drivers must have
156d49187e9SChristoph Hellwig  * this structure as the first member of their request-private data.
157d49187e9SChristoph Hellwig  */
158d49187e9SChristoph Hellwig struct nvme_request {
159d49187e9SChristoph Hellwig 	struct nvme_command	*cmd;
160d49187e9SChristoph Hellwig 	union nvme_result	result;
161e7006de6SSagi Grimberg 	u8			genctr;
16244e44b29SChristoph Hellwig 	u8			retries;
16327fa9bc5SChristoph Hellwig 	u8			flags;
16427fa9bc5SChristoph Hellwig 	u16			status;
16559e29ce6SSagi Grimberg 	struct nvme_ctrl	*ctrl;
16627fa9bc5SChristoph Hellwig };
16727fa9bc5SChristoph Hellwig 
16832acab31SChristoph Hellwig /*
16932acab31SChristoph Hellwig  * Mark a bio as coming in through the mpath node.
17032acab31SChristoph Hellwig  */
17132acab31SChristoph Hellwig #define REQ_NVME_MPATH		REQ_DRV
17232acab31SChristoph Hellwig 
17327fa9bc5SChristoph Hellwig enum {
17427fa9bc5SChristoph Hellwig 	NVME_REQ_CANCELLED		= (1 << 0),
175bb06ec31SJames Smart 	NVME_REQ_USERCMD		= (1 << 1),
176d49187e9SChristoph Hellwig };
177d49187e9SChristoph Hellwig 
178d49187e9SChristoph Hellwig static inline struct nvme_request *nvme_req(struct request *req)
179d49187e9SChristoph Hellwig {
180d49187e9SChristoph Hellwig 	return blk_mq_rq_to_pdu(req);
181d49187e9SChristoph Hellwig }
182d49187e9SChristoph Hellwig 
1835d87eb94SKeith Busch static inline u16 nvme_req_qid(struct request *req)
1845d87eb94SKeith Busch {
185643c476dSKeith Busch 	if (!req->q->queuedata)
1865d87eb94SKeith Busch 		return 0;
18784115d6dSBaolin Wang 
18884115d6dSBaolin Wang 	return req->mq_hctx->queue_num + 1;
1895d87eb94SKeith Busch }
1905d87eb94SKeith Busch 
19154adc010SGuilherme G. Piccoli /* The below value is the specific amount of delay needed before checking
19254adc010SGuilherme G. Piccoli  * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the
19354adc010SGuilherme G. Piccoli  * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was
19454adc010SGuilherme G. Piccoli  * found empirically.
19554adc010SGuilherme G. Piccoli  */
1968c97eeccSJeff Lien #define NVME_QUIRK_DELAY_AMOUNT		2300
19754adc010SGuilherme G. Piccoli 
1984212f4e9SSagi Grimberg /*
1994212f4e9SSagi Grimberg  * enum nvme_ctrl_state: Controller state
2004212f4e9SSagi Grimberg  *
2014212f4e9SSagi Grimberg  * @NVME_CTRL_NEW:		New controller just allocated, initial state
2024212f4e9SSagi Grimberg  * @NVME_CTRL_LIVE:		Controller is connected and I/O capable
2034212f4e9SSagi Grimberg  * @NVME_CTRL_RESETTING:	Controller is resetting (or scheduled reset)
2044212f4e9SSagi Grimberg  * @NVME_CTRL_CONNECTING:	Controller is disconnected, now connecting the
2054212f4e9SSagi Grimberg  *				transport
2064212f4e9SSagi Grimberg  * @NVME_CTRL_DELETING:		Controller is deleting (or scheduled deletion)
207ecca390eSSagi Grimberg  * @NVME_CTRL_DELETING_NOIO:	Controller is deleting and I/O is not
208ecca390eSSagi Grimberg  *				disabled/failed immediately. This state comes
209ecca390eSSagi Grimberg  * 				after all async event processing took place and
210ecca390eSSagi Grimberg  * 				before ns removal and the controller deletion
211ecca390eSSagi Grimberg  * 				progress
2124212f4e9SSagi Grimberg  * @NVME_CTRL_DEAD:		Controller is non-present/unresponsive during
2134212f4e9SSagi Grimberg  *				shutdown or removal. In this case we forcibly
2144212f4e9SSagi Grimberg  *				kill all inflight I/O as they have no chance to
2154212f4e9SSagi Grimberg  *				complete
2164212f4e9SSagi Grimberg  */
217bb8d261eSChristoph Hellwig enum nvme_ctrl_state {
218bb8d261eSChristoph Hellwig 	NVME_CTRL_NEW,
219bb8d261eSChristoph Hellwig 	NVME_CTRL_LIVE,
220bb8d261eSChristoph Hellwig 	NVME_CTRL_RESETTING,
221ad6a0a52SMax Gurtovoy 	NVME_CTRL_CONNECTING,
222bb8d261eSChristoph Hellwig 	NVME_CTRL_DELETING,
223ecca390eSSagi Grimberg 	NVME_CTRL_DELETING_NOIO,
2240ff9d4e1SKeith Busch 	NVME_CTRL_DEAD,
225bb8d261eSChristoph Hellwig };
226bb8d261eSChristoph Hellwig 
227a3646451SAkinobu Mita struct nvme_fault_inject {
228a3646451SAkinobu Mita #ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
229a3646451SAkinobu Mita 	struct fault_attr attr;
230a3646451SAkinobu Mita 	struct dentry *parent;
231a3646451SAkinobu Mita 	bool dont_retry;	/* DNR, do not retry */
232a3646451SAkinobu Mita 	u16 status;		/* status code */
233a3646451SAkinobu Mita #endif
234a3646451SAkinobu Mita };
235a3646451SAkinobu Mita 
2361c63dc66SChristoph Hellwig struct nvme_ctrl {
2376e3ca03eSSagi Grimberg 	bool comp_seen;
238bb8d261eSChristoph Hellwig 	enum nvme_ctrl_state state;
239bd4da3abSAndy Lutomirski 	bool identified;
240bb8d261eSChristoph Hellwig 	spinlock_t lock;
241e7ad43c3SKeith Busch 	struct mutex scan_lock;
2421c63dc66SChristoph Hellwig 	const struct nvme_ctrl_ops *ops;
24357dacad5SJay Sternberg 	struct request_queue *admin_q;
24407bfcd09SChristoph Hellwig 	struct request_queue *connect_q;
245e7832cb4SSagi Grimberg 	struct request_queue *fabrics_q;
24657dacad5SJay Sternberg 	struct device *dev;
24757dacad5SJay Sternberg 	int instance;
248103e515eSHannes Reinecke 	int numa_node;
2495bae7f73SChristoph Hellwig 	struct blk_mq_tag_set *tagset;
25034b6c231SSagi Grimberg 	struct blk_mq_tag_set *admin_tagset;
2515bae7f73SChristoph Hellwig 	struct list_head namespaces;
252765cc031SJianchao Wang 	struct rw_semaphore namespaces_rwsem;
253d22524a4SChristoph Hellwig 	struct device ctrl_device;
2545bae7f73SChristoph Hellwig 	struct device *device;	/* char device */
255ed7770f6SHannes Reinecke #ifdef CONFIG_NVME_HWMON
256ed7770f6SHannes Reinecke 	struct device *hwmon_device;
257ed7770f6SHannes Reinecke #endif
258a6a5149bSChristoph Hellwig 	struct cdev cdev;
259d86c4d8eSChristoph Hellwig 	struct work_struct reset_work;
260c5017e85SChristoph Hellwig 	struct work_struct delete_work;
261c1ac9a4bSKeith Busch 	wait_queue_head_t state_wq;
2621c63dc66SChristoph Hellwig 
263ab9e00ccSChristoph Hellwig 	struct nvme_subsystem *subsys;
264ab9e00ccSChristoph Hellwig 	struct list_head subsys_entry;
265ab9e00ccSChristoph Hellwig 
2664f1244c8SChristoph Hellwig 	struct opal_dev *opal_dev;
267a98e58e5SScott Bauer 
26857dacad5SJay Sternberg 	char name[12];
26976e3914aSChristoph Hellwig 	u16 cntlid;
2705fd4ce1bSChristoph Hellwig 
2715fd4ce1bSChristoph Hellwig 	u32 ctrl_config;
272b6dccf7fSArnav Dawn 	u16 mtfa;
273d858e5f0SSagi Grimberg 	u32 queue_count;
2745fd4ce1bSChristoph Hellwig 
27520d0dfe6SSagi Grimberg 	u64 cap;
27657dacad5SJay Sternberg 	u32 max_hw_sectors;
277943e942eSJens Axboe 	u32 max_segments;
27895093350SMax Gurtovoy 	u32 max_integrity_segments;
2795befc7c2SKeith Busch 	u32 max_discard_sectors;
2805befc7c2SKeith Busch 	u32 max_discard_segments;
2815befc7c2SKeith Busch 	u32 max_zeroes_sectors;
282240e6ee2SKeith Busch #ifdef CONFIG_BLK_DEV_ZONED
283240e6ee2SKeith Busch 	u32 max_zone_append;
284240e6ee2SKeith Busch #endif
28549cd84b6SKeith Busch 	u16 crdt[3];
28657dacad5SJay Sternberg 	u16 oncs;
2871a86924eSTom Yan 	u32 dmrsl;
2888a9ae523SScott Bauer 	u16 oacs;
289f968688fSKeith Busch 	u16 sqsize;
2900d0b660fSChristoph Hellwig 	u32 max_namespaces;
2916bf25d16SChristoph Hellwig 	atomic_t abort_limit;
29257dacad5SJay Sternberg 	u8 vwc;
293f3ca80fcSChristoph Hellwig 	u32 vs;
29407bfcd09SChristoph Hellwig 	u32 sgls;
295038bd4cbSSagi Grimberg 	u16 kas;
296c5552fdeSAndy Lutomirski 	u8 npss;
297c5552fdeSAndy Lutomirski 	u8 apsta;
298400b6a7bSGuenter Roeck 	u16 wctemp;
299400b6a7bSGuenter Roeck 	u16 cctemp;
300c0561f82SHannes Reinecke 	u32 oaes;
301e3d7874dSKeith Busch 	u32 aen_result;
3023e53ba38SSagi Grimberg 	u32 ctratt;
30307fbd32aSMartin K. Petersen 	unsigned int shutdown_timeout;
304038bd4cbSSagi Grimberg 	unsigned int kato;
305f3ca80fcSChristoph Hellwig 	bool subsystem;
306106198edSChristoph Hellwig 	unsigned long quirks;
307c5552fdeSAndy Lutomirski 	struct nvme_id_power_state psd[32];
30884fef62dSKeith Busch 	struct nvme_effects_log *effects;
3091cf7a12eSChaitanya Kulkarni 	struct xarray cels;
3105955be21SChristoph Hellwig 	struct work_struct scan_work;
311f866fc42SChristoph Hellwig 	struct work_struct async_event_work;
312038bd4cbSSagi Grimberg 	struct delayed_work ka_work;
3138c4dfea9SVictor Gladkov 	struct delayed_work failfast_work;
3140a34e466SRoland Dreier 	struct nvme_command ka_cmd;
315b6dccf7fSArnav Dawn 	struct work_struct fw_act_work;
31630d90964SChristoph Hellwig 	unsigned long events;
31707bfcd09SChristoph Hellwig 
3180d0b660fSChristoph Hellwig #ifdef CONFIG_NVME_MULTIPATH
3190d0b660fSChristoph Hellwig 	/* asymmetric namespace access: */
3200d0b660fSChristoph Hellwig 	u8 anacap;
3210d0b660fSChristoph Hellwig 	u8 anatt;
3220d0b660fSChristoph Hellwig 	u32 anagrpmax;
3230d0b660fSChristoph Hellwig 	u32 nanagrpid;
3240d0b660fSChristoph Hellwig 	struct mutex ana_lock;
3250d0b660fSChristoph Hellwig 	struct nvme_ana_rsp_hdr *ana_log_buf;
3260d0b660fSChristoph Hellwig 	size_t ana_log_size;
3270d0b660fSChristoph Hellwig 	struct timer_list anatt_timer;
3280d0b660fSChristoph Hellwig 	struct work_struct ana_work;
3290d0b660fSChristoph Hellwig #endif
3300d0b660fSChristoph Hellwig 
331f50fff73SHannes Reinecke #ifdef CONFIG_NVME_AUTH
332f50fff73SHannes Reinecke 	struct work_struct dhchap_auth_work;
333f50fff73SHannes Reinecke 	struct list_head dhchap_auth_list;
334f50fff73SHannes Reinecke 	struct mutex dhchap_auth_mutex;
335f50fff73SHannes Reinecke 	struct nvme_dhchap_key *host_key;
336f50fff73SHannes Reinecke 	struct nvme_dhchap_key *ctrl_key;
337f50fff73SHannes Reinecke 	u16 transaction;
338f50fff73SHannes Reinecke #endif
339f50fff73SHannes Reinecke 
340c5552fdeSAndy Lutomirski 	/* Power saving configuration */
341c5552fdeSAndy Lutomirski 	u64 ps_max_latency_us;
34276a5af84SKai-Heng Feng 	bool apst_enabled;
343c5552fdeSAndy Lutomirski 
344044a9df1SChristoph Hellwig 	/* PCIe only: */
345fe6d53c9SChristoph Hellwig 	u32 hmpre;
346fe6d53c9SChristoph Hellwig 	u32 hmmin;
347044a9df1SChristoph Hellwig 	u32 hmminds;
348044a9df1SChristoph Hellwig 	u16 hmmaxd;
349fe6d53c9SChristoph Hellwig 
35007bfcd09SChristoph Hellwig 	/* Fabrics only */
35107bfcd09SChristoph Hellwig 	u32 ioccsz;
35207bfcd09SChristoph Hellwig 	u32 iorcsz;
35307bfcd09SChristoph Hellwig 	u16 icdoff;
35407bfcd09SChristoph Hellwig 	u16 maxcmd;
355fdf9dfa8SSagi Grimberg 	int nr_reconnects;
3568c4dfea9SVictor Gladkov 	unsigned long flags;
3578c4dfea9SVictor Gladkov #define NVME_CTRL_FAILFAST_EXPIRED	0
3589e6a6b12SMing Lei #define NVME_CTRL_ADMIN_Q_STOPPED	1
35907bfcd09SChristoph Hellwig 	struct nvmf_ctrl_options *opts;
360cb5b7262SJens Axboe 
361cb5b7262SJens Axboe 	struct page *discard_page;
362cb5b7262SJens Axboe 	unsigned long discard_page_busy;
363f79d5fdaSAkinobu Mita 
364f79d5fdaSAkinobu Mita 	struct nvme_fault_inject fault_inject;
36586c2457aSMartin Belanger 
36686c2457aSMartin Belanger 	enum nvme_ctrl_type cntrltype;
36786c2457aSMartin Belanger 	enum nvme_dctype dctype;
36857dacad5SJay Sternberg };
36957dacad5SJay Sternberg 
37075c10e73SHannes Reinecke enum nvme_iopolicy {
37175c10e73SHannes Reinecke 	NVME_IOPOLICY_NUMA,
37275c10e73SHannes Reinecke 	NVME_IOPOLICY_RR,
37375c10e73SHannes Reinecke };
37475c10e73SHannes Reinecke 
375ab9e00ccSChristoph Hellwig struct nvme_subsystem {
376ab9e00ccSChristoph Hellwig 	int			instance;
377ab9e00ccSChristoph Hellwig 	struct device		dev;
378ab9e00ccSChristoph Hellwig 	/*
379ab9e00ccSChristoph Hellwig 	 * Because we unregister the device on the last put we need
380ab9e00ccSChristoph Hellwig 	 * a separate refcount.
381ab9e00ccSChristoph Hellwig 	 */
382ab9e00ccSChristoph Hellwig 	struct kref		ref;
383ab9e00ccSChristoph Hellwig 	struct list_head	entry;
384ab9e00ccSChristoph Hellwig 	struct mutex		lock;
385ab9e00ccSChristoph Hellwig 	struct list_head	ctrls;
386ed754e5dSChristoph Hellwig 	struct list_head	nsheads;
387ab9e00ccSChristoph Hellwig 	char			subnqn[NVMF_NQN_SIZE];
388ab9e00ccSChristoph Hellwig 	char			serial[20];
389ab9e00ccSChristoph Hellwig 	char			model[40];
390ab9e00ccSChristoph Hellwig 	char			firmware_rev[8];
391ab9e00ccSChristoph Hellwig 	u8			cmic;
392954ae166SHannes Reinecke 	enum nvme_subsys_type	subtype;
393ab9e00ccSChristoph Hellwig 	u16			vendor_id;
39481adb863SBart Van Assche 	u16			awupf;	/* 0's based awupf value. */
395ed754e5dSChristoph Hellwig 	struct ida		ns_ida;
39675c10e73SHannes Reinecke #ifdef CONFIG_NVME_MULTIPATH
39775c10e73SHannes Reinecke 	enum nvme_iopolicy	iopolicy;
39875c10e73SHannes Reinecke #endif
399ab9e00ccSChristoph Hellwig };
400ab9e00ccSChristoph Hellwig 
401002fab04SChristoph Hellwig /*
402002fab04SChristoph Hellwig  * Container structure for uniqueue namespace identifiers.
403002fab04SChristoph Hellwig  */
404002fab04SChristoph Hellwig struct nvme_ns_ids {
405002fab04SChristoph Hellwig 	u8	eui64[8];
406002fab04SChristoph Hellwig 	u8	nguid[16];
407002fab04SChristoph Hellwig 	uuid_t	uuid;
40871010c30SNiklas Cassel 	u8	csi;
409002fab04SChristoph Hellwig };
410002fab04SChristoph Hellwig 
411ed754e5dSChristoph Hellwig /*
412ed754e5dSChristoph Hellwig  * Anchor structure for namespaces.  There is one for each namespace in a
413ed754e5dSChristoph Hellwig  * NVMe subsystem that any of our controllers can see, and the namespace
414ed754e5dSChristoph Hellwig  * structure for each controller is chained of it.  For private namespaces
415ed754e5dSChristoph Hellwig  * there is a 1:1 relation to our namespace structures, that is ->list
416ed754e5dSChristoph Hellwig  * only ever has a single entry for private namespaces.
417ed754e5dSChristoph Hellwig  */
418ed754e5dSChristoph Hellwig struct nvme_ns_head {
419ed754e5dSChristoph Hellwig 	struct list_head	list;
420ed754e5dSChristoph Hellwig 	struct srcu_struct      srcu;
421ed754e5dSChristoph Hellwig 	struct nvme_subsystem	*subsys;
422ed754e5dSChristoph Hellwig 	unsigned		ns_id;
423ed754e5dSChristoph Hellwig 	struct nvme_ns_ids	ids;
424ed754e5dSChristoph Hellwig 	struct list_head	entry;
425ed754e5dSChristoph Hellwig 	struct kref		ref;
4260c284db7SKeith Busch 	bool			shared;
427ed754e5dSChristoph Hellwig 	int			instance;
428be93e87eSKeith Busch 	struct nvme_effects_log *effects;
4292637baedSMinwoo Im 
4302637baedSMinwoo Im 	struct cdev		cdev;
4312637baedSMinwoo Im 	struct device		cdev_device;
4322637baedSMinwoo Im 
433f3334447SChristoph Hellwig 	struct gendisk		*disk;
43430897388SMinwoo Im #ifdef CONFIG_NVME_MULTIPATH
435f3334447SChristoph Hellwig 	struct bio_list		requeue_list;
436f3334447SChristoph Hellwig 	spinlock_t		requeue_lock;
437f3334447SChristoph Hellwig 	struct work_struct	requeue_work;
438f3334447SChristoph Hellwig 	struct mutex		lock;
439d8a22f85SAnton Eidelman 	unsigned long		flags;
440d8a22f85SAnton Eidelman #define NVME_NSHEAD_DISK_LIVE	0
441f3334447SChristoph Hellwig 	struct nvme_ns __rcu	*current_path[];
442f3334447SChristoph Hellwig #endif
443ed754e5dSChristoph Hellwig };
444ed754e5dSChristoph Hellwig 
44530897388SMinwoo Im static inline bool nvme_ns_head_multipath(struct nvme_ns_head *head)
44630897388SMinwoo Im {
44730897388SMinwoo Im 	return IS_ENABLED(CONFIG_NVME_MULTIPATH) && head->disk;
44830897388SMinwoo Im }
44930897388SMinwoo Im 
450ffc89b1dSMax Gurtovoy enum nvme_ns_features {
451ffc89b1dSMax Gurtovoy 	NVME_NS_EXT_LBAS = 1 << 0, /* support extended LBA format */
452b29f8485SMax Gurtovoy 	NVME_NS_METADATA_SUPPORTED = 1 << 1, /* support getting generated md */
453ffc89b1dSMax Gurtovoy };
454ffc89b1dSMax Gurtovoy 
45557dacad5SJay Sternberg struct nvme_ns {
45657dacad5SJay Sternberg 	struct list_head list;
45757dacad5SJay Sternberg 
4581c63dc66SChristoph Hellwig 	struct nvme_ctrl *ctrl;
45957dacad5SJay Sternberg 	struct request_queue *queue;
46057dacad5SJay Sternberg 	struct gendisk *disk;
4610d0b660fSChristoph Hellwig #ifdef CONFIG_NVME_MULTIPATH
4620d0b660fSChristoph Hellwig 	enum nvme_ana_state ana_state;
4630d0b660fSChristoph Hellwig 	u32 ana_grpid;
4640d0b660fSChristoph Hellwig #endif
465ed754e5dSChristoph Hellwig 	struct list_head siblings;
46657dacad5SJay Sternberg 	struct kref kref;
467ed754e5dSChristoph Hellwig 	struct nvme_ns_head *head;
46857dacad5SJay Sternberg 
46957dacad5SJay Sternberg 	int lba_shift;
47057dacad5SJay Sternberg 	u16 ms;
4714020aad8SKeith Busch 	u16 pi_size;
472f5d11840SJens Axboe 	u16 sgs;
473f5d11840SJens Axboe 	u32 sws;
47457dacad5SJay Sternberg 	u8 pi_type;
4754020aad8SKeith Busch 	u8 guard_type;
476240e6ee2SKeith Busch #ifdef CONFIG_BLK_DEV_ZONED
477240e6ee2SKeith Busch 	u64 zsze;
478240e6ee2SKeith Busch #endif
479ffc89b1dSMax Gurtovoy 	unsigned long features;
480646017a6SKeith Busch 	unsigned long flags;
481646017a6SKeith Busch #define NVME_NS_REMOVING	0
48269d9a99cSKeith Busch #define NVME_NS_DEAD     	1
4830d0b660fSChristoph Hellwig #define NVME_NS_ANA_PENDING	2
4842f4c9ba2SJavier González #define NVME_NS_FORCE_RO	3
485e7d65803SHannes Reinecke #define NVME_NS_READY		4
4869e6a6b12SMing Lei #define NVME_NS_STOPPED		5
487b9e03857SThomas Tai 
4882637baedSMinwoo Im 	struct cdev		cdev;
4892637baedSMinwoo Im 	struct device		cdev_device;
4902637baedSMinwoo Im 
491b9e03857SThomas Tai 	struct nvme_fault_inject fault_inject;
492b9e03857SThomas Tai 
49357dacad5SJay Sternberg };
49457dacad5SJay Sternberg 
4954d2ce688SJames Smart /* NVMe ns supports metadata actions by the controller (generate/strip) */
4964d2ce688SJames Smart static inline bool nvme_ns_has_pi(struct nvme_ns *ns)
4974d2ce688SJames Smart {
4984020aad8SKeith Busch 	return ns->pi_type && ns->ms == ns->pi_size;
4994d2ce688SJames Smart }
5004d2ce688SJames Smart 
5011c63dc66SChristoph Hellwig struct nvme_ctrl_ops {
5021a353d85SMing Lin 	const char *name;
503e439bb12SSagi Grimberg 	struct module *module;
504d3d5b87dSChristoph Hellwig 	unsigned int flags;
505d3d5b87dSChristoph Hellwig #define NVME_F_FABRICS			(1 << 0)
506c81bfba9SChristoph Hellwig #define NVME_F_METADATA_SUPPORTED	(1 << 1)
507e0596ab2SLogan Gunthorpe #define NVME_F_PCI_P2PDMA		(1 << 2)
5081c63dc66SChristoph Hellwig 	int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
5095fd4ce1bSChristoph Hellwig 	int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
5107fd8930fSChristoph Hellwig 	int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
5111673f1f0SChristoph Hellwig 	void (*free_ctrl)(struct nvme_ctrl *ctrl);
512ad22c355SKeith Busch 	void (*submit_async_event)(struct nvme_ctrl *ctrl);
513c5017e85SChristoph Hellwig 	void (*delete_ctrl)(struct nvme_ctrl *ctrl);
514f7f70f4aSRuozhu Li 	void (*stop_ctrl)(struct nvme_ctrl *ctrl);
5151a353d85SMing Lin 	int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size);
5162f0dad17SKeith Busch 	void (*print_device_info)(struct nvme_ctrl *ctrl);
51757dacad5SJay Sternberg };
51857dacad5SJay Sternberg 
519e7006de6SSagi Grimberg /*
520e7006de6SSagi Grimberg  * nvme command_id is constructed as such:
521e7006de6SSagi Grimberg  * | xxxx | xxxxxxxxxxxx |
522e7006de6SSagi Grimberg  *   gen    request tag
523e7006de6SSagi Grimberg  */
524e7006de6SSagi Grimberg #define nvme_genctr_mask(gen)			(gen & 0xf)
525e7006de6SSagi Grimberg #define nvme_cid_install_genctr(gen)		(nvme_genctr_mask(gen) << 12)
526e7006de6SSagi Grimberg #define nvme_genctr_from_cid(cid)		((cid & 0xf000) >> 12)
527e7006de6SSagi Grimberg #define nvme_tag_from_cid(cid)			(cid & 0xfff)
528e7006de6SSagi Grimberg 
529e7006de6SSagi Grimberg static inline u16 nvme_cid(struct request *rq)
530e7006de6SSagi Grimberg {
531e7006de6SSagi Grimberg 	return nvme_cid_install_genctr(nvme_req(rq)->genctr) | rq->tag;
532e7006de6SSagi Grimberg }
533e7006de6SSagi Grimberg 
534e7006de6SSagi Grimberg static inline struct request *nvme_find_rq(struct blk_mq_tags *tags,
535e7006de6SSagi Grimberg 		u16 command_id)
536e7006de6SSagi Grimberg {
537e7006de6SSagi Grimberg 	u8 genctr = nvme_genctr_from_cid(command_id);
538e7006de6SSagi Grimberg 	u16 tag = nvme_tag_from_cid(command_id);
539e7006de6SSagi Grimberg 	struct request *rq;
540e7006de6SSagi Grimberg 
541e7006de6SSagi Grimberg 	rq = blk_mq_tag_to_rq(tags, tag);
542e7006de6SSagi Grimberg 	if (unlikely(!rq)) {
543e7006de6SSagi Grimberg 		pr_err("could not locate request for tag %#x\n",
544e7006de6SSagi Grimberg 			tag);
545e7006de6SSagi Grimberg 		return NULL;
546e7006de6SSagi Grimberg 	}
547e7006de6SSagi Grimberg 	if (unlikely(nvme_genctr_mask(nvme_req(rq)->genctr) != genctr)) {
548e7006de6SSagi Grimberg 		dev_err(nvme_req(rq)->ctrl->device,
549e7006de6SSagi Grimberg 			"request %#x genctr mismatch (got %#x expected %#x)\n",
550e7006de6SSagi Grimberg 			tag, genctr, nvme_genctr_mask(nvme_req(rq)->genctr));
551e7006de6SSagi Grimberg 		return NULL;
552e7006de6SSagi Grimberg 	}
553e7006de6SSagi Grimberg 	return rq;
554e7006de6SSagi Grimberg }
555e7006de6SSagi Grimberg 
556e7006de6SSagi Grimberg static inline struct request *nvme_cid_to_rq(struct blk_mq_tags *tags,
557e7006de6SSagi Grimberg                 u16 command_id)
558e7006de6SSagi Grimberg {
559e7006de6SSagi Grimberg 	return blk_mq_tag_to_rq(tags, nvme_tag_from_cid(command_id));
560e7006de6SSagi Grimberg }
561e7006de6SSagi Grimberg 
5622f0dad17SKeith Busch /*
5632f0dad17SKeith Busch  * Return the length of the string without the space padding
5642f0dad17SKeith Busch  */
5652f0dad17SKeith Busch static inline int nvme_strlen(char *s, int len)
5662f0dad17SKeith Busch {
5672f0dad17SKeith Busch 	while (s[len - 1] == ' ')
5682f0dad17SKeith Busch 		len--;
5692f0dad17SKeith Busch 	return len;
5702f0dad17SKeith Busch }
5712f0dad17SKeith Busch 
5722f0dad17SKeith Busch static inline void nvme_print_device_info(struct nvme_ctrl *ctrl)
5732f0dad17SKeith Busch {
5742f0dad17SKeith Busch 	struct nvme_subsystem *subsys = ctrl->subsys;
5752f0dad17SKeith Busch 
5762f0dad17SKeith Busch 	if (ctrl->ops->print_device_info) {
5772f0dad17SKeith Busch 		ctrl->ops->print_device_info(ctrl);
5782f0dad17SKeith Busch 		return;
5792f0dad17SKeith Busch 	}
5802f0dad17SKeith Busch 
5812f0dad17SKeith Busch 	dev_err(ctrl->device,
5822f0dad17SKeith Busch 		"VID:%04x model:%.*s firmware:%.*s\n", subsys->vendor_id,
5832f0dad17SKeith Busch 		nvme_strlen(subsys->model, sizeof(subsys->model)),
5842f0dad17SKeith Busch 		subsys->model, nvme_strlen(subsys->firmware_rev,
5852f0dad17SKeith Busch 					   sizeof(subsys->firmware_rev)),
5862f0dad17SKeith Busch 		subsys->firmware_rev);
5872f0dad17SKeith Busch }
5882f0dad17SKeith Busch 
589b9e03857SThomas Tai #ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
590a3646451SAkinobu Mita void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj,
591a3646451SAkinobu Mita 			    const char *dev_name);
592a3646451SAkinobu Mita void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inject);
593b9e03857SThomas Tai void nvme_should_fail(struct request *req);
594b9e03857SThomas Tai #else
595a3646451SAkinobu Mita static inline void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj,
596a3646451SAkinobu Mita 					  const char *dev_name)
597a3646451SAkinobu Mita {
598a3646451SAkinobu Mita }
599a3646451SAkinobu Mita static inline void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inj)
600a3646451SAkinobu Mita {
601a3646451SAkinobu Mita }
602b9e03857SThomas Tai static inline void nvme_should_fail(struct request *req) {}
603b9e03857SThomas Tai #endif
604b9e03857SThomas Tai 
605f3ca80fcSChristoph Hellwig static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
606f3ca80fcSChristoph Hellwig {
607f3ca80fcSChristoph Hellwig 	if (!ctrl->subsystem)
608f3ca80fcSChristoph Hellwig 		return -ENOTTY;
609f3ca80fcSChristoph Hellwig 	return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
610f3ca80fcSChristoph Hellwig }
611f3ca80fcSChristoph Hellwig 
612314d48ddSDamien Le Moal /*
613314d48ddSDamien Le Moal  * Convert a 512B sector number to a device logical block number.
614314d48ddSDamien Le Moal  */
615314d48ddSDamien Le Moal static inline u64 nvme_sect_to_lba(struct nvme_ns *ns, sector_t sector)
61657dacad5SJay Sternberg {
617314d48ddSDamien Le Moal 	return sector >> (ns->lba_shift - SECTOR_SHIFT);
61857dacad5SJay Sternberg }
61957dacad5SJay Sternberg 
620e08f2ae8SDamien Le Moal /*
621e08f2ae8SDamien Le Moal  * Convert a device logical block number to a 512B sector number.
622e08f2ae8SDamien Le Moal  */
623e08f2ae8SDamien Le Moal static inline sector_t nvme_lba_to_sect(struct nvme_ns *ns, u64 lba)
624e08f2ae8SDamien Le Moal {
625e08f2ae8SDamien Le Moal 	return lba << (ns->lba_shift - SECTOR_SHIFT);
62657dacad5SJay Sternberg }
62757dacad5SJay Sternberg 
62871fb90ebSKeith Busch /*
62971fb90ebSKeith Busch  * Convert byte length to nvme's 0-based num dwords
63071fb90ebSKeith Busch  */
63171fb90ebSKeith Busch static inline u32 nvme_bytes_to_numd(size_t len)
63271fb90ebSKeith Busch {
63371fb90ebSKeith Busch 	return (len >> 2) - 1;
63471fb90ebSKeith Busch }
63571fb90ebSKeith Busch 
6365ddaabe8SChristoph Hellwig static inline bool nvme_is_ana_error(u16 status)
6375ddaabe8SChristoph Hellwig {
6385ddaabe8SChristoph Hellwig 	switch (status & 0x7ff) {
6395ddaabe8SChristoph Hellwig 	case NVME_SC_ANA_TRANSITION:
6405ddaabe8SChristoph Hellwig 	case NVME_SC_ANA_INACCESSIBLE:
6415ddaabe8SChristoph Hellwig 	case NVME_SC_ANA_PERSISTENT_LOSS:
6425ddaabe8SChristoph Hellwig 		return true;
6435ddaabe8SChristoph Hellwig 	default:
6445ddaabe8SChristoph Hellwig 		return false;
6455ddaabe8SChristoph Hellwig 	}
6465ddaabe8SChristoph Hellwig }
6475ddaabe8SChristoph Hellwig 
6485ddaabe8SChristoph Hellwig static inline bool nvme_is_path_error(u16 status)
6495ddaabe8SChristoph Hellwig {
6501e41f3bdSChristoph Hellwig 	/* check for a status code type of 'path related status' */
6511e41f3bdSChristoph Hellwig 	return (status & 0x700) == 0x300;
6525ddaabe8SChristoph Hellwig }
6535ddaabe8SChristoph Hellwig 
6542eb81a33SChristoph Hellwig /*
6552eb81a33SChristoph Hellwig  * Fill in the status and result information from the CQE, and then figure out
6562eb81a33SChristoph Hellwig  * if blk-mq will need to use IPI magic to complete the request, and if yes do
6572eb81a33SChristoph Hellwig  * so.  If not let the caller complete the request without an indirect function
6582eb81a33SChristoph Hellwig  * call.
6592eb81a33SChristoph Hellwig  */
6602eb81a33SChristoph Hellwig static inline bool nvme_try_complete_req(struct request *req, __le16 status,
66127fa9bc5SChristoph Hellwig 		union nvme_result result)
66215a190f7SChristoph Hellwig {
66327fa9bc5SChristoph Hellwig 	struct nvme_request *rq = nvme_req(req);
664e4fdb2b1SKeith Busch 	struct nvme_ctrl *ctrl = rq->ctrl;
665e4fdb2b1SKeith Busch 
666e4fdb2b1SKeith Busch 	if (!(ctrl->quirks & NVME_QUIRK_SKIP_CID_GEN))
667e4fdb2b1SKeith Busch 		rq->genctr++;
66827fa9bc5SChristoph Hellwig 
66927fa9bc5SChristoph Hellwig 	rq->status = le16_to_cpu(status) >> 1;
67027fa9bc5SChristoph Hellwig 	rq->result = result;
671b9e03857SThomas Tai 	/* inject error when permitted by fault injection framework */
672b9e03857SThomas Tai 	nvme_should_fail(req);
673ff029451SChristoph Hellwig 	if (unlikely(blk_should_fake_timeout(req->q)))
674ff029451SChristoph Hellwig 		return true;
675ff029451SChristoph Hellwig 	return blk_mq_complete_request_remote(req);
67615a190f7SChristoph Hellwig }
67715a190f7SChristoph Hellwig 
678d22524a4SChristoph Hellwig static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl)
679d22524a4SChristoph Hellwig {
680d22524a4SChristoph Hellwig 	get_device(ctrl->device);
681d22524a4SChristoph Hellwig }
682d22524a4SChristoph Hellwig 
683d22524a4SChristoph Hellwig static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl)
684d22524a4SChristoph Hellwig {
685d22524a4SChristoph Hellwig 	put_device(ctrl->device);
686d22524a4SChristoph Hellwig }
687d22524a4SChristoph Hellwig 
68858a8df67SIsrael Rukshin static inline bool nvme_is_aen_req(u16 qid, __u16 command_id)
68958a8df67SIsrael Rukshin {
690e7006de6SSagi Grimberg 	return !qid &&
691e7006de6SSagi Grimberg 		nvme_tag_from_cid(command_id) >= NVME_AQ_BLK_MQ_DEPTH;
69258a8df67SIsrael Rukshin }
69358a8df67SIsrael Rukshin 
69477f02a7aSChristoph Hellwig void nvme_complete_rq(struct request *req);
695c234a653SJens Axboe void nvme_complete_batch_req(struct request *req);
696c234a653SJens Axboe 
697c234a653SJens Axboe static __always_inline void nvme_complete_batch(struct io_comp_batch *iob,
698c234a653SJens Axboe 						void (*fn)(struct request *rq))
699c234a653SJens Axboe {
700c234a653SJens Axboe 	struct request *req;
701c234a653SJens Axboe 
702c234a653SJens Axboe 	rq_list_for_each(&iob->req_list, req) {
703c234a653SJens Axboe 		fn(req);
704c234a653SJens Axboe 		nvme_complete_batch_req(req);
705c234a653SJens Axboe 	}
706c234a653SJens Axboe 	blk_mq_end_request_batch(iob);
707c234a653SJens Axboe }
708c234a653SJens Axboe 
709dda3248eSChao Leng blk_status_t nvme_host_path_error(struct request *req);
7102dd6532eSJohn Garry bool nvme_cancel_request(struct request *req, void *data);
71125479069SChao Leng void nvme_cancel_tagset(struct nvme_ctrl *ctrl);
71225479069SChao Leng void nvme_cancel_admin_tagset(struct nvme_ctrl *ctrl);
713bb8d261eSChristoph Hellwig bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
714bb8d261eSChristoph Hellwig 		enum nvme_ctrl_state new_state);
715c1ac9a4bSKeith Busch bool nvme_wait_reset(struct nvme_ctrl *ctrl);
716b5b05048SSagi Grimberg int nvme_disable_ctrl(struct nvme_ctrl *ctrl);
717c0f2f45bSSagi Grimberg int nvme_enable_ctrl(struct nvme_ctrl *ctrl);
7185fd4ce1bSChristoph Hellwig int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
719f3ca80fcSChristoph Hellwig int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
720f3ca80fcSChristoph Hellwig 		const struct nvme_ctrl_ops *ops, unsigned long quirks);
72153029b04SKeith Busch void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
722d09f2b45SSagi Grimberg void nvme_start_ctrl(struct nvme_ctrl *ctrl);
723d09f2b45SSagi Grimberg void nvme_stop_ctrl(struct nvme_ctrl *ctrl);
724f21c4769SChaitanya Kulkarni int nvme_init_ctrl_finish(struct nvme_ctrl *ctrl);
7255bae7f73SChristoph Hellwig 
7265bae7f73SChristoph Hellwig void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
7271673f1f0SChristoph Hellwig 
7284f1244c8SChristoph Hellwig int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
7294f1244c8SChristoph Hellwig 		bool send);
730a98e58e5SScott Bauer 
7317bf58533SChristoph Hellwig void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
732287a63ebSChristoph Hellwig 		volatile union nvme_result *res);
733f866fc42SChristoph Hellwig 
73425646264SKeith Busch void nvme_stop_queues(struct nvme_ctrl *ctrl);
73525646264SKeith Busch void nvme_start_queues(struct nvme_ctrl *ctrl);
736a277654bSMing Lei void nvme_stop_admin_queue(struct nvme_ctrl *ctrl);
737a277654bSMing Lei void nvme_start_admin_queue(struct nvme_ctrl *ctrl);
73869d9a99cSKeith Busch void nvme_kill_queues(struct nvme_ctrl *ctrl);
739d6135c3aSKeith Busch void nvme_sync_queues(struct nvme_ctrl *ctrl);
74004800fbfSChao Leng void nvme_sync_io_queues(struct nvme_ctrl *ctrl);
741302ad8ccSKeith Busch void nvme_unfreeze(struct nvme_ctrl *ctrl);
742302ad8ccSKeith Busch void nvme_wait_freeze(struct nvme_ctrl *ctrl);
7437cf0d7c0SSagi Grimberg int nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout);
744302ad8ccSKeith Busch void nvme_start_freeze(struct nvme_ctrl *ctrl);
745363c9aacSSagi Grimberg 
746f9ed86dcSBart Van Assche static inline enum req_op nvme_req_op(struct nvme_command *cmd)
747e559398fSChristoph Hellwig {
748e559398fSChristoph Hellwig 	return nvme_is_write(cmd) ? REQ_OP_DRV_OUT : REQ_OP_DRV_IN;
749e559398fSChristoph Hellwig }
750e559398fSChristoph Hellwig 
751eb71f435SChristoph Hellwig #define NVME_QID_ANY -1
752e559398fSChristoph Hellwig void nvme_init_request(struct request *req, struct nvme_command *cmd);
753f7f1fc36SMax Gurtovoy void nvme_cleanup_cmd(struct request *req);
754f4b9e6c9SKeith Busch blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req);
755a9715744STao Chiu blk_status_t nvme_fail_nonready_command(struct nvme_ctrl *ctrl,
756a9715744STao Chiu 		struct request *req);
757a9715744STao Chiu bool __nvme_check_ready(struct nvme_ctrl *ctrl, struct request *rq,
758a9715744STao Chiu 		bool queue_live);
759a9715744STao Chiu 
760a9715744STao Chiu static inline bool nvme_check_ready(struct nvme_ctrl *ctrl, struct request *rq,
761a9715744STao Chiu 		bool queue_live)
762a9715744STao Chiu {
763a9715744STao Chiu 	if (likely(ctrl->state == NVME_CTRL_LIVE))
764a9715744STao Chiu 		return true;
765a9715744STao Chiu 	if (ctrl->ops->flags & NVME_F_FABRICS &&
766a9715744STao Chiu 	    ctrl->state == NVME_CTRL_DELETING)
7678b77fa6fSRuozhu Li 		return queue_live;
768a9715744STao Chiu 	return __nvme_check_ready(ctrl, rq, queue_live);
769a9715744STao Chiu }
7705974ea7cSSungup Moon 
7715974ea7cSSungup Moon /*
7725974ea7cSSungup Moon  * NSID shall be unique for all shared namespaces, or if at least one of the
7735974ea7cSSungup Moon  * following conditions is met:
7745974ea7cSSungup Moon  *   1. Namespace Management is supported by the controller
7755974ea7cSSungup Moon  *   2. ANA is supported by the controller
7765974ea7cSSungup Moon  *   3. NVM Set are supported by the controller
7775974ea7cSSungup Moon  *
7785974ea7cSSungup Moon  * In other case, private namespace are not required to report a unique NSID.
7795974ea7cSSungup Moon  */
7805974ea7cSSungup Moon static inline bool nvme_is_unique_nsid(struct nvme_ctrl *ctrl,
7815974ea7cSSungup Moon 		struct nvme_ns_head *head)
7825974ea7cSSungup Moon {
7835974ea7cSSungup Moon 	return head->shared ||
7845974ea7cSSungup Moon 		(ctrl->oacs & NVME_CTRL_OACS_NS_MNGT_SUPP) ||
7855974ea7cSSungup Moon 		(ctrl->subsys->cmic & NVME_CTRL_CMIC_ANA) ||
7865974ea7cSSungup Moon 		(ctrl->ctratt & NVME_CTRL_CTRATT_NVM_SETS);
7875974ea7cSSungup Moon }
7885974ea7cSSungup Moon 
78957dacad5SJay Sternberg int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
79057dacad5SJay Sternberg 		void *buf, unsigned bufflen);
79157dacad5SJay Sternberg int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
792d49187e9SChristoph Hellwig 		union nvme_result *result, void *buffer, unsigned bufflen,
7936b46fa02SChaitanya Kulkarni 		int qid, int at_head,
794be42a33bSKeith Busch 		blk_mq_req_flags_t flags);
7951a87ee65SKeith Busch int nvme_set_features(struct nvme_ctrl *dev, unsigned int fid,
7961a87ee65SKeith Busch 		      unsigned int dword11, void *buffer, size_t buflen,
7971a87ee65SKeith Busch 		      u32 *result);
7981a87ee65SKeith Busch int nvme_get_features(struct nvme_ctrl *dev, unsigned int fid,
7991a87ee65SKeith Busch 		      unsigned int dword11, void *buffer, size_t buflen,
8001a87ee65SKeith Busch 		      u32 *result);
8019a0be7abSChristoph Hellwig int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
802038bd4cbSSagi Grimberg void nvme_stop_keep_alive(struct nvme_ctrl *ctrl);
803d86c4d8eSChristoph Hellwig int nvme_reset_ctrl(struct nvme_ctrl *ctrl);
8042405252aSChristoph Hellwig int nvme_reset_ctrl_sync(struct nvme_ctrl *ctrl);
805c1ac9a4bSKeith Busch int nvme_try_sched_reset(struct nvme_ctrl *ctrl);
806c5017e85SChristoph Hellwig int nvme_delete_ctrl(struct nvme_ctrl *ctrl);
8072405252aSChristoph Hellwig void nvme_queue_scan(struct nvme_ctrl *ctrl);
808be93e87eSKeith Busch int nvme_get_log(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page, u8 lsp, u8 csi,
8090e98719bSChristoph Hellwig 		void *log, size_t size, u64 offset);
8101496bd49SChristoph Hellwig bool nvme_tryget_ns_head(struct nvme_ns_head *head);
8111496bd49SChristoph Hellwig void nvme_put_ns_head(struct nvme_ns_head *head);
8122637baedSMinwoo Im int nvme_cdev_add(struct cdev *cdev, struct device *cdev_device,
8132637baedSMinwoo Im 		const struct file_operations *fops, struct module *owner);
8142637baedSMinwoo Im void nvme_cdev_del(struct cdev *cdev, struct device *cdev_device);
8152405252aSChristoph Hellwig int nvme_ioctl(struct block_device *bdev, fmode_t mode,
8162405252aSChristoph Hellwig 		unsigned int cmd, unsigned long arg);
8172637baedSMinwoo Im long nvme_ns_chr_ioctl(struct file *file, unsigned int cmd, unsigned long arg);
8182405252aSChristoph Hellwig int nvme_ns_head_ioctl(struct block_device *bdev, fmode_t mode,
8192405252aSChristoph Hellwig 		unsigned int cmd, unsigned long arg);
8202637baedSMinwoo Im long nvme_ns_head_chr_ioctl(struct file *file, unsigned int cmd,
8212637baedSMinwoo Im 		unsigned long arg);
8222405252aSChristoph Hellwig long nvme_dev_ioctl(struct file *file, unsigned int cmd,
8232405252aSChristoph Hellwig 		unsigned long arg);
824456cba38SKanchan Joshi int nvme_ns_chr_uring_cmd(struct io_uring_cmd *ioucmd,
825456cba38SKanchan Joshi 		unsigned int issue_flags);
826456cba38SKanchan Joshi int nvme_ns_head_chr_uring_cmd(struct io_uring_cmd *ioucmd,
827456cba38SKanchan Joshi 		unsigned int issue_flags);
8281496bd49SChristoph Hellwig int nvme_getgeo(struct block_device *bdev, struct hd_geometry *geo);
82958e5bdebSKanchan Joshi int nvme_dev_uring_cmd(struct io_uring_cmd *ioucmd, unsigned int issue_flags);
830d558fb51SMatias Bjørling 
83133b14f67SHannes Reinecke extern const struct attribute_group *nvme_ns_id_attr_groups[];
8321496bd49SChristoph Hellwig extern const struct pr_ops nvme_pr_ops;
83332acab31SChristoph Hellwig extern const struct block_device_operations nvme_ns_head_ops;
83432acab31SChristoph Hellwig 
835f1cf35e1SChristoph Hellwig struct nvme_ns *nvme_find_path(struct nvme_ns_head *head);
83632acab31SChristoph Hellwig #ifdef CONFIG_NVME_MULTIPATH
83766b20ac0SMarta Rybczynska static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl)
83866b20ac0SMarta Rybczynska {
83966b20ac0SMarta Rybczynska 	return ctrl->ana_log_buf != NULL;
84066b20ac0SMarta Rybczynska }
84166b20ac0SMarta Rybczynska 
842b9156daeSSagi Grimberg void nvme_mpath_unfreeze(struct nvme_subsystem *subsys);
843b9156daeSSagi Grimberg void nvme_mpath_wait_freeze(struct nvme_subsystem *subsys);
844b9156daeSSagi Grimberg void nvme_mpath_start_freeze(struct nvme_subsystem *subsys);
845e3d34794SHannes Reinecke void nvme_mpath_default_iopolicy(struct nvme_subsystem *subsys);
8465ddaabe8SChristoph Hellwig void nvme_failover_req(struct request *req);
84732acab31SChristoph Hellwig void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl);
84832acab31SChristoph Hellwig int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,struct nvme_ns_head *head);
849*c13cf14fSJoel Granados void nvme_mpath_add_disk(struct nvme_ns *ns, __le32 anagrpid);
85032acab31SChristoph Hellwig void nvme_mpath_remove_disk(struct nvme_ns_head *head);
8515e1f6899SChristoph Hellwig int nvme_mpath_init_identify(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id);
8525e1f6899SChristoph Hellwig void nvme_mpath_init_ctrl(struct nvme_ctrl *ctrl);
853a4a6f3c8SAnton Eidelman void nvme_mpath_update(struct nvme_ctrl *ctrl);
8540d0b660fSChristoph Hellwig void nvme_mpath_uninit(struct nvme_ctrl *ctrl);
8550d0b660fSChristoph Hellwig void nvme_mpath_stop(struct nvme_ctrl *ctrl);
8560157ec8dSSagi Grimberg bool nvme_mpath_clear_current_path(struct nvme_ns *ns);
857e7d65803SHannes Reinecke void nvme_mpath_revalidate_paths(struct nvme_ns *ns);
8580157ec8dSSagi Grimberg void nvme_mpath_clear_ctrl_paths(struct nvme_ctrl *ctrl);
8595396fdacSHannes Reinecke void nvme_mpath_shutdown_disk(struct nvme_ns_head *head);
860479a322fSSagi Grimberg 
8612b59787aSMax Gurtovoy static inline void nvme_trace_bio_complete(struct request *req)
86235fe0d12SHannes Reinecke {
86335fe0d12SHannes Reinecke 	struct nvme_ns *ns = req->q->queuedata;
86435fe0d12SHannes Reinecke 
86535fe0d12SHannes Reinecke 	if (req->cmd_flags & REQ_NVME_MPATH)
866d24de76aSChristoph Hellwig 		trace_block_bio_complete(ns->head->disk->queue, req->bio);
86735fe0d12SHannes Reinecke }
86835fe0d12SHannes Reinecke 
869b739e137SChristoph Hellwig extern bool multipath;
8700d0b660fSChristoph Hellwig extern struct device_attribute dev_attr_ana_grpid;
8710d0b660fSChristoph Hellwig extern struct device_attribute dev_attr_ana_state;
87275c10e73SHannes Reinecke extern struct device_attribute subsys_attr_iopolicy;
8730d0b660fSChristoph Hellwig 
87432acab31SChristoph Hellwig #else
875b739e137SChristoph Hellwig #define multipath false
8760d0b660fSChristoph Hellwig static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl)
8770d0b660fSChristoph Hellwig {
8780d0b660fSChristoph Hellwig 	return false;
8790d0b660fSChristoph Hellwig }
8805ddaabe8SChristoph Hellwig static inline void nvme_failover_req(struct request *req)
88132acab31SChristoph Hellwig {
88232acab31SChristoph Hellwig }
88332acab31SChristoph Hellwig static inline void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl)
88432acab31SChristoph Hellwig {
88532acab31SChristoph Hellwig }
88632acab31SChristoph Hellwig static inline int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,
88732acab31SChristoph Hellwig 		struct nvme_ns_head *head)
88832acab31SChristoph Hellwig {
88932acab31SChristoph Hellwig 	return 0;
89032acab31SChristoph Hellwig }
891*c13cf14fSJoel Granados static inline void nvme_mpath_add_disk(struct nvme_ns *ns, __le32 anagrpid)
89232acab31SChristoph Hellwig {
89332acab31SChristoph Hellwig }
89432acab31SChristoph Hellwig static inline void nvme_mpath_remove_disk(struct nvme_ns_head *head)
89532acab31SChristoph Hellwig {
89632acab31SChristoph Hellwig }
8970157ec8dSSagi Grimberg static inline bool nvme_mpath_clear_current_path(struct nvme_ns *ns)
8980157ec8dSSagi Grimberg {
8990157ec8dSSagi Grimberg 	return false;
9000157ec8dSSagi Grimberg }
901e7d65803SHannes Reinecke static inline void nvme_mpath_revalidate_paths(struct nvme_ns *ns)
902e7d65803SHannes Reinecke {
903e7d65803SHannes Reinecke }
9040157ec8dSSagi Grimberg static inline void nvme_mpath_clear_ctrl_paths(struct nvme_ctrl *ctrl)
90532acab31SChristoph Hellwig {
90632acab31SChristoph Hellwig }
9075396fdacSHannes Reinecke static inline void nvme_mpath_shutdown_disk(struct nvme_ns_head *head)
908479a322fSSagi Grimberg {
909479a322fSSagi Grimberg }
9102b59787aSMax Gurtovoy static inline void nvme_trace_bio_complete(struct request *req)
91135fe0d12SHannes Reinecke {
91235fe0d12SHannes Reinecke }
9135e1f6899SChristoph Hellwig static inline void nvme_mpath_init_ctrl(struct nvme_ctrl *ctrl)
9145e1f6899SChristoph Hellwig {
9155e1f6899SChristoph Hellwig }
9165e1f6899SChristoph Hellwig static inline int nvme_mpath_init_identify(struct nvme_ctrl *ctrl,
9170d0b660fSChristoph Hellwig 		struct nvme_id_ctrl *id)
9180d0b660fSChristoph Hellwig {
9192bd64307SKanchan Joshi 	if (ctrl->subsys->cmic & NVME_CTRL_CMIC_ANA)
92014a1336eSChristoph Hellwig 		dev_warn(ctrl->device,
92114a1336eSChristoph Hellwig "Please enable CONFIG_NVME_MULTIPATH for full support of multi-port devices.\n");
9220d0b660fSChristoph Hellwig 	return 0;
9230d0b660fSChristoph Hellwig }
924a4a6f3c8SAnton Eidelman static inline void nvme_mpath_update(struct nvme_ctrl *ctrl)
925a4a6f3c8SAnton Eidelman {
926a4a6f3c8SAnton Eidelman }
9270d0b660fSChristoph Hellwig static inline void nvme_mpath_uninit(struct nvme_ctrl *ctrl)
9280d0b660fSChristoph Hellwig {
9290d0b660fSChristoph Hellwig }
9300d0b660fSChristoph Hellwig static inline void nvme_mpath_stop(struct nvme_ctrl *ctrl)
9310d0b660fSChristoph Hellwig {
9320d0b660fSChristoph Hellwig }
933b9156daeSSagi Grimberg static inline void nvme_mpath_unfreeze(struct nvme_subsystem *subsys)
934b9156daeSSagi Grimberg {
935b9156daeSSagi Grimberg }
936b9156daeSSagi Grimberg static inline void nvme_mpath_wait_freeze(struct nvme_subsystem *subsys)
937b9156daeSSagi Grimberg {
938b9156daeSSagi Grimberg }
939b9156daeSSagi Grimberg static inline void nvme_mpath_start_freeze(struct nvme_subsystem *subsys)
940b9156daeSSagi Grimberg {
941b9156daeSSagi Grimberg }
942e3d34794SHannes Reinecke static inline void nvme_mpath_default_iopolicy(struct nvme_subsystem *subsys)
943e3d34794SHannes Reinecke {
944e3d34794SHannes Reinecke }
94532acab31SChristoph Hellwig #endif /* CONFIG_NVME_MULTIPATH */
94632acab31SChristoph Hellwig 
9477fad20ddSChristoph Hellwig int nvme_revalidate_zones(struct nvme_ns *ns);
9488b4fb0f9SChristoph Hellwig int nvme_ns_report_zones(struct nvme_ns *ns, sector_t sector,
9498b4fb0f9SChristoph Hellwig 		unsigned int nr_zones, report_zones_cb cb, void *data);
950240e6ee2SKeith Busch #ifdef CONFIG_BLK_DEV_ZONED
951d525c3c0SChristoph Hellwig int nvme_update_zone_info(struct nvme_ns *ns, unsigned lbaf);
952240e6ee2SKeith Busch blk_status_t nvme_setup_zone_mgmt_send(struct nvme_ns *ns, struct request *req,
953240e6ee2SKeith Busch 				       struct nvme_command *cmnd,
954240e6ee2SKeith Busch 				       enum nvme_zone_mgmt_action action);
955240e6ee2SKeith Busch #else
956240e6ee2SKeith Busch static inline blk_status_t nvme_setup_zone_mgmt_send(struct nvme_ns *ns,
957240e6ee2SKeith Busch 		struct request *req, struct nvme_command *cmnd,
958240e6ee2SKeith Busch 		enum nvme_zone_mgmt_action action)
959240e6ee2SKeith Busch {
960240e6ee2SKeith Busch 	return BLK_STS_NOTSUPP;
961240e6ee2SKeith Busch }
962240e6ee2SKeith Busch 
963d525c3c0SChristoph Hellwig static inline int nvme_update_zone_info(struct nvme_ns *ns, unsigned lbaf)
964240e6ee2SKeith Busch {
965240e6ee2SKeith Busch 	dev_warn(ns->ctrl->device,
966240e6ee2SKeith Busch 		 "Please enable CONFIG_BLK_DEV_ZONED to support ZNS devices\n");
967240e6ee2SKeith Busch 	return -EPROTONOSUPPORT;
968240e6ee2SKeith Busch }
969240e6ee2SKeith Busch #endif
970240e6ee2SKeith Busch 
97172e8b5cdSChaitanya Kulkarni static inline int nvme_ctrl_init_connect_q(struct nvme_ctrl *ctrl)
97272e8b5cdSChaitanya Kulkarni {
97372e8b5cdSChaitanya Kulkarni 	ctrl->connect_q = blk_mq_init_queue(ctrl->tagset);
97472e8b5cdSChaitanya Kulkarni 	if (IS_ERR(ctrl->connect_q))
97572e8b5cdSChaitanya Kulkarni 		return PTR_ERR(ctrl->connect_q);
97672e8b5cdSChaitanya Kulkarni 	return 0;
97772e8b5cdSChaitanya Kulkarni }
97872e8b5cdSChaitanya Kulkarni 
97940267efdSSimon A. F. Lund static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev)
98040267efdSSimon A. F. Lund {
98140267efdSSimon A. F. Lund 	return dev_to_disk(dev)->private_data;
98240267efdSSimon A. F. Lund }
983ca064085SMatias Bjørling 
984400b6a7bSGuenter Roeck #ifdef CONFIG_NVME_HWMON
98559e330f8SKeith Busch int nvme_hwmon_init(struct nvme_ctrl *ctrl);
986ed7770f6SHannes Reinecke void nvme_hwmon_exit(struct nvme_ctrl *ctrl);
987400b6a7bSGuenter Roeck #else
98859e330f8SKeith Busch static inline int nvme_hwmon_init(struct nvme_ctrl *ctrl)
98959e330f8SKeith Busch {
99059e330f8SKeith Busch 	return 0;
99159e330f8SKeith Busch }
992ed7770f6SHannes Reinecke 
993ed7770f6SHannes Reinecke static inline void nvme_hwmon_exit(struct nvme_ctrl *ctrl)
994ed7770f6SHannes Reinecke {
995ed7770f6SHannes Reinecke }
996400b6a7bSGuenter Roeck #endif
997400b6a7bSGuenter Roeck 
99873eefc27SChaitanya Kulkarni static inline bool nvme_ctrl_sgl_supported(struct nvme_ctrl *ctrl)
99973eefc27SChaitanya Kulkarni {
100073eefc27SChaitanya Kulkarni 	return ctrl->sgls & ((1 << 0) | (1 << 1));
100173eefc27SChaitanya Kulkarni }
100273eefc27SChaitanya Kulkarni 
1003f50fff73SHannes Reinecke #ifdef CONFIG_NVME_AUTH
1004f50fff73SHannes Reinecke void nvme_auth_init_ctrl(struct nvme_ctrl *ctrl);
1005f50fff73SHannes Reinecke void nvme_auth_stop(struct nvme_ctrl *ctrl);
1006f50fff73SHannes Reinecke int nvme_auth_negotiate(struct nvme_ctrl *ctrl, int qid);
1007f50fff73SHannes Reinecke int nvme_auth_wait(struct nvme_ctrl *ctrl, int qid);
1008f50fff73SHannes Reinecke void nvme_auth_reset(struct nvme_ctrl *ctrl);
1009f50fff73SHannes Reinecke void nvme_auth_free(struct nvme_ctrl *ctrl);
1010f50fff73SHannes Reinecke #else
1011f50fff73SHannes Reinecke static inline void nvme_auth_init_ctrl(struct nvme_ctrl *ctrl) {};
1012f50fff73SHannes Reinecke static inline void nvme_auth_stop(struct nvme_ctrl *ctrl) {};
1013f50fff73SHannes Reinecke static inline int nvme_auth_negotiate(struct nvme_ctrl *ctrl, int qid)
1014f50fff73SHannes Reinecke {
1015f50fff73SHannes Reinecke 	return -EPROTONOSUPPORT;
1016f50fff73SHannes Reinecke }
1017f50fff73SHannes Reinecke static inline int nvme_auth_wait(struct nvme_ctrl *ctrl, int qid)
1018f50fff73SHannes Reinecke {
1019f50fff73SHannes Reinecke 	return NVME_SC_AUTH_REQUIRED;
1020f50fff73SHannes Reinecke }
1021f50fff73SHannes Reinecke static inline void nvme_auth_free(struct nvme_ctrl *ctrl) {};
1022f50fff73SHannes Reinecke #endif
1023f50fff73SHannes Reinecke 
1024df21b6b1SLogan Gunthorpe u32 nvme_command_effects(struct nvme_ctrl *ctrl, struct nvme_ns *ns,
1025df21b6b1SLogan Gunthorpe 			 u8 opcode);
1026ae5e6886SKeith Busch int nvme_execute_passthru_rq(struct request *rq);
1027b2702aaaSChaitanya Kulkarni struct nvme_ctrl *nvme_ctrl_from_file(struct file *file);
102824493b8bSLogan Gunthorpe struct nvme_ns *nvme_find_get_ns(struct nvme_ctrl *ctrl, unsigned nsid);
102924493b8bSLogan Gunthorpe void nvme_put_ns(struct nvme_ns *ns);
1030df21b6b1SLogan Gunthorpe 
103143dc9878SAdam Manzanares static inline bool nvme_multi_css(struct nvme_ctrl *ctrl)
103243dc9878SAdam Manzanares {
103343dc9878SAdam Manzanares 	return (ctrl->ctrl_config & NVME_CC_CSS_MASK) == NVME_CC_CSS_CSI;
103443dc9878SAdam Manzanares }
103543dc9878SAdam Manzanares 
1036bd83fe6fSAlan Adamson #ifdef CONFIG_NVME_VERBOSE_ERRORS
1037bd83fe6fSAlan Adamson const unsigned char *nvme_get_error_status_str(u16 status);
1038bd83fe6fSAlan Adamson const unsigned char *nvme_get_opcode_str(u8 opcode);
1039bd83fe6fSAlan Adamson const unsigned char *nvme_get_admin_opcode_str(u8 opcode);
1040bd83fe6fSAlan Adamson #else /* CONFIG_NVME_VERBOSE_ERRORS */
1041bd83fe6fSAlan Adamson static inline const unsigned char *nvme_get_error_status_str(u16 status)
1042bd83fe6fSAlan Adamson {
1043bd83fe6fSAlan Adamson 	return "I/O Error";
1044bd83fe6fSAlan Adamson }
1045bd83fe6fSAlan Adamson static inline const unsigned char *nvme_get_opcode_str(u8 opcode)
1046bd83fe6fSAlan Adamson {
1047bd83fe6fSAlan Adamson 	return "I/O Cmd";
1048bd83fe6fSAlan Adamson }
1049bd83fe6fSAlan Adamson static inline const unsigned char *nvme_get_admin_opcode_str(u8 opcode)
1050bd83fe6fSAlan Adamson {
1051bd83fe6fSAlan Adamson 	return "Admin Cmd";
1052bd83fe6fSAlan Adamson }
1053bd83fe6fSAlan Adamson #endif /* CONFIG_NVME_VERBOSE_ERRORS */
1054bd83fe6fSAlan Adamson 
105557dacad5SJay Sternberg #endif /* _NVME_H */
1056