1 /* 2 * Copyright (c) 2008-2009 Atheros Communications Inc. 3 * 4 * Permission to use, copy, modify, and/or distribute this software for any 5 * purpose with or without fee is hereby granted, provided that the above 6 * copyright notice and this permission notice appear in all copies. 7 * 8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15 */ 16 17 #ifndef ATH_H 18 #define ATH_H 19 20 #include <linux/etherdevice.h> 21 #include <linux/skbuff.h> 22 #include <linux/if_ether.h> 23 #include <linux/spinlock.h> 24 #include <net/mac80211.h> 25 26 /* 27 * The key cache is used for h/w cipher state and also for 28 * tracking station state such as the current tx antenna. 29 * We also setup a mapping table between key cache slot indices 30 * and station state to short-circuit node lookups on rx. 31 * Different parts have different size key caches. We handle 32 * up to ATH_KEYMAX entries (could dynamically allocate state). 33 */ 34 #define ATH_KEYMAX 128 /* max key cache size we handle */ 35 36 static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff}; 37 38 struct ath_ani { 39 bool caldone; 40 unsigned int longcal_timer; 41 unsigned int shortcal_timer; 42 unsigned int resetcal_timer; 43 unsigned int checkani_timer; 44 struct timer_list timer; 45 }; 46 47 struct ath_cycle_counters { 48 u32 cycles; 49 u32 rx_busy; 50 u32 rx_frame; 51 u32 tx_frame; 52 }; 53 54 enum ath_device_state { 55 ATH_HW_UNAVAILABLE, 56 ATH_HW_INITIALIZED, 57 }; 58 59 enum ath_op_flags { 60 ATH_OP_INVALID, 61 ATH_OP_BEACONS, 62 ATH_OP_ANI_RUN, 63 ATH_OP_PRIM_STA_VIF, 64 ATH_OP_HW_RESET, 65 ATH_OP_SCANNING, 66 ATH_OP_MULTI_CHANNEL, 67 ATH_OP_WOW_ENABLED, 68 }; 69 70 enum ath_bus_type { 71 ATH_PCI, 72 ATH_AHB, 73 ATH_USB, 74 }; 75 76 struct reg_dmn_pair_mapping { 77 u16 reg_domain; 78 u16 reg_5ghz_ctl; 79 u16 reg_2ghz_ctl; 80 }; 81 82 struct ath_regulatory { 83 char alpha2[2]; 84 enum nl80211_dfs_regions region; 85 u16 country_code; 86 u16 max_power_level; 87 u16 current_rd; 88 int16_t power_limit; 89 struct reg_dmn_pair_mapping *regpair; 90 }; 91 92 enum ath_crypt_caps { 93 ATH_CRYPT_CAP_CIPHER_AESCCM = BIT(0), 94 ATH_CRYPT_CAP_MIC_COMBINED = BIT(1), 95 }; 96 97 struct ath_keyval { 98 u8 kv_type; 99 u8 kv_pad; 100 u16 kv_len; 101 u8 kv_val[16]; /* TK */ 102 u8 kv_mic[8]; /* Michael MIC key */ 103 u8 kv_txmic[8]; /* Michael MIC TX key (used only if the hardware 104 * supports both MIC keys in the same key cache entry; 105 * in that case, kv_mic is the RX key) */ 106 }; 107 108 enum ath_cipher { 109 ATH_CIPHER_WEP = 0, 110 ATH_CIPHER_AES_OCB = 1, 111 ATH_CIPHER_AES_CCM = 2, 112 ATH_CIPHER_CKIP = 3, 113 ATH_CIPHER_TKIP = 4, 114 ATH_CIPHER_CLR = 5, 115 ATH_CIPHER_MIC = 127 116 }; 117 118 /** 119 * struct ath_ops - Register read/write operations 120 * 121 * @read: Register read 122 * @multi_read: Multiple register read 123 * @write: Register write 124 * @enable_write_buffer: Enable multiple register writes 125 * @write_flush: flush buffered register writes and disable buffering 126 */ 127 struct ath_ops { 128 unsigned int (*read)(void *, u32 reg_offset); 129 void (*multi_read)(void *, u32 *addr, u32 *val, u16 count); 130 void (*write)(void *, u32 val, u32 reg_offset); 131 void (*enable_write_buffer)(void *); 132 void (*write_flush) (void *); 133 u32 (*rmw)(void *, u32 reg_offset, u32 set, u32 clr); 134 void (*enable_rmw_buffer)(void *); 135 void (*rmw_flush) (void *); 136 137 }; 138 139 struct ath_common; 140 struct ath_bus_ops; 141 142 struct ath_ps_ops { 143 void (*wakeup)(struct ath_common *common); 144 void (*restore)(struct ath_common *common); 145 }; 146 147 struct ath_common { 148 void *ah; 149 void *priv; 150 struct ieee80211_hw *hw; 151 int debug_mask; 152 enum ath_device_state state; 153 unsigned long op_flags; 154 155 struct ath_ani ani; 156 157 u16 cachelsz; 158 u16 curaid; 159 u8 macaddr[ETH_ALEN]; 160 u8 curbssid[ETH_ALEN] __aligned(2); 161 u8 bssidmask[ETH_ALEN]; 162 163 u32 rx_bufsize; 164 165 u32 keymax; 166 DECLARE_BITMAP(keymap, ATH_KEYMAX); 167 DECLARE_BITMAP(tkip_keymap, ATH_KEYMAX); 168 DECLARE_BITMAP(ccmp_keymap, ATH_KEYMAX); 169 enum ath_crypt_caps crypt_caps; 170 171 unsigned int clockrate; 172 173 spinlock_t cc_lock; 174 struct ath_cycle_counters cc_ani; 175 struct ath_cycle_counters cc_survey; 176 177 struct ath_regulatory regulatory; 178 struct ath_regulatory reg_world_copy; 179 const struct ath_ops *ops; 180 const struct ath_bus_ops *bus_ops; 181 const struct ath_ps_ops *ps_ops; 182 183 bool btcoex_enabled; 184 bool disable_ani; 185 bool bt_ant_diversity; 186 187 int last_rssi; 188 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS]; 189 }; 190 191 static inline const struct ath_ps_ops *ath_ps_ops(struct ath_common *common) 192 { 193 return common->ps_ops; 194 } 195 196 struct sk_buff *ath_rxbuf_alloc(struct ath_common *common, 197 u32 len, 198 gfp_t gfp_mask); 199 bool ath_is_mybeacon(struct ath_common *common, struct ieee80211_hdr *hdr); 200 201 void ath_hw_setbssidmask(struct ath_common *common); 202 void ath_key_delete(struct ath_common *common, struct ieee80211_key_conf *key); 203 int ath_key_config(struct ath_common *common, 204 struct ieee80211_vif *vif, 205 struct ieee80211_sta *sta, 206 struct ieee80211_key_conf *key); 207 bool ath_hw_keyreset(struct ath_common *common, u16 entry); 208 void ath_hw_cycle_counters_update(struct ath_common *common); 209 int32_t ath_hw_get_listen_time(struct ath_common *common); 210 211 __printf(3, 4) 212 void ath_printk(const char *level, const struct ath_common *common, 213 const char *fmt, ...); 214 215 #define ath_emerg(common, fmt, ...) \ 216 ath_printk(KERN_EMERG, common, fmt, ##__VA_ARGS__) 217 #define ath_alert(common, fmt, ...) \ 218 ath_printk(KERN_ALERT, common, fmt, ##__VA_ARGS__) 219 #define ath_crit(common, fmt, ...) \ 220 ath_printk(KERN_CRIT, common, fmt, ##__VA_ARGS__) 221 #define ath_err(common, fmt, ...) \ 222 ath_printk(KERN_ERR, common, fmt, ##__VA_ARGS__) 223 #define ath_warn(common, fmt, ...) \ 224 ath_printk(KERN_WARNING, common, fmt, ##__VA_ARGS__) 225 #define ath_notice(common, fmt, ...) \ 226 ath_printk(KERN_NOTICE, common, fmt, ##__VA_ARGS__) 227 #define ath_info(common, fmt, ...) \ 228 ath_printk(KERN_INFO, common, fmt, ##__VA_ARGS__) 229 230 /** 231 * enum ath_debug_level - atheros wireless debug level 232 * 233 * @ATH_DBG_RESET: reset processing 234 * @ATH_DBG_QUEUE: hardware queue management 235 * @ATH_DBG_EEPROM: eeprom processing 236 * @ATH_DBG_CALIBRATE: periodic calibration 237 * @ATH_DBG_INTERRUPT: interrupt processing 238 * @ATH_DBG_REGULATORY: regulatory processing 239 * @ATH_DBG_ANI: adaptive noise immunitive processing 240 * @ATH_DBG_XMIT: basic xmit operation 241 * @ATH_DBG_BEACON: beacon handling 242 * @ATH_DBG_CONFIG: configuration of the hardware 243 * @ATH_DBG_FATAL: fatal errors, this is the default, DBG_DEFAULT 244 * @ATH_DBG_PS: power save processing 245 * @ATH_DBG_HWTIMER: hardware timer handling 246 * @ATH_DBG_BTCOEX: bluetooth coexistance 247 * @ATH_DBG_BSTUCK: stuck beacons 248 * @ATH_DBG_MCI: Message Coexistence Interface, a private protocol 249 * used exclusively for WLAN-BT coexistence starting from 250 * AR9462. 251 * @ATH_DBG_DFS: radar datection 252 * @ATH_DBG_WOW: Wake on Wireless 253 * @ATH_DBG_DYNACK: dynack handling 254 * @ATH_DBG_ANY: enable all debugging 255 * 256 * The debug level is used to control the amount and type of debugging output 257 * we want to see. Each driver has its own method for enabling debugging and 258 * modifying debug level states -- but this is typically done through a 259 * module parameter 'debug' along with a respective 'debug' debugfs file 260 * entry. 261 */ 262 enum ATH_DEBUG { 263 ATH_DBG_RESET = 0x00000001, 264 ATH_DBG_QUEUE = 0x00000002, 265 ATH_DBG_EEPROM = 0x00000004, 266 ATH_DBG_CALIBRATE = 0x00000008, 267 ATH_DBG_INTERRUPT = 0x00000010, 268 ATH_DBG_REGULATORY = 0x00000020, 269 ATH_DBG_ANI = 0x00000040, 270 ATH_DBG_XMIT = 0x00000080, 271 ATH_DBG_BEACON = 0x00000100, 272 ATH_DBG_CONFIG = 0x00000200, 273 ATH_DBG_FATAL = 0x00000400, 274 ATH_DBG_PS = 0x00000800, 275 ATH_DBG_BTCOEX = 0x00001000, 276 ATH_DBG_WMI = 0x00002000, 277 ATH_DBG_BSTUCK = 0x00004000, 278 ATH_DBG_MCI = 0x00008000, 279 ATH_DBG_DFS = 0x00010000, 280 ATH_DBG_WOW = 0x00020000, 281 ATH_DBG_CHAN_CTX = 0x00040000, 282 ATH_DBG_DYNACK = 0x00080000, 283 ATH_DBG_ANY = 0xffffffff 284 }; 285 286 #define ATH_DBG_DEFAULT (ATH_DBG_FATAL) 287 #define ATH_DBG_MAX_LEN 512 288 289 #ifdef CONFIG_ATH_DEBUG 290 291 #define ath_dbg(common, dbg_mask, fmt, ...) \ 292 do { \ 293 if ((common)->debug_mask & ATH_DBG_##dbg_mask) \ 294 ath_printk(KERN_DEBUG, common, fmt, ##__VA_ARGS__); \ 295 } while (0) 296 297 #define ATH_DBG_WARN(foo, arg...) WARN(foo, arg) 298 #define ATH_DBG_WARN_ON_ONCE(foo) WARN_ON_ONCE(foo) 299 300 #else 301 302 static inline __attribute__ ((format (printf, 3, 4))) 303 void _ath_dbg(struct ath_common *common, enum ATH_DEBUG dbg_mask, 304 const char *fmt, ...) 305 { 306 } 307 #define ath_dbg(common, dbg_mask, fmt, ...) \ 308 _ath_dbg(common, ATH_DBG_##dbg_mask, fmt, ##__VA_ARGS__) 309 310 #define ATH_DBG_WARN(foo, arg...) do {} while (0) 311 #define ATH_DBG_WARN_ON_ONCE(foo) ({ \ 312 int __ret_warn_once = !!(foo); \ 313 unlikely(__ret_warn_once); \ 314 }) 315 316 #endif /* CONFIG_ATH_DEBUG */ 317 318 /** Returns string describing opmode, or NULL if unknown mode. */ 319 #ifdef CONFIG_ATH_DEBUG 320 const char *ath_opmode_to_string(enum nl80211_iftype opmode); 321 #else 322 static inline const char *ath_opmode_to_string(enum nl80211_iftype opmode) 323 { 324 return "UNKNOWN"; 325 } 326 #endif 327 328 #endif /* ATH_H */ 329