xref: /openbmc/linux/drivers/net/phy/at803x.c (revision 63477a5d)
1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+
20ca7111aSMatus Ujhelyi /*
30ca7111aSMatus Ujhelyi  * drivers/net/phy/at803x.c
40ca7111aSMatus Ujhelyi  *
596c36712SMichael Walle  * Driver for Qualcomm Atheros AR803x PHY
60ca7111aSMatus Ujhelyi  *
70ca7111aSMatus Ujhelyi  * Author: Matus Ujhelyi <ujhelyi.m@gmail.com>
80ca7111aSMatus Ujhelyi  */
90ca7111aSMatus Ujhelyi 
100ca7111aSMatus Ujhelyi #include <linux/phy.h>
110ca7111aSMatus Ujhelyi #include <linux/module.h>
120ca7111aSMatus Ujhelyi #include <linux/string.h>
130ca7111aSMatus Ujhelyi #include <linux/netdevice.h>
140ca7111aSMatus Ujhelyi #include <linux/etherdevice.h>
156cb75767SMichael Walle #include <linux/ethtool_netlink.h>
1613a56b44SDaniel Mack #include <linux/of_gpio.h>
172f664823SMichael Walle #include <linux/bitfield.h>
1813a56b44SDaniel Mack #include <linux/gpio/consumer.h>
192f664823SMichael Walle #include <linux/regulator/of_regulator.h>
202f664823SMichael Walle #include <linux/regulator/driver.h>
212f664823SMichael Walle #include <linux/regulator/consumer.h>
222f664823SMichael Walle #include <dt-bindings/net/qca-ar803x.h>
230ca7111aSMatus Ujhelyi 
247dce80c2SOleksij Rempel #define AT803X_SPECIFIC_FUNCTION_CONTROL	0x10
257dce80c2SOleksij Rempel #define AT803X_SFC_ASSERT_CRS			BIT(11)
267dce80c2SOleksij Rempel #define AT803X_SFC_FORCE_LINK			BIT(10)
277dce80c2SOleksij Rempel #define AT803X_SFC_MDI_CROSSOVER_MODE_M		GENMASK(6, 5)
287dce80c2SOleksij Rempel #define AT803X_SFC_AUTOMATIC_CROSSOVER		0x3
297dce80c2SOleksij Rempel #define AT803X_SFC_MANUAL_MDIX			0x1
307dce80c2SOleksij Rempel #define AT803X_SFC_MANUAL_MDI			0x0
317dce80c2SOleksij Rempel #define AT803X_SFC_SQE_TEST			BIT(2)
327dce80c2SOleksij Rempel #define AT803X_SFC_POLARITY_REVERSAL		BIT(1)
337dce80c2SOleksij Rempel #define AT803X_SFC_DISABLE_JABBER		BIT(0)
347dce80c2SOleksij Rempel 
3506d5f344SRussell King #define AT803X_SPECIFIC_STATUS			0x11
3606d5f344SRussell King #define AT803X_SS_SPEED_MASK			(3 << 14)
3706d5f344SRussell King #define AT803X_SS_SPEED_1000			(2 << 14)
3806d5f344SRussell King #define AT803X_SS_SPEED_100			(1 << 14)
3906d5f344SRussell King #define AT803X_SS_SPEED_10			(0 << 14)
4006d5f344SRussell King #define AT803X_SS_DUPLEX			BIT(13)
4106d5f344SRussell King #define AT803X_SS_SPEED_DUPLEX_RESOLVED		BIT(11)
4206d5f344SRussell King #define AT803X_SS_MDIX				BIT(6)
4306d5f344SRussell King 
440ca7111aSMatus Ujhelyi #define AT803X_INTR_ENABLE			0x12
45e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_AUTONEG_ERR		BIT(15)
46e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_SPEED_CHANGED	BIT(14)
47e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_DUPLEX_CHANGED	BIT(13)
48e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_PAGE_RECEIVED	BIT(12)
49e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_LINK_FAIL		BIT(11)
50e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_LINK_SUCCESS		BIT(10)
51e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_WIRESPEED_DOWNGRADE	BIT(5)
52e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_POLARITY_CHANGED	BIT(1)
53e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_WOL			BIT(0)
54e6e4a556SMartin Blumenstingl 
550ca7111aSMatus Ujhelyi #define AT803X_INTR_STATUS			0x13
56a46bd63bSMartin Blumenstingl 
5713a56b44SDaniel Mack #define AT803X_SMART_SPEED			0x14
58cde0f4f8SMichael Walle #define AT803X_SMART_SPEED_ENABLE		BIT(5)
59cde0f4f8SMichael Walle #define AT803X_SMART_SPEED_RETRY_LIMIT_MASK	GENMASK(4, 2)
60cde0f4f8SMichael Walle #define AT803X_SMART_SPEED_BYPASS_TIMER		BIT(1)
616cb75767SMichael Walle #define AT803X_CDT				0x16
626cb75767SMichael Walle #define AT803X_CDT_MDI_PAIR_MASK		GENMASK(9, 8)
636cb75767SMichael Walle #define AT803X_CDT_ENABLE_TEST			BIT(0)
646cb75767SMichael Walle #define AT803X_CDT_STATUS			0x1c
656cb75767SMichael Walle #define AT803X_CDT_STATUS_STAT_NORMAL		0
666cb75767SMichael Walle #define AT803X_CDT_STATUS_STAT_SHORT		1
676cb75767SMichael Walle #define AT803X_CDT_STATUS_STAT_OPEN		2
686cb75767SMichael Walle #define AT803X_CDT_STATUS_STAT_FAIL		3
696cb75767SMichael Walle #define AT803X_CDT_STATUS_STAT_MASK		GENMASK(9, 8)
706cb75767SMichael Walle #define AT803X_CDT_STATUS_DELTA_TIME_MASK	GENMASK(7, 0)
7113a56b44SDaniel Mack #define AT803X_LED_CONTROL			0x18
72a46bd63bSMartin Blumenstingl 
730ca7111aSMatus Ujhelyi #define AT803X_DEVICE_ADDR			0x03
740ca7111aSMatus Ujhelyi #define AT803X_LOC_MAC_ADDR_0_15_OFFSET		0x804C
750ca7111aSMatus Ujhelyi #define AT803X_LOC_MAC_ADDR_16_31_OFFSET	0x804B
760ca7111aSMatus Ujhelyi #define AT803X_LOC_MAC_ADDR_32_47_OFFSET	0x804A
77f62265b5SZefir Kurtisi #define AT803X_REG_CHIP_CONFIG			0x1f
78f62265b5SZefir Kurtisi #define AT803X_BT_BX_REG_SEL			0x8000
79a46bd63bSMartin Blumenstingl 
801ca6d1b1SMugunthan V N #define AT803X_DEBUG_ADDR			0x1D
811ca6d1b1SMugunthan V N #define AT803X_DEBUG_DATA			0x1E
82a46bd63bSMartin Blumenstingl 
83f62265b5SZefir Kurtisi #define AT803X_MODE_CFG_MASK			0x0F
84f62265b5SZefir Kurtisi #define AT803X_MODE_CFG_SGMII			0x01
85f62265b5SZefir Kurtisi 
86f62265b5SZefir Kurtisi #define AT803X_PSSR			0x11	/*PHY-Specific Status Register*/
87f62265b5SZefir Kurtisi #define AT803X_PSSR_MR_AN_COMPLETE	0x0200
88f62265b5SZefir Kurtisi 
892e5f9f28SMartin Blumenstingl #define AT803X_DEBUG_REG_0			0x00
902e5f9f28SMartin Blumenstingl #define AT803X_DEBUG_RX_CLK_DLY_EN		BIT(15)
91a46bd63bSMartin Blumenstingl 
922e5f9f28SMartin Blumenstingl #define AT803X_DEBUG_REG_5			0x05
932e5f9f28SMartin Blumenstingl #define AT803X_DEBUG_TX_CLK_DLY_EN		BIT(8)
940ca7111aSMatus Ujhelyi 
952f664823SMichael Walle #define AT803X_DEBUG_REG_1F			0x1F
962f664823SMichael Walle #define AT803X_DEBUG_PLL_ON			BIT(2)
972f664823SMichael Walle #define AT803X_DEBUG_RGMII_1V8			BIT(3)
982f664823SMichael Walle 
992f664823SMichael Walle /* AT803x supports either the XTAL input pad, an internal PLL or the
1002f664823SMichael Walle  * DSP as clock reference for the clock output pad. The XTAL reference
1012f664823SMichael Walle  * is only used for 25 MHz output, all other frequencies need the PLL.
1022f664823SMichael Walle  * The DSP as a clock reference is used in synchronous ethernet
1032f664823SMichael Walle  * applications.
1042f664823SMichael Walle  *
1052f664823SMichael Walle  * By default the PLL is only enabled if there is a link. Otherwise
1062f664823SMichael Walle  * the PHY will go into low power state and disabled the PLL. You can
1072f664823SMichael Walle  * set the PLL_ON bit (see debug register 0x1f) to keep the PLL always
1082f664823SMichael Walle  * enabled.
1092f664823SMichael Walle  */
1102f664823SMichael Walle #define AT803X_MMD7_CLK25M			0x8016
1112f664823SMichael Walle #define AT803X_CLK_OUT_MASK			GENMASK(4, 2)
1122f664823SMichael Walle #define AT803X_CLK_OUT_25MHZ_XTAL		0
1132f664823SMichael Walle #define AT803X_CLK_OUT_25MHZ_DSP		1
1142f664823SMichael Walle #define AT803X_CLK_OUT_50MHZ_PLL		2
1152f664823SMichael Walle #define AT803X_CLK_OUT_50MHZ_DSP		3
1162f664823SMichael Walle #define AT803X_CLK_OUT_62_5MHZ_PLL		4
1172f664823SMichael Walle #define AT803X_CLK_OUT_62_5MHZ_DSP		5
1182f664823SMichael Walle #define AT803X_CLK_OUT_125MHZ_PLL		6
1192f664823SMichael Walle #define AT803X_CLK_OUT_125MHZ_DSP		7
1202f664823SMichael Walle 
121428061f7SMichael Walle /* The AR8035 has another mask which is compatible with the AR8031/AR8033 mask
122428061f7SMichael Walle  * but doesn't support choosing between XTAL/PLL and DSP.
1232f664823SMichael Walle  */
1242f664823SMichael Walle #define AT8035_CLK_OUT_MASK			GENMASK(4, 3)
1252f664823SMichael Walle 
1262f664823SMichael Walle #define AT803X_CLK_OUT_STRENGTH_MASK		GENMASK(8, 7)
1272f664823SMichael Walle #define AT803X_CLK_OUT_STRENGTH_FULL		0
1282f664823SMichael Walle #define AT803X_CLK_OUT_STRENGTH_HALF		1
1292f664823SMichael Walle #define AT803X_CLK_OUT_STRENGTH_QUARTER		2
1302f664823SMichael Walle 
131cde0f4f8SMichael Walle #define AT803X_DEFAULT_DOWNSHIFT 5
132cde0f4f8SMichael Walle #define AT803X_MIN_DOWNSHIFT 2
133cde0f4f8SMichael Walle #define AT803X_MAX_DOWNSHIFT 9
134cde0f4f8SMichael Walle 
135390b4cadSRussell King #define AT803X_MMD3_SMARTEEE_CTL1		0x805b
136390b4cadSRussell King #define AT803X_MMD3_SMARTEEE_CTL2		0x805c
137390b4cadSRussell King #define AT803X_MMD3_SMARTEEE_CTL3		0x805d
138390b4cadSRussell King #define AT803X_MMD3_SMARTEEE_CTL3_LPI_EN	BIT(8)
139390b4cadSRussell King 
1407908d2ceSOleksij Rempel #define ATH9331_PHY_ID 0x004dd041
141bd8ca17fSDaniel Mack #define ATH8030_PHY_ID 0x004dd076
142bd8ca17fSDaniel Mack #define ATH8031_PHY_ID 0x004dd074
1435800091aSDavid Bauer #define ATH8032_PHY_ID 0x004dd023
144bd8ca17fSDaniel Mack #define ATH8035_PHY_ID 0x004dd072
1450465d8f8SMichael Walle #define AT8030_PHY_ID_MASK			0xffffffef
146bd8ca17fSDaniel Mack 
14796c36712SMichael Walle MODULE_DESCRIPTION("Qualcomm Atheros AR803x PHY driver");
1480ca7111aSMatus Ujhelyi MODULE_AUTHOR("Matus Ujhelyi");
1490ca7111aSMatus Ujhelyi MODULE_LICENSE("GPL");
1500ca7111aSMatus Ujhelyi 
1512f664823SMichael Walle struct at803x_priv {
1522f664823SMichael Walle 	int flags;
1532f664823SMichael Walle #define AT803X_KEEP_PLL_ENABLED	BIT(0)	/* don't turn off internal PLL */
154390b4cadSRussell King #define AT803X_DISABLE_SMARTEEE	BIT(1)
1552f664823SMichael Walle 	u16 clk_25m_reg;
1562f664823SMichael Walle 	u16 clk_25m_mask;
157390b4cadSRussell King 	u8 smarteee_lpi_tw_1g;
158390b4cadSRussell King 	u8 smarteee_lpi_tw_100m;
1592f664823SMichael Walle 	struct regulator_dev *vddio_rdev;
1602f664823SMichael Walle 	struct regulator_dev *vddh_rdev;
1612f664823SMichael Walle 	struct regulator *vddio;
1622f664823SMichael Walle };
1632f664823SMichael Walle 
16413a56b44SDaniel Mack struct at803x_context {
16513a56b44SDaniel Mack 	u16 bmcr;
16613a56b44SDaniel Mack 	u16 advertise;
16713a56b44SDaniel Mack 	u16 control1000;
16813a56b44SDaniel Mack 	u16 int_enable;
16913a56b44SDaniel Mack 	u16 smart_speed;
17013a56b44SDaniel Mack 	u16 led_control;
17113a56b44SDaniel Mack };
17213a56b44SDaniel Mack 
1732e5f9f28SMartin Blumenstingl static int at803x_debug_reg_read(struct phy_device *phydev, u16 reg)
1742e5f9f28SMartin Blumenstingl {
1752e5f9f28SMartin Blumenstingl 	int ret;
1762e5f9f28SMartin Blumenstingl 
1772e5f9f28SMartin Blumenstingl 	ret = phy_write(phydev, AT803X_DEBUG_ADDR, reg);
1782e5f9f28SMartin Blumenstingl 	if (ret < 0)
1792e5f9f28SMartin Blumenstingl 		return ret;
1802e5f9f28SMartin Blumenstingl 
1812e5f9f28SMartin Blumenstingl 	return phy_read(phydev, AT803X_DEBUG_DATA);
1822e5f9f28SMartin Blumenstingl }
1832e5f9f28SMartin Blumenstingl 
1842e5f9f28SMartin Blumenstingl static int at803x_debug_reg_mask(struct phy_device *phydev, u16 reg,
1852e5f9f28SMartin Blumenstingl 				 u16 clear, u16 set)
1862e5f9f28SMartin Blumenstingl {
1872e5f9f28SMartin Blumenstingl 	u16 val;
1882e5f9f28SMartin Blumenstingl 	int ret;
1892e5f9f28SMartin Blumenstingl 
1902e5f9f28SMartin Blumenstingl 	ret = at803x_debug_reg_read(phydev, reg);
1912e5f9f28SMartin Blumenstingl 	if (ret < 0)
1922e5f9f28SMartin Blumenstingl 		return ret;
1932e5f9f28SMartin Blumenstingl 
1942e5f9f28SMartin Blumenstingl 	val = ret & 0xffff;
1952e5f9f28SMartin Blumenstingl 	val &= ~clear;
1962e5f9f28SMartin Blumenstingl 	val |= set;
1972e5f9f28SMartin Blumenstingl 
1982e5f9f28SMartin Blumenstingl 	return phy_write(phydev, AT803X_DEBUG_DATA, val);
1992e5f9f28SMartin Blumenstingl }
2002e5f9f28SMartin Blumenstingl 
2016d4cd041SVinod Koul static int at803x_enable_rx_delay(struct phy_device *phydev)
2026d4cd041SVinod Koul {
2036d4cd041SVinod Koul 	return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_0, 0,
2046d4cd041SVinod Koul 				     AT803X_DEBUG_RX_CLK_DLY_EN);
2056d4cd041SVinod Koul }
2066d4cd041SVinod Koul 
2076d4cd041SVinod Koul static int at803x_enable_tx_delay(struct phy_device *phydev)
2086d4cd041SVinod Koul {
2096d4cd041SVinod Koul 	return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5, 0,
2106d4cd041SVinod Koul 				     AT803X_DEBUG_TX_CLK_DLY_EN);
2116d4cd041SVinod Koul }
2126d4cd041SVinod Koul 
21343f2ebd5SVinod Koul static int at803x_disable_rx_delay(struct phy_device *phydev)
2142e5f9f28SMartin Blumenstingl {
215cd28d1d6SVinod Koul 	return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_0,
216cd28d1d6SVinod Koul 				     AT803X_DEBUG_RX_CLK_DLY_EN, 0);
2172e5f9f28SMartin Blumenstingl }
2182e5f9f28SMartin Blumenstingl 
21943f2ebd5SVinod Koul static int at803x_disable_tx_delay(struct phy_device *phydev)
2202e5f9f28SMartin Blumenstingl {
221cd28d1d6SVinod Koul 	return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5,
222cd28d1d6SVinod Koul 				     AT803X_DEBUG_TX_CLK_DLY_EN, 0);
2232e5f9f28SMartin Blumenstingl }
2242e5f9f28SMartin Blumenstingl 
22513a56b44SDaniel Mack /* save relevant PHY registers to private copy */
22613a56b44SDaniel Mack static void at803x_context_save(struct phy_device *phydev,
22713a56b44SDaniel Mack 				struct at803x_context *context)
22813a56b44SDaniel Mack {
22913a56b44SDaniel Mack 	context->bmcr = phy_read(phydev, MII_BMCR);
23013a56b44SDaniel Mack 	context->advertise = phy_read(phydev, MII_ADVERTISE);
23113a56b44SDaniel Mack 	context->control1000 = phy_read(phydev, MII_CTRL1000);
23213a56b44SDaniel Mack 	context->int_enable = phy_read(phydev, AT803X_INTR_ENABLE);
23313a56b44SDaniel Mack 	context->smart_speed = phy_read(phydev, AT803X_SMART_SPEED);
23413a56b44SDaniel Mack 	context->led_control = phy_read(phydev, AT803X_LED_CONTROL);
23513a56b44SDaniel Mack }
23613a56b44SDaniel Mack 
23713a56b44SDaniel Mack /* restore relevant PHY registers from private copy */
23813a56b44SDaniel Mack static void at803x_context_restore(struct phy_device *phydev,
23913a56b44SDaniel Mack 				   const struct at803x_context *context)
24013a56b44SDaniel Mack {
24113a56b44SDaniel Mack 	phy_write(phydev, MII_BMCR, context->bmcr);
24213a56b44SDaniel Mack 	phy_write(phydev, MII_ADVERTISE, context->advertise);
24313a56b44SDaniel Mack 	phy_write(phydev, MII_CTRL1000, context->control1000);
24413a56b44SDaniel Mack 	phy_write(phydev, AT803X_INTR_ENABLE, context->int_enable);
24513a56b44SDaniel Mack 	phy_write(phydev, AT803X_SMART_SPEED, context->smart_speed);
24613a56b44SDaniel Mack 	phy_write(phydev, AT803X_LED_CONTROL, context->led_control);
24713a56b44SDaniel Mack }
24813a56b44SDaniel Mack 
249ea13c9eeSMugunthan V N static int at803x_set_wol(struct phy_device *phydev,
250ea13c9eeSMugunthan V N 			  struct ethtool_wolinfo *wol)
2510ca7111aSMatus Ujhelyi {
2520ca7111aSMatus Ujhelyi 	struct net_device *ndev = phydev->attached_dev;
2530ca7111aSMatus Ujhelyi 	const u8 *mac;
254ea13c9eeSMugunthan V N 	int ret;
255ea13c9eeSMugunthan V N 	u32 value;
2560ca7111aSMatus Ujhelyi 	unsigned int i, offsets[] = {
2570ca7111aSMatus Ujhelyi 		AT803X_LOC_MAC_ADDR_32_47_OFFSET,
2580ca7111aSMatus Ujhelyi 		AT803X_LOC_MAC_ADDR_16_31_OFFSET,
2590ca7111aSMatus Ujhelyi 		AT803X_LOC_MAC_ADDR_0_15_OFFSET,
2600ca7111aSMatus Ujhelyi 	};
2610ca7111aSMatus Ujhelyi 
2620ca7111aSMatus Ujhelyi 	if (!ndev)
263ea13c9eeSMugunthan V N 		return -ENODEV;
2640ca7111aSMatus Ujhelyi 
265ea13c9eeSMugunthan V N 	if (wol->wolopts & WAKE_MAGIC) {
2660ca7111aSMatus Ujhelyi 		mac = (const u8 *) ndev->dev_addr;
2670ca7111aSMatus Ujhelyi 
2680ca7111aSMatus Ujhelyi 		if (!is_valid_ether_addr(mac))
269fc755687SDan Murphy 			return -EINVAL;
2700ca7111aSMatus Ujhelyi 
2710e021396SCarlo Caione 		for (i = 0; i < 3; i++)
2720e021396SCarlo Caione 			phy_write_mmd(phydev, AT803X_DEVICE_ADDR, offsets[i],
2730ca7111aSMatus Ujhelyi 				      mac[(i * 2) + 1] | (mac[(i * 2)] << 8));
274ea13c9eeSMugunthan V N 
275ea13c9eeSMugunthan V N 		value = phy_read(phydev, AT803X_INTR_ENABLE);
276e6e4a556SMartin Blumenstingl 		value |= AT803X_INTR_ENABLE_WOL;
277ea13c9eeSMugunthan V N 		ret = phy_write(phydev, AT803X_INTR_ENABLE, value);
278ea13c9eeSMugunthan V N 		if (ret)
279ea13c9eeSMugunthan V N 			return ret;
280ea13c9eeSMugunthan V N 		value = phy_read(phydev, AT803X_INTR_STATUS);
281ea13c9eeSMugunthan V N 	} else {
282ea13c9eeSMugunthan V N 		value = phy_read(phydev, AT803X_INTR_ENABLE);
283e6e4a556SMartin Blumenstingl 		value &= (~AT803X_INTR_ENABLE_WOL);
284ea13c9eeSMugunthan V N 		ret = phy_write(phydev, AT803X_INTR_ENABLE, value);
285ea13c9eeSMugunthan V N 		if (ret)
286ea13c9eeSMugunthan V N 			return ret;
287ea13c9eeSMugunthan V N 		value = phy_read(phydev, AT803X_INTR_STATUS);
288ea13c9eeSMugunthan V N 	}
289ea13c9eeSMugunthan V N 
290ea13c9eeSMugunthan V N 	return ret;
291ea13c9eeSMugunthan V N }
292ea13c9eeSMugunthan V N 
293ea13c9eeSMugunthan V N static void at803x_get_wol(struct phy_device *phydev,
294ea13c9eeSMugunthan V N 			   struct ethtool_wolinfo *wol)
295ea13c9eeSMugunthan V N {
296ea13c9eeSMugunthan V N 	u32 value;
297ea13c9eeSMugunthan V N 
298ea13c9eeSMugunthan V N 	wol->supported = WAKE_MAGIC;
299ea13c9eeSMugunthan V N 	wol->wolopts = 0;
300ea13c9eeSMugunthan V N 
301ea13c9eeSMugunthan V N 	value = phy_read(phydev, AT803X_INTR_ENABLE);
302e6e4a556SMartin Blumenstingl 	if (value & AT803X_INTR_ENABLE_WOL)
303ea13c9eeSMugunthan V N 		wol->wolopts |= WAKE_MAGIC;
3040ca7111aSMatus Ujhelyi }
3050ca7111aSMatus Ujhelyi 
3066229ed1fSDaniel Mack static int at803x_suspend(struct phy_device *phydev)
3076229ed1fSDaniel Mack {
3086229ed1fSDaniel Mack 	int value;
3096229ed1fSDaniel Mack 	int wol_enabled;
3106229ed1fSDaniel Mack 
3116229ed1fSDaniel Mack 	value = phy_read(phydev, AT803X_INTR_ENABLE);
312e6e4a556SMartin Blumenstingl 	wol_enabled = value & AT803X_INTR_ENABLE_WOL;
3136229ed1fSDaniel Mack 
3146229ed1fSDaniel Mack 	if (wol_enabled)
315fea23fb5SRussell King 		value = BMCR_ISOLATE;
3166229ed1fSDaniel Mack 	else
317fea23fb5SRussell King 		value = BMCR_PDOWN;
3186229ed1fSDaniel Mack 
319fea23fb5SRussell King 	phy_modify(phydev, MII_BMCR, 0, value);
3206229ed1fSDaniel Mack 
3216229ed1fSDaniel Mack 	return 0;
3226229ed1fSDaniel Mack }
3236229ed1fSDaniel Mack 
3246229ed1fSDaniel Mack static int at803x_resume(struct phy_device *phydev)
3256229ed1fSDaniel Mack {
326f102852fSRussell King 	return phy_modify(phydev, MII_BMCR, BMCR_PDOWN | BMCR_ISOLATE, 0);
3276229ed1fSDaniel Mack }
3286229ed1fSDaniel Mack 
3292f664823SMichael Walle static int at803x_rgmii_reg_set_voltage_sel(struct regulator_dev *rdev,
3302f664823SMichael Walle 					    unsigned int selector)
3312f664823SMichael Walle {
3322f664823SMichael Walle 	struct phy_device *phydev = rdev_get_drvdata(rdev);
3332f664823SMichael Walle 
3342f664823SMichael Walle 	if (selector)
3352f664823SMichael Walle 		return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F,
3362f664823SMichael Walle 					     0, AT803X_DEBUG_RGMII_1V8);
3372f664823SMichael Walle 	else
3382f664823SMichael Walle 		return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F,
3392f664823SMichael Walle 					     AT803X_DEBUG_RGMII_1V8, 0);
3402f664823SMichael Walle }
3412f664823SMichael Walle 
3422f664823SMichael Walle static int at803x_rgmii_reg_get_voltage_sel(struct regulator_dev *rdev)
3432f664823SMichael Walle {
3442f664823SMichael Walle 	struct phy_device *phydev = rdev_get_drvdata(rdev);
3452f664823SMichael Walle 	int val;
3462f664823SMichael Walle 
3472f664823SMichael Walle 	val = at803x_debug_reg_read(phydev, AT803X_DEBUG_REG_1F);
3482f664823SMichael Walle 	if (val < 0)
3492f664823SMichael Walle 		return val;
3502f664823SMichael Walle 
3512f664823SMichael Walle 	return (val & AT803X_DEBUG_RGMII_1V8) ? 1 : 0;
3522f664823SMichael Walle }
3532f664823SMichael Walle 
3543faaf539SRikard Falkeborn static const struct regulator_ops vddio_regulator_ops = {
3552f664823SMichael Walle 	.list_voltage = regulator_list_voltage_table,
3562f664823SMichael Walle 	.set_voltage_sel = at803x_rgmii_reg_set_voltage_sel,
3572f664823SMichael Walle 	.get_voltage_sel = at803x_rgmii_reg_get_voltage_sel,
3582f664823SMichael Walle };
3592f664823SMichael Walle 
3602f664823SMichael Walle static const unsigned int vddio_voltage_table[] = {
3612f664823SMichael Walle 	1500000,
3622f664823SMichael Walle 	1800000,
3632f664823SMichael Walle };
3642f664823SMichael Walle 
3652f664823SMichael Walle static const struct regulator_desc vddio_desc = {
3662f664823SMichael Walle 	.name = "vddio",
3672f664823SMichael Walle 	.of_match = of_match_ptr("vddio-regulator"),
3682f664823SMichael Walle 	.n_voltages = ARRAY_SIZE(vddio_voltage_table),
3692f664823SMichael Walle 	.volt_table = vddio_voltage_table,
3702f664823SMichael Walle 	.ops = &vddio_regulator_ops,
3712f664823SMichael Walle 	.type = REGULATOR_VOLTAGE,
3722f664823SMichael Walle 	.owner = THIS_MODULE,
3732f664823SMichael Walle };
3742f664823SMichael Walle 
3753faaf539SRikard Falkeborn static const struct regulator_ops vddh_regulator_ops = {
3762f664823SMichael Walle };
3772f664823SMichael Walle 
3782f664823SMichael Walle static const struct regulator_desc vddh_desc = {
3792f664823SMichael Walle 	.name = "vddh",
3802f664823SMichael Walle 	.of_match = of_match_ptr("vddh-regulator"),
3812f664823SMichael Walle 	.n_voltages = 1,
3822f664823SMichael Walle 	.fixed_uV = 2500000,
3832f664823SMichael Walle 	.ops = &vddh_regulator_ops,
3842f664823SMichael Walle 	.type = REGULATOR_VOLTAGE,
3852f664823SMichael Walle 	.owner = THIS_MODULE,
3862f664823SMichael Walle };
3872f664823SMichael Walle 
3882f664823SMichael Walle static int at8031_register_regulators(struct phy_device *phydev)
3892f664823SMichael Walle {
3902f664823SMichael Walle 	struct at803x_priv *priv = phydev->priv;
3912f664823SMichael Walle 	struct device *dev = &phydev->mdio.dev;
3922f664823SMichael Walle 	struct regulator_config config = { };
3932f664823SMichael Walle 
3942f664823SMichael Walle 	config.dev = dev;
3952f664823SMichael Walle 	config.driver_data = phydev;
3962f664823SMichael Walle 
3972f664823SMichael Walle 	priv->vddio_rdev = devm_regulator_register(dev, &vddio_desc, &config);
3982f664823SMichael Walle 	if (IS_ERR(priv->vddio_rdev)) {
3992f664823SMichael Walle 		phydev_err(phydev, "failed to register VDDIO regulator\n");
4002f664823SMichael Walle 		return PTR_ERR(priv->vddio_rdev);
4012f664823SMichael Walle 	}
4022f664823SMichael Walle 
4032f664823SMichael Walle 	priv->vddh_rdev = devm_regulator_register(dev, &vddh_desc, &config);
4042f664823SMichael Walle 	if (IS_ERR(priv->vddh_rdev)) {
4052f664823SMichael Walle 		phydev_err(phydev, "failed to register VDDH regulator\n");
4062f664823SMichael Walle 		return PTR_ERR(priv->vddh_rdev);
4072f664823SMichael Walle 	}
4082f664823SMichael Walle 
4092f664823SMichael Walle 	return 0;
4102f664823SMichael Walle }
4112f664823SMichael Walle 
4122f664823SMichael Walle static bool at803x_match_phy_id(struct phy_device *phydev, u32 phy_id)
4132f664823SMichael Walle {
4142f664823SMichael Walle 	return (phydev->phy_id & phydev->drv->phy_id_mask)
4152f664823SMichael Walle 		== (phy_id & phydev->drv->phy_id_mask);
4162f664823SMichael Walle }
4172f664823SMichael Walle 
4182f664823SMichael Walle static int at803x_parse_dt(struct phy_device *phydev)
4192f664823SMichael Walle {
4202f664823SMichael Walle 	struct device_node *node = phydev->mdio.dev.of_node;
4212f664823SMichael Walle 	struct at803x_priv *priv = phydev->priv;
422390b4cadSRussell King 	u32 freq, strength, tw;
4233f2edd30SAndrew Lunn 	unsigned int sel;
4242f664823SMichael Walle 	int ret;
4252f664823SMichael Walle 
4262f664823SMichael Walle 	if (!IS_ENABLED(CONFIG_OF_MDIO))
4272f664823SMichael Walle 		return 0;
4282f664823SMichael Walle 
429390b4cadSRussell King 	if (of_property_read_bool(node, "qca,disable-smarteee"))
430390b4cadSRussell King 		priv->flags |= AT803X_DISABLE_SMARTEEE;
431390b4cadSRussell King 
432390b4cadSRussell King 	if (!of_property_read_u32(node, "qca,smarteee-tw-us-1g", &tw)) {
433390b4cadSRussell King 		if (!tw || tw > 255) {
434390b4cadSRussell King 			phydev_err(phydev, "invalid qca,smarteee-tw-us-1g\n");
435390b4cadSRussell King 			return -EINVAL;
436390b4cadSRussell King 		}
437390b4cadSRussell King 		priv->smarteee_lpi_tw_1g = tw;
438390b4cadSRussell King 	}
439390b4cadSRussell King 
440390b4cadSRussell King 	if (!of_property_read_u32(node, "qca,smarteee-tw-us-100m", &tw)) {
441390b4cadSRussell King 		if (!tw || tw > 255) {
442390b4cadSRussell King 			phydev_err(phydev, "invalid qca,smarteee-tw-us-100m\n");
443390b4cadSRussell King 			return -EINVAL;
444390b4cadSRussell King 		}
445390b4cadSRussell King 		priv->smarteee_lpi_tw_100m = tw;
446390b4cadSRussell King 	}
447390b4cadSRussell King 
4482f664823SMichael Walle 	ret = of_property_read_u32(node, "qca,clk-out-frequency", &freq);
4492f664823SMichael Walle 	if (!ret) {
4502f664823SMichael Walle 		switch (freq) {
4512f664823SMichael Walle 		case 25000000:
4522f664823SMichael Walle 			sel = AT803X_CLK_OUT_25MHZ_XTAL;
4532f664823SMichael Walle 			break;
4542f664823SMichael Walle 		case 50000000:
4552f664823SMichael Walle 			sel = AT803X_CLK_OUT_50MHZ_PLL;
4562f664823SMichael Walle 			break;
4572f664823SMichael Walle 		case 62500000:
4582f664823SMichael Walle 			sel = AT803X_CLK_OUT_62_5MHZ_PLL;
4592f664823SMichael Walle 			break;
4602f664823SMichael Walle 		case 125000000:
4612f664823SMichael Walle 			sel = AT803X_CLK_OUT_125MHZ_PLL;
4622f664823SMichael Walle 			break;
4632f664823SMichael Walle 		default:
4642f664823SMichael Walle 			phydev_err(phydev, "invalid qca,clk-out-frequency\n");
4652f664823SMichael Walle 			return -EINVAL;
4662f664823SMichael Walle 		}
4672f664823SMichael Walle 
4683f2edd30SAndrew Lunn 		priv->clk_25m_reg |= FIELD_PREP(AT803X_CLK_OUT_MASK, sel);
4693f2edd30SAndrew Lunn 		priv->clk_25m_mask |= AT803X_CLK_OUT_MASK;
4702f664823SMichael Walle 
4712f664823SMichael Walle 		/* Fixup for the AR8030/AR8035. This chip has another mask and
4722f664823SMichael Walle 		 * doesn't support the DSP reference. Eg. the lowest bit of the
4732f664823SMichael Walle 		 * mask. The upper two bits select the same frequencies. Mask
4742f664823SMichael Walle 		 * the lowest bit here.
4752f664823SMichael Walle 		 *
4762f664823SMichael Walle 		 * Warning:
4772f664823SMichael Walle 		 *   There was no datasheet for the AR8030 available so this is
4782f664823SMichael Walle 		 *   just a guess. But the AR8035 is listed as pin compatible
4792f664823SMichael Walle 		 *   to the AR8030 so there might be a good chance it works on
4802f664823SMichael Walle 		 *   the AR8030 too.
4812f664823SMichael Walle 		 */
4822f664823SMichael Walle 		if (at803x_match_phy_id(phydev, ATH8030_PHY_ID) ||
4832f664823SMichael Walle 		    at803x_match_phy_id(phydev, ATH8035_PHY_ID)) {
484b1f4c209SOleksij Rempel 			priv->clk_25m_reg &= AT8035_CLK_OUT_MASK;
485b1f4c209SOleksij Rempel 			priv->clk_25m_mask &= AT8035_CLK_OUT_MASK;
4862f664823SMichael Walle 		}
4872f664823SMichael Walle 	}
4882f664823SMichael Walle 
4892f664823SMichael Walle 	ret = of_property_read_u32(node, "qca,clk-out-strength", &strength);
4902f664823SMichael Walle 	if (!ret) {
4912f664823SMichael Walle 		priv->clk_25m_mask |= AT803X_CLK_OUT_STRENGTH_MASK;
4922f664823SMichael Walle 		switch (strength) {
4932f664823SMichael Walle 		case AR803X_STRENGTH_FULL:
4942f664823SMichael Walle 			priv->clk_25m_reg |= AT803X_CLK_OUT_STRENGTH_FULL;
4952f664823SMichael Walle 			break;
4962f664823SMichael Walle 		case AR803X_STRENGTH_HALF:
4972f664823SMichael Walle 			priv->clk_25m_reg |= AT803X_CLK_OUT_STRENGTH_HALF;
4982f664823SMichael Walle 			break;
4992f664823SMichael Walle 		case AR803X_STRENGTH_QUARTER:
5002f664823SMichael Walle 			priv->clk_25m_reg |= AT803X_CLK_OUT_STRENGTH_QUARTER;
5012f664823SMichael Walle 			break;
5022f664823SMichael Walle 		default:
5032f664823SMichael Walle 			phydev_err(phydev, "invalid qca,clk-out-strength\n");
5042f664823SMichael Walle 			return -EINVAL;
5052f664823SMichael Walle 		}
5062f664823SMichael Walle 	}
5072f664823SMichael Walle 
508428061f7SMichael Walle 	/* Only supported on AR8031/AR8033, the AR8030/AR8035 use strapping
509428061f7SMichael Walle 	 * options.
510428061f7SMichael Walle 	 */
5112f664823SMichael Walle 	if (at803x_match_phy_id(phydev, ATH8031_PHY_ID)) {
5122f664823SMichael Walle 		if (of_property_read_bool(node, "qca,keep-pll-enabled"))
5132f664823SMichael Walle 			priv->flags |= AT803X_KEEP_PLL_ENABLED;
5142f664823SMichael Walle 
5152f664823SMichael Walle 		ret = at8031_register_regulators(phydev);
5162f664823SMichael Walle 		if (ret < 0)
5172f664823SMichael Walle 			return ret;
5182f664823SMichael Walle 
5192f664823SMichael Walle 		priv->vddio = devm_regulator_get_optional(&phydev->mdio.dev,
5202f664823SMichael Walle 							  "vddio");
5212f664823SMichael Walle 		if (IS_ERR(priv->vddio)) {
5222f664823SMichael Walle 			phydev_err(phydev, "failed to get VDDIO regulator\n");
5232f664823SMichael Walle 			return PTR_ERR(priv->vddio);
5242f664823SMichael Walle 		}
5252f664823SMichael Walle 
5262f664823SMichael Walle 		ret = regulator_enable(priv->vddio);
5272f664823SMichael Walle 		if (ret < 0)
5282f664823SMichael Walle 			return ret;
5292f664823SMichael Walle 	}
5302f664823SMichael Walle 
5312f664823SMichael Walle 	return 0;
5322f664823SMichael Walle }
5332f664823SMichael Walle 
5342f664823SMichael Walle static int at803x_probe(struct phy_device *phydev)
5352f664823SMichael Walle {
5362f664823SMichael Walle 	struct device *dev = &phydev->mdio.dev;
5372f664823SMichael Walle 	struct at803x_priv *priv;
5382f664823SMichael Walle 
5392f664823SMichael Walle 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
5402f664823SMichael Walle 	if (!priv)
5412f664823SMichael Walle 		return -ENOMEM;
5422f664823SMichael Walle 
5432f664823SMichael Walle 	phydev->priv = priv;
5442f664823SMichael Walle 
5452f664823SMichael Walle 	return at803x_parse_dt(phydev);
5462f664823SMichael Walle }
5472f664823SMichael Walle 
5482318ca8aSMichael Walle static void at803x_remove(struct phy_device *phydev)
5492318ca8aSMichael Walle {
5502318ca8aSMichael Walle 	struct at803x_priv *priv = phydev->priv;
5512318ca8aSMichael Walle 
5522318ca8aSMichael Walle 	if (priv->vddio)
5532318ca8aSMichael Walle 		regulator_disable(priv->vddio);
5542318ca8aSMichael Walle }
5552318ca8aSMichael Walle 
556390b4cadSRussell King static int at803x_smarteee_config(struct phy_device *phydev)
557390b4cadSRussell King {
558390b4cadSRussell King 	struct at803x_priv *priv = phydev->priv;
559390b4cadSRussell King 	u16 mask = 0, val = 0;
560390b4cadSRussell King 	int ret;
561390b4cadSRussell King 
562390b4cadSRussell King 	if (priv->flags & AT803X_DISABLE_SMARTEEE)
563390b4cadSRussell King 		return phy_modify_mmd(phydev, MDIO_MMD_PCS,
564390b4cadSRussell King 				      AT803X_MMD3_SMARTEEE_CTL3,
565390b4cadSRussell King 				      AT803X_MMD3_SMARTEEE_CTL3_LPI_EN, 0);
566390b4cadSRussell King 
567390b4cadSRussell King 	if (priv->smarteee_lpi_tw_1g) {
568390b4cadSRussell King 		mask |= 0xff00;
569390b4cadSRussell King 		val |= priv->smarteee_lpi_tw_1g << 8;
570390b4cadSRussell King 	}
571390b4cadSRussell King 	if (priv->smarteee_lpi_tw_100m) {
572390b4cadSRussell King 		mask |= 0x00ff;
573390b4cadSRussell King 		val |= priv->smarteee_lpi_tw_100m;
574390b4cadSRussell King 	}
575390b4cadSRussell King 	if (!mask)
576390b4cadSRussell King 		return 0;
577390b4cadSRussell King 
578390b4cadSRussell King 	ret = phy_modify_mmd(phydev, MDIO_MMD_PCS, AT803X_MMD3_SMARTEEE_CTL1,
579390b4cadSRussell King 			     mask, val);
580390b4cadSRussell King 	if (ret)
581390b4cadSRussell King 		return ret;
582390b4cadSRussell King 
583390b4cadSRussell King 	return phy_modify_mmd(phydev, MDIO_MMD_PCS, AT803X_MMD3_SMARTEEE_CTL3,
584390b4cadSRussell King 			      AT803X_MMD3_SMARTEEE_CTL3_LPI_EN,
585390b4cadSRussell King 			      AT803X_MMD3_SMARTEEE_CTL3_LPI_EN);
586390b4cadSRussell King }
587390b4cadSRussell King 
5882f664823SMichael Walle static int at803x_clk_out_config(struct phy_device *phydev)
5892f664823SMichael Walle {
5902f664823SMichael Walle 	struct at803x_priv *priv = phydev->priv;
5912f664823SMichael Walle 
5922f664823SMichael Walle 	if (!priv->clk_25m_mask)
5932f664823SMichael Walle 		return 0;
5942f664823SMichael Walle 
595a45c1c10SRussell King 	return phy_modify_mmd(phydev, MDIO_MMD_AN, AT803X_MMD7_CLK25M,
596a45c1c10SRussell King 			      priv->clk_25m_mask, priv->clk_25m_reg);
5972f664823SMichael Walle }
5982f664823SMichael Walle 
5992f664823SMichael Walle static int at8031_pll_config(struct phy_device *phydev)
6002f664823SMichael Walle {
6012f664823SMichael Walle 	struct at803x_priv *priv = phydev->priv;
6022f664823SMichael Walle 
6032f664823SMichael Walle 	/* The default after hardware reset is PLL OFF. After a soft reset, the
6042f664823SMichael Walle 	 * values are retained.
6052f664823SMichael Walle 	 */
6062f664823SMichael Walle 	if (priv->flags & AT803X_KEEP_PLL_ENABLED)
6072f664823SMichael Walle 		return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F,
6082f664823SMichael Walle 					     0, AT803X_DEBUG_PLL_ON);
6092f664823SMichael Walle 	else
6102f664823SMichael Walle 		return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F,
6112f664823SMichael Walle 					     AT803X_DEBUG_PLL_ON, 0);
6122f664823SMichael Walle }
6132f664823SMichael Walle 
6140ca7111aSMatus Ujhelyi static int at803x_config_init(struct phy_device *phydev)
6150ca7111aSMatus Ujhelyi {
6161ca6d1b1SMugunthan V N 	int ret;
6170ca7111aSMatus Ujhelyi 
6186d4cd041SVinod Koul 	/* The RX and TX delay default is:
6196d4cd041SVinod Koul 	 *   after HW reset: RX delay enabled and TX delay disabled
6206d4cd041SVinod Koul 	 *   after SW reset: RX delay enabled, while TX delay retains the
6216d4cd041SVinod Koul 	 *   value before reset.
6226d4cd041SVinod Koul 	 */
623bb0ce4c1SAndré Draszik 	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
624bb0ce4c1SAndré Draszik 	    phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
625bb0ce4c1SAndré Draszik 		ret = at803x_enable_rx_delay(phydev);
626bb0ce4c1SAndré Draszik 	else
627cd28d1d6SVinod Koul 		ret = at803x_disable_rx_delay(phydev);
6282e5f9f28SMartin Blumenstingl 	if (ret < 0)
6291ca6d1b1SMugunthan V N 		return ret;
6306d4cd041SVinod Koul 
6316d4cd041SVinod Koul 	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
632bb0ce4c1SAndré Draszik 	    phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
6336d4cd041SVinod Koul 		ret = at803x_enable_tx_delay(phydev);
634bb0ce4c1SAndré Draszik 	else
635bb0ce4c1SAndré Draszik 		ret = at803x_disable_tx_delay(phydev);
6362f664823SMichael Walle 	if (ret < 0)
6376d4cd041SVinod Koul 		return ret;
6382f664823SMichael Walle 
639390b4cadSRussell King 	ret = at803x_smarteee_config(phydev);
640390b4cadSRussell King 	if (ret < 0)
641390b4cadSRussell King 		return ret;
642390b4cadSRussell King 
6432f664823SMichael Walle 	ret = at803x_clk_out_config(phydev);
6442f664823SMichael Walle 	if (ret < 0)
6452f664823SMichael Walle 		return ret;
6462f664823SMichael Walle 
6472f664823SMichael Walle 	if (at803x_match_phy_id(phydev, ATH8031_PHY_ID)) {
6482f664823SMichael Walle 		ret = at8031_pll_config(phydev);
6492f664823SMichael Walle 		if (ret < 0)
6502f664823SMichael Walle 			return ret;
6512f664823SMichael Walle 	}
6522f664823SMichael Walle 
6533c51fa5dSRussell King 	/* Ar803x extended next page bit is enabled by default. Cisco
6543c51fa5dSRussell King 	 * multigig switches read this bit and attempt to negotiate 10Gbps
6553c51fa5dSRussell King 	 * rates even if the next page bit is disabled. This is incorrect
6563c51fa5dSRussell King 	 * behaviour but we still need to accommodate it. XNP is only needed
6573c51fa5dSRussell King 	 * for 10Gbps support, so disable XNP.
6583c51fa5dSRussell King 	 */
6593c51fa5dSRussell King 	return phy_modify(phydev, MII_ADVERTISE, MDIO_AN_CTRL1_XNP, 0);
6600ca7111aSMatus Ujhelyi }
6610ca7111aSMatus Ujhelyi 
66277a99394SZhao Qiang static int at803x_ack_interrupt(struct phy_device *phydev)
66377a99394SZhao Qiang {
66477a99394SZhao Qiang 	int err;
66577a99394SZhao Qiang 
666a46bd63bSMartin Blumenstingl 	err = phy_read(phydev, AT803X_INTR_STATUS);
66777a99394SZhao Qiang 
66877a99394SZhao Qiang 	return (err < 0) ? err : 0;
66977a99394SZhao Qiang }
67077a99394SZhao Qiang 
67177a99394SZhao Qiang static int at803x_config_intr(struct phy_device *phydev)
67277a99394SZhao Qiang {
67377a99394SZhao Qiang 	int err;
67477a99394SZhao Qiang 	int value;
67577a99394SZhao Qiang 
676a46bd63bSMartin Blumenstingl 	value = phy_read(phydev, AT803X_INTR_ENABLE);
67777a99394SZhao Qiang 
678e6e4a556SMartin Blumenstingl 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
679a3417885SIoana Ciornei 		/* Clear any pending interrupts */
680a3417885SIoana Ciornei 		err = at803x_ack_interrupt(phydev);
681a3417885SIoana Ciornei 		if (err)
682a3417885SIoana Ciornei 			return err;
683a3417885SIoana Ciornei 
684e6e4a556SMartin Blumenstingl 		value |= AT803X_INTR_ENABLE_AUTONEG_ERR;
685e6e4a556SMartin Blumenstingl 		value |= AT803X_INTR_ENABLE_SPEED_CHANGED;
686e6e4a556SMartin Blumenstingl 		value |= AT803X_INTR_ENABLE_DUPLEX_CHANGED;
687e6e4a556SMartin Blumenstingl 		value |= AT803X_INTR_ENABLE_LINK_FAIL;
688e6e4a556SMartin Blumenstingl 		value |= AT803X_INTR_ENABLE_LINK_SUCCESS;
689e6e4a556SMartin Blumenstingl 
690e6e4a556SMartin Blumenstingl 		err = phy_write(phydev, AT803X_INTR_ENABLE, value);
691a3417885SIoana Ciornei 	} else {
692a46bd63bSMartin Blumenstingl 		err = phy_write(phydev, AT803X_INTR_ENABLE, 0);
693a3417885SIoana Ciornei 		if (err)
694a3417885SIoana Ciornei 			return err;
695a3417885SIoana Ciornei 
696a3417885SIoana Ciornei 		/* Clear any pending interrupts */
697a3417885SIoana Ciornei 		err = at803x_ack_interrupt(phydev);
698a3417885SIoana Ciornei 	}
69977a99394SZhao Qiang 
70077a99394SZhao Qiang 	return err;
70177a99394SZhao Qiang }
70277a99394SZhao Qiang 
70329773097SIoana Ciornei static irqreturn_t at803x_handle_interrupt(struct phy_device *phydev)
70429773097SIoana Ciornei {
70529773097SIoana Ciornei 	int irq_status, int_enabled;
70629773097SIoana Ciornei 
70729773097SIoana Ciornei 	irq_status = phy_read(phydev, AT803X_INTR_STATUS);
70829773097SIoana Ciornei 	if (irq_status < 0) {
70929773097SIoana Ciornei 		phy_error(phydev);
71029773097SIoana Ciornei 		return IRQ_NONE;
71129773097SIoana Ciornei 	}
71229773097SIoana Ciornei 
71329773097SIoana Ciornei 	/* Read the current enabled interrupts */
71429773097SIoana Ciornei 	int_enabled = phy_read(phydev, AT803X_INTR_ENABLE);
71529773097SIoana Ciornei 	if (int_enabled < 0) {
71629773097SIoana Ciornei 		phy_error(phydev);
71729773097SIoana Ciornei 		return IRQ_NONE;
71829773097SIoana Ciornei 	}
71929773097SIoana Ciornei 
72029773097SIoana Ciornei 	/* See if this was one of our enabled interrupts */
72129773097SIoana Ciornei 	if (!(irq_status & int_enabled))
72229773097SIoana Ciornei 		return IRQ_NONE;
72329773097SIoana Ciornei 
72429773097SIoana Ciornei 	phy_trigger_machine(phydev);
72529773097SIoana Ciornei 
72629773097SIoana Ciornei 	return IRQ_HANDLED;
72729773097SIoana Ciornei }
72829773097SIoana Ciornei 
72913a56b44SDaniel Mack static void at803x_link_change_notify(struct phy_device *phydev)
73013a56b44SDaniel Mack {
73113a56b44SDaniel Mack 	/*
73213a56b44SDaniel Mack 	 * Conduct a hardware reset for AT8030 every time a link loss is
73313a56b44SDaniel Mack 	 * signalled. This is necessary to circumvent a hardware bug that
73413a56b44SDaniel Mack 	 * occurs when the cable is unplugged while TX packets are pending
73513a56b44SDaniel Mack 	 * in the FIFO. In such cases, the FIFO enters an error mode it
73613a56b44SDaniel Mack 	 * cannot recover from by software.
73713a56b44SDaniel Mack 	 */
7386110ed2dSDavid Bauer 	if (phydev->state == PHY_NOLINK && phydev->mdio.reset_gpio) {
73913a56b44SDaniel Mack 		struct at803x_context context;
74013a56b44SDaniel Mack 
74113a56b44SDaniel Mack 		at803x_context_save(phydev, &context);
74213a56b44SDaniel Mack 
743bafbdd52SSergei Shtylyov 		phy_device_reset(phydev, 1);
74413a56b44SDaniel Mack 		msleep(1);
745bafbdd52SSergei Shtylyov 		phy_device_reset(phydev, 0);
746d57019d1SSergei Shtylyov 		msleep(1);
74713a56b44SDaniel Mack 
74813a56b44SDaniel Mack 		at803x_context_restore(phydev, &context);
74913a56b44SDaniel Mack 
7505c5f626bSHeiner Kallweit 		phydev_dbg(phydev, "%s(): phy was reset\n", __func__);
75113a56b44SDaniel Mack 	}
75213a56b44SDaniel Mack }
75313a56b44SDaniel Mack 
754f62265b5SZefir Kurtisi static int at803x_aneg_done(struct phy_device *phydev)
755f62265b5SZefir Kurtisi {
756f62265b5SZefir Kurtisi 	int ccr;
757f62265b5SZefir Kurtisi 
758f62265b5SZefir Kurtisi 	int aneg_done = genphy_aneg_done(phydev);
759f62265b5SZefir Kurtisi 	if (aneg_done != BMSR_ANEGCOMPLETE)
760f62265b5SZefir Kurtisi 		return aneg_done;
761f62265b5SZefir Kurtisi 
762f62265b5SZefir Kurtisi 	/*
763f62265b5SZefir Kurtisi 	 * in SGMII mode, if copper side autoneg is successful,
764f62265b5SZefir Kurtisi 	 * also check SGMII side autoneg result
765f62265b5SZefir Kurtisi 	 */
766f62265b5SZefir Kurtisi 	ccr = phy_read(phydev, AT803X_REG_CHIP_CONFIG);
767f62265b5SZefir Kurtisi 	if ((ccr & AT803X_MODE_CFG_MASK) != AT803X_MODE_CFG_SGMII)
768f62265b5SZefir Kurtisi 		return aneg_done;
769f62265b5SZefir Kurtisi 
770f62265b5SZefir Kurtisi 	/* switch to SGMII/fiber page */
771f62265b5SZefir Kurtisi 	phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr & ~AT803X_BT_BX_REG_SEL);
772f62265b5SZefir Kurtisi 
773f62265b5SZefir Kurtisi 	/* check if the SGMII link is OK. */
774f62265b5SZefir Kurtisi 	if (!(phy_read(phydev, AT803X_PSSR) & AT803X_PSSR_MR_AN_COMPLETE)) {
775ab2a605fSAndrew Lunn 		phydev_warn(phydev, "803x_aneg_done: SGMII link is not ok\n");
776f62265b5SZefir Kurtisi 		aneg_done = 0;
777f62265b5SZefir Kurtisi 	}
778f62265b5SZefir Kurtisi 	/* switch back to copper page */
779f62265b5SZefir Kurtisi 	phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr | AT803X_BT_BX_REG_SEL);
780f62265b5SZefir Kurtisi 
781f62265b5SZefir Kurtisi 	return aneg_done;
782f62265b5SZefir Kurtisi }
783f62265b5SZefir Kurtisi 
78406d5f344SRussell King static int at803x_read_status(struct phy_device *phydev)
78506d5f344SRussell King {
78606d5f344SRussell King 	int ss, err, old_link = phydev->link;
78706d5f344SRussell King 
78806d5f344SRussell King 	/* Update the link, but return if there was an error */
78906d5f344SRussell King 	err = genphy_update_link(phydev);
79006d5f344SRussell King 	if (err)
79106d5f344SRussell King 		return err;
79206d5f344SRussell King 
79306d5f344SRussell King 	/* why bother the PHY if nothing can have changed */
79406d5f344SRussell King 	if (phydev->autoneg == AUTONEG_ENABLE && old_link && phydev->link)
79506d5f344SRussell King 		return 0;
79606d5f344SRussell King 
79706d5f344SRussell King 	phydev->speed = SPEED_UNKNOWN;
79806d5f344SRussell King 	phydev->duplex = DUPLEX_UNKNOWN;
79906d5f344SRussell King 	phydev->pause = 0;
80006d5f344SRussell King 	phydev->asym_pause = 0;
80106d5f344SRussell King 
80206d5f344SRussell King 	err = genphy_read_lpa(phydev);
80306d5f344SRussell King 	if (err < 0)
80406d5f344SRussell King 		return err;
80506d5f344SRussell King 
80606d5f344SRussell King 	/* Read the AT8035 PHY-Specific Status register, which indicates the
80706d5f344SRussell King 	 * speed and duplex that the PHY is actually using, irrespective of
80806d5f344SRussell King 	 * whether we are in autoneg mode or not.
80906d5f344SRussell King 	 */
81006d5f344SRussell King 	ss = phy_read(phydev, AT803X_SPECIFIC_STATUS);
81106d5f344SRussell King 	if (ss < 0)
81206d5f344SRussell King 		return ss;
81306d5f344SRussell King 
81406d5f344SRussell King 	if (ss & AT803X_SS_SPEED_DUPLEX_RESOLVED) {
8157dce80c2SOleksij Rempel 		int sfc;
8167dce80c2SOleksij Rempel 
8177dce80c2SOleksij Rempel 		sfc = phy_read(phydev, AT803X_SPECIFIC_FUNCTION_CONTROL);
8187dce80c2SOleksij Rempel 		if (sfc < 0)
8197dce80c2SOleksij Rempel 			return sfc;
8207dce80c2SOleksij Rempel 
82106d5f344SRussell King 		switch (ss & AT803X_SS_SPEED_MASK) {
82206d5f344SRussell King 		case AT803X_SS_SPEED_10:
82306d5f344SRussell King 			phydev->speed = SPEED_10;
82406d5f344SRussell King 			break;
82506d5f344SRussell King 		case AT803X_SS_SPEED_100:
82606d5f344SRussell King 			phydev->speed = SPEED_100;
82706d5f344SRussell King 			break;
82806d5f344SRussell King 		case AT803X_SS_SPEED_1000:
82906d5f344SRussell King 			phydev->speed = SPEED_1000;
83006d5f344SRussell King 			break;
83106d5f344SRussell King 		}
83206d5f344SRussell King 		if (ss & AT803X_SS_DUPLEX)
83306d5f344SRussell King 			phydev->duplex = DUPLEX_FULL;
83406d5f344SRussell King 		else
83506d5f344SRussell King 			phydev->duplex = DUPLEX_HALF;
8367dce80c2SOleksij Rempel 
83706d5f344SRussell King 		if (ss & AT803X_SS_MDIX)
83806d5f344SRussell King 			phydev->mdix = ETH_TP_MDI_X;
83906d5f344SRussell King 		else
84006d5f344SRussell King 			phydev->mdix = ETH_TP_MDI;
8417dce80c2SOleksij Rempel 
8427dce80c2SOleksij Rempel 		switch (FIELD_GET(AT803X_SFC_MDI_CROSSOVER_MODE_M, sfc)) {
8437dce80c2SOleksij Rempel 		case AT803X_SFC_MANUAL_MDI:
8447dce80c2SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI;
8457dce80c2SOleksij Rempel 			break;
8467dce80c2SOleksij Rempel 		case AT803X_SFC_MANUAL_MDIX:
8477dce80c2SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI_X;
8487dce80c2SOleksij Rempel 			break;
8497dce80c2SOleksij Rempel 		case AT803X_SFC_AUTOMATIC_CROSSOVER:
8507dce80c2SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
8517dce80c2SOleksij Rempel 			break;
8527dce80c2SOleksij Rempel 		}
85306d5f344SRussell King 	}
85406d5f344SRussell King 
85506d5f344SRussell King 	if (phydev->autoneg == AUTONEG_ENABLE && phydev->autoneg_complete)
85606d5f344SRussell King 		phy_resolve_aneg_pause(phydev);
85706d5f344SRussell King 
85806d5f344SRussell King 	return 0;
85906d5f344SRussell King }
86006d5f344SRussell King 
8617dce80c2SOleksij Rempel static int at803x_config_mdix(struct phy_device *phydev, u8 ctrl)
8627dce80c2SOleksij Rempel {
8637dce80c2SOleksij Rempel 	u16 val;
8647dce80c2SOleksij Rempel 
8657dce80c2SOleksij Rempel 	switch (ctrl) {
8667dce80c2SOleksij Rempel 	case ETH_TP_MDI:
8677dce80c2SOleksij Rempel 		val = AT803X_SFC_MANUAL_MDI;
8687dce80c2SOleksij Rempel 		break;
8697dce80c2SOleksij Rempel 	case ETH_TP_MDI_X:
8707dce80c2SOleksij Rempel 		val = AT803X_SFC_MANUAL_MDIX;
8717dce80c2SOleksij Rempel 		break;
8727dce80c2SOleksij Rempel 	case ETH_TP_MDI_AUTO:
8737dce80c2SOleksij Rempel 		val = AT803X_SFC_AUTOMATIC_CROSSOVER;
8747dce80c2SOleksij Rempel 		break;
8757dce80c2SOleksij Rempel 	default:
8767dce80c2SOleksij Rempel 		return 0;
8777dce80c2SOleksij Rempel 	}
8787dce80c2SOleksij Rempel 
8797dce80c2SOleksij Rempel 	return phy_modify_changed(phydev, AT803X_SPECIFIC_FUNCTION_CONTROL,
8807dce80c2SOleksij Rempel 			  AT803X_SFC_MDI_CROSSOVER_MODE_M,
8817dce80c2SOleksij Rempel 			  FIELD_PREP(AT803X_SFC_MDI_CROSSOVER_MODE_M, val));
8827dce80c2SOleksij Rempel }
8837dce80c2SOleksij Rempel 
8847dce80c2SOleksij Rempel static int at803x_config_aneg(struct phy_device *phydev)
8857dce80c2SOleksij Rempel {
8867dce80c2SOleksij Rempel 	int ret;
8877dce80c2SOleksij Rempel 
8887dce80c2SOleksij Rempel 	ret = at803x_config_mdix(phydev, phydev->mdix_ctrl);
8897dce80c2SOleksij Rempel 	if (ret < 0)
8907dce80c2SOleksij Rempel 		return ret;
8917dce80c2SOleksij Rempel 
8927dce80c2SOleksij Rempel 	/* Changes of the midx bits are disruptive to the normal operation;
8937dce80c2SOleksij Rempel 	 * therefore any changes to these registers must be followed by a
8947dce80c2SOleksij Rempel 	 * software reset to take effect.
8957dce80c2SOleksij Rempel 	 */
8967dce80c2SOleksij Rempel 	if (ret == 1) {
8977dce80c2SOleksij Rempel 		ret = genphy_soft_reset(phydev);
8987dce80c2SOleksij Rempel 		if (ret < 0)
8997dce80c2SOleksij Rempel 			return ret;
9007dce80c2SOleksij Rempel 	}
9017dce80c2SOleksij Rempel 
9027dce80c2SOleksij Rempel 	return genphy_config_aneg(phydev);
9037dce80c2SOleksij Rempel }
9047dce80c2SOleksij Rempel 
905cde0f4f8SMichael Walle static int at803x_get_downshift(struct phy_device *phydev, u8 *d)
906cde0f4f8SMichael Walle {
907cde0f4f8SMichael Walle 	int val;
908cde0f4f8SMichael Walle 
909cde0f4f8SMichael Walle 	val = phy_read(phydev, AT803X_SMART_SPEED);
910cde0f4f8SMichael Walle 	if (val < 0)
911cde0f4f8SMichael Walle 		return val;
912cde0f4f8SMichael Walle 
913cde0f4f8SMichael Walle 	if (val & AT803X_SMART_SPEED_ENABLE)
914cde0f4f8SMichael Walle 		*d = FIELD_GET(AT803X_SMART_SPEED_RETRY_LIMIT_MASK, val) + 2;
915cde0f4f8SMichael Walle 	else
916cde0f4f8SMichael Walle 		*d = DOWNSHIFT_DEV_DISABLE;
917cde0f4f8SMichael Walle 
918cde0f4f8SMichael Walle 	return 0;
919cde0f4f8SMichael Walle }
920cde0f4f8SMichael Walle 
921cde0f4f8SMichael Walle static int at803x_set_downshift(struct phy_device *phydev, u8 cnt)
922cde0f4f8SMichael Walle {
923cde0f4f8SMichael Walle 	u16 mask, set;
924cde0f4f8SMichael Walle 	int ret;
925cde0f4f8SMichael Walle 
926cde0f4f8SMichael Walle 	switch (cnt) {
927cde0f4f8SMichael Walle 	case DOWNSHIFT_DEV_DEFAULT_COUNT:
928cde0f4f8SMichael Walle 		cnt = AT803X_DEFAULT_DOWNSHIFT;
929cde0f4f8SMichael Walle 		fallthrough;
930cde0f4f8SMichael Walle 	case AT803X_MIN_DOWNSHIFT ... AT803X_MAX_DOWNSHIFT:
931cde0f4f8SMichael Walle 		set = AT803X_SMART_SPEED_ENABLE |
932cde0f4f8SMichael Walle 		      AT803X_SMART_SPEED_BYPASS_TIMER |
933cde0f4f8SMichael Walle 		      FIELD_PREP(AT803X_SMART_SPEED_RETRY_LIMIT_MASK, cnt - 2);
934cde0f4f8SMichael Walle 		mask = AT803X_SMART_SPEED_RETRY_LIMIT_MASK;
935cde0f4f8SMichael Walle 		break;
936cde0f4f8SMichael Walle 	case DOWNSHIFT_DEV_DISABLE:
937cde0f4f8SMichael Walle 		set = 0;
938cde0f4f8SMichael Walle 		mask = AT803X_SMART_SPEED_ENABLE |
939cde0f4f8SMichael Walle 		       AT803X_SMART_SPEED_BYPASS_TIMER;
940cde0f4f8SMichael Walle 		break;
941cde0f4f8SMichael Walle 	default:
942cde0f4f8SMichael Walle 		return -EINVAL;
943cde0f4f8SMichael Walle 	}
944cde0f4f8SMichael Walle 
945cde0f4f8SMichael Walle 	ret = phy_modify_changed(phydev, AT803X_SMART_SPEED, mask, set);
946cde0f4f8SMichael Walle 
947cde0f4f8SMichael Walle 	/* After changing the smart speed settings, we need to perform a
948cde0f4f8SMichael Walle 	 * software reset, use phy_init_hw() to make sure we set the
949cde0f4f8SMichael Walle 	 * reapply any values which might got lost during software reset.
950cde0f4f8SMichael Walle 	 */
951cde0f4f8SMichael Walle 	if (ret == 1)
952cde0f4f8SMichael Walle 		ret = phy_init_hw(phydev);
953cde0f4f8SMichael Walle 
954cde0f4f8SMichael Walle 	return ret;
955cde0f4f8SMichael Walle }
956cde0f4f8SMichael Walle 
957cde0f4f8SMichael Walle static int at803x_get_tunable(struct phy_device *phydev,
958cde0f4f8SMichael Walle 			      struct ethtool_tunable *tuna, void *data)
959cde0f4f8SMichael Walle {
960cde0f4f8SMichael Walle 	switch (tuna->id) {
961cde0f4f8SMichael Walle 	case ETHTOOL_PHY_DOWNSHIFT:
962cde0f4f8SMichael Walle 		return at803x_get_downshift(phydev, data);
963cde0f4f8SMichael Walle 	default:
964cde0f4f8SMichael Walle 		return -EOPNOTSUPP;
965cde0f4f8SMichael Walle 	}
966cde0f4f8SMichael Walle }
967cde0f4f8SMichael Walle 
968cde0f4f8SMichael Walle static int at803x_set_tunable(struct phy_device *phydev,
969cde0f4f8SMichael Walle 			      struct ethtool_tunable *tuna, const void *data)
970cde0f4f8SMichael Walle {
971cde0f4f8SMichael Walle 	switch (tuna->id) {
972cde0f4f8SMichael Walle 	case ETHTOOL_PHY_DOWNSHIFT:
973cde0f4f8SMichael Walle 		return at803x_set_downshift(phydev, *(const u8 *)data);
974cde0f4f8SMichael Walle 	default:
975cde0f4f8SMichael Walle 		return -EOPNOTSUPP;
976cde0f4f8SMichael Walle 	}
977cde0f4f8SMichael Walle }
978cde0f4f8SMichael Walle 
9796cb75767SMichael Walle static int at803x_cable_test_result_trans(u16 status)
9806cb75767SMichael Walle {
9816cb75767SMichael Walle 	switch (FIELD_GET(AT803X_CDT_STATUS_STAT_MASK, status)) {
9826cb75767SMichael Walle 	case AT803X_CDT_STATUS_STAT_NORMAL:
9836cb75767SMichael Walle 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
9846cb75767SMichael Walle 	case AT803X_CDT_STATUS_STAT_SHORT:
9856cb75767SMichael Walle 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
9866cb75767SMichael Walle 	case AT803X_CDT_STATUS_STAT_OPEN:
9876cb75767SMichael Walle 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
9886cb75767SMichael Walle 	case AT803X_CDT_STATUS_STAT_FAIL:
9896cb75767SMichael Walle 	default:
9906cb75767SMichael Walle 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
9916cb75767SMichael Walle 	}
9926cb75767SMichael Walle }
9936cb75767SMichael Walle 
9946cb75767SMichael Walle static bool at803x_cdt_test_failed(u16 status)
9956cb75767SMichael Walle {
9966cb75767SMichael Walle 	return FIELD_GET(AT803X_CDT_STATUS_STAT_MASK, status) ==
9976cb75767SMichael Walle 		AT803X_CDT_STATUS_STAT_FAIL;
9986cb75767SMichael Walle }
9996cb75767SMichael Walle 
10006cb75767SMichael Walle static bool at803x_cdt_fault_length_valid(u16 status)
10016cb75767SMichael Walle {
10026cb75767SMichael Walle 	switch (FIELD_GET(AT803X_CDT_STATUS_STAT_MASK, status)) {
10036cb75767SMichael Walle 	case AT803X_CDT_STATUS_STAT_OPEN:
10046cb75767SMichael Walle 	case AT803X_CDT_STATUS_STAT_SHORT:
10056cb75767SMichael Walle 		return true;
10066cb75767SMichael Walle 	}
10076cb75767SMichael Walle 	return false;
10086cb75767SMichael Walle }
10096cb75767SMichael Walle 
10106cb75767SMichael Walle static int at803x_cdt_fault_length(u16 status)
10116cb75767SMichael Walle {
10126cb75767SMichael Walle 	int dt;
10136cb75767SMichael Walle 
10146cb75767SMichael Walle 	/* According to the datasheet the distance to the fault is
10156cb75767SMichael Walle 	 * DELTA_TIME * 0.824 meters.
10166cb75767SMichael Walle 	 *
10176cb75767SMichael Walle 	 * The author suspect the correct formula is:
10186cb75767SMichael Walle 	 *
10196cb75767SMichael Walle 	 *   fault_distance = DELTA_TIME * (c * VF) / 125MHz / 2
10206cb75767SMichael Walle 	 *
10216cb75767SMichael Walle 	 * where c is the speed of light, VF is the velocity factor of
10226cb75767SMichael Walle 	 * the twisted pair cable, 125MHz the counter frequency and
10236cb75767SMichael Walle 	 * we need to divide by 2 because the hardware will measure the
10246cb75767SMichael Walle 	 * round trip time to the fault and back to the PHY.
10256cb75767SMichael Walle 	 *
10266cb75767SMichael Walle 	 * With a VF of 0.69 we get the factor 0.824 mentioned in the
10276cb75767SMichael Walle 	 * datasheet.
10286cb75767SMichael Walle 	 */
10296cb75767SMichael Walle 	dt = FIELD_GET(AT803X_CDT_STATUS_DELTA_TIME_MASK, status);
10306cb75767SMichael Walle 
10316cb75767SMichael Walle 	return (dt * 824) / 10;
10326cb75767SMichael Walle }
10336cb75767SMichael Walle 
10346cb75767SMichael Walle static int at803x_cdt_start(struct phy_device *phydev, int pair)
10356cb75767SMichael Walle {
10366cb75767SMichael Walle 	u16 cdt;
10376cb75767SMichael Walle 
10386cb75767SMichael Walle 	cdt = FIELD_PREP(AT803X_CDT_MDI_PAIR_MASK, pair) |
10396cb75767SMichael Walle 	      AT803X_CDT_ENABLE_TEST;
10406cb75767SMichael Walle 
10416cb75767SMichael Walle 	return phy_write(phydev, AT803X_CDT, cdt);
10426cb75767SMichael Walle }
10436cb75767SMichael Walle 
10446cb75767SMichael Walle static int at803x_cdt_wait_for_completion(struct phy_device *phydev)
10456cb75767SMichael Walle {
10466cb75767SMichael Walle 	int val, ret;
10476cb75767SMichael Walle 
10486cb75767SMichael Walle 	/* One test run takes about 25ms */
10496cb75767SMichael Walle 	ret = phy_read_poll_timeout(phydev, AT803X_CDT, val,
10506cb75767SMichael Walle 				    !(val & AT803X_CDT_ENABLE_TEST),
10516cb75767SMichael Walle 				    30000, 100000, true);
10526cb75767SMichael Walle 
10536cb75767SMichael Walle 	return ret < 0 ? ret : 0;
10546cb75767SMichael Walle }
10556cb75767SMichael Walle 
10566cb75767SMichael Walle static int at803x_cable_test_one_pair(struct phy_device *phydev, int pair)
10576cb75767SMichael Walle {
10586cb75767SMichael Walle 	static const int ethtool_pair[] = {
10596cb75767SMichael Walle 		ETHTOOL_A_CABLE_PAIR_A,
10606cb75767SMichael Walle 		ETHTOOL_A_CABLE_PAIR_B,
10616cb75767SMichael Walle 		ETHTOOL_A_CABLE_PAIR_C,
10626cb75767SMichael Walle 		ETHTOOL_A_CABLE_PAIR_D,
10636cb75767SMichael Walle 	};
10646cb75767SMichael Walle 	int ret, val;
10656cb75767SMichael Walle 
10666cb75767SMichael Walle 	ret = at803x_cdt_start(phydev, pair);
10676cb75767SMichael Walle 	if (ret)
10686cb75767SMichael Walle 		return ret;
10696cb75767SMichael Walle 
10706cb75767SMichael Walle 	ret = at803x_cdt_wait_for_completion(phydev);
10716cb75767SMichael Walle 	if (ret)
10726cb75767SMichael Walle 		return ret;
10736cb75767SMichael Walle 
10746cb75767SMichael Walle 	val = phy_read(phydev, AT803X_CDT_STATUS);
10756cb75767SMichael Walle 	if (val < 0)
10766cb75767SMichael Walle 		return val;
10776cb75767SMichael Walle 
10786cb75767SMichael Walle 	if (at803x_cdt_test_failed(val))
10796cb75767SMichael Walle 		return 0;
10806cb75767SMichael Walle 
10816cb75767SMichael Walle 	ethnl_cable_test_result(phydev, ethtool_pair[pair],
10826cb75767SMichael Walle 				at803x_cable_test_result_trans(val));
10836cb75767SMichael Walle 
10846cb75767SMichael Walle 	if (at803x_cdt_fault_length_valid(val))
10856cb75767SMichael Walle 		ethnl_cable_test_fault_length(phydev, ethtool_pair[pair],
10866cb75767SMichael Walle 					      at803x_cdt_fault_length(val));
10876cb75767SMichael Walle 
10886cb75767SMichael Walle 	return 1;
10896cb75767SMichael Walle }
10906cb75767SMichael Walle 
10916cb75767SMichael Walle static int at803x_cable_test_get_status(struct phy_device *phydev,
10926cb75767SMichael Walle 					bool *finished)
10936cb75767SMichael Walle {
1094dc0f3ed1SOleksij Rempel 	unsigned long pair_mask;
10956cb75767SMichael Walle 	int retries = 20;
10966cb75767SMichael Walle 	int pair, ret;
10976cb75767SMichael Walle 
1098dc0f3ed1SOleksij Rempel 	if (phydev->phy_id == ATH9331_PHY_ID ||
1099dc0f3ed1SOleksij Rempel 	    phydev->phy_id == ATH8032_PHY_ID)
1100dc0f3ed1SOleksij Rempel 		pair_mask = 0x3;
1101dc0f3ed1SOleksij Rempel 	else
1102dc0f3ed1SOleksij Rempel 		pair_mask = 0xf;
1103dc0f3ed1SOleksij Rempel 
11046cb75767SMichael Walle 	*finished = false;
11056cb75767SMichael Walle 
11066cb75767SMichael Walle 	/* According to the datasheet the CDT can be performed when
11076cb75767SMichael Walle 	 * there is no link partner or when the link partner is
11086cb75767SMichael Walle 	 * auto-negotiating. Starting the test will restart the AN
11096cb75767SMichael Walle 	 * automatically. It seems that doing this repeatedly we will
11106cb75767SMichael Walle 	 * get a slot where our link partner won't disturb our
11116cb75767SMichael Walle 	 * measurement.
11126cb75767SMichael Walle 	 */
11136cb75767SMichael Walle 	while (pair_mask && retries--) {
11146cb75767SMichael Walle 		for_each_set_bit(pair, &pair_mask, 4) {
11156cb75767SMichael Walle 			ret = at803x_cable_test_one_pair(phydev, pair);
11166cb75767SMichael Walle 			if (ret < 0)
11176cb75767SMichael Walle 				return ret;
11186cb75767SMichael Walle 			if (ret)
11196cb75767SMichael Walle 				clear_bit(pair, &pair_mask);
11206cb75767SMichael Walle 		}
11216cb75767SMichael Walle 		if (pair_mask)
11226cb75767SMichael Walle 			msleep(250);
11236cb75767SMichael Walle 	}
11246cb75767SMichael Walle 
11256cb75767SMichael Walle 	*finished = true;
11266cb75767SMichael Walle 
11276cb75767SMichael Walle 	return 0;
11286cb75767SMichael Walle }
11296cb75767SMichael Walle 
11306cb75767SMichael Walle static int at803x_cable_test_start(struct phy_device *phydev)
11316cb75767SMichael Walle {
11326cb75767SMichael Walle 	/* Enable auto-negotiation, but advertise no capabilities, no link
11336cb75767SMichael Walle 	 * will be established. A restart of the auto-negotiation is not
11346cb75767SMichael Walle 	 * required, because the cable test will automatically break the link.
11356cb75767SMichael Walle 	 */
11366cb75767SMichael Walle 	phy_write(phydev, MII_BMCR, BMCR_ANENABLE);
11376cb75767SMichael Walle 	phy_write(phydev, MII_ADVERTISE, ADVERTISE_CSMA);
1138dc0f3ed1SOleksij Rempel 	if (phydev->phy_id != ATH9331_PHY_ID &&
1139dc0f3ed1SOleksij Rempel 	    phydev->phy_id != ATH8032_PHY_ID)
11406cb75767SMichael Walle 		phy_write(phydev, MII_CTRL1000, 0);
11416cb75767SMichael Walle 
11426cb75767SMichael Walle 	/* we do all the (time consuming) work later */
11436cb75767SMichael Walle 	return 0;
11446cb75767SMichael Walle }
11456cb75767SMichael Walle 
1146317420abSMugunthan V N static struct phy_driver at803x_driver[] = {
1147317420abSMugunthan V N {
114896c36712SMichael Walle 	/* Qualcomm Atheros AR8035 */
11490465d8f8SMichael Walle 	PHY_ID_MATCH_EXACT(ATH8035_PHY_ID),
115096c36712SMichael Walle 	.name			= "Qualcomm Atheros AR8035",
11516cb75767SMichael Walle 	.flags			= PHY_POLL_CABLE_TEST,
11522f664823SMichael Walle 	.probe			= at803x_probe,
11532318ca8aSMichael Walle 	.remove			= at803x_remove,
11547dce80c2SOleksij Rempel 	.config_aneg		= at803x_config_aneg,
11550ca7111aSMatus Ujhelyi 	.config_init		= at803x_config_init,
1156cde0f4f8SMichael Walle 	.soft_reset		= genphy_soft_reset,
1157ea13c9eeSMugunthan V N 	.set_wol		= at803x_set_wol,
1158ea13c9eeSMugunthan V N 	.get_wol		= at803x_get_wol,
11596229ed1fSDaniel Mack 	.suspend		= at803x_suspend,
11606229ed1fSDaniel Mack 	.resume			= at803x_resume,
1161dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
116206d5f344SRussell King 	.read_status		= at803x_read_status,
11630eae5982SMåns Rullgård 	.config_intr		= at803x_config_intr,
116429773097SIoana Ciornei 	.handle_interrupt	= at803x_handle_interrupt,
1165cde0f4f8SMichael Walle 	.get_tunable		= at803x_get_tunable,
1166cde0f4f8SMichael Walle 	.set_tunable		= at803x_set_tunable,
11676cb75767SMichael Walle 	.cable_test_start	= at803x_cable_test_start,
11686cb75767SMichael Walle 	.cable_test_get_status	= at803x_cable_test_get_status,
1169317420abSMugunthan V N }, {
117096c36712SMichael Walle 	/* Qualcomm Atheros AR8030 */
1171bd8ca17fSDaniel Mack 	.phy_id			= ATH8030_PHY_ID,
117296c36712SMichael Walle 	.name			= "Qualcomm Atheros AR8030",
11730465d8f8SMichael Walle 	.phy_id_mask		= AT8030_PHY_ID_MASK,
11742f664823SMichael Walle 	.probe			= at803x_probe,
11752318ca8aSMichael Walle 	.remove			= at803x_remove,
11760ca7111aSMatus Ujhelyi 	.config_init		= at803x_config_init,
117713a56b44SDaniel Mack 	.link_change_notify	= at803x_link_change_notify,
1178ea13c9eeSMugunthan V N 	.set_wol		= at803x_set_wol,
1179ea13c9eeSMugunthan V N 	.get_wol		= at803x_get_wol,
11806229ed1fSDaniel Mack 	.suspend		= at803x_suspend,
11816229ed1fSDaniel Mack 	.resume			= at803x_resume,
1182dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
11830eae5982SMåns Rullgård 	.config_intr		= at803x_config_intr,
118429773097SIoana Ciornei 	.handle_interrupt	= at803x_handle_interrupt,
118505d7cce8SMugunthan V N }, {
118696c36712SMichael Walle 	/* Qualcomm Atheros AR8031/AR8033 */
11870465d8f8SMichael Walle 	PHY_ID_MATCH_EXACT(ATH8031_PHY_ID),
118896c36712SMichael Walle 	.name			= "Qualcomm Atheros AR8031/AR8033",
11896cb75767SMichael Walle 	.flags			= PHY_POLL_CABLE_TEST,
11902f664823SMichael Walle 	.probe			= at803x_probe,
11912318ca8aSMichael Walle 	.remove			= at803x_remove,
119205d7cce8SMugunthan V N 	.config_init		= at803x_config_init,
1193*63477a5dSMichael Walle 	.config_aneg		= at803x_config_aneg,
1194cde0f4f8SMichael Walle 	.soft_reset		= genphy_soft_reset,
119505d7cce8SMugunthan V N 	.set_wol		= at803x_set_wol,
119605d7cce8SMugunthan V N 	.get_wol		= at803x_get_wol,
11976229ed1fSDaniel Mack 	.suspend		= at803x_suspend,
11986229ed1fSDaniel Mack 	.resume			= at803x_resume,
1199dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
120006d5f344SRussell King 	.read_status		= at803x_read_status,
1201f62265b5SZefir Kurtisi 	.aneg_done		= at803x_aneg_done,
120277a99394SZhao Qiang 	.config_intr		= &at803x_config_intr,
120329773097SIoana Ciornei 	.handle_interrupt	= at803x_handle_interrupt,
1204cde0f4f8SMichael Walle 	.get_tunable		= at803x_get_tunable,
1205cde0f4f8SMichael Walle 	.set_tunable		= at803x_set_tunable,
12066cb75767SMichael Walle 	.cable_test_start	= at803x_cable_test_start,
12076cb75767SMichael Walle 	.cable_test_get_status	= at803x_cable_test_get_status,
12087908d2ceSOleksij Rempel }, {
12095800091aSDavid Bauer 	/* Qualcomm Atheros AR8032 */
12105800091aSDavid Bauer 	PHY_ID_MATCH_EXACT(ATH8032_PHY_ID),
12115800091aSDavid Bauer 	.name			= "Qualcomm Atheros AR8032",
12125800091aSDavid Bauer 	.probe			= at803x_probe,
12135800091aSDavid Bauer 	.remove			= at803x_remove,
1214dc0f3ed1SOleksij Rempel 	.flags			= PHY_POLL_CABLE_TEST,
12155800091aSDavid Bauer 	.config_init		= at803x_config_init,
12165800091aSDavid Bauer 	.link_change_notify	= at803x_link_change_notify,
12175800091aSDavid Bauer 	.set_wol		= at803x_set_wol,
12185800091aSDavid Bauer 	.get_wol		= at803x_get_wol,
12195800091aSDavid Bauer 	.suspend		= at803x_suspend,
12205800091aSDavid Bauer 	.resume			= at803x_resume,
12215800091aSDavid Bauer 	/* PHY_BASIC_FEATURES */
12225800091aSDavid Bauer 	.config_intr		= at803x_config_intr,
122329773097SIoana Ciornei 	.handle_interrupt	= at803x_handle_interrupt,
1224dc0f3ed1SOleksij Rempel 	.cable_test_start	= at803x_cable_test_start,
1225dc0f3ed1SOleksij Rempel 	.cable_test_get_status	= at803x_cable_test_get_status,
12265800091aSDavid Bauer }, {
12277908d2ceSOleksij Rempel 	/* ATHEROS AR9331 */
12287908d2ceSOleksij Rempel 	PHY_ID_MATCH_EXACT(ATH9331_PHY_ID),
122996c36712SMichael Walle 	.name			= "Qualcomm Atheros AR9331 built-in PHY",
12307908d2ceSOleksij Rempel 	.suspend		= at803x_suspend,
12317908d2ceSOleksij Rempel 	.resume			= at803x_resume,
1232dc0f3ed1SOleksij Rempel 	.flags			= PHY_POLL_CABLE_TEST,
12337908d2ceSOleksij Rempel 	/* PHY_BASIC_FEATURES */
12347908d2ceSOleksij Rempel 	.config_intr		= &at803x_config_intr,
123529773097SIoana Ciornei 	.handle_interrupt	= at803x_handle_interrupt,
1236dc0f3ed1SOleksij Rempel 	.cable_test_start	= at803x_cable_test_start,
1237dc0f3ed1SOleksij Rempel 	.cable_test_get_status	= at803x_cable_test_get_status,
12387dce80c2SOleksij Rempel 	.read_status		= at803x_read_status,
12397dce80c2SOleksij Rempel 	.soft_reset		= genphy_soft_reset,
12407dce80c2SOleksij Rempel 	.config_aneg		= at803x_config_aneg,
1241317420abSMugunthan V N } };
12420ca7111aSMatus Ujhelyi 
124350fd7150SJohan Hovold module_phy_driver(at803x_driver);
12440ca7111aSMatus Ujhelyi 
12450ca7111aSMatus Ujhelyi static struct mdio_device_id __maybe_unused atheros_tbl[] = {
12460465d8f8SMichael Walle 	{ ATH8030_PHY_ID, AT8030_PHY_ID_MASK },
12470465d8f8SMichael Walle 	{ PHY_ID_MATCH_EXACT(ATH8031_PHY_ID) },
12485800091aSDavid Bauer 	{ PHY_ID_MATCH_EXACT(ATH8032_PHY_ID) },
12490465d8f8SMichael Walle 	{ PHY_ID_MATCH_EXACT(ATH8035_PHY_ID) },
12507908d2ceSOleksij Rempel 	{ PHY_ID_MATCH_EXACT(ATH9331_PHY_ID) },
12510ca7111aSMatus Ujhelyi 	{ }
12520ca7111aSMatus Ujhelyi };
12530ca7111aSMatus Ujhelyi 
12540ca7111aSMatus Ujhelyi MODULE_DEVICE_TABLE(mdio, atheros_tbl);
1255