1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+ 20ca7111aSMatus Ujhelyi /* 30ca7111aSMatus Ujhelyi * drivers/net/phy/at803x.c 40ca7111aSMatus Ujhelyi * 596c36712SMichael Walle * Driver for Qualcomm Atheros AR803x PHY 60ca7111aSMatus Ujhelyi * 70ca7111aSMatus Ujhelyi * Author: Matus Ujhelyi <ujhelyi.m@gmail.com> 80ca7111aSMatus Ujhelyi */ 90ca7111aSMatus Ujhelyi 100ca7111aSMatus Ujhelyi #include <linux/phy.h> 110ca7111aSMatus Ujhelyi #include <linux/module.h> 120ca7111aSMatus Ujhelyi #include <linux/string.h> 130ca7111aSMatus Ujhelyi #include <linux/netdevice.h> 140ca7111aSMatus Ujhelyi #include <linux/etherdevice.h> 156cb75767SMichael Walle #include <linux/ethtool_netlink.h> 1613a56b44SDaniel Mack #include <linux/of_gpio.h> 172f664823SMichael Walle #include <linux/bitfield.h> 1813a56b44SDaniel Mack #include <linux/gpio/consumer.h> 192f664823SMichael Walle #include <linux/regulator/of_regulator.h> 202f664823SMichael Walle #include <linux/regulator/driver.h> 212f664823SMichael Walle #include <linux/regulator/consumer.h> 222f664823SMichael Walle #include <dt-bindings/net/qca-ar803x.h> 230ca7111aSMatus Ujhelyi 247dce80c2SOleksij Rempel #define AT803X_SPECIFIC_FUNCTION_CONTROL 0x10 257dce80c2SOleksij Rempel #define AT803X_SFC_ASSERT_CRS BIT(11) 267dce80c2SOleksij Rempel #define AT803X_SFC_FORCE_LINK BIT(10) 277dce80c2SOleksij Rempel #define AT803X_SFC_MDI_CROSSOVER_MODE_M GENMASK(6, 5) 287dce80c2SOleksij Rempel #define AT803X_SFC_AUTOMATIC_CROSSOVER 0x3 297dce80c2SOleksij Rempel #define AT803X_SFC_MANUAL_MDIX 0x1 307dce80c2SOleksij Rempel #define AT803X_SFC_MANUAL_MDI 0x0 317dce80c2SOleksij Rempel #define AT803X_SFC_SQE_TEST BIT(2) 327dce80c2SOleksij Rempel #define AT803X_SFC_POLARITY_REVERSAL BIT(1) 337dce80c2SOleksij Rempel #define AT803X_SFC_DISABLE_JABBER BIT(0) 347dce80c2SOleksij Rempel 3506d5f344SRussell King #define AT803X_SPECIFIC_STATUS 0x11 3606d5f344SRussell King #define AT803X_SS_SPEED_MASK (3 << 14) 3706d5f344SRussell King #define AT803X_SS_SPEED_1000 (2 << 14) 3806d5f344SRussell King #define AT803X_SS_SPEED_100 (1 << 14) 3906d5f344SRussell King #define AT803X_SS_SPEED_10 (0 << 14) 4006d5f344SRussell King #define AT803X_SS_DUPLEX BIT(13) 4106d5f344SRussell King #define AT803X_SS_SPEED_DUPLEX_RESOLVED BIT(11) 4206d5f344SRussell King #define AT803X_SS_MDIX BIT(6) 4306d5f344SRussell King 440ca7111aSMatus Ujhelyi #define AT803X_INTR_ENABLE 0x12 45e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_AUTONEG_ERR BIT(15) 46e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_SPEED_CHANGED BIT(14) 47e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_DUPLEX_CHANGED BIT(13) 48e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_PAGE_RECEIVED BIT(12) 49e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_LINK_FAIL BIT(11) 50e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_LINK_SUCCESS BIT(10) 51e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_WIRESPEED_DOWNGRADE BIT(5) 52e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_POLARITY_CHANGED BIT(1) 53e6e4a556SMartin Blumenstingl #define AT803X_INTR_ENABLE_WOL BIT(0) 54e6e4a556SMartin Blumenstingl 550ca7111aSMatus Ujhelyi #define AT803X_INTR_STATUS 0x13 56a46bd63bSMartin Blumenstingl 5713a56b44SDaniel Mack #define AT803X_SMART_SPEED 0x14 58cde0f4f8SMichael Walle #define AT803X_SMART_SPEED_ENABLE BIT(5) 59cde0f4f8SMichael Walle #define AT803X_SMART_SPEED_RETRY_LIMIT_MASK GENMASK(4, 2) 60cde0f4f8SMichael Walle #define AT803X_SMART_SPEED_BYPASS_TIMER BIT(1) 616cb75767SMichael Walle #define AT803X_CDT 0x16 626cb75767SMichael Walle #define AT803X_CDT_MDI_PAIR_MASK GENMASK(9, 8) 636cb75767SMichael Walle #define AT803X_CDT_ENABLE_TEST BIT(0) 646cb75767SMichael Walle #define AT803X_CDT_STATUS 0x1c 656cb75767SMichael Walle #define AT803X_CDT_STATUS_STAT_NORMAL 0 666cb75767SMichael Walle #define AT803X_CDT_STATUS_STAT_SHORT 1 676cb75767SMichael Walle #define AT803X_CDT_STATUS_STAT_OPEN 2 686cb75767SMichael Walle #define AT803X_CDT_STATUS_STAT_FAIL 3 696cb75767SMichael Walle #define AT803X_CDT_STATUS_STAT_MASK GENMASK(9, 8) 706cb75767SMichael Walle #define AT803X_CDT_STATUS_DELTA_TIME_MASK GENMASK(7, 0) 7113a56b44SDaniel Mack #define AT803X_LED_CONTROL 0x18 72a46bd63bSMartin Blumenstingl 730ca7111aSMatus Ujhelyi #define AT803X_DEVICE_ADDR 0x03 740ca7111aSMatus Ujhelyi #define AT803X_LOC_MAC_ADDR_0_15_OFFSET 0x804C 750ca7111aSMatus Ujhelyi #define AT803X_LOC_MAC_ADDR_16_31_OFFSET 0x804B 760ca7111aSMatus Ujhelyi #define AT803X_LOC_MAC_ADDR_32_47_OFFSET 0x804A 77f62265b5SZefir Kurtisi #define AT803X_REG_CHIP_CONFIG 0x1f 78f62265b5SZefir Kurtisi #define AT803X_BT_BX_REG_SEL 0x8000 79a46bd63bSMartin Blumenstingl 801ca6d1b1SMugunthan V N #define AT803X_DEBUG_ADDR 0x1D 811ca6d1b1SMugunthan V N #define AT803X_DEBUG_DATA 0x1E 82a46bd63bSMartin Blumenstingl 83f62265b5SZefir Kurtisi #define AT803X_MODE_CFG_MASK 0x0F 84f62265b5SZefir Kurtisi #define AT803X_MODE_CFG_SGMII 0x01 85f62265b5SZefir Kurtisi 86f62265b5SZefir Kurtisi #define AT803X_PSSR 0x11 /*PHY-Specific Status Register*/ 87f62265b5SZefir Kurtisi #define AT803X_PSSR_MR_AN_COMPLETE 0x0200 88f62265b5SZefir Kurtisi 892e5f9f28SMartin Blumenstingl #define AT803X_DEBUG_REG_0 0x00 902e5f9f28SMartin Blumenstingl #define AT803X_DEBUG_RX_CLK_DLY_EN BIT(15) 91a46bd63bSMartin Blumenstingl 922e5f9f28SMartin Blumenstingl #define AT803X_DEBUG_REG_5 0x05 932e5f9f28SMartin Blumenstingl #define AT803X_DEBUG_TX_CLK_DLY_EN BIT(8) 940ca7111aSMatus Ujhelyi 952f664823SMichael Walle #define AT803X_DEBUG_REG_1F 0x1F 962f664823SMichael Walle #define AT803X_DEBUG_PLL_ON BIT(2) 972f664823SMichael Walle #define AT803X_DEBUG_RGMII_1V8 BIT(3) 982f664823SMichael Walle 992f664823SMichael Walle /* AT803x supports either the XTAL input pad, an internal PLL or the 1002f664823SMichael Walle * DSP as clock reference for the clock output pad. The XTAL reference 1012f664823SMichael Walle * is only used for 25 MHz output, all other frequencies need the PLL. 1022f664823SMichael Walle * The DSP as a clock reference is used in synchronous ethernet 1032f664823SMichael Walle * applications. 1042f664823SMichael Walle * 1052f664823SMichael Walle * By default the PLL is only enabled if there is a link. Otherwise 1062f664823SMichael Walle * the PHY will go into low power state and disabled the PLL. You can 1072f664823SMichael Walle * set the PLL_ON bit (see debug register 0x1f) to keep the PLL always 1082f664823SMichael Walle * enabled. 1092f664823SMichael Walle */ 1102f664823SMichael Walle #define AT803X_MMD7_CLK25M 0x8016 1112f664823SMichael Walle #define AT803X_CLK_OUT_MASK GENMASK(4, 2) 1122f664823SMichael Walle #define AT803X_CLK_OUT_25MHZ_XTAL 0 1132f664823SMichael Walle #define AT803X_CLK_OUT_25MHZ_DSP 1 1142f664823SMichael Walle #define AT803X_CLK_OUT_50MHZ_PLL 2 1152f664823SMichael Walle #define AT803X_CLK_OUT_50MHZ_DSP 3 1162f664823SMichael Walle #define AT803X_CLK_OUT_62_5MHZ_PLL 4 1172f664823SMichael Walle #define AT803X_CLK_OUT_62_5MHZ_DSP 5 1182f664823SMichael Walle #define AT803X_CLK_OUT_125MHZ_PLL 6 1192f664823SMichael Walle #define AT803X_CLK_OUT_125MHZ_DSP 7 1202f664823SMichael Walle 121428061f7SMichael Walle /* The AR8035 has another mask which is compatible with the AR8031/AR8033 mask 122428061f7SMichael Walle * but doesn't support choosing between XTAL/PLL and DSP. 1232f664823SMichael Walle */ 1242f664823SMichael Walle #define AT8035_CLK_OUT_MASK GENMASK(4, 3) 1252f664823SMichael Walle 1262f664823SMichael Walle #define AT803X_CLK_OUT_STRENGTH_MASK GENMASK(8, 7) 1272f664823SMichael Walle #define AT803X_CLK_OUT_STRENGTH_FULL 0 1282f664823SMichael Walle #define AT803X_CLK_OUT_STRENGTH_HALF 1 1292f664823SMichael Walle #define AT803X_CLK_OUT_STRENGTH_QUARTER 2 1302f664823SMichael Walle 131cde0f4f8SMichael Walle #define AT803X_DEFAULT_DOWNSHIFT 5 132cde0f4f8SMichael Walle #define AT803X_MIN_DOWNSHIFT 2 133cde0f4f8SMichael Walle #define AT803X_MAX_DOWNSHIFT 9 134cde0f4f8SMichael Walle 1357908d2ceSOleksij Rempel #define ATH9331_PHY_ID 0x004dd041 136bd8ca17fSDaniel Mack #define ATH8030_PHY_ID 0x004dd076 137bd8ca17fSDaniel Mack #define ATH8031_PHY_ID 0x004dd074 1385800091aSDavid Bauer #define ATH8032_PHY_ID 0x004dd023 139bd8ca17fSDaniel Mack #define ATH8035_PHY_ID 0x004dd072 1400465d8f8SMichael Walle #define AT8030_PHY_ID_MASK 0xffffffef 141bd8ca17fSDaniel Mack 14296c36712SMichael Walle MODULE_DESCRIPTION("Qualcomm Atheros AR803x PHY driver"); 1430ca7111aSMatus Ujhelyi MODULE_AUTHOR("Matus Ujhelyi"); 1440ca7111aSMatus Ujhelyi MODULE_LICENSE("GPL"); 1450ca7111aSMatus Ujhelyi 1462f664823SMichael Walle struct at803x_priv { 1472f664823SMichael Walle int flags; 1482f664823SMichael Walle #define AT803X_KEEP_PLL_ENABLED BIT(0) /* don't turn off internal PLL */ 1492f664823SMichael Walle u16 clk_25m_reg; 1502f664823SMichael Walle u16 clk_25m_mask; 1512f664823SMichael Walle struct regulator_dev *vddio_rdev; 1522f664823SMichael Walle struct regulator_dev *vddh_rdev; 1532f664823SMichael Walle struct regulator *vddio; 1542f664823SMichael Walle }; 1552f664823SMichael Walle 15613a56b44SDaniel Mack struct at803x_context { 15713a56b44SDaniel Mack u16 bmcr; 15813a56b44SDaniel Mack u16 advertise; 15913a56b44SDaniel Mack u16 control1000; 16013a56b44SDaniel Mack u16 int_enable; 16113a56b44SDaniel Mack u16 smart_speed; 16213a56b44SDaniel Mack u16 led_control; 16313a56b44SDaniel Mack }; 16413a56b44SDaniel Mack 1652e5f9f28SMartin Blumenstingl static int at803x_debug_reg_read(struct phy_device *phydev, u16 reg) 1662e5f9f28SMartin Blumenstingl { 1672e5f9f28SMartin Blumenstingl int ret; 1682e5f9f28SMartin Blumenstingl 1692e5f9f28SMartin Blumenstingl ret = phy_write(phydev, AT803X_DEBUG_ADDR, reg); 1702e5f9f28SMartin Blumenstingl if (ret < 0) 1712e5f9f28SMartin Blumenstingl return ret; 1722e5f9f28SMartin Blumenstingl 1732e5f9f28SMartin Blumenstingl return phy_read(phydev, AT803X_DEBUG_DATA); 1742e5f9f28SMartin Blumenstingl } 1752e5f9f28SMartin Blumenstingl 1762e5f9f28SMartin Blumenstingl static int at803x_debug_reg_mask(struct phy_device *phydev, u16 reg, 1772e5f9f28SMartin Blumenstingl u16 clear, u16 set) 1782e5f9f28SMartin Blumenstingl { 1792e5f9f28SMartin Blumenstingl u16 val; 1802e5f9f28SMartin Blumenstingl int ret; 1812e5f9f28SMartin Blumenstingl 1822e5f9f28SMartin Blumenstingl ret = at803x_debug_reg_read(phydev, reg); 1832e5f9f28SMartin Blumenstingl if (ret < 0) 1842e5f9f28SMartin Blumenstingl return ret; 1852e5f9f28SMartin Blumenstingl 1862e5f9f28SMartin Blumenstingl val = ret & 0xffff; 1872e5f9f28SMartin Blumenstingl val &= ~clear; 1882e5f9f28SMartin Blumenstingl val |= set; 1892e5f9f28SMartin Blumenstingl 1902e5f9f28SMartin Blumenstingl return phy_write(phydev, AT803X_DEBUG_DATA, val); 1912e5f9f28SMartin Blumenstingl } 1922e5f9f28SMartin Blumenstingl 1936d4cd041SVinod Koul static int at803x_enable_rx_delay(struct phy_device *phydev) 1946d4cd041SVinod Koul { 1956d4cd041SVinod Koul return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_0, 0, 1966d4cd041SVinod Koul AT803X_DEBUG_RX_CLK_DLY_EN); 1976d4cd041SVinod Koul } 1986d4cd041SVinod Koul 1996d4cd041SVinod Koul static int at803x_enable_tx_delay(struct phy_device *phydev) 2006d4cd041SVinod Koul { 2016d4cd041SVinod Koul return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5, 0, 2026d4cd041SVinod Koul AT803X_DEBUG_TX_CLK_DLY_EN); 2036d4cd041SVinod Koul } 2046d4cd041SVinod Koul 20543f2ebd5SVinod Koul static int at803x_disable_rx_delay(struct phy_device *phydev) 2062e5f9f28SMartin Blumenstingl { 207cd28d1d6SVinod Koul return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_0, 208cd28d1d6SVinod Koul AT803X_DEBUG_RX_CLK_DLY_EN, 0); 2092e5f9f28SMartin Blumenstingl } 2102e5f9f28SMartin Blumenstingl 21143f2ebd5SVinod Koul static int at803x_disable_tx_delay(struct phy_device *phydev) 2122e5f9f28SMartin Blumenstingl { 213cd28d1d6SVinod Koul return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5, 214cd28d1d6SVinod Koul AT803X_DEBUG_TX_CLK_DLY_EN, 0); 2152e5f9f28SMartin Blumenstingl } 2162e5f9f28SMartin Blumenstingl 21713a56b44SDaniel Mack /* save relevant PHY registers to private copy */ 21813a56b44SDaniel Mack static void at803x_context_save(struct phy_device *phydev, 21913a56b44SDaniel Mack struct at803x_context *context) 22013a56b44SDaniel Mack { 22113a56b44SDaniel Mack context->bmcr = phy_read(phydev, MII_BMCR); 22213a56b44SDaniel Mack context->advertise = phy_read(phydev, MII_ADVERTISE); 22313a56b44SDaniel Mack context->control1000 = phy_read(phydev, MII_CTRL1000); 22413a56b44SDaniel Mack context->int_enable = phy_read(phydev, AT803X_INTR_ENABLE); 22513a56b44SDaniel Mack context->smart_speed = phy_read(phydev, AT803X_SMART_SPEED); 22613a56b44SDaniel Mack context->led_control = phy_read(phydev, AT803X_LED_CONTROL); 22713a56b44SDaniel Mack } 22813a56b44SDaniel Mack 22913a56b44SDaniel Mack /* restore relevant PHY registers from private copy */ 23013a56b44SDaniel Mack static void at803x_context_restore(struct phy_device *phydev, 23113a56b44SDaniel Mack const struct at803x_context *context) 23213a56b44SDaniel Mack { 23313a56b44SDaniel Mack phy_write(phydev, MII_BMCR, context->bmcr); 23413a56b44SDaniel Mack phy_write(phydev, MII_ADVERTISE, context->advertise); 23513a56b44SDaniel Mack phy_write(phydev, MII_CTRL1000, context->control1000); 23613a56b44SDaniel Mack phy_write(phydev, AT803X_INTR_ENABLE, context->int_enable); 23713a56b44SDaniel Mack phy_write(phydev, AT803X_SMART_SPEED, context->smart_speed); 23813a56b44SDaniel Mack phy_write(phydev, AT803X_LED_CONTROL, context->led_control); 23913a56b44SDaniel Mack } 24013a56b44SDaniel Mack 241ea13c9eeSMugunthan V N static int at803x_set_wol(struct phy_device *phydev, 242ea13c9eeSMugunthan V N struct ethtool_wolinfo *wol) 2430ca7111aSMatus Ujhelyi { 2440ca7111aSMatus Ujhelyi struct net_device *ndev = phydev->attached_dev; 2450ca7111aSMatus Ujhelyi const u8 *mac; 246ea13c9eeSMugunthan V N int ret; 247ea13c9eeSMugunthan V N u32 value; 2480ca7111aSMatus Ujhelyi unsigned int i, offsets[] = { 2490ca7111aSMatus Ujhelyi AT803X_LOC_MAC_ADDR_32_47_OFFSET, 2500ca7111aSMatus Ujhelyi AT803X_LOC_MAC_ADDR_16_31_OFFSET, 2510ca7111aSMatus Ujhelyi AT803X_LOC_MAC_ADDR_0_15_OFFSET, 2520ca7111aSMatus Ujhelyi }; 2530ca7111aSMatus Ujhelyi 2540ca7111aSMatus Ujhelyi if (!ndev) 255ea13c9eeSMugunthan V N return -ENODEV; 2560ca7111aSMatus Ujhelyi 257ea13c9eeSMugunthan V N if (wol->wolopts & WAKE_MAGIC) { 2580ca7111aSMatus Ujhelyi mac = (const u8 *) ndev->dev_addr; 2590ca7111aSMatus Ujhelyi 2600ca7111aSMatus Ujhelyi if (!is_valid_ether_addr(mac)) 261fc755687SDan Murphy return -EINVAL; 2620ca7111aSMatus Ujhelyi 2630e021396SCarlo Caione for (i = 0; i < 3; i++) 2640e021396SCarlo Caione phy_write_mmd(phydev, AT803X_DEVICE_ADDR, offsets[i], 2650ca7111aSMatus Ujhelyi mac[(i * 2) + 1] | (mac[(i * 2)] << 8)); 266ea13c9eeSMugunthan V N 267ea13c9eeSMugunthan V N value = phy_read(phydev, AT803X_INTR_ENABLE); 268e6e4a556SMartin Blumenstingl value |= AT803X_INTR_ENABLE_WOL; 269ea13c9eeSMugunthan V N ret = phy_write(phydev, AT803X_INTR_ENABLE, value); 270ea13c9eeSMugunthan V N if (ret) 271ea13c9eeSMugunthan V N return ret; 272ea13c9eeSMugunthan V N value = phy_read(phydev, AT803X_INTR_STATUS); 273ea13c9eeSMugunthan V N } else { 274ea13c9eeSMugunthan V N value = phy_read(phydev, AT803X_INTR_ENABLE); 275e6e4a556SMartin Blumenstingl value &= (~AT803X_INTR_ENABLE_WOL); 276ea13c9eeSMugunthan V N ret = phy_write(phydev, AT803X_INTR_ENABLE, value); 277ea13c9eeSMugunthan V N if (ret) 278ea13c9eeSMugunthan V N return ret; 279ea13c9eeSMugunthan V N value = phy_read(phydev, AT803X_INTR_STATUS); 280ea13c9eeSMugunthan V N } 281ea13c9eeSMugunthan V N 282ea13c9eeSMugunthan V N return ret; 283ea13c9eeSMugunthan V N } 284ea13c9eeSMugunthan V N 285ea13c9eeSMugunthan V N static void at803x_get_wol(struct phy_device *phydev, 286ea13c9eeSMugunthan V N struct ethtool_wolinfo *wol) 287ea13c9eeSMugunthan V N { 288ea13c9eeSMugunthan V N u32 value; 289ea13c9eeSMugunthan V N 290ea13c9eeSMugunthan V N wol->supported = WAKE_MAGIC; 291ea13c9eeSMugunthan V N wol->wolopts = 0; 292ea13c9eeSMugunthan V N 293ea13c9eeSMugunthan V N value = phy_read(phydev, AT803X_INTR_ENABLE); 294e6e4a556SMartin Blumenstingl if (value & AT803X_INTR_ENABLE_WOL) 295ea13c9eeSMugunthan V N wol->wolopts |= WAKE_MAGIC; 2960ca7111aSMatus Ujhelyi } 2970ca7111aSMatus Ujhelyi 2986229ed1fSDaniel Mack static int at803x_suspend(struct phy_device *phydev) 2996229ed1fSDaniel Mack { 3006229ed1fSDaniel Mack int value; 3016229ed1fSDaniel Mack int wol_enabled; 3026229ed1fSDaniel Mack 3036229ed1fSDaniel Mack value = phy_read(phydev, AT803X_INTR_ENABLE); 304e6e4a556SMartin Blumenstingl wol_enabled = value & AT803X_INTR_ENABLE_WOL; 3056229ed1fSDaniel Mack 3066229ed1fSDaniel Mack if (wol_enabled) 307fea23fb5SRussell King value = BMCR_ISOLATE; 3086229ed1fSDaniel Mack else 309fea23fb5SRussell King value = BMCR_PDOWN; 3106229ed1fSDaniel Mack 311fea23fb5SRussell King phy_modify(phydev, MII_BMCR, 0, value); 3126229ed1fSDaniel Mack 3136229ed1fSDaniel Mack return 0; 3146229ed1fSDaniel Mack } 3156229ed1fSDaniel Mack 3166229ed1fSDaniel Mack static int at803x_resume(struct phy_device *phydev) 3176229ed1fSDaniel Mack { 318f102852fSRussell King return phy_modify(phydev, MII_BMCR, BMCR_PDOWN | BMCR_ISOLATE, 0); 3196229ed1fSDaniel Mack } 3206229ed1fSDaniel Mack 3212f664823SMichael Walle static int at803x_rgmii_reg_set_voltage_sel(struct regulator_dev *rdev, 3222f664823SMichael Walle unsigned int selector) 3232f664823SMichael Walle { 3242f664823SMichael Walle struct phy_device *phydev = rdev_get_drvdata(rdev); 3252f664823SMichael Walle 3262f664823SMichael Walle if (selector) 3272f664823SMichael Walle return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F, 3282f664823SMichael Walle 0, AT803X_DEBUG_RGMII_1V8); 3292f664823SMichael Walle else 3302f664823SMichael Walle return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F, 3312f664823SMichael Walle AT803X_DEBUG_RGMII_1V8, 0); 3322f664823SMichael Walle } 3332f664823SMichael Walle 3342f664823SMichael Walle static int at803x_rgmii_reg_get_voltage_sel(struct regulator_dev *rdev) 3352f664823SMichael Walle { 3362f664823SMichael Walle struct phy_device *phydev = rdev_get_drvdata(rdev); 3372f664823SMichael Walle int val; 3382f664823SMichael Walle 3392f664823SMichael Walle val = at803x_debug_reg_read(phydev, AT803X_DEBUG_REG_1F); 3402f664823SMichael Walle if (val < 0) 3412f664823SMichael Walle return val; 3422f664823SMichael Walle 3432f664823SMichael Walle return (val & AT803X_DEBUG_RGMII_1V8) ? 1 : 0; 3442f664823SMichael Walle } 3452f664823SMichael Walle 3463faaf539SRikard Falkeborn static const struct regulator_ops vddio_regulator_ops = { 3472f664823SMichael Walle .list_voltage = regulator_list_voltage_table, 3482f664823SMichael Walle .set_voltage_sel = at803x_rgmii_reg_set_voltage_sel, 3492f664823SMichael Walle .get_voltage_sel = at803x_rgmii_reg_get_voltage_sel, 3502f664823SMichael Walle }; 3512f664823SMichael Walle 3522f664823SMichael Walle static const unsigned int vddio_voltage_table[] = { 3532f664823SMichael Walle 1500000, 3542f664823SMichael Walle 1800000, 3552f664823SMichael Walle }; 3562f664823SMichael Walle 3572f664823SMichael Walle static const struct regulator_desc vddio_desc = { 3582f664823SMichael Walle .name = "vddio", 3592f664823SMichael Walle .of_match = of_match_ptr("vddio-regulator"), 3602f664823SMichael Walle .n_voltages = ARRAY_SIZE(vddio_voltage_table), 3612f664823SMichael Walle .volt_table = vddio_voltage_table, 3622f664823SMichael Walle .ops = &vddio_regulator_ops, 3632f664823SMichael Walle .type = REGULATOR_VOLTAGE, 3642f664823SMichael Walle .owner = THIS_MODULE, 3652f664823SMichael Walle }; 3662f664823SMichael Walle 3673faaf539SRikard Falkeborn static const struct regulator_ops vddh_regulator_ops = { 3682f664823SMichael Walle }; 3692f664823SMichael Walle 3702f664823SMichael Walle static const struct regulator_desc vddh_desc = { 3712f664823SMichael Walle .name = "vddh", 3722f664823SMichael Walle .of_match = of_match_ptr("vddh-regulator"), 3732f664823SMichael Walle .n_voltages = 1, 3742f664823SMichael Walle .fixed_uV = 2500000, 3752f664823SMichael Walle .ops = &vddh_regulator_ops, 3762f664823SMichael Walle .type = REGULATOR_VOLTAGE, 3772f664823SMichael Walle .owner = THIS_MODULE, 3782f664823SMichael Walle }; 3792f664823SMichael Walle 3802f664823SMichael Walle static int at8031_register_regulators(struct phy_device *phydev) 3812f664823SMichael Walle { 3822f664823SMichael Walle struct at803x_priv *priv = phydev->priv; 3832f664823SMichael Walle struct device *dev = &phydev->mdio.dev; 3842f664823SMichael Walle struct regulator_config config = { }; 3852f664823SMichael Walle 3862f664823SMichael Walle config.dev = dev; 3872f664823SMichael Walle config.driver_data = phydev; 3882f664823SMichael Walle 3892f664823SMichael Walle priv->vddio_rdev = devm_regulator_register(dev, &vddio_desc, &config); 3902f664823SMichael Walle if (IS_ERR(priv->vddio_rdev)) { 3912f664823SMichael Walle phydev_err(phydev, "failed to register VDDIO regulator\n"); 3922f664823SMichael Walle return PTR_ERR(priv->vddio_rdev); 3932f664823SMichael Walle } 3942f664823SMichael Walle 3952f664823SMichael Walle priv->vddh_rdev = devm_regulator_register(dev, &vddh_desc, &config); 3962f664823SMichael Walle if (IS_ERR(priv->vddh_rdev)) { 3972f664823SMichael Walle phydev_err(phydev, "failed to register VDDH regulator\n"); 3982f664823SMichael Walle return PTR_ERR(priv->vddh_rdev); 3992f664823SMichael Walle } 4002f664823SMichael Walle 4012f664823SMichael Walle return 0; 4022f664823SMichael Walle } 4032f664823SMichael Walle 4042f664823SMichael Walle static bool at803x_match_phy_id(struct phy_device *phydev, u32 phy_id) 4052f664823SMichael Walle { 4062f664823SMichael Walle return (phydev->phy_id & phydev->drv->phy_id_mask) 4072f664823SMichael Walle == (phy_id & phydev->drv->phy_id_mask); 4082f664823SMichael Walle } 4092f664823SMichael Walle 4102f664823SMichael Walle static int at803x_parse_dt(struct phy_device *phydev) 4112f664823SMichael Walle { 4122f664823SMichael Walle struct device_node *node = phydev->mdio.dev.of_node; 4132f664823SMichael Walle struct at803x_priv *priv = phydev->priv; 4142f664823SMichael Walle u32 freq, strength; 4153f2edd30SAndrew Lunn unsigned int sel; 4162f664823SMichael Walle int ret; 4172f664823SMichael Walle 4182f664823SMichael Walle if (!IS_ENABLED(CONFIG_OF_MDIO)) 4192f664823SMichael Walle return 0; 4202f664823SMichael Walle 4212f664823SMichael Walle ret = of_property_read_u32(node, "qca,clk-out-frequency", &freq); 4222f664823SMichael Walle if (!ret) { 4232f664823SMichael Walle switch (freq) { 4242f664823SMichael Walle case 25000000: 4252f664823SMichael Walle sel = AT803X_CLK_OUT_25MHZ_XTAL; 4262f664823SMichael Walle break; 4272f664823SMichael Walle case 50000000: 4282f664823SMichael Walle sel = AT803X_CLK_OUT_50MHZ_PLL; 4292f664823SMichael Walle break; 4302f664823SMichael Walle case 62500000: 4312f664823SMichael Walle sel = AT803X_CLK_OUT_62_5MHZ_PLL; 4322f664823SMichael Walle break; 4332f664823SMichael Walle case 125000000: 4342f664823SMichael Walle sel = AT803X_CLK_OUT_125MHZ_PLL; 4352f664823SMichael Walle break; 4362f664823SMichael Walle default: 4372f664823SMichael Walle phydev_err(phydev, "invalid qca,clk-out-frequency\n"); 4382f664823SMichael Walle return -EINVAL; 4392f664823SMichael Walle } 4402f664823SMichael Walle 4413f2edd30SAndrew Lunn priv->clk_25m_reg |= FIELD_PREP(AT803X_CLK_OUT_MASK, sel); 4423f2edd30SAndrew Lunn priv->clk_25m_mask |= AT803X_CLK_OUT_MASK; 4432f664823SMichael Walle 4442f664823SMichael Walle /* Fixup for the AR8030/AR8035. This chip has another mask and 4452f664823SMichael Walle * doesn't support the DSP reference. Eg. the lowest bit of the 4462f664823SMichael Walle * mask. The upper two bits select the same frequencies. Mask 4472f664823SMichael Walle * the lowest bit here. 4482f664823SMichael Walle * 4492f664823SMichael Walle * Warning: 4502f664823SMichael Walle * There was no datasheet for the AR8030 available so this is 4512f664823SMichael Walle * just a guess. But the AR8035 is listed as pin compatible 4522f664823SMichael Walle * to the AR8030 so there might be a good chance it works on 4532f664823SMichael Walle * the AR8030 too. 4542f664823SMichael Walle */ 4552f664823SMichael Walle if (at803x_match_phy_id(phydev, ATH8030_PHY_ID) || 4562f664823SMichael Walle at803x_match_phy_id(phydev, ATH8035_PHY_ID)) { 457b1f4c209SOleksij Rempel priv->clk_25m_reg &= AT8035_CLK_OUT_MASK; 458b1f4c209SOleksij Rempel priv->clk_25m_mask &= AT8035_CLK_OUT_MASK; 4592f664823SMichael Walle } 4602f664823SMichael Walle } 4612f664823SMichael Walle 4622f664823SMichael Walle ret = of_property_read_u32(node, "qca,clk-out-strength", &strength); 4632f664823SMichael Walle if (!ret) { 4642f664823SMichael Walle priv->clk_25m_mask |= AT803X_CLK_OUT_STRENGTH_MASK; 4652f664823SMichael Walle switch (strength) { 4662f664823SMichael Walle case AR803X_STRENGTH_FULL: 4672f664823SMichael Walle priv->clk_25m_reg |= AT803X_CLK_OUT_STRENGTH_FULL; 4682f664823SMichael Walle break; 4692f664823SMichael Walle case AR803X_STRENGTH_HALF: 4702f664823SMichael Walle priv->clk_25m_reg |= AT803X_CLK_OUT_STRENGTH_HALF; 4712f664823SMichael Walle break; 4722f664823SMichael Walle case AR803X_STRENGTH_QUARTER: 4732f664823SMichael Walle priv->clk_25m_reg |= AT803X_CLK_OUT_STRENGTH_QUARTER; 4742f664823SMichael Walle break; 4752f664823SMichael Walle default: 4762f664823SMichael Walle phydev_err(phydev, "invalid qca,clk-out-strength\n"); 4772f664823SMichael Walle return -EINVAL; 4782f664823SMichael Walle } 4792f664823SMichael Walle } 4802f664823SMichael Walle 481428061f7SMichael Walle /* Only supported on AR8031/AR8033, the AR8030/AR8035 use strapping 482428061f7SMichael Walle * options. 483428061f7SMichael Walle */ 4842f664823SMichael Walle if (at803x_match_phy_id(phydev, ATH8031_PHY_ID)) { 4852f664823SMichael Walle if (of_property_read_bool(node, "qca,keep-pll-enabled")) 4862f664823SMichael Walle priv->flags |= AT803X_KEEP_PLL_ENABLED; 4872f664823SMichael Walle 4882f664823SMichael Walle ret = at8031_register_regulators(phydev); 4892f664823SMichael Walle if (ret < 0) 4902f664823SMichael Walle return ret; 4912f664823SMichael Walle 4922f664823SMichael Walle priv->vddio = devm_regulator_get_optional(&phydev->mdio.dev, 4932f664823SMichael Walle "vddio"); 4942f664823SMichael Walle if (IS_ERR(priv->vddio)) { 4952f664823SMichael Walle phydev_err(phydev, "failed to get VDDIO regulator\n"); 4962f664823SMichael Walle return PTR_ERR(priv->vddio); 4972f664823SMichael Walle } 4982f664823SMichael Walle 4992f664823SMichael Walle ret = regulator_enable(priv->vddio); 5002f664823SMichael Walle if (ret < 0) 5012f664823SMichael Walle return ret; 5022f664823SMichael Walle } 5032f664823SMichael Walle 5042f664823SMichael Walle return 0; 5052f664823SMichael Walle } 5062f664823SMichael Walle 5072f664823SMichael Walle static int at803x_probe(struct phy_device *phydev) 5082f664823SMichael Walle { 5092f664823SMichael Walle struct device *dev = &phydev->mdio.dev; 5102f664823SMichael Walle struct at803x_priv *priv; 5112f664823SMichael Walle 5122f664823SMichael Walle priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); 5132f664823SMichael Walle if (!priv) 5142f664823SMichael Walle return -ENOMEM; 5152f664823SMichael Walle 5162f664823SMichael Walle phydev->priv = priv; 5172f664823SMichael Walle 5182f664823SMichael Walle return at803x_parse_dt(phydev); 5192f664823SMichael Walle } 5202f664823SMichael Walle 5212318ca8aSMichael Walle static void at803x_remove(struct phy_device *phydev) 5222318ca8aSMichael Walle { 5232318ca8aSMichael Walle struct at803x_priv *priv = phydev->priv; 5242318ca8aSMichael Walle 5252318ca8aSMichael Walle if (priv->vddio) 5262318ca8aSMichael Walle regulator_disable(priv->vddio); 5272318ca8aSMichael Walle } 5282318ca8aSMichael Walle 5292f664823SMichael Walle static int at803x_clk_out_config(struct phy_device *phydev) 5302f664823SMichael Walle { 5312f664823SMichael Walle struct at803x_priv *priv = phydev->priv; 5322f664823SMichael Walle int val; 5332f664823SMichael Walle 5342f664823SMichael Walle if (!priv->clk_25m_mask) 5352f664823SMichael Walle return 0; 5362f664823SMichael Walle 5372f664823SMichael Walle val = phy_read_mmd(phydev, MDIO_MMD_AN, AT803X_MMD7_CLK25M); 5382f664823SMichael Walle if (val < 0) 5392f664823SMichael Walle return val; 5402f664823SMichael Walle 5412f664823SMichael Walle val &= ~priv->clk_25m_mask; 5422f664823SMichael Walle val |= priv->clk_25m_reg; 5432f664823SMichael Walle 5442f664823SMichael Walle return phy_write_mmd(phydev, MDIO_MMD_AN, AT803X_MMD7_CLK25M, val); 5452f664823SMichael Walle } 5462f664823SMichael Walle 5472f664823SMichael Walle static int at8031_pll_config(struct phy_device *phydev) 5482f664823SMichael Walle { 5492f664823SMichael Walle struct at803x_priv *priv = phydev->priv; 5502f664823SMichael Walle 5512f664823SMichael Walle /* The default after hardware reset is PLL OFF. After a soft reset, the 5522f664823SMichael Walle * values are retained. 5532f664823SMichael Walle */ 5542f664823SMichael Walle if (priv->flags & AT803X_KEEP_PLL_ENABLED) 5552f664823SMichael Walle return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F, 5562f664823SMichael Walle 0, AT803X_DEBUG_PLL_ON); 5572f664823SMichael Walle else 5582f664823SMichael Walle return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F, 5592f664823SMichael Walle AT803X_DEBUG_PLL_ON, 0); 5602f664823SMichael Walle } 5612f664823SMichael Walle 5620ca7111aSMatus Ujhelyi static int at803x_config_init(struct phy_device *phydev) 5630ca7111aSMatus Ujhelyi { 5641ca6d1b1SMugunthan V N int ret; 5650ca7111aSMatus Ujhelyi 5666d4cd041SVinod Koul /* The RX and TX delay default is: 5676d4cd041SVinod Koul * after HW reset: RX delay enabled and TX delay disabled 5686d4cd041SVinod Koul * after SW reset: RX delay enabled, while TX delay retains the 5696d4cd041SVinod Koul * value before reset. 5706d4cd041SVinod Koul */ 571bb0ce4c1SAndré Draszik if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID || 572bb0ce4c1SAndré Draszik phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) 573bb0ce4c1SAndré Draszik ret = at803x_enable_rx_delay(phydev); 574bb0ce4c1SAndré Draszik else 575cd28d1d6SVinod Koul ret = at803x_disable_rx_delay(phydev); 5762e5f9f28SMartin Blumenstingl if (ret < 0) 5771ca6d1b1SMugunthan V N return ret; 5786d4cd041SVinod Koul 5796d4cd041SVinod Koul if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID || 580bb0ce4c1SAndré Draszik phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) 5816d4cd041SVinod Koul ret = at803x_enable_tx_delay(phydev); 582bb0ce4c1SAndré Draszik else 583bb0ce4c1SAndré Draszik ret = at803x_disable_tx_delay(phydev); 5842f664823SMichael Walle if (ret < 0) 5856d4cd041SVinod Koul return ret; 5862f664823SMichael Walle 5872f664823SMichael Walle ret = at803x_clk_out_config(phydev); 5882f664823SMichael Walle if (ret < 0) 5892f664823SMichael Walle return ret; 5902f664823SMichael Walle 5912f664823SMichael Walle if (at803x_match_phy_id(phydev, ATH8031_PHY_ID)) { 5922f664823SMichael Walle ret = at8031_pll_config(phydev); 5932f664823SMichael Walle if (ret < 0) 5942f664823SMichael Walle return ret; 5952f664823SMichael Walle } 5962f664823SMichael Walle 5972f664823SMichael Walle return 0; 5980ca7111aSMatus Ujhelyi } 5990ca7111aSMatus Ujhelyi 60077a99394SZhao Qiang static int at803x_ack_interrupt(struct phy_device *phydev) 60177a99394SZhao Qiang { 60277a99394SZhao Qiang int err; 60377a99394SZhao Qiang 604a46bd63bSMartin Blumenstingl err = phy_read(phydev, AT803X_INTR_STATUS); 60577a99394SZhao Qiang 60677a99394SZhao Qiang return (err < 0) ? err : 0; 60777a99394SZhao Qiang } 60877a99394SZhao Qiang 60977a99394SZhao Qiang static int at803x_config_intr(struct phy_device *phydev) 61077a99394SZhao Qiang { 61177a99394SZhao Qiang int err; 61277a99394SZhao Qiang int value; 61377a99394SZhao Qiang 614a46bd63bSMartin Blumenstingl value = phy_read(phydev, AT803X_INTR_ENABLE); 61577a99394SZhao Qiang 616e6e4a556SMartin Blumenstingl if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 617e6e4a556SMartin Blumenstingl value |= AT803X_INTR_ENABLE_AUTONEG_ERR; 618e6e4a556SMartin Blumenstingl value |= AT803X_INTR_ENABLE_SPEED_CHANGED; 619e6e4a556SMartin Blumenstingl value |= AT803X_INTR_ENABLE_DUPLEX_CHANGED; 620e6e4a556SMartin Blumenstingl value |= AT803X_INTR_ENABLE_LINK_FAIL; 621e6e4a556SMartin Blumenstingl value |= AT803X_INTR_ENABLE_LINK_SUCCESS; 622e6e4a556SMartin Blumenstingl 623e6e4a556SMartin Blumenstingl err = phy_write(phydev, AT803X_INTR_ENABLE, value); 624e6e4a556SMartin Blumenstingl } 62577a99394SZhao Qiang else 626a46bd63bSMartin Blumenstingl err = phy_write(phydev, AT803X_INTR_ENABLE, 0); 62777a99394SZhao Qiang 62877a99394SZhao Qiang return err; 62977a99394SZhao Qiang } 63077a99394SZhao Qiang 631*29773097SIoana Ciornei static irqreturn_t at803x_handle_interrupt(struct phy_device *phydev) 632*29773097SIoana Ciornei { 633*29773097SIoana Ciornei int irq_status, int_enabled; 634*29773097SIoana Ciornei 635*29773097SIoana Ciornei irq_status = phy_read(phydev, AT803X_INTR_STATUS); 636*29773097SIoana Ciornei if (irq_status < 0) { 637*29773097SIoana Ciornei phy_error(phydev); 638*29773097SIoana Ciornei return IRQ_NONE; 639*29773097SIoana Ciornei } 640*29773097SIoana Ciornei 641*29773097SIoana Ciornei /* Read the current enabled interrupts */ 642*29773097SIoana Ciornei int_enabled = phy_read(phydev, AT803X_INTR_ENABLE); 643*29773097SIoana Ciornei if (int_enabled < 0) { 644*29773097SIoana Ciornei phy_error(phydev); 645*29773097SIoana Ciornei return IRQ_NONE; 646*29773097SIoana Ciornei } 647*29773097SIoana Ciornei 648*29773097SIoana Ciornei /* See if this was one of our enabled interrupts */ 649*29773097SIoana Ciornei if (!(irq_status & int_enabled)) 650*29773097SIoana Ciornei return IRQ_NONE; 651*29773097SIoana Ciornei 652*29773097SIoana Ciornei phy_trigger_machine(phydev); 653*29773097SIoana Ciornei 654*29773097SIoana Ciornei return IRQ_HANDLED; 655*29773097SIoana Ciornei } 656*29773097SIoana Ciornei 65713a56b44SDaniel Mack static void at803x_link_change_notify(struct phy_device *phydev) 65813a56b44SDaniel Mack { 65913a56b44SDaniel Mack /* 66013a56b44SDaniel Mack * Conduct a hardware reset for AT8030 every time a link loss is 66113a56b44SDaniel Mack * signalled. This is necessary to circumvent a hardware bug that 66213a56b44SDaniel Mack * occurs when the cable is unplugged while TX packets are pending 66313a56b44SDaniel Mack * in the FIFO. In such cases, the FIFO enters an error mode it 66413a56b44SDaniel Mack * cannot recover from by software. 66513a56b44SDaniel Mack */ 6666110ed2dSDavid Bauer if (phydev->state == PHY_NOLINK && phydev->mdio.reset_gpio) { 66713a56b44SDaniel Mack struct at803x_context context; 66813a56b44SDaniel Mack 66913a56b44SDaniel Mack at803x_context_save(phydev, &context); 67013a56b44SDaniel Mack 671bafbdd52SSergei Shtylyov phy_device_reset(phydev, 1); 67213a56b44SDaniel Mack msleep(1); 673bafbdd52SSergei Shtylyov phy_device_reset(phydev, 0); 674d57019d1SSergei Shtylyov msleep(1); 67513a56b44SDaniel Mack 67613a56b44SDaniel Mack at803x_context_restore(phydev, &context); 67713a56b44SDaniel Mack 6785c5f626bSHeiner Kallweit phydev_dbg(phydev, "%s(): phy was reset\n", __func__); 67913a56b44SDaniel Mack } 68013a56b44SDaniel Mack } 68113a56b44SDaniel Mack 682f62265b5SZefir Kurtisi static int at803x_aneg_done(struct phy_device *phydev) 683f62265b5SZefir Kurtisi { 684f62265b5SZefir Kurtisi int ccr; 685f62265b5SZefir Kurtisi 686f62265b5SZefir Kurtisi int aneg_done = genphy_aneg_done(phydev); 687f62265b5SZefir Kurtisi if (aneg_done != BMSR_ANEGCOMPLETE) 688f62265b5SZefir Kurtisi return aneg_done; 689f62265b5SZefir Kurtisi 690f62265b5SZefir Kurtisi /* 691f62265b5SZefir Kurtisi * in SGMII mode, if copper side autoneg is successful, 692f62265b5SZefir Kurtisi * also check SGMII side autoneg result 693f62265b5SZefir Kurtisi */ 694f62265b5SZefir Kurtisi ccr = phy_read(phydev, AT803X_REG_CHIP_CONFIG); 695f62265b5SZefir Kurtisi if ((ccr & AT803X_MODE_CFG_MASK) != AT803X_MODE_CFG_SGMII) 696f62265b5SZefir Kurtisi return aneg_done; 697f62265b5SZefir Kurtisi 698f62265b5SZefir Kurtisi /* switch to SGMII/fiber page */ 699f62265b5SZefir Kurtisi phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr & ~AT803X_BT_BX_REG_SEL); 700f62265b5SZefir Kurtisi 701f62265b5SZefir Kurtisi /* check if the SGMII link is OK. */ 702f62265b5SZefir Kurtisi if (!(phy_read(phydev, AT803X_PSSR) & AT803X_PSSR_MR_AN_COMPLETE)) { 703ab2a605fSAndrew Lunn phydev_warn(phydev, "803x_aneg_done: SGMII link is not ok\n"); 704f62265b5SZefir Kurtisi aneg_done = 0; 705f62265b5SZefir Kurtisi } 706f62265b5SZefir Kurtisi /* switch back to copper page */ 707f62265b5SZefir Kurtisi phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr | AT803X_BT_BX_REG_SEL); 708f62265b5SZefir Kurtisi 709f62265b5SZefir Kurtisi return aneg_done; 710f62265b5SZefir Kurtisi } 711f62265b5SZefir Kurtisi 71206d5f344SRussell King static int at803x_read_status(struct phy_device *phydev) 71306d5f344SRussell King { 71406d5f344SRussell King int ss, err, old_link = phydev->link; 71506d5f344SRussell King 71606d5f344SRussell King /* Update the link, but return if there was an error */ 71706d5f344SRussell King err = genphy_update_link(phydev); 71806d5f344SRussell King if (err) 71906d5f344SRussell King return err; 72006d5f344SRussell King 72106d5f344SRussell King /* why bother the PHY if nothing can have changed */ 72206d5f344SRussell King if (phydev->autoneg == AUTONEG_ENABLE && old_link && phydev->link) 72306d5f344SRussell King return 0; 72406d5f344SRussell King 72506d5f344SRussell King phydev->speed = SPEED_UNKNOWN; 72606d5f344SRussell King phydev->duplex = DUPLEX_UNKNOWN; 72706d5f344SRussell King phydev->pause = 0; 72806d5f344SRussell King phydev->asym_pause = 0; 72906d5f344SRussell King 73006d5f344SRussell King err = genphy_read_lpa(phydev); 73106d5f344SRussell King if (err < 0) 73206d5f344SRussell King return err; 73306d5f344SRussell King 73406d5f344SRussell King /* Read the AT8035 PHY-Specific Status register, which indicates the 73506d5f344SRussell King * speed and duplex that the PHY is actually using, irrespective of 73606d5f344SRussell King * whether we are in autoneg mode or not. 73706d5f344SRussell King */ 73806d5f344SRussell King ss = phy_read(phydev, AT803X_SPECIFIC_STATUS); 73906d5f344SRussell King if (ss < 0) 74006d5f344SRussell King return ss; 74106d5f344SRussell King 74206d5f344SRussell King if (ss & AT803X_SS_SPEED_DUPLEX_RESOLVED) { 7437dce80c2SOleksij Rempel int sfc; 7447dce80c2SOleksij Rempel 7457dce80c2SOleksij Rempel sfc = phy_read(phydev, AT803X_SPECIFIC_FUNCTION_CONTROL); 7467dce80c2SOleksij Rempel if (sfc < 0) 7477dce80c2SOleksij Rempel return sfc; 7487dce80c2SOleksij Rempel 74906d5f344SRussell King switch (ss & AT803X_SS_SPEED_MASK) { 75006d5f344SRussell King case AT803X_SS_SPEED_10: 75106d5f344SRussell King phydev->speed = SPEED_10; 75206d5f344SRussell King break; 75306d5f344SRussell King case AT803X_SS_SPEED_100: 75406d5f344SRussell King phydev->speed = SPEED_100; 75506d5f344SRussell King break; 75606d5f344SRussell King case AT803X_SS_SPEED_1000: 75706d5f344SRussell King phydev->speed = SPEED_1000; 75806d5f344SRussell King break; 75906d5f344SRussell King } 76006d5f344SRussell King if (ss & AT803X_SS_DUPLEX) 76106d5f344SRussell King phydev->duplex = DUPLEX_FULL; 76206d5f344SRussell King else 76306d5f344SRussell King phydev->duplex = DUPLEX_HALF; 7647dce80c2SOleksij Rempel 76506d5f344SRussell King if (ss & AT803X_SS_MDIX) 76606d5f344SRussell King phydev->mdix = ETH_TP_MDI_X; 76706d5f344SRussell King else 76806d5f344SRussell King phydev->mdix = ETH_TP_MDI; 7697dce80c2SOleksij Rempel 7707dce80c2SOleksij Rempel switch (FIELD_GET(AT803X_SFC_MDI_CROSSOVER_MODE_M, sfc)) { 7717dce80c2SOleksij Rempel case AT803X_SFC_MANUAL_MDI: 7727dce80c2SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI; 7737dce80c2SOleksij Rempel break; 7747dce80c2SOleksij Rempel case AT803X_SFC_MANUAL_MDIX: 7757dce80c2SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_X; 7767dce80c2SOleksij Rempel break; 7777dce80c2SOleksij Rempel case AT803X_SFC_AUTOMATIC_CROSSOVER: 7787dce80c2SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_AUTO; 7797dce80c2SOleksij Rempel break; 7807dce80c2SOleksij Rempel } 78106d5f344SRussell King } 78206d5f344SRussell King 78306d5f344SRussell King if (phydev->autoneg == AUTONEG_ENABLE && phydev->autoneg_complete) 78406d5f344SRussell King phy_resolve_aneg_pause(phydev); 78506d5f344SRussell King 78606d5f344SRussell King return 0; 78706d5f344SRussell King } 78806d5f344SRussell King 7897dce80c2SOleksij Rempel static int at803x_config_mdix(struct phy_device *phydev, u8 ctrl) 7907dce80c2SOleksij Rempel { 7917dce80c2SOleksij Rempel u16 val; 7927dce80c2SOleksij Rempel 7937dce80c2SOleksij Rempel switch (ctrl) { 7947dce80c2SOleksij Rempel case ETH_TP_MDI: 7957dce80c2SOleksij Rempel val = AT803X_SFC_MANUAL_MDI; 7967dce80c2SOleksij Rempel break; 7977dce80c2SOleksij Rempel case ETH_TP_MDI_X: 7987dce80c2SOleksij Rempel val = AT803X_SFC_MANUAL_MDIX; 7997dce80c2SOleksij Rempel break; 8007dce80c2SOleksij Rempel case ETH_TP_MDI_AUTO: 8017dce80c2SOleksij Rempel val = AT803X_SFC_AUTOMATIC_CROSSOVER; 8027dce80c2SOleksij Rempel break; 8037dce80c2SOleksij Rempel default: 8047dce80c2SOleksij Rempel return 0; 8057dce80c2SOleksij Rempel } 8067dce80c2SOleksij Rempel 8077dce80c2SOleksij Rempel return phy_modify_changed(phydev, AT803X_SPECIFIC_FUNCTION_CONTROL, 8087dce80c2SOleksij Rempel AT803X_SFC_MDI_CROSSOVER_MODE_M, 8097dce80c2SOleksij Rempel FIELD_PREP(AT803X_SFC_MDI_CROSSOVER_MODE_M, val)); 8107dce80c2SOleksij Rempel } 8117dce80c2SOleksij Rempel 8127dce80c2SOleksij Rempel static int at803x_config_aneg(struct phy_device *phydev) 8137dce80c2SOleksij Rempel { 8147dce80c2SOleksij Rempel int ret; 8157dce80c2SOleksij Rempel 8167dce80c2SOleksij Rempel ret = at803x_config_mdix(phydev, phydev->mdix_ctrl); 8177dce80c2SOleksij Rempel if (ret < 0) 8187dce80c2SOleksij Rempel return ret; 8197dce80c2SOleksij Rempel 8207dce80c2SOleksij Rempel /* Changes of the midx bits are disruptive to the normal operation; 8217dce80c2SOleksij Rempel * therefore any changes to these registers must be followed by a 8227dce80c2SOleksij Rempel * software reset to take effect. 8237dce80c2SOleksij Rempel */ 8247dce80c2SOleksij Rempel if (ret == 1) { 8257dce80c2SOleksij Rempel ret = genphy_soft_reset(phydev); 8267dce80c2SOleksij Rempel if (ret < 0) 8277dce80c2SOleksij Rempel return ret; 8287dce80c2SOleksij Rempel } 8297dce80c2SOleksij Rempel 8307dce80c2SOleksij Rempel return genphy_config_aneg(phydev); 8317dce80c2SOleksij Rempel } 8327dce80c2SOleksij Rempel 833cde0f4f8SMichael Walle static int at803x_get_downshift(struct phy_device *phydev, u8 *d) 834cde0f4f8SMichael Walle { 835cde0f4f8SMichael Walle int val; 836cde0f4f8SMichael Walle 837cde0f4f8SMichael Walle val = phy_read(phydev, AT803X_SMART_SPEED); 838cde0f4f8SMichael Walle if (val < 0) 839cde0f4f8SMichael Walle return val; 840cde0f4f8SMichael Walle 841cde0f4f8SMichael Walle if (val & AT803X_SMART_SPEED_ENABLE) 842cde0f4f8SMichael Walle *d = FIELD_GET(AT803X_SMART_SPEED_RETRY_LIMIT_MASK, val) + 2; 843cde0f4f8SMichael Walle else 844cde0f4f8SMichael Walle *d = DOWNSHIFT_DEV_DISABLE; 845cde0f4f8SMichael Walle 846cde0f4f8SMichael Walle return 0; 847cde0f4f8SMichael Walle } 848cde0f4f8SMichael Walle 849cde0f4f8SMichael Walle static int at803x_set_downshift(struct phy_device *phydev, u8 cnt) 850cde0f4f8SMichael Walle { 851cde0f4f8SMichael Walle u16 mask, set; 852cde0f4f8SMichael Walle int ret; 853cde0f4f8SMichael Walle 854cde0f4f8SMichael Walle switch (cnt) { 855cde0f4f8SMichael Walle case DOWNSHIFT_DEV_DEFAULT_COUNT: 856cde0f4f8SMichael Walle cnt = AT803X_DEFAULT_DOWNSHIFT; 857cde0f4f8SMichael Walle fallthrough; 858cde0f4f8SMichael Walle case AT803X_MIN_DOWNSHIFT ... AT803X_MAX_DOWNSHIFT: 859cde0f4f8SMichael Walle set = AT803X_SMART_SPEED_ENABLE | 860cde0f4f8SMichael Walle AT803X_SMART_SPEED_BYPASS_TIMER | 861cde0f4f8SMichael Walle FIELD_PREP(AT803X_SMART_SPEED_RETRY_LIMIT_MASK, cnt - 2); 862cde0f4f8SMichael Walle mask = AT803X_SMART_SPEED_RETRY_LIMIT_MASK; 863cde0f4f8SMichael Walle break; 864cde0f4f8SMichael Walle case DOWNSHIFT_DEV_DISABLE: 865cde0f4f8SMichael Walle set = 0; 866cde0f4f8SMichael Walle mask = AT803X_SMART_SPEED_ENABLE | 867cde0f4f8SMichael Walle AT803X_SMART_SPEED_BYPASS_TIMER; 868cde0f4f8SMichael Walle break; 869cde0f4f8SMichael Walle default: 870cde0f4f8SMichael Walle return -EINVAL; 871cde0f4f8SMichael Walle } 872cde0f4f8SMichael Walle 873cde0f4f8SMichael Walle ret = phy_modify_changed(phydev, AT803X_SMART_SPEED, mask, set); 874cde0f4f8SMichael Walle 875cde0f4f8SMichael Walle /* After changing the smart speed settings, we need to perform a 876cde0f4f8SMichael Walle * software reset, use phy_init_hw() to make sure we set the 877cde0f4f8SMichael Walle * reapply any values which might got lost during software reset. 878cde0f4f8SMichael Walle */ 879cde0f4f8SMichael Walle if (ret == 1) 880cde0f4f8SMichael Walle ret = phy_init_hw(phydev); 881cde0f4f8SMichael Walle 882cde0f4f8SMichael Walle return ret; 883cde0f4f8SMichael Walle } 884cde0f4f8SMichael Walle 885cde0f4f8SMichael Walle static int at803x_get_tunable(struct phy_device *phydev, 886cde0f4f8SMichael Walle struct ethtool_tunable *tuna, void *data) 887cde0f4f8SMichael Walle { 888cde0f4f8SMichael Walle switch (tuna->id) { 889cde0f4f8SMichael Walle case ETHTOOL_PHY_DOWNSHIFT: 890cde0f4f8SMichael Walle return at803x_get_downshift(phydev, data); 891cde0f4f8SMichael Walle default: 892cde0f4f8SMichael Walle return -EOPNOTSUPP; 893cde0f4f8SMichael Walle } 894cde0f4f8SMichael Walle } 895cde0f4f8SMichael Walle 896cde0f4f8SMichael Walle static int at803x_set_tunable(struct phy_device *phydev, 897cde0f4f8SMichael Walle struct ethtool_tunable *tuna, const void *data) 898cde0f4f8SMichael Walle { 899cde0f4f8SMichael Walle switch (tuna->id) { 900cde0f4f8SMichael Walle case ETHTOOL_PHY_DOWNSHIFT: 901cde0f4f8SMichael Walle return at803x_set_downshift(phydev, *(const u8 *)data); 902cde0f4f8SMichael Walle default: 903cde0f4f8SMichael Walle return -EOPNOTSUPP; 904cde0f4f8SMichael Walle } 905cde0f4f8SMichael Walle } 906cde0f4f8SMichael Walle 9076cb75767SMichael Walle static int at803x_cable_test_result_trans(u16 status) 9086cb75767SMichael Walle { 9096cb75767SMichael Walle switch (FIELD_GET(AT803X_CDT_STATUS_STAT_MASK, status)) { 9106cb75767SMichael Walle case AT803X_CDT_STATUS_STAT_NORMAL: 9116cb75767SMichael Walle return ETHTOOL_A_CABLE_RESULT_CODE_OK; 9126cb75767SMichael Walle case AT803X_CDT_STATUS_STAT_SHORT: 9136cb75767SMichael Walle return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT; 9146cb75767SMichael Walle case AT803X_CDT_STATUS_STAT_OPEN: 9156cb75767SMichael Walle return ETHTOOL_A_CABLE_RESULT_CODE_OPEN; 9166cb75767SMichael Walle case AT803X_CDT_STATUS_STAT_FAIL: 9176cb75767SMichael Walle default: 9186cb75767SMichael Walle return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC; 9196cb75767SMichael Walle } 9206cb75767SMichael Walle } 9216cb75767SMichael Walle 9226cb75767SMichael Walle static bool at803x_cdt_test_failed(u16 status) 9236cb75767SMichael Walle { 9246cb75767SMichael Walle return FIELD_GET(AT803X_CDT_STATUS_STAT_MASK, status) == 9256cb75767SMichael Walle AT803X_CDT_STATUS_STAT_FAIL; 9266cb75767SMichael Walle } 9276cb75767SMichael Walle 9286cb75767SMichael Walle static bool at803x_cdt_fault_length_valid(u16 status) 9296cb75767SMichael Walle { 9306cb75767SMichael Walle switch (FIELD_GET(AT803X_CDT_STATUS_STAT_MASK, status)) { 9316cb75767SMichael Walle case AT803X_CDT_STATUS_STAT_OPEN: 9326cb75767SMichael Walle case AT803X_CDT_STATUS_STAT_SHORT: 9336cb75767SMichael Walle return true; 9346cb75767SMichael Walle } 9356cb75767SMichael Walle return false; 9366cb75767SMichael Walle } 9376cb75767SMichael Walle 9386cb75767SMichael Walle static int at803x_cdt_fault_length(u16 status) 9396cb75767SMichael Walle { 9406cb75767SMichael Walle int dt; 9416cb75767SMichael Walle 9426cb75767SMichael Walle /* According to the datasheet the distance to the fault is 9436cb75767SMichael Walle * DELTA_TIME * 0.824 meters. 9446cb75767SMichael Walle * 9456cb75767SMichael Walle * The author suspect the correct formula is: 9466cb75767SMichael Walle * 9476cb75767SMichael Walle * fault_distance = DELTA_TIME * (c * VF) / 125MHz / 2 9486cb75767SMichael Walle * 9496cb75767SMichael Walle * where c is the speed of light, VF is the velocity factor of 9506cb75767SMichael Walle * the twisted pair cable, 125MHz the counter frequency and 9516cb75767SMichael Walle * we need to divide by 2 because the hardware will measure the 9526cb75767SMichael Walle * round trip time to the fault and back to the PHY. 9536cb75767SMichael Walle * 9546cb75767SMichael Walle * With a VF of 0.69 we get the factor 0.824 mentioned in the 9556cb75767SMichael Walle * datasheet. 9566cb75767SMichael Walle */ 9576cb75767SMichael Walle dt = FIELD_GET(AT803X_CDT_STATUS_DELTA_TIME_MASK, status); 9586cb75767SMichael Walle 9596cb75767SMichael Walle return (dt * 824) / 10; 9606cb75767SMichael Walle } 9616cb75767SMichael Walle 9626cb75767SMichael Walle static int at803x_cdt_start(struct phy_device *phydev, int pair) 9636cb75767SMichael Walle { 9646cb75767SMichael Walle u16 cdt; 9656cb75767SMichael Walle 9666cb75767SMichael Walle cdt = FIELD_PREP(AT803X_CDT_MDI_PAIR_MASK, pair) | 9676cb75767SMichael Walle AT803X_CDT_ENABLE_TEST; 9686cb75767SMichael Walle 9696cb75767SMichael Walle return phy_write(phydev, AT803X_CDT, cdt); 9706cb75767SMichael Walle } 9716cb75767SMichael Walle 9726cb75767SMichael Walle static int at803x_cdt_wait_for_completion(struct phy_device *phydev) 9736cb75767SMichael Walle { 9746cb75767SMichael Walle int val, ret; 9756cb75767SMichael Walle 9766cb75767SMichael Walle /* One test run takes about 25ms */ 9776cb75767SMichael Walle ret = phy_read_poll_timeout(phydev, AT803X_CDT, val, 9786cb75767SMichael Walle !(val & AT803X_CDT_ENABLE_TEST), 9796cb75767SMichael Walle 30000, 100000, true); 9806cb75767SMichael Walle 9816cb75767SMichael Walle return ret < 0 ? ret : 0; 9826cb75767SMichael Walle } 9836cb75767SMichael Walle 9846cb75767SMichael Walle static int at803x_cable_test_one_pair(struct phy_device *phydev, int pair) 9856cb75767SMichael Walle { 9866cb75767SMichael Walle static const int ethtool_pair[] = { 9876cb75767SMichael Walle ETHTOOL_A_CABLE_PAIR_A, 9886cb75767SMichael Walle ETHTOOL_A_CABLE_PAIR_B, 9896cb75767SMichael Walle ETHTOOL_A_CABLE_PAIR_C, 9906cb75767SMichael Walle ETHTOOL_A_CABLE_PAIR_D, 9916cb75767SMichael Walle }; 9926cb75767SMichael Walle int ret, val; 9936cb75767SMichael Walle 9946cb75767SMichael Walle ret = at803x_cdt_start(phydev, pair); 9956cb75767SMichael Walle if (ret) 9966cb75767SMichael Walle return ret; 9976cb75767SMichael Walle 9986cb75767SMichael Walle ret = at803x_cdt_wait_for_completion(phydev); 9996cb75767SMichael Walle if (ret) 10006cb75767SMichael Walle return ret; 10016cb75767SMichael Walle 10026cb75767SMichael Walle val = phy_read(phydev, AT803X_CDT_STATUS); 10036cb75767SMichael Walle if (val < 0) 10046cb75767SMichael Walle return val; 10056cb75767SMichael Walle 10066cb75767SMichael Walle if (at803x_cdt_test_failed(val)) 10076cb75767SMichael Walle return 0; 10086cb75767SMichael Walle 10096cb75767SMichael Walle ethnl_cable_test_result(phydev, ethtool_pair[pair], 10106cb75767SMichael Walle at803x_cable_test_result_trans(val)); 10116cb75767SMichael Walle 10126cb75767SMichael Walle if (at803x_cdt_fault_length_valid(val)) 10136cb75767SMichael Walle ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], 10146cb75767SMichael Walle at803x_cdt_fault_length(val)); 10156cb75767SMichael Walle 10166cb75767SMichael Walle return 1; 10176cb75767SMichael Walle } 10186cb75767SMichael Walle 10196cb75767SMichael Walle static int at803x_cable_test_get_status(struct phy_device *phydev, 10206cb75767SMichael Walle bool *finished) 10216cb75767SMichael Walle { 1022dc0f3ed1SOleksij Rempel unsigned long pair_mask; 10236cb75767SMichael Walle int retries = 20; 10246cb75767SMichael Walle int pair, ret; 10256cb75767SMichael Walle 1026dc0f3ed1SOleksij Rempel if (phydev->phy_id == ATH9331_PHY_ID || 1027dc0f3ed1SOleksij Rempel phydev->phy_id == ATH8032_PHY_ID) 1028dc0f3ed1SOleksij Rempel pair_mask = 0x3; 1029dc0f3ed1SOleksij Rempel else 1030dc0f3ed1SOleksij Rempel pair_mask = 0xf; 1031dc0f3ed1SOleksij Rempel 10326cb75767SMichael Walle *finished = false; 10336cb75767SMichael Walle 10346cb75767SMichael Walle /* According to the datasheet the CDT can be performed when 10356cb75767SMichael Walle * there is no link partner or when the link partner is 10366cb75767SMichael Walle * auto-negotiating. Starting the test will restart the AN 10376cb75767SMichael Walle * automatically. It seems that doing this repeatedly we will 10386cb75767SMichael Walle * get a slot where our link partner won't disturb our 10396cb75767SMichael Walle * measurement. 10406cb75767SMichael Walle */ 10416cb75767SMichael Walle while (pair_mask && retries--) { 10426cb75767SMichael Walle for_each_set_bit(pair, &pair_mask, 4) { 10436cb75767SMichael Walle ret = at803x_cable_test_one_pair(phydev, pair); 10446cb75767SMichael Walle if (ret < 0) 10456cb75767SMichael Walle return ret; 10466cb75767SMichael Walle if (ret) 10476cb75767SMichael Walle clear_bit(pair, &pair_mask); 10486cb75767SMichael Walle } 10496cb75767SMichael Walle if (pair_mask) 10506cb75767SMichael Walle msleep(250); 10516cb75767SMichael Walle } 10526cb75767SMichael Walle 10536cb75767SMichael Walle *finished = true; 10546cb75767SMichael Walle 10556cb75767SMichael Walle return 0; 10566cb75767SMichael Walle } 10576cb75767SMichael Walle 10586cb75767SMichael Walle static int at803x_cable_test_start(struct phy_device *phydev) 10596cb75767SMichael Walle { 10606cb75767SMichael Walle /* Enable auto-negotiation, but advertise no capabilities, no link 10616cb75767SMichael Walle * will be established. A restart of the auto-negotiation is not 10626cb75767SMichael Walle * required, because the cable test will automatically break the link. 10636cb75767SMichael Walle */ 10646cb75767SMichael Walle phy_write(phydev, MII_BMCR, BMCR_ANENABLE); 10656cb75767SMichael Walle phy_write(phydev, MII_ADVERTISE, ADVERTISE_CSMA); 1066dc0f3ed1SOleksij Rempel if (phydev->phy_id != ATH9331_PHY_ID && 1067dc0f3ed1SOleksij Rempel phydev->phy_id != ATH8032_PHY_ID) 10686cb75767SMichael Walle phy_write(phydev, MII_CTRL1000, 0); 10696cb75767SMichael Walle 10706cb75767SMichael Walle /* we do all the (time consuming) work later */ 10716cb75767SMichael Walle return 0; 10726cb75767SMichael Walle } 10736cb75767SMichael Walle 1074317420abSMugunthan V N static struct phy_driver at803x_driver[] = { 1075317420abSMugunthan V N { 107696c36712SMichael Walle /* Qualcomm Atheros AR8035 */ 10770465d8f8SMichael Walle PHY_ID_MATCH_EXACT(ATH8035_PHY_ID), 107896c36712SMichael Walle .name = "Qualcomm Atheros AR8035", 10796cb75767SMichael Walle .flags = PHY_POLL_CABLE_TEST, 10802f664823SMichael Walle .probe = at803x_probe, 10812318ca8aSMichael Walle .remove = at803x_remove, 10827dce80c2SOleksij Rempel .config_aneg = at803x_config_aneg, 10830ca7111aSMatus Ujhelyi .config_init = at803x_config_init, 1084cde0f4f8SMichael Walle .soft_reset = genphy_soft_reset, 1085ea13c9eeSMugunthan V N .set_wol = at803x_set_wol, 1086ea13c9eeSMugunthan V N .get_wol = at803x_get_wol, 10876229ed1fSDaniel Mack .suspend = at803x_suspend, 10886229ed1fSDaniel Mack .resume = at803x_resume, 1089dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 109006d5f344SRussell King .read_status = at803x_read_status, 10910eae5982SMåns Rullgård .ack_interrupt = at803x_ack_interrupt, 10920eae5982SMåns Rullgård .config_intr = at803x_config_intr, 1093*29773097SIoana Ciornei .handle_interrupt = at803x_handle_interrupt, 1094cde0f4f8SMichael Walle .get_tunable = at803x_get_tunable, 1095cde0f4f8SMichael Walle .set_tunable = at803x_set_tunable, 10966cb75767SMichael Walle .cable_test_start = at803x_cable_test_start, 10976cb75767SMichael Walle .cable_test_get_status = at803x_cable_test_get_status, 1098317420abSMugunthan V N }, { 109996c36712SMichael Walle /* Qualcomm Atheros AR8030 */ 1100bd8ca17fSDaniel Mack .phy_id = ATH8030_PHY_ID, 110196c36712SMichael Walle .name = "Qualcomm Atheros AR8030", 11020465d8f8SMichael Walle .phy_id_mask = AT8030_PHY_ID_MASK, 11032f664823SMichael Walle .probe = at803x_probe, 11042318ca8aSMichael Walle .remove = at803x_remove, 11050ca7111aSMatus Ujhelyi .config_init = at803x_config_init, 110613a56b44SDaniel Mack .link_change_notify = at803x_link_change_notify, 1107ea13c9eeSMugunthan V N .set_wol = at803x_set_wol, 1108ea13c9eeSMugunthan V N .get_wol = at803x_get_wol, 11096229ed1fSDaniel Mack .suspend = at803x_suspend, 11106229ed1fSDaniel Mack .resume = at803x_resume, 1111dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 11120eae5982SMåns Rullgård .ack_interrupt = at803x_ack_interrupt, 11130eae5982SMåns Rullgård .config_intr = at803x_config_intr, 1114*29773097SIoana Ciornei .handle_interrupt = at803x_handle_interrupt, 111505d7cce8SMugunthan V N }, { 111696c36712SMichael Walle /* Qualcomm Atheros AR8031/AR8033 */ 11170465d8f8SMichael Walle PHY_ID_MATCH_EXACT(ATH8031_PHY_ID), 111896c36712SMichael Walle .name = "Qualcomm Atheros AR8031/AR8033", 11196cb75767SMichael Walle .flags = PHY_POLL_CABLE_TEST, 11202f664823SMichael Walle .probe = at803x_probe, 11212318ca8aSMichael Walle .remove = at803x_remove, 112205d7cce8SMugunthan V N .config_init = at803x_config_init, 1123cde0f4f8SMichael Walle .soft_reset = genphy_soft_reset, 112405d7cce8SMugunthan V N .set_wol = at803x_set_wol, 112505d7cce8SMugunthan V N .get_wol = at803x_get_wol, 11266229ed1fSDaniel Mack .suspend = at803x_suspend, 11276229ed1fSDaniel Mack .resume = at803x_resume, 1128dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 112906d5f344SRussell King .read_status = at803x_read_status, 1130f62265b5SZefir Kurtisi .aneg_done = at803x_aneg_done, 113177a99394SZhao Qiang .ack_interrupt = &at803x_ack_interrupt, 113277a99394SZhao Qiang .config_intr = &at803x_config_intr, 1133*29773097SIoana Ciornei .handle_interrupt = at803x_handle_interrupt, 1134cde0f4f8SMichael Walle .get_tunable = at803x_get_tunable, 1135cde0f4f8SMichael Walle .set_tunable = at803x_set_tunable, 11366cb75767SMichael Walle .cable_test_start = at803x_cable_test_start, 11376cb75767SMichael Walle .cable_test_get_status = at803x_cable_test_get_status, 11387908d2ceSOleksij Rempel }, { 11395800091aSDavid Bauer /* Qualcomm Atheros AR8032 */ 11405800091aSDavid Bauer PHY_ID_MATCH_EXACT(ATH8032_PHY_ID), 11415800091aSDavid Bauer .name = "Qualcomm Atheros AR8032", 11425800091aSDavid Bauer .probe = at803x_probe, 11435800091aSDavid Bauer .remove = at803x_remove, 1144dc0f3ed1SOleksij Rempel .flags = PHY_POLL_CABLE_TEST, 11455800091aSDavid Bauer .config_init = at803x_config_init, 11465800091aSDavid Bauer .link_change_notify = at803x_link_change_notify, 11475800091aSDavid Bauer .set_wol = at803x_set_wol, 11485800091aSDavid Bauer .get_wol = at803x_get_wol, 11495800091aSDavid Bauer .suspend = at803x_suspend, 11505800091aSDavid Bauer .resume = at803x_resume, 11515800091aSDavid Bauer /* PHY_BASIC_FEATURES */ 11525800091aSDavid Bauer .ack_interrupt = at803x_ack_interrupt, 11535800091aSDavid Bauer .config_intr = at803x_config_intr, 1154*29773097SIoana Ciornei .handle_interrupt = at803x_handle_interrupt, 1155dc0f3ed1SOleksij Rempel .cable_test_start = at803x_cable_test_start, 1156dc0f3ed1SOleksij Rempel .cable_test_get_status = at803x_cable_test_get_status, 11575800091aSDavid Bauer }, { 11587908d2ceSOleksij Rempel /* ATHEROS AR9331 */ 11597908d2ceSOleksij Rempel PHY_ID_MATCH_EXACT(ATH9331_PHY_ID), 116096c36712SMichael Walle .name = "Qualcomm Atheros AR9331 built-in PHY", 11617908d2ceSOleksij Rempel .suspend = at803x_suspend, 11627908d2ceSOleksij Rempel .resume = at803x_resume, 1163dc0f3ed1SOleksij Rempel .flags = PHY_POLL_CABLE_TEST, 11647908d2ceSOleksij Rempel /* PHY_BASIC_FEATURES */ 11657908d2ceSOleksij Rempel .ack_interrupt = &at803x_ack_interrupt, 11667908d2ceSOleksij Rempel .config_intr = &at803x_config_intr, 1167*29773097SIoana Ciornei .handle_interrupt = at803x_handle_interrupt, 1168dc0f3ed1SOleksij Rempel .cable_test_start = at803x_cable_test_start, 1169dc0f3ed1SOleksij Rempel .cable_test_get_status = at803x_cable_test_get_status, 11707dce80c2SOleksij Rempel .read_status = at803x_read_status, 11717dce80c2SOleksij Rempel .soft_reset = genphy_soft_reset, 11727dce80c2SOleksij Rempel .config_aneg = at803x_config_aneg, 1173317420abSMugunthan V N } }; 11740ca7111aSMatus Ujhelyi 117550fd7150SJohan Hovold module_phy_driver(at803x_driver); 11760ca7111aSMatus Ujhelyi 11770ca7111aSMatus Ujhelyi static struct mdio_device_id __maybe_unused atheros_tbl[] = { 11780465d8f8SMichael Walle { ATH8030_PHY_ID, AT8030_PHY_ID_MASK }, 11790465d8f8SMichael Walle { PHY_ID_MATCH_EXACT(ATH8031_PHY_ID) }, 11805800091aSDavid Bauer { PHY_ID_MATCH_EXACT(ATH8032_PHY_ID) }, 11810465d8f8SMichael Walle { PHY_ID_MATCH_EXACT(ATH8035_PHY_ID) }, 11827908d2ceSOleksij Rempel { PHY_ID_MATCH_EXACT(ATH9331_PHY_ID) }, 11830ca7111aSMatus Ujhelyi { } 11840ca7111aSMatus Ujhelyi }; 11850ca7111aSMatus Ujhelyi 11860ca7111aSMatus Ujhelyi MODULE_DEVICE_TABLE(mdio, atheros_tbl); 1187