1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* Copyright(c) 1999 - 2018 Intel Corporation. */ 3 4 /* Linux PRO/1000 Ethernet Driver main header file */ 5 6 #ifndef _E1000_H_ 7 #define _E1000_H_ 8 9 #include <linux/bitops.h> 10 #include <linux/types.h> 11 #include <linux/timer.h> 12 #include <linux/workqueue.h> 13 #include <linux/io.h> 14 #include <linux/netdevice.h> 15 #include <linux/pci.h> 16 #include <linux/crc32.h> 17 #include <linux/if_vlan.h> 18 #include <linux/timecounter.h> 19 #include <linux/net_tstamp.h> 20 #include <linux/ptp_clock_kernel.h> 21 #include <linux/ptp_classify.h> 22 #include <linux/mii.h> 23 #include <linux/mdio.h> 24 #include <linux/mutex.h> 25 #include <linux/pm_qos.h> 26 #include "hw.h" 27 28 struct e1000_info; 29 30 #define e_dbg(format, arg...) \ 31 netdev_dbg(hw->adapter->netdev, format, ## arg) 32 #define e_err(format, arg...) \ 33 netdev_err(adapter->netdev, format, ## arg) 34 #define e_info(format, arg...) \ 35 netdev_info(adapter->netdev, format, ## arg) 36 #define e_warn(format, arg...) \ 37 netdev_warn(adapter->netdev, format, ## arg) 38 #define e_notice(format, arg...) \ 39 netdev_notice(adapter->netdev, format, ## arg) 40 41 /* Interrupt modes, as used by the IntMode parameter */ 42 #define E1000E_INT_MODE_LEGACY 0 43 #define E1000E_INT_MODE_MSI 1 44 #define E1000E_INT_MODE_MSIX 2 45 46 /* Tx/Rx descriptor defines */ 47 #define E1000_DEFAULT_TXD 256 48 #define E1000_MAX_TXD 4096 49 #define E1000_MIN_TXD 64 50 51 #define E1000_DEFAULT_RXD 256 52 #define E1000_MAX_RXD 4096 53 #define E1000_MIN_RXD 64 54 55 #define E1000_MIN_ITR_USECS 10 /* 100000 irq/sec */ 56 #define E1000_MAX_ITR_USECS 10000 /* 100 irq/sec */ 57 58 #define E1000_FC_PAUSE_TIME 0x0680 /* 858 usec */ 59 60 /* How many Tx Descriptors do we need to call netif_wake_queue ? */ 61 /* How many Rx Buffers do we bundle into one write to the hardware ? */ 62 #define E1000_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 63 64 #define AUTO_ALL_MODES 0 65 #define E1000_EEPROM_APME 0x0400 66 67 #define E1000_MNG_VLAN_NONE (-1) 68 69 #define DEFAULT_JUMBO 9234 70 71 /* Time to wait before putting the device into D3 if there's no link (in ms). */ 72 #define LINK_TIMEOUT 100 73 74 /* Count for polling __E1000_RESET condition every 10-20msec. 75 * Experimentation has shown the reset can take approximately 210msec. 76 */ 77 #define E1000_CHECK_RESET_COUNT 25 78 79 #define PCICFG_DESC_RING_STATUS 0xe4 80 #define FLUSH_DESC_REQUIRED 0x100 81 82 /* in the case of WTHRESH, it appears at least the 82571/2 hardware 83 * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when 84 * WTHRESH=4, so a setting of 5 gives the most efficient bus 85 * utilization but to avoid possible Tx stalls, set it to 1 86 */ 87 #define E1000_TXDCTL_DMA_BURST_ENABLE \ 88 (E1000_TXDCTL_GRAN | /* set descriptor granularity */ \ 89 E1000_TXDCTL_COUNT_DESC | \ 90 (1u << 16) | /* wthresh must be +1 more than desired */\ 91 (1u << 8) | /* hthresh */ \ 92 0x1f) /* pthresh */ 93 94 #define E1000_RXDCTL_DMA_BURST_ENABLE \ 95 (0x01000000 | /* set descriptor granularity */ \ 96 (4u << 16) | /* set writeback threshold */ \ 97 (4u << 8) | /* set prefetch threshold */ \ 98 0x20) /* set hthresh */ 99 100 #define E1000_TIDV_FPD BIT(31) 101 #define E1000_RDTR_FPD BIT(31) 102 103 enum e1000_boards { 104 board_82571, 105 board_82572, 106 board_82573, 107 board_82574, 108 board_82583, 109 board_80003es2lan, 110 board_ich8lan, 111 board_ich9lan, 112 board_ich10lan, 113 board_pchlan, 114 board_pch2lan, 115 board_pch_lpt, 116 board_pch_spt, 117 board_pch_cnp, 118 board_pch_tgp 119 }; 120 121 struct e1000_ps_page { 122 struct page *page; 123 u64 dma; /* must be u64 - written to hw */ 124 }; 125 126 /* wrappers around a pointer to a socket buffer, 127 * so a DMA handle can be stored along with the buffer 128 */ 129 struct e1000_buffer { 130 dma_addr_t dma; 131 struct sk_buff *skb; 132 union { 133 /* Tx */ 134 struct { 135 unsigned long time_stamp; 136 u16 length; 137 u16 next_to_watch; 138 unsigned int segs; 139 unsigned int bytecount; 140 u16 mapped_as_page; 141 }; 142 /* Rx */ 143 struct { 144 /* arrays of page information for packet split */ 145 struct e1000_ps_page *ps_pages; 146 struct page *page; 147 }; 148 }; 149 }; 150 151 struct e1000_ring { 152 struct e1000_adapter *adapter; /* back pointer to adapter */ 153 void *desc; /* pointer to ring memory */ 154 dma_addr_t dma; /* phys address of ring */ 155 unsigned int size; /* length of ring in bytes */ 156 unsigned int count; /* number of desc. in ring */ 157 158 u16 next_to_use; 159 u16 next_to_clean; 160 161 void __iomem *head; 162 void __iomem *tail; 163 164 /* array of buffer information structs */ 165 struct e1000_buffer *buffer_info; 166 167 char name[IFNAMSIZ + 5]; 168 u32 ims_val; 169 u32 itr_val; 170 void __iomem *itr_register; 171 int set_itr; 172 173 struct sk_buff *rx_skb_top; 174 }; 175 176 /* PHY register snapshot values */ 177 struct e1000_phy_regs { 178 u16 bmcr; /* basic mode control register */ 179 u16 bmsr; /* basic mode status register */ 180 u16 advertise; /* auto-negotiation advertisement */ 181 u16 lpa; /* link partner ability register */ 182 u16 expansion; /* auto-negotiation expansion reg */ 183 u16 ctrl1000; /* 1000BASE-T control register */ 184 u16 stat1000; /* 1000BASE-T status register */ 185 u16 estatus; /* extended status register */ 186 }; 187 188 /* board specific private data structure */ 189 struct e1000_adapter { 190 struct timer_list watchdog_timer; 191 struct timer_list phy_info_timer; 192 struct timer_list blink_timer; 193 194 struct work_struct reset_task; 195 struct work_struct watchdog_task; 196 197 const struct e1000_info *ei; 198 199 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 200 u32 bd_number; 201 u32 rx_buffer_len; 202 u16 mng_vlan_id; 203 u16 link_speed; 204 u16 link_duplex; 205 u16 eeprom_vers; 206 207 /* track device up/down/testing state */ 208 unsigned long state; 209 210 /* Interrupt Throttle Rate */ 211 u32 itr; 212 u32 itr_setting; 213 u16 tx_itr; 214 u16 rx_itr; 215 216 /* Tx - one ring per active queue */ 217 struct e1000_ring *tx_ring ____cacheline_aligned_in_smp; 218 u32 tx_fifo_limit; 219 220 struct napi_struct napi; 221 222 unsigned int uncorr_errors; /* uncorrectable ECC errors */ 223 unsigned int corr_errors; /* correctable ECC errors */ 224 unsigned int restart_queue; 225 u32 txd_cmd; 226 227 bool detect_tx_hung; 228 bool tx_hang_recheck; 229 u8 tx_timeout_factor; 230 231 u32 tx_int_delay; 232 u32 tx_abs_int_delay; 233 234 unsigned int total_tx_bytes; 235 unsigned int total_tx_packets; 236 unsigned int total_rx_bytes; 237 unsigned int total_rx_packets; 238 239 /* Tx stats */ 240 u64 tpt_old; 241 u64 colc_old; 242 u32 gotc; 243 u64 gotc_old; 244 u32 tx_timeout_count; 245 u32 tx_fifo_head; 246 u32 tx_head_addr; 247 u32 tx_fifo_size; 248 u32 tx_dma_failed; 249 u32 tx_hwtstamp_timeouts; 250 u32 tx_hwtstamp_skipped; 251 252 /* Rx */ 253 bool (*clean_rx)(struct e1000_ring *ring, int *work_done, 254 int work_to_do) ____cacheline_aligned_in_smp; 255 void (*alloc_rx_buf)(struct e1000_ring *ring, int cleaned_count, 256 gfp_t gfp); 257 struct e1000_ring *rx_ring; 258 259 u32 rx_int_delay; 260 u32 rx_abs_int_delay; 261 262 /* Rx stats */ 263 u64 hw_csum_err; 264 u64 hw_csum_good; 265 u64 rx_hdr_split; 266 u32 gorc; 267 u64 gorc_old; 268 u32 alloc_rx_buff_failed; 269 u32 rx_dma_failed; 270 u32 rx_hwtstamp_cleared; 271 272 unsigned int rx_ps_pages; 273 u16 rx_ps_bsize0; 274 u32 max_frame_size; 275 u32 min_frame_size; 276 277 /* OS defined structs */ 278 struct net_device *netdev; 279 struct pci_dev *pdev; 280 281 /* structs defined in e1000_hw.h */ 282 struct e1000_hw hw; 283 284 spinlock_t stats64_lock; /* protects statistics counters */ 285 struct e1000_hw_stats stats; 286 struct e1000_phy_info phy_info; 287 struct e1000_phy_stats phy_stats; 288 289 /* Snapshot of PHY registers */ 290 struct e1000_phy_regs phy_regs; 291 292 struct e1000_ring test_tx_ring; 293 struct e1000_ring test_rx_ring; 294 u32 test_icr; 295 296 u32 msg_enable; 297 unsigned int num_vectors; 298 struct msix_entry *msix_entries; 299 int int_mode; 300 u32 eiac_mask; 301 302 u32 eeprom_wol; 303 u32 wol; 304 u32 pba; 305 u32 max_hw_frame_size; 306 307 bool fc_autoneg; 308 309 unsigned int flags; 310 unsigned int flags2; 311 struct work_struct downshift_task; 312 struct work_struct update_phy_task; 313 struct work_struct print_hang_task; 314 315 int phy_hang_count; 316 317 u16 tx_ring_count; 318 u16 rx_ring_count; 319 320 struct hwtstamp_config hwtstamp_config; 321 struct delayed_work systim_overflow_work; 322 struct sk_buff *tx_hwtstamp_skb; 323 unsigned long tx_hwtstamp_start; 324 struct work_struct tx_hwtstamp_work; 325 spinlock_t systim_lock; /* protects SYSTIML/H regsters */ 326 struct cyclecounter cc; 327 struct timecounter tc; 328 struct ptp_clock *ptp_clock; 329 struct ptp_clock_info ptp_clock_info; 330 struct pm_qos_request pm_qos_req; 331 s32 ptp_delta; 332 333 u16 eee_advert; 334 }; 335 336 struct e1000_info { 337 enum e1000_mac_type mac; 338 unsigned int flags; 339 unsigned int flags2; 340 u32 pba; 341 u32 max_hw_frame_size; 342 s32 (*get_variants)(struct e1000_adapter *); 343 const struct e1000_mac_operations *mac_ops; 344 const struct e1000_phy_operations *phy_ops; 345 const struct e1000_nvm_operations *nvm_ops; 346 }; 347 348 s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca); 349 350 /* The system time is maintained by a 64-bit counter comprised of the 32-bit 351 * SYSTIMH and SYSTIML registers. How the counter increments (and therefore 352 * its resolution) is based on the contents of the TIMINCA register - it 353 * increments every incperiod (bits 31:24) clock ticks by incvalue (bits 23:0). 354 * For the best accuracy, the incperiod should be as small as possible. The 355 * incvalue is scaled by a factor as large as possible (while still fitting 356 * in bits 23:0) so that relatively small clock corrections can be made. 357 * 358 * As a result, a shift of INCVALUE_SHIFT_n is used to fit a value of 359 * INCVALUE_n into the TIMINCA register allowing 32+8+(24-INCVALUE_SHIFT_n) 360 * bits to count nanoseconds leaving the rest for fractional nonseconds. 361 */ 362 #define INCVALUE_96MHZ 125 363 #define INCVALUE_SHIFT_96MHZ 17 364 #define INCPERIOD_SHIFT_96MHZ 2 365 #define INCPERIOD_96MHZ (12 >> INCPERIOD_SHIFT_96MHZ) 366 367 #define INCVALUE_25MHZ 40 368 #define INCVALUE_SHIFT_25MHZ 18 369 #define INCPERIOD_25MHZ 1 370 371 #define INCVALUE_24MHZ 125 372 #define INCVALUE_SHIFT_24MHZ 14 373 #define INCPERIOD_24MHZ 3 374 375 #define INCVALUE_38400KHZ 26 376 #define INCVALUE_SHIFT_38400KHZ 19 377 #define INCPERIOD_38400KHZ 1 378 379 /* Another drawback of scaling the incvalue by a large factor is the 380 * 64-bit SYSTIM register overflows more quickly. This is dealt with 381 * by simply reading the clock before it overflows. 382 * 383 * Clock ns bits Overflows after 384 * ~~~~~~ ~~~~~~~ ~~~~~~~~~~~~~~~ 385 * 96MHz 47-bit 2^(47-INCPERIOD_SHIFT_96MHz) / 10^9 / 3600 = 9.77 hrs 386 * 25MHz 46-bit 2^46 / 10^9 / 3600 = 19.55 hours 387 */ 388 #define E1000_SYSTIM_OVERFLOW_PERIOD (HZ * 60 * 60 * 4) 389 #define E1000_MAX_82574_SYSTIM_REREADS 50 390 #define E1000_82574_SYSTIM_EPSILON (1ULL << 35ULL) 391 392 /* hardware capability, feature, and workaround flags */ 393 #define FLAG_HAS_AMT BIT(0) 394 #define FLAG_HAS_FLASH BIT(1) 395 #define FLAG_HAS_HW_VLAN_FILTER BIT(2) 396 #define FLAG_HAS_WOL BIT(3) 397 /* reserved BIT(4) */ 398 #define FLAG_HAS_CTRLEXT_ON_LOAD BIT(5) 399 #define FLAG_HAS_SWSM_ON_LOAD BIT(6) 400 #define FLAG_HAS_JUMBO_FRAMES BIT(7) 401 #define FLAG_READ_ONLY_NVM BIT(8) 402 #define FLAG_IS_ICH BIT(9) 403 #define FLAG_HAS_MSIX BIT(10) 404 #define FLAG_HAS_SMART_POWER_DOWN BIT(11) 405 #define FLAG_IS_QUAD_PORT_A BIT(12) 406 #define FLAG_IS_QUAD_PORT BIT(13) 407 #define FLAG_HAS_HW_TIMESTAMP BIT(14) 408 #define FLAG_APME_IN_WUC BIT(15) 409 #define FLAG_APME_IN_CTRL3 BIT(16) 410 #define FLAG_APME_CHECK_PORT_B BIT(17) 411 #define FLAG_DISABLE_FC_PAUSE_TIME BIT(18) 412 #define FLAG_NO_WAKE_UCAST BIT(19) 413 #define FLAG_MNG_PT_ENABLED BIT(20) 414 #define FLAG_RESET_OVERWRITES_LAA BIT(21) 415 #define FLAG_TARC_SPEED_MODE_BIT BIT(22) 416 #define FLAG_TARC_SET_BIT_ZERO BIT(23) 417 #define FLAG_RX_NEEDS_RESTART BIT(24) 418 #define FLAG_LSC_GIG_SPEED_DROP BIT(25) 419 #define FLAG_SMART_POWER_DOWN BIT(26) 420 #define FLAG_MSI_ENABLED BIT(27) 421 /* reserved BIT(28) */ 422 #define FLAG_TSO_FORCE BIT(29) 423 #define FLAG_RESTART_NOW BIT(30) 424 #define FLAG_MSI_TEST_FAILED BIT(31) 425 426 #define FLAG2_CRC_STRIPPING BIT(0) 427 #define FLAG2_HAS_PHY_WAKEUP BIT(1) 428 #define FLAG2_IS_DISCARDING BIT(2) 429 #define FLAG2_DISABLE_ASPM_L1 BIT(3) 430 #define FLAG2_HAS_PHY_STATS BIT(4) 431 #define FLAG2_HAS_EEE BIT(5) 432 #define FLAG2_DMA_BURST BIT(6) 433 #define FLAG2_DISABLE_ASPM_L0S BIT(7) 434 #define FLAG2_DISABLE_AIM BIT(8) 435 #define FLAG2_CHECK_PHY_HANG BIT(9) 436 #define FLAG2_NO_DISABLE_RX BIT(10) 437 #define FLAG2_PCIM2PCI_ARBITER_WA BIT(11) 438 #define FLAG2_DFLT_CRC_STRIPPING BIT(12) 439 #define FLAG2_CHECK_RX_HWTSTAMP BIT(13) 440 #define FLAG2_CHECK_SYSTIM_OVERFLOW BIT(14) 441 #define FLAG2_ENABLE_S0IX_FLOWS BIT(15) 442 443 #define E1000_RX_DESC_PS(R, i) \ 444 (&(((union e1000_rx_desc_packet_split *)((R).desc))[i])) 445 #define E1000_RX_DESC_EXT(R, i) \ 446 (&(((union e1000_rx_desc_extended *)((R).desc))[i])) 447 #define E1000_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i])) 448 #define E1000_TX_DESC(R, i) E1000_GET_DESC(R, i, e1000_tx_desc) 449 #define E1000_CONTEXT_DESC(R, i) E1000_GET_DESC(R, i, e1000_context_desc) 450 451 enum e1000_state_t { 452 __E1000_TESTING, 453 __E1000_RESETTING, 454 __E1000_ACCESS_SHARED_RESOURCE, 455 __E1000_DOWN 456 }; 457 458 enum latency_range { 459 lowest_latency = 0, 460 low_latency = 1, 461 bulk_latency = 2, 462 latency_invalid = 255 463 }; 464 465 extern char e1000e_driver_name[]; 466 467 void e1000e_check_options(struct e1000_adapter *adapter); 468 void e1000e_set_ethtool_ops(struct net_device *netdev); 469 470 int e1000e_open(struct net_device *netdev); 471 int e1000e_close(struct net_device *netdev); 472 void e1000e_up(struct e1000_adapter *adapter); 473 void e1000e_down(struct e1000_adapter *adapter, bool reset); 474 void e1000e_reinit_locked(struct e1000_adapter *adapter); 475 void e1000e_reset(struct e1000_adapter *adapter); 476 void e1000e_power_up_phy(struct e1000_adapter *adapter); 477 int e1000e_setup_rx_resources(struct e1000_ring *ring); 478 int e1000e_setup_tx_resources(struct e1000_ring *ring); 479 void e1000e_free_rx_resources(struct e1000_ring *ring); 480 void e1000e_free_tx_resources(struct e1000_ring *ring); 481 void e1000e_get_stats64(struct net_device *netdev, 482 struct rtnl_link_stats64 *stats); 483 void e1000e_set_interrupt_capability(struct e1000_adapter *adapter); 484 void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter); 485 void e1000e_get_hw_control(struct e1000_adapter *adapter); 486 void e1000e_release_hw_control(struct e1000_adapter *adapter); 487 void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr); 488 489 extern unsigned int copybreak; 490 491 extern const struct e1000_info e1000_82571_info; 492 extern const struct e1000_info e1000_82572_info; 493 extern const struct e1000_info e1000_82573_info; 494 extern const struct e1000_info e1000_82574_info; 495 extern const struct e1000_info e1000_82583_info; 496 extern const struct e1000_info e1000_ich8_info; 497 extern const struct e1000_info e1000_ich9_info; 498 extern const struct e1000_info e1000_ich10_info; 499 extern const struct e1000_info e1000_pch_info; 500 extern const struct e1000_info e1000_pch2_info; 501 extern const struct e1000_info e1000_pch_lpt_info; 502 extern const struct e1000_info e1000_pch_spt_info; 503 extern const struct e1000_info e1000_pch_cnp_info; 504 extern const struct e1000_info e1000_pch_tgp_info; 505 extern const struct e1000_info e1000_es2_info; 506 507 void e1000e_ptp_init(struct e1000_adapter *adapter); 508 void e1000e_ptp_remove(struct e1000_adapter *adapter); 509 510 u64 e1000e_read_systim(struct e1000_adapter *adapter, 511 struct ptp_system_timestamp *sts); 512 513 static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw) 514 { 515 return hw->phy.ops.reset(hw); 516 } 517 518 static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data) 519 { 520 return hw->phy.ops.read_reg(hw, offset, data); 521 } 522 523 static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data) 524 { 525 return hw->phy.ops.read_reg_locked(hw, offset, data); 526 } 527 528 static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data) 529 { 530 return hw->phy.ops.write_reg(hw, offset, data); 531 } 532 533 static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data) 534 { 535 return hw->phy.ops.write_reg_locked(hw, offset, data); 536 } 537 538 void e1000e_reload_nvm_generic(struct e1000_hw *hw); 539 540 static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw) 541 { 542 if (hw->mac.ops.read_mac_addr) 543 return hw->mac.ops.read_mac_addr(hw); 544 545 return e1000_read_mac_addr_generic(hw); 546 } 547 548 static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw) 549 { 550 return hw->nvm.ops.validate(hw); 551 } 552 553 static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw) 554 { 555 return hw->nvm.ops.update(hw); 556 } 557 558 static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words, 559 u16 *data) 560 { 561 return hw->nvm.ops.read(hw, offset, words, data); 562 } 563 564 static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words, 565 u16 *data) 566 { 567 return hw->nvm.ops.write(hw, offset, words, data); 568 } 569 570 static inline s32 e1000_get_phy_info(struct e1000_hw *hw) 571 { 572 return hw->phy.ops.get_info(hw); 573 } 574 575 static inline u32 __er32(struct e1000_hw *hw, unsigned long reg) 576 { 577 return readl(hw->hw_addr + reg); 578 } 579 580 #define er32(reg) __er32(hw, E1000_##reg) 581 582 void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val); 583 584 #define ew32(reg, val) __ew32(hw, E1000_##reg, (val)) 585 586 #define e1e_flush() er32(STATUS) 587 588 #define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \ 589 (__ew32((a), (reg + ((offset) << 2)), (value))) 590 591 #define E1000_READ_REG_ARRAY(a, reg, offset) \ 592 (readl((a)->hw_addr + reg + ((offset) << 2))) 593 594 #endif /* _E1000_H_ */ 595