1ec21e2ecSJeff Kirsher /****************************************************************************/
2ec21e2ecSJeff Kirsher 
3ec21e2ecSJeff Kirsher /*
4ec21e2ecSJeff Kirsher  *	fec.h  --  Fast Ethernet Controller for Motorola ColdFire SoC
5ec21e2ecSJeff Kirsher  *		   processors.
6ec21e2ecSJeff Kirsher  *
7ec21e2ecSJeff Kirsher  *	(C) Copyright 2000-2005, Greg Ungerer (gerg@snapgear.com)
8ec21e2ecSJeff Kirsher  *	(C) Copyright 2000-2001, Lineo (www.lineo.com)
9ec21e2ecSJeff Kirsher  */
10ec21e2ecSJeff Kirsher 
11ec21e2ecSJeff Kirsher /****************************************************************************/
12ec21e2ecSJeff Kirsher #ifndef FEC_H
13ec21e2ecSJeff Kirsher #define	FEC_H
14ec21e2ecSJeff Kirsher /****************************************************************************/
15ec21e2ecSJeff Kirsher 
166605b730SFrank Li #include <linux/clocksource.h>
176605b730SFrank Li #include <linux/net_tstamp.h>
186605b730SFrank Li #include <linux/ptp_clock_kernel.h>
196605b730SFrank Li 
20ec21e2ecSJeff Kirsher #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
21ec21e2ecSJeff Kirsher     defined(CONFIG_M520x) || defined(CONFIG_M532x) || \
22ec21e2ecSJeff Kirsher     defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
23ec21e2ecSJeff Kirsher /*
24ec21e2ecSJeff Kirsher  *	Just figures, Motorola would have to change the offsets for
25ec21e2ecSJeff Kirsher  *	registers in the same peripheral device on different models
26ec21e2ecSJeff Kirsher  *	of the ColdFire!
27ec21e2ecSJeff Kirsher  */
28ec21e2ecSJeff Kirsher #define FEC_IEVENT		0x004 /* Interrupt event reg */
29ec21e2ecSJeff Kirsher #define FEC_IMASK		0x008 /* Interrupt mask reg */
30ec21e2ecSJeff Kirsher #define FEC_R_DES_ACTIVE	0x010 /* Receive descriptor reg */
31ec21e2ecSJeff Kirsher #define FEC_X_DES_ACTIVE	0x014 /* Transmit descriptor reg */
32ec21e2ecSJeff Kirsher #define FEC_ECNTRL		0x024 /* Ethernet control reg */
33ec21e2ecSJeff Kirsher #define FEC_MII_DATA		0x040 /* MII manage frame reg */
34ec21e2ecSJeff Kirsher #define FEC_MII_SPEED		0x044 /* MII speed control reg */
35ec21e2ecSJeff Kirsher #define FEC_MIB_CTRLSTAT	0x064 /* MIB control/status reg */
36ec21e2ecSJeff Kirsher #define FEC_R_CNTRL		0x084 /* Receive control reg */
37ec21e2ecSJeff Kirsher #define FEC_X_CNTRL		0x0c4 /* Transmit Control reg */
38ec21e2ecSJeff Kirsher #define FEC_ADDR_LOW		0x0e4 /* Low 32bits MAC address */
39ec21e2ecSJeff Kirsher #define FEC_ADDR_HIGH		0x0e8 /* High 16bits MAC address */
40ec21e2ecSJeff Kirsher #define FEC_OPD			0x0ec /* Opcode + Pause duration */
41ec21e2ecSJeff Kirsher #define FEC_HASH_TABLE_HIGH	0x118 /* High 32bits hash table */
42ec21e2ecSJeff Kirsher #define FEC_HASH_TABLE_LOW	0x11c /* Low 32bits hash table */
43ec21e2ecSJeff Kirsher #define FEC_GRP_HASH_TABLE_HIGH	0x120 /* High 32bits hash table */
44ec21e2ecSJeff Kirsher #define FEC_GRP_HASH_TABLE_LOW	0x124 /* Low 32bits hash table */
45ec21e2ecSJeff Kirsher #define FEC_X_WMRK		0x144 /* FIFO transmit water mark */
46ec21e2ecSJeff Kirsher #define FEC_R_BOUND		0x14c /* FIFO receive bound reg */
47ec21e2ecSJeff Kirsher #define FEC_R_FSTART		0x150 /* FIFO receive start reg */
48ec21e2ecSJeff Kirsher #define FEC_R_DES_START		0x180 /* Receive descriptor ring */
49ec21e2ecSJeff Kirsher #define FEC_X_DES_START		0x184 /* Transmit descriptor ring */
50ec21e2ecSJeff Kirsher #define FEC_R_BUFF_SIZE		0x188 /* Maximum receive buff size */
51baa70a5cSFrank Li #define FEC_R_FIFO_RSFL		0x190 /* Receive FIFO section full threshold */
52baa70a5cSFrank Li #define FEC_R_FIFO_RSEM		0x194 /* Receive FIFO section empty threshold */
53baa70a5cSFrank Li #define FEC_R_FIFO_RAEM		0x198 /* Receive FIFO almost empty threshold */
54baa70a5cSFrank Li #define FEC_R_FIFO_RAFL		0x19c /* Receive FIFO almost full threshold */
554c09eed9SJim Baxter #define FEC_RACC		0x1C4 /* Receive Accelerator function */
56ec21e2ecSJeff Kirsher #define FEC_MIIGSK_CFGR		0x300 /* MIIGSK Configuration reg */
57ec21e2ecSJeff Kirsher #define FEC_MIIGSK_ENR		0x308 /* MIIGSK Enable reg */
58ec21e2ecSJeff Kirsher 
598d82f219SEric Benard #define BM_MIIGSK_CFGR_MII		0x00
608d82f219SEric Benard #define BM_MIIGSK_CFGR_RMII		0x01
618d82f219SEric Benard #define BM_MIIGSK_CFGR_FRCONT_10M	0x40
628d82f219SEric Benard 
6338ae92dcSChris Healy #define RMON_T_DROP		0x200 /* Count of frames not cntd correctly */
6438ae92dcSChris Healy #define RMON_T_PACKETS		0x204 /* RMON TX packet count */
6538ae92dcSChris Healy #define RMON_T_BC_PKT		0x208 /* RMON TX broadcast pkts */
6638ae92dcSChris Healy #define RMON_T_MC_PKT		0x20C /* RMON TX multicast pkts */
6738ae92dcSChris Healy #define RMON_T_CRC_ALIGN	0x210 /* RMON TX pkts with CRC align err */
6838ae92dcSChris Healy #define RMON_T_UNDERSIZE	0x214 /* RMON TX pkts < 64 bytes, good CRC */
6938ae92dcSChris Healy #define RMON_T_OVERSIZE		0x218 /* RMON TX pkts > MAX_FL bytes good CRC */
7038ae92dcSChris Healy #define RMON_T_FRAG		0x21C /* RMON TX pkts < 64 bytes, bad CRC */
7138ae92dcSChris Healy #define RMON_T_JAB		0x220 /* RMON TX pkts > MAX_FL bytes, bad CRC */
7238ae92dcSChris Healy #define RMON_T_COL		0x224 /* RMON TX collision count */
7338ae92dcSChris Healy #define RMON_T_P64		0x228 /* RMON TX 64 byte pkts */
7438ae92dcSChris Healy #define RMON_T_P65TO127		0x22C /* RMON TX 65 to 127 byte pkts */
7538ae92dcSChris Healy #define RMON_T_P128TO255	0x230 /* RMON TX 128 to 255 byte pkts */
7638ae92dcSChris Healy #define RMON_T_P256TO511	0x234 /* RMON TX 256 to 511 byte pkts */
7738ae92dcSChris Healy #define RMON_T_P512TO1023	0x238 /* RMON TX 512 to 1023 byte pkts */
7838ae92dcSChris Healy #define RMON_T_P1024TO2047	0x23C /* RMON TX 1024 to 2047 byte pkts */
7938ae92dcSChris Healy #define RMON_T_P_GTE2048	0x240 /* RMON TX pkts > 2048 bytes */
8038ae92dcSChris Healy #define RMON_T_OCTETS		0x244 /* RMON TX octets */
8138ae92dcSChris Healy #define IEEE_T_DROP		0x248 /* Count of frames not counted crtly */
8238ae92dcSChris Healy #define IEEE_T_FRAME_OK		0x24C /* Frames tx'd OK */
8338ae92dcSChris Healy #define IEEE_T_1COL		0x250 /* Frames tx'd with single collision */
8438ae92dcSChris Healy #define IEEE_T_MCOL		0x254 /* Frames tx'd with multiple collision */
8538ae92dcSChris Healy #define IEEE_T_DEF		0x258 /* Frames tx'd after deferral delay */
8638ae92dcSChris Healy #define IEEE_T_LCOL		0x25C /* Frames tx'd with late collision */
8738ae92dcSChris Healy #define IEEE_T_EXCOL		0x260 /* Frames tx'd with excesv collisions */
8838ae92dcSChris Healy #define IEEE_T_MACERR		0x264 /* Frames tx'd with TX FIFO underrun */
8938ae92dcSChris Healy #define IEEE_T_CSERR		0x268 /* Frames tx'd with carrier sense err */
9038ae92dcSChris Healy #define IEEE_T_SQE		0x26C /* Frames tx'd with SQE err */
9138ae92dcSChris Healy #define IEEE_T_FDXFC		0x270 /* Flow control pause frames tx'd */
9238ae92dcSChris Healy #define IEEE_T_OCTETS_OK	0x274 /* Octet count for frames tx'd w/o err */
9338ae92dcSChris Healy #define RMON_R_PACKETS		0x284 /* RMON RX packet count */
9438ae92dcSChris Healy #define RMON_R_BC_PKT		0x288 /* RMON RX broadcast pkts */
9538ae92dcSChris Healy #define RMON_R_MC_PKT		0x28C /* RMON RX multicast pkts */
9638ae92dcSChris Healy #define RMON_R_CRC_ALIGN	0x290 /* RMON RX pkts with CRC alignment err */
9738ae92dcSChris Healy #define RMON_R_UNDERSIZE	0x294 /* RMON RX pkts < 64 bytes, good CRC */
9838ae92dcSChris Healy #define RMON_R_OVERSIZE		0x298 /* RMON RX pkts > MAX_FL bytes good CRC */
9938ae92dcSChris Healy #define RMON_R_FRAG		0x29C /* RMON RX pkts < 64 bytes, bad CRC */
10038ae92dcSChris Healy #define RMON_R_JAB		0x2A0 /* RMON RX pkts > MAX_FL bytes, bad CRC */
10138ae92dcSChris Healy #define RMON_R_RESVD_O		0x2A4 /* Reserved */
10238ae92dcSChris Healy #define RMON_R_P64		0x2A8 /* RMON RX 64 byte pkts */
10338ae92dcSChris Healy #define RMON_R_P65TO127		0x2AC /* RMON RX 65 to 127 byte pkts */
10438ae92dcSChris Healy #define RMON_R_P128TO255	0x2B0 /* RMON RX 128 to 255 byte pkts */
10538ae92dcSChris Healy #define RMON_R_P256TO511	0x2B4 /* RMON RX 256 to 511 byte pkts */
10638ae92dcSChris Healy #define RMON_R_P512TO1023	0x2B8 /* RMON RX 512 to 1023 byte pkts */
10738ae92dcSChris Healy #define RMON_R_P1024TO2047	0x2BC /* RMON RX 1024 to 2047 byte pkts */
10838ae92dcSChris Healy #define RMON_R_P_GTE2048	0x2C0 /* RMON RX pkts > 2048 bytes */
10938ae92dcSChris Healy #define RMON_R_OCTETS		0x2C4 /* RMON RX octets */
11038ae92dcSChris Healy #define IEEE_R_DROP		0x2C8 /* Count frames not counted correctly */
11138ae92dcSChris Healy #define IEEE_R_FRAME_OK		0x2CC /* Frames rx'd OK */
11238ae92dcSChris Healy #define IEEE_R_CRC		0x2D0 /* Frames rx'd with CRC err */
11338ae92dcSChris Healy #define IEEE_R_ALIGN		0x2D4 /* Frames rx'd with alignment err */
11438ae92dcSChris Healy #define IEEE_R_MACERR		0x2D8 /* Receive FIFO overflow count */
11538ae92dcSChris Healy #define IEEE_R_FDXFC		0x2DC /* Flow control pause frames rx'd */
11638ae92dcSChris Healy #define IEEE_R_OCTETS_OK	0x2E0 /* Octet cnt for frames rx'd w/o err */
11738ae92dcSChris Healy 
118ec21e2ecSJeff Kirsher #else
119ec21e2ecSJeff Kirsher 
120ec21e2ecSJeff Kirsher #define FEC_ECNTRL		0x000 /* Ethernet control reg */
121ec21e2ecSJeff Kirsher #define FEC_IEVENT		0x004 /* Interrupt even reg */
122ec21e2ecSJeff Kirsher #define FEC_IMASK		0x008 /* Interrupt mask reg */
123ec21e2ecSJeff Kirsher #define FEC_IVEC		0x00c /* Interrupt vec status reg */
124ec21e2ecSJeff Kirsher #define FEC_R_DES_ACTIVE	0x010 /* Receive descriptor reg */
125ec21e2ecSJeff Kirsher #define FEC_X_DES_ACTIVE	0x014 /* Transmit descriptor reg */
126ec21e2ecSJeff Kirsher #define FEC_MII_DATA		0x040 /* MII manage frame reg */
127ec21e2ecSJeff Kirsher #define FEC_MII_SPEED		0x044 /* MII speed control reg */
128ec21e2ecSJeff Kirsher #define FEC_R_BOUND		0x08c /* FIFO receive bound reg */
129ec21e2ecSJeff Kirsher #define FEC_R_FSTART		0x090 /* FIFO receive start reg */
130ec21e2ecSJeff Kirsher #define FEC_X_WMRK		0x0a4 /* FIFO transmit water mark */
131ec21e2ecSJeff Kirsher #define FEC_X_FSTART		0x0ac /* FIFO transmit start reg */
132ec21e2ecSJeff Kirsher #define FEC_R_CNTRL		0x104 /* Receive control reg */
133ec21e2ecSJeff Kirsher #define FEC_MAX_FRM_LEN		0x108 /* Maximum frame length reg */
134ec21e2ecSJeff Kirsher #define FEC_X_CNTRL		0x144 /* Transmit Control reg */
135ec21e2ecSJeff Kirsher #define FEC_ADDR_LOW		0x3c0 /* Low 32bits MAC address */
136ec21e2ecSJeff Kirsher #define FEC_ADDR_HIGH		0x3c4 /* High 16bits MAC address */
137ec21e2ecSJeff Kirsher #define FEC_GRP_HASH_TABLE_HIGH	0x3c8 /* High 32bits hash table */
138ec21e2ecSJeff Kirsher #define FEC_GRP_HASH_TABLE_LOW	0x3cc /* Low 32bits hash table */
139ec21e2ecSJeff Kirsher #define FEC_R_DES_START		0x3d0 /* Receive descriptor ring */
140ec21e2ecSJeff Kirsher #define FEC_X_DES_START		0x3d4 /* Transmit descriptor ring */
141ec21e2ecSJeff Kirsher #define FEC_R_BUFF_SIZE		0x3d8 /* Maximum receive buff size */
142ec21e2ecSJeff Kirsher #define FEC_FIFO_RAM		0x400 /* FIFO RAM buffer */
143ec21e2ecSJeff Kirsher 
144ec21e2ecSJeff Kirsher #endif /* CONFIG_M5272 */
145ec21e2ecSJeff Kirsher 
146ec21e2ecSJeff Kirsher 
147ec21e2ecSJeff Kirsher /*
148ec21e2ecSJeff Kirsher  *	Define the buffer descriptor structure.
149ec21e2ecSJeff Kirsher  */
150ec21e2ecSJeff Kirsher #if defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
151ec21e2ecSJeff Kirsher struct bufdesc {
152ec21e2ecSJeff Kirsher 	unsigned short cbd_datlen;	/* Data length */
153ec21e2ecSJeff Kirsher 	unsigned short cbd_sc;	/* Control and status info */
154ec21e2ecSJeff Kirsher 	unsigned long cbd_bufaddr;	/* Buffer address */
155ff43da86SFrank Li };
156acac8406SFrank Li #else
157acac8406SFrank Li struct bufdesc {
158acac8406SFrank Li 	unsigned short	cbd_sc;			/* Control and status info */
159acac8406SFrank Li 	unsigned short	cbd_datlen;		/* Data length */
160acac8406SFrank Li 	unsigned long	cbd_bufaddr;		/* Buffer address */
161acac8406SFrank Li };
162acac8406SFrank Li #endif
163ff43da86SFrank Li 
164ff43da86SFrank Li struct bufdesc_ex {
165ff43da86SFrank Li 	struct bufdesc desc;
1666605b730SFrank Li 	unsigned long cbd_esc;
1676605b730SFrank Li 	unsigned long cbd_prot;
1686605b730SFrank Li 	unsigned long cbd_bdu;
1696605b730SFrank Li 	unsigned long ts;
1706605b730SFrank Li 	unsigned short res0[4];
171ec21e2ecSJeff Kirsher };
172ff43da86SFrank Li 
173ec21e2ecSJeff Kirsher /*
174ec21e2ecSJeff Kirsher  *	The following definitions courtesy of commproc.h, which where
175ec21e2ecSJeff Kirsher  *	Copyright (c) 1997 Dan Malek (dmalek@jlc.net).
176ec21e2ecSJeff Kirsher  */
177ec21e2ecSJeff Kirsher #define BD_SC_EMPTY     ((ushort)0x8000)        /* Receive is empty */
178ec21e2ecSJeff Kirsher #define BD_SC_READY     ((ushort)0x8000)        /* Transmit is ready */
179ec21e2ecSJeff Kirsher #define BD_SC_WRAP      ((ushort)0x2000)        /* Last buffer descriptor */
180ec21e2ecSJeff Kirsher #define BD_SC_INTRPT    ((ushort)0x1000)        /* Interrupt on change */
181ec21e2ecSJeff Kirsher #define BD_SC_CM        ((ushort)0x0200)        /* Continuous mode */
182ec21e2ecSJeff Kirsher #define BD_SC_ID        ((ushort)0x0100)        /* Rec'd too many idles */
183ec21e2ecSJeff Kirsher #define BD_SC_P         ((ushort)0x0100)        /* xmt preamble */
184ec21e2ecSJeff Kirsher #define BD_SC_BR        ((ushort)0x0020)        /* Break received */
185ec21e2ecSJeff Kirsher #define BD_SC_FR        ((ushort)0x0010)        /* Framing error */
186ec21e2ecSJeff Kirsher #define BD_SC_PR        ((ushort)0x0008)        /* Parity error */
187ec21e2ecSJeff Kirsher #define BD_SC_OV        ((ushort)0x0002)        /* Overrun */
188ec21e2ecSJeff Kirsher #define BD_SC_CD        ((ushort)0x0001)        /* ?? */
189ec21e2ecSJeff Kirsher 
190ec21e2ecSJeff Kirsher /* Buffer descriptor control/status used by Ethernet receive.
191ec21e2ecSJeff Kirsher */
192ec21e2ecSJeff Kirsher #define BD_ENET_RX_EMPTY        ((ushort)0x8000)
193ec21e2ecSJeff Kirsher #define BD_ENET_RX_WRAP         ((ushort)0x2000)
194ec21e2ecSJeff Kirsher #define BD_ENET_RX_INTR         ((ushort)0x1000)
195ec21e2ecSJeff Kirsher #define BD_ENET_RX_LAST         ((ushort)0x0800)
196ec21e2ecSJeff Kirsher #define BD_ENET_RX_FIRST        ((ushort)0x0400)
197ec21e2ecSJeff Kirsher #define BD_ENET_RX_MISS         ((ushort)0x0100)
198ec21e2ecSJeff Kirsher #define BD_ENET_RX_LG           ((ushort)0x0020)
199ec21e2ecSJeff Kirsher #define BD_ENET_RX_NO           ((ushort)0x0010)
200ec21e2ecSJeff Kirsher #define BD_ENET_RX_SH           ((ushort)0x0008)
201ec21e2ecSJeff Kirsher #define BD_ENET_RX_CR           ((ushort)0x0004)
202ec21e2ecSJeff Kirsher #define BD_ENET_RX_OV           ((ushort)0x0002)
203ec21e2ecSJeff Kirsher #define BD_ENET_RX_CL           ((ushort)0x0001)
204ec21e2ecSJeff Kirsher #define BD_ENET_RX_STATS        ((ushort)0x013f)        /* All status bits */
205ec21e2ecSJeff Kirsher 
206cdffcf1bSJim Baxter /* Enhanced buffer descriptor control/status used by Ethernet receive */
207cdffcf1bSJim Baxter #define BD_ENET_RX_VLAN         0x00000004
208cdffcf1bSJim Baxter 
209ec21e2ecSJeff Kirsher /* Buffer descriptor control/status used by Ethernet transmit.
210ec21e2ecSJeff Kirsher */
211ec21e2ecSJeff Kirsher #define BD_ENET_TX_READY        ((ushort)0x8000)
212ec21e2ecSJeff Kirsher #define BD_ENET_TX_PAD          ((ushort)0x4000)
213ec21e2ecSJeff Kirsher #define BD_ENET_TX_WRAP         ((ushort)0x2000)
214ec21e2ecSJeff Kirsher #define BD_ENET_TX_INTR         ((ushort)0x1000)
215ec21e2ecSJeff Kirsher #define BD_ENET_TX_LAST         ((ushort)0x0800)
216ec21e2ecSJeff Kirsher #define BD_ENET_TX_TC           ((ushort)0x0400)
217ec21e2ecSJeff Kirsher #define BD_ENET_TX_DEF          ((ushort)0x0200)
218ec21e2ecSJeff Kirsher #define BD_ENET_TX_HB           ((ushort)0x0100)
219ec21e2ecSJeff Kirsher #define BD_ENET_TX_LC           ((ushort)0x0080)
220ec21e2ecSJeff Kirsher #define BD_ENET_TX_RL           ((ushort)0x0040)
221ec21e2ecSJeff Kirsher #define BD_ENET_TX_RCMASK       ((ushort)0x003c)
222ec21e2ecSJeff Kirsher #define BD_ENET_TX_UN           ((ushort)0x0002)
223ec21e2ecSJeff Kirsher #define BD_ENET_TX_CSL          ((ushort)0x0001)
224ec21e2ecSJeff Kirsher #define BD_ENET_TX_STATS        ((ushort)0x03ff)        /* All status bits */
225ec21e2ecSJeff Kirsher 
2264c09eed9SJim Baxter /*enhanced buffer descriptor control/status used by Ethernet transmit*/
227405f257fSFrank Li #define BD_ENET_TX_INT          0x40000000
228405f257fSFrank Li #define BD_ENET_TX_TS           0x20000000
2294c09eed9SJim Baxter #define BD_ENET_TX_PINS         0x10000000
2304c09eed9SJim Baxter #define BD_ENET_TX_IINS         0x08000000
231405f257fSFrank Li 
232405f257fSFrank Li 
233405f257fSFrank Li /* This device has up to three irqs on some platforms */
234405f257fSFrank Li #define FEC_IRQ_NUM		3
235405f257fSFrank Li 
236405f257fSFrank Li /* The number of Tx and Rx buffers.  These are allocated from the page
237405f257fSFrank Li  * pool.  The code may assume these are power of two, so it it best
238405f257fSFrank Li  * to keep them that size.
239405f257fSFrank Li  * We don't need to allocate pages for the transmitter.  We just use
240405f257fSFrank Li  * the skbuffer directly.
241405f257fSFrank Li  */
242405f257fSFrank Li 
243405f257fSFrank Li #define FEC_ENET_RX_PAGES	8
244405f257fSFrank Li #define FEC_ENET_RX_FRSIZE	2048
245405f257fSFrank Li #define FEC_ENET_RX_FRPPG	(PAGE_SIZE / FEC_ENET_RX_FRSIZE)
246405f257fSFrank Li #define RX_RING_SIZE		(FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
247405f257fSFrank Li #define FEC_ENET_TX_FRSIZE	2048
248405f257fSFrank Li #define FEC_ENET_TX_FRPPG	(PAGE_SIZE / FEC_ENET_TX_FRSIZE)
249405f257fSFrank Li #define TX_RING_SIZE		16	/* Must be power of two */
250405f257fSFrank Li #define TX_RING_MOD_MASK	15	/*   for this to work */
251405f257fSFrank Li 
252405f257fSFrank Li #define BD_ENET_RX_INT          0x00800000
253405f257fSFrank Li #define BD_ENET_RX_PTP          ((ushort)0x0400)
2544c09eed9SJim Baxter #define BD_ENET_RX_ICE		0x00000020
2554c09eed9SJim Baxter #define BD_ENET_RX_PCR		0x00000010
2564c09eed9SJim Baxter #define FLAG_RX_CSUM_ENABLED	(BD_ENET_RX_ICE | BD_ENET_RX_PCR)
2574c09eed9SJim Baxter #define FLAG_RX_CSUM_ERROR	(BD_ENET_RX_ICE | BD_ENET_RX_PCR)
258405f257fSFrank Li 
25954309fa6SFrank Li struct fec_enet_delayed_work {
26054309fa6SFrank Li 	struct delayed_work delay_work;
26154309fa6SFrank Li 	bool timeout;
262*03191656SFrank Li 	bool trig_tx;
26354309fa6SFrank Li };
26454309fa6SFrank Li 
265405f257fSFrank Li /* The FEC buffer descriptors track the ring buffers.  The rx_bd_base and
266405f257fSFrank Li  * tx_bd_base always point to the base of the buffer descriptors.  The
267405f257fSFrank Li  * cur_rx and cur_tx point to the currently available buffer.
268405f257fSFrank Li  * The dirty_tx tracks the current buffer that is being sent by the
269405f257fSFrank Li  * controller.  The cur_tx and dirty_tx are equal under both completely
270405f257fSFrank Li  * empty and completely full conditions.  The empty/ready indicator in
271405f257fSFrank Li  * the buffer descriptor determines the actual condition.
272405f257fSFrank Li  */
273405f257fSFrank Li struct fec_enet_private {
274405f257fSFrank Li 	/* Hardware registers of the FEC device */
275405f257fSFrank Li 	void __iomem *hwp;
276405f257fSFrank Li 
277405f257fSFrank Li 	struct net_device *netdev;
278405f257fSFrank Li 
279405f257fSFrank Li 	struct clk *clk_ipg;
280405f257fSFrank Li 	struct clk *clk_ahb;
281daa7d392SWolfram Sang 	struct clk *clk_enet_out;
2826605b730SFrank Li 	struct clk *clk_ptp;
283405f257fSFrank Li 
284405f257fSFrank Li 	/* The saved address of a sent-in-place packet/buffer, for skfree(). */
285405f257fSFrank Li 	unsigned char *tx_bounce[TX_RING_SIZE];
286405f257fSFrank Li 	struct	sk_buff *tx_skbuff[TX_RING_SIZE];
287405f257fSFrank Li 	struct	sk_buff *rx_skbuff[RX_RING_SIZE];
288405f257fSFrank Li 
289405f257fSFrank Li 	/* CPM dual port RAM relative addresses */
290405f257fSFrank Li 	dma_addr_t	bd_dma;
291405f257fSFrank Li 	/* Address of Rx and Tx buffers */
292405f257fSFrank Li 	struct bufdesc	*rx_bd_base;
293405f257fSFrank Li 	struct bufdesc	*tx_bd_base;
294405f257fSFrank Li 	/* The next free ring entry */
295405f257fSFrank Li 	struct bufdesc	*cur_rx, *cur_tx;
296405f257fSFrank Li 	/* The ring entries to be free()ed */
297405f257fSFrank Li 	struct bufdesc	*dirty_tx;
298405f257fSFrank Li 
299405f257fSFrank Li 	struct	platform_device *pdev;
300405f257fSFrank Li 
301405f257fSFrank Li 	int	opened;
302405f257fSFrank Li 	int	dev_id;
303405f257fSFrank Li 
304405f257fSFrank Li 	/* Phylib and MDIO interface */
305405f257fSFrank Li 	struct	mii_bus *mii_bus;
306405f257fSFrank Li 	struct	phy_device *phy_dev;
307405f257fSFrank Li 	int	mii_timeout;
308405f257fSFrank Li 	uint	phy_speed;
309405f257fSFrank Li 	phy_interface_t	phy_interface;
310405f257fSFrank Li 	int	link;
311405f257fSFrank Li 	int	full_duplex;
312d97e7497SLucas Stach 	int	speed;
313405f257fSFrank Li 	struct	completion mdio_done;
314405f257fSFrank Li 	int	irq[FEC_IRQ_NUM];
315ff43da86SFrank Li 	int	bufdesc_ex;
316baa70a5cSFrank Li 	int	pause_flag;
3176605b730SFrank Li 
318dc975382SFrank Li 	struct	napi_struct napi;
3194c09eed9SJim Baxter 	int	csum_flags;
320dc975382SFrank Li 
3216605b730SFrank Li 	struct ptp_clock *ptp_clock;
3226605b730SFrank Li 	struct ptp_clock_info ptp_caps;
3236605b730SFrank Li 	unsigned long last_overflow_check;
3246605b730SFrank Li 	spinlock_t tmreg_lock;
3256605b730SFrank Li 	struct cyclecounter cc;
3266605b730SFrank Li 	struct timecounter tc;
3276605b730SFrank Li 	int rx_hwtstamp_filter;
3286605b730SFrank Li 	u32 base_incval;
3296605b730SFrank Li 	u32 cycle_speed;
3306605b730SFrank Li 	int hwts_rx_en;
3316605b730SFrank Li 	int hwts_tx_en;
3326605b730SFrank Li 	struct timer_list time_keep;
33354309fa6SFrank Li 	struct fec_enet_delayed_work delay_work;
334f4e9f3d2SFabio Estevam 	struct regulator *reg_phy;
335405f257fSFrank Li };
336ec21e2ecSJeff Kirsher 
337ca162a82SFabio Estevam void fec_ptp_init(struct platform_device *pdev);
3386605b730SFrank Li void fec_ptp_start_cyclecounter(struct net_device *ndev);
3396605b730SFrank Li int fec_ptp_ioctl(struct net_device *ndev, struct ifreq *ifr, int cmd);
3406605b730SFrank Li 
341ec21e2ecSJeff Kirsher /****************************************************************************/
342ec21e2ecSJeff Kirsher #endif /* FEC_H */
343