1adfc5217SJeff Kirsher /* bnx2x_ethtool.c: Broadcom Everest network driver. 2adfc5217SJeff Kirsher * 3247fa82bSYuval Mintz * Copyright (c) 2007-2013 Broadcom Corporation 4adfc5217SJeff Kirsher * 5adfc5217SJeff Kirsher * This program is free software; you can redistribute it and/or modify 6adfc5217SJeff Kirsher * it under the terms of the GNU General Public License as published by 7adfc5217SJeff Kirsher * the Free Software Foundation. 8adfc5217SJeff Kirsher * 908f6dd89SAriel Elior * Maintained by: Ariel Elior <ariel.elior@qlogic.com> 10adfc5217SJeff Kirsher * Written by: Eliezer Tamir 11adfc5217SJeff Kirsher * Based on code from Michael Chan's bnx2 driver 12adfc5217SJeff Kirsher * UDP CSUM errata workaround by Arik Gendelman 13adfc5217SJeff Kirsher * Slowpath and fastpath rework by Vladislav Zolotarov 14adfc5217SJeff Kirsher * Statistics and Link management by Yitchak Gertner 15adfc5217SJeff Kirsher * 16adfc5217SJeff Kirsher */ 17f1deab50SJoe Perches 18f1deab50SJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 19f1deab50SJoe Perches 20adfc5217SJeff Kirsher #include <linux/ethtool.h> 21adfc5217SJeff Kirsher #include <linux/netdevice.h> 22adfc5217SJeff Kirsher #include <linux/types.h> 23adfc5217SJeff Kirsher #include <linux/sched.h> 24adfc5217SJeff Kirsher #include <linux/crc32.h> 25adfc5217SJeff Kirsher #include "bnx2x.h" 26adfc5217SJeff Kirsher #include "bnx2x_cmn.h" 27adfc5217SJeff Kirsher #include "bnx2x_dump.h" 28adfc5217SJeff Kirsher #include "bnx2x_init.h" 29adfc5217SJeff Kirsher 30adfc5217SJeff Kirsher /* Note: in the format strings below %s is replaced by the queue-name which is 31adfc5217SJeff Kirsher * either its index or 'fcoe' for the fcoe queue. Make sure the format string 32adfc5217SJeff Kirsher * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2 33adfc5217SJeff Kirsher */ 34adfc5217SJeff Kirsher #define MAX_QUEUE_NAME_LEN 4 35adfc5217SJeff Kirsher static const struct { 36adfc5217SJeff Kirsher long offset; 37adfc5217SJeff Kirsher int size; 38adfc5217SJeff Kirsher char string[ETH_GSTRING_LEN]; 39adfc5217SJeff Kirsher } bnx2x_q_stats_arr[] = { 40adfc5217SJeff Kirsher /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" }, 41adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_unicast_packets_received_hi), 42adfc5217SJeff Kirsher 8, "[%s]: rx_ucast_packets" }, 43adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_multicast_packets_received_hi), 44adfc5217SJeff Kirsher 8, "[%s]: rx_mcast_packets" }, 45adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_broadcast_packets_received_hi), 46adfc5217SJeff Kirsher 8, "[%s]: rx_bcast_packets" }, 47adfc5217SJeff Kirsher { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" }, 48adfc5217SJeff Kirsher { Q_STATS_OFFSET32(rx_err_discard_pkt), 49adfc5217SJeff Kirsher 4, "[%s]: rx_phy_ip_err_discards"}, 50adfc5217SJeff Kirsher { Q_STATS_OFFSET32(rx_skb_alloc_failed), 51adfc5217SJeff Kirsher 4, "[%s]: rx_skb_alloc_discard" }, 52adfc5217SJeff Kirsher { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" }, 53adfc5217SJeff Kirsher 54adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" }, 55adfc5217SJeff Kirsher /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi), 56adfc5217SJeff Kirsher 8, "[%s]: tx_ucast_packets" }, 57adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi), 58adfc5217SJeff Kirsher 8, "[%s]: tx_mcast_packets" }, 59adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi), 60adfc5217SJeff Kirsher 8, "[%s]: tx_bcast_packets" }, 61adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_tpa_aggregations_hi), 62adfc5217SJeff Kirsher 8, "[%s]: tpa_aggregations" }, 63adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi), 64adfc5217SJeff Kirsher 8, "[%s]: tpa_aggregated_frames"}, 65c96bdc0cSDmitry Kravkov { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"}, 66c96bdc0cSDmitry Kravkov { Q_STATS_OFFSET32(driver_filtered_tx_pkt), 67c96bdc0cSDmitry Kravkov 4, "[%s]: driver_filtered_tx_pkt" } 68adfc5217SJeff Kirsher }; 69adfc5217SJeff Kirsher 70adfc5217SJeff Kirsher #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr) 71adfc5217SJeff Kirsher 72adfc5217SJeff Kirsher static const struct { 73adfc5217SJeff Kirsher long offset; 74adfc5217SJeff Kirsher int size; 75adfc5217SJeff Kirsher u32 flags; 76adfc5217SJeff Kirsher #define STATS_FLAGS_PORT 1 77adfc5217SJeff Kirsher #define STATS_FLAGS_FUNC 2 78adfc5217SJeff Kirsher #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT) 79adfc5217SJeff Kirsher char string[ETH_GSTRING_LEN]; 80adfc5217SJeff Kirsher } bnx2x_stats_arr[] = { 81adfc5217SJeff Kirsher /* 1 */ { STATS_OFFSET32(total_bytes_received_hi), 82adfc5217SJeff Kirsher 8, STATS_FLAGS_BOTH, "rx_bytes" }, 83adfc5217SJeff Kirsher { STATS_OFFSET32(error_bytes_received_hi), 84adfc5217SJeff Kirsher 8, STATS_FLAGS_BOTH, "rx_error_bytes" }, 85adfc5217SJeff Kirsher { STATS_OFFSET32(total_unicast_packets_received_hi), 86adfc5217SJeff Kirsher 8, STATS_FLAGS_BOTH, "rx_ucast_packets" }, 87adfc5217SJeff Kirsher { STATS_OFFSET32(total_multicast_packets_received_hi), 88adfc5217SJeff Kirsher 8, STATS_FLAGS_BOTH, "rx_mcast_packets" }, 89adfc5217SJeff Kirsher { STATS_OFFSET32(total_broadcast_packets_received_hi), 90adfc5217SJeff Kirsher 8, STATS_FLAGS_BOTH, "rx_bcast_packets" }, 91adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi), 92adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "rx_crc_errors" }, 93adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi), 94adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "rx_align_errors" }, 95adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi), 96adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "rx_undersize_packets" }, 97adfc5217SJeff Kirsher { STATS_OFFSET32(etherstatsoverrsizepkts_hi), 98adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "rx_oversize_packets" }, 99adfc5217SJeff Kirsher /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi), 100adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "rx_fragments" }, 101adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi), 102adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "rx_jabbers" }, 103adfc5217SJeff Kirsher { STATS_OFFSET32(no_buff_discard_hi), 104adfc5217SJeff Kirsher 8, STATS_FLAGS_BOTH, "rx_discards" }, 105adfc5217SJeff Kirsher { STATS_OFFSET32(mac_filter_discard), 106adfc5217SJeff Kirsher 4, STATS_FLAGS_PORT, "rx_filtered_packets" }, 107adfc5217SJeff Kirsher { STATS_OFFSET32(mf_tag_discard), 108adfc5217SJeff Kirsher 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" }, 1090e898dd7SBarak Witkowski { STATS_OFFSET32(pfc_frames_received_hi), 1100e898dd7SBarak Witkowski 8, STATS_FLAGS_PORT, "pfc_frames_received" }, 1110e898dd7SBarak Witkowski { STATS_OFFSET32(pfc_frames_sent_hi), 1120e898dd7SBarak Witkowski 8, STATS_FLAGS_PORT, "pfc_frames_sent" }, 113adfc5217SJeff Kirsher { STATS_OFFSET32(brb_drop_hi), 114adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "rx_brb_discard" }, 115adfc5217SJeff Kirsher { STATS_OFFSET32(brb_truncate_hi), 116adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "rx_brb_truncate" }, 117adfc5217SJeff Kirsher { STATS_OFFSET32(pause_frames_received_hi), 118adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "rx_pause_frames" }, 119adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi), 120adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" }, 121adfc5217SJeff Kirsher { STATS_OFFSET32(nig_timer_max), 122adfc5217SJeff Kirsher 4, STATS_FLAGS_PORT, "rx_constant_pause_events" }, 123adfc5217SJeff Kirsher /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt), 124adfc5217SJeff Kirsher 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"}, 125adfc5217SJeff Kirsher { STATS_OFFSET32(rx_skb_alloc_failed), 126adfc5217SJeff Kirsher 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" }, 127adfc5217SJeff Kirsher { STATS_OFFSET32(hw_csum_err), 128adfc5217SJeff Kirsher 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" }, 129adfc5217SJeff Kirsher 130adfc5217SJeff Kirsher { STATS_OFFSET32(total_bytes_transmitted_hi), 131adfc5217SJeff Kirsher 8, STATS_FLAGS_BOTH, "tx_bytes" }, 132adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi), 133adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_error_bytes" }, 134adfc5217SJeff Kirsher { STATS_OFFSET32(total_unicast_packets_transmitted_hi), 135adfc5217SJeff Kirsher 8, STATS_FLAGS_BOTH, "tx_ucast_packets" }, 136adfc5217SJeff Kirsher { STATS_OFFSET32(total_multicast_packets_transmitted_hi), 137adfc5217SJeff Kirsher 8, STATS_FLAGS_BOTH, "tx_mcast_packets" }, 138adfc5217SJeff Kirsher { STATS_OFFSET32(total_broadcast_packets_transmitted_hi), 139adfc5217SJeff Kirsher 8, STATS_FLAGS_BOTH, "tx_bcast_packets" }, 140adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi), 141adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_mac_errors" }, 142adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi), 143adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_carrier_errors" }, 144adfc5217SJeff Kirsher /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi), 145adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_single_collisions" }, 146adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi), 147adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_multi_collisions" }, 148adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi), 149adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_deferred" }, 150adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi), 151adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_excess_collisions" }, 152adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi), 153adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_late_collisions" }, 154adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_etherstatscollisions_hi), 155adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_total_collisions" }, 156adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi), 157adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_64_byte_packets" }, 158adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi), 159adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" }, 160adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi), 161adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" }, 162adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi), 163adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" }, 164adfc5217SJeff Kirsher /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi), 165adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" }, 166adfc5217SJeff Kirsher { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi), 167adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" }, 168adfc5217SJeff Kirsher { STATS_OFFSET32(etherstatspktsover1522octets_hi), 169adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" }, 170adfc5217SJeff Kirsher { STATS_OFFSET32(pause_frames_sent_hi), 171adfc5217SJeff Kirsher 8, STATS_FLAGS_PORT, "tx_pause_frames" }, 172adfc5217SJeff Kirsher { STATS_OFFSET32(total_tpa_aggregations_hi), 173adfc5217SJeff Kirsher 8, STATS_FLAGS_FUNC, "tpa_aggregations" }, 174adfc5217SJeff Kirsher { STATS_OFFSET32(total_tpa_aggregated_frames_hi), 175adfc5217SJeff Kirsher 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"}, 176adfc5217SJeff Kirsher { STATS_OFFSET32(total_tpa_bytes_hi), 1777a752993SAriel Elior 8, STATS_FLAGS_FUNC, "tpa_bytes"}, 1787a752993SAriel Elior { STATS_OFFSET32(recoverable_error), 1797a752993SAriel Elior 4, STATS_FLAGS_FUNC, "recoverable_errors" }, 1807a752993SAriel Elior { STATS_OFFSET32(unrecoverable_error), 1817a752993SAriel Elior 4, STATS_FLAGS_FUNC, "unrecoverable_errors" }, 182c96bdc0cSDmitry Kravkov { STATS_OFFSET32(driver_filtered_tx_pkt), 183c96bdc0cSDmitry Kravkov 4, STATS_FLAGS_FUNC, "driver_filtered_tx_pkt" }, 184e9939c80SYuval Mintz { STATS_OFFSET32(eee_tx_lpi), 185e9939c80SYuval Mintz 4, STATS_FLAGS_PORT, "Tx LPI entry count"} 186adfc5217SJeff Kirsher }; 187adfc5217SJeff Kirsher 188adfc5217SJeff Kirsher #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr) 18907ba6af4SMiriam Shitrit 190adfc5217SJeff Kirsher static int bnx2x_get_port_type(struct bnx2x *bp) 191adfc5217SJeff Kirsher { 192adfc5217SJeff Kirsher int port_type; 193adfc5217SJeff Kirsher u32 phy_idx = bnx2x_get_cur_phy_idx(bp); 194adfc5217SJeff Kirsher switch (bp->link_params.phy[phy_idx].media_type) { 195dbef807eSYuval Mintz case ETH_PHY_SFPP_10G_FIBER: 196dbef807eSYuval Mintz case ETH_PHY_SFP_1G_FIBER: 197adfc5217SJeff Kirsher case ETH_PHY_XFP_FIBER: 198adfc5217SJeff Kirsher case ETH_PHY_KR: 199adfc5217SJeff Kirsher case ETH_PHY_CX4: 200adfc5217SJeff Kirsher port_type = PORT_FIBRE; 201adfc5217SJeff Kirsher break; 202adfc5217SJeff Kirsher case ETH_PHY_DA_TWINAX: 203adfc5217SJeff Kirsher port_type = PORT_DA; 204adfc5217SJeff Kirsher break; 205adfc5217SJeff Kirsher case ETH_PHY_BASE_T: 206adfc5217SJeff Kirsher port_type = PORT_TP; 207adfc5217SJeff Kirsher break; 208adfc5217SJeff Kirsher case ETH_PHY_NOT_PRESENT: 209adfc5217SJeff Kirsher port_type = PORT_NONE; 210adfc5217SJeff Kirsher break; 211adfc5217SJeff Kirsher case ETH_PHY_UNSPECIFIED: 212adfc5217SJeff Kirsher default: 213adfc5217SJeff Kirsher port_type = PORT_OTHER; 214adfc5217SJeff Kirsher break; 215adfc5217SJeff Kirsher } 216adfc5217SJeff Kirsher return port_type; 217adfc5217SJeff Kirsher } 218adfc5217SJeff Kirsher 2196495d15aSDmitry Kravkov static int bnx2x_get_vf_settings(struct net_device *dev, 2206495d15aSDmitry Kravkov struct ethtool_cmd *cmd) 2216495d15aSDmitry Kravkov { 2226495d15aSDmitry Kravkov struct bnx2x *bp = netdev_priv(dev); 2236495d15aSDmitry Kravkov 2246495d15aSDmitry Kravkov if (bp->state == BNX2X_STATE_OPEN) { 2256495d15aSDmitry Kravkov if (test_bit(BNX2X_LINK_REPORT_FD, 2266495d15aSDmitry Kravkov &bp->vf_link_vars.link_report_flags)) 2276495d15aSDmitry Kravkov cmd->duplex = DUPLEX_FULL; 2286495d15aSDmitry Kravkov else 2296495d15aSDmitry Kravkov cmd->duplex = DUPLEX_HALF; 2306495d15aSDmitry Kravkov 2316495d15aSDmitry Kravkov ethtool_cmd_speed_set(cmd, bp->vf_link_vars.line_speed); 2326495d15aSDmitry Kravkov } else { 2336495d15aSDmitry Kravkov cmd->duplex = DUPLEX_UNKNOWN; 2346495d15aSDmitry Kravkov ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN); 2356495d15aSDmitry Kravkov } 2366495d15aSDmitry Kravkov 2376495d15aSDmitry Kravkov cmd->port = PORT_OTHER; 2386495d15aSDmitry Kravkov cmd->phy_address = 0; 2396495d15aSDmitry Kravkov cmd->transceiver = XCVR_INTERNAL; 2406495d15aSDmitry Kravkov cmd->autoneg = AUTONEG_DISABLE; 2416495d15aSDmitry Kravkov cmd->maxtxpkt = 0; 2426495d15aSDmitry Kravkov cmd->maxrxpkt = 0; 2436495d15aSDmitry Kravkov 2446495d15aSDmitry Kravkov DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n" 2456495d15aSDmitry Kravkov " supported 0x%x advertising 0x%x speed %u\n" 2466495d15aSDmitry Kravkov " duplex %d port %d phy_address %d transceiver %d\n" 2476495d15aSDmitry Kravkov " autoneg %d maxtxpkt %d maxrxpkt %d\n", 2486495d15aSDmitry Kravkov cmd->cmd, cmd->supported, cmd->advertising, 2496495d15aSDmitry Kravkov ethtool_cmd_speed(cmd), 2506495d15aSDmitry Kravkov cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver, 2516495d15aSDmitry Kravkov cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt); 2526495d15aSDmitry Kravkov 2536495d15aSDmitry Kravkov return 0; 2546495d15aSDmitry Kravkov } 2556495d15aSDmitry Kravkov 256adfc5217SJeff Kirsher static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) 257adfc5217SJeff Kirsher { 258adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 259adfc5217SJeff Kirsher int cfg_idx = bnx2x_get_link_cfg_idx(bp); 260adfc5217SJeff Kirsher 261adfc5217SJeff Kirsher /* Dual Media boards present all available port types */ 262adfc5217SJeff Kirsher cmd->supported = bp->port.supported[cfg_idx] | 263adfc5217SJeff Kirsher (bp->port.supported[cfg_idx ^ 1] & 264adfc5217SJeff Kirsher (SUPPORTED_TP | SUPPORTED_FIBRE)); 265adfc5217SJeff Kirsher cmd->advertising = bp->port.advertising[cfg_idx]; 266dbef807eSYuval Mintz if (bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type == 267dbef807eSYuval Mintz ETH_PHY_SFP_1G_FIBER) { 268dbef807eSYuval Mintz cmd->supported &= ~(SUPPORTED_10000baseT_Full); 269dbef807eSYuval Mintz cmd->advertising &= ~(ADVERTISED_10000baseT_Full); 270dbef807eSYuval Mintz } 271adfc5217SJeff Kirsher 27259694f00SYuval Mintz if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up && 27359694f00SYuval Mintz !(bp->flags & MF_FUNC_DIS)) { 274adfc5217SJeff Kirsher cmd->duplex = bp->link_vars.duplex; 275adfc5217SJeff Kirsher 27638298461SYuval Mintz if (IS_MF(bp) && !BP_NOMCP(bp)) 277adfc5217SJeff Kirsher ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp)); 27859694f00SYuval Mintz else 27959694f00SYuval Mintz ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed); 28038298461SYuval Mintz } else { 28138298461SYuval Mintz cmd->duplex = DUPLEX_UNKNOWN; 28238298461SYuval Mintz ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN); 28338298461SYuval Mintz } 284adfc5217SJeff Kirsher 285adfc5217SJeff Kirsher cmd->port = bnx2x_get_port_type(bp); 286adfc5217SJeff Kirsher 287adfc5217SJeff Kirsher cmd->phy_address = bp->mdio.prtad; 288adfc5217SJeff Kirsher cmd->transceiver = XCVR_INTERNAL; 289adfc5217SJeff Kirsher 290adfc5217SJeff Kirsher if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) 291adfc5217SJeff Kirsher cmd->autoneg = AUTONEG_ENABLE; 292adfc5217SJeff Kirsher else 293adfc5217SJeff Kirsher cmd->autoneg = AUTONEG_DISABLE; 294adfc5217SJeff Kirsher 2959e7e8399SMintz Yuval /* Publish LP advertised speeds and FC */ 2969e7e8399SMintz Yuval if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) { 2979e7e8399SMintz Yuval u32 status = bp->link_vars.link_status; 2989e7e8399SMintz Yuval 2999e7e8399SMintz Yuval cmd->lp_advertising |= ADVERTISED_Autoneg; 3009e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE) 3019e7e8399SMintz Yuval cmd->lp_advertising |= ADVERTISED_Pause; 3029e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE) 3039e7e8399SMintz Yuval cmd->lp_advertising |= ADVERTISED_Asym_Pause; 3049e7e8399SMintz Yuval 3059e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE) 3069e7e8399SMintz Yuval cmd->lp_advertising |= ADVERTISED_10baseT_Half; 3079e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE) 3089e7e8399SMintz Yuval cmd->lp_advertising |= ADVERTISED_10baseT_Full; 3099e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE) 3109e7e8399SMintz Yuval cmd->lp_advertising |= ADVERTISED_100baseT_Half; 3119e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE) 3129e7e8399SMintz Yuval cmd->lp_advertising |= ADVERTISED_100baseT_Full; 3139e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) 3149e7e8399SMintz Yuval cmd->lp_advertising |= ADVERTISED_1000baseT_Half; 3159e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) 3169e7e8399SMintz Yuval cmd->lp_advertising |= ADVERTISED_1000baseT_Full; 3179e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE) 3189e7e8399SMintz Yuval cmd->lp_advertising |= ADVERTISED_2500baseX_Full; 3199e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE) 3209e7e8399SMintz Yuval cmd->lp_advertising |= ADVERTISED_10000baseT_Full; 321be94bea7SYaniv Rosner if (status & LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE) 322be94bea7SYaniv Rosner cmd->lp_advertising |= ADVERTISED_20000baseKR2_Full; 3239e7e8399SMintz Yuval } 3249e7e8399SMintz Yuval 325adfc5217SJeff Kirsher cmd->maxtxpkt = 0; 326adfc5217SJeff Kirsher cmd->maxrxpkt = 0; 327adfc5217SJeff Kirsher 32851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n" 329f1deab50SJoe Perches " supported 0x%x advertising 0x%x speed %u\n" 330f1deab50SJoe Perches " duplex %d port %d phy_address %d transceiver %d\n" 331f1deab50SJoe Perches " autoneg %d maxtxpkt %d maxrxpkt %d\n", 332adfc5217SJeff Kirsher cmd->cmd, cmd->supported, cmd->advertising, 333adfc5217SJeff Kirsher ethtool_cmd_speed(cmd), 334adfc5217SJeff Kirsher cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver, 335adfc5217SJeff Kirsher cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt); 336adfc5217SJeff Kirsher 337adfc5217SJeff Kirsher return 0; 338adfc5217SJeff Kirsher } 339adfc5217SJeff Kirsher 340adfc5217SJeff Kirsher static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd) 341adfc5217SJeff Kirsher { 342adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 343adfc5217SJeff Kirsher u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config; 344dbef807eSYuval Mintz u32 speed, phy_idx; 345adfc5217SJeff Kirsher 346adfc5217SJeff Kirsher if (IS_MF_SD(bp)) 347adfc5217SJeff Kirsher return 0; 348adfc5217SJeff Kirsher 34951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n" 350adfc5217SJeff Kirsher " supported 0x%x advertising 0x%x speed %u\n" 351adfc5217SJeff Kirsher " duplex %d port %d phy_address %d transceiver %d\n" 352adfc5217SJeff Kirsher " autoneg %d maxtxpkt %d maxrxpkt %d\n", 353adfc5217SJeff Kirsher cmd->cmd, cmd->supported, cmd->advertising, 354adfc5217SJeff Kirsher ethtool_cmd_speed(cmd), 355adfc5217SJeff Kirsher cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver, 356adfc5217SJeff Kirsher cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt); 357adfc5217SJeff Kirsher 358adfc5217SJeff Kirsher speed = ethtool_cmd_speed(cmd); 359adfc5217SJeff Kirsher 36016a5fd92SYuval Mintz /* If received a request for an unknown duplex, assume full*/ 36138298461SYuval Mintz if (cmd->duplex == DUPLEX_UNKNOWN) 36238298461SYuval Mintz cmd->duplex = DUPLEX_FULL; 36338298461SYuval Mintz 364adfc5217SJeff Kirsher if (IS_MF_SI(bp)) { 365adfc5217SJeff Kirsher u32 part; 366adfc5217SJeff Kirsher u32 line_speed = bp->link_vars.line_speed; 367adfc5217SJeff Kirsher 368adfc5217SJeff Kirsher /* use 10G if no link detected */ 369adfc5217SJeff Kirsher if (!line_speed) 370adfc5217SJeff Kirsher line_speed = 10000; 371adfc5217SJeff Kirsher 372adfc5217SJeff Kirsher if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) { 37351c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 37451c1a580SMerav Sicron "To set speed BC %X or higher is required, please upgrade BC\n", 375adfc5217SJeff Kirsher REQ_BC_VER_4_SET_MF_BW); 376adfc5217SJeff Kirsher return -EINVAL; 377adfc5217SJeff Kirsher } 378adfc5217SJeff Kirsher 379adfc5217SJeff Kirsher part = (speed * 100) / line_speed; 380adfc5217SJeff Kirsher 381adfc5217SJeff Kirsher if (line_speed < speed || !part) { 38251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 38351c1a580SMerav Sicron "Speed setting should be in a range from 1%% to 100%% of actual line speed\n"); 384adfc5217SJeff Kirsher return -EINVAL; 385adfc5217SJeff Kirsher } 386adfc5217SJeff Kirsher 387adfc5217SJeff Kirsher if (bp->state != BNX2X_STATE_OPEN) 388adfc5217SJeff Kirsher /* store value for following "load" */ 389adfc5217SJeff Kirsher bp->pending_max = part; 390adfc5217SJeff Kirsher else 391adfc5217SJeff Kirsher bnx2x_update_max_mf_config(bp, part); 392adfc5217SJeff Kirsher 393adfc5217SJeff Kirsher return 0; 394adfc5217SJeff Kirsher } 395adfc5217SJeff Kirsher 396adfc5217SJeff Kirsher cfg_idx = bnx2x_get_link_cfg_idx(bp); 397adfc5217SJeff Kirsher old_multi_phy_config = bp->link_params.multi_phy_config; 39833f9e6f5SYaniv Rosner if (cmd->port != bnx2x_get_port_type(bp)) { 399adfc5217SJeff Kirsher switch (cmd->port) { 400adfc5217SJeff Kirsher case PORT_TP: 401adfc5217SJeff Kirsher if (!(bp->port.supported[0] & SUPPORTED_TP || 402adfc5217SJeff Kirsher bp->port.supported[1] & SUPPORTED_TP)) { 40333f9e6f5SYaniv Rosner DP(BNX2X_MSG_ETHTOOL, 40433f9e6f5SYaniv Rosner "Unsupported port type\n"); 405adfc5217SJeff Kirsher return -EINVAL; 406adfc5217SJeff Kirsher } 407adfc5217SJeff Kirsher bp->link_params.multi_phy_config &= 408adfc5217SJeff Kirsher ~PORT_HW_CFG_PHY_SELECTION_MASK; 409adfc5217SJeff Kirsher if (bp->link_params.multi_phy_config & 410adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SWAPPED_ENABLED) 411adfc5217SJeff Kirsher bp->link_params.multi_phy_config |= 412adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SELECTION_SECOND_PHY; 413adfc5217SJeff Kirsher else 414adfc5217SJeff Kirsher bp->link_params.multi_phy_config |= 415adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SELECTION_FIRST_PHY; 416adfc5217SJeff Kirsher break; 417adfc5217SJeff Kirsher case PORT_FIBRE: 418bfdb5823SYaniv Rosner case PORT_DA: 419042d7654SYaniv Rosner case PORT_NONE: 420adfc5217SJeff Kirsher if (!(bp->port.supported[0] & SUPPORTED_FIBRE || 421adfc5217SJeff Kirsher bp->port.supported[1] & SUPPORTED_FIBRE)) { 42233f9e6f5SYaniv Rosner DP(BNX2X_MSG_ETHTOOL, 42333f9e6f5SYaniv Rosner "Unsupported port type\n"); 424adfc5217SJeff Kirsher return -EINVAL; 425adfc5217SJeff Kirsher } 426adfc5217SJeff Kirsher bp->link_params.multi_phy_config &= 427adfc5217SJeff Kirsher ~PORT_HW_CFG_PHY_SELECTION_MASK; 428adfc5217SJeff Kirsher if (bp->link_params.multi_phy_config & 429adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SWAPPED_ENABLED) 430adfc5217SJeff Kirsher bp->link_params.multi_phy_config |= 431adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SELECTION_FIRST_PHY; 432adfc5217SJeff Kirsher else 433adfc5217SJeff Kirsher bp->link_params.multi_phy_config |= 434adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SELECTION_SECOND_PHY; 435adfc5217SJeff Kirsher break; 436adfc5217SJeff Kirsher default: 43751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n"); 438adfc5217SJeff Kirsher return -EINVAL; 439adfc5217SJeff Kirsher } 44033f9e6f5SYaniv Rosner } 4412de67439SYuval Mintz /* Save new config in case command complete successfully */ 442adfc5217SJeff Kirsher new_multi_phy_config = bp->link_params.multi_phy_config; 443adfc5217SJeff Kirsher /* Get the new cfg_idx */ 444adfc5217SJeff Kirsher cfg_idx = bnx2x_get_link_cfg_idx(bp); 445adfc5217SJeff Kirsher /* Restore old config in case command failed */ 446adfc5217SJeff Kirsher bp->link_params.multi_phy_config = old_multi_phy_config; 44751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx); 448adfc5217SJeff Kirsher 449adfc5217SJeff Kirsher if (cmd->autoneg == AUTONEG_ENABLE) { 45075318327SYaniv Rosner u32 an_supported_speed = bp->port.supported[cfg_idx]; 45175318327SYaniv Rosner if (bp->link_params.phy[EXT_PHY1].type == 45275318327SYaniv Rosner PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) 45375318327SYaniv Rosner an_supported_speed |= (SUPPORTED_100baseT_Half | 45475318327SYaniv Rosner SUPPORTED_100baseT_Full); 455adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) { 45651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n"); 457adfc5217SJeff Kirsher return -EINVAL; 458adfc5217SJeff Kirsher } 459adfc5217SJeff Kirsher 460adfc5217SJeff Kirsher /* advertise the requested speed and duplex if supported */ 46175318327SYaniv Rosner if (cmd->advertising & ~an_supported_speed) { 46251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 46351c1a580SMerav Sicron "Advertisement parameters are not supported\n"); 4648decf868SDavid S. Miller return -EINVAL; 4658decf868SDavid S. Miller } 466adfc5217SJeff Kirsher 467adfc5217SJeff Kirsher bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG; 4688decf868SDavid S. Miller bp->link_params.req_duplex[cfg_idx] = cmd->duplex; 4698decf868SDavid S. Miller bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg | 470adfc5217SJeff Kirsher cmd->advertising); 4718decf868SDavid S. Miller if (cmd->advertising) { 472adfc5217SJeff Kirsher 4738decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] = 0; 4748decf868SDavid S. Miller if (cmd->advertising & ADVERTISED_10baseT_Half) { 4758decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |= 4768decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF; 4778decf868SDavid S. Miller } 4788decf868SDavid S. Miller if (cmd->advertising & ADVERTISED_10baseT_Full) 4798decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |= 4808decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL; 4818decf868SDavid S. Miller 4828decf868SDavid S. Miller if (cmd->advertising & ADVERTISED_100baseT_Full) 4838decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |= 4848decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL; 4858decf868SDavid S. Miller 4868decf868SDavid S. Miller if (cmd->advertising & ADVERTISED_100baseT_Half) { 4878decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |= 4888decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF; 4898decf868SDavid S. Miller } 4908decf868SDavid S. Miller if (cmd->advertising & ADVERTISED_1000baseT_Half) { 4918decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |= 4928decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_1G; 4938decf868SDavid S. Miller } 4948decf868SDavid S. Miller if (cmd->advertising & (ADVERTISED_1000baseT_Full | 4958decf868SDavid S. Miller ADVERTISED_1000baseKX_Full)) 4968decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |= 4978decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_1G; 4988decf868SDavid S. Miller 4998decf868SDavid S. Miller if (cmd->advertising & (ADVERTISED_10000baseT_Full | 5008decf868SDavid S. Miller ADVERTISED_10000baseKX4_Full | 5018decf868SDavid S. Miller ADVERTISED_10000baseKR_Full)) 5028decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |= 5038decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_10G; 504be94bea7SYaniv Rosner 505be94bea7SYaniv Rosner if (cmd->advertising & ADVERTISED_20000baseKR2_Full) 506be94bea7SYaniv Rosner bp->link_params.speed_cap_mask[cfg_idx] |= 507be94bea7SYaniv Rosner PORT_HW_CFG_SPEED_CAPABILITY_D0_20G; 5088decf868SDavid S. Miller } 509adfc5217SJeff Kirsher } else { /* forced speed */ 510adfc5217SJeff Kirsher /* advertise the requested speed and duplex if supported */ 511adfc5217SJeff Kirsher switch (speed) { 512adfc5217SJeff Kirsher case SPEED_10: 513adfc5217SJeff Kirsher if (cmd->duplex == DUPLEX_FULL) { 514adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] & 515adfc5217SJeff Kirsher SUPPORTED_10baseT_Full)) { 51651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 517adfc5217SJeff Kirsher "10M full not supported\n"); 518adfc5217SJeff Kirsher return -EINVAL; 519adfc5217SJeff Kirsher } 520adfc5217SJeff Kirsher 521adfc5217SJeff Kirsher advertising = (ADVERTISED_10baseT_Full | 522adfc5217SJeff Kirsher ADVERTISED_TP); 523adfc5217SJeff Kirsher } else { 524adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] & 525adfc5217SJeff Kirsher SUPPORTED_10baseT_Half)) { 52651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 527adfc5217SJeff Kirsher "10M half not supported\n"); 528adfc5217SJeff Kirsher return -EINVAL; 529adfc5217SJeff Kirsher } 530adfc5217SJeff Kirsher 531adfc5217SJeff Kirsher advertising = (ADVERTISED_10baseT_Half | 532adfc5217SJeff Kirsher ADVERTISED_TP); 533adfc5217SJeff Kirsher } 534adfc5217SJeff Kirsher break; 535adfc5217SJeff Kirsher 536adfc5217SJeff Kirsher case SPEED_100: 537adfc5217SJeff Kirsher if (cmd->duplex == DUPLEX_FULL) { 538adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] & 539adfc5217SJeff Kirsher SUPPORTED_100baseT_Full)) { 54051c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 541adfc5217SJeff Kirsher "100M full not supported\n"); 542adfc5217SJeff Kirsher return -EINVAL; 543adfc5217SJeff Kirsher } 544adfc5217SJeff Kirsher 545adfc5217SJeff Kirsher advertising = (ADVERTISED_100baseT_Full | 546adfc5217SJeff Kirsher ADVERTISED_TP); 547adfc5217SJeff Kirsher } else { 548adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] & 549adfc5217SJeff Kirsher SUPPORTED_100baseT_Half)) { 55051c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 551adfc5217SJeff Kirsher "100M half not supported\n"); 552adfc5217SJeff Kirsher return -EINVAL; 553adfc5217SJeff Kirsher } 554adfc5217SJeff Kirsher 555adfc5217SJeff Kirsher advertising = (ADVERTISED_100baseT_Half | 556adfc5217SJeff Kirsher ADVERTISED_TP); 557adfc5217SJeff Kirsher } 558adfc5217SJeff Kirsher break; 559adfc5217SJeff Kirsher 560adfc5217SJeff Kirsher case SPEED_1000: 561adfc5217SJeff Kirsher if (cmd->duplex != DUPLEX_FULL) { 56251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 56351c1a580SMerav Sicron "1G half not supported\n"); 564adfc5217SJeff Kirsher return -EINVAL; 565adfc5217SJeff Kirsher } 566adfc5217SJeff Kirsher 567adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] & 568adfc5217SJeff Kirsher SUPPORTED_1000baseT_Full)) { 56951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 57051c1a580SMerav Sicron "1G full not supported\n"); 571adfc5217SJeff Kirsher return -EINVAL; 572adfc5217SJeff Kirsher } 573adfc5217SJeff Kirsher 574adfc5217SJeff Kirsher advertising = (ADVERTISED_1000baseT_Full | 575adfc5217SJeff Kirsher ADVERTISED_TP); 576adfc5217SJeff Kirsher break; 577adfc5217SJeff Kirsher 578adfc5217SJeff Kirsher case SPEED_2500: 579adfc5217SJeff Kirsher if (cmd->duplex != DUPLEX_FULL) { 58051c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 581adfc5217SJeff Kirsher "2.5G half not supported\n"); 582adfc5217SJeff Kirsher return -EINVAL; 583adfc5217SJeff Kirsher } 584adfc5217SJeff Kirsher 585adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] 586adfc5217SJeff Kirsher & SUPPORTED_2500baseX_Full)) { 58751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 588adfc5217SJeff Kirsher "2.5G full not supported\n"); 589adfc5217SJeff Kirsher return -EINVAL; 590adfc5217SJeff Kirsher } 591adfc5217SJeff Kirsher 592adfc5217SJeff Kirsher advertising = (ADVERTISED_2500baseX_Full | 593adfc5217SJeff Kirsher ADVERTISED_TP); 594adfc5217SJeff Kirsher break; 595adfc5217SJeff Kirsher 596adfc5217SJeff Kirsher case SPEED_10000: 597adfc5217SJeff Kirsher if (cmd->duplex != DUPLEX_FULL) { 59851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 59951c1a580SMerav Sicron "10G half not supported\n"); 600adfc5217SJeff Kirsher return -EINVAL; 601adfc5217SJeff Kirsher } 602dbef807eSYuval Mintz phy_idx = bnx2x_get_cur_phy_idx(bp); 603adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] 604dbef807eSYuval Mintz & SUPPORTED_10000baseT_Full) || 605dbef807eSYuval Mintz (bp->link_params.phy[phy_idx].media_type == 606dbef807eSYuval Mintz ETH_PHY_SFP_1G_FIBER)) { 60751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 60851c1a580SMerav Sicron "10G full not supported\n"); 609adfc5217SJeff Kirsher return -EINVAL; 610adfc5217SJeff Kirsher } 611adfc5217SJeff Kirsher 612adfc5217SJeff Kirsher advertising = (ADVERTISED_10000baseT_Full | 613adfc5217SJeff Kirsher ADVERTISED_FIBRE); 614adfc5217SJeff Kirsher break; 615adfc5217SJeff Kirsher 616adfc5217SJeff Kirsher default: 61751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed); 618adfc5217SJeff Kirsher return -EINVAL; 619adfc5217SJeff Kirsher } 620adfc5217SJeff Kirsher 621adfc5217SJeff Kirsher bp->link_params.req_line_speed[cfg_idx] = speed; 622adfc5217SJeff Kirsher bp->link_params.req_duplex[cfg_idx] = cmd->duplex; 623adfc5217SJeff Kirsher bp->port.advertising[cfg_idx] = advertising; 624adfc5217SJeff Kirsher } 625adfc5217SJeff Kirsher 62651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n" 627f1deab50SJoe Perches " req_duplex %d advertising 0x%x\n", 628adfc5217SJeff Kirsher bp->link_params.req_line_speed[cfg_idx], 629adfc5217SJeff Kirsher bp->link_params.req_duplex[cfg_idx], 630adfc5217SJeff Kirsher bp->port.advertising[cfg_idx]); 631adfc5217SJeff Kirsher 632adfc5217SJeff Kirsher /* Set new config */ 633adfc5217SJeff Kirsher bp->link_params.multi_phy_config = new_multi_phy_config; 634adfc5217SJeff Kirsher if (netif_running(dev)) { 635adfc5217SJeff Kirsher bnx2x_stats_handle(bp, STATS_EVENT_STOP); 636adfc5217SJeff Kirsher bnx2x_link_set(bp); 637adfc5217SJeff Kirsher } 638adfc5217SJeff Kirsher 639adfc5217SJeff Kirsher return 0; 640adfc5217SJeff Kirsher } 641adfc5217SJeff Kirsher 64207ba6af4SMiriam Shitrit #define DUMP_ALL_PRESETS 0x1FFF 64307ba6af4SMiriam Shitrit #define DUMP_MAX_PRESETS 13 644adfc5217SJeff Kirsher 64507ba6af4SMiriam Shitrit static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset) 646adfc5217SJeff Kirsher { 647adfc5217SJeff Kirsher if (CHIP_IS_E1(bp)) 64807ba6af4SMiriam Shitrit return dump_num_registers[0][preset-1]; 649adfc5217SJeff Kirsher else if (CHIP_IS_E1H(bp)) 65007ba6af4SMiriam Shitrit return dump_num_registers[1][preset-1]; 651adfc5217SJeff Kirsher else if (CHIP_IS_E2(bp)) 65207ba6af4SMiriam Shitrit return dump_num_registers[2][preset-1]; 653adfc5217SJeff Kirsher else if (CHIP_IS_E3A0(bp)) 65407ba6af4SMiriam Shitrit return dump_num_registers[3][preset-1]; 655adfc5217SJeff Kirsher else if (CHIP_IS_E3B0(bp)) 65607ba6af4SMiriam Shitrit return dump_num_registers[4][preset-1]; 657adfc5217SJeff Kirsher else 65807ba6af4SMiriam Shitrit return 0; 659adfc5217SJeff Kirsher } 660adfc5217SJeff Kirsher 66107ba6af4SMiriam Shitrit static int __bnx2x_get_regs_len(struct bnx2x *bp) 66207ba6af4SMiriam Shitrit { 66307ba6af4SMiriam Shitrit u32 preset_idx; 66407ba6af4SMiriam Shitrit int regdump_len = 0; 66507ba6af4SMiriam Shitrit 66607ba6af4SMiriam Shitrit /* Calculate the total preset regs length */ 66707ba6af4SMiriam Shitrit for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) 66807ba6af4SMiriam Shitrit regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx); 66907ba6af4SMiriam Shitrit 67007ba6af4SMiriam Shitrit return regdump_len; 67107ba6af4SMiriam Shitrit } 67207ba6af4SMiriam Shitrit 67307ba6af4SMiriam Shitrit static int bnx2x_get_regs_len(struct net_device *dev) 67407ba6af4SMiriam Shitrit { 67507ba6af4SMiriam Shitrit struct bnx2x *bp = netdev_priv(dev); 67607ba6af4SMiriam Shitrit int regdump_len = 0; 67707ba6af4SMiriam Shitrit 67875543741SYuval Mintz if (IS_VF(bp)) 67975543741SYuval Mintz return 0; 68075543741SYuval Mintz 68107ba6af4SMiriam Shitrit regdump_len = __bnx2x_get_regs_len(bp); 68207ba6af4SMiriam Shitrit regdump_len *= 4; 68307ba6af4SMiriam Shitrit regdump_len += sizeof(struct dump_header); 68407ba6af4SMiriam Shitrit 68507ba6af4SMiriam Shitrit return regdump_len; 68607ba6af4SMiriam Shitrit } 68707ba6af4SMiriam Shitrit 68807ba6af4SMiriam Shitrit #define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1) 68907ba6af4SMiriam Shitrit #define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H) 69007ba6af4SMiriam Shitrit #define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2) 69107ba6af4SMiriam Shitrit #define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0) 69207ba6af4SMiriam Shitrit #define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0) 69307ba6af4SMiriam Shitrit 69407ba6af4SMiriam Shitrit #define IS_REG_IN_PRESET(presets, idx) \ 69507ba6af4SMiriam Shitrit ((presets & (1 << (idx-1))) == (1 << (idx-1))) 69607ba6af4SMiriam Shitrit 697adfc5217SJeff Kirsher /******* Paged registers info selectors ********/ 6981191cb83SEric Dumazet static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp) 699adfc5217SJeff Kirsher { 700adfc5217SJeff Kirsher if (CHIP_IS_E2(bp)) 701adfc5217SJeff Kirsher return page_vals_e2; 702adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp)) 703adfc5217SJeff Kirsher return page_vals_e3; 704adfc5217SJeff Kirsher else 705adfc5217SJeff Kirsher return NULL; 706adfc5217SJeff Kirsher } 707adfc5217SJeff Kirsher 7081191cb83SEric Dumazet static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp) 709adfc5217SJeff Kirsher { 710adfc5217SJeff Kirsher if (CHIP_IS_E2(bp)) 711adfc5217SJeff Kirsher return PAGE_MODE_VALUES_E2; 712adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp)) 713adfc5217SJeff Kirsher return PAGE_MODE_VALUES_E3; 714adfc5217SJeff Kirsher else 715adfc5217SJeff Kirsher return 0; 716adfc5217SJeff Kirsher } 717adfc5217SJeff Kirsher 7181191cb83SEric Dumazet static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp) 719adfc5217SJeff Kirsher { 720adfc5217SJeff Kirsher if (CHIP_IS_E2(bp)) 721adfc5217SJeff Kirsher return page_write_regs_e2; 722adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp)) 723adfc5217SJeff Kirsher return page_write_regs_e3; 724adfc5217SJeff Kirsher else 725adfc5217SJeff Kirsher return NULL; 726adfc5217SJeff Kirsher } 727adfc5217SJeff Kirsher 7281191cb83SEric Dumazet static u32 __bnx2x_get_page_write_num(struct bnx2x *bp) 729adfc5217SJeff Kirsher { 730adfc5217SJeff Kirsher if (CHIP_IS_E2(bp)) 731adfc5217SJeff Kirsher return PAGE_WRITE_REGS_E2; 732adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp)) 733adfc5217SJeff Kirsher return PAGE_WRITE_REGS_E3; 734adfc5217SJeff Kirsher else 735adfc5217SJeff Kirsher return 0; 736adfc5217SJeff Kirsher } 737adfc5217SJeff Kirsher 7381191cb83SEric Dumazet static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp) 739adfc5217SJeff Kirsher { 740adfc5217SJeff Kirsher if (CHIP_IS_E2(bp)) 741adfc5217SJeff Kirsher return page_read_regs_e2; 742adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp)) 743adfc5217SJeff Kirsher return page_read_regs_e3; 744adfc5217SJeff Kirsher else 745adfc5217SJeff Kirsher return NULL; 746adfc5217SJeff Kirsher } 747adfc5217SJeff Kirsher 7481191cb83SEric Dumazet static u32 __bnx2x_get_page_read_num(struct bnx2x *bp) 749adfc5217SJeff Kirsher { 750adfc5217SJeff Kirsher if (CHIP_IS_E2(bp)) 751adfc5217SJeff Kirsher return PAGE_READ_REGS_E2; 752adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp)) 753adfc5217SJeff Kirsher return PAGE_READ_REGS_E3; 754adfc5217SJeff Kirsher else 755adfc5217SJeff Kirsher return 0; 756adfc5217SJeff Kirsher } 757adfc5217SJeff Kirsher 75807ba6af4SMiriam Shitrit static bool bnx2x_is_reg_in_chip(struct bnx2x *bp, 75907ba6af4SMiriam Shitrit const struct reg_addr *reg_info) 760adfc5217SJeff Kirsher { 76107ba6af4SMiriam Shitrit if (CHIP_IS_E1(bp)) 76207ba6af4SMiriam Shitrit return IS_E1_REG(reg_info->chips); 76307ba6af4SMiriam Shitrit else if (CHIP_IS_E1H(bp)) 76407ba6af4SMiriam Shitrit return IS_E1H_REG(reg_info->chips); 76507ba6af4SMiriam Shitrit else if (CHIP_IS_E2(bp)) 76607ba6af4SMiriam Shitrit return IS_E2_REG(reg_info->chips); 76707ba6af4SMiriam Shitrit else if (CHIP_IS_E3A0(bp)) 76807ba6af4SMiriam Shitrit return IS_E3A0_REG(reg_info->chips); 76907ba6af4SMiriam Shitrit else if (CHIP_IS_E3B0(bp)) 77007ba6af4SMiriam Shitrit return IS_E3B0_REG(reg_info->chips); 77107ba6af4SMiriam Shitrit else 77207ba6af4SMiriam Shitrit return false; 773adfc5217SJeff Kirsher } 774adfc5217SJeff Kirsher 77507ba6af4SMiriam Shitrit static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp, 77607ba6af4SMiriam Shitrit const struct wreg_addr *wreg_info) 777adfc5217SJeff Kirsher { 77807ba6af4SMiriam Shitrit if (CHIP_IS_E1(bp)) 77907ba6af4SMiriam Shitrit return IS_E1_REG(wreg_info->chips); 78007ba6af4SMiriam Shitrit else if (CHIP_IS_E1H(bp)) 78107ba6af4SMiriam Shitrit return IS_E1H_REG(wreg_info->chips); 78207ba6af4SMiriam Shitrit else if (CHIP_IS_E2(bp)) 78307ba6af4SMiriam Shitrit return IS_E2_REG(wreg_info->chips); 78407ba6af4SMiriam Shitrit else if (CHIP_IS_E3A0(bp)) 78507ba6af4SMiriam Shitrit return IS_E3A0_REG(wreg_info->chips); 78607ba6af4SMiriam Shitrit else if (CHIP_IS_E3B0(bp)) 78707ba6af4SMiriam Shitrit return IS_E3B0_REG(wreg_info->chips); 78807ba6af4SMiriam Shitrit else 78907ba6af4SMiriam Shitrit return false; 790adfc5217SJeff Kirsher } 791adfc5217SJeff Kirsher 792adfc5217SJeff Kirsher /** 793adfc5217SJeff Kirsher * bnx2x_read_pages_regs - read "paged" registers 794adfc5217SJeff Kirsher * 795adfc5217SJeff Kirsher * @bp device handle 796adfc5217SJeff Kirsher * @p output buffer 797adfc5217SJeff Kirsher * 7982de67439SYuval Mintz * Reads "paged" memories: memories that may only be read by first writing to a 7992de67439SYuval Mintz * specific address ("write address") and then reading from a specific address 8002de67439SYuval Mintz * ("read address"). There may be more than one write address per "page" and 8012de67439SYuval Mintz * more than one read address per write address. 802adfc5217SJeff Kirsher */ 80307ba6af4SMiriam Shitrit static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset) 804adfc5217SJeff Kirsher { 805adfc5217SJeff Kirsher u32 i, j, k, n; 80607ba6af4SMiriam Shitrit 807adfc5217SJeff Kirsher /* addresses of the paged registers */ 808adfc5217SJeff Kirsher const u32 *page_addr = __bnx2x_get_page_addr_ar(bp); 809adfc5217SJeff Kirsher /* number of paged registers */ 810adfc5217SJeff Kirsher int num_pages = __bnx2x_get_page_reg_num(bp); 811adfc5217SJeff Kirsher /* write addresses */ 812adfc5217SJeff Kirsher const u32 *write_addr = __bnx2x_get_page_write_ar(bp); 813adfc5217SJeff Kirsher /* number of write addresses */ 814adfc5217SJeff Kirsher int write_num = __bnx2x_get_page_write_num(bp); 815adfc5217SJeff Kirsher /* read addresses info */ 816adfc5217SJeff Kirsher const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp); 817adfc5217SJeff Kirsher /* number of read addresses */ 818adfc5217SJeff Kirsher int read_num = __bnx2x_get_page_read_num(bp); 81907ba6af4SMiriam Shitrit u32 addr, size; 820adfc5217SJeff Kirsher 821adfc5217SJeff Kirsher for (i = 0; i < num_pages; i++) { 822adfc5217SJeff Kirsher for (j = 0; j < write_num; j++) { 823adfc5217SJeff Kirsher REG_WR(bp, write_addr[j], page_addr[i]); 82407ba6af4SMiriam Shitrit 82507ba6af4SMiriam Shitrit for (k = 0; k < read_num; k++) { 82607ba6af4SMiriam Shitrit if (IS_REG_IN_PRESET(read_addr[k].presets, 82707ba6af4SMiriam Shitrit preset)) { 82807ba6af4SMiriam Shitrit size = read_addr[k].size; 82907ba6af4SMiriam Shitrit for (n = 0; n < size; n++) { 83007ba6af4SMiriam Shitrit addr = read_addr[k].addr + n*4; 83107ba6af4SMiriam Shitrit *p++ = REG_RD(bp, addr); 832adfc5217SJeff Kirsher } 833adfc5217SJeff Kirsher } 834adfc5217SJeff Kirsher } 83507ba6af4SMiriam Shitrit } 83607ba6af4SMiriam Shitrit } 83707ba6af4SMiriam Shitrit } 83807ba6af4SMiriam Shitrit 83907ba6af4SMiriam Shitrit static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset) 84007ba6af4SMiriam Shitrit { 84107ba6af4SMiriam Shitrit u32 i, j, addr; 84207ba6af4SMiriam Shitrit const struct wreg_addr *wreg_addr_p = NULL; 84307ba6af4SMiriam Shitrit 84407ba6af4SMiriam Shitrit if (CHIP_IS_E1(bp)) 84507ba6af4SMiriam Shitrit wreg_addr_p = &wreg_addr_e1; 84607ba6af4SMiriam Shitrit else if (CHIP_IS_E1H(bp)) 84707ba6af4SMiriam Shitrit wreg_addr_p = &wreg_addr_e1h; 84807ba6af4SMiriam Shitrit else if (CHIP_IS_E2(bp)) 84907ba6af4SMiriam Shitrit wreg_addr_p = &wreg_addr_e2; 85007ba6af4SMiriam Shitrit else if (CHIP_IS_E3A0(bp)) 85107ba6af4SMiriam Shitrit wreg_addr_p = &wreg_addr_e3; 85207ba6af4SMiriam Shitrit else if (CHIP_IS_E3B0(bp)) 85307ba6af4SMiriam Shitrit wreg_addr_p = &wreg_addr_e3b0; 85407ba6af4SMiriam Shitrit 85507ba6af4SMiriam Shitrit /* Read the idle_chk registers */ 85607ba6af4SMiriam Shitrit for (i = 0; i < IDLE_REGS_COUNT; i++) { 85707ba6af4SMiriam Shitrit if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) && 85807ba6af4SMiriam Shitrit IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) { 85907ba6af4SMiriam Shitrit for (j = 0; j < idle_reg_addrs[i].size; j++) 86007ba6af4SMiriam Shitrit *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4); 86107ba6af4SMiriam Shitrit } 86207ba6af4SMiriam Shitrit } 86307ba6af4SMiriam Shitrit 86407ba6af4SMiriam Shitrit /* Read the regular registers */ 86507ba6af4SMiriam Shitrit for (i = 0; i < REGS_COUNT; i++) { 86607ba6af4SMiriam Shitrit if (bnx2x_is_reg_in_chip(bp, ®_addrs[i]) && 86707ba6af4SMiriam Shitrit IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) { 86807ba6af4SMiriam Shitrit for (j = 0; j < reg_addrs[i].size; j++) 86907ba6af4SMiriam Shitrit *p++ = REG_RD(bp, reg_addrs[i].addr + j*4); 87007ba6af4SMiriam Shitrit } 87107ba6af4SMiriam Shitrit } 87207ba6af4SMiriam Shitrit 87307ba6af4SMiriam Shitrit /* Read the CAM registers */ 87407ba6af4SMiriam Shitrit if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) && 87507ba6af4SMiriam Shitrit IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) { 87607ba6af4SMiriam Shitrit for (i = 0; i < wreg_addr_p->size; i++) { 87707ba6af4SMiriam Shitrit *p++ = REG_RD(bp, wreg_addr_p->addr + i*4); 87807ba6af4SMiriam Shitrit 87907ba6af4SMiriam Shitrit /* In case of wreg_addr register, read additional 88007ba6af4SMiriam Shitrit registers from read_regs array 88107ba6af4SMiriam Shitrit */ 88207ba6af4SMiriam Shitrit for (j = 0; j < wreg_addr_p->read_regs_count; j++) { 88307ba6af4SMiriam Shitrit addr = *(wreg_addr_p->read_regs); 88407ba6af4SMiriam Shitrit *p++ = REG_RD(bp, addr + j*4); 88507ba6af4SMiriam Shitrit } 88607ba6af4SMiriam Shitrit } 88707ba6af4SMiriam Shitrit } 88807ba6af4SMiriam Shitrit 88907ba6af4SMiriam Shitrit /* Paged registers are supported in E2 & E3 only */ 89007ba6af4SMiriam Shitrit if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) { 89116a5fd92SYuval Mintz /* Read "paged" registers */ 89207ba6af4SMiriam Shitrit bnx2x_read_pages_regs(bp, p, preset); 89307ba6af4SMiriam Shitrit } 89407ba6af4SMiriam Shitrit 89507ba6af4SMiriam Shitrit return 0; 89607ba6af4SMiriam Shitrit } 897adfc5217SJeff Kirsher 8981191cb83SEric Dumazet static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p) 899adfc5217SJeff Kirsher { 90007ba6af4SMiriam Shitrit u32 preset_idx; 901adfc5217SJeff Kirsher 90207ba6af4SMiriam Shitrit /* Read all registers, by reading all preset registers */ 90307ba6af4SMiriam Shitrit for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) { 90407ba6af4SMiriam Shitrit /* Skip presets with IOR */ 90507ba6af4SMiriam Shitrit if ((preset_idx == 2) || 90607ba6af4SMiriam Shitrit (preset_idx == 5) || 90707ba6af4SMiriam Shitrit (preset_idx == 8) || 90807ba6af4SMiriam Shitrit (preset_idx == 11)) 90907ba6af4SMiriam Shitrit continue; 91007ba6af4SMiriam Shitrit __bnx2x_get_preset_regs(bp, p, preset_idx); 91107ba6af4SMiriam Shitrit p += __bnx2x_get_preset_regs_len(bp, preset_idx); 91207ba6af4SMiriam Shitrit } 913adfc5217SJeff Kirsher } 914adfc5217SJeff Kirsher 915adfc5217SJeff Kirsher static void bnx2x_get_regs(struct net_device *dev, 916adfc5217SJeff Kirsher struct ethtool_regs *regs, void *_p) 917adfc5217SJeff Kirsher { 918adfc5217SJeff Kirsher u32 *p = _p; 919adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 92007ba6af4SMiriam Shitrit struct dump_header dump_hdr = {0}; 921adfc5217SJeff Kirsher 92207ba6af4SMiriam Shitrit regs->version = 2; 923adfc5217SJeff Kirsher memset(p, 0, regs->len); 924adfc5217SJeff Kirsher 925adfc5217SJeff Kirsher if (!netif_running(bp->dev)) 926adfc5217SJeff Kirsher return; 927adfc5217SJeff Kirsher 928adfc5217SJeff Kirsher /* Disable parity attentions as long as following dump may 929adfc5217SJeff Kirsher * cause false alarms by reading never written registers. We 930adfc5217SJeff Kirsher * will re-enable parity attentions right after the dump. 931adfc5217SJeff Kirsher */ 93207ba6af4SMiriam Shitrit 933adfc5217SJeff Kirsher bnx2x_disable_blocks_parity(bp); 934adfc5217SJeff Kirsher 93507ba6af4SMiriam Shitrit dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1; 93607ba6af4SMiriam Shitrit dump_hdr.preset = DUMP_ALL_PRESETS; 93707ba6af4SMiriam Shitrit dump_hdr.version = BNX2X_DUMP_VERSION; 93807ba6af4SMiriam Shitrit 93907ba6af4SMiriam Shitrit /* dump_meta_data presents OR of CHIP and PATH. */ 94007ba6af4SMiriam Shitrit if (CHIP_IS_E1(bp)) { 94107ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E1; 94207ba6af4SMiriam Shitrit } else if (CHIP_IS_E1H(bp)) { 94307ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E1H; 94407ba6af4SMiriam Shitrit } else if (CHIP_IS_E2(bp)) { 94507ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E2 | 94607ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0); 94707ba6af4SMiriam Shitrit } else if (CHIP_IS_E3A0(bp)) { 94807ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 | 94907ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0); 95007ba6af4SMiriam Shitrit } else if (CHIP_IS_E3B0(bp)) { 95107ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 | 95207ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0); 95307ba6af4SMiriam Shitrit } 95407ba6af4SMiriam Shitrit 95507ba6af4SMiriam Shitrit memcpy(p, &dump_hdr, sizeof(struct dump_header)); 95607ba6af4SMiriam Shitrit p += dump_hdr.header_size + 1; 957adfc5217SJeff Kirsher 958adfc5217SJeff Kirsher /* Actually read the registers */ 959adfc5217SJeff Kirsher __bnx2x_get_regs(bp, p); 960adfc5217SJeff Kirsher 9614293b9f5SDmitry Kravkov /* Re-enable parity attentions */ 962adfc5217SJeff Kirsher bnx2x_clear_blocks_parity(bp); 963adfc5217SJeff Kirsher bnx2x_enable_blocks_parity(bp); 96407ba6af4SMiriam Shitrit } 96507ba6af4SMiriam Shitrit 96607ba6af4SMiriam Shitrit static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset) 96707ba6af4SMiriam Shitrit { 96807ba6af4SMiriam Shitrit struct bnx2x *bp = netdev_priv(dev); 96907ba6af4SMiriam Shitrit int regdump_len = 0; 97007ba6af4SMiriam Shitrit 97107ba6af4SMiriam Shitrit regdump_len = __bnx2x_get_preset_regs_len(bp, preset); 97207ba6af4SMiriam Shitrit regdump_len *= 4; 97307ba6af4SMiriam Shitrit regdump_len += sizeof(struct dump_header); 97407ba6af4SMiriam Shitrit 97507ba6af4SMiriam Shitrit return regdump_len; 97607ba6af4SMiriam Shitrit } 97707ba6af4SMiriam Shitrit 97807ba6af4SMiriam Shitrit static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val) 97907ba6af4SMiriam Shitrit { 98007ba6af4SMiriam Shitrit struct bnx2x *bp = netdev_priv(dev); 98107ba6af4SMiriam Shitrit 98207ba6af4SMiriam Shitrit /* Use the ethtool_dump "flag" field as the dump preset index */ 9835bb680d6SMichal Schmidt if (val->flag < 1 || val->flag > DUMP_MAX_PRESETS) 9845bb680d6SMichal Schmidt return -EINVAL; 9855bb680d6SMichal Schmidt 98607ba6af4SMiriam Shitrit bp->dump_preset_idx = val->flag; 98707ba6af4SMiriam Shitrit return 0; 98807ba6af4SMiriam Shitrit } 98907ba6af4SMiriam Shitrit 99007ba6af4SMiriam Shitrit static int bnx2x_get_dump_flag(struct net_device *dev, 99107ba6af4SMiriam Shitrit struct ethtool_dump *dump) 99207ba6af4SMiriam Shitrit { 99307ba6af4SMiriam Shitrit struct bnx2x *bp = netdev_priv(dev); 99407ba6af4SMiriam Shitrit 9958cc2d927SMichal Schmidt dump->version = BNX2X_DUMP_VERSION; 9968cc2d927SMichal Schmidt dump->flag = bp->dump_preset_idx; 99707ba6af4SMiriam Shitrit /* Calculate the requested preset idx length */ 99807ba6af4SMiriam Shitrit dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx); 99907ba6af4SMiriam Shitrit DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n", 100007ba6af4SMiriam Shitrit bp->dump_preset_idx, dump->len); 100107ba6af4SMiriam Shitrit return 0; 100207ba6af4SMiriam Shitrit } 100307ba6af4SMiriam Shitrit 100407ba6af4SMiriam Shitrit static int bnx2x_get_dump_data(struct net_device *dev, 100507ba6af4SMiriam Shitrit struct ethtool_dump *dump, 100607ba6af4SMiriam Shitrit void *buffer) 100707ba6af4SMiriam Shitrit { 100807ba6af4SMiriam Shitrit u32 *p = buffer; 100907ba6af4SMiriam Shitrit struct bnx2x *bp = netdev_priv(dev); 101007ba6af4SMiriam Shitrit struct dump_header dump_hdr = {0}; 101107ba6af4SMiriam Shitrit 101207ba6af4SMiriam Shitrit /* Disable parity attentions as long as following dump may 101307ba6af4SMiriam Shitrit * cause false alarms by reading never written registers. We 101407ba6af4SMiriam Shitrit * will re-enable parity attentions right after the dump. 101507ba6af4SMiriam Shitrit */ 101607ba6af4SMiriam Shitrit 101707ba6af4SMiriam Shitrit bnx2x_disable_blocks_parity(bp); 101807ba6af4SMiriam Shitrit 101907ba6af4SMiriam Shitrit dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1; 102007ba6af4SMiriam Shitrit dump_hdr.preset = bp->dump_preset_idx; 102107ba6af4SMiriam Shitrit dump_hdr.version = BNX2X_DUMP_VERSION; 102207ba6af4SMiriam Shitrit 102307ba6af4SMiriam Shitrit DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset); 102407ba6af4SMiriam Shitrit 102507ba6af4SMiriam Shitrit /* dump_meta_data presents OR of CHIP and PATH. */ 102607ba6af4SMiriam Shitrit if (CHIP_IS_E1(bp)) { 102707ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E1; 102807ba6af4SMiriam Shitrit } else if (CHIP_IS_E1H(bp)) { 102907ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E1H; 103007ba6af4SMiriam Shitrit } else if (CHIP_IS_E2(bp)) { 103107ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E2 | 103207ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0); 103307ba6af4SMiriam Shitrit } else if (CHIP_IS_E3A0(bp)) { 103407ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 | 103507ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0); 103607ba6af4SMiriam Shitrit } else if (CHIP_IS_E3B0(bp)) { 103707ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 | 103807ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0); 103907ba6af4SMiriam Shitrit } 104007ba6af4SMiriam Shitrit 104107ba6af4SMiriam Shitrit memcpy(p, &dump_hdr, sizeof(struct dump_header)); 104207ba6af4SMiriam Shitrit p += dump_hdr.header_size + 1; 104307ba6af4SMiriam Shitrit 104407ba6af4SMiriam Shitrit /* Actually read the registers */ 104507ba6af4SMiriam Shitrit __bnx2x_get_preset_regs(bp, p, dump_hdr.preset); 104607ba6af4SMiriam Shitrit 10474293b9f5SDmitry Kravkov /* Re-enable parity attentions */ 104807ba6af4SMiriam Shitrit bnx2x_clear_blocks_parity(bp); 104907ba6af4SMiriam Shitrit bnx2x_enable_blocks_parity(bp); 105007ba6af4SMiriam Shitrit 105107ba6af4SMiriam Shitrit return 0; 1052adfc5217SJeff Kirsher } 1053adfc5217SJeff Kirsher 1054adfc5217SJeff Kirsher static void bnx2x_get_drvinfo(struct net_device *dev, 1055adfc5217SJeff Kirsher struct ethtool_drvinfo *info) 1056adfc5217SJeff Kirsher { 1057adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1058adfc5217SJeff Kirsher 105968aad78cSRick Jones strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver)); 106068aad78cSRick Jones strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version)); 1061adfc5217SJeff Kirsher 10628ca5e17eSAriel Elior bnx2x_fill_fw_str(bp, info->fw_version, sizeof(info->fw_version)); 10638ca5e17eSAriel Elior 106468aad78cSRick Jones strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info)); 1065adfc5217SJeff Kirsher info->n_stats = BNX2X_NUM_STATS; 1066cf2c1df6SMerav Sicron info->testinfo_len = BNX2X_NUM_TESTS(bp); 1067adfc5217SJeff Kirsher info->eedump_len = bp->common.flash_size; 1068adfc5217SJeff Kirsher info->regdump_len = bnx2x_get_regs_len(dev); 1069adfc5217SJeff Kirsher } 1070adfc5217SJeff Kirsher 1071adfc5217SJeff Kirsher static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol) 1072adfc5217SJeff Kirsher { 1073adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1074adfc5217SJeff Kirsher 1075adfc5217SJeff Kirsher if (bp->flags & NO_WOL_FLAG) { 1076adfc5217SJeff Kirsher wol->supported = 0; 1077adfc5217SJeff Kirsher wol->wolopts = 0; 1078adfc5217SJeff Kirsher } else { 1079adfc5217SJeff Kirsher wol->supported = WAKE_MAGIC; 1080adfc5217SJeff Kirsher if (bp->wol) 1081adfc5217SJeff Kirsher wol->wolopts = WAKE_MAGIC; 1082adfc5217SJeff Kirsher else 1083adfc5217SJeff Kirsher wol->wolopts = 0; 1084adfc5217SJeff Kirsher } 1085adfc5217SJeff Kirsher memset(&wol->sopass, 0, sizeof(wol->sopass)); 1086adfc5217SJeff Kirsher } 1087adfc5217SJeff Kirsher 1088adfc5217SJeff Kirsher static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol) 1089adfc5217SJeff Kirsher { 1090adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1091adfc5217SJeff Kirsher 109251c1a580SMerav Sicron if (wol->wolopts & ~WAKE_MAGIC) { 10932de67439SYuval Mintz DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n"); 1094adfc5217SJeff Kirsher return -EINVAL; 109551c1a580SMerav Sicron } 1096adfc5217SJeff Kirsher 1097adfc5217SJeff Kirsher if (wol->wolopts & WAKE_MAGIC) { 109851c1a580SMerav Sicron if (bp->flags & NO_WOL_FLAG) { 10992de67439SYuval Mintz DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n"); 1100adfc5217SJeff Kirsher return -EINVAL; 110151c1a580SMerav Sicron } 1102adfc5217SJeff Kirsher bp->wol = 1; 1103adfc5217SJeff Kirsher } else 1104adfc5217SJeff Kirsher bp->wol = 0; 1105adfc5217SJeff Kirsher 1106adfc5217SJeff Kirsher return 0; 1107adfc5217SJeff Kirsher } 1108adfc5217SJeff Kirsher 1109adfc5217SJeff Kirsher static u32 bnx2x_get_msglevel(struct net_device *dev) 1110adfc5217SJeff Kirsher { 1111adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1112adfc5217SJeff Kirsher 1113adfc5217SJeff Kirsher return bp->msg_enable; 1114adfc5217SJeff Kirsher } 1115adfc5217SJeff Kirsher 1116adfc5217SJeff Kirsher static void bnx2x_set_msglevel(struct net_device *dev, u32 level) 1117adfc5217SJeff Kirsher { 1118adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1119adfc5217SJeff Kirsher 1120adfc5217SJeff Kirsher if (capable(CAP_NET_ADMIN)) { 1121adfc5217SJeff Kirsher /* dump MCP trace */ 1122ad5afc89SAriel Elior if (IS_PF(bp) && (level & BNX2X_MSG_MCP)) 1123adfc5217SJeff Kirsher bnx2x_fw_dump_lvl(bp, KERN_INFO); 1124adfc5217SJeff Kirsher bp->msg_enable = level; 1125adfc5217SJeff Kirsher } 1126adfc5217SJeff Kirsher } 1127adfc5217SJeff Kirsher 1128adfc5217SJeff Kirsher static int bnx2x_nway_reset(struct net_device *dev) 1129adfc5217SJeff Kirsher { 1130adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1131adfc5217SJeff Kirsher 1132adfc5217SJeff Kirsher if (!bp->port.pmf) 1133adfc5217SJeff Kirsher return 0; 1134adfc5217SJeff Kirsher 1135adfc5217SJeff Kirsher if (netif_running(dev)) { 1136adfc5217SJeff Kirsher bnx2x_stats_handle(bp, STATS_EVENT_STOP); 11375d07d868SYuval Mintz bnx2x_force_link_reset(bp); 1138adfc5217SJeff Kirsher bnx2x_link_set(bp); 1139adfc5217SJeff Kirsher } 1140adfc5217SJeff Kirsher 1141adfc5217SJeff Kirsher return 0; 1142adfc5217SJeff Kirsher } 1143adfc5217SJeff Kirsher 1144adfc5217SJeff Kirsher static u32 bnx2x_get_link(struct net_device *dev) 1145adfc5217SJeff Kirsher { 1146adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1147adfc5217SJeff Kirsher 1148adfc5217SJeff Kirsher if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN)) 1149adfc5217SJeff Kirsher return 0; 1150adfc5217SJeff Kirsher 11516495d15aSDmitry Kravkov if (IS_VF(bp)) 11526495d15aSDmitry Kravkov return !test_bit(BNX2X_LINK_REPORT_LINK_DOWN, 11536495d15aSDmitry Kravkov &bp->vf_link_vars.link_report_flags); 11546495d15aSDmitry Kravkov 1155adfc5217SJeff Kirsher return bp->link_vars.link_up; 1156adfc5217SJeff Kirsher } 1157adfc5217SJeff Kirsher 1158adfc5217SJeff Kirsher static int bnx2x_get_eeprom_len(struct net_device *dev) 1159adfc5217SJeff Kirsher { 1160adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1161adfc5217SJeff Kirsher 1162adfc5217SJeff Kirsher return bp->common.flash_size; 1163adfc5217SJeff Kirsher } 1164adfc5217SJeff Kirsher 116516a5fd92SYuval Mintz /* Per pf misc lock must be acquired before the per port mcp lock. Otherwise, 116616a5fd92SYuval Mintz * had we done things the other way around, if two pfs from the same port would 1167f16da43bSAriel Elior * attempt to access nvram at the same time, we could run into a scenario such 1168f16da43bSAriel Elior * as: 1169f16da43bSAriel Elior * pf A takes the port lock. 1170f16da43bSAriel Elior * pf B succeeds in taking the same lock since they are from the same port. 1171f16da43bSAriel Elior * pf A takes the per pf misc lock. Performs eeprom access. 1172f16da43bSAriel Elior * pf A finishes. Unlocks the per pf misc lock. 1173f16da43bSAriel Elior * Pf B takes the lock and proceeds to perform it's own access. 1174f16da43bSAriel Elior * pf A unlocks the per port lock, while pf B is still working (!). 1175f16da43bSAriel Elior * mcp takes the per port lock and corrupts pf B's access (and/or has it's own 11762de67439SYuval Mintz * access corrupted by pf B) 1177f16da43bSAriel Elior */ 1178adfc5217SJeff Kirsher static int bnx2x_acquire_nvram_lock(struct bnx2x *bp) 1179adfc5217SJeff Kirsher { 1180adfc5217SJeff Kirsher int port = BP_PORT(bp); 1181adfc5217SJeff Kirsher int count, i; 1182f16da43bSAriel Elior u32 val; 1183f16da43bSAriel Elior 1184f16da43bSAriel Elior /* acquire HW lock: protect against other PFs in PF Direct Assignment */ 1185f16da43bSAriel Elior bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM); 1186adfc5217SJeff Kirsher 1187adfc5217SJeff Kirsher /* adjust timeout for emulation/FPGA */ 1188adfc5217SJeff Kirsher count = BNX2X_NVRAM_TIMEOUT_COUNT; 1189adfc5217SJeff Kirsher if (CHIP_REV_IS_SLOW(bp)) 1190adfc5217SJeff Kirsher count *= 100; 1191adfc5217SJeff Kirsher 1192adfc5217SJeff Kirsher /* request access to nvram interface */ 1193adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB, 1194adfc5217SJeff Kirsher (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port)); 1195adfc5217SJeff Kirsher 1196adfc5217SJeff Kirsher for (i = 0; i < count*10; i++) { 1197adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB); 1198adfc5217SJeff Kirsher if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) 1199adfc5217SJeff Kirsher break; 1200adfc5217SJeff Kirsher 1201adfc5217SJeff Kirsher udelay(5); 1202adfc5217SJeff Kirsher } 1203adfc5217SJeff Kirsher 1204adfc5217SJeff Kirsher if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) { 120551c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 120651c1a580SMerav Sicron "cannot get access to nvram interface\n"); 1207adfc5217SJeff Kirsher return -EBUSY; 1208adfc5217SJeff Kirsher } 1209adfc5217SJeff Kirsher 1210adfc5217SJeff Kirsher return 0; 1211adfc5217SJeff Kirsher } 1212adfc5217SJeff Kirsher 1213adfc5217SJeff Kirsher static int bnx2x_release_nvram_lock(struct bnx2x *bp) 1214adfc5217SJeff Kirsher { 1215adfc5217SJeff Kirsher int port = BP_PORT(bp); 1216adfc5217SJeff Kirsher int count, i; 1217f16da43bSAriel Elior u32 val; 1218adfc5217SJeff Kirsher 1219adfc5217SJeff Kirsher /* adjust timeout for emulation/FPGA */ 1220adfc5217SJeff Kirsher count = BNX2X_NVRAM_TIMEOUT_COUNT; 1221adfc5217SJeff Kirsher if (CHIP_REV_IS_SLOW(bp)) 1222adfc5217SJeff Kirsher count *= 100; 1223adfc5217SJeff Kirsher 1224adfc5217SJeff Kirsher /* relinquish nvram interface */ 1225adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB, 1226adfc5217SJeff Kirsher (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port)); 1227adfc5217SJeff Kirsher 1228adfc5217SJeff Kirsher for (i = 0; i < count*10; i++) { 1229adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB); 1230adfc5217SJeff Kirsher if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) 1231adfc5217SJeff Kirsher break; 1232adfc5217SJeff Kirsher 1233adfc5217SJeff Kirsher udelay(5); 1234adfc5217SJeff Kirsher } 1235adfc5217SJeff Kirsher 1236adfc5217SJeff Kirsher if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) { 123751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 123851c1a580SMerav Sicron "cannot free access to nvram interface\n"); 1239adfc5217SJeff Kirsher return -EBUSY; 1240adfc5217SJeff Kirsher } 1241adfc5217SJeff Kirsher 1242f16da43bSAriel Elior /* release HW lock: protect against other PFs in PF Direct Assignment */ 1243f16da43bSAriel Elior bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM); 1244adfc5217SJeff Kirsher return 0; 1245adfc5217SJeff Kirsher } 1246adfc5217SJeff Kirsher 1247adfc5217SJeff Kirsher static void bnx2x_enable_nvram_access(struct bnx2x *bp) 1248adfc5217SJeff Kirsher { 1249adfc5217SJeff Kirsher u32 val; 1250adfc5217SJeff Kirsher 1251adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE); 1252adfc5217SJeff Kirsher 1253adfc5217SJeff Kirsher /* enable both bits, even on read */ 1254adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE, 1255adfc5217SJeff Kirsher (val | MCPR_NVM_ACCESS_ENABLE_EN | 1256adfc5217SJeff Kirsher MCPR_NVM_ACCESS_ENABLE_WR_EN)); 1257adfc5217SJeff Kirsher } 1258adfc5217SJeff Kirsher 1259adfc5217SJeff Kirsher static void bnx2x_disable_nvram_access(struct bnx2x *bp) 1260adfc5217SJeff Kirsher { 1261adfc5217SJeff Kirsher u32 val; 1262adfc5217SJeff Kirsher 1263adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE); 1264adfc5217SJeff Kirsher 1265adfc5217SJeff Kirsher /* disable both bits, even after read */ 1266adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE, 1267adfc5217SJeff Kirsher (val & ~(MCPR_NVM_ACCESS_ENABLE_EN | 1268adfc5217SJeff Kirsher MCPR_NVM_ACCESS_ENABLE_WR_EN))); 1269adfc5217SJeff Kirsher } 1270adfc5217SJeff Kirsher 1271adfc5217SJeff Kirsher static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val, 1272adfc5217SJeff Kirsher u32 cmd_flags) 1273adfc5217SJeff Kirsher { 1274adfc5217SJeff Kirsher int count, i, rc; 1275adfc5217SJeff Kirsher u32 val; 1276adfc5217SJeff Kirsher 1277adfc5217SJeff Kirsher /* build the command word */ 1278adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_DOIT; 1279adfc5217SJeff Kirsher 1280adfc5217SJeff Kirsher /* need to clear DONE bit separately */ 1281adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE); 1282adfc5217SJeff Kirsher 1283adfc5217SJeff Kirsher /* address of the NVRAM to read from */ 1284adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_ADDR, 1285adfc5217SJeff Kirsher (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE)); 1286adfc5217SJeff Kirsher 1287adfc5217SJeff Kirsher /* issue a read command */ 1288adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags); 1289adfc5217SJeff Kirsher 1290adfc5217SJeff Kirsher /* adjust timeout for emulation/FPGA */ 1291adfc5217SJeff Kirsher count = BNX2X_NVRAM_TIMEOUT_COUNT; 1292adfc5217SJeff Kirsher if (CHIP_REV_IS_SLOW(bp)) 1293adfc5217SJeff Kirsher count *= 100; 1294adfc5217SJeff Kirsher 1295adfc5217SJeff Kirsher /* wait for completion */ 1296adfc5217SJeff Kirsher *ret_val = 0; 1297adfc5217SJeff Kirsher rc = -EBUSY; 1298adfc5217SJeff Kirsher for (i = 0; i < count; i++) { 1299adfc5217SJeff Kirsher udelay(5); 1300adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND); 1301adfc5217SJeff Kirsher 1302adfc5217SJeff Kirsher if (val & MCPR_NVM_COMMAND_DONE) { 1303adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_READ); 1304adfc5217SJeff Kirsher /* we read nvram data in cpu order 1305adfc5217SJeff Kirsher * but ethtool sees it as an array of bytes 130607ba6af4SMiriam Shitrit * converting to big-endian will do the work 130707ba6af4SMiriam Shitrit */ 1308adfc5217SJeff Kirsher *ret_val = cpu_to_be32(val); 1309adfc5217SJeff Kirsher rc = 0; 1310adfc5217SJeff Kirsher break; 1311adfc5217SJeff Kirsher } 1312adfc5217SJeff Kirsher } 131351c1a580SMerav Sicron if (rc == -EBUSY) 131451c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 131551c1a580SMerav Sicron "nvram read timeout expired\n"); 1316adfc5217SJeff Kirsher return rc; 1317adfc5217SJeff Kirsher } 1318adfc5217SJeff Kirsher 1319adfc5217SJeff Kirsher static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf, 1320adfc5217SJeff Kirsher int buf_size) 1321adfc5217SJeff Kirsher { 1322adfc5217SJeff Kirsher int rc; 1323adfc5217SJeff Kirsher u32 cmd_flags; 1324adfc5217SJeff Kirsher __be32 val; 1325adfc5217SJeff Kirsher 1326adfc5217SJeff Kirsher if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) { 132751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 1328adfc5217SJeff Kirsher "Invalid parameter: offset 0x%x buf_size 0x%x\n", 1329adfc5217SJeff Kirsher offset, buf_size); 1330adfc5217SJeff Kirsher return -EINVAL; 1331adfc5217SJeff Kirsher } 1332adfc5217SJeff Kirsher 1333adfc5217SJeff Kirsher if (offset + buf_size > bp->common.flash_size) { 133451c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 133551c1a580SMerav Sicron "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n", 1336adfc5217SJeff Kirsher offset, buf_size, bp->common.flash_size); 1337adfc5217SJeff Kirsher return -EINVAL; 1338adfc5217SJeff Kirsher } 1339adfc5217SJeff Kirsher 1340adfc5217SJeff Kirsher /* request access to nvram interface */ 1341adfc5217SJeff Kirsher rc = bnx2x_acquire_nvram_lock(bp); 1342adfc5217SJeff Kirsher if (rc) 1343adfc5217SJeff Kirsher return rc; 1344adfc5217SJeff Kirsher 1345adfc5217SJeff Kirsher /* enable access to nvram interface */ 1346adfc5217SJeff Kirsher bnx2x_enable_nvram_access(bp); 1347adfc5217SJeff Kirsher 1348adfc5217SJeff Kirsher /* read the first word(s) */ 1349adfc5217SJeff Kirsher cmd_flags = MCPR_NVM_COMMAND_FIRST; 1350adfc5217SJeff Kirsher while ((buf_size > sizeof(u32)) && (rc == 0)) { 1351adfc5217SJeff Kirsher rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags); 1352adfc5217SJeff Kirsher memcpy(ret_buf, &val, 4); 1353adfc5217SJeff Kirsher 1354adfc5217SJeff Kirsher /* advance to the next dword */ 1355adfc5217SJeff Kirsher offset += sizeof(u32); 1356adfc5217SJeff Kirsher ret_buf += sizeof(u32); 1357adfc5217SJeff Kirsher buf_size -= sizeof(u32); 1358adfc5217SJeff Kirsher cmd_flags = 0; 1359adfc5217SJeff Kirsher } 1360adfc5217SJeff Kirsher 1361adfc5217SJeff Kirsher if (rc == 0) { 1362adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_LAST; 1363adfc5217SJeff Kirsher rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags); 1364adfc5217SJeff Kirsher memcpy(ret_buf, &val, 4); 1365adfc5217SJeff Kirsher } 1366adfc5217SJeff Kirsher 1367adfc5217SJeff Kirsher /* disable access to nvram interface */ 1368adfc5217SJeff Kirsher bnx2x_disable_nvram_access(bp); 1369adfc5217SJeff Kirsher bnx2x_release_nvram_lock(bp); 1370adfc5217SJeff Kirsher 1371adfc5217SJeff Kirsher return rc; 1372adfc5217SJeff Kirsher } 1373adfc5217SJeff Kirsher 137485640952SDmitry Kravkov static int bnx2x_nvram_read32(struct bnx2x *bp, u32 offset, u32 *buf, 137585640952SDmitry Kravkov int buf_size) 137685640952SDmitry Kravkov { 137785640952SDmitry Kravkov int rc; 137885640952SDmitry Kravkov 137985640952SDmitry Kravkov rc = bnx2x_nvram_read(bp, offset, (u8 *)buf, buf_size); 138085640952SDmitry Kravkov 138185640952SDmitry Kravkov if (!rc) { 138285640952SDmitry Kravkov __be32 *be = (__be32 *)buf; 138385640952SDmitry Kravkov 138485640952SDmitry Kravkov while ((buf_size -= 4) >= 0) 138585640952SDmitry Kravkov *buf++ = be32_to_cpu(*be++); 138685640952SDmitry Kravkov } 138785640952SDmitry Kravkov 138885640952SDmitry Kravkov return rc; 138985640952SDmitry Kravkov } 139085640952SDmitry Kravkov 13913fb43eb2SYuval Mintz static bool bnx2x_is_nvm_accessible(struct bnx2x *bp) 13923fb43eb2SYuval Mintz { 13933fb43eb2SYuval Mintz int rc = 1; 13943fb43eb2SYuval Mintz u16 pm = 0; 13953fb43eb2SYuval Mintz struct net_device *dev = pci_get_drvdata(bp->pdev); 13963fb43eb2SYuval Mintz 139729ed74c3SJon Mason if (bp->pdev->pm_cap) 13983fb43eb2SYuval Mintz rc = pci_read_config_word(bp->pdev, 139929ed74c3SJon Mason bp->pdev->pm_cap + PCI_PM_CTRL, &pm); 14003fb43eb2SYuval Mintz 1401829a5071SYuval Mintz if ((rc && !netif_running(dev)) || 1402c957d09fSYuval Mintz (!rc && ((pm & PCI_PM_CTRL_STATE_MASK) != (__force u16)PCI_D0))) 14033fb43eb2SYuval Mintz return false; 14043fb43eb2SYuval Mintz 14053fb43eb2SYuval Mintz return true; 14063fb43eb2SYuval Mintz } 14073fb43eb2SYuval Mintz 1408adfc5217SJeff Kirsher static int bnx2x_get_eeprom(struct net_device *dev, 1409adfc5217SJeff Kirsher struct ethtool_eeprom *eeprom, u8 *eebuf) 1410adfc5217SJeff Kirsher { 1411adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1412adfc5217SJeff Kirsher 14133fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) { 141451c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 141551c1a580SMerav Sicron "cannot access eeprom when the interface is down\n"); 1416adfc5217SJeff Kirsher return -EAGAIN; 141751c1a580SMerav Sicron } 1418adfc5217SJeff Kirsher 141951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n" 1420f1deab50SJoe Perches " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n", 1421adfc5217SJeff Kirsher eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset, 1422adfc5217SJeff Kirsher eeprom->len, eeprom->len); 1423adfc5217SJeff Kirsher 1424adfc5217SJeff Kirsher /* parameters already validated in ethtool_get_eeprom */ 1425adfc5217SJeff Kirsher 1426f1691dc6SDmitry Kravkov return bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len); 1427adfc5217SJeff Kirsher } 1428adfc5217SJeff Kirsher 142924ea818eSYuval Mintz static int bnx2x_get_module_eeprom(struct net_device *dev, 143024ea818eSYuval Mintz struct ethtool_eeprom *ee, 143124ea818eSYuval Mintz u8 *data) 143224ea818eSYuval Mintz { 143324ea818eSYuval Mintz struct bnx2x *bp = netdev_priv(dev); 1434669d6996SYaniv Rosner int rc = -EINVAL, phy_idx; 143524ea818eSYuval Mintz u8 *user_data = data; 1436669d6996SYaniv Rosner unsigned int start_addr = ee->offset, xfer_size = 0; 143724ea818eSYuval Mintz 14383fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) { 143924ea818eSYuval Mintz DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 144024ea818eSYuval Mintz "cannot access eeprom when the interface is down\n"); 144124ea818eSYuval Mintz return -EAGAIN; 144224ea818eSYuval Mintz } 144324ea818eSYuval Mintz 144424ea818eSYuval Mintz phy_idx = bnx2x_get_cur_phy_idx(bp); 1445669d6996SYaniv Rosner 1446669d6996SYaniv Rosner /* Read A0 section */ 1447669d6996SYaniv Rosner if (start_addr < ETH_MODULE_SFF_8079_LEN) { 1448669d6996SYaniv Rosner /* Limit transfer size to the A0 section boundary */ 1449669d6996SYaniv Rosner if (start_addr + ee->len > ETH_MODULE_SFF_8079_LEN) 1450669d6996SYaniv Rosner xfer_size = ETH_MODULE_SFF_8079_LEN - start_addr; 1451669d6996SYaniv Rosner else 1452669d6996SYaniv Rosner xfer_size = ee->len; 145324ea818eSYuval Mintz bnx2x_acquire_phy_lock(bp); 145424ea818eSYuval Mintz rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx], 145524ea818eSYuval Mintz &bp->link_params, 1456669d6996SYaniv Rosner I2C_DEV_ADDR_A0, 1457669d6996SYaniv Rosner start_addr, 145824ea818eSYuval Mintz xfer_size, 145924ea818eSYuval Mintz user_data); 1460669d6996SYaniv Rosner bnx2x_release_phy_lock(bp); 1461669d6996SYaniv Rosner if (rc) { 1462669d6996SYaniv Rosner DP(BNX2X_MSG_ETHTOOL, "Failed reading A0 section\n"); 1463669d6996SYaniv Rosner 1464669d6996SYaniv Rosner return -EINVAL; 1465669d6996SYaniv Rosner } 146624ea818eSYuval Mintz user_data += xfer_size; 1467669d6996SYaniv Rosner start_addr += xfer_size; 146824ea818eSYuval Mintz } 146924ea818eSYuval Mintz 1470669d6996SYaniv Rosner /* Read A2 section */ 1471669d6996SYaniv Rosner if ((start_addr >= ETH_MODULE_SFF_8079_LEN) && 1472669d6996SYaniv Rosner (start_addr < ETH_MODULE_SFF_8472_LEN)) { 1473669d6996SYaniv Rosner xfer_size = ee->len - xfer_size; 1474669d6996SYaniv Rosner /* Limit transfer size to the A2 section boundary */ 1475669d6996SYaniv Rosner if (start_addr + xfer_size > ETH_MODULE_SFF_8472_LEN) 1476669d6996SYaniv Rosner xfer_size = ETH_MODULE_SFF_8472_LEN - start_addr; 1477669d6996SYaniv Rosner start_addr -= ETH_MODULE_SFF_8079_LEN; 1478669d6996SYaniv Rosner bnx2x_acquire_phy_lock(bp); 1479669d6996SYaniv Rosner rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx], 1480669d6996SYaniv Rosner &bp->link_params, 1481669d6996SYaniv Rosner I2C_DEV_ADDR_A2, 1482669d6996SYaniv Rosner start_addr, 1483669d6996SYaniv Rosner xfer_size, 1484669d6996SYaniv Rosner user_data); 148524ea818eSYuval Mintz bnx2x_release_phy_lock(bp); 1486669d6996SYaniv Rosner if (rc) { 1487669d6996SYaniv Rosner DP(BNX2X_MSG_ETHTOOL, "Failed reading A2 section\n"); 1488669d6996SYaniv Rosner return -EINVAL; 1489669d6996SYaniv Rosner } 1490669d6996SYaniv Rosner } 149124ea818eSYuval Mintz return rc; 149224ea818eSYuval Mintz } 149324ea818eSYuval Mintz 149424ea818eSYuval Mintz static int bnx2x_get_module_info(struct net_device *dev, 149524ea818eSYuval Mintz struct ethtool_modinfo *modinfo) 149624ea818eSYuval Mintz { 149724ea818eSYuval Mintz struct bnx2x *bp = netdev_priv(dev); 1498669d6996SYaniv Rosner int phy_idx, rc; 1499669d6996SYaniv Rosner u8 sff8472_comp, diag_type; 1500669d6996SYaniv Rosner 15013fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) { 150224ea818eSYuval Mintz DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 150324ea818eSYuval Mintz "cannot access eeprom when the interface is down\n"); 150424ea818eSYuval Mintz return -EAGAIN; 150524ea818eSYuval Mintz } 150624ea818eSYuval Mintz phy_idx = bnx2x_get_cur_phy_idx(bp); 1507669d6996SYaniv Rosner bnx2x_acquire_phy_lock(bp); 1508669d6996SYaniv Rosner rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx], 1509669d6996SYaniv Rosner &bp->link_params, 1510669d6996SYaniv Rosner I2C_DEV_ADDR_A0, 1511669d6996SYaniv Rosner SFP_EEPROM_SFF_8472_COMP_ADDR, 1512669d6996SYaniv Rosner SFP_EEPROM_SFF_8472_COMP_SIZE, 1513669d6996SYaniv Rosner &sff8472_comp); 1514669d6996SYaniv Rosner bnx2x_release_phy_lock(bp); 1515669d6996SYaniv Rosner if (rc) { 1516669d6996SYaniv Rosner DP(BNX2X_MSG_ETHTOOL, "Failed reading SFF-8472 comp field\n"); 1517669d6996SYaniv Rosner return -EINVAL; 1518669d6996SYaniv Rosner } 1519669d6996SYaniv Rosner 1520669d6996SYaniv Rosner bnx2x_acquire_phy_lock(bp); 1521669d6996SYaniv Rosner rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx], 1522669d6996SYaniv Rosner &bp->link_params, 1523669d6996SYaniv Rosner I2C_DEV_ADDR_A0, 1524669d6996SYaniv Rosner SFP_EEPROM_DIAG_TYPE_ADDR, 1525669d6996SYaniv Rosner SFP_EEPROM_DIAG_TYPE_SIZE, 1526669d6996SYaniv Rosner &diag_type); 1527669d6996SYaniv Rosner bnx2x_release_phy_lock(bp); 1528669d6996SYaniv Rosner if (rc) { 1529669d6996SYaniv Rosner DP(BNX2X_MSG_ETHTOOL, "Failed reading Diag Type field\n"); 1530669d6996SYaniv Rosner return -EINVAL; 1531669d6996SYaniv Rosner } 1532669d6996SYaniv Rosner 1533669d6996SYaniv Rosner if (!sff8472_comp || 1534669d6996SYaniv Rosner (diag_type & SFP_EEPROM_DIAG_ADDR_CHANGE_REQ)) { 153524ea818eSYuval Mintz modinfo->type = ETH_MODULE_SFF_8079; 153624ea818eSYuval Mintz modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN; 1537669d6996SYaniv Rosner } else { 1538669d6996SYaniv Rosner modinfo->type = ETH_MODULE_SFF_8472; 1539669d6996SYaniv Rosner modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN; 154024ea818eSYuval Mintz } 1541669d6996SYaniv Rosner return 0; 154224ea818eSYuval Mintz } 154324ea818eSYuval Mintz 1544adfc5217SJeff Kirsher static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val, 1545adfc5217SJeff Kirsher u32 cmd_flags) 1546adfc5217SJeff Kirsher { 1547adfc5217SJeff Kirsher int count, i, rc; 1548adfc5217SJeff Kirsher 1549adfc5217SJeff Kirsher /* build the command word */ 1550adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR; 1551adfc5217SJeff Kirsher 1552adfc5217SJeff Kirsher /* need to clear DONE bit separately */ 1553adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE); 1554adfc5217SJeff Kirsher 1555adfc5217SJeff Kirsher /* write the data */ 1556adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val); 1557adfc5217SJeff Kirsher 1558adfc5217SJeff Kirsher /* address of the NVRAM to write to */ 1559adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_ADDR, 1560adfc5217SJeff Kirsher (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE)); 1561adfc5217SJeff Kirsher 1562adfc5217SJeff Kirsher /* issue the write command */ 1563adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags); 1564adfc5217SJeff Kirsher 1565adfc5217SJeff Kirsher /* adjust timeout for emulation/FPGA */ 1566adfc5217SJeff Kirsher count = BNX2X_NVRAM_TIMEOUT_COUNT; 1567adfc5217SJeff Kirsher if (CHIP_REV_IS_SLOW(bp)) 1568adfc5217SJeff Kirsher count *= 100; 1569adfc5217SJeff Kirsher 1570adfc5217SJeff Kirsher /* wait for completion */ 1571adfc5217SJeff Kirsher rc = -EBUSY; 1572adfc5217SJeff Kirsher for (i = 0; i < count; i++) { 1573adfc5217SJeff Kirsher udelay(5); 1574adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND); 1575adfc5217SJeff Kirsher if (val & MCPR_NVM_COMMAND_DONE) { 1576adfc5217SJeff Kirsher rc = 0; 1577adfc5217SJeff Kirsher break; 1578adfc5217SJeff Kirsher } 1579adfc5217SJeff Kirsher } 1580adfc5217SJeff Kirsher 158151c1a580SMerav Sicron if (rc == -EBUSY) 158251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 158351c1a580SMerav Sicron "nvram write timeout expired\n"); 1584adfc5217SJeff Kirsher return rc; 1585adfc5217SJeff Kirsher } 1586adfc5217SJeff Kirsher 1587adfc5217SJeff Kirsher #define BYTE_OFFSET(offset) (8 * (offset & 0x03)) 1588adfc5217SJeff Kirsher 1589adfc5217SJeff Kirsher static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf, 1590adfc5217SJeff Kirsher int buf_size) 1591adfc5217SJeff Kirsher { 1592adfc5217SJeff Kirsher int rc; 159330c20b67SDmitry Kravkov u32 cmd_flags, align_offset, val; 159430c20b67SDmitry Kravkov __be32 val_be; 1595adfc5217SJeff Kirsher 1596adfc5217SJeff Kirsher if (offset + buf_size > bp->common.flash_size) { 159751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 159851c1a580SMerav Sicron "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n", 1599adfc5217SJeff Kirsher offset, buf_size, bp->common.flash_size); 1600adfc5217SJeff Kirsher return -EINVAL; 1601adfc5217SJeff Kirsher } 1602adfc5217SJeff Kirsher 1603adfc5217SJeff Kirsher /* request access to nvram interface */ 1604adfc5217SJeff Kirsher rc = bnx2x_acquire_nvram_lock(bp); 1605adfc5217SJeff Kirsher if (rc) 1606adfc5217SJeff Kirsher return rc; 1607adfc5217SJeff Kirsher 1608adfc5217SJeff Kirsher /* enable access to nvram interface */ 1609adfc5217SJeff Kirsher bnx2x_enable_nvram_access(bp); 1610adfc5217SJeff Kirsher 1611adfc5217SJeff Kirsher cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST); 1612adfc5217SJeff Kirsher align_offset = (offset & ~0x03); 161330c20b67SDmitry Kravkov rc = bnx2x_nvram_read_dword(bp, align_offset, &val_be, cmd_flags); 1614adfc5217SJeff Kirsher 1615adfc5217SJeff Kirsher if (rc == 0) { 1616adfc5217SJeff Kirsher /* nvram data is returned as an array of bytes 161707ba6af4SMiriam Shitrit * convert it back to cpu order 161807ba6af4SMiriam Shitrit */ 161930c20b67SDmitry Kravkov val = be32_to_cpu(val_be); 162030c20b67SDmitry Kravkov 1621c957d09fSYuval Mintz val &= ~le32_to_cpu((__force __le32) 1622c957d09fSYuval Mintz (0xff << BYTE_OFFSET(offset))); 1623c957d09fSYuval Mintz val |= le32_to_cpu((__force __le32) 1624c957d09fSYuval Mintz (*data_buf << BYTE_OFFSET(offset))); 1625adfc5217SJeff Kirsher 1626adfc5217SJeff Kirsher rc = bnx2x_nvram_write_dword(bp, align_offset, val, 1627adfc5217SJeff Kirsher cmd_flags); 1628adfc5217SJeff Kirsher } 1629adfc5217SJeff Kirsher 1630adfc5217SJeff Kirsher /* disable access to nvram interface */ 1631adfc5217SJeff Kirsher bnx2x_disable_nvram_access(bp); 1632adfc5217SJeff Kirsher bnx2x_release_nvram_lock(bp); 1633adfc5217SJeff Kirsher 1634adfc5217SJeff Kirsher return rc; 1635adfc5217SJeff Kirsher } 1636adfc5217SJeff Kirsher 1637adfc5217SJeff Kirsher static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf, 1638adfc5217SJeff Kirsher int buf_size) 1639adfc5217SJeff Kirsher { 1640adfc5217SJeff Kirsher int rc; 1641adfc5217SJeff Kirsher u32 cmd_flags; 1642adfc5217SJeff Kirsher u32 val; 1643adfc5217SJeff Kirsher u32 written_so_far; 1644adfc5217SJeff Kirsher 1645adfc5217SJeff Kirsher if (buf_size == 1) /* ethtool */ 1646adfc5217SJeff Kirsher return bnx2x_nvram_write1(bp, offset, data_buf, buf_size); 1647adfc5217SJeff Kirsher 1648adfc5217SJeff Kirsher if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) { 164951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 1650adfc5217SJeff Kirsher "Invalid parameter: offset 0x%x buf_size 0x%x\n", 1651adfc5217SJeff Kirsher offset, buf_size); 1652adfc5217SJeff Kirsher return -EINVAL; 1653adfc5217SJeff Kirsher } 1654adfc5217SJeff Kirsher 1655adfc5217SJeff Kirsher if (offset + buf_size > bp->common.flash_size) { 165651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 165751c1a580SMerav Sicron "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n", 1658adfc5217SJeff Kirsher offset, buf_size, bp->common.flash_size); 1659adfc5217SJeff Kirsher return -EINVAL; 1660adfc5217SJeff Kirsher } 1661adfc5217SJeff Kirsher 1662adfc5217SJeff Kirsher /* request access to nvram interface */ 1663adfc5217SJeff Kirsher rc = bnx2x_acquire_nvram_lock(bp); 1664adfc5217SJeff Kirsher if (rc) 1665adfc5217SJeff Kirsher return rc; 1666adfc5217SJeff Kirsher 1667adfc5217SJeff Kirsher /* enable access to nvram interface */ 1668adfc5217SJeff Kirsher bnx2x_enable_nvram_access(bp); 1669adfc5217SJeff Kirsher 1670adfc5217SJeff Kirsher written_so_far = 0; 1671adfc5217SJeff Kirsher cmd_flags = MCPR_NVM_COMMAND_FIRST; 1672adfc5217SJeff Kirsher while ((written_so_far < buf_size) && (rc == 0)) { 1673adfc5217SJeff Kirsher if (written_so_far == (buf_size - sizeof(u32))) 1674adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_LAST; 1675adfc5217SJeff Kirsher else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0) 1676adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_LAST; 1677adfc5217SJeff Kirsher else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0) 1678adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_FIRST; 1679adfc5217SJeff Kirsher 1680adfc5217SJeff Kirsher memcpy(&val, data_buf, 4); 1681adfc5217SJeff Kirsher 168268bf5a10SYuval Mintz /* Notice unlike bnx2x_nvram_read_dword() this will not 168368bf5a10SYuval Mintz * change val using be32_to_cpu(), which causes data to flip 168468bf5a10SYuval Mintz * if the eeprom is read and then written back. This is due 168568bf5a10SYuval Mintz * to tools utilizing this functionality that would break 168668bf5a10SYuval Mintz * if this would be resolved. 168768bf5a10SYuval Mintz */ 1688adfc5217SJeff Kirsher rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags); 1689adfc5217SJeff Kirsher 1690adfc5217SJeff Kirsher /* advance to the next dword */ 1691adfc5217SJeff Kirsher offset += sizeof(u32); 1692adfc5217SJeff Kirsher data_buf += sizeof(u32); 1693adfc5217SJeff Kirsher written_so_far += sizeof(u32); 1694adfc5217SJeff Kirsher cmd_flags = 0; 1695adfc5217SJeff Kirsher } 1696adfc5217SJeff Kirsher 1697adfc5217SJeff Kirsher /* disable access to nvram interface */ 1698adfc5217SJeff Kirsher bnx2x_disable_nvram_access(bp); 1699adfc5217SJeff Kirsher bnx2x_release_nvram_lock(bp); 1700adfc5217SJeff Kirsher 1701adfc5217SJeff Kirsher return rc; 1702adfc5217SJeff Kirsher } 1703adfc5217SJeff Kirsher 1704adfc5217SJeff Kirsher static int bnx2x_set_eeprom(struct net_device *dev, 1705adfc5217SJeff Kirsher struct ethtool_eeprom *eeprom, u8 *eebuf) 1706adfc5217SJeff Kirsher { 1707adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1708adfc5217SJeff Kirsher int port = BP_PORT(bp); 1709adfc5217SJeff Kirsher int rc = 0; 1710adfc5217SJeff Kirsher u32 ext_phy_config; 17113fb43eb2SYuval Mintz 17123fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) { 171351c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 171451c1a580SMerav Sicron "cannot access eeprom when the interface is down\n"); 1715adfc5217SJeff Kirsher return -EAGAIN; 171651c1a580SMerav Sicron } 1717adfc5217SJeff Kirsher 171851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n" 1719f1deab50SJoe Perches " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n", 1720adfc5217SJeff Kirsher eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset, 1721adfc5217SJeff Kirsher eeprom->len, eeprom->len); 1722adfc5217SJeff Kirsher 1723adfc5217SJeff Kirsher /* parameters already validated in ethtool_set_eeprom */ 1724adfc5217SJeff Kirsher 1725adfc5217SJeff Kirsher /* PHY eeprom can be accessed only by the PMF */ 1726adfc5217SJeff Kirsher if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) && 172751c1a580SMerav Sicron !bp->port.pmf) { 172851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 172951c1a580SMerav Sicron "wrong magic or interface is not pmf\n"); 1730adfc5217SJeff Kirsher return -EINVAL; 173151c1a580SMerav Sicron } 1732adfc5217SJeff Kirsher 1733adfc5217SJeff Kirsher ext_phy_config = 1734adfc5217SJeff Kirsher SHMEM_RD(bp, 1735adfc5217SJeff Kirsher dev_info.port_hw_config[port].external_phy_config); 1736adfc5217SJeff Kirsher 1737adfc5217SJeff Kirsher if (eeprom->magic == 0x50485950) { 1738adfc5217SJeff Kirsher /* 'PHYP' (0x50485950): prepare phy for FW upgrade */ 1739adfc5217SJeff Kirsher bnx2x_stats_handle(bp, STATS_EVENT_STOP); 1740adfc5217SJeff Kirsher 1741adfc5217SJeff Kirsher bnx2x_acquire_phy_lock(bp); 1742adfc5217SJeff Kirsher rc |= bnx2x_link_reset(&bp->link_params, 1743adfc5217SJeff Kirsher &bp->link_vars, 0); 1744adfc5217SJeff Kirsher if (XGXS_EXT_PHY_TYPE(ext_phy_config) == 1745adfc5217SJeff Kirsher PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) 1746adfc5217SJeff Kirsher bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0, 1747adfc5217SJeff Kirsher MISC_REGISTERS_GPIO_HIGH, port); 1748adfc5217SJeff Kirsher bnx2x_release_phy_lock(bp); 1749adfc5217SJeff Kirsher bnx2x_link_report(bp); 1750adfc5217SJeff Kirsher 1751adfc5217SJeff Kirsher } else if (eeprom->magic == 0x50485952) { 1752adfc5217SJeff Kirsher /* 'PHYR' (0x50485952): re-init link after FW upgrade */ 1753adfc5217SJeff Kirsher if (bp->state == BNX2X_STATE_OPEN) { 1754adfc5217SJeff Kirsher bnx2x_acquire_phy_lock(bp); 1755adfc5217SJeff Kirsher rc |= bnx2x_link_reset(&bp->link_params, 1756adfc5217SJeff Kirsher &bp->link_vars, 1); 1757adfc5217SJeff Kirsher 1758adfc5217SJeff Kirsher rc |= bnx2x_phy_init(&bp->link_params, 1759adfc5217SJeff Kirsher &bp->link_vars); 1760adfc5217SJeff Kirsher bnx2x_release_phy_lock(bp); 1761adfc5217SJeff Kirsher bnx2x_calc_fc_adv(bp); 1762adfc5217SJeff Kirsher } 1763adfc5217SJeff Kirsher } else if (eeprom->magic == 0x53985943) { 1764adfc5217SJeff Kirsher /* 'PHYC' (0x53985943): PHY FW upgrade completed */ 1765adfc5217SJeff Kirsher if (XGXS_EXT_PHY_TYPE(ext_phy_config) == 1766adfc5217SJeff Kirsher PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) { 1767adfc5217SJeff Kirsher 1768adfc5217SJeff Kirsher /* DSP Remove Download Mode */ 1769adfc5217SJeff Kirsher bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0, 1770adfc5217SJeff Kirsher MISC_REGISTERS_GPIO_LOW, port); 1771adfc5217SJeff Kirsher 1772adfc5217SJeff Kirsher bnx2x_acquire_phy_lock(bp); 1773adfc5217SJeff Kirsher 1774adfc5217SJeff Kirsher bnx2x_sfx7101_sp_sw_reset(bp, 1775adfc5217SJeff Kirsher &bp->link_params.phy[EXT_PHY1]); 1776adfc5217SJeff Kirsher 1777adfc5217SJeff Kirsher /* wait 0.5 sec to allow it to run */ 1778adfc5217SJeff Kirsher msleep(500); 1779adfc5217SJeff Kirsher bnx2x_ext_phy_hw_reset(bp, port); 1780adfc5217SJeff Kirsher msleep(500); 1781adfc5217SJeff Kirsher bnx2x_release_phy_lock(bp); 1782adfc5217SJeff Kirsher } 1783adfc5217SJeff Kirsher } else 1784adfc5217SJeff Kirsher rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len); 1785adfc5217SJeff Kirsher 1786adfc5217SJeff Kirsher return rc; 1787adfc5217SJeff Kirsher } 1788adfc5217SJeff Kirsher 1789adfc5217SJeff Kirsher static int bnx2x_get_coalesce(struct net_device *dev, 1790adfc5217SJeff Kirsher struct ethtool_coalesce *coal) 1791adfc5217SJeff Kirsher { 1792adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1793adfc5217SJeff Kirsher 1794adfc5217SJeff Kirsher memset(coal, 0, sizeof(struct ethtool_coalesce)); 1795adfc5217SJeff Kirsher 1796adfc5217SJeff Kirsher coal->rx_coalesce_usecs = bp->rx_ticks; 1797adfc5217SJeff Kirsher coal->tx_coalesce_usecs = bp->tx_ticks; 1798adfc5217SJeff Kirsher 1799adfc5217SJeff Kirsher return 0; 1800adfc5217SJeff Kirsher } 1801adfc5217SJeff Kirsher 1802adfc5217SJeff Kirsher static int bnx2x_set_coalesce(struct net_device *dev, 1803adfc5217SJeff Kirsher struct ethtool_coalesce *coal) 1804adfc5217SJeff Kirsher { 1805adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1806adfc5217SJeff Kirsher 1807adfc5217SJeff Kirsher bp->rx_ticks = (u16)coal->rx_coalesce_usecs; 1808adfc5217SJeff Kirsher if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT) 1809adfc5217SJeff Kirsher bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT; 1810adfc5217SJeff Kirsher 1811adfc5217SJeff Kirsher bp->tx_ticks = (u16)coal->tx_coalesce_usecs; 1812adfc5217SJeff Kirsher if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT) 1813adfc5217SJeff Kirsher bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT; 1814adfc5217SJeff Kirsher 1815adfc5217SJeff Kirsher if (netif_running(dev)) 1816adfc5217SJeff Kirsher bnx2x_update_coalesce(bp); 1817adfc5217SJeff Kirsher 1818adfc5217SJeff Kirsher return 0; 1819adfc5217SJeff Kirsher } 1820adfc5217SJeff Kirsher 1821adfc5217SJeff Kirsher static void bnx2x_get_ringparam(struct net_device *dev, 1822adfc5217SJeff Kirsher struct ethtool_ringparam *ering) 1823adfc5217SJeff Kirsher { 1824adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1825adfc5217SJeff Kirsher 1826adfc5217SJeff Kirsher ering->rx_max_pending = MAX_RX_AVAIL; 1827adfc5217SJeff Kirsher 1828adfc5217SJeff Kirsher if (bp->rx_ring_size) 1829adfc5217SJeff Kirsher ering->rx_pending = bp->rx_ring_size; 1830adfc5217SJeff Kirsher else 1831adfc5217SJeff Kirsher ering->rx_pending = MAX_RX_AVAIL; 1832adfc5217SJeff Kirsher 1833a3348722SBarak Witkowski ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL; 1834adfc5217SJeff Kirsher ering->tx_pending = bp->tx_ring_size; 1835adfc5217SJeff Kirsher } 1836adfc5217SJeff Kirsher 1837adfc5217SJeff Kirsher static int bnx2x_set_ringparam(struct net_device *dev, 1838adfc5217SJeff Kirsher struct ethtool_ringparam *ering) 1839adfc5217SJeff Kirsher { 1840adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1841adfc5217SJeff Kirsher 184204c46736SYuval Mintz DP(BNX2X_MSG_ETHTOOL, 184304c46736SYuval Mintz "set ring params command parameters: rx_pending = %d, tx_pending = %d\n", 184404c46736SYuval Mintz ering->rx_pending, ering->tx_pending); 184504c46736SYuval Mintz 1846adfc5217SJeff Kirsher if (bp->recovery_state != BNX2X_RECOVERY_DONE) { 184751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 184851c1a580SMerav Sicron "Handling parity error recovery. Try again later\n"); 1849adfc5217SJeff Kirsher return -EAGAIN; 1850adfc5217SJeff Kirsher } 1851adfc5217SJeff Kirsher 1852adfc5217SJeff Kirsher if ((ering->rx_pending > MAX_RX_AVAIL) || 1853adfc5217SJeff Kirsher (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA : 1854adfc5217SJeff Kirsher MIN_RX_SIZE_TPA)) || 18552e98ffc2SDmitry Kravkov (ering->tx_pending > (IS_MF_STORAGE_ONLY(bp) ? 0 : MAX_TX_AVAIL)) || 185651c1a580SMerav Sicron (ering->tx_pending <= MAX_SKB_FRAGS + 4)) { 185751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n"); 1858adfc5217SJeff Kirsher return -EINVAL; 185951c1a580SMerav Sicron } 1860adfc5217SJeff Kirsher 1861adfc5217SJeff Kirsher bp->rx_ring_size = ering->rx_pending; 1862adfc5217SJeff Kirsher bp->tx_ring_size = ering->tx_pending; 1863adfc5217SJeff Kirsher 1864adfc5217SJeff Kirsher return bnx2x_reload_if_running(dev); 1865adfc5217SJeff Kirsher } 1866adfc5217SJeff Kirsher 1867adfc5217SJeff Kirsher static void bnx2x_get_pauseparam(struct net_device *dev, 1868adfc5217SJeff Kirsher struct ethtool_pauseparam *epause) 1869adfc5217SJeff Kirsher { 1870adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1871adfc5217SJeff Kirsher int cfg_idx = bnx2x_get_link_cfg_idx(bp); 18729e7e8399SMintz Yuval int cfg_reg; 18739e7e8399SMintz Yuval 1874adfc5217SJeff Kirsher epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] == 1875adfc5217SJeff Kirsher BNX2X_FLOW_CTRL_AUTO); 1876adfc5217SJeff Kirsher 18779e7e8399SMintz Yuval if (!epause->autoneg) 1878241fb5d2SYuval Mintz cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx]; 18799e7e8399SMintz Yuval else 18809e7e8399SMintz Yuval cfg_reg = bp->link_params.req_fc_auto_adv; 18819e7e8399SMintz Yuval 18829e7e8399SMintz Yuval epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) == 1883adfc5217SJeff Kirsher BNX2X_FLOW_CTRL_RX); 18849e7e8399SMintz Yuval epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) == 1885adfc5217SJeff Kirsher BNX2X_FLOW_CTRL_TX); 1886adfc5217SJeff Kirsher 188751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n" 1888f1deab50SJoe Perches " autoneg %d rx_pause %d tx_pause %d\n", 1889adfc5217SJeff Kirsher epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause); 1890adfc5217SJeff Kirsher } 1891adfc5217SJeff Kirsher 1892adfc5217SJeff Kirsher static int bnx2x_set_pauseparam(struct net_device *dev, 1893adfc5217SJeff Kirsher struct ethtool_pauseparam *epause) 1894adfc5217SJeff Kirsher { 1895adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 1896adfc5217SJeff Kirsher u32 cfg_idx = bnx2x_get_link_cfg_idx(bp); 1897adfc5217SJeff Kirsher if (IS_MF(bp)) 1898adfc5217SJeff Kirsher return 0; 1899adfc5217SJeff Kirsher 190051c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n" 1901f1deab50SJoe Perches " autoneg %d rx_pause %d tx_pause %d\n", 1902adfc5217SJeff Kirsher epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause); 1903adfc5217SJeff Kirsher 1904adfc5217SJeff Kirsher bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO; 1905adfc5217SJeff Kirsher 1906adfc5217SJeff Kirsher if (epause->rx_pause) 1907adfc5217SJeff Kirsher bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX; 1908adfc5217SJeff Kirsher 1909adfc5217SJeff Kirsher if (epause->tx_pause) 1910adfc5217SJeff Kirsher bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX; 1911adfc5217SJeff Kirsher 1912adfc5217SJeff Kirsher if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO) 1913adfc5217SJeff Kirsher bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE; 1914adfc5217SJeff Kirsher 1915adfc5217SJeff Kirsher if (epause->autoneg) { 1916adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) { 191751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n"); 1918adfc5217SJeff Kirsher return -EINVAL; 1919adfc5217SJeff Kirsher } 1920adfc5217SJeff Kirsher 1921adfc5217SJeff Kirsher if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) { 1922adfc5217SJeff Kirsher bp->link_params.req_flow_ctrl[cfg_idx] = 1923adfc5217SJeff Kirsher BNX2X_FLOW_CTRL_AUTO; 1924adfc5217SJeff Kirsher } 1925ba35a0fdSYaniv Rosner bp->link_params.req_fc_auto_adv = 0; 19265cd75f0cSYaniv Rosner if (epause->rx_pause) 19275cd75f0cSYaniv Rosner bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX; 19285cd75f0cSYaniv Rosner 19295cd75f0cSYaniv Rosner if (epause->tx_pause) 19305cd75f0cSYaniv Rosner bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX; 1931ba35a0fdSYaniv Rosner 1932ba35a0fdSYaniv Rosner if (!bp->link_params.req_fc_auto_adv) 1933ba35a0fdSYaniv Rosner bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_NONE; 1934adfc5217SJeff Kirsher } 1935adfc5217SJeff Kirsher 193651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 1937adfc5217SJeff Kirsher "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]); 1938adfc5217SJeff Kirsher 1939adfc5217SJeff Kirsher if (netif_running(dev)) { 1940adfc5217SJeff Kirsher bnx2x_stats_handle(bp, STATS_EVENT_STOP); 1941adfc5217SJeff Kirsher bnx2x_link_set(bp); 1942adfc5217SJeff Kirsher } 1943adfc5217SJeff Kirsher 1944adfc5217SJeff Kirsher return 0; 1945adfc5217SJeff Kirsher } 1946adfc5217SJeff Kirsher 19475889335cSMerav Sicron static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = { 1948cf2c1df6SMerav Sicron "register_test (offline) ", 1949cf2c1df6SMerav Sicron "memory_test (offline) ", 1950cf2c1df6SMerav Sicron "int_loopback_test (offline)", 1951cf2c1df6SMerav Sicron "ext_loopback_test (offline)", 1952cf2c1df6SMerav Sicron "nvram_test (online) ", 1953cf2c1df6SMerav Sicron "interrupt_test (online) ", 1954cf2c1df6SMerav Sicron "link_test (online) " 1955adfc5217SJeff Kirsher }; 1956adfc5217SJeff Kirsher 19573521b419SYuval Mintz enum { 19583521b419SYuval Mintz BNX2X_PRI_FLAG_ISCSI, 19593521b419SYuval Mintz BNX2X_PRI_FLAG_FCOE, 19603521b419SYuval Mintz BNX2X_PRI_FLAG_STORAGE, 19613521b419SYuval Mintz BNX2X_PRI_FLAG_LEN, 19623521b419SYuval Mintz }; 19633521b419SYuval Mintz 19643521b419SYuval Mintz static const char bnx2x_private_arr[BNX2X_PRI_FLAG_LEN][ETH_GSTRING_LEN] = { 19653521b419SYuval Mintz "iSCSI offload support", 19663521b419SYuval Mintz "FCoE offload support", 19673521b419SYuval Mintz "Storage only interface" 19683521b419SYuval Mintz }; 19693521b419SYuval Mintz 1970e9939c80SYuval Mintz static u32 bnx2x_eee_to_adv(u32 eee_adv) 1971e9939c80SYuval Mintz { 1972e9939c80SYuval Mintz u32 modes = 0; 1973e9939c80SYuval Mintz 1974e9939c80SYuval Mintz if (eee_adv & SHMEM_EEE_100M_ADV) 1975e9939c80SYuval Mintz modes |= ADVERTISED_100baseT_Full; 1976e9939c80SYuval Mintz if (eee_adv & SHMEM_EEE_1G_ADV) 1977e9939c80SYuval Mintz modes |= ADVERTISED_1000baseT_Full; 1978e9939c80SYuval Mintz if (eee_adv & SHMEM_EEE_10G_ADV) 1979e9939c80SYuval Mintz modes |= ADVERTISED_10000baseT_Full; 1980e9939c80SYuval Mintz 1981e9939c80SYuval Mintz return modes; 1982e9939c80SYuval Mintz } 1983e9939c80SYuval Mintz 1984e9939c80SYuval Mintz static u32 bnx2x_adv_to_eee(u32 modes, u32 shift) 1985e9939c80SYuval Mintz { 1986e9939c80SYuval Mintz u32 eee_adv = 0; 1987e9939c80SYuval Mintz if (modes & ADVERTISED_100baseT_Full) 1988e9939c80SYuval Mintz eee_adv |= SHMEM_EEE_100M_ADV; 1989e9939c80SYuval Mintz if (modes & ADVERTISED_1000baseT_Full) 1990e9939c80SYuval Mintz eee_adv |= SHMEM_EEE_1G_ADV; 1991e9939c80SYuval Mintz if (modes & ADVERTISED_10000baseT_Full) 1992e9939c80SYuval Mintz eee_adv |= SHMEM_EEE_10G_ADV; 1993e9939c80SYuval Mintz 1994e9939c80SYuval Mintz return eee_adv << shift; 1995e9939c80SYuval Mintz } 1996e9939c80SYuval Mintz 1997e9939c80SYuval Mintz static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata) 1998e9939c80SYuval Mintz { 1999e9939c80SYuval Mintz struct bnx2x *bp = netdev_priv(dev); 2000e9939c80SYuval Mintz u32 eee_cfg; 2001e9939c80SYuval Mintz 2002e9939c80SYuval Mintz if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) { 2003e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n"); 2004e9939c80SYuval Mintz return -EOPNOTSUPP; 2005e9939c80SYuval Mintz } 2006e9939c80SYuval Mintz 200708e9acc2SYuval Mintz eee_cfg = bp->link_vars.eee_status; 2008e9939c80SYuval Mintz 2009e9939c80SYuval Mintz edata->supported = 2010e9939c80SYuval Mintz bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >> 2011e9939c80SYuval Mintz SHMEM_EEE_SUPPORTED_SHIFT); 2012e9939c80SYuval Mintz 2013e9939c80SYuval Mintz edata->advertised = 2014e9939c80SYuval Mintz bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >> 2015e9939c80SYuval Mintz SHMEM_EEE_ADV_STATUS_SHIFT); 2016e9939c80SYuval Mintz edata->lp_advertised = 2017e9939c80SYuval Mintz bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >> 2018e9939c80SYuval Mintz SHMEM_EEE_LP_ADV_STATUS_SHIFT); 2019e9939c80SYuval Mintz 2020e9939c80SYuval Mintz /* SHMEM value is in 16u units --> Convert to 1u units. */ 2021e9939c80SYuval Mintz edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4; 2022e9939c80SYuval Mintz 2023e9939c80SYuval Mintz edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0; 2024e9939c80SYuval Mintz edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0; 2025e9939c80SYuval Mintz edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0; 2026e9939c80SYuval Mintz 2027e9939c80SYuval Mintz return 0; 2028e9939c80SYuval Mintz } 2029e9939c80SYuval Mintz 2030e9939c80SYuval Mintz static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata) 2031e9939c80SYuval Mintz { 2032e9939c80SYuval Mintz struct bnx2x *bp = netdev_priv(dev); 2033e9939c80SYuval Mintz u32 eee_cfg; 2034e9939c80SYuval Mintz u32 advertised; 2035e9939c80SYuval Mintz 2036e9939c80SYuval Mintz if (IS_MF(bp)) 2037e9939c80SYuval Mintz return 0; 2038e9939c80SYuval Mintz 2039e9939c80SYuval Mintz if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) { 2040e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n"); 2041e9939c80SYuval Mintz return -EOPNOTSUPP; 2042e9939c80SYuval Mintz } 2043e9939c80SYuval Mintz 204408e9acc2SYuval Mintz eee_cfg = bp->link_vars.eee_status; 2045e9939c80SYuval Mintz 2046e9939c80SYuval Mintz if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) { 2047e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n"); 2048e9939c80SYuval Mintz return -EOPNOTSUPP; 2049e9939c80SYuval Mintz } 2050e9939c80SYuval Mintz 2051e9939c80SYuval Mintz advertised = bnx2x_adv_to_eee(edata->advertised, 2052e9939c80SYuval Mintz SHMEM_EEE_ADV_STATUS_SHIFT); 2053e9939c80SYuval Mintz if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) { 2054e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL, 2055efc7ce03SMasanari Iida "Direct manipulation of EEE advertisement is not supported\n"); 2056e9939c80SYuval Mintz return -EINVAL; 2057e9939c80SYuval Mintz } 2058e9939c80SYuval Mintz 2059e9939c80SYuval Mintz if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) { 2060e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL, 2061e9939c80SYuval Mintz "Maximal Tx Lpi timer supported is %x(u)\n", 2062e9939c80SYuval Mintz EEE_MODE_TIMER_MASK); 2063e9939c80SYuval Mintz return -EINVAL; 2064e9939c80SYuval Mintz } 2065e9939c80SYuval Mintz if (edata->tx_lpi_enabled && 2066e9939c80SYuval Mintz (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) { 2067e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL, 2068e9939c80SYuval Mintz "Minimal Tx Lpi timer supported is %d(u)\n", 2069e9939c80SYuval Mintz EEE_MODE_NVRAM_AGGRESSIVE_TIME); 2070e9939c80SYuval Mintz return -EINVAL; 2071e9939c80SYuval Mintz } 2072e9939c80SYuval Mintz 2073e9939c80SYuval Mintz /* All is well; Apply changes*/ 2074e9939c80SYuval Mintz if (edata->eee_enabled) 2075e9939c80SYuval Mintz bp->link_params.eee_mode |= EEE_MODE_ADV_LPI; 2076e9939c80SYuval Mintz else 2077e9939c80SYuval Mintz bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI; 2078e9939c80SYuval Mintz 2079e9939c80SYuval Mintz if (edata->tx_lpi_enabled) 2080e9939c80SYuval Mintz bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI; 2081e9939c80SYuval Mintz else 2082e9939c80SYuval Mintz bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI; 2083e9939c80SYuval Mintz 2084e9939c80SYuval Mintz bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK; 2085e9939c80SYuval Mintz bp->link_params.eee_mode |= (edata->tx_lpi_timer & 2086e9939c80SYuval Mintz EEE_MODE_TIMER_MASK) | 2087e9939c80SYuval Mintz EEE_MODE_OVERRIDE_NVRAM | 2088e9939c80SYuval Mintz EEE_MODE_OUTPUT_TIME; 2089e9939c80SYuval Mintz 209016a5fd92SYuval Mintz /* Restart link to propagate changes */ 2091e9939c80SYuval Mintz if (netif_running(dev)) { 2092e9939c80SYuval Mintz bnx2x_stats_handle(bp, STATS_EVENT_STOP); 20935d07d868SYuval Mintz bnx2x_force_link_reset(bp); 2094e9939c80SYuval Mintz bnx2x_link_set(bp); 2095e9939c80SYuval Mintz } 2096e9939c80SYuval Mintz 2097e9939c80SYuval Mintz return 0; 2098e9939c80SYuval Mintz } 2099e9939c80SYuval Mintz 2100adfc5217SJeff Kirsher enum { 2101adfc5217SJeff Kirsher BNX2X_CHIP_E1_OFST = 0, 2102adfc5217SJeff Kirsher BNX2X_CHIP_E1H_OFST, 2103adfc5217SJeff Kirsher BNX2X_CHIP_E2_OFST, 2104adfc5217SJeff Kirsher BNX2X_CHIP_E3_OFST, 2105adfc5217SJeff Kirsher BNX2X_CHIP_E3B0_OFST, 2106adfc5217SJeff Kirsher BNX2X_CHIP_MAX_OFST 2107adfc5217SJeff Kirsher }; 2108adfc5217SJeff Kirsher 2109adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST) 2110adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST) 2111adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST) 2112adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST) 2113adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST) 2114adfc5217SJeff Kirsher 2115adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1) 2116adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H) 2117adfc5217SJeff Kirsher 2118adfc5217SJeff Kirsher static int bnx2x_test_registers(struct bnx2x *bp) 2119adfc5217SJeff Kirsher { 2120adfc5217SJeff Kirsher int idx, i, rc = -ENODEV; 2121adfc5217SJeff Kirsher u32 wr_val = 0, hw; 2122adfc5217SJeff Kirsher int port = BP_PORT(bp); 2123adfc5217SJeff Kirsher static const struct { 2124adfc5217SJeff Kirsher u32 hw; 2125adfc5217SJeff Kirsher u32 offset0; 2126adfc5217SJeff Kirsher u32 offset1; 2127adfc5217SJeff Kirsher u32 mask; 2128adfc5217SJeff Kirsher } reg_tbl[] = { 2129adfc5217SJeff Kirsher /* 0 */ { BNX2X_CHIP_MASK_ALL, 2130adfc5217SJeff Kirsher BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff }, 2131adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2132adfc5217SJeff Kirsher DORQ_REG_DB_ADDR0, 4, 0xffffffff }, 2133adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X, 2134adfc5217SJeff Kirsher HC_REG_AGG_INT_0, 4, 0x000003ff }, 2135adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2136adfc5217SJeff Kirsher PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 }, 2137adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3, 2138adfc5217SJeff Kirsher PBF_REG_P0_INIT_CRD, 4, 0x000007ff }, 2139adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E3B0, 2140adfc5217SJeff Kirsher PBF_REG_INIT_CRD_Q0, 4, 0x000007ff }, 2141adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2142adfc5217SJeff Kirsher PRS_REG_CID_PORT_0, 4, 0x00ffffff }, 2143adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2144adfc5217SJeff Kirsher PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff }, 2145adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2146adfc5217SJeff Kirsher PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff }, 2147adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2148adfc5217SJeff Kirsher PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff }, 2149adfc5217SJeff Kirsher /* 10 */ { BNX2X_CHIP_MASK_ALL, 2150adfc5217SJeff Kirsher PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff }, 2151adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2152adfc5217SJeff Kirsher PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff }, 2153adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2154adfc5217SJeff Kirsher QM_REG_CONNNUM_0, 4, 0x000fffff }, 2155adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2156adfc5217SJeff Kirsher TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff }, 2157adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2158adfc5217SJeff Kirsher SRC_REG_KEYRSS0_0, 40, 0xffffffff }, 2159adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2160adfc5217SJeff Kirsher SRC_REG_KEYRSS0_7, 40, 0xffffffff }, 2161adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2162adfc5217SJeff Kirsher XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 }, 2163adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2164adfc5217SJeff Kirsher XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 }, 2165adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2166adfc5217SJeff Kirsher XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff }, 2167adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2168adfc5217SJeff Kirsher NIG_REG_LLH0_T_BIT, 4, 0x00000001 }, 2169adfc5217SJeff Kirsher /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2, 2170adfc5217SJeff Kirsher NIG_REG_EMAC0_IN_EN, 4, 0x00000001 }, 2171adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2, 2172adfc5217SJeff Kirsher NIG_REG_BMAC0_IN_EN, 4, 0x00000001 }, 2173adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2174adfc5217SJeff Kirsher NIG_REG_XCM0_OUT_EN, 4, 0x00000001 }, 2175adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2176adfc5217SJeff Kirsher NIG_REG_BRB0_OUT_EN, 4, 0x00000001 }, 2177adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2178adfc5217SJeff Kirsher NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 }, 2179adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2180adfc5217SJeff Kirsher NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff }, 2181adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2182adfc5217SJeff Kirsher NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff }, 2183adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2184adfc5217SJeff Kirsher NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff }, 2185adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2186adfc5217SJeff Kirsher NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff }, 2187adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2188adfc5217SJeff Kirsher NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 }, 2189adfc5217SJeff Kirsher /* 30 */ { BNX2X_CHIP_MASK_ALL, 2190adfc5217SJeff Kirsher NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff }, 2191adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2192adfc5217SJeff Kirsher NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff }, 2193adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2194adfc5217SJeff Kirsher NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff }, 2195adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2, 2196adfc5217SJeff Kirsher NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 }, 2197adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2198adfc5217SJeff Kirsher NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001}, 2199adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 2200adfc5217SJeff Kirsher NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff }, 2201adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2, 2202adfc5217SJeff Kirsher NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 }, 2203adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2, 2204adfc5217SJeff Kirsher NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f }, 2205adfc5217SJeff Kirsher 2206adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 } 2207adfc5217SJeff Kirsher }; 2208adfc5217SJeff Kirsher 22093fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) { 221051c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 221151c1a580SMerav Sicron "cannot access eeprom when the interface is down\n"); 2212adfc5217SJeff Kirsher return rc; 221351c1a580SMerav Sicron } 2214adfc5217SJeff Kirsher 2215adfc5217SJeff Kirsher if (CHIP_IS_E1(bp)) 2216adfc5217SJeff Kirsher hw = BNX2X_CHIP_MASK_E1; 2217adfc5217SJeff Kirsher else if (CHIP_IS_E1H(bp)) 2218adfc5217SJeff Kirsher hw = BNX2X_CHIP_MASK_E1H; 2219adfc5217SJeff Kirsher else if (CHIP_IS_E2(bp)) 2220adfc5217SJeff Kirsher hw = BNX2X_CHIP_MASK_E2; 2221adfc5217SJeff Kirsher else if (CHIP_IS_E3B0(bp)) 2222adfc5217SJeff Kirsher hw = BNX2X_CHIP_MASK_E3B0; 2223adfc5217SJeff Kirsher else /* e3 A0 */ 2224adfc5217SJeff Kirsher hw = BNX2X_CHIP_MASK_E3; 2225adfc5217SJeff Kirsher 2226adfc5217SJeff Kirsher /* Repeat the test twice: 222707ba6af4SMiriam Shitrit * First by writing 0x00000000, second by writing 0xffffffff 222807ba6af4SMiriam Shitrit */ 2229adfc5217SJeff Kirsher for (idx = 0; idx < 2; idx++) { 2230adfc5217SJeff Kirsher 2231adfc5217SJeff Kirsher switch (idx) { 2232adfc5217SJeff Kirsher case 0: 2233adfc5217SJeff Kirsher wr_val = 0; 2234adfc5217SJeff Kirsher break; 2235adfc5217SJeff Kirsher case 1: 2236adfc5217SJeff Kirsher wr_val = 0xffffffff; 2237adfc5217SJeff Kirsher break; 2238adfc5217SJeff Kirsher } 2239adfc5217SJeff Kirsher 2240adfc5217SJeff Kirsher for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) { 2241adfc5217SJeff Kirsher u32 offset, mask, save_val, val; 2242adfc5217SJeff Kirsher if (!(hw & reg_tbl[i].hw)) 2243adfc5217SJeff Kirsher continue; 2244adfc5217SJeff Kirsher 2245adfc5217SJeff Kirsher offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1; 2246adfc5217SJeff Kirsher mask = reg_tbl[i].mask; 2247adfc5217SJeff Kirsher 2248adfc5217SJeff Kirsher save_val = REG_RD(bp, offset); 2249adfc5217SJeff Kirsher 2250adfc5217SJeff Kirsher REG_WR(bp, offset, wr_val & mask); 2251adfc5217SJeff Kirsher 2252adfc5217SJeff Kirsher val = REG_RD(bp, offset); 2253adfc5217SJeff Kirsher 2254adfc5217SJeff Kirsher /* Restore the original register's value */ 2255adfc5217SJeff Kirsher REG_WR(bp, offset, save_val); 2256adfc5217SJeff Kirsher 2257adfc5217SJeff Kirsher /* verify value is as expected */ 2258adfc5217SJeff Kirsher if ((val & mask) != (wr_val & mask)) { 225951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 2260adfc5217SJeff Kirsher "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n", 2261adfc5217SJeff Kirsher offset, val, wr_val, mask); 2262adfc5217SJeff Kirsher goto test_reg_exit; 2263adfc5217SJeff Kirsher } 2264adfc5217SJeff Kirsher } 2265adfc5217SJeff Kirsher } 2266adfc5217SJeff Kirsher 2267adfc5217SJeff Kirsher rc = 0; 2268adfc5217SJeff Kirsher 2269adfc5217SJeff Kirsher test_reg_exit: 2270adfc5217SJeff Kirsher return rc; 2271adfc5217SJeff Kirsher } 2272adfc5217SJeff Kirsher 2273adfc5217SJeff Kirsher static int bnx2x_test_memory(struct bnx2x *bp) 2274adfc5217SJeff Kirsher { 2275adfc5217SJeff Kirsher int i, j, rc = -ENODEV; 2276adfc5217SJeff Kirsher u32 val, index; 2277adfc5217SJeff Kirsher static const struct { 2278adfc5217SJeff Kirsher u32 offset; 2279adfc5217SJeff Kirsher int size; 2280adfc5217SJeff Kirsher } mem_tbl[] = { 2281adfc5217SJeff Kirsher { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE }, 2282adfc5217SJeff Kirsher { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE }, 2283adfc5217SJeff Kirsher { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE }, 2284adfc5217SJeff Kirsher { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE }, 2285adfc5217SJeff Kirsher { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE }, 2286adfc5217SJeff Kirsher { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE }, 2287adfc5217SJeff Kirsher { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE }, 2288adfc5217SJeff Kirsher 2289adfc5217SJeff Kirsher { 0xffffffff, 0 } 2290adfc5217SJeff Kirsher }; 2291adfc5217SJeff Kirsher 2292adfc5217SJeff Kirsher static const struct { 2293adfc5217SJeff Kirsher char *name; 2294adfc5217SJeff Kirsher u32 offset; 2295adfc5217SJeff Kirsher u32 hw_mask[BNX2X_CHIP_MAX_OFST]; 2296adfc5217SJeff Kirsher } prty_tbl[] = { 2297adfc5217SJeff Kirsher { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 2298adfc5217SJeff Kirsher {0x3ffc0, 0, 0, 0} }, 2299adfc5217SJeff Kirsher { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 2300adfc5217SJeff Kirsher {0x2, 0x2, 0, 0} }, 2301adfc5217SJeff Kirsher { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 2302adfc5217SJeff Kirsher {0, 0, 0, 0} }, 2303adfc5217SJeff Kirsher { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 2304adfc5217SJeff Kirsher {0x3ffc0, 0, 0, 0} }, 2305adfc5217SJeff Kirsher { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 2306adfc5217SJeff Kirsher {0x3ffc0, 0, 0, 0} }, 2307adfc5217SJeff Kirsher { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 2308adfc5217SJeff Kirsher {0x3ffc1, 0, 0, 0} }, 2309adfc5217SJeff Kirsher 2310adfc5217SJeff Kirsher { NULL, 0xffffffff, {0, 0, 0, 0} } 2311adfc5217SJeff Kirsher }; 2312adfc5217SJeff Kirsher 23133fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) { 231451c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 231551c1a580SMerav Sicron "cannot access eeprom when the interface is down\n"); 2316adfc5217SJeff Kirsher return rc; 231751c1a580SMerav Sicron } 2318adfc5217SJeff Kirsher 2319adfc5217SJeff Kirsher if (CHIP_IS_E1(bp)) 2320adfc5217SJeff Kirsher index = BNX2X_CHIP_E1_OFST; 2321adfc5217SJeff Kirsher else if (CHIP_IS_E1H(bp)) 2322adfc5217SJeff Kirsher index = BNX2X_CHIP_E1H_OFST; 2323adfc5217SJeff Kirsher else if (CHIP_IS_E2(bp)) 2324adfc5217SJeff Kirsher index = BNX2X_CHIP_E2_OFST; 2325adfc5217SJeff Kirsher else /* e3 */ 2326adfc5217SJeff Kirsher index = BNX2X_CHIP_E3_OFST; 2327adfc5217SJeff Kirsher 2328adfc5217SJeff Kirsher /* pre-Check the parity status */ 2329adfc5217SJeff Kirsher for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) { 2330adfc5217SJeff Kirsher val = REG_RD(bp, prty_tbl[i].offset); 2331adfc5217SJeff Kirsher if (val & ~(prty_tbl[i].hw_mask[index])) { 233251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 2333adfc5217SJeff Kirsher "%s is 0x%x\n", prty_tbl[i].name, val); 2334adfc5217SJeff Kirsher goto test_mem_exit; 2335adfc5217SJeff Kirsher } 2336adfc5217SJeff Kirsher } 2337adfc5217SJeff Kirsher 2338adfc5217SJeff Kirsher /* Go through all the memories */ 2339adfc5217SJeff Kirsher for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) 2340adfc5217SJeff Kirsher for (j = 0; j < mem_tbl[i].size; j++) 2341adfc5217SJeff Kirsher REG_RD(bp, mem_tbl[i].offset + j*4); 2342adfc5217SJeff Kirsher 2343adfc5217SJeff Kirsher /* Check the parity status */ 2344adfc5217SJeff Kirsher for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) { 2345adfc5217SJeff Kirsher val = REG_RD(bp, prty_tbl[i].offset); 2346adfc5217SJeff Kirsher if (val & ~(prty_tbl[i].hw_mask[index])) { 234751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 2348adfc5217SJeff Kirsher "%s is 0x%x\n", prty_tbl[i].name, val); 2349adfc5217SJeff Kirsher goto test_mem_exit; 2350adfc5217SJeff Kirsher } 2351adfc5217SJeff Kirsher } 2352adfc5217SJeff Kirsher 2353adfc5217SJeff Kirsher rc = 0; 2354adfc5217SJeff Kirsher 2355adfc5217SJeff Kirsher test_mem_exit: 2356adfc5217SJeff Kirsher return rc; 2357adfc5217SJeff Kirsher } 2358adfc5217SJeff Kirsher 2359adfc5217SJeff Kirsher static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes) 2360adfc5217SJeff Kirsher { 2361adfc5217SJeff Kirsher int cnt = 1400; 2362adfc5217SJeff Kirsher 2363adfc5217SJeff Kirsher if (link_up) { 2364adfc5217SJeff Kirsher while (bnx2x_link_test(bp, is_serdes) && cnt--) 2365adfc5217SJeff Kirsher msleep(20); 2366adfc5217SJeff Kirsher 2367adfc5217SJeff Kirsher if (cnt <= 0 && bnx2x_link_test(bp, is_serdes)) 236851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n"); 23698970b2e4SMerav Sicron 23708970b2e4SMerav Sicron cnt = 1400; 23718970b2e4SMerav Sicron while (!bp->link_vars.link_up && cnt--) 23728970b2e4SMerav Sicron msleep(20); 23738970b2e4SMerav Sicron 23748970b2e4SMerav Sicron if (cnt <= 0 && !bp->link_vars.link_up) 23758970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 23768970b2e4SMerav Sicron "Timeout waiting for link init\n"); 2377adfc5217SJeff Kirsher } 2378adfc5217SJeff Kirsher } 2379adfc5217SJeff Kirsher 2380adfc5217SJeff Kirsher static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode) 2381adfc5217SJeff Kirsher { 2382adfc5217SJeff Kirsher unsigned int pkt_size, num_pkts, i; 2383adfc5217SJeff Kirsher struct sk_buff *skb; 2384adfc5217SJeff Kirsher unsigned char *packet; 2385adfc5217SJeff Kirsher struct bnx2x_fastpath *fp_rx = &bp->fp[0]; 2386adfc5217SJeff Kirsher struct bnx2x_fastpath *fp_tx = &bp->fp[0]; 238765565884SMerav Sicron struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0]; 2388adfc5217SJeff Kirsher u16 tx_start_idx, tx_idx; 2389adfc5217SJeff Kirsher u16 rx_start_idx, rx_idx; 2390b0700b1eSDmitry Kravkov u16 pkt_prod, bd_prod; 2391adfc5217SJeff Kirsher struct sw_tx_bd *tx_buf; 2392adfc5217SJeff Kirsher struct eth_tx_start_bd *tx_start_bd; 2393adfc5217SJeff Kirsher dma_addr_t mapping; 2394adfc5217SJeff Kirsher union eth_rx_cqe *cqe; 2395adfc5217SJeff Kirsher u8 cqe_fp_flags, cqe_fp_type; 2396adfc5217SJeff Kirsher struct sw_rx_bd *rx_buf; 2397adfc5217SJeff Kirsher u16 len; 2398adfc5217SJeff Kirsher int rc = -ENODEV; 2399e52fcb24SEric Dumazet u8 *data; 24008970b2e4SMerav Sicron struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, 24018970b2e4SMerav Sicron txdata->txq_index); 2402adfc5217SJeff Kirsher 2403adfc5217SJeff Kirsher /* check the loopback mode */ 2404adfc5217SJeff Kirsher switch (loopback_mode) { 2405adfc5217SJeff Kirsher case BNX2X_PHY_LOOPBACK: 24068970b2e4SMerav Sicron if (bp->link_params.loopback_mode != LOOPBACK_XGXS) { 24078970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n"); 2408adfc5217SJeff Kirsher return -EINVAL; 24098970b2e4SMerav Sicron } 2410adfc5217SJeff Kirsher break; 2411adfc5217SJeff Kirsher case BNX2X_MAC_LOOPBACK: 241232911333SYaniv Rosner if (CHIP_IS_E3(bp)) { 241332911333SYaniv Rosner int cfg_idx = bnx2x_get_link_cfg_idx(bp); 241432911333SYaniv Rosner if (bp->port.supported[cfg_idx] & 241532911333SYaniv Rosner (SUPPORTED_10000baseT_Full | 241632911333SYaniv Rosner SUPPORTED_20000baseMLD2_Full | 241732911333SYaniv Rosner SUPPORTED_20000baseKR2_Full)) 241832911333SYaniv Rosner bp->link_params.loopback_mode = LOOPBACK_XMAC; 241932911333SYaniv Rosner else 242032911333SYaniv Rosner bp->link_params.loopback_mode = LOOPBACK_UMAC; 242132911333SYaniv Rosner } else 242232911333SYaniv Rosner bp->link_params.loopback_mode = LOOPBACK_BMAC; 242332911333SYaniv Rosner 2424adfc5217SJeff Kirsher bnx2x_phy_init(&bp->link_params, &bp->link_vars); 2425adfc5217SJeff Kirsher break; 24268970b2e4SMerav Sicron case BNX2X_EXT_LOOPBACK: 24278970b2e4SMerav Sicron if (bp->link_params.loopback_mode != LOOPBACK_EXT) { 24288970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 24298970b2e4SMerav Sicron "Can't configure external loopback\n"); 24308970b2e4SMerav Sicron return -EINVAL; 24318970b2e4SMerav Sicron } 24328970b2e4SMerav Sicron break; 2433adfc5217SJeff Kirsher default: 243451c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n"); 2435adfc5217SJeff Kirsher return -EINVAL; 2436adfc5217SJeff Kirsher } 2437adfc5217SJeff Kirsher 2438adfc5217SJeff Kirsher /* prepare the loopback packet */ 2439adfc5217SJeff Kirsher pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ? 2440adfc5217SJeff Kirsher bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN); 2441adfc5217SJeff Kirsher skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size); 2442adfc5217SJeff Kirsher if (!skb) { 244351c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n"); 2444adfc5217SJeff Kirsher rc = -ENOMEM; 2445adfc5217SJeff Kirsher goto test_loopback_exit; 2446adfc5217SJeff Kirsher } 2447adfc5217SJeff Kirsher packet = skb_put(skb, pkt_size); 2448adfc5217SJeff Kirsher memcpy(packet, bp->dev->dev_addr, ETH_ALEN); 2449adfc5217SJeff Kirsher memset(packet + ETH_ALEN, 0, ETH_ALEN); 2450adfc5217SJeff Kirsher memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN)); 2451adfc5217SJeff Kirsher for (i = ETH_HLEN; i < pkt_size; i++) 2452adfc5217SJeff Kirsher packet[i] = (unsigned char) (i & 0xff); 2453adfc5217SJeff Kirsher mapping = dma_map_single(&bp->pdev->dev, skb->data, 2454adfc5217SJeff Kirsher skb_headlen(skb), DMA_TO_DEVICE); 2455adfc5217SJeff Kirsher if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) { 2456adfc5217SJeff Kirsher rc = -ENOMEM; 2457adfc5217SJeff Kirsher dev_kfree_skb(skb); 245851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n"); 2459adfc5217SJeff Kirsher goto test_loopback_exit; 2460adfc5217SJeff Kirsher } 2461adfc5217SJeff Kirsher 2462adfc5217SJeff Kirsher /* send the loopback packet */ 2463adfc5217SJeff Kirsher num_pkts = 0; 2464adfc5217SJeff Kirsher tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb); 2465adfc5217SJeff Kirsher rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb); 2466adfc5217SJeff Kirsher 246773dbb5e1SDmitry Kravkov netdev_tx_sent_queue(txq, skb->len); 246873dbb5e1SDmitry Kravkov 2469adfc5217SJeff Kirsher pkt_prod = txdata->tx_pkt_prod++; 2470adfc5217SJeff Kirsher tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)]; 2471adfc5217SJeff Kirsher tx_buf->first_bd = txdata->tx_bd_prod; 2472adfc5217SJeff Kirsher tx_buf->skb = skb; 2473adfc5217SJeff Kirsher tx_buf->flags = 0; 2474adfc5217SJeff Kirsher 2475adfc5217SJeff Kirsher bd_prod = TX_BD(txdata->tx_bd_prod); 2476adfc5217SJeff Kirsher tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd; 2477adfc5217SJeff Kirsher tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping)); 2478adfc5217SJeff Kirsher tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping)); 2479adfc5217SJeff Kirsher tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */ 2480adfc5217SJeff Kirsher tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb)); 2481adfc5217SJeff Kirsher tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod); 2482adfc5217SJeff Kirsher tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD; 2483adfc5217SJeff Kirsher SET_FLAG(tx_start_bd->general_data, 2484adfc5217SJeff Kirsher ETH_TX_START_BD_HDR_NBDS, 2485adfc5217SJeff Kirsher 1); 248696bed4b9SYuval Mintz SET_FLAG(tx_start_bd->general_data, 248796bed4b9SYuval Mintz ETH_TX_START_BD_PARSE_NBDS, 248896bed4b9SYuval Mintz 0); 2489adfc5217SJeff Kirsher 2490adfc5217SJeff Kirsher /* turn on parsing and get a BD */ 2491adfc5217SJeff Kirsher bd_prod = TX_BD(NEXT_TX_IDX(bd_prod)); 2492adfc5217SJeff Kirsher 249396bed4b9SYuval Mintz if (CHIP_IS_E1x(bp)) { 249496bed4b9SYuval Mintz u16 global_data = 0; 249596bed4b9SYuval Mintz struct eth_tx_parse_bd_e1x *pbd_e1x = 249696bed4b9SYuval Mintz &txdata->tx_desc_ring[bd_prod].parse_bd_e1x; 2497adfc5217SJeff Kirsher memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x)); 249896bed4b9SYuval Mintz SET_FLAG(global_data, 249996bed4b9SYuval Mintz ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS); 250096bed4b9SYuval Mintz pbd_e1x->global_data = cpu_to_le16(global_data); 250196bed4b9SYuval Mintz } else { 250296bed4b9SYuval Mintz u32 parsing_data = 0; 250396bed4b9SYuval Mintz struct eth_tx_parse_bd_e2 *pbd_e2 = 250496bed4b9SYuval Mintz &txdata->tx_desc_ring[bd_prod].parse_bd_e2; 250596bed4b9SYuval Mintz memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2)); 250696bed4b9SYuval Mintz SET_FLAG(parsing_data, 250796bed4b9SYuval Mintz ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS); 250896bed4b9SYuval Mintz pbd_e2->parsing_data = cpu_to_le32(parsing_data); 250996bed4b9SYuval Mintz } 2510adfc5217SJeff Kirsher wmb(); 2511adfc5217SJeff Kirsher 2512adfc5217SJeff Kirsher txdata->tx_db.data.prod += 2; 2513adfc5217SJeff Kirsher barrier(); 2514adfc5217SJeff Kirsher DOORBELL(bp, txdata->cid, txdata->tx_db.raw); 2515adfc5217SJeff Kirsher 2516adfc5217SJeff Kirsher mmiowb(); 2517adfc5217SJeff Kirsher barrier(); 2518adfc5217SJeff Kirsher 2519adfc5217SJeff Kirsher num_pkts++; 2520adfc5217SJeff Kirsher txdata->tx_bd_prod += 2; /* start + pbd */ 2521adfc5217SJeff Kirsher 2522adfc5217SJeff Kirsher udelay(100); 2523adfc5217SJeff Kirsher 2524adfc5217SJeff Kirsher tx_idx = le16_to_cpu(*txdata->tx_cons_sb); 2525adfc5217SJeff Kirsher if (tx_idx != tx_start_idx + num_pkts) 2526adfc5217SJeff Kirsher goto test_loopback_exit; 2527adfc5217SJeff Kirsher 2528adfc5217SJeff Kirsher /* Unlike HC IGU won't generate an interrupt for status block 2529adfc5217SJeff Kirsher * updates that have been performed while interrupts were 2530adfc5217SJeff Kirsher * disabled. 2531adfc5217SJeff Kirsher */ 2532adfc5217SJeff Kirsher if (bp->common.int_block == INT_BLOCK_IGU) { 2533adfc5217SJeff Kirsher /* Disable local BHes to prevent a dead-lock situation between 2534adfc5217SJeff Kirsher * sch_direct_xmit() and bnx2x_run_loopback() (calling 2535adfc5217SJeff Kirsher * bnx2x_tx_int()), as both are taking netif_tx_lock(). 2536adfc5217SJeff Kirsher */ 2537adfc5217SJeff Kirsher local_bh_disable(); 2538adfc5217SJeff Kirsher bnx2x_tx_int(bp, txdata); 2539adfc5217SJeff Kirsher local_bh_enable(); 2540adfc5217SJeff Kirsher } 2541adfc5217SJeff Kirsher 2542adfc5217SJeff Kirsher rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb); 2543adfc5217SJeff Kirsher if (rx_idx != rx_start_idx + num_pkts) 2544adfc5217SJeff Kirsher goto test_loopback_exit; 2545adfc5217SJeff Kirsher 2546b0700b1eSDmitry Kravkov cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)]; 2547adfc5217SJeff Kirsher cqe_fp_flags = cqe->fast_path_cqe.type_error_flags; 2548adfc5217SJeff Kirsher cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE; 2549adfc5217SJeff Kirsher if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS)) 2550adfc5217SJeff Kirsher goto test_loopback_rx_exit; 2551adfc5217SJeff Kirsher 2552621b4d66SDmitry Kravkov len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len); 2553adfc5217SJeff Kirsher if (len != pkt_size) 2554adfc5217SJeff Kirsher goto test_loopback_rx_exit; 2555adfc5217SJeff Kirsher 2556adfc5217SJeff Kirsher rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)]; 2557adfc5217SJeff Kirsher dma_sync_single_for_cpu(&bp->pdev->dev, 2558adfc5217SJeff Kirsher dma_unmap_addr(rx_buf, mapping), 2559adfc5217SJeff Kirsher fp_rx->rx_buf_size, DMA_FROM_DEVICE); 2560e52fcb24SEric Dumazet data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset; 2561adfc5217SJeff Kirsher for (i = ETH_HLEN; i < pkt_size; i++) 2562e52fcb24SEric Dumazet if (*(data + i) != (unsigned char) (i & 0xff)) 2563adfc5217SJeff Kirsher goto test_loopback_rx_exit; 2564adfc5217SJeff Kirsher 2565adfc5217SJeff Kirsher rc = 0; 2566adfc5217SJeff Kirsher 2567adfc5217SJeff Kirsher test_loopback_rx_exit: 2568adfc5217SJeff Kirsher 2569adfc5217SJeff Kirsher fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons); 2570adfc5217SJeff Kirsher fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod); 2571adfc5217SJeff Kirsher fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons); 2572adfc5217SJeff Kirsher fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod); 2573adfc5217SJeff Kirsher 2574adfc5217SJeff Kirsher /* Update producers */ 2575adfc5217SJeff Kirsher bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod, 2576adfc5217SJeff Kirsher fp_rx->rx_sge_prod); 2577adfc5217SJeff Kirsher 2578adfc5217SJeff Kirsher test_loopback_exit: 2579adfc5217SJeff Kirsher bp->link_params.loopback_mode = LOOPBACK_NONE; 2580adfc5217SJeff Kirsher 2581adfc5217SJeff Kirsher return rc; 2582adfc5217SJeff Kirsher } 2583adfc5217SJeff Kirsher 2584adfc5217SJeff Kirsher static int bnx2x_test_loopback(struct bnx2x *bp) 2585adfc5217SJeff Kirsher { 2586adfc5217SJeff Kirsher int rc = 0, res; 2587adfc5217SJeff Kirsher 2588adfc5217SJeff Kirsher if (BP_NOMCP(bp)) 2589adfc5217SJeff Kirsher return rc; 2590adfc5217SJeff Kirsher 2591adfc5217SJeff Kirsher if (!netif_running(bp->dev)) 2592adfc5217SJeff Kirsher return BNX2X_LOOPBACK_FAILED; 2593adfc5217SJeff Kirsher 2594adfc5217SJeff Kirsher bnx2x_netif_stop(bp, 1); 2595adfc5217SJeff Kirsher bnx2x_acquire_phy_lock(bp); 2596adfc5217SJeff Kirsher 2597adfc5217SJeff Kirsher res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK); 2598adfc5217SJeff Kirsher if (res) { 259951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res); 2600adfc5217SJeff Kirsher rc |= BNX2X_PHY_LOOPBACK_FAILED; 2601adfc5217SJeff Kirsher } 2602adfc5217SJeff Kirsher 2603adfc5217SJeff Kirsher res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK); 2604adfc5217SJeff Kirsher if (res) { 260551c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res); 2606adfc5217SJeff Kirsher rc |= BNX2X_MAC_LOOPBACK_FAILED; 2607adfc5217SJeff Kirsher } 2608adfc5217SJeff Kirsher 2609adfc5217SJeff Kirsher bnx2x_release_phy_lock(bp); 2610adfc5217SJeff Kirsher bnx2x_netif_start(bp); 2611adfc5217SJeff Kirsher 2612adfc5217SJeff Kirsher return rc; 2613adfc5217SJeff Kirsher } 2614adfc5217SJeff Kirsher 26158970b2e4SMerav Sicron static int bnx2x_test_ext_loopback(struct bnx2x *bp) 26168970b2e4SMerav Sicron { 26178970b2e4SMerav Sicron int rc; 26188970b2e4SMerav Sicron u8 is_serdes = 26198970b2e4SMerav Sicron (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0; 26208970b2e4SMerav Sicron 26218970b2e4SMerav Sicron if (BP_NOMCP(bp)) 26228970b2e4SMerav Sicron return -ENODEV; 26238970b2e4SMerav Sicron 26248970b2e4SMerav Sicron if (!netif_running(bp->dev)) 26258970b2e4SMerav Sicron return BNX2X_EXT_LOOPBACK_FAILED; 26268970b2e4SMerav Sicron 26275d07d868SYuval Mintz bnx2x_nic_unload(bp, UNLOAD_NORMAL, false); 26288970b2e4SMerav Sicron rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT); 26298970b2e4SMerav Sicron if (rc) { 26308970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 26318970b2e4SMerav Sicron "Can't perform self-test, nic_load (for external lb) failed\n"); 26328970b2e4SMerav Sicron return -ENODEV; 26338970b2e4SMerav Sicron } 26348970b2e4SMerav Sicron bnx2x_wait_for_link(bp, 1, is_serdes); 26358970b2e4SMerav Sicron 26368970b2e4SMerav Sicron bnx2x_netif_stop(bp, 1); 26378970b2e4SMerav Sicron 26388970b2e4SMerav Sicron rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK); 26398970b2e4SMerav Sicron if (rc) 26408970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc); 26418970b2e4SMerav Sicron 26428970b2e4SMerav Sicron bnx2x_netif_start(bp); 26438970b2e4SMerav Sicron 26448970b2e4SMerav Sicron return rc; 26458970b2e4SMerav Sicron } 26468970b2e4SMerav Sicron 2647edb944d2SDmitry Kravkov struct code_entry { 2648edb944d2SDmitry Kravkov u32 sram_start_addr; 2649edb944d2SDmitry Kravkov u32 code_attribute; 2650edb944d2SDmitry Kravkov #define CODE_IMAGE_TYPE_MASK 0xf0800003 2651edb944d2SDmitry Kravkov #define CODE_IMAGE_VNTAG_PROFILES_DATA 0xd0000003 2652edb944d2SDmitry Kravkov #define CODE_IMAGE_LENGTH_MASK 0x007ffffc 2653edb944d2SDmitry Kravkov #define CODE_IMAGE_TYPE_EXTENDED_DIR 0xe0000000 2654edb944d2SDmitry Kravkov u32 nvm_start_addr; 2655edb944d2SDmitry Kravkov }; 2656edb944d2SDmitry Kravkov 2657edb944d2SDmitry Kravkov #define CODE_ENTRY_MAX 16 2658edb944d2SDmitry Kravkov #define CODE_ENTRY_EXTENDED_DIR_IDX 15 2659edb944d2SDmitry Kravkov #define MAX_IMAGES_IN_EXTENDED_DIR 64 2660edb944d2SDmitry Kravkov #define NVRAM_DIR_OFFSET 0x14 2661edb944d2SDmitry Kravkov 2662edb944d2SDmitry Kravkov #define EXTENDED_DIR_EXISTS(code) \ 2663edb944d2SDmitry Kravkov ((code & CODE_IMAGE_TYPE_MASK) == CODE_IMAGE_TYPE_EXTENDED_DIR && \ 2664edb944d2SDmitry Kravkov (code & CODE_IMAGE_LENGTH_MASK) != 0) 2665edb944d2SDmitry Kravkov 2666adfc5217SJeff Kirsher #define CRC32_RESIDUAL 0xdebb20e3 2667edb944d2SDmitry Kravkov #define CRC_BUFF_SIZE 256 2668edb944d2SDmitry Kravkov 2669edb944d2SDmitry Kravkov static int bnx2x_nvram_crc(struct bnx2x *bp, 2670edb944d2SDmitry Kravkov int offset, 2671edb944d2SDmitry Kravkov int size, 2672edb944d2SDmitry Kravkov u8 *buff) 2673edb944d2SDmitry Kravkov { 2674edb944d2SDmitry Kravkov u32 crc = ~0; 2675edb944d2SDmitry Kravkov int rc = 0, done = 0; 2676edb944d2SDmitry Kravkov 2677edb944d2SDmitry Kravkov DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 2678edb944d2SDmitry Kravkov "NVRAM CRC from 0x%08x to 0x%08x\n", offset, offset + size); 2679edb944d2SDmitry Kravkov 2680edb944d2SDmitry Kravkov while (done < size) { 2681edb944d2SDmitry Kravkov int count = min_t(int, size - done, CRC_BUFF_SIZE); 2682edb944d2SDmitry Kravkov 2683edb944d2SDmitry Kravkov rc = bnx2x_nvram_read(bp, offset + done, buff, count); 2684edb944d2SDmitry Kravkov 2685edb944d2SDmitry Kravkov if (rc) 2686edb944d2SDmitry Kravkov return rc; 2687edb944d2SDmitry Kravkov 2688edb944d2SDmitry Kravkov crc = crc32_le(crc, buff, count); 2689edb944d2SDmitry Kravkov done += count; 2690edb944d2SDmitry Kravkov } 2691edb944d2SDmitry Kravkov 2692edb944d2SDmitry Kravkov if (crc != CRC32_RESIDUAL) 2693edb944d2SDmitry Kravkov rc = -EINVAL; 2694edb944d2SDmitry Kravkov 2695edb944d2SDmitry Kravkov return rc; 2696edb944d2SDmitry Kravkov } 2697edb944d2SDmitry Kravkov 2698edb944d2SDmitry Kravkov static int bnx2x_test_nvram_dir(struct bnx2x *bp, 2699edb944d2SDmitry Kravkov struct code_entry *entry, 2700edb944d2SDmitry Kravkov u8 *buff) 2701edb944d2SDmitry Kravkov { 2702edb944d2SDmitry Kravkov size_t size = entry->code_attribute & CODE_IMAGE_LENGTH_MASK; 2703edb944d2SDmitry Kravkov u32 type = entry->code_attribute & CODE_IMAGE_TYPE_MASK; 2704edb944d2SDmitry Kravkov int rc; 2705edb944d2SDmitry Kravkov 2706edb944d2SDmitry Kravkov /* Zero-length images and AFEX profiles do not have CRC */ 2707edb944d2SDmitry Kravkov if (size == 0 || type == CODE_IMAGE_VNTAG_PROFILES_DATA) 2708edb944d2SDmitry Kravkov return 0; 2709edb944d2SDmitry Kravkov 2710edb944d2SDmitry Kravkov rc = bnx2x_nvram_crc(bp, entry->nvm_start_addr, size, buff); 2711edb944d2SDmitry Kravkov if (rc) 2712edb944d2SDmitry Kravkov DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 2713edb944d2SDmitry Kravkov "image %x has failed crc test (rc %d)\n", type, rc); 2714edb944d2SDmitry Kravkov 2715edb944d2SDmitry Kravkov return rc; 2716edb944d2SDmitry Kravkov } 2717edb944d2SDmitry Kravkov 2718edb944d2SDmitry Kravkov static int bnx2x_test_dir_entry(struct bnx2x *bp, u32 addr, u8 *buff) 2719edb944d2SDmitry Kravkov { 2720edb944d2SDmitry Kravkov int rc; 2721edb944d2SDmitry Kravkov struct code_entry entry; 2722edb944d2SDmitry Kravkov 2723edb944d2SDmitry Kravkov rc = bnx2x_nvram_read32(bp, addr, (u32 *)&entry, sizeof(entry)); 2724edb944d2SDmitry Kravkov if (rc) 2725edb944d2SDmitry Kravkov return rc; 2726edb944d2SDmitry Kravkov 2727edb944d2SDmitry Kravkov return bnx2x_test_nvram_dir(bp, &entry, buff); 2728edb944d2SDmitry Kravkov } 2729edb944d2SDmitry Kravkov 2730edb944d2SDmitry Kravkov static int bnx2x_test_nvram_ext_dirs(struct bnx2x *bp, u8 *buff) 2731edb944d2SDmitry Kravkov { 2732edb944d2SDmitry Kravkov u32 rc, cnt, dir_offset = NVRAM_DIR_OFFSET; 2733edb944d2SDmitry Kravkov struct code_entry entry; 2734edb944d2SDmitry Kravkov int i; 2735edb944d2SDmitry Kravkov 2736edb944d2SDmitry Kravkov rc = bnx2x_nvram_read32(bp, 2737edb944d2SDmitry Kravkov dir_offset + 2738edb944d2SDmitry Kravkov sizeof(entry) * CODE_ENTRY_EXTENDED_DIR_IDX, 2739edb944d2SDmitry Kravkov (u32 *)&entry, sizeof(entry)); 2740edb944d2SDmitry Kravkov if (rc) 2741edb944d2SDmitry Kravkov return rc; 2742edb944d2SDmitry Kravkov 2743edb944d2SDmitry Kravkov if (!EXTENDED_DIR_EXISTS(entry.code_attribute)) 2744edb944d2SDmitry Kravkov return 0; 2745edb944d2SDmitry Kravkov 2746edb944d2SDmitry Kravkov rc = bnx2x_nvram_read32(bp, entry.nvm_start_addr, 2747edb944d2SDmitry Kravkov &cnt, sizeof(u32)); 2748edb944d2SDmitry Kravkov if (rc) 2749edb944d2SDmitry Kravkov return rc; 2750edb944d2SDmitry Kravkov 2751edb944d2SDmitry Kravkov dir_offset = entry.nvm_start_addr + 8; 2752edb944d2SDmitry Kravkov 2753edb944d2SDmitry Kravkov for (i = 0; i < cnt && i < MAX_IMAGES_IN_EXTENDED_DIR; i++) { 2754edb944d2SDmitry Kravkov rc = bnx2x_test_dir_entry(bp, dir_offset + 2755edb944d2SDmitry Kravkov sizeof(struct code_entry) * i, 2756edb944d2SDmitry Kravkov buff); 2757edb944d2SDmitry Kravkov if (rc) 2758edb944d2SDmitry Kravkov return rc; 2759edb944d2SDmitry Kravkov } 2760edb944d2SDmitry Kravkov 2761edb944d2SDmitry Kravkov return 0; 2762edb944d2SDmitry Kravkov } 2763edb944d2SDmitry Kravkov 2764edb944d2SDmitry Kravkov static int bnx2x_test_nvram_dirs(struct bnx2x *bp, u8 *buff) 2765edb944d2SDmitry Kravkov { 2766edb944d2SDmitry Kravkov u32 rc, dir_offset = NVRAM_DIR_OFFSET; 2767edb944d2SDmitry Kravkov int i; 2768edb944d2SDmitry Kravkov 2769edb944d2SDmitry Kravkov DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "NVRAM DIRS CRC test-set\n"); 2770edb944d2SDmitry Kravkov 2771edb944d2SDmitry Kravkov for (i = 0; i < CODE_ENTRY_EXTENDED_DIR_IDX; i++) { 2772edb944d2SDmitry Kravkov rc = bnx2x_test_dir_entry(bp, dir_offset + 2773edb944d2SDmitry Kravkov sizeof(struct code_entry) * i, 2774edb944d2SDmitry Kravkov buff); 2775edb944d2SDmitry Kravkov if (rc) 2776edb944d2SDmitry Kravkov return rc; 2777edb944d2SDmitry Kravkov } 2778edb944d2SDmitry Kravkov 2779edb944d2SDmitry Kravkov return bnx2x_test_nvram_ext_dirs(bp, buff); 2780edb944d2SDmitry Kravkov } 2781edb944d2SDmitry Kravkov 2782edb944d2SDmitry Kravkov struct crc_pair { 2783edb944d2SDmitry Kravkov int offset; 2784edb944d2SDmitry Kravkov int size; 2785edb944d2SDmitry Kravkov }; 2786edb944d2SDmitry Kravkov 2787edb944d2SDmitry Kravkov static int bnx2x_test_nvram_tbl(struct bnx2x *bp, 2788edb944d2SDmitry Kravkov const struct crc_pair *nvram_tbl, u8 *buf) 2789edb944d2SDmitry Kravkov { 2790edb944d2SDmitry Kravkov int i; 2791edb944d2SDmitry Kravkov 2792edb944d2SDmitry Kravkov for (i = 0; nvram_tbl[i].size; i++) { 2793edb944d2SDmitry Kravkov int rc = bnx2x_nvram_crc(bp, nvram_tbl[i].offset, 2794edb944d2SDmitry Kravkov nvram_tbl[i].size, buf); 2795edb944d2SDmitry Kravkov if (rc) { 2796edb944d2SDmitry Kravkov DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 2797edb944d2SDmitry Kravkov "nvram_tbl[%d] has failed crc test (rc %d)\n", 2798edb944d2SDmitry Kravkov i, rc); 2799edb944d2SDmitry Kravkov return rc; 2800edb944d2SDmitry Kravkov } 2801edb944d2SDmitry Kravkov } 2802edb944d2SDmitry Kravkov 2803edb944d2SDmitry Kravkov return 0; 2804edb944d2SDmitry Kravkov } 2805adfc5217SJeff Kirsher 2806adfc5217SJeff Kirsher static int bnx2x_test_nvram(struct bnx2x *bp) 2807adfc5217SJeff Kirsher { 2808edb944d2SDmitry Kravkov const struct crc_pair nvram_tbl[] = { 2809adfc5217SJeff Kirsher { 0, 0x14 }, /* bootstrap */ 2810adfc5217SJeff Kirsher { 0x14, 0xec }, /* dir */ 2811adfc5217SJeff Kirsher { 0x100, 0x350 }, /* manuf_info */ 2812adfc5217SJeff Kirsher { 0x450, 0xf0 }, /* feature_info */ 2813adfc5217SJeff Kirsher { 0x640, 0x64 }, /* upgrade_key_info */ 2814adfc5217SJeff Kirsher { 0x708, 0x70 }, /* manuf_key_info */ 2815adfc5217SJeff Kirsher { 0, 0 } 2816adfc5217SJeff Kirsher }; 2817edb944d2SDmitry Kravkov const struct crc_pair nvram_tbl2[] = { 2818edb944d2SDmitry Kravkov { 0x7e8, 0x350 }, /* manuf_info2 */ 2819edb944d2SDmitry Kravkov { 0xb38, 0xf0 }, /* feature_info */ 2820edb944d2SDmitry Kravkov { 0, 0 } 2821edb944d2SDmitry Kravkov }; 2822edb944d2SDmitry Kravkov 282385640952SDmitry Kravkov u8 *buf; 2824edb944d2SDmitry Kravkov int rc; 2825edb944d2SDmitry Kravkov u32 magic; 2826adfc5217SJeff Kirsher 2827adfc5217SJeff Kirsher if (BP_NOMCP(bp)) 2828adfc5217SJeff Kirsher return 0; 2829adfc5217SJeff Kirsher 2830edb944d2SDmitry Kravkov buf = kmalloc(CRC_BUFF_SIZE, GFP_KERNEL); 2831afa13b4bSMintz Yuval if (!buf) { 283251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n"); 2833afa13b4bSMintz Yuval rc = -ENOMEM; 2834afa13b4bSMintz Yuval goto test_nvram_exit; 2835afa13b4bSMintz Yuval } 2836afa13b4bSMintz Yuval 283785640952SDmitry Kravkov rc = bnx2x_nvram_read32(bp, 0, &magic, sizeof(magic)); 2838adfc5217SJeff Kirsher if (rc) { 283951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 284051c1a580SMerav Sicron "magic value read (rc %d)\n", rc); 2841adfc5217SJeff Kirsher goto test_nvram_exit; 2842adfc5217SJeff Kirsher } 2843adfc5217SJeff Kirsher 2844adfc5217SJeff Kirsher if (magic != 0x669955aa) { 284551c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 284651c1a580SMerav Sicron "wrong magic value (0x%08x)\n", magic); 2847adfc5217SJeff Kirsher rc = -ENODEV; 2848adfc5217SJeff Kirsher goto test_nvram_exit; 2849adfc5217SJeff Kirsher } 2850adfc5217SJeff Kirsher 2851edb944d2SDmitry Kravkov DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "Port 0 CRC test-set\n"); 2852edb944d2SDmitry Kravkov rc = bnx2x_test_nvram_tbl(bp, nvram_tbl, buf); 2853edb944d2SDmitry Kravkov if (rc) 2854adfc5217SJeff Kirsher goto test_nvram_exit; 2855adfc5217SJeff Kirsher 2856edb944d2SDmitry Kravkov if (!CHIP_IS_E1x(bp) && !CHIP_IS_57811xx(bp)) { 2857edb944d2SDmitry Kravkov u32 hide = SHMEM_RD(bp, dev_info.shared_hw_config.config2) & 2858edb944d2SDmitry Kravkov SHARED_HW_CFG_HIDE_PORT1; 2859edb944d2SDmitry Kravkov 2860edb944d2SDmitry Kravkov if (!hide) { 286151c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 2862edb944d2SDmitry Kravkov "Port 1 CRC test-set\n"); 2863edb944d2SDmitry Kravkov rc = bnx2x_test_nvram_tbl(bp, nvram_tbl2, buf); 2864edb944d2SDmitry Kravkov if (rc) 2865adfc5217SJeff Kirsher goto test_nvram_exit; 2866adfc5217SJeff Kirsher } 2867adfc5217SJeff Kirsher } 2868adfc5217SJeff Kirsher 2869edb944d2SDmitry Kravkov rc = bnx2x_test_nvram_dirs(bp, buf); 2870edb944d2SDmitry Kravkov 2871adfc5217SJeff Kirsher test_nvram_exit: 2872afa13b4bSMintz Yuval kfree(buf); 2873adfc5217SJeff Kirsher return rc; 2874adfc5217SJeff Kirsher } 2875adfc5217SJeff Kirsher 2876adfc5217SJeff Kirsher /* Send an EMPTY ramrod on the first queue */ 2877adfc5217SJeff Kirsher static int bnx2x_test_intr(struct bnx2x *bp) 2878adfc5217SJeff Kirsher { 28793b603066SYuval Mintz struct bnx2x_queue_state_params params = {NULL}; 2880adfc5217SJeff Kirsher 288151c1a580SMerav Sicron if (!netif_running(bp->dev)) { 288251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 288351c1a580SMerav Sicron "cannot access eeprom when the interface is down\n"); 2884adfc5217SJeff Kirsher return -ENODEV; 288551c1a580SMerav Sicron } 2886adfc5217SJeff Kirsher 288715192a8cSBarak Witkowski params.q_obj = &bp->sp_objs->q_obj; 2888adfc5217SJeff Kirsher params.cmd = BNX2X_Q_CMD_EMPTY; 2889adfc5217SJeff Kirsher 2890adfc5217SJeff Kirsher __set_bit(RAMROD_COMP_WAIT, ¶ms.ramrod_flags); 2891adfc5217SJeff Kirsher 2892adfc5217SJeff Kirsher return bnx2x_queue_state_change(bp, ¶ms); 2893adfc5217SJeff Kirsher } 2894adfc5217SJeff Kirsher 2895adfc5217SJeff Kirsher static void bnx2x_self_test(struct net_device *dev, 2896adfc5217SJeff Kirsher struct ethtool_test *etest, u64 *buf) 2897adfc5217SJeff Kirsher { 2898adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 2899a336ca7cSYaniv Rosner u8 is_serdes, link_up; 2900a336ca7cSYaniv Rosner int rc, cnt = 0; 2901cf2c1df6SMerav Sicron 2902adfc5217SJeff Kirsher if (bp->recovery_state != BNX2X_RECOVERY_DONE) { 290351c1a580SMerav Sicron netdev_err(bp->dev, 290451c1a580SMerav Sicron "Handling parity error recovery. Try again later\n"); 2905adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED; 2906adfc5217SJeff Kirsher return; 2907adfc5217SJeff Kirsher } 29082de67439SYuval Mintz 29098970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 29108970b2e4SMerav Sicron "Self-test command parameters: offline = %d, external_lb = %d\n", 29118970b2e4SMerav Sicron (etest->flags & ETH_TEST_FL_OFFLINE), 29128970b2e4SMerav Sicron (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2); 2913adfc5217SJeff Kirsher 2914cf2c1df6SMerav Sicron memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp)); 2915adfc5217SJeff Kirsher 2916bd8e012bSYuval Mintz if (bnx2x_test_nvram(bp) != 0) { 2917bd8e012bSYuval Mintz if (!IS_MF(bp)) 2918bd8e012bSYuval Mintz buf[4] = 1; 2919bd8e012bSYuval Mintz else 2920bd8e012bSYuval Mintz buf[0] = 1; 2921bd8e012bSYuval Mintz etest->flags |= ETH_TEST_FL_FAILED; 2922bd8e012bSYuval Mintz } 2923bd8e012bSYuval Mintz 2924cf2c1df6SMerav Sicron if (!netif_running(dev)) { 2925bd8e012bSYuval Mintz DP(BNX2X_MSG_ETHTOOL, "Interface is down\n"); 2926adfc5217SJeff Kirsher return; 2927cf2c1df6SMerav Sicron } 2928adfc5217SJeff Kirsher 2929adfc5217SJeff Kirsher is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0; 2930a336ca7cSYaniv Rosner link_up = bp->link_vars.link_up; 2931cf2c1df6SMerav Sicron /* offline tests are not supported in MF mode */ 2932cf2c1df6SMerav Sicron if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) { 2933adfc5217SJeff Kirsher int port = BP_PORT(bp); 2934adfc5217SJeff Kirsher u32 val; 2935adfc5217SJeff Kirsher 2936adfc5217SJeff Kirsher /* save current value of input enable for TX port IF */ 2937adfc5217SJeff Kirsher val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4); 2938adfc5217SJeff Kirsher /* disable input for TX port IF */ 2939adfc5217SJeff Kirsher REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0); 2940adfc5217SJeff Kirsher 29415d07d868SYuval Mintz bnx2x_nic_unload(bp, UNLOAD_NORMAL, false); 2942cf2c1df6SMerav Sicron rc = bnx2x_nic_load(bp, LOAD_DIAG); 2943cf2c1df6SMerav Sicron if (rc) { 2944cf2c1df6SMerav Sicron etest->flags |= ETH_TEST_FL_FAILED; 2945cf2c1df6SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 2946cf2c1df6SMerav Sicron "Can't perform self-test, nic_load (for offline) failed\n"); 2947cf2c1df6SMerav Sicron return; 2948cf2c1df6SMerav Sicron } 2949cf2c1df6SMerav Sicron 2950adfc5217SJeff Kirsher /* wait until link state is restored */ 2951adfc5217SJeff Kirsher bnx2x_wait_for_link(bp, 1, is_serdes); 2952adfc5217SJeff Kirsher 2953adfc5217SJeff Kirsher if (bnx2x_test_registers(bp) != 0) { 2954adfc5217SJeff Kirsher buf[0] = 1; 2955adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED; 2956adfc5217SJeff Kirsher } 2957adfc5217SJeff Kirsher if (bnx2x_test_memory(bp) != 0) { 2958adfc5217SJeff Kirsher buf[1] = 1; 2959adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED; 2960adfc5217SJeff Kirsher } 2961adfc5217SJeff Kirsher 29628970b2e4SMerav Sicron buf[2] = bnx2x_test_loopback(bp); /* internal LB */ 2963adfc5217SJeff Kirsher if (buf[2] != 0) 2964adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED; 2965adfc5217SJeff Kirsher 29668970b2e4SMerav Sicron if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) { 29678970b2e4SMerav Sicron buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */ 29688970b2e4SMerav Sicron if (buf[3] != 0) 29698970b2e4SMerav Sicron etest->flags |= ETH_TEST_FL_FAILED; 29708970b2e4SMerav Sicron etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE; 29718970b2e4SMerav Sicron } 29728970b2e4SMerav Sicron 29735d07d868SYuval Mintz bnx2x_nic_unload(bp, UNLOAD_NORMAL, false); 2974adfc5217SJeff Kirsher 2975adfc5217SJeff Kirsher /* restore input for TX port IF */ 2976adfc5217SJeff Kirsher REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val); 2977cf2c1df6SMerav Sicron rc = bnx2x_nic_load(bp, LOAD_NORMAL); 2978cf2c1df6SMerav Sicron if (rc) { 2979cf2c1df6SMerav Sicron etest->flags |= ETH_TEST_FL_FAILED; 2980cf2c1df6SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 2981cf2c1df6SMerav Sicron "Can't perform self-test, nic_load (for online) failed\n"); 2982cf2c1df6SMerav Sicron return; 2983cf2c1df6SMerav Sicron } 2984adfc5217SJeff Kirsher /* wait until link state is restored */ 2985adfc5217SJeff Kirsher bnx2x_wait_for_link(bp, link_up, is_serdes); 2986adfc5217SJeff Kirsher } 2987bd8e012bSYuval Mintz 2988adfc5217SJeff Kirsher if (bnx2x_test_intr(bp) != 0) { 2989cf2c1df6SMerav Sicron if (!IS_MF(bp)) 29908970b2e4SMerav Sicron buf[5] = 1; 2991cf2c1df6SMerav Sicron else 2992cf2c1df6SMerav Sicron buf[1] = 1; 2993adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED; 2994adfc5217SJeff Kirsher } 2995adfc5217SJeff Kirsher 2996a336ca7cSYaniv Rosner if (link_up) { 2997a336ca7cSYaniv Rosner cnt = 100; 2998a336ca7cSYaniv Rosner while (bnx2x_link_test(bp, is_serdes) && --cnt) 2999a336ca7cSYaniv Rosner msleep(20); 3000a336ca7cSYaniv Rosner } 3001a336ca7cSYaniv Rosner 3002a336ca7cSYaniv Rosner if (!cnt) { 3003cf2c1df6SMerav Sicron if (!IS_MF(bp)) 30048970b2e4SMerav Sicron buf[6] = 1; 3005cf2c1df6SMerav Sicron else 3006cf2c1df6SMerav Sicron buf[2] = 1; 3007adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED; 3008adfc5217SJeff Kirsher } 3009adfc5217SJeff Kirsher } 3010adfc5217SJeff Kirsher 3011adfc5217SJeff Kirsher #define IS_PORT_STAT(i) \ 3012adfc5217SJeff Kirsher ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT) 3013adfc5217SJeff Kirsher #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC) 3014d8361051SYuval Mintz #define HIDE_PORT_STAT(bp) \ 3015d8361051SYuval Mintz ((IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS)) || \ 3016d8361051SYuval Mintz IS_VF(bp)) 3017adfc5217SJeff Kirsher 3018adfc5217SJeff Kirsher /* ethtool statistics are displayed for all regular ethernet queues and the 3019adfc5217SJeff Kirsher * fcoe L2 queue if not disabled 3020adfc5217SJeff Kirsher */ 30211191cb83SEric Dumazet static int bnx2x_num_stat_queues(struct bnx2x *bp) 3022adfc5217SJeff Kirsher { 3023adfc5217SJeff Kirsher return BNX2X_NUM_ETH_QUEUES(bp); 3024adfc5217SJeff Kirsher } 3025adfc5217SJeff Kirsher 3026adfc5217SJeff Kirsher static int bnx2x_get_sset_count(struct net_device *dev, int stringset) 3027adfc5217SJeff Kirsher { 3028adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 30293521b419SYuval Mintz int i, num_strings = 0; 3030adfc5217SJeff Kirsher 3031adfc5217SJeff Kirsher switch (stringset) { 3032adfc5217SJeff Kirsher case ETH_SS_STATS: 3033adfc5217SJeff Kirsher if (is_multi(bp)) { 30343521b419SYuval Mintz num_strings = bnx2x_num_stat_queues(bp) * 3035adfc5217SJeff Kirsher BNX2X_NUM_Q_STATS; 3036d5e83632SYuval Mintz } else 30373521b419SYuval Mintz num_strings = 0; 3038d8361051SYuval Mintz if (HIDE_PORT_STAT(bp)) { 3039adfc5217SJeff Kirsher for (i = 0; i < BNX2X_NUM_STATS; i++) 3040adfc5217SJeff Kirsher if (IS_FUNC_STAT(i)) 30413521b419SYuval Mintz num_strings++; 3042adfc5217SJeff Kirsher } else 30433521b419SYuval Mintz num_strings += BNX2X_NUM_STATS; 3044d5e83632SYuval Mintz 30453521b419SYuval Mintz return num_strings; 3046adfc5217SJeff Kirsher 3047adfc5217SJeff Kirsher case ETH_SS_TEST: 3048cf2c1df6SMerav Sicron return BNX2X_NUM_TESTS(bp); 3049adfc5217SJeff Kirsher 30503521b419SYuval Mintz case ETH_SS_PRIV_FLAGS: 30513521b419SYuval Mintz return BNX2X_PRI_FLAG_LEN; 30523521b419SYuval Mintz 3053adfc5217SJeff Kirsher default: 3054adfc5217SJeff Kirsher return -EINVAL; 3055adfc5217SJeff Kirsher } 3056adfc5217SJeff Kirsher } 3057adfc5217SJeff Kirsher 30583521b419SYuval Mintz static u32 bnx2x_get_private_flags(struct net_device *dev) 30593521b419SYuval Mintz { 30603521b419SYuval Mintz struct bnx2x *bp = netdev_priv(dev); 30613521b419SYuval Mintz u32 flags = 0; 30623521b419SYuval Mintz 30633521b419SYuval Mintz flags |= (!(bp->flags & NO_ISCSI_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_ISCSI; 30643521b419SYuval Mintz flags |= (!(bp->flags & NO_FCOE_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_FCOE; 30653521b419SYuval Mintz flags |= (!!IS_MF_STORAGE_ONLY(bp)) << BNX2X_PRI_FLAG_STORAGE; 30663521b419SYuval Mintz 30673521b419SYuval Mintz return flags; 30683521b419SYuval Mintz } 30693521b419SYuval Mintz 3070adfc5217SJeff Kirsher static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf) 3071adfc5217SJeff Kirsher { 3072adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 30735889335cSMerav Sicron int i, j, k, start; 3074adfc5217SJeff Kirsher char queue_name[MAX_QUEUE_NAME_LEN+1]; 3075adfc5217SJeff Kirsher 3076adfc5217SJeff Kirsher switch (stringset) { 3077adfc5217SJeff Kirsher case ETH_SS_STATS: 3078adfc5217SJeff Kirsher k = 0; 3079d5e83632SYuval Mintz if (is_multi(bp)) { 3080adfc5217SJeff Kirsher for_each_eth_queue(bp, i) { 3081adfc5217SJeff Kirsher memset(queue_name, 0, sizeof(queue_name)); 3082adfc5217SJeff Kirsher sprintf(queue_name, "%d", i); 3083adfc5217SJeff Kirsher for (j = 0; j < BNX2X_NUM_Q_STATS; j++) 3084adfc5217SJeff Kirsher snprintf(buf + (k + j)*ETH_GSTRING_LEN, 3085adfc5217SJeff Kirsher ETH_GSTRING_LEN, 3086adfc5217SJeff Kirsher bnx2x_q_stats_arr[j].string, 3087adfc5217SJeff Kirsher queue_name); 3088adfc5217SJeff Kirsher k += BNX2X_NUM_Q_STATS; 3089adfc5217SJeff Kirsher } 3090d5e83632SYuval Mintz } 3091d5e83632SYuval Mintz 3092adfc5217SJeff Kirsher for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) { 3093d8361051SYuval Mintz if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i)) 3094adfc5217SJeff Kirsher continue; 3095d5e83632SYuval Mintz strcpy(buf + (k + j)*ETH_GSTRING_LEN, 3096adfc5217SJeff Kirsher bnx2x_stats_arr[i].string); 3097adfc5217SJeff Kirsher j++; 3098adfc5217SJeff Kirsher } 3099d5e83632SYuval Mintz 3100adfc5217SJeff Kirsher break; 3101adfc5217SJeff Kirsher 3102adfc5217SJeff Kirsher case ETH_SS_TEST: 3103cf2c1df6SMerav Sicron /* First 4 tests cannot be done in MF mode */ 3104cf2c1df6SMerav Sicron if (!IS_MF(bp)) 3105cf2c1df6SMerav Sicron start = 0; 3106cf2c1df6SMerav Sicron else 3107cf2c1df6SMerav Sicron start = 4; 31085889335cSMerav Sicron memcpy(buf, bnx2x_tests_str_arr + start, 31095889335cSMerav Sicron ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp)); 31103521b419SYuval Mintz break; 31113521b419SYuval Mintz 31123521b419SYuval Mintz case ETH_SS_PRIV_FLAGS: 31133521b419SYuval Mintz memcpy(buf, bnx2x_private_arr, 31143521b419SYuval Mintz ETH_GSTRING_LEN * BNX2X_PRI_FLAG_LEN); 31153521b419SYuval Mintz break; 3116adfc5217SJeff Kirsher } 3117adfc5217SJeff Kirsher } 3118adfc5217SJeff Kirsher 3119adfc5217SJeff Kirsher static void bnx2x_get_ethtool_stats(struct net_device *dev, 3120adfc5217SJeff Kirsher struct ethtool_stats *stats, u64 *buf) 3121adfc5217SJeff Kirsher { 3122adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 3123adfc5217SJeff Kirsher u32 *hw_stats, *offset; 3124d5e83632SYuval Mintz int i, j, k = 0; 3125adfc5217SJeff Kirsher 3126adfc5217SJeff Kirsher if (is_multi(bp)) { 3127adfc5217SJeff Kirsher for_each_eth_queue(bp, i) { 312815192a8cSBarak Witkowski hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats; 3129adfc5217SJeff Kirsher for (j = 0; j < BNX2X_NUM_Q_STATS; j++) { 3130adfc5217SJeff Kirsher if (bnx2x_q_stats_arr[j].size == 0) { 3131adfc5217SJeff Kirsher /* skip this counter */ 3132adfc5217SJeff Kirsher buf[k + j] = 0; 3133adfc5217SJeff Kirsher continue; 3134adfc5217SJeff Kirsher } 3135adfc5217SJeff Kirsher offset = (hw_stats + 3136adfc5217SJeff Kirsher bnx2x_q_stats_arr[j].offset); 3137adfc5217SJeff Kirsher if (bnx2x_q_stats_arr[j].size == 4) { 3138adfc5217SJeff Kirsher /* 4-byte counter */ 3139adfc5217SJeff Kirsher buf[k + j] = (u64) *offset; 3140adfc5217SJeff Kirsher continue; 3141adfc5217SJeff Kirsher } 3142adfc5217SJeff Kirsher /* 8-byte counter */ 3143adfc5217SJeff Kirsher buf[k + j] = HILO_U64(*offset, *(offset + 1)); 3144adfc5217SJeff Kirsher } 3145adfc5217SJeff Kirsher k += BNX2X_NUM_Q_STATS; 3146adfc5217SJeff Kirsher } 3147adfc5217SJeff Kirsher } 3148d5e83632SYuval Mintz 3149adfc5217SJeff Kirsher hw_stats = (u32 *)&bp->eth_stats; 3150adfc5217SJeff Kirsher for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) { 3151d8361051SYuval Mintz if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i)) 3152adfc5217SJeff Kirsher continue; 3153adfc5217SJeff Kirsher if (bnx2x_stats_arr[i].size == 0) { 3154adfc5217SJeff Kirsher /* skip this counter */ 3155d5e83632SYuval Mintz buf[k + j] = 0; 3156adfc5217SJeff Kirsher j++; 3157adfc5217SJeff Kirsher continue; 3158adfc5217SJeff Kirsher } 3159adfc5217SJeff Kirsher offset = (hw_stats + bnx2x_stats_arr[i].offset); 3160adfc5217SJeff Kirsher if (bnx2x_stats_arr[i].size == 4) { 3161adfc5217SJeff Kirsher /* 4-byte counter */ 3162d5e83632SYuval Mintz buf[k + j] = (u64) *offset; 3163adfc5217SJeff Kirsher j++; 3164adfc5217SJeff Kirsher continue; 3165adfc5217SJeff Kirsher } 3166adfc5217SJeff Kirsher /* 8-byte counter */ 3167d5e83632SYuval Mintz buf[k + j] = HILO_U64(*offset, *(offset + 1)); 3168adfc5217SJeff Kirsher j++; 3169adfc5217SJeff Kirsher } 3170adfc5217SJeff Kirsher } 3171adfc5217SJeff Kirsher 3172adfc5217SJeff Kirsher static int bnx2x_set_phys_id(struct net_device *dev, 3173adfc5217SJeff Kirsher enum ethtool_phys_id_state state) 3174adfc5217SJeff Kirsher { 3175adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 3176adfc5217SJeff Kirsher 31773fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) { 317851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, 317951c1a580SMerav Sicron "cannot access eeprom when the interface is down\n"); 3180adfc5217SJeff Kirsher return -EAGAIN; 318151c1a580SMerav Sicron } 3182adfc5217SJeff Kirsher 3183adfc5217SJeff Kirsher switch (state) { 3184adfc5217SJeff Kirsher case ETHTOOL_ID_ACTIVE: 3185adfc5217SJeff Kirsher return 1; /* cycle on/off once per second */ 3186adfc5217SJeff Kirsher 3187adfc5217SJeff Kirsher case ETHTOOL_ID_ON: 31888203c4b6SYaniv Rosner bnx2x_acquire_phy_lock(bp); 3189adfc5217SJeff Kirsher bnx2x_set_led(&bp->link_params, &bp->link_vars, 3190adfc5217SJeff Kirsher LED_MODE_ON, SPEED_1000); 31918203c4b6SYaniv Rosner bnx2x_release_phy_lock(bp); 3192adfc5217SJeff Kirsher break; 3193adfc5217SJeff Kirsher 3194adfc5217SJeff Kirsher case ETHTOOL_ID_OFF: 31958203c4b6SYaniv Rosner bnx2x_acquire_phy_lock(bp); 3196adfc5217SJeff Kirsher bnx2x_set_led(&bp->link_params, &bp->link_vars, 3197adfc5217SJeff Kirsher LED_MODE_FRONT_PANEL_OFF, 0); 31988203c4b6SYaniv Rosner bnx2x_release_phy_lock(bp); 3199adfc5217SJeff Kirsher break; 3200adfc5217SJeff Kirsher 3201adfc5217SJeff Kirsher case ETHTOOL_ID_INACTIVE: 32028203c4b6SYaniv Rosner bnx2x_acquire_phy_lock(bp); 3203adfc5217SJeff Kirsher bnx2x_set_led(&bp->link_params, &bp->link_vars, 3204adfc5217SJeff Kirsher LED_MODE_OPER, 3205adfc5217SJeff Kirsher bp->link_vars.line_speed); 32068203c4b6SYaniv Rosner bnx2x_release_phy_lock(bp); 3207adfc5217SJeff Kirsher } 3208adfc5217SJeff Kirsher 3209adfc5217SJeff Kirsher return 0; 3210adfc5217SJeff Kirsher } 3211adfc5217SJeff Kirsher 32125d317c6aSMerav Sicron static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info) 32135d317c6aSMerav Sicron { 32145d317c6aSMerav Sicron switch (info->flow_type) { 32155d317c6aSMerav Sicron case TCP_V4_FLOW: 32165d317c6aSMerav Sicron case TCP_V6_FLOW: 32175d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST | 32185d317c6aSMerav Sicron RXH_L4_B_0_1 | RXH_L4_B_2_3; 32195d317c6aSMerav Sicron break; 32205d317c6aSMerav Sicron case UDP_V4_FLOW: 32215d317c6aSMerav Sicron if (bp->rss_conf_obj.udp_rss_v4) 32225d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST | 32235d317c6aSMerav Sicron RXH_L4_B_0_1 | RXH_L4_B_2_3; 32245d317c6aSMerav Sicron else 32255d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST; 32265d317c6aSMerav Sicron break; 32275d317c6aSMerav Sicron case UDP_V6_FLOW: 32285d317c6aSMerav Sicron if (bp->rss_conf_obj.udp_rss_v6) 32295d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST | 32305d317c6aSMerav Sicron RXH_L4_B_0_1 | RXH_L4_B_2_3; 32315d317c6aSMerav Sicron else 32325d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST; 32335d317c6aSMerav Sicron break; 32345d317c6aSMerav Sicron case IPV4_FLOW: 32355d317c6aSMerav Sicron case IPV6_FLOW: 32365d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST; 32375d317c6aSMerav Sicron break; 32385d317c6aSMerav Sicron default: 32395d317c6aSMerav Sicron info->data = 0; 32405d317c6aSMerav Sicron break; 32415d317c6aSMerav Sicron } 32425d317c6aSMerav Sicron 32435d317c6aSMerav Sicron return 0; 32445d317c6aSMerav Sicron } 32455d317c6aSMerav Sicron 3246adfc5217SJeff Kirsher static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info, 3247815c7db5SBen Hutchings u32 *rules __always_unused) 3248adfc5217SJeff Kirsher { 3249adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 3250adfc5217SJeff Kirsher 3251adfc5217SJeff Kirsher switch (info->cmd) { 3252adfc5217SJeff Kirsher case ETHTOOL_GRXRINGS: 3253adfc5217SJeff Kirsher info->data = BNX2X_NUM_ETH_QUEUES(bp); 3254adfc5217SJeff Kirsher return 0; 32555d317c6aSMerav Sicron case ETHTOOL_GRXFH: 32565d317c6aSMerav Sicron return bnx2x_get_rss_flags(bp, info); 32575d317c6aSMerav Sicron default: 32585d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n"); 32595d317c6aSMerav Sicron return -EOPNOTSUPP; 32605d317c6aSMerav Sicron } 32615d317c6aSMerav Sicron } 3262adfc5217SJeff Kirsher 32635d317c6aSMerav Sicron static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info) 32645d317c6aSMerav Sicron { 32655d317c6aSMerav Sicron int udp_rss_requested; 32665d317c6aSMerav Sicron 32675d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL, 32685d317c6aSMerav Sicron "Set rss flags command parameters: flow type = %d, data = %llu\n", 32695d317c6aSMerav Sicron info->flow_type, info->data); 32705d317c6aSMerav Sicron 32715d317c6aSMerav Sicron switch (info->flow_type) { 32725d317c6aSMerav Sicron case TCP_V4_FLOW: 32735d317c6aSMerav Sicron case TCP_V6_FLOW: 32745d317c6aSMerav Sicron /* For TCP only 4-tupple hash is supported */ 32755d317c6aSMerav Sicron if (info->data ^ (RXH_IP_SRC | RXH_IP_DST | 32765d317c6aSMerav Sicron RXH_L4_B_0_1 | RXH_L4_B_2_3)) { 32775d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL, 32785d317c6aSMerav Sicron "Command parameters not supported\n"); 32795d317c6aSMerav Sicron return -EINVAL; 32805d317c6aSMerav Sicron } 32812de67439SYuval Mintz return 0; 32825d317c6aSMerav Sicron 32835d317c6aSMerav Sicron case UDP_V4_FLOW: 32845d317c6aSMerav Sicron case UDP_V6_FLOW: 32855d317c6aSMerav Sicron /* For UDP either 2-tupple hash or 4-tupple hash is supported */ 32865d317c6aSMerav Sicron if (info->data == (RXH_IP_SRC | RXH_IP_DST | 32875d317c6aSMerav Sicron RXH_L4_B_0_1 | RXH_L4_B_2_3)) 32885d317c6aSMerav Sicron udp_rss_requested = 1; 32895d317c6aSMerav Sicron else if (info->data == (RXH_IP_SRC | RXH_IP_DST)) 32905d317c6aSMerav Sicron udp_rss_requested = 0; 32915d317c6aSMerav Sicron else 32925d317c6aSMerav Sicron return -EINVAL; 32935d317c6aSMerav Sicron if ((info->flow_type == UDP_V4_FLOW) && 32945d317c6aSMerav Sicron (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) { 32955d317c6aSMerav Sicron bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested; 32965d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL, 32975d317c6aSMerav Sicron "rss re-configured, UDP 4-tupple %s\n", 32985d317c6aSMerav Sicron udp_rss_requested ? "enabled" : "disabled"); 329960cad4e6SAriel Elior return bnx2x_rss(bp, &bp->rss_conf_obj, false, true); 33005d317c6aSMerav Sicron } else if ((info->flow_type == UDP_V6_FLOW) && 33015d317c6aSMerav Sicron (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) { 33025d317c6aSMerav Sicron bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested; 33035d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL, 33045d317c6aSMerav Sicron "rss re-configured, UDP 4-tupple %s\n", 33055d317c6aSMerav Sicron udp_rss_requested ? "enabled" : "disabled"); 330660cad4e6SAriel Elior return bnx2x_rss(bp, &bp->rss_conf_obj, false, true); 33075d317c6aSMerav Sicron } 3308924d75abSYuval Mintz return 0; 3309924d75abSYuval Mintz 33105d317c6aSMerav Sicron case IPV4_FLOW: 33115d317c6aSMerav Sicron case IPV6_FLOW: 33125d317c6aSMerav Sicron /* For IP only 2-tupple hash is supported */ 33135d317c6aSMerav Sicron if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) { 33145d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL, 33155d317c6aSMerav Sicron "Command parameters not supported\n"); 33165d317c6aSMerav Sicron return -EINVAL; 33175d317c6aSMerav Sicron } 3318924d75abSYuval Mintz return 0; 3319924d75abSYuval Mintz 33205d317c6aSMerav Sicron case SCTP_V4_FLOW: 33215d317c6aSMerav Sicron case AH_ESP_V4_FLOW: 33225d317c6aSMerav Sicron case AH_V4_FLOW: 33235d317c6aSMerav Sicron case ESP_V4_FLOW: 33245d317c6aSMerav Sicron case SCTP_V6_FLOW: 33255d317c6aSMerav Sicron case AH_ESP_V6_FLOW: 33265d317c6aSMerav Sicron case AH_V6_FLOW: 33275d317c6aSMerav Sicron case ESP_V6_FLOW: 33285d317c6aSMerav Sicron case IP_USER_FLOW: 33295d317c6aSMerav Sicron case ETHER_FLOW: 33305d317c6aSMerav Sicron /* RSS is not supported for these protocols */ 33315d317c6aSMerav Sicron if (info->data) { 33325d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL, 33335d317c6aSMerav Sicron "Command parameters not supported\n"); 33345d317c6aSMerav Sicron return -EINVAL; 33355d317c6aSMerav Sicron } 3336924d75abSYuval Mintz return 0; 3337924d75abSYuval Mintz 33385d317c6aSMerav Sicron default: 33395d317c6aSMerav Sicron return -EINVAL; 33405d317c6aSMerav Sicron } 33415d317c6aSMerav Sicron } 33425d317c6aSMerav Sicron 33435d317c6aSMerav Sicron static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info) 33445d317c6aSMerav Sicron { 33455d317c6aSMerav Sicron struct bnx2x *bp = netdev_priv(dev); 33465d317c6aSMerav Sicron 33475d317c6aSMerav Sicron switch (info->cmd) { 33485d317c6aSMerav Sicron case ETHTOOL_SRXFH: 33495d317c6aSMerav Sicron return bnx2x_set_rss_flags(bp, info); 3350adfc5217SJeff Kirsher default: 335151c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n"); 3352adfc5217SJeff Kirsher return -EOPNOTSUPP; 3353adfc5217SJeff Kirsher } 3354adfc5217SJeff Kirsher } 3355adfc5217SJeff Kirsher 33567850f63fSBen Hutchings static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev) 3357adfc5217SJeff Kirsher { 335896305234SDmitry Kravkov return T_ETH_INDIRECTION_TABLE_SIZE; 33597850f63fSBen Hutchings } 33607850f63fSBen Hutchings 3361892311f6SEyal Perry static int bnx2x_get_rxfh(struct net_device *dev, u32 *indir, u8 *key, 3362892311f6SEyal Perry u8 *hfunc) 33637850f63fSBen Hutchings { 33647850f63fSBen Hutchings struct bnx2x *bp = netdev_priv(dev); 3365adfc5217SJeff Kirsher u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0}; 3366adfc5217SJeff Kirsher size_t i; 3367adfc5217SJeff Kirsher 3368892311f6SEyal Perry if (hfunc) 3369892311f6SEyal Perry *hfunc = ETH_RSS_HASH_TOP; 3370892311f6SEyal Perry if (!indir) 3371892311f6SEyal Perry return 0; 3372892311f6SEyal Perry 3373adfc5217SJeff Kirsher /* Get the current configuration of the RSS indirection table */ 3374adfc5217SJeff Kirsher bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table); 3375adfc5217SJeff Kirsher 3376adfc5217SJeff Kirsher /* 3377adfc5217SJeff Kirsher * We can't use a memcpy() as an internal storage of an 3378adfc5217SJeff Kirsher * indirection table is a u8 array while indir->ring_index 3379adfc5217SJeff Kirsher * points to an array of u32. 3380adfc5217SJeff Kirsher * 3381adfc5217SJeff Kirsher * Indirection table contains the FW Client IDs, so we need to 3382adfc5217SJeff Kirsher * align the returned table to the Client ID of the leading RSS 3383adfc5217SJeff Kirsher * queue. 3384adfc5217SJeff Kirsher */ 33857850f63fSBen Hutchings for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) 33867850f63fSBen Hutchings indir[i] = ind_table[i] - bp->fp->cl_id; 3387adfc5217SJeff Kirsher 3388adfc5217SJeff Kirsher return 0; 3389adfc5217SJeff Kirsher } 3390adfc5217SJeff Kirsher 3391fe62d001SBen Hutchings static int bnx2x_set_rxfh(struct net_device *dev, const u32 *indir, 3392892311f6SEyal Perry const u8 *key, const u8 hfunc) 3393adfc5217SJeff Kirsher { 3394adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev); 3395adfc5217SJeff Kirsher size_t i; 3396adfc5217SJeff Kirsher 3397892311f6SEyal Perry /* We require at least one supported parameter to be changed and no 3398892311f6SEyal Perry * change in any of the unsupported parameters 3399892311f6SEyal Perry */ 3400892311f6SEyal Perry if (key || 3401892311f6SEyal Perry (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP)) 3402892311f6SEyal Perry return -EOPNOTSUPP; 3403892311f6SEyal Perry 3404892311f6SEyal Perry if (!indir) 3405892311f6SEyal Perry return 0; 3406892311f6SEyal Perry 3407adfc5217SJeff Kirsher for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) { 3408adfc5217SJeff Kirsher /* 3409fe62d001SBen Hutchings * The same as in bnx2x_get_rxfh: we can't use a memcpy() 3410adfc5217SJeff Kirsher * as an internal storage of an indirection table is a u8 array 3411adfc5217SJeff Kirsher * while indir->ring_index points to an array of u32. 3412adfc5217SJeff Kirsher * 3413adfc5217SJeff Kirsher * Indirection table contains the FW Client IDs, so we need to 3414adfc5217SJeff Kirsher * align the received table to the Client ID of the leading RSS 3415adfc5217SJeff Kirsher * queue 3416adfc5217SJeff Kirsher */ 34175d317c6aSMerav Sicron bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id; 3418adfc5217SJeff Kirsher } 3419adfc5217SJeff Kirsher 34205d317c6aSMerav Sicron return bnx2x_config_rss_eth(bp, false); 3421adfc5217SJeff Kirsher } 3422adfc5217SJeff Kirsher 34230e8d2ec5SMerav Sicron /** 34240e8d2ec5SMerav Sicron * bnx2x_get_channels - gets the number of RSS queues. 34250e8d2ec5SMerav Sicron * 34260e8d2ec5SMerav Sicron * @dev: net device 34270e8d2ec5SMerav Sicron * @channels: returns the number of max / current queues 34280e8d2ec5SMerav Sicron */ 34290e8d2ec5SMerav Sicron static void bnx2x_get_channels(struct net_device *dev, 34300e8d2ec5SMerav Sicron struct ethtool_channels *channels) 34310e8d2ec5SMerav Sicron { 34320e8d2ec5SMerav Sicron struct bnx2x *bp = netdev_priv(dev); 34330e8d2ec5SMerav Sicron 34340e8d2ec5SMerav Sicron channels->max_combined = BNX2X_MAX_RSS_COUNT(bp); 34350e8d2ec5SMerav Sicron channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp); 34360e8d2ec5SMerav Sicron } 34370e8d2ec5SMerav Sicron 34380e8d2ec5SMerav Sicron /** 34390e8d2ec5SMerav Sicron * bnx2x_change_num_queues - change the number of RSS queues. 34400e8d2ec5SMerav Sicron * 34410e8d2ec5SMerav Sicron * @bp: bnx2x private structure 34420e8d2ec5SMerav Sicron * 34430e8d2ec5SMerav Sicron * Re-configure interrupt mode to get the new number of MSI-X 34440e8d2ec5SMerav Sicron * vectors and re-add NAPI objects. 34450e8d2ec5SMerav Sicron */ 34460e8d2ec5SMerav Sicron static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss) 34470e8d2ec5SMerav Sicron { 34480e8d2ec5SMerav Sicron bnx2x_disable_msi(bp); 344955c11941SMerav Sicron bp->num_ethernet_queues = num_rss; 345055c11941SMerav Sicron bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues; 345155c11941SMerav Sicron BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues); 34520e8d2ec5SMerav Sicron bnx2x_set_int_mode(bp); 34530e8d2ec5SMerav Sicron } 34540e8d2ec5SMerav Sicron 34550e8d2ec5SMerav Sicron /** 34560e8d2ec5SMerav Sicron * bnx2x_set_channels - sets the number of RSS queues. 34570e8d2ec5SMerav Sicron * 34580e8d2ec5SMerav Sicron * @dev: net device 34590e8d2ec5SMerav Sicron * @channels: includes the number of queues requested 34600e8d2ec5SMerav Sicron */ 34610e8d2ec5SMerav Sicron static int bnx2x_set_channels(struct net_device *dev, 34620e8d2ec5SMerav Sicron struct ethtool_channels *channels) 34630e8d2ec5SMerav Sicron { 34640e8d2ec5SMerav Sicron struct bnx2x *bp = netdev_priv(dev); 34650e8d2ec5SMerav Sicron 34660e8d2ec5SMerav Sicron DP(BNX2X_MSG_ETHTOOL, 34670e8d2ec5SMerav Sicron "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n", 34680e8d2ec5SMerav Sicron channels->rx_count, channels->tx_count, channels->other_count, 34690e8d2ec5SMerav Sicron channels->combined_count); 34700e8d2ec5SMerav Sicron 34710e8d2ec5SMerav Sicron /* We don't support separate rx / tx channels. 34720e8d2ec5SMerav Sicron * We don't allow setting 'other' channels. 34730e8d2ec5SMerav Sicron */ 34740e8d2ec5SMerav Sicron if (channels->rx_count || channels->tx_count || channels->other_count 34750e8d2ec5SMerav Sicron || (channels->combined_count == 0) || 34760e8d2ec5SMerav Sicron (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) { 34770e8d2ec5SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n"); 34780e8d2ec5SMerav Sicron return -EINVAL; 34790e8d2ec5SMerav Sicron } 34800e8d2ec5SMerav Sicron 34810e8d2ec5SMerav Sicron /* Check if there was a change in the active parameters */ 34820e8d2ec5SMerav Sicron if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) { 34830e8d2ec5SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n"); 34840e8d2ec5SMerav Sicron return 0; 34850e8d2ec5SMerav Sicron } 34860e8d2ec5SMerav Sicron 34870e8d2ec5SMerav Sicron /* Set the requested number of queues in bp context. 34880e8d2ec5SMerav Sicron * Note that the actual number of queues created during load may be 34890e8d2ec5SMerav Sicron * less than requested if memory is low. 34900e8d2ec5SMerav Sicron */ 34910e8d2ec5SMerav Sicron if (unlikely(!netif_running(dev))) { 34920e8d2ec5SMerav Sicron bnx2x_change_num_queues(bp, channels->combined_count); 34930e8d2ec5SMerav Sicron return 0; 34940e8d2ec5SMerav Sicron } 34955d07d868SYuval Mintz bnx2x_nic_unload(bp, UNLOAD_NORMAL, true); 34960e8d2ec5SMerav Sicron bnx2x_change_num_queues(bp, channels->combined_count); 34970e8d2ec5SMerav Sicron return bnx2x_nic_load(bp, LOAD_NORMAL); 34980e8d2ec5SMerav Sicron } 34990e8d2ec5SMerav Sicron 3500eeed018cSMichal Kalderon static int bnx2x_get_ts_info(struct net_device *dev, 3501eeed018cSMichal Kalderon struct ethtool_ts_info *info) 3502eeed018cSMichal Kalderon { 3503eeed018cSMichal Kalderon struct bnx2x *bp = netdev_priv(dev); 3504eeed018cSMichal Kalderon 3505eeed018cSMichal Kalderon if (bp->flags & PTP_SUPPORTED) { 3506eeed018cSMichal Kalderon info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE | 3507eeed018cSMichal Kalderon SOF_TIMESTAMPING_RX_SOFTWARE | 3508eeed018cSMichal Kalderon SOF_TIMESTAMPING_SOFTWARE | 3509eeed018cSMichal Kalderon SOF_TIMESTAMPING_TX_HARDWARE | 3510eeed018cSMichal Kalderon SOF_TIMESTAMPING_RX_HARDWARE | 3511eeed018cSMichal Kalderon SOF_TIMESTAMPING_RAW_HARDWARE; 3512eeed018cSMichal Kalderon 3513eeed018cSMichal Kalderon if (bp->ptp_clock) 3514eeed018cSMichal Kalderon info->phc_index = ptp_clock_index(bp->ptp_clock); 3515eeed018cSMichal Kalderon else 3516eeed018cSMichal Kalderon info->phc_index = -1; 3517eeed018cSMichal Kalderon 3518eeed018cSMichal Kalderon info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) | 3519eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) | 3520eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V1_L4_SYNC) | 3521eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) | 3522eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) | 3523eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) | 3524eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) | 3525eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) | 3526eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) | 3527eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) | 3528eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V2_EVENT) | 3529eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V2_SYNC) | 3530eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ); 3531eeed018cSMichal Kalderon 3532eeed018cSMichal Kalderon info->tx_types = (1 << HWTSTAMP_TX_OFF)|(1 << HWTSTAMP_TX_ON); 3533eeed018cSMichal Kalderon 3534eeed018cSMichal Kalderon return 0; 3535eeed018cSMichal Kalderon } 3536eeed018cSMichal Kalderon 3537eeed018cSMichal Kalderon return ethtool_op_get_ts_info(dev, info); 3538eeed018cSMichal Kalderon } 3539eeed018cSMichal Kalderon 3540adfc5217SJeff Kirsher static const struct ethtool_ops bnx2x_ethtool_ops = { 3541adfc5217SJeff Kirsher .get_settings = bnx2x_get_settings, 3542adfc5217SJeff Kirsher .set_settings = bnx2x_set_settings, 3543adfc5217SJeff Kirsher .get_drvinfo = bnx2x_get_drvinfo, 3544adfc5217SJeff Kirsher .get_regs_len = bnx2x_get_regs_len, 3545adfc5217SJeff Kirsher .get_regs = bnx2x_get_regs, 354607ba6af4SMiriam Shitrit .get_dump_flag = bnx2x_get_dump_flag, 354707ba6af4SMiriam Shitrit .get_dump_data = bnx2x_get_dump_data, 354807ba6af4SMiriam Shitrit .set_dump = bnx2x_set_dump, 3549adfc5217SJeff Kirsher .get_wol = bnx2x_get_wol, 3550adfc5217SJeff Kirsher .set_wol = bnx2x_set_wol, 3551adfc5217SJeff Kirsher .get_msglevel = bnx2x_get_msglevel, 3552adfc5217SJeff Kirsher .set_msglevel = bnx2x_set_msglevel, 3553adfc5217SJeff Kirsher .nway_reset = bnx2x_nway_reset, 3554adfc5217SJeff Kirsher .get_link = bnx2x_get_link, 3555adfc5217SJeff Kirsher .get_eeprom_len = bnx2x_get_eeprom_len, 3556adfc5217SJeff Kirsher .get_eeprom = bnx2x_get_eeprom, 3557adfc5217SJeff Kirsher .set_eeprom = bnx2x_set_eeprom, 3558adfc5217SJeff Kirsher .get_coalesce = bnx2x_get_coalesce, 3559adfc5217SJeff Kirsher .set_coalesce = bnx2x_set_coalesce, 3560adfc5217SJeff Kirsher .get_ringparam = bnx2x_get_ringparam, 3561adfc5217SJeff Kirsher .set_ringparam = bnx2x_set_ringparam, 3562adfc5217SJeff Kirsher .get_pauseparam = bnx2x_get_pauseparam, 3563adfc5217SJeff Kirsher .set_pauseparam = bnx2x_set_pauseparam, 3564adfc5217SJeff Kirsher .self_test = bnx2x_self_test, 3565adfc5217SJeff Kirsher .get_sset_count = bnx2x_get_sset_count, 35663521b419SYuval Mintz .get_priv_flags = bnx2x_get_private_flags, 3567adfc5217SJeff Kirsher .get_strings = bnx2x_get_strings, 3568adfc5217SJeff Kirsher .set_phys_id = bnx2x_set_phys_id, 3569adfc5217SJeff Kirsher .get_ethtool_stats = bnx2x_get_ethtool_stats, 3570adfc5217SJeff Kirsher .get_rxnfc = bnx2x_get_rxnfc, 35715d317c6aSMerav Sicron .set_rxnfc = bnx2x_set_rxnfc, 35727850f63fSBen Hutchings .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size, 3573fe62d001SBen Hutchings .get_rxfh = bnx2x_get_rxfh, 3574fe62d001SBen Hutchings .set_rxfh = bnx2x_set_rxfh, 35750e8d2ec5SMerav Sicron .get_channels = bnx2x_get_channels, 35760e8d2ec5SMerav Sicron .set_channels = bnx2x_set_channels, 357724ea818eSYuval Mintz .get_module_info = bnx2x_get_module_info, 357824ea818eSYuval Mintz .get_module_eeprom = bnx2x_get_module_eeprom, 3579e9939c80SYuval Mintz .get_eee = bnx2x_get_eee, 3580e9939c80SYuval Mintz .set_eee = bnx2x_set_eee, 3581eeed018cSMichal Kalderon .get_ts_info = bnx2x_get_ts_info, 3582adfc5217SJeff Kirsher }; 3583adfc5217SJeff Kirsher 3584005a07baSAriel Elior static const struct ethtool_ops bnx2x_vf_ethtool_ops = { 35856495d15aSDmitry Kravkov .get_settings = bnx2x_get_vf_settings, 3586005a07baSAriel Elior .get_drvinfo = bnx2x_get_drvinfo, 3587005a07baSAriel Elior .get_msglevel = bnx2x_get_msglevel, 3588005a07baSAriel Elior .set_msglevel = bnx2x_set_msglevel, 3589005a07baSAriel Elior .get_link = bnx2x_get_link, 3590005a07baSAriel Elior .get_coalesce = bnx2x_get_coalesce, 3591005a07baSAriel Elior .get_ringparam = bnx2x_get_ringparam, 3592005a07baSAriel Elior .set_ringparam = bnx2x_set_ringparam, 3593005a07baSAriel Elior .get_sset_count = bnx2x_get_sset_count, 3594005a07baSAriel Elior .get_strings = bnx2x_get_strings, 3595005a07baSAriel Elior .get_ethtool_stats = bnx2x_get_ethtool_stats, 3596005a07baSAriel Elior .get_rxnfc = bnx2x_get_rxnfc, 3597005a07baSAriel Elior .set_rxnfc = bnx2x_set_rxnfc, 3598005a07baSAriel Elior .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size, 3599fe62d001SBen Hutchings .get_rxfh = bnx2x_get_rxfh, 3600fe62d001SBen Hutchings .set_rxfh = bnx2x_set_rxfh, 3601005a07baSAriel Elior .get_channels = bnx2x_get_channels, 3602005a07baSAriel Elior .set_channels = bnx2x_set_channels, 3603005a07baSAriel Elior }; 3604005a07baSAriel Elior 3605005a07baSAriel Elior void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev) 3606adfc5217SJeff Kirsher { 36077ad24ea4SWilfried Klaebe netdev->ethtool_ops = (IS_PF(bp)) ? 36087ad24ea4SWilfried Klaebe &bnx2x_ethtool_ops : &bnx2x_vf_ethtool_ops; 3609adfc5217SJeff Kirsher } 3610