1adfc5217SJeff Kirsher /* bnx2x_ethtool.c: Broadcom Everest network driver.
2adfc5217SJeff Kirsher  *
385b26ea1SAriel Elior  * Copyright (c) 2007-2012 Broadcom Corporation
4adfc5217SJeff Kirsher  *
5adfc5217SJeff Kirsher  * This program is free software; you can redistribute it and/or modify
6adfc5217SJeff Kirsher  * it under the terms of the GNU General Public License as published by
7adfc5217SJeff Kirsher  * the Free Software Foundation.
8adfc5217SJeff Kirsher  *
9adfc5217SJeff Kirsher  * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10adfc5217SJeff Kirsher  * Written by: Eliezer Tamir
11adfc5217SJeff Kirsher  * Based on code from Michael Chan's bnx2 driver
12adfc5217SJeff Kirsher  * UDP CSUM errata workaround by Arik Gendelman
13adfc5217SJeff Kirsher  * Slowpath and fastpath rework by Vladislav Zolotarov
14adfc5217SJeff Kirsher  * Statistics and Link management by Yitchak Gertner
15adfc5217SJeff Kirsher  *
16adfc5217SJeff Kirsher  */
17f1deab50SJoe Perches 
18f1deab50SJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19f1deab50SJoe Perches 
20adfc5217SJeff Kirsher #include <linux/ethtool.h>
21adfc5217SJeff Kirsher #include <linux/netdevice.h>
22adfc5217SJeff Kirsher #include <linux/types.h>
23adfc5217SJeff Kirsher #include <linux/sched.h>
24adfc5217SJeff Kirsher #include <linux/crc32.h>
25adfc5217SJeff Kirsher 
26adfc5217SJeff Kirsher 
27adfc5217SJeff Kirsher #include "bnx2x.h"
28adfc5217SJeff Kirsher #include "bnx2x_cmn.h"
29adfc5217SJeff Kirsher #include "bnx2x_dump.h"
30adfc5217SJeff Kirsher #include "bnx2x_init.h"
31adfc5217SJeff Kirsher #include "bnx2x_sp.h"
32adfc5217SJeff Kirsher 
33adfc5217SJeff Kirsher /* Note: in the format strings below %s is replaced by the queue-name which is
34adfc5217SJeff Kirsher  * either its index or 'fcoe' for the fcoe queue. Make sure the format string
35adfc5217SJeff Kirsher  * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
36adfc5217SJeff Kirsher  */
37adfc5217SJeff Kirsher #define MAX_QUEUE_NAME_LEN	4
38adfc5217SJeff Kirsher static const struct {
39adfc5217SJeff Kirsher 	long offset;
40adfc5217SJeff Kirsher 	int size;
41adfc5217SJeff Kirsher 	char string[ETH_GSTRING_LEN];
42adfc5217SJeff Kirsher } bnx2x_q_stats_arr[] = {
43adfc5217SJeff Kirsher /* 1 */	{ Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
44adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(total_unicast_packets_received_hi),
45adfc5217SJeff Kirsher 						8, "[%s]: rx_ucast_packets" },
46adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(total_multicast_packets_received_hi),
47adfc5217SJeff Kirsher 						8, "[%s]: rx_mcast_packets" },
48adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
49adfc5217SJeff Kirsher 						8, "[%s]: rx_bcast_packets" },
50adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(no_buff_discard_hi),	8, "[%s]: rx_discards" },
51adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(rx_err_discard_pkt),
52adfc5217SJeff Kirsher 					 4, "[%s]: rx_phy_ip_err_discards"},
53adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(rx_skb_alloc_failed),
54adfc5217SJeff Kirsher 					 4, "[%s]: rx_skb_alloc_discard" },
55adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
56adfc5217SJeff Kirsher 
57adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(total_bytes_transmitted_hi),	8, "[%s]: tx_bytes" },
58adfc5217SJeff Kirsher /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
59adfc5217SJeff Kirsher 						8, "[%s]: tx_ucast_packets" },
60adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
61adfc5217SJeff Kirsher 						8, "[%s]: tx_mcast_packets" },
62adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
63adfc5217SJeff Kirsher 						8, "[%s]: tx_bcast_packets" },
64adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(total_tpa_aggregations_hi),
65adfc5217SJeff Kirsher 						8, "[%s]: tpa_aggregations" },
66adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
67adfc5217SJeff Kirsher 					8, "[%s]: tpa_aggregated_frames"},
68adfc5217SJeff Kirsher 	{ Q_STATS_OFFSET32(total_tpa_bytes_hi),	8, "[%s]: tpa_bytes"}
69adfc5217SJeff Kirsher };
70adfc5217SJeff Kirsher 
71adfc5217SJeff Kirsher #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
72adfc5217SJeff Kirsher 
73adfc5217SJeff Kirsher static const struct {
74adfc5217SJeff Kirsher 	long offset;
75adfc5217SJeff Kirsher 	int size;
76adfc5217SJeff Kirsher 	u32 flags;
77adfc5217SJeff Kirsher #define STATS_FLAGS_PORT		1
78adfc5217SJeff Kirsher #define STATS_FLAGS_FUNC		2
79adfc5217SJeff Kirsher #define STATS_FLAGS_BOTH		(STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
80adfc5217SJeff Kirsher 	char string[ETH_GSTRING_LEN];
81adfc5217SJeff Kirsher } bnx2x_stats_arr[] = {
82adfc5217SJeff Kirsher /* 1 */	{ STATS_OFFSET32(total_bytes_received_hi),
83adfc5217SJeff Kirsher 				8, STATS_FLAGS_BOTH, "rx_bytes" },
84adfc5217SJeff Kirsher 	{ STATS_OFFSET32(error_bytes_received_hi),
85adfc5217SJeff Kirsher 				8, STATS_FLAGS_BOTH, "rx_error_bytes" },
86adfc5217SJeff Kirsher 	{ STATS_OFFSET32(total_unicast_packets_received_hi),
87adfc5217SJeff Kirsher 				8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
88adfc5217SJeff Kirsher 	{ STATS_OFFSET32(total_multicast_packets_received_hi),
89adfc5217SJeff Kirsher 				8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
90adfc5217SJeff Kirsher 	{ STATS_OFFSET32(total_broadcast_packets_received_hi),
91adfc5217SJeff Kirsher 				8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
92adfc5217SJeff Kirsher 	{ STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
93adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "rx_crc_errors" },
94adfc5217SJeff Kirsher 	{ STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
95adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "rx_align_errors" },
96adfc5217SJeff Kirsher 	{ STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
97adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "rx_undersize_packets" },
98adfc5217SJeff Kirsher 	{ STATS_OFFSET32(etherstatsoverrsizepkts_hi),
99adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "rx_oversize_packets" },
100adfc5217SJeff Kirsher /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
101adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "rx_fragments" },
102adfc5217SJeff Kirsher 	{ STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
103adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "rx_jabbers" },
104adfc5217SJeff Kirsher 	{ STATS_OFFSET32(no_buff_discard_hi),
105adfc5217SJeff Kirsher 				8, STATS_FLAGS_BOTH, "rx_discards" },
106adfc5217SJeff Kirsher 	{ STATS_OFFSET32(mac_filter_discard),
107adfc5217SJeff Kirsher 				4, STATS_FLAGS_PORT, "rx_filtered_packets" },
108adfc5217SJeff Kirsher 	{ STATS_OFFSET32(mf_tag_discard),
109adfc5217SJeff Kirsher 				4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
1100e898dd7SBarak Witkowski 	{ STATS_OFFSET32(pfc_frames_received_hi),
1110e898dd7SBarak Witkowski 				8, STATS_FLAGS_PORT, "pfc_frames_received" },
1120e898dd7SBarak Witkowski 	{ STATS_OFFSET32(pfc_frames_sent_hi),
1130e898dd7SBarak Witkowski 				8, STATS_FLAGS_PORT, "pfc_frames_sent" },
114adfc5217SJeff Kirsher 	{ STATS_OFFSET32(brb_drop_hi),
115adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "rx_brb_discard" },
116adfc5217SJeff Kirsher 	{ STATS_OFFSET32(brb_truncate_hi),
117adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "rx_brb_truncate" },
118adfc5217SJeff Kirsher 	{ STATS_OFFSET32(pause_frames_received_hi),
119adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "rx_pause_frames" },
120adfc5217SJeff Kirsher 	{ STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
121adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
122adfc5217SJeff Kirsher 	{ STATS_OFFSET32(nig_timer_max),
123adfc5217SJeff Kirsher 			4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
124adfc5217SJeff Kirsher /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
125adfc5217SJeff Kirsher 				4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
126adfc5217SJeff Kirsher 	{ STATS_OFFSET32(rx_skb_alloc_failed),
127adfc5217SJeff Kirsher 				4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
128adfc5217SJeff Kirsher 	{ STATS_OFFSET32(hw_csum_err),
129adfc5217SJeff Kirsher 				4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
130adfc5217SJeff Kirsher 
131adfc5217SJeff Kirsher 	{ STATS_OFFSET32(total_bytes_transmitted_hi),
132adfc5217SJeff Kirsher 				8, STATS_FLAGS_BOTH, "tx_bytes" },
133adfc5217SJeff Kirsher 	{ STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
134adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "tx_error_bytes" },
135adfc5217SJeff Kirsher 	{ STATS_OFFSET32(total_unicast_packets_transmitted_hi),
136adfc5217SJeff Kirsher 				8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
137adfc5217SJeff Kirsher 	{ STATS_OFFSET32(total_multicast_packets_transmitted_hi),
138adfc5217SJeff Kirsher 				8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
139adfc5217SJeff Kirsher 	{ STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
140adfc5217SJeff Kirsher 				8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
141adfc5217SJeff Kirsher 	{ STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
142adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "tx_mac_errors" },
143adfc5217SJeff Kirsher 	{ STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
144adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "tx_carrier_errors" },
145adfc5217SJeff Kirsher /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
146adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "tx_single_collisions" },
147adfc5217SJeff Kirsher 	{ STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
148adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "tx_multi_collisions" },
149adfc5217SJeff Kirsher 	{ STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
150adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "tx_deferred" },
151adfc5217SJeff Kirsher 	{ STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
152adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "tx_excess_collisions" },
153adfc5217SJeff Kirsher 	{ STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
154adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "tx_late_collisions" },
155adfc5217SJeff Kirsher 	{ STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
156adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "tx_total_collisions" },
157adfc5217SJeff Kirsher 	{ STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
158adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
159adfc5217SJeff Kirsher 	{ STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
160adfc5217SJeff Kirsher 			8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
161adfc5217SJeff Kirsher 	{ STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
162adfc5217SJeff Kirsher 			8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
163adfc5217SJeff Kirsher 	{ STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
164adfc5217SJeff Kirsher 			8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
165adfc5217SJeff Kirsher /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
166adfc5217SJeff Kirsher 			8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
167adfc5217SJeff Kirsher 	{ STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
168adfc5217SJeff Kirsher 			8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
169adfc5217SJeff Kirsher 	{ STATS_OFFSET32(etherstatspktsover1522octets_hi),
170adfc5217SJeff Kirsher 			8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
171adfc5217SJeff Kirsher 	{ STATS_OFFSET32(pause_frames_sent_hi),
172adfc5217SJeff Kirsher 				8, STATS_FLAGS_PORT, "tx_pause_frames" },
173adfc5217SJeff Kirsher 	{ STATS_OFFSET32(total_tpa_aggregations_hi),
174adfc5217SJeff Kirsher 			8, STATS_FLAGS_FUNC, "tpa_aggregations" },
175adfc5217SJeff Kirsher 	{ STATS_OFFSET32(total_tpa_aggregated_frames_hi),
176adfc5217SJeff Kirsher 			8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
177adfc5217SJeff Kirsher 	{ STATS_OFFSET32(total_tpa_bytes_hi),
1787a752993SAriel Elior 			8, STATS_FLAGS_FUNC, "tpa_bytes"},
1797a752993SAriel Elior 	{ STATS_OFFSET32(recoverable_error),
1807a752993SAriel Elior 			4, STATS_FLAGS_FUNC, "recoverable_errors" },
1817a752993SAriel Elior 	{ STATS_OFFSET32(unrecoverable_error),
1827a752993SAriel Elior 			4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
183adfc5217SJeff Kirsher };
184adfc5217SJeff Kirsher 
185adfc5217SJeff Kirsher #define BNX2X_NUM_STATS		ARRAY_SIZE(bnx2x_stats_arr)
186adfc5217SJeff Kirsher static int bnx2x_get_port_type(struct bnx2x *bp)
187adfc5217SJeff Kirsher {
188adfc5217SJeff Kirsher 	int port_type;
189adfc5217SJeff Kirsher 	u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
190adfc5217SJeff Kirsher 	switch (bp->link_params.phy[phy_idx].media_type) {
191adfc5217SJeff Kirsher 	case ETH_PHY_SFP_FIBER:
192adfc5217SJeff Kirsher 	case ETH_PHY_XFP_FIBER:
193adfc5217SJeff Kirsher 	case ETH_PHY_KR:
194adfc5217SJeff Kirsher 	case ETH_PHY_CX4:
195adfc5217SJeff Kirsher 		port_type = PORT_FIBRE;
196adfc5217SJeff Kirsher 		break;
197adfc5217SJeff Kirsher 	case ETH_PHY_DA_TWINAX:
198adfc5217SJeff Kirsher 		port_type = PORT_DA;
199adfc5217SJeff Kirsher 		break;
200adfc5217SJeff Kirsher 	case ETH_PHY_BASE_T:
201adfc5217SJeff Kirsher 		port_type = PORT_TP;
202adfc5217SJeff Kirsher 		break;
203adfc5217SJeff Kirsher 	case ETH_PHY_NOT_PRESENT:
204adfc5217SJeff Kirsher 		port_type = PORT_NONE;
205adfc5217SJeff Kirsher 		break;
206adfc5217SJeff Kirsher 	case ETH_PHY_UNSPECIFIED:
207adfc5217SJeff Kirsher 	default:
208adfc5217SJeff Kirsher 		port_type = PORT_OTHER;
209adfc5217SJeff Kirsher 		break;
210adfc5217SJeff Kirsher 	}
211adfc5217SJeff Kirsher 	return port_type;
212adfc5217SJeff Kirsher }
213adfc5217SJeff Kirsher 
214adfc5217SJeff Kirsher static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
215adfc5217SJeff Kirsher {
216adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
217adfc5217SJeff Kirsher 	int cfg_idx = bnx2x_get_link_cfg_idx(bp);
218adfc5217SJeff Kirsher 
219adfc5217SJeff Kirsher 	/* Dual Media boards present all available port types */
220adfc5217SJeff Kirsher 	cmd->supported = bp->port.supported[cfg_idx] |
221adfc5217SJeff Kirsher 		(bp->port.supported[cfg_idx ^ 1] &
222adfc5217SJeff Kirsher 		 (SUPPORTED_TP | SUPPORTED_FIBRE));
223adfc5217SJeff Kirsher 	cmd->advertising = bp->port.advertising[cfg_idx];
224adfc5217SJeff Kirsher 
22538298461SYuval Mintz 	if ((bp->state == BNX2X_STATE_OPEN) && (bp->link_vars.link_up)) {
22638298461SYuval Mintz 		if (!(bp->flags & MF_FUNC_DIS)) {
227adfc5217SJeff Kirsher 			ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
228adfc5217SJeff Kirsher 			cmd->duplex = bp->link_vars.duplex;
229adfc5217SJeff Kirsher 		} else {
230adfc5217SJeff Kirsher 			ethtool_cmd_speed_set(
231adfc5217SJeff Kirsher 				cmd, bp->link_params.req_line_speed[cfg_idx]);
232adfc5217SJeff Kirsher 			cmd->duplex = bp->link_params.req_duplex[cfg_idx];
233adfc5217SJeff Kirsher 		}
234adfc5217SJeff Kirsher 
23538298461SYuval Mintz 		if (IS_MF(bp) && !BP_NOMCP(bp))
236adfc5217SJeff Kirsher 			ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
23738298461SYuval Mintz 	} else {
23838298461SYuval Mintz 		cmd->duplex = DUPLEX_UNKNOWN;
23938298461SYuval Mintz 		ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
24038298461SYuval Mintz 	}
241adfc5217SJeff Kirsher 
242adfc5217SJeff Kirsher 	cmd->port = bnx2x_get_port_type(bp);
243adfc5217SJeff Kirsher 
244adfc5217SJeff Kirsher 	cmd->phy_address = bp->mdio.prtad;
245adfc5217SJeff Kirsher 	cmd->transceiver = XCVR_INTERNAL;
246adfc5217SJeff Kirsher 
247adfc5217SJeff Kirsher 	if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
248adfc5217SJeff Kirsher 		cmd->autoneg = AUTONEG_ENABLE;
249adfc5217SJeff Kirsher 	else
250adfc5217SJeff Kirsher 		cmd->autoneg = AUTONEG_DISABLE;
251adfc5217SJeff Kirsher 
2529e7e8399SMintz Yuval 	/* Publish LP advertised speeds and FC */
2539e7e8399SMintz Yuval 	if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
2549e7e8399SMintz Yuval 		u32 status = bp->link_vars.link_status;
2559e7e8399SMintz Yuval 
2569e7e8399SMintz Yuval 		cmd->lp_advertising |= ADVERTISED_Autoneg;
2579e7e8399SMintz Yuval 		if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
2589e7e8399SMintz Yuval 			cmd->lp_advertising |= ADVERTISED_Pause;
2599e7e8399SMintz Yuval 		if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
2609e7e8399SMintz Yuval 			cmd->lp_advertising |= ADVERTISED_Asym_Pause;
2619e7e8399SMintz Yuval 
2629e7e8399SMintz Yuval 		if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
2639e7e8399SMintz Yuval 			cmd->lp_advertising |= ADVERTISED_10baseT_Half;
2649e7e8399SMintz Yuval 		if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
2659e7e8399SMintz Yuval 			cmd->lp_advertising |= ADVERTISED_10baseT_Full;
2669e7e8399SMintz Yuval 		if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
2679e7e8399SMintz Yuval 			cmd->lp_advertising |= ADVERTISED_100baseT_Half;
2689e7e8399SMintz Yuval 		if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
2699e7e8399SMintz Yuval 			cmd->lp_advertising |= ADVERTISED_100baseT_Full;
2709e7e8399SMintz Yuval 		if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
2719e7e8399SMintz Yuval 			cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
2729e7e8399SMintz Yuval 		if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE)
2739e7e8399SMintz Yuval 			cmd->lp_advertising |= ADVERTISED_1000baseT_Full;
2749e7e8399SMintz Yuval 		if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
2759e7e8399SMintz Yuval 			cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
2769e7e8399SMintz Yuval 		if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE)
2779e7e8399SMintz Yuval 			cmd->lp_advertising |= ADVERTISED_10000baseT_Full;
2789e7e8399SMintz Yuval 	}
2799e7e8399SMintz Yuval 
280adfc5217SJeff Kirsher 	cmd->maxtxpkt = 0;
281adfc5217SJeff Kirsher 	cmd->maxrxpkt = 0;
282adfc5217SJeff Kirsher 
28351c1a580SMerav Sicron 	DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
284f1deab50SJoe Perches 	   "  supported 0x%x  advertising 0x%x  speed %u\n"
285f1deab50SJoe Perches 	   "  duplex %d  port %d  phy_address %d  transceiver %d\n"
286f1deab50SJoe Perches 	   "  autoneg %d  maxtxpkt %d  maxrxpkt %d\n",
287adfc5217SJeff Kirsher 	   cmd->cmd, cmd->supported, cmd->advertising,
288adfc5217SJeff Kirsher 	   ethtool_cmd_speed(cmd),
289adfc5217SJeff Kirsher 	   cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
290adfc5217SJeff Kirsher 	   cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
291adfc5217SJeff Kirsher 
292adfc5217SJeff Kirsher 	return 0;
293adfc5217SJeff Kirsher }
294adfc5217SJeff Kirsher 
295adfc5217SJeff Kirsher static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
296adfc5217SJeff Kirsher {
297adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
298adfc5217SJeff Kirsher 	u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
299adfc5217SJeff Kirsher 	u32 speed;
300adfc5217SJeff Kirsher 
301adfc5217SJeff Kirsher 	if (IS_MF_SD(bp))
302adfc5217SJeff Kirsher 		return 0;
303adfc5217SJeff Kirsher 
30451c1a580SMerav Sicron 	DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
305adfc5217SJeff Kirsher 	   "  supported 0x%x  advertising 0x%x  speed %u\n"
306adfc5217SJeff Kirsher 	   "  duplex %d  port %d  phy_address %d  transceiver %d\n"
307adfc5217SJeff Kirsher 	   "  autoneg %d  maxtxpkt %d  maxrxpkt %d\n",
308adfc5217SJeff Kirsher 	   cmd->cmd, cmd->supported, cmd->advertising,
309adfc5217SJeff Kirsher 	   ethtool_cmd_speed(cmd),
310adfc5217SJeff Kirsher 	   cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
311adfc5217SJeff Kirsher 	   cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
312adfc5217SJeff Kirsher 
313adfc5217SJeff Kirsher 	speed = ethtool_cmd_speed(cmd);
314adfc5217SJeff Kirsher 
31538298461SYuval Mintz 	/* If recieved a request for an unknown duplex, assume full*/
31638298461SYuval Mintz 	if (cmd->duplex == DUPLEX_UNKNOWN)
31738298461SYuval Mintz 		cmd->duplex = DUPLEX_FULL;
31838298461SYuval Mintz 
319adfc5217SJeff Kirsher 	if (IS_MF_SI(bp)) {
320adfc5217SJeff Kirsher 		u32 part;
321adfc5217SJeff Kirsher 		u32 line_speed = bp->link_vars.line_speed;
322adfc5217SJeff Kirsher 
323adfc5217SJeff Kirsher 		/* use 10G if no link detected */
324adfc5217SJeff Kirsher 		if (!line_speed)
325adfc5217SJeff Kirsher 			line_speed = 10000;
326adfc5217SJeff Kirsher 
327adfc5217SJeff Kirsher 		if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
32851c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL,
32951c1a580SMerav Sicron 			   "To set speed BC %X or higher is required, please upgrade BC\n",
330adfc5217SJeff Kirsher 			   REQ_BC_VER_4_SET_MF_BW);
331adfc5217SJeff Kirsher 			return -EINVAL;
332adfc5217SJeff Kirsher 		}
333adfc5217SJeff Kirsher 
334adfc5217SJeff Kirsher 		part = (speed * 100) / line_speed;
335adfc5217SJeff Kirsher 
336adfc5217SJeff Kirsher 		if (line_speed < speed || !part) {
33751c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL,
33851c1a580SMerav Sicron 			   "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
339adfc5217SJeff Kirsher 			return -EINVAL;
340adfc5217SJeff Kirsher 		}
341adfc5217SJeff Kirsher 
342adfc5217SJeff Kirsher 		if (bp->state != BNX2X_STATE_OPEN)
343adfc5217SJeff Kirsher 			/* store value for following "load" */
344adfc5217SJeff Kirsher 			bp->pending_max = part;
345adfc5217SJeff Kirsher 		else
346adfc5217SJeff Kirsher 			bnx2x_update_max_mf_config(bp, part);
347adfc5217SJeff Kirsher 
348adfc5217SJeff Kirsher 		return 0;
349adfc5217SJeff Kirsher 	}
350adfc5217SJeff Kirsher 
351adfc5217SJeff Kirsher 	cfg_idx = bnx2x_get_link_cfg_idx(bp);
352adfc5217SJeff Kirsher 	old_multi_phy_config = bp->link_params.multi_phy_config;
353adfc5217SJeff Kirsher 	switch (cmd->port) {
354adfc5217SJeff Kirsher 	case PORT_TP:
355adfc5217SJeff Kirsher 		if (bp->port.supported[cfg_idx] & SUPPORTED_TP)
356adfc5217SJeff Kirsher 			break; /* no port change */
357adfc5217SJeff Kirsher 
358adfc5217SJeff Kirsher 		if (!(bp->port.supported[0] & SUPPORTED_TP ||
359adfc5217SJeff Kirsher 		      bp->port.supported[1] & SUPPORTED_TP)) {
36051c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
361adfc5217SJeff Kirsher 			return -EINVAL;
362adfc5217SJeff Kirsher 		}
363adfc5217SJeff Kirsher 		bp->link_params.multi_phy_config &=
364adfc5217SJeff Kirsher 			~PORT_HW_CFG_PHY_SELECTION_MASK;
365adfc5217SJeff Kirsher 		if (bp->link_params.multi_phy_config &
366adfc5217SJeff Kirsher 		    PORT_HW_CFG_PHY_SWAPPED_ENABLED)
367adfc5217SJeff Kirsher 			bp->link_params.multi_phy_config |=
368adfc5217SJeff Kirsher 			PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
369adfc5217SJeff Kirsher 		else
370adfc5217SJeff Kirsher 			bp->link_params.multi_phy_config |=
371adfc5217SJeff Kirsher 			PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
372adfc5217SJeff Kirsher 		break;
373adfc5217SJeff Kirsher 	case PORT_FIBRE:
374bfdb5823SYaniv Rosner 	case PORT_DA:
375adfc5217SJeff Kirsher 		if (bp->port.supported[cfg_idx] & SUPPORTED_FIBRE)
376adfc5217SJeff Kirsher 			break; /* no port change */
377adfc5217SJeff Kirsher 
378adfc5217SJeff Kirsher 		if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
379adfc5217SJeff Kirsher 		      bp->port.supported[1] & SUPPORTED_FIBRE)) {
38051c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
381adfc5217SJeff Kirsher 			return -EINVAL;
382adfc5217SJeff Kirsher 		}
383adfc5217SJeff Kirsher 		bp->link_params.multi_phy_config &=
384adfc5217SJeff Kirsher 			~PORT_HW_CFG_PHY_SELECTION_MASK;
385adfc5217SJeff Kirsher 		if (bp->link_params.multi_phy_config &
386adfc5217SJeff Kirsher 		    PORT_HW_CFG_PHY_SWAPPED_ENABLED)
387adfc5217SJeff Kirsher 			bp->link_params.multi_phy_config |=
388adfc5217SJeff Kirsher 			PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
389adfc5217SJeff Kirsher 		else
390adfc5217SJeff Kirsher 			bp->link_params.multi_phy_config |=
391adfc5217SJeff Kirsher 			PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
392adfc5217SJeff Kirsher 		break;
393adfc5217SJeff Kirsher 	default:
39451c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
395adfc5217SJeff Kirsher 		return -EINVAL;
396adfc5217SJeff Kirsher 	}
3972f751a80SYaniv Rosner 	/* Save new config in case command complete successully */
398adfc5217SJeff Kirsher 	new_multi_phy_config = bp->link_params.multi_phy_config;
399adfc5217SJeff Kirsher 	/* Get the new cfg_idx */
400adfc5217SJeff Kirsher 	cfg_idx = bnx2x_get_link_cfg_idx(bp);
401adfc5217SJeff Kirsher 	/* Restore old config in case command failed */
402adfc5217SJeff Kirsher 	bp->link_params.multi_phy_config = old_multi_phy_config;
40351c1a580SMerav Sicron 	DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
404adfc5217SJeff Kirsher 
405adfc5217SJeff Kirsher 	if (cmd->autoneg == AUTONEG_ENABLE) {
40675318327SYaniv Rosner 		u32 an_supported_speed = bp->port.supported[cfg_idx];
40775318327SYaniv Rosner 		if (bp->link_params.phy[EXT_PHY1].type ==
40875318327SYaniv Rosner 		    PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
40975318327SYaniv Rosner 			an_supported_speed |= (SUPPORTED_100baseT_Half |
41075318327SYaniv Rosner 					       SUPPORTED_100baseT_Full);
411adfc5217SJeff Kirsher 		if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
41251c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
413adfc5217SJeff Kirsher 			return -EINVAL;
414adfc5217SJeff Kirsher 		}
415adfc5217SJeff Kirsher 
416adfc5217SJeff Kirsher 		/* advertise the requested speed and duplex if supported */
41775318327SYaniv Rosner 		if (cmd->advertising & ~an_supported_speed) {
41851c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL,
41951c1a580SMerav Sicron 			   "Advertisement parameters are not supported\n");
4208decf868SDavid S. Miller 			return -EINVAL;
4218decf868SDavid S. Miller 		}
422adfc5217SJeff Kirsher 
423adfc5217SJeff Kirsher 		bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
4248decf868SDavid S. Miller 		bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
4258decf868SDavid S. Miller 		bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
426adfc5217SJeff Kirsher 					 cmd->advertising);
4278decf868SDavid S. Miller 		if (cmd->advertising) {
428adfc5217SJeff Kirsher 
4298decf868SDavid S. Miller 			bp->link_params.speed_cap_mask[cfg_idx] = 0;
4308decf868SDavid S. Miller 			if (cmd->advertising & ADVERTISED_10baseT_Half) {
4318decf868SDavid S. Miller 				bp->link_params.speed_cap_mask[cfg_idx] |=
4328decf868SDavid S. Miller 				PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
4338decf868SDavid S. Miller 			}
4348decf868SDavid S. Miller 			if (cmd->advertising & ADVERTISED_10baseT_Full)
4358decf868SDavid S. Miller 				bp->link_params.speed_cap_mask[cfg_idx] |=
4368decf868SDavid S. Miller 				PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
4378decf868SDavid S. Miller 
4388decf868SDavid S. Miller 			if (cmd->advertising & ADVERTISED_100baseT_Full)
4398decf868SDavid S. Miller 				bp->link_params.speed_cap_mask[cfg_idx] |=
4408decf868SDavid S. Miller 				PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
4418decf868SDavid S. Miller 
4428decf868SDavid S. Miller 			if (cmd->advertising & ADVERTISED_100baseT_Half) {
4438decf868SDavid S. Miller 				bp->link_params.speed_cap_mask[cfg_idx] |=
4448decf868SDavid S. Miller 				     PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
4458decf868SDavid S. Miller 			}
4468decf868SDavid S. Miller 			if (cmd->advertising & ADVERTISED_1000baseT_Half) {
4478decf868SDavid S. Miller 				bp->link_params.speed_cap_mask[cfg_idx] |=
4488decf868SDavid S. Miller 					PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
4498decf868SDavid S. Miller 			}
4508decf868SDavid S. Miller 			if (cmd->advertising & (ADVERTISED_1000baseT_Full |
4518decf868SDavid S. Miller 						ADVERTISED_1000baseKX_Full))
4528decf868SDavid S. Miller 				bp->link_params.speed_cap_mask[cfg_idx] |=
4538decf868SDavid S. Miller 					PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
4548decf868SDavid S. Miller 
4558decf868SDavid S. Miller 			if (cmd->advertising & (ADVERTISED_10000baseT_Full |
4568decf868SDavid S. Miller 						ADVERTISED_10000baseKX4_Full |
4578decf868SDavid S. Miller 						ADVERTISED_10000baseKR_Full))
4588decf868SDavid S. Miller 				bp->link_params.speed_cap_mask[cfg_idx] |=
4598decf868SDavid S. Miller 					PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
4608decf868SDavid S. Miller 		}
461adfc5217SJeff Kirsher 	} else { /* forced speed */
462adfc5217SJeff Kirsher 		/* advertise the requested speed and duplex if supported */
463adfc5217SJeff Kirsher 		switch (speed) {
464adfc5217SJeff Kirsher 		case SPEED_10:
465adfc5217SJeff Kirsher 			if (cmd->duplex == DUPLEX_FULL) {
466adfc5217SJeff Kirsher 				if (!(bp->port.supported[cfg_idx] &
467adfc5217SJeff Kirsher 				      SUPPORTED_10baseT_Full)) {
46851c1a580SMerav Sicron 					DP(BNX2X_MSG_ETHTOOL,
469adfc5217SJeff Kirsher 					   "10M full not supported\n");
470adfc5217SJeff Kirsher 					return -EINVAL;
471adfc5217SJeff Kirsher 				}
472adfc5217SJeff Kirsher 
473adfc5217SJeff Kirsher 				advertising = (ADVERTISED_10baseT_Full |
474adfc5217SJeff Kirsher 					       ADVERTISED_TP);
475adfc5217SJeff Kirsher 			} else {
476adfc5217SJeff Kirsher 				if (!(bp->port.supported[cfg_idx] &
477adfc5217SJeff Kirsher 				      SUPPORTED_10baseT_Half)) {
47851c1a580SMerav Sicron 					DP(BNX2X_MSG_ETHTOOL,
479adfc5217SJeff Kirsher 					   "10M half not supported\n");
480adfc5217SJeff Kirsher 					return -EINVAL;
481adfc5217SJeff Kirsher 				}
482adfc5217SJeff Kirsher 
483adfc5217SJeff Kirsher 				advertising = (ADVERTISED_10baseT_Half |
484adfc5217SJeff Kirsher 					       ADVERTISED_TP);
485adfc5217SJeff Kirsher 			}
486adfc5217SJeff Kirsher 			break;
487adfc5217SJeff Kirsher 
488adfc5217SJeff Kirsher 		case SPEED_100:
489adfc5217SJeff Kirsher 			if (cmd->duplex == DUPLEX_FULL) {
490adfc5217SJeff Kirsher 				if (!(bp->port.supported[cfg_idx] &
491adfc5217SJeff Kirsher 						SUPPORTED_100baseT_Full)) {
49251c1a580SMerav Sicron 					DP(BNX2X_MSG_ETHTOOL,
493adfc5217SJeff Kirsher 					   "100M full not supported\n");
494adfc5217SJeff Kirsher 					return -EINVAL;
495adfc5217SJeff Kirsher 				}
496adfc5217SJeff Kirsher 
497adfc5217SJeff Kirsher 				advertising = (ADVERTISED_100baseT_Full |
498adfc5217SJeff Kirsher 					       ADVERTISED_TP);
499adfc5217SJeff Kirsher 			} else {
500adfc5217SJeff Kirsher 				if (!(bp->port.supported[cfg_idx] &
501adfc5217SJeff Kirsher 						SUPPORTED_100baseT_Half)) {
50251c1a580SMerav Sicron 					DP(BNX2X_MSG_ETHTOOL,
503adfc5217SJeff Kirsher 					   "100M half not supported\n");
504adfc5217SJeff Kirsher 					return -EINVAL;
505adfc5217SJeff Kirsher 				}
506adfc5217SJeff Kirsher 
507adfc5217SJeff Kirsher 				advertising = (ADVERTISED_100baseT_Half |
508adfc5217SJeff Kirsher 					       ADVERTISED_TP);
509adfc5217SJeff Kirsher 			}
510adfc5217SJeff Kirsher 			break;
511adfc5217SJeff Kirsher 
512adfc5217SJeff Kirsher 		case SPEED_1000:
513adfc5217SJeff Kirsher 			if (cmd->duplex != DUPLEX_FULL) {
51451c1a580SMerav Sicron 				DP(BNX2X_MSG_ETHTOOL,
51551c1a580SMerav Sicron 				   "1G half not supported\n");
516adfc5217SJeff Kirsher 				return -EINVAL;
517adfc5217SJeff Kirsher 			}
518adfc5217SJeff Kirsher 
519adfc5217SJeff Kirsher 			if (!(bp->port.supported[cfg_idx] &
520adfc5217SJeff Kirsher 			      SUPPORTED_1000baseT_Full)) {
52151c1a580SMerav Sicron 				DP(BNX2X_MSG_ETHTOOL,
52251c1a580SMerav Sicron 				   "1G full not supported\n");
523adfc5217SJeff Kirsher 				return -EINVAL;
524adfc5217SJeff Kirsher 			}
525adfc5217SJeff Kirsher 
526adfc5217SJeff Kirsher 			advertising = (ADVERTISED_1000baseT_Full |
527adfc5217SJeff Kirsher 				       ADVERTISED_TP);
528adfc5217SJeff Kirsher 			break;
529adfc5217SJeff Kirsher 
530adfc5217SJeff Kirsher 		case SPEED_2500:
531adfc5217SJeff Kirsher 			if (cmd->duplex != DUPLEX_FULL) {
53251c1a580SMerav Sicron 				DP(BNX2X_MSG_ETHTOOL,
533adfc5217SJeff Kirsher 				   "2.5G half not supported\n");
534adfc5217SJeff Kirsher 				return -EINVAL;
535adfc5217SJeff Kirsher 			}
536adfc5217SJeff Kirsher 
537adfc5217SJeff Kirsher 			if (!(bp->port.supported[cfg_idx]
538adfc5217SJeff Kirsher 			      & SUPPORTED_2500baseX_Full)) {
53951c1a580SMerav Sicron 				DP(BNX2X_MSG_ETHTOOL,
540adfc5217SJeff Kirsher 				   "2.5G full not supported\n");
541adfc5217SJeff Kirsher 				return -EINVAL;
542adfc5217SJeff Kirsher 			}
543adfc5217SJeff Kirsher 
544adfc5217SJeff Kirsher 			advertising = (ADVERTISED_2500baseX_Full |
545adfc5217SJeff Kirsher 				       ADVERTISED_TP);
546adfc5217SJeff Kirsher 			break;
547adfc5217SJeff Kirsher 
548adfc5217SJeff Kirsher 		case SPEED_10000:
549adfc5217SJeff Kirsher 			if (cmd->duplex != DUPLEX_FULL) {
55051c1a580SMerav Sicron 				DP(BNX2X_MSG_ETHTOOL,
55151c1a580SMerav Sicron 				   "10G half not supported\n");
552adfc5217SJeff Kirsher 				return -EINVAL;
553adfc5217SJeff Kirsher 			}
554adfc5217SJeff Kirsher 
555adfc5217SJeff Kirsher 			if (!(bp->port.supported[cfg_idx]
556adfc5217SJeff Kirsher 			      & SUPPORTED_10000baseT_Full)) {
55751c1a580SMerav Sicron 				DP(BNX2X_MSG_ETHTOOL,
55851c1a580SMerav Sicron 				   "10G full not supported\n");
559adfc5217SJeff Kirsher 				return -EINVAL;
560adfc5217SJeff Kirsher 			}
561adfc5217SJeff Kirsher 
562adfc5217SJeff Kirsher 			advertising = (ADVERTISED_10000baseT_Full |
563adfc5217SJeff Kirsher 				       ADVERTISED_FIBRE);
564adfc5217SJeff Kirsher 			break;
565adfc5217SJeff Kirsher 
566adfc5217SJeff Kirsher 		default:
56751c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
568adfc5217SJeff Kirsher 			return -EINVAL;
569adfc5217SJeff Kirsher 		}
570adfc5217SJeff Kirsher 
571adfc5217SJeff Kirsher 		bp->link_params.req_line_speed[cfg_idx] = speed;
572adfc5217SJeff Kirsher 		bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
573adfc5217SJeff Kirsher 		bp->port.advertising[cfg_idx] = advertising;
574adfc5217SJeff Kirsher 	}
575adfc5217SJeff Kirsher 
57651c1a580SMerav Sicron 	DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
577f1deab50SJoe Perches 	   "  req_duplex %d  advertising 0x%x\n",
578adfc5217SJeff Kirsher 	   bp->link_params.req_line_speed[cfg_idx],
579adfc5217SJeff Kirsher 	   bp->link_params.req_duplex[cfg_idx],
580adfc5217SJeff Kirsher 	   bp->port.advertising[cfg_idx]);
581adfc5217SJeff Kirsher 
582adfc5217SJeff Kirsher 	/* Set new config */
583adfc5217SJeff Kirsher 	bp->link_params.multi_phy_config = new_multi_phy_config;
584adfc5217SJeff Kirsher 	if (netif_running(dev)) {
585adfc5217SJeff Kirsher 		bnx2x_stats_handle(bp, STATS_EVENT_STOP);
586adfc5217SJeff Kirsher 		bnx2x_link_set(bp);
587adfc5217SJeff Kirsher 	}
588adfc5217SJeff Kirsher 
589adfc5217SJeff Kirsher 	return 0;
590adfc5217SJeff Kirsher }
591adfc5217SJeff Kirsher 
592adfc5217SJeff Kirsher #define IS_E1_ONLINE(info)	(((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
593adfc5217SJeff Kirsher #define IS_E1H_ONLINE(info)	(((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
594adfc5217SJeff Kirsher #define IS_E2_ONLINE(info)	(((info) & RI_E2_ONLINE) == RI_E2_ONLINE)
595adfc5217SJeff Kirsher #define IS_E3_ONLINE(info)	(((info) & RI_E3_ONLINE) == RI_E3_ONLINE)
596adfc5217SJeff Kirsher #define IS_E3B0_ONLINE(info)	(((info) & RI_E3B0_ONLINE) == RI_E3B0_ONLINE)
597adfc5217SJeff Kirsher 
598adfc5217SJeff Kirsher static inline bool bnx2x_is_reg_online(struct bnx2x *bp,
599adfc5217SJeff Kirsher 				       const struct reg_addr *reg_info)
600adfc5217SJeff Kirsher {
601adfc5217SJeff Kirsher 	if (CHIP_IS_E1(bp))
602adfc5217SJeff Kirsher 		return IS_E1_ONLINE(reg_info->info);
603adfc5217SJeff Kirsher 	else if (CHIP_IS_E1H(bp))
604adfc5217SJeff Kirsher 		return IS_E1H_ONLINE(reg_info->info);
605adfc5217SJeff Kirsher 	else if (CHIP_IS_E2(bp))
606adfc5217SJeff Kirsher 		return IS_E2_ONLINE(reg_info->info);
607adfc5217SJeff Kirsher 	else if (CHIP_IS_E3A0(bp))
608adfc5217SJeff Kirsher 		return IS_E3_ONLINE(reg_info->info);
609adfc5217SJeff Kirsher 	else if (CHIP_IS_E3B0(bp))
610adfc5217SJeff Kirsher 		return IS_E3B0_ONLINE(reg_info->info);
611adfc5217SJeff Kirsher 	else
612adfc5217SJeff Kirsher 		return false;
613adfc5217SJeff Kirsher }
614adfc5217SJeff Kirsher 
615adfc5217SJeff Kirsher /******* Paged registers info selectors ********/
616adfc5217SJeff Kirsher static inline const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
617adfc5217SJeff Kirsher {
618adfc5217SJeff Kirsher 	if (CHIP_IS_E2(bp))
619adfc5217SJeff Kirsher 		return page_vals_e2;
620adfc5217SJeff Kirsher 	else if (CHIP_IS_E3(bp))
621adfc5217SJeff Kirsher 		return page_vals_e3;
622adfc5217SJeff Kirsher 	else
623adfc5217SJeff Kirsher 		return NULL;
624adfc5217SJeff Kirsher }
625adfc5217SJeff Kirsher 
626adfc5217SJeff Kirsher static inline u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
627adfc5217SJeff Kirsher {
628adfc5217SJeff Kirsher 	if (CHIP_IS_E2(bp))
629adfc5217SJeff Kirsher 		return PAGE_MODE_VALUES_E2;
630adfc5217SJeff Kirsher 	else if (CHIP_IS_E3(bp))
631adfc5217SJeff Kirsher 		return PAGE_MODE_VALUES_E3;
632adfc5217SJeff Kirsher 	else
633adfc5217SJeff Kirsher 		return 0;
634adfc5217SJeff Kirsher }
635adfc5217SJeff Kirsher 
636adfc5217SJeff Kirsher static inline const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
637adfc5217SJeff Kirsher {
638adfc5217SJeff Kirsher 	if (CHIP_IS_E2(bp))
639adfc5217SJeff Kirsher 		return page_write_regs_e2;
640adfc5217SJeff Kirsher 	else if (CHIP_IS_E3(bp))
641adfc5217SJeff Kirsher 		return page_write_regs_e3;
642adfc5217SJeff Kirsher 	else
643adfc5217SJeff Kirsher 		return NULL;
644adfc5217SJeff Kirsher }
645adfc5217SJeff Kirsher 
646adfc5217SJeff Kirsher static inline u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
647adfc5217SJeff Kirsher {
648adfc5217SJeff Kirsher 	if (CHIP_IS_E2(bp))
649adfc5217SJeff Kirsher 		return PAGE_WRITE_REGS_E2;
650adfc5217SJeff Kirsher 	else if (CHIP_IS_E3(bp))
651adfc5217SJeff Kirsher 		return PAGE_WRITE_REGS_E3;
652adfc5217SJeff Kirsher 	else
653adfc5217SJeff Kirsher 		return 0;
654adfc5217SJeff Kirsher }
655adfc5217SJeff Kirsher 
656adfc5217SJeff Kirsher static inline const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
657adfc5217SJeff Kirsher {
658adfc5217SJeff Kirsher 	if (CHIP_IS_E2(bp))
659adfc5217SJeff Kirsher 		return page_read_regs_e2;
660adfc5217SJeff Kirsher 	else if (CHIP_IS_E3(bp))
661adfc5217SJeff Kirsher 		return page_read_regs_e3;
662adfc5217SJeff Kirsher 	else
663adfc5217SJeff Kirsher 		return NULL;
664adfc5217SJeff Kirsher }
665adfc5217SJeff Kirsher 
666adfc5217SJeff Kirsher static inline u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
667adfc5217SJeff Kirsher {
668adfc5217SJeff Kirsher 	if (CHIP_IS_E2(bp))
669adfc5217SJeff Kirsher 		return PAGE_READ_REGS_E2;
670adfc5217SJeff Kirsher 	else if (CHIP_IS_E3(bp))
671adfc5217SJeff Kirsher 		return PAGE_READ_REGS_E3;
672adfc5217SJeff Kirsher 	else
673adfc5217SJeff Kirsher 		return 0;
674adfc5217SJeff Kirsher }
675adfc5217SJeff Kirsher 
676adfc5217SJeff Kirsher static inline int __bnx2x_get_regs_len(struct bnx2x *bp)
677adfc5217SJeff Kirsher {
678adfc5217SJeff Kirsher 	int num_pages = __bnx2x_get_page_reg_num(bp);
679adfc5217SJeff Kirsher 	int page_write_num = __bnx2x_get_page_write_num(bp);
680adfc5217SJeff Kirsher 	const struct reg_addr *page_read_addr = __bnx2x_get_page_read_ar(bp);
681adfc5217SJeff Kirsher 	int page_read_num = __bnx2x_get_page_read_num(bp);
682adfc5217SJeff Kirsher 	int regdump_len = 0;
683adfc5217SJeff Kirsher 	int i, j, k;
684adfc5217SJeff Kirsher 
685adfc5217SJeff Kirsher 	for (i = 0; i < REGS_COUNT; i++)
686adfc5217SJeff Kirsher 		if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
687adfc5217SJeff Kirsher 			regdump_len += reg_addrs[i].size;
688adfc5217SJeff Kirsher 
689adfc5217SJeff Kirsher 	for (i = 0; i < num_pages; i++)
690adfc5217SJeff Kirsher 		for (j = 0; j < page_write_num; j++)
691adfc5217SJeff Kirsher 			for (k = 0; k < page_read_num; k++)
692adfc5217SJeff Kirsher 				if (bnx2x_is_reg_online(bp, &page_read_addr[k]))
693adfc5217SJeff Kirsher 					regdump_len += page_read_addr[k].size;
694adfc5217SJeff Kirsher 
695adfc5217SJeff Kirsher 	return regdump_len;
696adfc5217SJeff Kirsher }
697adfc5217SJeff Kirsher 
698adfc5217SJeff Kirsher static int bnx2x_get_regs_len(struct net_device *dev)
699adfc5217SJeff Kirsher {
700adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
701adfc5217SJeff Kirsher 	int regdump_len = 0;
702adfc5217SJeff Kirsher 
703adfc5217SJeff Kirsher 	regdump_len = __bnx2x_get_regs_len(bp);
704adfc5217SJeff Kirsher 	regdump_len *= 4;
705adfc5217SJeff Kirsher 	regdump_len += sizeof(struct dump_hdr);
706adfc5217SJeff Kirsher 
707adfc5217SJeff Kirsher 	return regdump_len;
708adfc5217SJeff Kirsher }
709adfc5217SJeff Kirsher 
710adfc5217SJeff Kirsher /**
711adfc5217SJeff Kirsher  * bnx2x_read_pages_regs - read "paged" registers
712adfc5217SJeff Kirsher  *
713adfc5217SJeff Kirsher  * @bp		device handle
714adfc5217SJeff Kirsher  * @p		output buffer
715adfc5217SJeff Kirsher  *
716adfc5217SJeff Kirsher  * Reads "paged" memories: memories that may only be read by first writing to a
717adfc5217SJeff Kirsher  * specific address ("write address") and then reading from a specific address
718adfc5217SJeff Kirsher  * ("read address"). There may be more than one write address per "page" and
719adfc5217SJeff Kirsher  * more than one read address per write address.
720adfc5217SJeff Kirsher  */
721adfc5217SJeff Kirsher static inline void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p)
722adfc5217SJeff Kirsher {
723adfc5217SJeff Kirsher 	u32 i, j, k, n;
724adfc5217SJeff Kirsher 	/* addresses of the paged registers */
725adfc5217SJeff Kirsher 	const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
726adfc5217SJeff Kirsher 	/* number of paged registers */
727adfc5217SJeff Kirsher 	int num_pages = __bnx2x_get_page_reg_num(bp);
728adfc5217SJeff Kirsher 	/* write addresses */
729adfc5217SJeff Kirsher 	const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
730adfc5217SJeff Kirsher 	/* number of write addresses */
731adfc5217SJeff Kirsher 	int write_num = __bnx2x_get_page_write_num(bp);
732adfc5217SJeff Kirsher 	/* read addresses info */
733adfc5217SJeff Kirsher 	const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
734adfc5217SJeff Kirsher 	/* number of read addresses */
735adfc5217SJeff Kirsher 	int read_num = __bnx2x_get_page_read_num(bp);
736adfc5217SJeff Kirsher 
737adfc5217SJeff Kirsher 	for (i = 0; i < num_pages; i++) {
738adfc5217SJeff Kirsher 		for (j = 0; j < write_num; j++) {
739adfc5217SJeff Kirsher 			REG_WR(bp, write_addr[j], page_addr[i]);
740adfc5217SJeff Kirsher 			for (k = 0; k < read_num; k++)
741adfc5217SJeff Kirsher 				if (bnx2x_is_reg_online(bp, &read_addr[k]))
742adfc5217SJeff Kirsher 					for (n = 0; n <
743adfc5217SJeff Kirsher 					      read_addr[k].size; n++)
744adfc5217SJeff Kirsher 						*p++ = REG_RD(bp,
745adfc5217SJeff Kirsher 						       read_addr[k].addr + n*4);
746adfc5217SJeff Kirsher 		}
747adfc5217SJeff Kirsher 	}
748adfc5217SJeff Kirsher }
749adfc5217SJeff Kirsher 
750adfc5217SJeff Kirsher static inline void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
751adfc5217SJeff Kirsher {
752adfc5217SJeff Kirsher 	u32 i, j;
753adfc5217SJeff Kirsher 
754adfc5217SJeff Kirsher 	/* Read the regular registers */
755adfc5217SJeff Kirsher 	for (i = 0; i < REGS_COUNT; i++)
756adfc5217SJeff Kirsher 		if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
757adfc5217SJeff Kirsher 			for (j = 0; j < reg_addrs[i].size; j++)
758adfc5217SJeff Kirsher 				*p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
759adfc5217SJeff Kirsher 
760adfc5217SJeff Kirsher 	/* Read "paged" registes */
761adfc5217SJeff Kirsher 	bnx2x_read_pages_regs(bp, p);
762adfc5217SJeff Kirsher }
763adfc5217SJeff Kirsher 
764adfc5217SJeff Kirsher static void bnx2x_get_regs(struct net_device *dev,
765adfc5217SJeff Kirsher 			   struct ethtool_regs *regs, void *_p)
766adfc5217SJeff Kirsher {
767adfc5217SJeff Kirsher 	u32 *p = _p;
768adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
769adfc5217SJeff Kirsher 	struct dump_hdr dump_hdr = {0};
770adfc5217SJeff Kirsher 
771adfc5217SJeff Kirsher 	regs->version = 0;
772adfc5217SJeff Kirsher 	memset(p, 0, regs->len);
773adfc5217SJeff Kirsher 
774adfc5217SJeff Kirsher 	if (!netif_running(bp->dev))
775adfc5217SJeff Kirsher 		return;
776adfc5217SJeff Kirsher 
777adfc5217SJeff Kirsher 	/* Disable parity attentions as long as following dump may
778adfc5217SJeff Kirsher 	 * cause false alarms by reading never written registers. We
779adfc5217SJeff Kirsher 	 * will re-enable parity attentions right after the dump.
780adfc5217SJeff Kirsher 	 */
781adfc5217SJeff Kirsher 	bnx2x_disable_blocks_parity(bp);
782adfc5217SJeff Kirsher 
783adfc5217SJeff Kirsher 	dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
784adfc5217SJeff Kirsher 	dump_hdr.dump_sign = dump_sign_all;
785adfc5217SJeff Kirsher 	dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
786adfc5217SJeff Kirsher 	dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
787adfc5217SJeff Kirsher 	dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
788adfc5217SJeff Kirsher 	dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
789adfc5217SJeff Kirsher 
790adfc5217SJeff Kirsher 	if (CHIP_IS_E1(bp))
791adfc5217SJeff Kirsher 		dump_hdr.info = RI_E1_ONLINE;
792adfc5217SJeff Kirsher 	else if (CHIP_IS_E1H(bp))
793adfc5217SJeff Kirsher 		dump_hdr.info = RI_E1H_ONLINE;
794adfc5217SJeff Kirsher 	else if (!CHIP_IS_E1x(bp))
795adfc5217SJeff Kirsher 		dump_hdr.info = RI_E2_ONLINE |
796adfc5217SJeff Kirsher 		(BP_PATH(bp) ? RI_PATH1_DUMP : RI_PATH0_DUMP);
797adfc5217SJeff Kirsher 
798adfc5217SJeff Kirsher 	memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
799adfc5217SJeff Kirsher 	p += dump_hdr.hdr_size + 1;
800adfc5217SJeff Kirsher 
801adfc5217SJeff Kirsher 	/* Actually read the registers */
802adfc5217SJeff Kirsher 	__bnx2x_get_regs(bp, p);
803adfc5217SJeff Kirsher 
804adfc5217SJeff Kirsher 	/* Re-enable parity attentions */
805adfc5217SJeff Kirsher 	bnx2x_clear_blocks_parity(bp);
806adfc5217SJeff Kirsher 	bnx2x_enable_blocks_parity(bp);
807adfc5217SJeff Kirsher }
808adfc5217SJeff Kirsher 
809adfc5217SJeff Kirsher static void bnx2x_get_drvinfo(struct net_device *dev,
810adfc5217SJeff Kirsher 			      struct ethtool_drvinfo *info)
811adfc5217SJeff Kirsher {
812adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
813adfc5217SJeff Kirsher 	u8 phy_fw_ver[PHY_FW_VER_LEN];
814adfc5217SJeff Kirsher 
81568aad78cSRick Jones 	strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
81668aad78cSRick Jones 	strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
817adfc5217SJeff Kirsher 
818adfc5217SJeff Kirsher 	phy_fw_ver[0] = '\0';
819adfc5217SJeff Kirsher 	bnx2x_get_ext_phy_fw_version(&bp->link_params,
820adfc5217SJeff Kirsher 				     phy_fw_ver, PHY_FW_VER_LEN);
82168aad78cSRick Jones 	strlcpy(info->fw_version, bp->fw_ver, sizeof(info->fw_version));
822adfc5217SJeff Kirsher 	snprintf(info->fw_version + strlen(bp->fw_ver), 32 - strlen(bp->fw_ver),
823adfc5217SJeff Kirsher 		 "bc %d.%d.%d%s%s",
824adfc5217SJeff Kirsher 		 (bp->common.bc_ver & 0xff0000) >> 16,
825adfc5217SJeff Kirsher 		 (bp->common.bc_ver & 0xff00) >> 8,
826adfc5217SJeff Kirsher 		 (bp->common.bc_ver & 0xff),
827adfc5217SJeff Kirsher 		 ((phy_fw_ver[0] != '\0') ? " phy " : ""), phy_fw_ver);
82868aad78cSRick Jones 	strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
829adfc5217SJeff Kirsher 	info->n_stats = BNX2X_NUM_STATS;
830adfc5217SJeff Kirsher 	info->testinfo_len = BNX2X_NUM_TESTS;
831adfc5217SJeff Kirsher 	info->eedump_len = bp->common.flash_size;
832adfc5217SJeff Kirsher 	info->regdump_len = bnx2x_get_regs_len(dev);
833adfc5217SJeff Kirsher }
834adfc5217SJeff Kirsher 
835adfc5217SJeff Kirsher static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
836adfc5217SJeff Kirsher {
837adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
838adfc5217SJeff Kirsher 
839adfc5217SJeff Kirsher 	if (bp->flags & NO_WOL_FLAG) {
840adfc5217SJeff Kirsher 		wol->supported = 0;
841adfc5217SJeff Kirsher 		wol->wolopts = 0;
842adfc5217SJeff Kirsher 	} else {
843adfc5217SJeff Kirsher 		wol->supported = WAKE_MAGIC;
844adfc5217SJeff Kirsher 		if (bp->wol)
845adfc5217SJeff Kirsher 			wol->wolopts = WAKE_MAGIC;
846adfc5217SJeff Kirsher 		else
847adfc5217SJeff Kirsher 			wol->wolopts = 0;
848adfc5217SJeff Kirsher 	}
849adfc5217SJeff Kirsher 	memset(&wol->sopass, 0, sizeof(wol->sopass));
850adfc5217SJeff Kirsher }
851adfc5217SJeff Kirsher 
852adfc5217SJeff Kirsher static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
853adfc5217SJeff Kirsher {
854adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
855adfc5217SJeff Kirsher 
85651c1a580SMerav Sicron 	if (wol->wolopts & ~WAKE_MAGIC) {
85751c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL, "WOL not supproted\n");
858adfc5217SJeff Kirsher 		return -EINVAL;
85951c1a580SMerav Sicron 	}
860adfc5217SJeff Kirsher 
861adfc5217SJeff Kirsher 	if (wol->wolopts & WAKE_MAGIC) {
86251c1a580SMerav Sicron 		if (bp->flags & NO_WOL_FLAG) {
86351c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL, "WOL not supproted\n");
864adfc5217SJeff Kirsher 			return -EINVAL;
86551c1a580SMerav Sicron 		}
866adfc5217SJeff Kirsher 		bp->wol = 1;
867adfc5217SJeff Kirsher 	} else
868adfc5217SJeff Kirsher 		bp->wol = 0;
869adfc5217SJeff Kirsher 
870adfc5217SJeff Kirsher 	return 0;
871adfc5217SJeff Kirsher }
872adfc5217SJeff Kirsher 
873adfc5217SJeff Kirsher static u32 bnx2x_get_msglevel(struct net_device *dev)
874adfc5217SJeff Kirsher {
875adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
876adfc5217SJeff Kirsher 
877adfc5217SJeff Kirsher 	return bp->msg_enable;
878adfc5217SJeff Kirsher }
879adfc5217SJeff Kirsher 
880adfc5217SJeff Kirsher static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
881adfc5217SJeff Kirsher {
882adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
883adfc5217SJeff Kirsher 
884adfc5217SJeff Kirsher 	if (capable(CAP_NET_ADMIN)) {
885adfc5217SJeff Kirsher 		/* dump MCP trace */
886adfc5217SJeff Kirsher 		if (level & BNX2X_MSG_MCP)
887adfc5217SJeff Kirsher 			bnx2x_fw_dump_lvl(bp, KERN_INFO);
888adfc5217SJeff Kirsher 		bp->msg_enable = level;
889adfc5217SJeff Kirsher 	}
890adfc5217SJeff Kirsher }
891adfc5217SJeff Kirsher 
892adfc5217SJeff Kirsher static int bnx2x_nway_reset(struct net_device *dev)
893adfc5217SJeff Kirsher {
894adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
895adfc5217SJeff Kirsher 
896adfc5217SJeff Kirsher 	if (!bp->port.pmf)
897adfc5217SJeff Kirsher 		return 0;
898adfc5217SJeff Kirsher 
899adfc5217SJeff Kirsher 	if (netif_running(dev)) {
900adfc5217SJeff Kirsher 		bnx2x_stats_handle(bp, STATS_EVENT_STOP);
901adfc5217SJeff Kirsher 		bnx2x_link_set(bp);
902adfc5217SJeff Kirsher 	}
903adfc5217SJeff Kirsher 
904adfc5217SJeff Kirsher 	return 0;
905adfc5217SJeff Kirsher }
906adfc5217SJeff Kirsher 
907adfc5217SJeff Kirsher static u32 bnx2x_get_link(struct net_device *dev)
908adfc5217SJeff Kirsher {
909adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
910adfc5217SJeff Kirsher 
911adfc5217SJeff Kirsher 	if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
912adfc5217SJeff Kirsher 		return 0;
913adfc5217SJeff Kirsher 
914adfc5217SJeff Kirsher 	return bp->link_vars.link_up;
915adfc5217SJeff Kirsher }
916adfc5217SJeff Kirsher 
917adfc5217SJeff Kirsher static int bnx2x_get_eeprom_len(struct net_device *dev)
918adfc5217SJeff Kirsher {
919adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
920adfc5217SJeff Kirsher 
921adfc5217SJeff Kirsher 	return bp->common.flash_size;
922adfc5217SJeff Kirsher }
923adfc5217SJeff Kirsher 
924f16da43bSAriel Elior /* Per pf misc lock must be aquired before the per port mcp lock. Otherwise, had
925f16da43bSAriel Elior  * we done things the other way around, if two pfs from the same port would
926f16da43bSAriel Elior  * attempt to access nvram at the same time, we could run into a scenario such
927f16da43bSAriel Elior  * as:
928f16da43bSAriel Elior  * pf A takes the port lock.
929f16da43bSAriel Elior  * pf B succeeds in taking the same lock since they are from the same port.
930f16da43bSAriel Elior  * pf A takes the per pf misc lock. Performs eeprom access.
931f16da43bSAriel Elior  * pf A finishes. Unlocks the per pf misc lock.
932f16da43bSAriel Elior  * Pf B takes the lock and proceeds to perform it's own access.
933f16da43bSAriel Elior  * pf A unlocks the per port lock, while pf B is still working (!).
934f16da43bSAriel Elior  * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
935f16da43bSAriel Elior  * acess corrupted by pf B).*
936f16da43bSAriel Elior  */
937adfc5217SJeff Kirsher static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
938adfc5217SJeff Kirsher {
939adfc5217SJeff Kirsher 	int port = BP_PORT(bp);
940adfc5217SJeff Kirsher 	int count, i;
941f16da43bSAriel Elior 	u32 val;
942f16da43bSAriel Elior 
943f16da43bSAriel Elior 	/* acquire HW lock: protect against other PFs in PF Direct Assignment */
944f16da43bSAriel Elior 	bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
945adfc5217SJeff Kirsher 
946adfc5217SJeff Kirsher 	/* adjust timeout for emulation/FPGA */
947adfc5217SJeff Kirsher 	count = BNX2X_NVRAM_TIMEOUT_COUNT;
948adfc5217SJeff Kirsher 	if (CHIP_REV_IS_SLOW(bp))
949adfc5217SJeff Kirsher 		count *= 100;
950adfc5217SJeff Kirsher 
951adfc5217SJeff Kirsher 	/* request access to nvram interface */
952adfc5217SJeff Kirsher 	REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
953adfc5217SJeff Kirsher 	       (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
954adfc5217SJeff Kirsher 
955adfc5217SJeff Kirsher 	for (i = 0; i < count*10; i++) {
956adfc5217SJeff Kirsher 		val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
957adfc5217SJeff Kirsher 		if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
958adfc5217SJeff Kirsher 			break;
959adfc5217SJeff Kirsher 
960adfc5217SJeff Kirsher 		udelay(5);
961adfc5217SJeff Kirsher 	}
962adfc5217SJeff Kirsher 
963adfc5217SJeff Kirsher 	if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
96451c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
96551c1a580SMerav Sicron 		   "cannot get access to nvram interface\n");
966adfc5217SJeff Kirsher 		return -EBUSY;
967adfc5217SJeff Kirsher 	}
968adfc5217SJeff Kirsher 
969adfc5217SJeff Kirsher 	return 0;
970adfc5217SJeff Kirsher }
971adfc5217SJeff Kirsher 
972adfc5217SJeff Kirsher static int bnx2x_release_nvram_lock(struct bnx2x *bp)
973adfc5217SJeff Kirsher {
974adfc5217SJeff Kirsher 	int port = BP_PORT(bp);
975adfc5217SJeff Kirsher 	int count, i;
976f16da43bSAriel Elior 	u32 val;
977adfc5217SJeff Kirsher 
978adfc5217SJeff Kirsher 	/* adjust timeout for emulation/FPGA */
979adfc5217SJeff Kirsher 	count = BNX2X_NVRAM_TIMEOUT_COUNT;
980adfc5217SJeff Kirsher 	if (CHIP_REV_IS_SLOW(bp))
981adfc5217SJeff Kirsher 		count *= 100;
982adfc5217SJeff Kirsher 
983adfc5217SJeff Kirsher 	/* relinquish nvram interface */
984adfc5217SJeff Kirsher 	REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
985adfc5217SJeff Kirsher 	       (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
986adfc5217SJeff Kirsher 
987adfc5217SJeff Kirsher 	for (i = 0; i < count*10; i++) {
988adfc5217SJeff Kirsher 		val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
989adfc5217SJeff Kirsher 		if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
990adfc5217SJeff Kirsher 			break;
991adfc5217SJeff Kirsher 
992adfc5217SJeff Kirsher 		udelay(5);
993adfc5217SJeff Kirsher 	}
994adfc5217SJeff Kirsher 
995adfc5217SJeff Kirsher 	if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
99651c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
99751c1a580SMerav Sicron 		   "cannot free access to nvram interface\n");
998adfc5217SJeff Kirsher 		return -EBUSY;
999adfc5217SJeff Kirsher 	}
1000adfc5217SJeff Kirsher 
1001f16da43bSAriel Elior 	/* release HW lock: protect against other PFs in PF Direct Assignment */
1002f16da43bSAriel Elior 	bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
1003adfc5217SJeff Kirsher 	return 0;
1004adfc5217SJeff Kirsher }
1005adfc5217SJeff Kirsher 
1006adfc5217SJeff Kirsher static void bnx2x_enable_nvram_access(struct bnx2x *bp)
1007adfc5217SJeff Kirsher {
1008adfc5217SJeff Kirsher 	u32 val;
1009adfc5217SJeff Kirsher 
1010adfc5217SJeff Kirsher 	val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
1011adfc5217SJeff Kirsher 
1012adfc5217SJeff Kirsher 	/* enable both bits, even on read */
1013adfc5217SJeff Kirsher 	REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
1014adfc5217SJeff Kirsher 	       (val | MCPR_NVM_ACCESS_ENABLE_EN |
1015adfc5217SJeff Kirsher 		      MCPR_NVM_ACCESS_ENABLE_WR_EN));
1016adfc5217SJeff Kirsher }
1017adfc5217SJeff Kirsher 
1018adfc5217SJeff Kirsher static void bnx2x_disable_nvram_access(struct bnx2x *bp)
1019adfc5217SJeff Kirsher {
1020adfc5217SJeff Kirsher 	u32 val;
1021adfc5217SJeff Kirsher 
1022adfc5217SJeff Kirsher 	val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
1023adfc5217SJeff Kirsher 
1024adfc5217SJeff Kirsher 	/* disable both bits, even after read */
1025adfc5217SJeff Kirsher 	REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
1026adfc5217SJeff Kirsher 	       (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
1027adfc5217SJeff Kirsher 			MCPR_NVM_ACCESS_ENABLE_WR_EN)));
1028adfc5217SJeff Kirsher }
1029adfc5217SJeff Kirsher 
1030adfc5217SJeff Kirsher static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
1031adfc5217SJeff Kirsher 				  u32 cmd_flags)
1032adfc5217SJeff Kirsher {
1033adfc5217SJeff Kirsher 	int count, i, rc;
1034adfc5217SJeff Kirsher 	u32 val;
1035adfc5217SJeff Kirsher 
1036adfc5217SJeff Kirsher 	/* build the command word */
1037adfc5217SJeff Kirsher 	cmd_flags |= MCPR_NVM_COMMAND_DOIT;
1038adfc5217SJeff Kirsher 
1039adfc5217SJeff Kirsher 	/* need to clear DONE bit separately */
1040adfc5217SJeff Kirsher 	REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
1041adfc5217SJeff Kirsher 
1042adfc5217SJeff Kirsher 	/* address of the NVRAM to read from */
1043adfc5217SJeff Kirsher 	REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
1044adfc5217SJeff Kirsher 	       (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
1045adfc5217SJeff Kirsher 
1046adfc5217SJeff Kirsher 	/* issue a read command */
1047adfc5217SJeff Kirsher 	REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
1048adfc5217SJeff Kirsher 
1049adfc5217SJeff Kirsher 	/* adjust timeout for emulation/FPGA */
1050adfc5217SJeff Kirsher 	count = BNX2X_NVRAM_TIMEOUT_COUNT;
1051adfc5217SJeff Kirsher 	if (CHIP_REV_IS_SLOW(bp))
1052adfc5217SJeff Kirsher 		count *= 100;
1053adfc5217SJeff Kirsher 
1054adfc5217SJeff Kirsher 	/* wait for completion */
1055adfc5217SJeff Kirsher 	*ret_val = 0;
1056adfc5217SJeff Kirsher 	rc = -EBUSY;
1057adfc5217SJeff Kirsher 	for (i = 0; i < count; i++) {
1058adfc5217SJeff Kirsher 		udelay(5);
1059adfc5217SJeff Kirsher 		val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
1060adfc5217SJeff Kirsher 
1061adfc5217SJeff Kirsher 		if (val & MCPR_NVM_COMMAND_DONE) {
1062adfc5217SJeff Kirsher 			val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
1063adfc5217SJeff Kirsher 			/* we read nvram data in cpu order
1064adfc5217SJeff Kirsher 			 * but ethtool sees it as an array of bytes
1065adfc5217SJeff Kirsher 			 * converting to big-endian will do the work */
1066adfc5217SJeff Kirsher 			*ret_val = cpu_to_be32(val);
1067adfc5217SJeff Kirsher 			rc = 0;
1068adfc5217SJeff Kirsher 			break;
1069adfc5217SJeff Kirsher 		}
1070adfc5217SJeff Kirsher 	}
107151c1a580SMerav Sicron 	if (rc == -EBUSY)
107251c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
107351c1a580SMerav Sicron 		   "nvram read timeout expired\n");
1074adfc5217SJeff Kirsher 	return rc;
1075adfc5217SJeff Kirsher }
1076adfc5217SJeff Kirsher 
1077adfc5217SJeff Kirsher static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
1078adfc5217SJeff Kirsher 			    int buf_size)
1079adfc5217SJeff Kirsher {
1080adfc5217SJeff Kirsher 	int rc;
1081adfc5217SJeff Kirsher 	u32 cmd_flags;
1082adfc5217SJeff Kirsher 	__be32 val;
1083adfc5217SJeff Kirsher 
1084adfc5217SJeff Kirsher 	if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
108551c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1086adfc5217SJeff Kirsher 		   "Invalid parameter: offset 0x%x  buf_size 0x%x\n",
1087adfc5217SJeff Kirsher 		   offset, buf_size);
1088adfc5217SJeff Kirsher 		return -EINVAL;
1089adfc5217SJeff Kirsher 	}
1090adfc5217SJeff Kirsher 
1091adfc5217SJeff Kirsher 	if (offset + buf_size > bp->common.flash_size) {
109251c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
109351c1a580SMerav Sicron 		   "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
1094adfc5217SJeff Kirsher 		   offset, buf_size, bp->common.flash_size);
1095adfc5217SJeff Kirsher 		return -EINVAL;
1096adfc5217SJeff Kirsher 	}
1097adfc5217SJeff Kirsher 
1098adfc5217SJeff Kirsher 	/* request access to nvram interface */
1099adfc5217SJeff Kirsher 	rc = bnx2x_acquire_nvram_lock(bp);
1100adfc5217SJeff Kirsher 	if (rc)
1101adfc5217SJeff Kirsher 		return rc;
1102adfc5217SJeff Kirsher 
1103adfc5217SJeff Kirsher 	/* enable access to nvram interface */
1104adfc5217SJeff Kirsher 	bnx2x_enable_nvram_access(bp);
1105adfc5217SJeff Kirsher 
1106adfc5217SJeff Kirsher 	/* read the first word(s) */
1107adfc5217SJeff Kirsher 	cmd_flags = MCPR_NVM_COMMAND_FIRST;
1108adfc5217SJeff Kirsher 	while ((buf_size > sizeof(u32)) && (rc == 0)) {
1109adfc5217SJeff Kirsher 		rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
1110adfc5217SJeff Kirsher 		memcpy(ret_buf, &val, 4);
1111adfc5217SJeff Kirsher 
1112adfc5217SJeff Kirsher 		/* advance to the next dword */
1113adfc5217SJeff Kirsher 		offset += sizeof(u32);
1114adfc5217SJeff Kirsher 		ret_buf += sizeof(u32);
1115adfc5217SJeff Kirsher 		buf_size -= sizeof(u32);
1116adfc5217SJeff Kirsher 		cmd_flags = 0;
1117adfc5217SJeff Kirsher 	}
1118adfc5217SJeff Kirsher 
1119adfc5217SJeff Kirsher 	if (rc == 0) {
1120adfc5217SJeff Kirsher 		cmd_flags |= MCPR_NVM_COMMAND_LAST;
1121adfc5217SJeff Kirsher 		rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
1122adfc5217SJeff Kirsher 		memcpy(ret_buf, &val, 4);
1123adfc5217SJeff Kirsher 	}
1124adfc5217SJeff Kirsher 
1125adfc5217SJeff Kirsher 	/* disable access to nvram interface */
1126adfc5217SJeff Kirsher 	bnx2x_disable_nvram_access(bp);
1127adfc5217SJeff Kirsher 	bnx2x_release_nvram_lock(bp);
1128adfc5217SJeff Kirsher 
1129adfc5217SJeff Kirsher 	return rc;
1130adfc5217SJeff Kirsher }
1131adfc5217SJeff Kirsher 
1132adfc5217SJeff Kirsher static int bnx2x_get_eeprom(struct net_device *dev,
1133adfc5217SJeff Kirsher 			    struct ethtool_eeprom *eeprom, u8 *eebuf)
1134adfc5217SJeff Kirsher {
1135adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
1136adfc5217SJeff Kirsher 	int rc;
1137adfc5217SJeff Kirsher 
113851c1a580SMerav Sicron 	if (!netif_running(dev)) {
113951c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL  | BNX2X_MSG_NVM,
114051c1a580SMerav Sicron 		   "cannot access eeprom when the interface is down\n");
1141adfc5217SJeff Kirsher 		return -EAGAIN;
114251c1a580SMerav Sicron 	}
1143adfc5217SJeff Kirsher 
114451c1a580SMerav Sicron 	DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
1145f1deab50SJoe Perches 	   "  magic 0x%x  offset 0x%x (%d)  len 0x%x (%d)\n",
1146adfc5217SJeff Kirsher 	   eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
1147adfc5217SJeff Kirsher 	   eeprom->len, eeprom->len);
1148adfc5217SJeff Kirsher 
1149adfc5217SJeff Kirsher 	/* parameters already validated in ethtool_get_eeprom */
1150adfc5217SJeff Kirsher 
1151adfc5217SJeff Kirsher 	rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
1152adfc5217SJeff Kirsher 
1153adfc5217SJeff Kirsher 	return rc;
1154adfc5217SJeff Kirsher }
1155adfc5217SJeff Kirsher 
1156adfc5217SJeff Kirsher static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
1157adfc5217SJeff Kirsher 				   u32 cmd_flags)
1158adfc5217SJeff Kirsher {
1159adfc5217SJeff Kirsher 	int count, i, rc;
1160adfc5217SJeff Kirsher 
1161adfc5217SJeff Kirsher 	/* build the command word */
1162adfc5217SJeff Kirsher 	cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
1163adfc5217SJeff Kirsher 
1164adfc5217SJeff Kirsher 	/* need to clear DONE bit separately */
1165adfc5217SJeff Kirsher 	REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
1166adfc5217SJeff Kirsher 
1167adfc5217SJeff Kirsher 	/* write the data */
1168adfc5217SJeff Kirsher 	REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
1169adfc5217SJeff Kirsher 
1170adfc5217SJeff Kirsher 	/* address of the NVRAM to write to */
1171adfc5217SJeff Kirsher 	REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
1172adfc5217SJeff Kirsher 	       (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
1173adfc5217SJeff Kirsher 
1174adfc5217SJeff Kirsher 	/* issue the write command */
1175adfc5217SJeff Kirsher 	REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
1176adfc5217SJeff Kirsher 
1177adfc5217SJeff Kirsher 	/* adjust timeout for emulation/FPGA */
1178adfc5217SJeff Kirsher 	count = BNX2X_NVRAM_TIMEOUT_COUNT;
1179adfc5217SJeff Kirsher 	if (CHIP_REV_IS_SLOW(bp))
1180adfc5217SJeff Kirsher 		count *= 100;
1181adfc5217SJeff Kirsher 
1182adfc5217SJeff Kirsher 	/* wait for completion */
1183adfc5217SJeff Kirsher 	rc = -EBUSY;
1184adfc5217SJeff Kirsher 	for (i = 0; i < count; i++) {
1185adfc5217SJeff Kirsher 		udelay(5);
1186adfc5217SJeff Kirsher 		val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
1187adfc5217SJeff Kirsher 		if (val & MCPR_NVM_COMMAND_DONE) {
1188adfc5217SJeff Kirsher 			rc = 0;
1189adfc5217SJeff Kirsher 			break;
1190adfc5217SJeff Kirsher 		}
1191adfc5217SJeff Kirsher 	}
1192adfc5217SJeff Kirsher 
119351c1a580SMerav Sicron 	if (rc == -EBUSY)
119451c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
119551c1a580SMerav Sicron 		   "nvram write timeout expired\n");
1196adfc5217SJeff Kirsher 	return rc;
1197adfc5217SJeff Kirsher }
1198adfc5217SJeff Kirsher 
1199adfc5217SJeff Kirsher #define BYTE_OFFSET(offset)		(8 * (offset & 0x03))
1200adfc5217SJeff Kirsher 
1201adfc5217SJeff Kirsher static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
1202adfc5217SJeff Kirsher 			      int buf_size)
1203adfc5217SJeff Kirsher {
1204adfc5217SJeff Kirsher 	int rc;
1205adfc5217SJeff Kirsher 	u32 cmd_flags;
1206adfc5217SJeff Kirsher 	u32 align_offset;
1207adfc5217SJeff Kirsher 	__be32 val;
1208adfc5217SJeff Kirsher 
1209adfc5217SJeff Kirsher 	if (offset + buf_size > bp->common.flash_size) {
121051c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
121151c1a580SMerav Sicron 		   "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
1212adfc5217SJeff Kirsher 		   offset, buf_size, bp->common.flash_size);
1213adfc5217SJeff Kirsher 		return -EINVAL;
1214adfc5217SJeff Kirsher 	}
1215adfc5217SJeff Kirsher 
1216adfc5217SJeff Kirsher 	/* request access to nvram interface */
1217adfc5217SJeff Kirsher 	rc = bnx2x_acquire_nvram_lock(bp);
1218adfc5217SJeff Kirsher 	if (rc)
1219adfc5217SJeff Kirsher 		return rc;
1220adfc5217SJeff Kirsher 
1221adfc5217SJeff Kirsher 	/* enable access to nvram interface */
1222adfc5217SJeff Kirsher 	bnx2x_enable_nvram_access(bp);
1223adfc5217SJeff Kirsher 
1224adfc5217SJeff Kirsher 	cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
1225adfc5217SJeff Kirsher 	align_offset = (offset & ~0x03);
1226adfc5217SJeff Kirsher 	rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
1227adfc5217SJeff Kirsher 
1228adfc5217SJeff Kirsher 	if (rc == 0) {
1229adfc5217SJeff Kirsher 		val &= ~(0xff << BYTE_OFFSET(offset));
1230adfc5217SJeff Kirsher 		val |= (*data_buf << BYTE_OFFSET(offset));
1231adfc5217SJeff Kirsher 
1232adfc5217SJeff Kirsher 		/* nvram data is returned as an array of bytes
1233adfc5217SJeff Kirsher 		 * convert it back to cpu order */
1234adfc5217SJeff Kirsher 		val = be32_to_cpu(val);
1235adfc5217SJeff Kirsher 
1236adfc5217SJeff Kirsher 		rc = bnx2x_nvram_write_dword(bp, align_offset, val,
1237adfc5217SJeff Kirsher 					     cmd_flags);
1238adfc5217SJeff Kirsher 	}
1239adfc5217SJeff Kirsher 
1240adfc5217SJeff Kirsher 	/* disable access to nvram interface */
1241adfc5217SJeff Kirsher 	bnx2x_disable_nvram_access(bp);
1242adfc5217SJeff Kirsher 	bnx2x_release_nvram_lock(bp);
1243adfc5217SJeff Kirsher 
1244adfc5217SJeff Kirsher 	return rc;
1245adfc5217SJeff Kirsher }
1246adfc5217SJeff Kirsher 
1247adfc5217SJeff Kirsher static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
1248adfc5217SJeff Kirsher 			     int buf_size)
1249adfc5217SJeff Kirsher {
1250adfc5217SJeff Kirsher 	int rc;
1251adfc5217SJeff Kirsher 	u32 cmd_flags;
1252adfc5217SJeff Kirsher 	u32 val;
1253adfc5217SJeff Kirsher 	u32 written_so_far;
1254adfc5217SJeff Kirsher 
1255adfc5217SJeff Kirsher 	if (buf_size == 1)	/* ethtool */
1256adfc5217SJeff Kirsher 		return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
1257adfc5217SJeff Kirsher 
1258adfc5217SJeff Kirsher 	if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
125951c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1260adfc5217SJeff Kirsher 		   "Invalid parameter: offset 0x%x  buf_size 0x%x\n",
1261adfc5217SJeff Kirsher 		   offset, buf_size);
1262adfc5217SJeff Kirsher 		return -EINVAL;
1263adfc5217SJeff Kirsher 	}
1264adfc5217SJeff Kirsher 
1265adfc5217SJeff Kirsher 	if (offset + buf_size > bp->common.flash_size) {
126651c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
126751c1a580SMerav Sicron 		   "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
1268adfc5217SJeff Kirsher 		   offset, buf_size, bp->common.flash_size);
1269adfc5217SJeff Kirsher 		return -EINVAL;
1270adfc5217SJeff Kirsher 	}
1271adfc5217SJeff Kirsher 
1272adfc5217SJeff Kirsher 	/* request access to nvram interface */
1273adfc5217SJeff Kirsher 	rc = bnx2x_acquire_nvram_lock(bp);
1274adfc5217SJeff Kirsher 	if (rc)
1275adfc5217SJeff Kirsher 		return rc;
1276adfc5217SJeff Kirsher 
1277adfc5217SJeff Kirsher 	/* enable access to nvram interface */
1278adfc5217SJeff Kirsher 	bnx2x_enable_nvram_access(bp);
1279adfc5217SJeff Kirsher 
1280adfc5217SJeff Kirsher 	written_so_far = 0;
1281adfc5217SJeff Kirsher 	cmd_flags = MCPR_NVM_COMMAND_FIRST;
1282adfc5217SJeff Kirsher 	while ((written_so_far < buf_size) && (rc == 0)) {
1283adfc5217SJeff Kirsher 		if (written_so_far == (buf_size - sizeof(u32)))
1284adfc5217SJeff Kirsher 			cmd_flags |= MCPR_NVM_COMMAND_LAST;
1285adfc5217SJeff Kirsher 		else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
1286adfc5217SJeff Kirsher 			cmd_flags |= MCPR_NVM_COMMAND_LAST;
1287adfc5217SJeff Kirsher 		else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
1288adfc5217SJeff Kirsher 			cmd_flags |= MCPR_NVM_COMMAND_FIRST;
1289adfc5217SJeff Kirsher 
1290adfc5217SJeff Kirsher 		memcpy(&val, data_buf, 4);
1291adfc5217SJeff Kirsher 
1292adfc5217SJeff Kirsher 		rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
1293adfc5217SJeff Kirsher 
1294adfc5217SJeff Kirsher 		/* advance to the next dword */
1295adfc5217SJeff Kirsher 		offset += sizeof(u32);
1296adfc5217SJeff Kirsher 		data_buf += sizeof(u32);
1297adfc5217SJeff Kirsher 		written_so_far += sizeof(u32);
1298adfc5217SJeff Kirsher 		cmd_flags = 0;
1299adfc5217SJeff Kirsher 	}
1300adfc5217SJeff Kirsher 
1301adfc5217SJeff Kirsher 	/* disable access to nvram interface */
1302adfc5217SJeff Kirsher 	bnx2x_disable_nvram_access(bp);
1303adfc5217SJeff Kirsher 	bnx2x_release_nvram_lock(bp);
1304adfc5217SJeff Kirsher 
1305adfc5217SJeff Kirsher 	return rc;
1306adfc5217SJeff Kirsher }
1307adfc5217SJeff Kirsher 
1308adfc5217SJeff Kirsher static int bnx2x_set_eeprom(struct net_device *dev,
1309adfc5217SJeff Kirsher 			    struct ethtool_eeprom *eeprom, u8 *eebuf)
1310adfc5217SJeff Kirsher {
1311adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
1312adfc5217SJeff Kirsher 	int port = BP_PORT(bp);
1313adfc5217SJeff Kirsher 	int rc = 0;
1314adfc5217SJeff Kirsher 	u32 ext_phy_config;
131551c1a580SMerav Sicron 	if (!netif_running(dev)) {
131651c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
131751c1a580SMerav Sicron 		   "cannot access eeprom when the interface is down\n");
1318adfc5217SJeff Kirsher 		return -EAGAIN;
131951c1a580SMerav Sicron 	}
1320adfc5217SJeff Kirsher 
132151c1a580SMerav Sicron 	DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
1322f1deab50SJoe Perches 	   "  magic 0x%x  offset 0x%x (%d)  len 0x%x (%d)\n",
1323adfc5217SJeff Kirsher 	   eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
1324adfc5217SJeff Kirsher 	   eeprom->len, eeprom->len);
1325adfc5217SJeff Kirsher 
1326adfc5217SJeff Kirsher 	/* parameters already validated in ethtool_set_eeprom */
1327adfc5217SJeff Kirsher 
1328adfc5217SJeff Kirsher 	/* PHY eeprom can be accessed only by the PMF */
1329adfc5217SJeff Kirsher 	if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
133051c1a580SMerav Sicron 	    !bp->port.pmf) {
133151c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
133251c1a580SMerav Sicron 		   "wrong magic or interface is not pmf\n");
1333adfc5217SJeff Kirsher 		return -EINVAL;
133451c1a580SMerav Sicron 	}
1335adfc5217SJeff Kirsher 
1336adfc5217SJeff Kirsher 	ext_phy_config =
1337adfc5217SJeff Kirsher 		SHMEM_RD(bp,
1338adfc5217SJeff Kirsher 			 dev_info.port_hw_config[port].external_phy_config);
1339adfc5217SJeff Kirsher 
1340adfc5217SJeff Kirsher 	if (eeprom->magic == 0x50485950) {
1341adfc5217SJeff Kirsher 		/* 'PHYP' (0x50485950): prepare phy for FW upgrade */
1342adfc5217SJeff Kirsher 		bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1343adfc5217SJeff Kirsher 
1344adfc5217SJeff Kirsher 		bnx2x_acquire_phy_lock(bp);
1345adfc5217SJeff Kirsher 		rc |= bnx2x_link_reset(&bp->link_params,
1346adfc5217SJeff Kirsher 				       &bp->link_vars, 0);
1347adfc5217SJeff Kirsher 		if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
1348adfc5217SJeff Kirsher 					PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
1349adfc5217SJeff Kirsher 			bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
1350adfc5217SJeff Kirsher 				       MISC_REGISTERS_GPIO_HIGH, port);
1351adfc5217SJeff Kirsher 		bnx2x_release_phy_lock(bp);
1352adfc5217SJeff Kirsher 		bnx2x_link_report(bp);
1353adfc5217SJeff Kirsher 
1354adfc5217SJeff Kirsher 	} else if (eeprom->magic == 0x50485952) {
1355adfc5217SJeff Kirsher 		/* 'PHYR' (0x50485952): re-init link after FW upgrade */
1356adfc5217SJeff Kirsher 		if (bp->state == BNX2X_STATE_OPEN) {
1357adfc5217SJeff Kirsher 			bnx2x_acquire_phy_lock(bp);
1358adfc5217SJeff Kirsher 			rc |= bnx2x_link_reset(&bp->link_params,
1359adfc5217SJeff Kirsher 					       &bp->link_vars, 1);
1360adfc5217SJeff Kirsher 
1361adfc5217SJeff Kirsher 			rc |= bnx2x_phy_init(&bp->link_params,
1362adfc5217SJeff Kirsher 					     &bp->link_vars);
1363adfc5217SJeff Kirsher 			bnx2x_release_phy_lock(bp);
1364adfc5217SJeff Kirsher 			bnx2x_calc_fc_adv(bp);
1365adfc5217SJeff Kirsher 		}
1366adfc5217SJeff Kirsher 	} else if (eeprom->magic == 0x53985943) {
1367adfc5217SJeff Kirsher 		/* 'PHYC' (0x53985943): PHY FW upgrade completed */
1368adfc5217SJeff Kirsher 		if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
1369adfc5217SJeff Kirsher 				       PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
1370adfc5217SJeff Kirsher 
1371adfc5217SJeff Kirsher 			/* DSP Remove Download Mode */
1372adfc5217SJeff Kirsher 			bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
1373adfc5217SJeff Kirsher 				       MISC_REGISTERS_GPIO_LOW, port);
1374adfc5217SJeff Kirsher 
1375adfc5217SJeff Kirsher 			bnx2x_acquire_phy_lock(bp);
1376adfc5217SJeff Kirsher 
1377adfc5217SJeff Kirsher 			bnx2x_sfx7101_sp_sw_reset(bp,
1378adfc5217SJeff Kirsher 						&bp->link_params.phy[EXT_PHY1]);
1379adfc5217SJeff Kirsher 
1380adfc5217SJeff Kirsher 			/* wait 0.5 sec to allow it to run */
1381adfc5217SJeff Kirsher 			msleep(500);
1382adfc5217SJeff Kirsher 			bnx2x_ext_phy_hw_reset(bp, port);
1383adfc5217SJeff Kirsher 			msleep(500);
1384adfc5217SJeff Kirsher 			bnx2x_release_phy_lock(bp);
1385adfc5217SJeff Kirsher 		}
1386adfc5217SJeff Kirsher 	} else
1387adfc5217SJeff Kirsher 		rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
1388adfc5217SJeff Kirsher 
1389adfc5217SJeff Kirsher 	return rc;
1390adfc5217SJeff Kirsher }
1391adfc5217SJeff Kirsher 
1392adfc5217SJeff Kirsher static int bnx2x_get_coalesce(struct net_device *dev,
1393adfc5217SJeff Kirsher 			      struct ethtool_coalesce *coal)
1394adfc5217SJeff Kirsher {
1395adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
1396adfc5217SJeff Kirsher 
1397adfc5217SJeff Kirsher 	memset(coal, 0, sizeof(struct ethtool_coalesce));
1398adfc5217SJeff Kirsher 
1399adfc5217SJeff Kirsher 	coal->rx_coalesce_usecs = bp->rx_ticks;
1400adfc5217SJeff Kirsher 	coal->tx_coalesce_usecs = bp->tx_ticks;
1401adfc5217SJeff Kirsher 
1402adfc5217SJeff Kirsher 	return 0;
1403adfc5217SJeff Kirsher }
1404adfc5217SJeff Kirsher 
1405adfc5217SJeff Kirsher static int bnx2x_set_coalesce(struct net_device *dev,
1406adfc5217SJeff Kirsher 			      struct ethtool_coalesce *coal)
1407adfc5217SJeff Kirsher {
1408adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
1409adfc5217SJeff Kirsher 
1410adfc5217SJeff Kirsher 	bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
1411adfc5217SJeff Kirsher 	if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
1412adfc5217SJeff Kirsher 		bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
1413adfc5217SJeff Kirsher 
1414adfc5217SJeff Kirsher 	bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
1415adfc5217SJeff Kirsher 	if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
1416adfc5217SJeff Kirsher 		bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
1417adfc5217SJeff Kirsher 
1418adfc5217SJeff Kirsher 	if (netif_running(dev))
1419adfc5217SJeff Kirsher 		bnx2x_update_coalesce(bp);
1420adfc5217SJeff Kirsher 
1421adfc5217SJeff Kirsher 	return 0;
1422adfc5217SJeff Kirsher }
1423adfc5217SJeff Kirsher 
1424adfc5217SJeff Kirsher static void bnx2x_get_ringparam(struct net_device *dev,
1425adfc5217SJeff Kirsher 				struct ethtool_ringparam *ering)
1426adfc5217SJeff Kirsher {
1427adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
1428adfc5217SJeff Kirsher 
1429adfc5217SJeff Kirsher 	ering->rx_max_pending = MAX_RX_AVAIL;
1430adfc5217SJeff Kirsher 
1431adfc5217SJeff Kirsher 	if (bp->rx_ring_size)
1432adfc5217SJeff Kirsher 		ering->rx_pending = bp->rx_ring_size;
1433adfc5217SJeff Kirsher 	else
1434adfc5217SJeff Kirsher 		ering->rx_pending = MAX_RX_AVAIL;
1435adfc5217SJeff Kirsher 
1436adfc5217SJeff Kirsher 	ering->tx_max_pending = MAX_TX_AVAIL;
1437adfc5217SJeff Kirsher 	ering->tx_pending = bp->tx_ring_size;
1438adfc5217SJeff Kirsher }
1439adfc5217SJeff Kirsher 
1440adfc5217SJeff Kirsher static int bnx2x_set_ringparam(struct net_device *dev,
1441adfc5217SJeff Kirsher 			       struct ethtool_ringparam *ering)
1442adfc5217SJeff Kirsher {
1443adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
1444adfc5217SJeff Kirsher 
1445adfc5217SJeff Kirsher 	if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
144651c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL,
144751c1a580SMerav Sicron 		   "Handling parity error recovery. Try again later\n");
1448adfc5217SJeff Kirsher 		return -EAGAIN;
1449adfc5217SJeff Kirsher 	}
1450adfc5217SJeff Kirsher 
1451adfc5217SJeff Kirsher 	if ((ering->rx_pending > MAX_RX_AVAIL) ||
1452adfc5217SJeff Kirsher 	    (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
1453adfc5217SJeff Kirsher 						    MIN_RX_SIZE_TPA)) ||
1454adfc5217SJeff Kirsher 	    (ering->tx_pending > MAX_TX_AVAIL) ||
145551c1a580SMerav Sicron 	    (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
145651c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
1457adfc5217SJeff Kirsher 		return -EINVAL;
145851c1a580SMerav Sicron 	}
1459adfc5217SJeff Kirsher 
1460adfc5217SJeff Kirsher 	bp->rx_ring_size = ering->rx_pending;
1461adfc5217SJeff Kirsher 	bp->tx_ring_size = ering->tx_pending;
1462adfc5217SJeff Kirsher 
1463adfc5217SJeff Kirsher 	return bnx2x_reload_if_running(dev);
1464adfc5217SJeff Kirsher }
1465adfc5217SJeff Kirsher 
1466adfc5217SJeff Kirsher static void bnx2x_get_pauseparam(struct net_device *dev,
1467adfc5217SJeff Kirsher 				 struct ethtool_pauseparam *epause)
1468adfc5217SJeff Kirsher {
1469adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
1470adfc5217SJeff Kirsher 	int cfg_idx = bnx2x_get_link_cfg_idx(bp);
14719e7e8399SMintz Yuval 	int cfg_reg;
14729e7e8399SMintz Yuval 
1473adfc5217SJeff Kirsher 	epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
1474adfc5217SJeff Kirsher 			   BNX2X_FLOW_CTRL_AUTO);
1475adfc5217SJeff Kirsher 
14769e7e8399SMintz Yuval 	if (!epause->autoneg)
1477241fb5d2SYuval Mintz 		cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
14789e7e8399SMintz Yuval 	else
14799e7e8399SMintz Yuval 		cfg_reg = bp->link_params.req_fc_auto_adv;
14809e7e8399SMintz Yuval 
14819e7e8399SMintz Yuval 	epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
1482adfc5217SJeff Kirsher 			    BNX2X_FLOW_CTRL_RX);
14839e7e8399SMintz Yuval 	epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
1484adfc5217SJeff Kirsher 			    BNX2X_FLOW_CTRL_TX);
1485adfc5217SJeff Kirsher 
148651c1a580SMerav Sicron 	DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
1487f1deab50SJoe Perches 	   "  autoneg %d  rx_pause %d  tx_pause %d\n",
1488adfc5217SJeff Kirsher 	   epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
1489adfc5217SJeff Kirsher }
1490adfc5217SJeff Kirsher 
1491adfc5217SJeff Kirsher static int bnx2x_set_pauseparam(struct net_device *dev,
1492adfc5217SJeff Kirsher 				struct ethtool_pauseparam *epause)
1493adfc5217SJeff Kirsher {
1494adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
1495adfc5217SJeff Kirsher 	u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
1496adfc5217SJeff Kirsher 	if (IS_MF(bp))
1497adfc5217SJeff Kirsher 		return 0;
1498adfc5217SJeff Kirsher 
149951c1a580SMerav Sicron 	DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
1500f1deab50SJoe Perches 	   "  autoneg %d  rx_pause %d  tx_pause %d\n",
1501adfc5217SJeff Kirsher 	   epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
1502adfc5217SJeff Kirsher 
1503adfc5217SJeff Kirsher 	bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
1504adfc5217SJeff Kirsher 
1505adfc5217SJeff Kirsher 	if (epause->rx_pause)
1506adfc5217SJeff Kirsher 		bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
1507adfc5217SJeff Kirsher 
1508adfc5217SJeff Kirsher 	if (epause->tx_pause)
1509adfc5217SJeff Kirsher 		bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
1510adfc5217SJeff Kirsher 
1511adfc5217SJeff Kirsher 	if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
1512adfc5217SJeff Kirsher 		bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
1513adfc5217SJeff Kirsher 
1514adfc5217SJeff Kirsher 	if (epause->autoneg) {
1515adfc5217SJeff Kirsher 		if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
151651c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
1517adfc5217SJeff Kirsher 			return -EINVAL;
1518adfc5217SJeff Kirsher 		}
1519adfc5217SJeff Kirsher 
1520adfc5217SJeff Kirsher 		if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
1521adfc5217SJeff Kirsher 			bp->link_params.req_flow_ctrl[cfg_idx] =
1522adfc5217SJeff Kirsher 				BNX2X_FLOW_CTRL_AUTO;
1523adfc5217SJeff Kirsher 		}
1524adfc5217SJeff Kirsher 	}
1525adfc5217SJeff Kirsher 
152651c1a580SMerav Sicron 	DP(BNX2X_MSG_ETHTOOL,
1527adfc5217SJeff Kirsher 	   "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
1528adfc5217SJeff Kirsher 
1529adfc5217SJeff Kirsher 	if (netif_running(dev)) {
1530adfc5217SJeff Kirsher 		bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1531adfc5217SJeff Kirsher 		bnx2x_link_set(bp);
1532adfc5217SJeff Kirsher 	}
1533adfc5217SJeff Kirsher 
1534adfc5217SJeff Kirsher 	return 0;
1535adfc5217SJeff Kirsher }
1536adfc5217SJeff Kirsher 
1537adfc5217SJeff Kirsher static const struct {
1538adfc5217SJeff Kirsher 	char string[ETH_GSTRING_LEN];
1539adfc5217SJeff Kirsher } bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
1540adfc5217SJeff Kirsher 	{ "register_test (offline)" },
1541adfc5217SJeff Kirsher 	{ "memory_test (offline)" },
1542adfc5217SJeff Kirsher 	{ "loopback_test (offline)" },
1543adfc5217SJeff Kirsher 	{ "nvram_test (online)" },
1544adfc5217SJeff Kirsher 	{ "interrupt_test (online)" },
1545adfc5217SJeff Kirsher 	{ "link_test (online)" },
1546adfc5217SJeff Kirsher 	{ "idle check (online)" }
1547adfc5217SJeff Kirsher };
1548adfc5217SJeff Kirsher 
1549adfc5217SJeff Kirsher enum {
1550adfc5217SJeff Kirsher 	BNX2X_CHIP_E1_OFST = 0,
1551adfc5217SJeff Kirsher 	BNX2X_CHIP_E1H_OFST,
1552adfc5217SJeff Kirsher 	BNX2X_CHIP_E2_OFST,
1553adfc5217SJeff Kirsher 	BNX2X_CHIP_E3_OFST,
1554adfc5217SJeff Kirsher 	BNX2X_CHIP_E3B0_OFST,
1555adfc5217SJeff Kirsher 	BNX2X_CHIP_MAX_OFST
1556adfc5217SJeff Kirsher };
1557adfc5217SJeff Kirsher 
1558adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E1	(1 << BNX2X_CHIP_E1_OFST)
1559adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E1H	(1 << BNX2X_CHIP_E1H_OFST)
1560adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E2	(1 << BNX2X_CHIP_E2_OFST)
1561adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E3	(1 << BNX2X_CHIP_E3_OFST)
1562adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E3B0	(1 << BNX2X_CHIP_E3B0_OFST)
1563adfc5217SJeff Kirsher 
1564adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_ALL	((1 << BNX2X_CHIP_MAX_OFST) - 1)
1565adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E1X	(BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
1566adfc5217SJeff Kirsher 
1567adfc5217SJeff Kirsher static int bnx2x_test_registers(struct bnx2x *bp)
1568adfc5217SJeff Kirsher {
1569adfc5217SJeff Kirsher 	int idx, i, rc = -ENODEV;
1570adfc5217SJeff Kirsher 	u32 wr_val = 0, hw;
1571adfc5217SJeff Kirsher 	int port = BP_PORT(bp);
1572adfc5217SJeff Kirsher 	static const struct {
1573adfc5217SJeff Kirsher 		u32 hw;
1574adfc5217SJeff Kirsher 		u32 offset0;
1575adfc5217SJeff Kirsher 		u32 offset1;
1576adfc5217SJeff Kirsher 		u32 mask;
1577adfc5217SJeff Kirsher 	} reg_tbl[] = {
1578adfc5217SJeff Kirsher /* 0 */		{ BNX2X_CHIP_MASK_ALL,
1579adfc5217SJeff Kirsher 			BRB1_REG_PAUSE_LOW_THRESHOLD_0,	4, 0x000003ff },
1580adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1581adfc5217SJeff Kirsher 			DORQ_REG_DB_ADDR0,		4, 0xffffffff },
1582adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_E1X,
1583adfc5217SJeff Kirsher 			HC_REG_AGG_INT_0,		4, 0x000003ff },
1584adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1585adfc5217SJeff Kirsher 			PBF_REG_MAC_IF0_ENABLE,		4, 0x00000001 },
1586adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
1587adfc5217SJeff Kirsher 			PBF_REG_P0_INIT_CRD,		4, 0x000007ff },
1588adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_E3B0,
1589adfc5217SJeff Kirsher 			PBF_REG_INIT_CRD_Q0,		4, 0x000007ff },
1590adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1591adfc5217SJeff Kirsher 			PRS_REG_CID_PORT_0,		4, 0x00ffffff },
1592adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1593adfc5217SJeff Kirsher 			PXP2_REG_PSWRQ_CDU0_L2P,	4, 0x000fffff },
1594adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1595adfc5217SJeff Kirsher 			PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
1596adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1597adfc5217SJeff Kirsher 			PXP2_REG_PSWRQ_TM0_L2P,		4, 0x000fffff },
1598adfc5217SJeff Kirsher /* 10 */	{ BNX2X_CHIP_MASK_ALL,
1599adfc5217SJeff Kirsher 			PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
1600adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1601adfc5217SJeff Kirsher 			PXP2_REG_PSWRQ_TSDM0_L2P,	4, 0x000fffff },
1602adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1603adfc5217SJeff Kirsher 			QM_REG_CONNNUM_0,		4, 0x000fffff },
1604adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1605adfc5217SJeff Kirsher 			TM_REG_LIN0_MAX_ACTIVE_CID,	4, 0x0003ffff },
1606adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1607adfc5217SJeff Kirsher 			SRC_REG_KEYRSS0_0,		40, 0xffffffff },
1608adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1609adfc5217SJeff Kirsher 			SRC_REG_KEYRSS0_7,		40, 0xffffffff },
1610adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1611adfc5217SJeff Kirsher 			XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
1612adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1613adfc5217SJeff Kirsher 			XCM_REG_WU_DA_CNT_CMD00,	4, 0x00000003 },
1614adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1615adfc5217SJeff Kirsher 			XCM_REG_GLB_DEL_ACK_MAX_CNT_0,	4, 0x000000ff },
1616adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1617adfc5217SJeff Kirsher 			NIG_REG_LLH0_T_BIT,		4, 0x00000001 },
1618adfc5217SJeff Kirsher /* 20 */	{ BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
1619adfc5217SJeff Kirsher 			NIG_REG_EMAC0_IN_EN,		4, 0x00000001 },
1620adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
1621adfc5217SJeff Kirsher 			NIG_REG_BMAC0_IN_EN,		4, 0x00000001 },
1622adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1623adfc5217SJeff Kirsher 			NIG_REG_XCM0_OUT_EN,		4, 0x00000001 },
1624adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1625adfc5217SJeff Kirsher 			NIG_REG_BRB0_OUT_EN,		4, 0x00000001 },
1626adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1627adfc5217SJeff Kirsher 			NIG_REG_LLH0_XCM_MASK,		4, 0x00000007 },
1628adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1629adfc5217SJeff Kirsher 			NIG_REG_LLH0_ACPI_PAT_6_LEN,	68, 0x000000ff },
1630adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1631adfc5217SJeff Kirsher 			NIG_REG_LLH0_ACPI_PAT_0_CRC,	68, 0xffffffff },
1632adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1633adfc5217SJeff Kirsher 			NIG_REG_LLH0_DEST_MAC_0_0,	160, 0xffffffff },
1634adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1635adfc5217SJeff Kirsher 			NIG_REG_LLH0_DEST_IP_0_1,	160, 0xffffffff },
1636adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1637adfc5217SJeff Kirsher 			NIG_REG_LLH0_IPV4_IPV6_0,	160, 0x00000001 },
1638adfc5217SJeff Kirsher /* 30 */	{ BNX2X_CHIP_MASK_ALL,
1639adfc5217SJeff Kirsher 			NIG_REG_LLH0_DEST_UDP_0,	160, 0x0000ffff },
1640adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1641adfc5217SJeff Kirsher 			NIG_REG_LLH0_DEST_TCP_0,	160, 0x0000ffff },
1642adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1643adfc5217SJeff Kirsher 			NIG_REG_LLH0_VLAN_ID_0,	160, 0x00000fff },
1644adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
1645adfc5217SJeff Kirsher 			NIG_REG_XGXS_SERDES0_MODE_SEL,	4, 0x00000001 },
1646adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1647adfc5217SJeff Kirsher 			NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
1648adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL,
1649adfc5217SJeff Kirsher 			NIG_REG_STATUS_INTERRUPT_PORT0,	4, 0x07ffffff },
1650adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
1651adfc5217SJeff Kirsher 			NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
1652adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
1653adfc5217SJeff Kirsher 			NIG_REG_SERDES0_CTRL_PHY_ADDR,	16, 0x0000001f },
1654adfc5217SJeff Kirsher 
1655adfc5217SJeff Kirsher 		{ BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
1656adfc5217SJeff Kirsher 	};
1657adfc5217SJeff Kirsher 
165851c1a580SMerav Sicron 	if (!netif_running(bp->dev)) {
165951c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
166051c1a580SMerav Sicron 		   "cannot access eeprom when the interface is down\n");
1661adfc5217SJeff Kirsher 		return rc;
166251c1a580SMerav Sicron 	}
1663adfc5217SJeff Kirsher 
1664adfc5217SJeff Kirsher 	if (CHIP_IS_E1(bp))
1665adfc5217SJeff Kirsher 		hw = BNX2X_CHIP_MASK_E1;
1666adfc5217SJeff Kirsher 	else if (CHIP_IS_E1H(bp))
1667adfc5217SJeff Kirsher 		hw = BNX2X_CHIP_MASK_E1H;
1668adfc5217SJeff Kirsher 	else if (CHIP_IS_E2(bp))
1669adfc5217SJeff Kirsher 		hw = BNX2X_CHIP_MASK_E2;
1670adfc5217SJeff Kirsher 	else if (CHIP_IS_E3B0(bp))
1671adfc5217SJeff Kirsher 		hw = BNX2X_CHIP_MASK_E3B0;
1672adfc5217SJeff Kirsher 	else /* e3 A0 */
1673adfc5217SJeff Kirsher 		hw = BNX2X_CHIP_MASK_E3;
1674adfc5217SJeff Kirsher 
1675adfc5217SJeff Kirsher 	/* Repeat the test twice:
1676adfc5217SJeff Kirsher 	   First by writing 0x00000000, second by writing 0xffffffff */
1677adfc5217SJeff Kirsher 	for (idx = 0; idx < 2; idx++) {
1678adfc5217SJeff Kirsher 
1679adfc5217SJeff Kirsher 		switch (idx) {
1680adfc5217SJeff Kirsher 		case 0:
1681adfc5217SJeff Kirsher 			wr_val = 0;
1682adfc5217SJeff Kirsher 			break;
1683adfc5217SJeff Kirsher 		case 1:
1684adfc5217SJeff Kirsher 			wr_val = 0xffffffff;
1685adfc5217SJeff Kirsher 			break;
1686adfc5217SJeff Kirsher 		}
1687adfc5217SJeff Kirsher 
1688adfc5217SJeff Kirsher 		for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
1689adfc5217SJeff Kirsher 			u32 offset, mask, save_val, val;
1690adfc5217SJeff Kirsher 			if (!(hw & reg_tbl[i].hw))
1691adfc5217SJeff Kirsher 				continue;
1692adfc5217SJeff Kirsher 
1693adfc5217SJeff Kirsher 			offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
1694adfc5217SJeff Kirsher 			mask = reg_tbl[i].mask;
1695adfc5217SJeff Kirsher 
1696adfc5217SJeff Kirsher 			save_val = REG_RD(bp, offset);
1697adfc5217SJeff Kirsher 
1698adfc5217SJeff Kirsher 			REG_WR(bp, offset, wr_val & mask);
1699adfc5217SJeff Kirsher 
1700adfc5217SJeff Kirsher 			val = REG_RD(bp, offset);
1701adfc5217SJeff Kirsher 
1702adfc5217SJeff Kirsher 			/* Restore the original register's value */
1703adfc5217SJeff Kirsher 			REG_WR(bp, offset, save_val);
1704adfc5217SJeff Kirsher 
1705adfc5217SJeff Kirsher 			/* verify value is as expected */
1706adfc5217SJeff Kirsher 			if ((val & mask) != (wr_val & mask)) {
170751c1a580SMerav Sicron 				DP(BNX2X_MSG_ETHTOOL,
1708adfc5217SJeff Kirsher 				   "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
1709adfc5217SJeff Kirsher 				   offset, val, wr_val, mask);
1710adfc5217SJeff Kirsher 				goto test_reg_exit;
1711adfc5217SJeff Kirsher 			}
1712adfc5217SJeff Kirsher 		}
1713adfc5217SJeff Kirsher 	}
1714adfc5217SJeff Kirsher 
1715adfc5217SJeff Kirsher 	rc = 0;
1716adfc5217SJeff Kirsher 
1717adfc5217SJeff Kirsher test_reg_exit:
1718adfc5217SJeff Kirsher 	return rc;
1719adfc5217SJeff Kirsher }
1720adfc5217SJeff Kirsher 
1721adfc5217SJeff Kirsher static int bnx2x_test_memory(struct bnx2x *bp)
1722adfc5217SJeff Kirsher {
1723adfc5217SJeff Kirsher 	int i, j, rc = -ENODEV;
1724adfc5217SJeff Kirsher 	u32 val, index;
1725adfc5217SJeff Kirsher 	static const struct {
1726adfc5217SJeff Kirsher 		u32 offset;
1727adfc5217SJeff Kirsher 		int size;
1728adfc5217SJeff Kirsher 	} mem_tbl[] = {
1729adfc5217SJeff Kirsher 		{ CCM_REG_XX_DESCR_TABLE,   CCM_REG_XX_DESCR_TABLE_SIZE },
1730adfc5217SJeff Kirsher 		{ CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
1731adfc5217SJeff Kirsher 		{ CFC_REG_LINK_LIST,        CFC_REG_LINK_LIST_SIZE },
1732adfc5217SJeff Kirsher 		{ DMAE_REG_CMD_MEM,         DMAE_REG_CMD_MEM_SIZE },
1733adfc5217SJeff Kirsher 		{ TCM_REG_XX_DESCR_TABLE,   TCM_REG_XX_DESCR_TABLE_SIZE },
1734adfc5217SJeff Kirsher 		{ UCM_REG_XX_DESCR_TABLE,   UCM_REG_XX_DESCR_TABLE_SIZE },
1735adfc5217SJeff Kirsher 		{ XCM_REG_XX_DESCR_TABLE,   XCM_REG_XX_DESCR_TABLE_SIZE },
1736adfc5217SJeff Kirsher 
1737adfc5217SJeff Kirsher 		{ 0xffffffff, 0 }
1738adfc5217SJeff Kirsher 	};
1739adfc5217SJeff Kirsher 
1740adfc5217SJeff Kirsher 	static const struct {
1741adfc5217SJeff Kirsher 		char *name;
1742adfc5217SJeff Kirsher 		u32 offset;
1743adfc5217SJeff Kirsher 		u32 hw_mask[BNX2X_CHIP_MAX_OFST];
1744adfc5217SJeff Kirsher 	} prty_tbl[] = {
1745adfc5217SJeff Kirsher 		{ "CCM_PRTY_STS",  CCM_REG_CCM_PRTY_STS,
1746adfc5217SJeff Kirsher 			{0x3ffc0, 0,   0, 0} },
1747adfc5217SJeff Kirsher 		{ "CFC_PRTY_STS",  CFC_REG_CFC_PRTY_STS,
1748adfc5217SJeff Kirsher 			{0x2,     0x2, 0, 0} },
1749adfc5217SJeff Kirsher 		{ "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
1750adfc5217SJeff Kirsher 			{0,       0,   0, 0} },
1751adfc5217SJeff Kirsher 		{ "TCM_PRTY_STS",  TCM_REG_TCM_PRTY_STS,
1752adfc5217SJeff Kirsher 			{0x3ffc0, 0,   0, 0} },
1753adfc5217SJeff Kirsher 		{ "UCM_PRTY_STS",  UCM_REG_UCM_PRTY_STS,
1754adfc5217SJeff Kirsher 			{0x3ffc0, 0,   0, 0} },
1755adfc5217SJeff Kirsher 		{ "XCM_PRTY_STS",  XCM_REG_XCM_PRTY_STS,
1756adfc5217SJeff Kirsher 			{0x3ffc1, 0,   0, 0} },
1757adfc5217SJeff Kirsher 
1758adfc5217SJeff Kirsher 		{ NULL, 0xffffffff, {0, 0, 0, 0} }
1759adfc5217SJeff Kirsher 	};
1760adfc5217SJeff Kirsher 
176151c1a580SMerav Sicron 	if (!netif_running(bp->dev)) {
176251c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
176351c1a580SMerav Sicron 		   "cannot access eeprom when the interface is down\n");
1764adfc5217SJeff Kirsher 		return rc;
176551c1a580SMerav Sicron 	}
1766adfc5217SJeff Kirsher 
1767adfc5217SJeff Kirsher 	if (CHIP_IS_E1(bp))
1768adfc5217SJeff Kirsher 		index = BNX2X_CHIP_E1_OFST;
1769adfc5217SJeff Kirsher 	else if (CHIP_IS_E1H(bp))
1770adfc5217SJeff Kirsher 		index = BNX2X_CHIP_E1H_OFST;
1771adfc5217SJeff Kirsher 	else if (CHIP_IS_E2(bp))
1772adfc5217SJeff Kirsher 		index = BNX2X_CHIP_E2_OFST;
1773adfc5217SJeff Kirsher 	else /* e3 */
1774adfc5217SJeff Kirsher 		index = BNX2X_CHIP_E3_OFST;
1775adfc5217SJeff Kirsher 
1776adfc5217SJeff Kirsher 	/* pre-Check the parity status */
1777adfc5217SJeff Kirsher 	for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
1778adfc5217SJeff Kirsher 		val = REG_RD(bp, prty_tbl[i].offset);
1779adfc5217SJeff Kirsher 		if (val & ~(prty_tbl[i].hw_mask[index])) {
178051c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL,
1781adfc5217SJeff Kirsher 			   "%s is 0x%x\n", prty_tbl[i].name, val);
1782adfc5217SJeff Kirsher 			goto test_mem_exit;
1783adfc5217SJeff Kirsher 		}
1784adfc5217SJeff Kirsher 	}
1785adfc5217SJeff Kirsher 
1786adfc5217SJeff Kirsher 	/* Go through all the memories */
1787adfc5217SJeff Kirsher 	for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
1788adfc5217SJeff Kirsher 		for (j = 0; j < mem_tbl[i].size; j++)
1789adfc5217SJeff Kirsher 			REG_RD(bp, mem_tbl[i].offset + j*4);
1790adfc5217SJeff Kirsher 
1791adfc5217SJeff Kirsher 	/* Check the parity status */
1792adfc5217SJeff Kirsher 	for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
1793adfc5217SJeff Kirsher 		val = REG_RD(bp, prty_tbl[i].offset);
1794adfc5217SJeff Kirsher 		if (val & ~(prty_tbl[i].hw_mask[index])) {
179551c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL,
1796adfc5217SJeff Kirsher 			   "%s is 0x%x\n", prty_tbl[i].name, val);
1797adfc5217SJeff Kirsher 			goto test_mem_exit;
1798adfc5217SJeff Kirsher 		}
1799adfc5217SJeff Kirsher 	}
1800adfc5217SJeff Kirsher 
1801adfc5217SJeff Kirsher 	rc = 0;
1802adfc5217SJeff Kirsher 
1803adfc5217SJeff Kirsher test_mem_exit:
1804adfc5217SJeff Kirsher 	return rc;
1805adfc5217SJeff Kirsher }
1806adfc5217SJeff Kirsher 
1807adfc5217SJeff Kirsher static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
1808adfc5217SJeff Kirsher {
1809adfc5217SJeff Kirsher 	int cnt = 1400;
1810adfc5217SJeff Kirsher 
1811adfc5217SJeff Kirsher 	if (link_up) {
1812adfc5217SJeff Kirsher 		while (bnx2x_link_test(bp, is_serdes) && cnt--)
1813adfc5217SJeff Kirsher 			msleep(20);
1814adfc5217SJeff Kirsher 
1815adfc5217SJeff Kirsher 		if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
181651c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
1817adfc5217SJeff Kirsher 	}
1818adfc5217SJeff Kirsher }
1819adfc5217SJeff Kirsher 
1820adfc5217SJeff Kirsher static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
1821adfc5217SJeff Kirsher {
1822adfc5217SJeff Kirsher 	unsigned int pkt_size, num_pkts, i;
1823adfc5217SJeff Kirsher 	struct sk_buff *skb;
1824adfc5217SJeff Kirsher 	unsigned char *packet;
1825adfc5217SJeff Kirsher 	struct bnx2x_fastpath *fp_rx = &bp->fp[0];
1826adfc5217SJeff Kirsher 	struct bnx2x_fastpath *fp_tx = &bp->fp[0];
1827adfc5217SJeff Kirsher 	struct bnx2x_fp_txdata *txdata = &fp_tx->txdata[0];
1828adfc5217SJeff Kirsher 	u16 tx_start_idx, tx_idx;
1829adfc5217SJeff Kirsher 	u16 rx_start_idx, rx_idx;
1830b0700b1eSDmitry Kravkov 	u16 pkt_prod, bd_prod;
1831adfc5217SJeff Kirsher 	struct sw_tx_bd *tx_buf;
1832adfc5217SJeff Kirsher 	struct eth_tx_start_bd *tx_start_bd;
1833adfc5217SJeff Kirsher 	struct eth_tx_parse_bd_e1x  *pbd_e1x = NULL;
1834adfc5217SJeff Kirsher 	struct eth_tx_parse_bd_e2  *pbd_e2 = NULL;
1835adfc5217SJeff Kirsher 	dma_addr_t mapping;
1836adfc5217SJeff Kirsher 	union eth_rx_cqe *cqe;
1837adfc5217SJeff Kirsher 	u8 cqe_fp_flags, cqe_fp_type;
1838adfc5217SJeff Kirsher 	struct sw_rx_bd *rx_buf;
1839adfc5217SJeff Kirsher 	u16 len;
1840adfc5217SJeff Kirsher 	int rc = -ENODEV;
1841e52fcb24SEric Dumazet 	u8 *data;
184273dbb5e1SDmitry Kravkov 	struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txdata->txq_index);
1843adfc5217SJeff Kirsher 
1844adfc5217SJeff Kirsher 	/* check the loopback mode */
1845adfc5217SJeff Kirsher 	switch (loopback_mode) {
1846adfc5217SJeff Kirsher 	case BNX2X_PHY_LOOPBACK:
1847adfc5217SJeff Kirsher 		if (bp->link_params.loopback_mode != LOOPBACK_XGXS)
1848adfc5217SJeff Kirsher 			return -EINVAL;
1849adfc5217SJeff Kirsher 		break;
1850adfc5217SJeff Kirsher 	case BNX2X_MAC_LOOPBACK:
185132911333SYaniv Rosner 		if (CHIP_IS_E3(bp)) {
185232911333SYaniv Rosner 			int cfg_idx = bnx2x_get_link_cfg_idx(bp);
185332911333SYaniv Rosner 			if (bp->port.supported[cfg_idx] &
185432911333SYaniv Rosner 			    (SUPPORTED_10000baseT_Full |
185532911333SYaniv Rosner 			     SUPPORTED_20000baseMLD2_Full |
185632911333SYaniv Rosner 			     SUPPORTED_20000baseKR2_Full))
185732911333SYaniv Rosner 				bp->link_params.loopback_mode = LOOPBACK_XMAC;
185832911333SYaniv Rosner 			else
185932911333SYaniv Rosner 				bp->link_params.loopback_mode = LOOPBACK_UMAC;
186032911333SYaniv Rosner 		} else
186132911333SYaniv Rosner 			bp->link_params.loopback_mode = LOOPBACK_BMAC;
186232911333SYaniv Rosner 
1863adfc5217SJeff Kirsher 		bnx2x_phy_init(&bp->link_params, &bp->link_vars);
1864adfc5217SJeff Kirsher 		break;
1865adfc5217SJeff Kirsher 	default:
186651c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
1867adfc5217SJeff Kirsher 		return -EINVAL;
1868adfc5217SJeff Kirsher 	}
1869adfc5217SJeff Kirsher 
1870adfc5217SJeff Kirsher 	/* prepare the loopback packet */
1871adfc5217SJeff Kirsher 	pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
1872adfc5217SJeff Kirsher 		     bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
1873adfc5217SJeff Kirsher 	skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
1874adfc5217SJeff Kirsher 	if (!skb) {
187551c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
1876adfc5217SJeff Kirsher 		rc = -ENOMEM;
1877adfc5217SJeff Kirsher 		goto test_loopback_exit;
1878adfc5217SJeff Kirsher 	}
1879adfc5217SJeff Kirsher 	packet = skb_put(skb, pkt_size);
1880adfc5217SJeff Kirsher 	memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
1881adfc5217SJeff Kirsher 	memset(packet + ETH_ALEN, 0, ETH_ALEN);
1882adfc5217SJeff Kirsher 	memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
1883adfc5217SJeff Kirsher 	for (i = ETH_HLEN; i < pkt_size; i++)
1884adfc5217SJeff Kirsher 		packet[i] = (unsigned char) (i & 0xff);
1885adfc5217SJeff Kirsher 	mapping = dma_map_single(&bp->pdev->dev, skb->data,
1886adfc5217SJeff Kirsher 				 skb_headlen(skb), DMA_TO_DEVICE);
1887adfc5217SJeff Kirsher 	if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
1888adfc5217SJeff Kirsher 		rc = -ENOMEM;
1889adfc5217SJeff Kirsher 		dev_kfree_skb(skb);
189051c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
1891adfc5217SJeff Kirsher 		goto test_loopback_exit;
1892adfc5217SJeff Kirsher 	}
1893adfc5217SJeff Kirsher 
1894adfc5217SJeff Kirsher 	/* send the loopback packet */
1895adfc5217SJeff Kirsher 	num_pkts = 0;
1896adfc5217SJeff Kirsher 	tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
1897adfc5217SJeff Kirsher 	rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
1898adfc5217SJeff Kirsher 
189973dbb5e1SDmitry Kravkov 	netdev_tx_sent_queue(txq, skb->len);
190073dbb5e1SDmitry Kravkov 
1901adfc5217SJeff Kirsher 	pkt_prod = txdata->tx_pkt_prod++;
1902adfc5217SJeff Kirsher 	tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
1903adfc5217SJeff Kirsher 	tx_buf->first_bd = txdata->tx_bd_prod;
1904adfc5217SJeff Kirsher 	tx_buf->skb = skb;
1905adfc5217SJeff Kirsher 	tx_buf->flags = 0;
1906adfc5217SJeff Kirsher 
1907adfc5217SJeff Kirsher 	bd_prod = TX_BD(txdata->tx_bd_prod);
1908adfc5217SJeff Kirsher 	tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
1909adfc5217SJeff Kirsher 	tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1910adfc5217SJeff Kirsher 	tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1911adfc5217SJeff Kirsher 	tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
1912adfc5217SJeff Kirsher 	tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
1913adfc5217SJeff Kirsher 	tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
1914adfc5217SJeff Kirsher 	tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
1915adfc5217SJeff Kirsher 	SET_FLAG(tx_start_bd->general_data,
1916adfc5217SJeff Kirsher 		 ETH_TX_START_BD_ETH_ADDR_TYPE,
1917adfc5217SJeff Kirsher 		 UNICAST_ADDRESS);
1918adfc5217SJeff Kirsher 	SET_FLAG(tx_start_bd->general_data,
1919adfc5217SJeff Kirsher 		 ETH_TX_START_BD_HDR_NBDS,
1920adfc5217SJeff Kirsher 		 1);
1921adfc5217SJeff Kirsher 
1922adfc5217SJeff Kirsher 	/* turn on parsing and get a BD */
1923adfc5217SJeff Kirsher 	bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
1924adfc5217SJeff Kirsher 
1925adfc5217SJeff Kirsher 	pbd_e1x = &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
1926adfc5217SJeff Kirsher 	pbd_e2 = &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
1927adfc5217SJeff Kirsher 
1928adfc5217SJeff Kirsher 	memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
1929adfc5217SJeff Kirsher 	memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
1930adfc5217SJeff Kirsher 
1931adfc5217SJeff Kirsher 	wmb();
1932adfc5217SJeff Kirsher 
1933adfc5217SJeff Kirsher 	txdata->tx_db.data.prod += 2;
1934adfc5217SJeff Kirsher 	barrier();
1935adfc5217SJeff Kirsher 	DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
1936adfc5217SJeff Kirsher 
1937adfc5217SJeff Kirsher 	mmiowb();
1938adfc5217SJeff Kirsher 	barrier();
1939adfc5217SJeff Kirsher 
1940adfc5217SJeff Kirsher 	num_pkts++;
1941adfc5217SJeff Kirsher 	txdata->tx_bd_prod += 2; /* start + pbd */
1942adfc5217SJeff Kirsher 
1943adfc5217SJeff Kirsher 	udelay(100);
1944adfc5217SJeff Kirsher 
1945adfc5217SJeff Kirsher 	tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
1946adfc5217SJeff Kirsher 	if (tx_idx != tx_start_idx + num_pkts)
1947adfc5217SJeff Kirsher 		goto test_loopback_exit;
1948adfc5217SJeff Kirsher 
1949adfc5217SJeff Kirsher 	/* Unlike HC IGU won't generate an interrupt for status block
1950adfc5217SJeff Kirsher 	 * updates that have been performed while interrupts were
1951adfc5217SJeff Kirsher 	 * disabled.
1952adfc5217SJeff Kirsher 	 */
1953adfc5217SJeff Kirsher 	if (bp->common.int_block == INT_BLOCK_IGU) {
1954adfc5217SJeff Kirsher 		/* Disable local BHes to prevent a dead-lock situation between
1955adfc5217SJeff Kirsher 		 * sch_direct_xmit() and bnx2x_run_loopback() (calling
1956adfc5217SJeff Kirsher 		 * bnx2x_tx_int()), as both are taking netif_tx_lock().
1957adfc5217SJeff Kirsher 		 */
1958adfc5217SJeff Kirsher 		local_bh_disable();
1959adfc5217SJeff Kirsher 		bnx2x_tx_int(bp, txdata);
1960adfc5217SJeff Kirsher 		local_bh_enable();
1961adfc5217SJeff Kirsher 	}
1962adfc5217SJeff Kirsher 
1963adfc5217SJeff Kirsher 	rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
1964adfc5217SJeff Kirsher 	if (rx_idx != rx_start_idx + num_pkts)
1965adfc5217SJeff Kirsher 		goto test_loopback_exit;
1966adfc5217SJeff Kirsher 
1967b0700b1eSDmitry Kravkov 	cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
1968adfc5217SJeff Kirsher 	cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
1969adfc5217SJeff Kirsher 	cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
1970adfc5217SJeff Kirsher 	if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
1971adfc5217SJeff Kirsher 		goto test_loopback_rx_exit;
1972adfc5217SJeff Kirsher 
1973621b4d66SDmitry Kravkov 	len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
1974adfc5217SJeff Kirsher 	if (len != pkt_size)
1975adfc5217SJeff Kirsher 		goto test_loopback_rx_exit;
1976adfc5217SJeff Kirsher 
1977adfc5217SJeff Kirsher 	rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
1978adfc5217SJeff Kirsher 	dma_sync_single_for_cpu(&bp->pdev->dev,
1979adfc5217SJeff Kirsher 				   dma_unmap_addr(rx_buf, mapping),
1980adfc5217SJeff Kirsher 				   fp_rx->rx_buf_size, DMA_FROM_DEVICE);
1981e52fcb24SEric Dumazet 	data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
1982adfc5217SJeff Kirsher 	for (i = ETH_HLEN; i < pkt_size; i++)
1983e52fcb24SEric Dumazet 		if (*(data + i) != (unsigned char) (i & 0xff))
1984adfc5217SJeff Kirsher 			goto test_loopback_rx_exit;
1985adfc5217SJeff Kirsher 
1986adfc5217SJeff Kirsher 	rc = 0;
1987adfc5217SJeff Kirsher 
1988adfc5217SJeff Kirsher test_loopback_rx_exit:
1989adfc5217SJeff Kirsher 
1990adfc5217SJeff Kirsher 	fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
1991adfc5217SJeff Kirsher 	fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
1992adfc5217SJeff Kirsher 	fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
1993adfc5217SJeff Kirsher 	fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
1994adfc5217SJeff Kirsher 
1995adfc5217SJeff Kirsher 	/* Update producers */
1996adfc5217SJeff Kirsher 	bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
1997adfc5217SJeff Kirsher 			     fp_rx->rx_sge_prod);
1998adfc5217SJeff Kirsher 
1999adfc5217SJeff Kirsher test_loopback_exit:
2000adfc5217SJeff Kirsher 	bp->link_params.loopback_mode = LOOPBACK_NONE;
2001adfc5217SJeff Kirsher 
2002adfc5217SJeff Kirsher 	return rc;
2003adfc5217SJeff Kirsher }
2004adfc5217SJeff Kirsher 
2005adfc5217SJeff Kirsher static int bnx2x_test_loopback(struct bnx2x *bp)
2006adfc5217SJeff Kirsher {
2007adfc5217SJeff Kirsher 	int rc = 0, res;
2008adfc5217SJeff Kirsher 
2009adfc5217SJeff Kirsher 	if (BP_NOMCP(bp))
2010adfc5217SJeff Kirsher 		return rc;
2011adfc5217SJeff Kirsher 
2012adfc5217SJeff Kirsher 	if (!netif_running(bp->dev))
2013adfc5217SJeff Kirsher 		return BNX2X_LOOPBACK_FAILED;
2014adfc5217SJeff Kirsher 
2015adfc5217SJeff Kirsher 	bnx2x_netif_stop(bp, 1);
2016adfc5217SJeff Kirsher 	bnx2x_acquire_phy_lock(bp);
2017adfc5217SJeff Kirsher 
2018adfc5217SJeff Kirsher 	res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
2019adfc5217SJeff Kirsher 	if (res) {
202051c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL, "  PHY loopback failed  (res %d)\n", res);
2021adfc5217SJeff Kirsher 		rc |= BNX2X_PHY_LOOPBACK_FAILED;
2022adfc5217SJeff Kirsher 	}
2023adfc5217SJeff Kirsher 
2024adfc5217SJeff Kirsher 	res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
2025adfc5217SJeff Kirsher 	if (res) {
202651c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL, "  MAC loopback failed  (res %d)\n", res);
2027adfc5217SJeff Kirsher 		rc |= BNX2X_MAC_LOOPBACK_FAILED;
2028adfc5217SJeff Kirsher 	}
2029adfc5217SJeff Kirsher 
2030adfc5217SJeff Kirsher 	bnx2x_release_phy_lock(bp);
2031adfc5217SJeff Kirsher 	bnx2x_netif_start(bp);
2032adfc5217SJeff Kirsher 
2033adfc5217SJeff Kirsher 	return rc;
2034adfc5217SJeff Kirsher }
2035adfc5217SJeff Kirsher 
2036adfc5217SJeff Kirsher #define CRC32_RESIDUAL			0xdebb20e3
2037adfc5217SJeff Kirsher 
2038adfc5217SJeff Kirsher static int bnx2x_test_nvram(struct bnx2x *bp)
2039adfc5217SJeff Kirsher {
2040adfc5217SJeff Kirsher 	static const struct {
2041adfc5217SJeff Kirsher 		int offset;
2042adfc5217SJeff Kirsher 		int size;
2043adfc5217SJeff Kirsher 	} nvram_tbl[] = {
2044adfc5217SJeff Kirsher 		{     0,  0x14 }, /* bootstrap */
2045adfc5217SJeff Kirsher 		{  0x14,  0xec }, /* dir */
2046adfc5217SJeff Kirsher 		{ 0x100, 0x350 }, /* manuf_info */
2047adfc5217SJeff Kirsher 		{ 0x450,  0xf0 }, /* feature_info */
2048adfc5217SJeff Kirsher 		{ 0x640,  0x64 }, /* upgrade_key_info */
2049adfc5217SJeff Kirsher 		{ 0x708,  0x70 }, /* manuf_key_info */
2050adfc5217SJeff Kirsher 		{     0,     0 }
2051adfc5217SJeff Kirsher 	};
2052afa13b4bSMintz Yuval 	__be32 *buf;
2053afa13b4bSMintz Yuval 	u8 *data;
2054adfc5217SJeff Kirsher 	int i, rc;
2055adfc5217SJeff Kirsher 	u32 magic, crc;
2056adfc5217SJeff Kirsher 
2057adfc5217SJeff Kirsher 	if (BP_NOMCP(bp))
2058adfc5217SJeff Kirsher 		return 0;
2059adfc5217SJeff Kirsher 
2060afa13b4bSMintz Yuval 	buf = kmalloc(0x350, GFP_KERNEL);
2061afa13b4bSMintz Yuval 	if (!buf) {
206251c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
2063afa13b4bSMintz Yuval 		rc = -ENOMEM;
2064afa13b4bSMintz Yuval 		goto test_nvram_exit;
2065afa13b4bSMintz Yuval 	}
2066afa13b4bSMintz Yuval 	data = (u8 *)buf;
2067afa13b4bSMintz Yuval 
2068adfc5217SJeff Kirsher 	rc = bnx2x_nvram_read(bp, 0, data, 4);
2069adfc5217SJeff Kirsher 	if (rc) {
207051c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
207151c1a580SMerav Sicron 		   "magic value read (rc %d)\n", rc);
2072adfc5217SJeff Kirsher 		goto test_nvram_exit;
2073adfc5217SJeff Kirsher 	}
2074adfc5217SJeff Kirsher 
2075adfc5217SJeff Kirsher 	magic = be32_to_cpu(buf[0]);
2076adfc5217SJeff Kirsher 	if (magic != 0x669955aa) {
207751c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
207851c1a580SMerav Sicron 		   "wrong magic value (0x%08x)\n", magic);
2079adfc5217SJeff Kirsher 		rc = -ENODEV;
2080adfc5217SJeff Kirsher 		goto test_nvram_exit;
2081adfc5217SJeff Kirsher 	}
2082adfc5217SJeff Kirsher 
2083adfc5217SJeff Kirsher 	for (i = 0; nvram_tbl[i].size; i++) {
2084adfc5217SJeff Kirsher 
2085adfc5217SJeff Kirsher 		rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
2086adfc5217SJeff Kirsher 				      nvram_tbl[i].size);
2087adfc5217SJeff Kirsher 		if (rc) {
208851c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2089adfc5217SJeff Kirsher 			   "nvram_tbl[%d] read data (rc %d)\n", i, rc);
2090adfc5217SJeff Kirsher 			goto test_nvram_exit;
2091adfc5217SJeff Kirsher 		}
2092adfc5217SJeff Kirsher 
2093adfc5217SJeff Kirsher 		crc = ether_crc_le(nvram_tbl[i].size, data);
2094adfc5217SJeff Kirsher 		if (crc != CRC32_RESIDUAL) {
209551c1a580SMerav Sicron 			DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
209651c1a580SMerav Sicron 			   "nvram_tbl[%d] wrong crc value (0x%08x)\n", i, crc);
2097adfc5217SJeff Kirsher 			rc = -ENODEV;
2098adfc5217SJeff Kirsher 			goto test_nvram_exit;
2099adfc5217SJeff Kirsher 		}
2100adfc5217SJeff Kirsher 	}
2101adfc5217SJeff Kirsher 
2102adfc5217SJeff Kirsher test_nvram_exit:
2103afa13b4bSMintz Yuval 	kfree(buf);
2104adfc5217SJeff Kirsher 	return rc;
2105adfc5217SJeff Kirsher }
2106adfc5217SJeff Kirsher 
2107adfc5217SJeff Kirsher /* Send an EMPTY ramrod on the first queue */
2108adfc5217SJeff Kirsher static int bnx2x_test_intr(struct bnx2x *bp)
2109adfc5217SJeff Kirsher {
2110adfc5217SJeff Kirsher 	struct bnx2x_queue_state_params params = {0};
2111adfc5217SJeff Kirsher 
211251c1a580SMerav Sicron 	if (!netif_running(bp->dev)) {
211351c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
211451c1a580SMerav Sicron 		   "cannot access eeprom when the interface is down\n");
2115adfc5217SJeff Kirsher 		return -ENODEV;
211651c1a580SMerav Sicron 	}
2117adfc5217SJeff Kirsher 
2118adfc5217SJeff Kirsher 	params.q_obj = &bp->fp->q_obj;
2119adfc5217SJeff Kirsher 	params.cmd = BNX2X_Q_CMD_EMPTY;
2120adfc5217SJeff Kirsher 
2121adfc5217SJeff Kirsher 	__set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
2122adfc5217SJeff Kirsher 
2123adfc5217SJeff Kirsher 	return bnx2x_queue_state_change(bp, &params);
2124adfc5217SJeff Kirsher }
2125adfc5217SJeff Kirsher 
2126adfc5217SJeff Kirsher static void bnx2x_self_test(struct net_device *dev,
2127adfc5217SJeff Kirsher 			    struct ethtool_test *etest, u64 *buf)
2128adfc5217SJeff Kirsher {
2129adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
2130adfc5217SJeff Kirsher 	u8 is_serdes;
2131adfc5217SJeff Kirsher 	if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
213251c1a580SMerav Sicron 		netdev_err(bp->dev,
213351c1a580SMerav Sicron 			   "Handling parity error recovery. Try again later\n");
2134adfc5217SJeff Kirsher 		etest->flags |= ETH_TEST_FL_FAILED;
2135adfc5217SJeff Kirsher 		return;
2136adfc5217SJeff Kirsher 	}
2137adfc5217SJeff Kirsher 
2138adfc5217SJeff Kirsher 	memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
2139adfc5217SJeff Kirsher 
2140adfc5217SJeff Kirsher 	if (!netif_running(dev))
2141adfc5217SJeff Kirsher 		return;
2142adfc5217SJeff Kirsher 
2143adfc5217SJeff Kirsher 	/* offline tests are not supported in MF mode */
2144adfc5217SJeff Kirsher 	if (IS_MF(bp))
2145adfc5217SJeff Kirsher 		etest->flags &= ~ETH_TEST_FL_OFFLINE;
2146adfc5217SJeff Kirsher 	is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
2147adfc5217SJeff Kirsher 
2148adfc5217SJeff Kirsher 	if (etest->flags & ETH_TEST_FL_OFFLINE) {
2149adfc5217SJeff Kirsher 		int port = BP_PORT(bp);
2150adfc5217SJeff Kirsher 		u32 val;
2151adfc5217SJeff Kirsher 		u8 link_up;
2152adfc5217SJeff Kirsher 
2153adfc5217SJeff Kirsher 		/* save current value of input enable for TX port IF */
2154adfc5217SJeff Kirsher 		val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
2155adfc5217SJeff Kirsher 		/* disable input for TX port IF */
2156adfc5217SJeff Kirsher 		REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
2157adfc5217SJeff Kirsher 
2158adfc5217SJeff Kirsher 		link_up = bp->link_vars.link_up;
2159adfc5217SJeff Kirsher 
2160adfc5217SJeff Kirsher 		bnx2x_nic_unload(bp, UNLOAD_NORMAL);
2161adfc5217SJeff Kirsher 		bnx2x_nic_load(bp, LOAD_DIAG);
2162adfc5217SJeff Kirsher 		/* wait until link state is restored */
2163adfc5217SJeff Kirsher 		bnx2x_wait_for_link(bp, 1, is_serdes);
2164adfc5217SJeff Kirsher 
2165adfc5217SJeff Kirsher 		if (bnx2x_test_registers(bp) != 0) {
2166adfc5217SJeff Kirsher 			buf[0] = 1;
2167adfc5217SJeff Kirsher 			etest->flags |= ETH_TEST_FL_FAILED;
2168adfc5217SJeff Kirsher 		}
2169adfc5217SJeff Kirsher 		if (bnx2x_test_memory(bp) != 0) {
2170adfc5217SJeff Kirsher 			buf[1] = 1;
2171adfc5217SJeff Kirsher 			etest->flags |= ETH_TEST_FL_FAILED;
2172adfc5217SJeff Kirsher 		}
2173adfc5217SJeff Kirsher 
2174adfc5217SJeff Kirsher 		buf[2] = bnx2x_test_loopback(bp);
2175adfc5217SJeff Kirsher 		if (buf[2] != 0)
2176adfc5217SJeff Kirsher 			etest->flags |= ETH_TEST_FL_FAILED;
2177adfc5217SJeff Kirsher 
2178adfc5217SJeff Kirsher 		bnx2x_nic_unload(bp, UNLOAD_NORMAL);
2179adfc5217SJeff Kirsher 
2180adfc5217SJeff Kirsher 		/* restore input for TX port IF */
2181adfc5217SJeff Kirsher 		REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
2182adfc5217SJeff Kirsher 
2183adfc5217SJeff Kirsher 		bnx2x_nic_load(bp, LOAD_NORMAL);
2184adfc5217SJeff Kirsher 		/* wait until link state is restored */
2185adfc5217SJeff Kirsher 		bnx2x_wait_for_link(bp, link_up, is_serdes);
2186adfc5217SJeff Kirsher 	}
2187adfc5217SJeff Kirsher 	if (bnx2x_test_nvram(bp) != 0) {
2188adfc5217SJeff Kirsher 		buf[3] = 1;
2189adfc5217SJeff Kirsher 		etest->flags |= ETH_TEST_FL_FAILED;
2190adfc5217SJeff Kirsher 	}
2191adfc5217SJeff Kirsher 	if (bnx2x_test_intr(bp) != 0) {
2192adfc5217SJeff Kirsher 		buf[4] = 1;
2193adfc5217SJeff Kirsher 		etest->flags |= ETH_TEST_FL_FAILED;
2194adfc5217SJeff Kirsher 	}
2195adfc5217SJeff Kirsher 
2196adfc5217SJeff Kirsher 	if (bnx2x_link_test(bp, is_serdes) != 0) {
2197adfc5217SJeff Kirsher 		buf[5] = 1;
2198adfc5217SJeff Kirsher 		etest->flags |= ETH_TEST_FL_FAILED;
2199adfc5217SJeff Kirsher 	}
2200adfc5217SJeff Kirsher 
2201adfc5217SJeff Kirsher #ifdef BNX2X_EXTRA_DEBUG
2202adfc5217SJeff Kirsher 	bnx2x_panic_dump(bp);
2203adfc5217SJeff Kirsher #endif
2204adfc5217SJeff Kirsher }
2205adfc5217SJeff Kirsher 
2206adfc5217SJeff Kirsher #define IS_PORT_STAT(i) \
2207adfc5217SJeff Kirsher 	((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
2208adfc5217SJeff Kirsher #define IS_FUNC_STAT(i)		(bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
2209adfc5217SJeff Kirsher #define IS_MF_MODE_STAT(bp) \
2210adfc5217SJeff Kirsher 			(IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
2211adfc5217SJeff Kirsher 
2212adfc5217SJeff Kirsher /* ethtool statistics are displayed for all regular ethernet queues and the
2213adfc5217SJeff Kirsher  * fcoe L2 queue if not disabled
2214adfc5217SJeff Kirsher  */
2215adfc5217SJeff Kirsher static inline int bnx2x_num_stat_queues(struct bnx2x *bp)
2216adfc5217SJeff Kirsher {
2217adfc5217SJeff Kirsher 	return BNX2X_NUM_ETH_QUEUES(bp);
2218adfc5217SJeff Kirsher }
2219adfc5217SJeff Kirsher 
2220adfc5217SJeff Kirsher static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
2221adfc5217SJeff Kirsher {
2222adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
2223adfc5217SJeff Kirsher 	int i, num_stats;
2224adfc5217SJeff Kirsher 
2225adfc5217SJeff Kirsher 	switch (stringset) {
2226adfc5217SJeff Kirsher 	case ETH_SS_STATS:
2227adfc5217SJeff Kirsher 		if (is_multi(bp)) {
2228adfc5217SJeff Kirsher 			num_stats = bnx2x_num_stat_queues(bp) *
2229adfc5217SJeff Kirsher 						BNX2X_NUM_Q_STATS;
2230d5e83632SYuval Mintz 		} else
2231adfc5217SJeff Kirsher 			num_stats = 0;
2232d5e83632SYuval Mintz 		if (IS_MF_MODE_STAT(bp)) {
2233adfc5217SJeff Kirsher 			for (i = 0; i < BNX2X_NUM_STATS; i++)
2234adfc5217SJeff Kirsher 				if (IS_FUNC_STAT(i))
2235adfc5217SJeff Kirsher 					num_stats++;
2236adfc5217SJeff Kirsher 		} else
2237d5e83632SYuval Mintz 			num_stats += BNX2X_NUM_STATS;
2238d5e83632SYuval Mintz 
2239adfc5217SJeff Kirsher 		return num_stats;
2240adfc5217SJeff Kirsher 
2241adfc5217SJeff Kirsher 	case ETH_SS_TEST:
2242adfc5217SJeff Kirsher 		return BNX2X_NUM_TESTS;
2243adfc5217SJeff Kirsher 
2244adfc5217SJeff Kirsher 	default:
2245adfc5217SJeff Kirsher 		return -EINVAL;
2246adfc5217SJeff Kirsher 	}
2247adfc5217SJeff Kirsher }
2248adfc5217SJeff Kirsher 
2249adfc5217SJeff Kirsher static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
2250adfc5217SJeff Kirsher {
2251adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
2252adfc5217SJeff Kirsher 	int i, j, k;
2253adfc5217SJeff Kirsher 	char queue_name[MAX_QUEUE_NAME_LEN+1];
2254adfc5217SJeff Kirsher 
2255adfc5217SJeff Kirsher 	switch (stringset) {
2256adfc5217SJeff Kirsher 	case ETH_SS_STATS:
2257adfc5217SJeff Kirsher 		k = 0;
2258d5e83632SYuval Mintz 		if (is_multi(bp)) {
2259adfc5217SJeff Kirsher 			for_each_eth_queue(bp, i) {
2260adfc5217SJeff Kirsher 				memset(queue_name, 0, sizeof(queue_name));
2261adfc5217SJeff Kirsher 				sprintf(queue_name, "%d", i);
2262adfc5217SJeff Kirsher 				for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
2263adfc5217SJeff Kirsher 					snprintf(buf + (k + j)*ETH_GSTRING_LEN,
2264adfc5217SJeff Kirsher 						ETH_GSTRING_LEN,
2265adfc5217SJeff Kirsher 						bnx2x_q_stats_arr[j].string,
2266adfc5217SJeff Kirsher 						queue_name);
2267adfc5217SJeff Kirsher 				k += BNX2X_NUM_Q_STATS;
2268adfc5217SJeff Kirsher 			}
2269d5e83632SYuval Mintz 		}
2270d5e83632SYuval Mintz 
2271d5e83632SYuval Mintz 
2272adfc5217SJeff Kirsher 		for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
2273adfc5217SJeff Kirsher 			if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
2274adfc5217SJeff Kirsher 				continue;
2275d5e83632SYuval Mintz 			strcpy(buf + (k + j)*ETH_GSTRING_LEN,
2276adfc5217SJeff Kirsher 				   bnx2x_stats_arr[i].string);
2277adfc5217SJeff Kirsher 			j++;
2278adfc5217SJeff Kirsher 		}
2279d5e83632SYuval Mintz 
2280adfc5217SJeff Kirsher 		break;
2281adfc5217SJeff Kirsher 
2282adfc5217SJeff Kirsher 	case ETH_SS_TEST:
2283adfc5217SJeff Kirsher 		memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
2284adfc5217SJeff Kirsher 		break;
2285adfc5217SJeff Kirsher 	}
2286adfc5217SJeff Kirsher }
2287adfc5217SJeff Kirsher 
2288adfc5217SJeff Kirsher static void bnx2x_get_ethtool_stats(struct net_device *dev,
2289adfc5217SJeff Kirsher 				    struct ethtool_stats *stats, u64 *buf)
2290adfc5217SJeff Kirsher {
2291adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
2292adfc5217SJeff Kirsher 	u32 *hw_stats, *offset;
2293d5e83632SYuval Mintz 	int i, j, k = 0;
2294adfc5217SJeff Kirsher 
2295adfc5217SJeff Kirsher 	if (is_multi(bp)) {
2296adfc5217SJeff Kirsher 		for_each_eth_queue(bp, i) {
2297adfc5217SJeff Kirsher 			hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
2298adfc5217SJeff Kirsher 			for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
2299adfc5217SJeff Kirsher 				if (bnx2x_q_stats_arr[j].size == 0) {
2300adfc5217SJeff Kirsher 					/* skip this counter */
2301adfc5217SJeff Kirsher 					buf[k + j] = 0;
2302adfc5217SJeff Kirsher 					continue;
2303adfc5217SJeff Kirsher 				}
2304adfc5217SJeff Kirsher 				offset = (hw_stats +
2305adfc5217SJeff Kirsher 					  bnx2x_q_stats_arr[j].offset);
2306adfc5217SJeff Kirsher 				if (bnx2x_q_stats_arr[j].size == 4) {
2307adfc5217SJeff Kirsher 					/* 4-byte counter */
2308adfc5217SJeff Kirsher 					buf[k + j] = (u64) *offset;
2309adfc5217SJeff Kirsher 					continue;
2310adfc5217SJeff Kirsher 				}
2311adfc5217SJeff Kirsher 				/* 8-byte counter */
2312adfc5217SJeff Kirsher 				buf[k + j] = HILO_U64(*offset, *(offset + 1));
2313adfc5217SJeff Kirsher 			}
2314adfc5217SJeff Kirsher 			k += BNX2X_NUM_Q_STATS;
2315adfc5217SJeff Kirsher 		}
2316adfc5217SJeff Kirsher 	}
2317d5e83632SYuval Mintz 
2318adfc5217SJeff Kirsher 	hw_stats = (u32 *)&bp->eth_stats;
2319adfc5217SJeff Kirsher 	for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
2320adfc5217SJeff Kirsher 		if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
2321adfc5217SJeff Kirsher 			continue;
2322adfc5217SJeff Kirsher 		if (bnx2x_stats_arr[i].size == 0) {
2323adfc5217SJeff Kirsher 			/* skip this counter */
2324d5e83632SYuval Mintz 			buf[k + j] = 0;
2325adfc5217SJeff Kirsher 			j++;
2326adfc5217SJeff Kirsher 			continue;
2327adfc5217SJeff Kirsher 		}
2328adfc5217SJeff Kirsher 		offset = (hw_stats + bnx2x_stats_arr[i].offset);
2329adfc5217SJeff Kirsher 		if (bnx2x_stats_arr[i].size == 4) {
2330adfc5217SJeff Kirsher 			/* 4-byte counter */
2331d5e83632SYuval Mintz 			buf[k + j] = (u64) *offset;
2332adfc5217SJeff Kirsher 			j++;
2333adfc5217SJeff Kirsher 			continue;
2334adfc5217SJeff Kirsher 		}
2335adfc5217SJeff Kirsher 		/* 8-byte counter */
2336d5e83632SYuval Mintz 		buf[k + j] = HILO_U64(*offset, *(offset + 1));
2337adfc5217SJeff Kirsher 		j++;
2338adfc5217SJeff Kirsher 	}
2339adfc5217SJeff Kirsher }
2340adfc5217SJeff Kirsher 
2341adfc5217SJeff Kirsher static int bnx2x_set_phys_id(struct net_device *dev,
2342adfc5217SJeff Kirsher 			     enum ethtool_phys_id_state state)
2343adfc5217SJeff Kirsher {
2344adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
2345adfc5217SJeff Kirsher 
234651c1a580SMerav Sicron 	if (!netif_running(dev)) {
234751c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
234851c1a580SMerav Sicron 		   "cannot access eeprom when the interface is down\n");
2349adfc5217SJeff Kirsher 		return -EAGAIN;
235051c1a580SMerav Sicron 	}
2351adfc5217SJeff Kirsher 
235251c1a580SMerav Sicron 	if (!bp->port.pmf) {
235351c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL, "Interface is not pmf\n");
2354adfc5217SJeff Kirsher 		return -EOPNOTSUPP;
235551c1a580SMerav Sicron 	}
2356adfc5217SJeff Kirsher 
2357adfc5217SJeff Kirsher 	switch (state) {
2358adfc5217SJeff Kirsher 	case ETHTOOL_ID_ACTIVE:
2359adfc5217SJeff Kirsher 		return 1;	/* cycle on/off once per second */
2360adfc5217SJeff Kirsher 
2361adfc5217SJeff Kirsher 	case ETHTOOL_ID_ON:
2362adfc5217SJeff Kirsher 		bnx2x_set_led(&bp->link_params, &bp->link_vars,
2363adfc5217SJeff Kirsher 			      LED_MODE_ON, SPEED_1000);
2364adfc5217SJeff Kirsher 		break;
2365adfc5217SJeff Kirsher 
2366adfc5217SJeff Kirsher 	case ETHTOOL_ID_OFF:
2367adfc5217SJeff Kirsher 		bnx2x_set_led(&bp->link_params, &bp->link_vars,
2368adfc5217SJeff Kirsher 			      LED_MODE_FRONT_PANEL_OFF, 0);
2369adfc5217SJeff Kirsher 
2370adfc5217SJeff Kirsher 		break;
2371adfc5217SJeff Kirsher 
2372adfc5217SJeff Kirsher 	case ETHTOOL_ID_INACTIVE:
2373adfc5217SJeff Kirsher 		bnx2x_set_led(&bp->link_params, &bp->link_vars,
2374adfc5217SJeff Kirsher 			      LED_MODE_OPER,
2375adfc5217SJeff Kirsher 			      bp->link_vars.line_speed);
2376adfc5217SJeff Kirsher 	}
2377adfc5217SJeff Kirsher 
2378adfc5217SJeff Kirsher 	return 0;
2379adfc5217SJeff Kirsher }
2380adfc5217SJeff Kirsher 
2381adfc5217SJeff Kirsher static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
2382815c7db5SBen Hutchings 			   u32 *rules __always_unused)
2383adfc5217SJeff Kirsher {
2384adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
2385adfc5217SJeff Kirsher 
2386adfc5217SJeff Kirsher 	switch (info->cmd) {
2387adfc5217SJeff Kirsher 	case ETHTOOL_GRXRINGS:
2388adfc5217SJeff Kirsher 		info->data = BNX2X_NUM_ETH_QUEUES(bp);
2389adfc5217SJeff Kirsher 		return 0;
2390adfc5217SJeff Kirsher 
2391adfc5217SJeff Kirsher 	default:
239251c1a580SMerav Sicron 		DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
2393adfc5217SJeff Kirsher 		return -EOPNOTSUPP;
2394adfc5217SJeff Kirsher 	}
2395adfc5217SJeff Kirsher }
2396adfc5217SJeff Kirsher 
23977850f63fSBen Hutchings static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
2398adfc5217SJeff Kirsher {
2399adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
24007850f63fSBen Hutchings 
24017850f63fSBen Hutchings 	return (bp->multi_mode == ETH_RSS_MODE_DISABLED ?
24027850f63fSBen Hutchings 		0 : T_ETH_INDIRECTION_TABLE_SIZE);
24037850f63fSBen Hutchings }
24047850f63fSBen Hutchings 
24057850f63fSBen Hutchings static int bnx2x_get_rxfh_indir(struct net_device *dev, u32 *indir)
24067850f63fSBen Hutchings {
24077850f63fSBen Hutchings 	struct bnx2x *bp = netdev_priv(dev);
2408adfc5217SJeff Kirsher 	u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
2409adfc5217SJeff Kirsher 	size_t i;
2410adfc5217SJeff Kirsher 
2411adfc5217SJeff Kirsher 	/* Get the current configuration of the RSS indirection table */
2412adfc5217SJeff Kirsher 	bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
2413adfc5217SJeff Kirsher 
2414adfc5217SJeff Kirsher 	/*
2415adfc5217SJeff Kirsher 	 * We can't use a memcpy() as an internal storage of an
2416adfc5217SJeff Kirsher 	 * indirection table is a u8 array while indir->ring_index
2417adfc5217SJeff Kirsher 	 * points to an array of u32.
2418adfc5217SJeff Kirsher 	 *
2419adfc5217SJeff Kirsher 	 * Indirection table contains the FW Client IDs, so we need to
2420adfc5217SJeff Kirsher 	 * align the returned table to the Client ID of the leading RSS
2421adfc5217SJeff Kirsher 	 * queue.
2422adfc5217SJeff Kirsher 	 */
24237850f63fSBen Hutchings 	for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
24247850f63fSBen Hutchings 		indir[i] = ind_table[i] - bp->fp->cl_id;
2425adfc5217SJeff Kirsher 
2426adfc5217SJeff Kirsher 	return 0;
2427adfc5217SJeff Kirsher }
2428adfc5217SJeff Kirsher 
24297850f63fSBen Hutchings static int bnx2x_set_rxfh_indir(struct net_device *dev, const u32 *indir)
2430adfc5217SJeff Kirsher {
2431adfc5217SJeff Kirsher 	struct bnx2x *bp = netdev_priv(dev);
2432adfc5217SJeff Kirsher 	size_t i;
2433adfc5217SJeff Kirsher 	u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
2434adfc5217SJeff Kirsher 
2435adfc5217SJeff Kirsher 	for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
2436adfc5217SJeff Kirsher 		/*
2437adfc5217SJeff Kirsher 		 * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
2438adfc5217SJeff Kirsher 		 * as an internal storage of an indirection table is a u8 array
2439adfc5217SJeff Kirsher 		 * while indir->ring_index points to an array of u32.
2440adfc5217SJeff Kirsher 		 *
2441adfc5217SJeff Kirsher 		 * Indirection table contains the FW Client IDs, so we need to
2442adfc5217SJeff Kirsher 		 * align the received table to the Client ID of the leading RSS
2443adfc5217SJeff Kirsher 		 * queue
2444adfc5217SJeff Kirsher 		 */
24457850f63fSBen Hutchings 		ind_table[i] = indir[i] + bp->fp->cl_id;
2446adfc5217SJeff Kirsher 	}
2447adfc5217SJeff Kirsher 
2448adfc5217SJeff Kirsher 	return bnx2x_config_rss_pf(bp, ind_table, false);
2449adfc5217SJeff Kirsher }
2450adfc5217SJeff Kirsher 
2451adfc5217SJeff Kirsher static const struct ethtool_ops bnx2x_ethtool_ops = {
2452adfc5217SJeff Kirsher 	.get_settings		= bnx2x_get_settings,
2453adfc5217SJeff Kirsher 	.set_settings		= bnx2x_set_settings,
2454adfc5217SJeff Kirsher 	.get_drvinfo		= bnx2x_get_drvinfo,
2455adfc5217SJeff Kirsher 	.get_regs_len		= bnx2x_get_regs_len,
2456adfc5217SJeff Kirsher 	.get_regs		= bnx2x_get_regs,
2457adfc5217SJeff Kirsher 	.get_wol		= bnx2x_get_wol,
2458adfc5217SJeff Kirsher 	.set_wol		= bnx2x_set_wol,
2459adfc5217SJeff Kirsher 	.get_msglevel		= bnx2x_get_msglevel,
2460adfc5217SJeff Kirsher 	.set_msglevel		= bnx2x_set_msglevel,
2461adfc5217SJeff Kirsher 	.nway_reset		= bnx2x_nway_reset,
2462adfc5217SJeff Kirsher 	.get_link		= bnx2x_get_link,
2463adfc5217SJeff Kirsher 	.get_eeprom_len		= bnx2x_get_eeprom_len,
2464adfc5217SJeff Kirsher 	.get_eeprom		= bnx2x_get_eeprom,
2465adfc5217SJeff Kirsher 	.set_eeprom		= bnx2x_set_eeprom,
2466adfc5217SJeff Kirsher 	.get_coalesce		= bnx2x_get_coalesce,
2467adfc5217SJeff Kirsher 	.set_coalesce		= bnx2x_set_coalesce,
2468adfc5217SJeff Kirsher 	.get_ringparam		= bnx2x_get_ringparam,
2469adfc5217SJeff Kirsher 	.set_ringparam		= bnx2x_set_ringparam,
2470adfc5217SJeff Kirsher 	.get_pauseparam		= bnx2x_get_pauseparam,
2471adfc5217SJeff Kirsher 	.set_pauseparam		= bnx2x_set_pauseparam,
2472adfc5217SJeff Kirsher 	.self_test		= bnx2x_self_test,
2473adfc5217SJeff Kirsher 	.get_sset_count		= bnx2x_get_sset_count,
2474adfc5217SJeff Kirsher 	.get_strings		= bnx2x_get_strings,
2475adfc5217SJeff Kirsher 	.set_phys_id		= bnx2x_set_phys_id,
2476adfc5217SJeff Kirsher 	.get_ethtool_stats	= bnx2x_get_ethtool_stats,
2477adfc5217SJeff Kirsher 	.get_rxnfc		= bnx2x_get_rxnfc,
24787850f63fSBen Hutchings 	.get_rxfh_indir_size	= bnx2x_get_rxfh_indir_size,
2479adfc5217SJeff Kirsher 	.get_rxfh_indir		= bnx2x_get_rxfh_indir,
2480adfc5217SJeff Kirsher 	.set_rxfh_indir		= bnx2x_set_rxfh_indir,
2481adfc5217SJeff Kirsher };
2482adfc5217SJeff Kirsher 
2483adfc5217SJeff Kirsher void bnx2x_set_ethtool_ops(struct net_device *netdev)
2484adfc5217SJeff Kirsher {
2485adfc5217SJeff Kirsher 	SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
2486adfc5217SJeff Kirsher }
2487