12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2a935c052SVivien Didelot /*
3a935c052SVivien Didelot  * Marvell 88E6xxx Switch Global (1) Registers support
4a935c052SVivien Didelot  *
5a935c052SVivien Didelot  * Copyright (c) 2008 Marvell Semiconductor
6a935c052SVivien Didelot  *
74333d619SVivien Didelot  * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
84333d619SVivien Didelot  *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
9a935c052SVivien Didelot  */
10a935c052SVivien Didelot 
11101515c8SVivien Didelot #include <linux/bitfield.h>
12101515c8SVivien Didelot 
134d5f2ba7SVivien Didelot #include "chip.h"
14a935c052SVivien Didelot #include "global1.h"
15a935c052SVivien Didelot 
16a935c052SVivien Didelot int mv88e6xxx_g1_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
17a935c052SVivien Didelot {
18a935c052SVivien Didelot 	int addr = chip->info->global1_addr;
19a935c052SVivien Didelot 
20a935c052SVivien Didelot 	return mv88e6xxx_read(chip, addr, reg, val);
21a935c052SVivien Didelot }
22a935c052SVivien Didelot 
23a935c052SVivien Didelot int mv88e6xxx_g1_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
24a935c052SVivien Didelot {
25a935c052SVivien Didelot 	int addr = chip->info->global1_addr;
26a935c052SVivien Didelot 
27a935c052SVivien Didelot 	return mv88e6xxx_write(chip, addr, reg, val);
28a935c052SVivien Didelot }
29a935c052SVivien Didelot 
3019fb7f69SVivien Didelot int mv88e6xxx_g1_wait_bit(struct mv88e6xxx_chip *chip, int reg, int
3119fb7f69SVivien Didelot 			  bit, int val)
3219fb7f69SVivien Didelot {
3319fb7f69SVivien Didelot 	return mv88e6xxx_wait_bit(chip, chip->info->global1_addr, reg,
3419fb7f69SVivien Didelot 				  bit, val);
3519fb7f69SVivien Didelot }
3619fb7f69SVivien Didelot 
37683f2244SVivien Didelot int mv88e6xxx_g1_wait_mask(struct mv88e6xxx_chip *chip, int reg,
38683f2244SVivien Didelot 			   u16 mask, u16 val)
39683f2244SVivien Didelot {
40683f2244SVivien Didelot 	return mv88e6xxx_wait_mask(chip, chip->info->global1_addr, reg,
41683f2244SVivien Didelot 				   mask, val);
42683f2244SVivien Didelot }
43683f2244SVivien Didelot 
4417e708baSVivien Didelot /* Offset 0x00: Switch Global Status Register */
4517e708baSVivien Didelot 
46a199d8b6SVivien Didelot static int mv88e6185_g1_wait_ppu_disabled(struct mv88e6xxx_chip *chip)
47a199d8b6SVivien Didelot {
48683f2244SVivien Didelot 	return mv88e6xxx_g1_wait_mask(chip, MV88E6XXX_G1_STS,
49683f2244SVivien Didelot 				      MV88E6185_G1_STS_PPU_STATE_MASK,
50683f2244SVivien Didelot 				      MV88E6185_G1_STS_PPU_STATE_DISABLED);
51a199d8b6SVivien Didelot }
52a199d8b6SVivien Didelot 
5317e708baSVivien Didelot static int mv88e6185_g1_wait_ppu_polling(struct mv88e6xxx_chip *chip)
5417e708baSVivien Didelot {
55683f2244SVivien Didelot 	return mv88e6xxx_g1_wait_mask(chip, MV88E6XXX_G1_STS,
56683f2244SVivien Didelot 				      MV88E6185_G1_STS_PPU_STATE_MASK,
57683f2244SVivien Didelot 				      MV88E6185_G1_STS_PPU_STATE_POLLING);
5817e708baSVivien Didelot }
5917e708baSVivien Didelot 
6017e708baSVivien Didelot static int mv88e6352_g1_wait_ppu_polling(struct mv88e6xxx_chip *chip)
6117e708baSVivien Didelot {
6219fb7f69SVivien Didelot 	int bit = __bf_shf(MV88E6352_G1_STS_PPU_STATE);
6317e708baSVivien Didelot 
6419fb7f69SVivien Didelot 	return mv88e6xxx_g1_wait_bit(chip, MV88E6XXX_G1_STS, bit, 1);
6517e708baSVivien Didelot }
6617e708baSVivien Didelot 
6717e708baSVivien Didelot static int mv88e6xxx_g1_wait_init_ready(struct mv88e6xxx_chip *chip)
6817e708baSVivien Didelot {
6919fb7f69SVivien Didelot 	int bit = __bf_shf(MV88E6XXX_G1_STS_INIT_READY);
7017e708baSVivien Didelot 
7117e708baSVivien Didelot 	/* Wait up to 1 second for the switch to be ready. The InitReady bit 11
7217e708baSVivien Didelot 	 * is set to a one when all units inside the device (ATU, VTU, etc.)
7317e708baSVivien Didelot 	 * have finished their initialization and are ready to accept frames.
7417e708baSVivien Didelot 	 */
7519fb7f69SVivien Didelot 	return mv88e6xxx_g1_wait_bit(chip, MV88E6XXX_G1_STS, bit, 1);
7617e708baSVivien Didelot }
7717e708baSVivien Didelot 
78a3dcb3e7SAndrew Lunn void mv88e6xxx_g1_wait_eeprom_done(struct mv88e6xxx_chip *chip)
79a3dcb3e7SAndrew Lunn {
80a3dcb3e7SAndrew Lunn 	const unsigned long timeout = jiffies + 1 * HZ;
81a3dcb3e7SAndrew Lunn 	u16 val;
82a3dcb3e7SAndrew Lunn 	int err;
83a3dcb3e7SAndrew Lunn 
84a3dcb3e7SAndrew Lunn 	/* Wait up to 1 second for the switch to finish reading the
85a3dcb3e7SAndrew Lunn 	 * EEPROM.
86a3dcb3e7SAndrew Lunn 	 */
87a3dcb3e7SAndrew Lunn 	while (time_before(jiffies, timeout)) {
88a3dcb3e7SAndrew Lunn 		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &val);
89a3dcb3e7SAndrew Lunn 		if (err) {
90a3dcb3e7SAndrew Lunn 			dev_err(chip->dev, "Error reading status");
91a3dcb3e7SAndrew Lunn 			return;
92a3dcb3e7SAndrew Lunn 		}
93a3dcb3e7SAndrew Lunn 
94a3dcb3e7SAndrew Lunn 		/* If the switch is still resetting, it may not
95a3dcb3e7SAndrew Lunn 		 * respond on the bus, and so MDIO read returns
96a3dcb3e7SAndrew Lunn 		 * 0xffff. Differentiate between that, and waiting for
97a3dcb3e7SAndrew Lunn 		 * the EEPROM to be done by bit 0 being set.
98a3dcb3e7SAndrew Lunn 		 */
99a3dcb3e7SAndrew Lunn 		if (val != 0xffff &&
100a3dcb3e7SAndrew Lunn 		    val & BIT(MV88E6XXX_G1_STS_IRQ_EEPROM_DONE))
101a3dcb3e7SAndrew Lunn 			return;
102a3dcb3e7SAndrew Lunn 
103a3dcb3e7SAndrew Lunn 		usleep_range(1000, 2000);
104a3dcb3e7SAndrew Lunn 	}
105a3dcb3e7SAndrew Lunn 
106a3dcb3e7SAndrew Lunn 	dev_err(chip->dev, "Timeout waiting for EEPROM done");
107a3dcb3e7SAndrew Lunn }
108a3dcb3e7SAndrew Lunn 
1094b0c4817SVivien Didelot /* Offset 0x01: Switch MAC Address Register Bytes 0 & 1
1104b0c4817SVivien Didelot  * Offset 0x02: Switch MAC Address Register Bytes 2 & 3
1114b0c4817SVivien Didelot  * Offset 0x03: Switch MAC Address Register Bytes 4 & 5
1124b0c4817SVivien Didelot  */
1134b0c4817SVivien Didelot int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
1144b0c4817SVivien Didelot {
1154b0c4817SVivien Didelot 	u16 reg;
1164b0c4817SVivien Didelot 	int err;
1174b0c4817SVivien Didelot 
1184b0c4817SVivien Didelot 	reg = (addr[0] << 8) | addr[1];
1194b0c4817SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_MAC_01, reg);
1204b0c4817SVivien Didelot 	if (err)
1214b0c4817SVivien Didelot 		return err;
1224b0c4817SVivien Didelot 
1234b0c4817SVivien Didelot 	reg = (addr[2] << 8) | addr[3];
1244b0c4817SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_MAC_23, reg);
1254b0c4817SVivien Didelot 	if (err)
1264b0c4817SVivien Didelot 		return err;
1274b0c4817SVivien Didelot 
1284b0c4817SVivien Didelot 	reg = (addr[4] << 8) | addr[5];
1294b0c4817SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_MAC_45, reg);
1304b0c4817SVivien Didelot 	if (err)
1314b0c4817SVivien Didelot 		return err;
1324b0c4817SVivien Didelot 
1334b0c4817SVivien Didelot 	return 0;
1344b0c4817SVivien Didelot }
1354b0c4817SVivien Didelot 
13617e708baSVivien Didelot /* Offset 0x04: Switch Global Control Register */
13717e708baSVivien Didelot 
13817e708baSVivien Didelot int mv88e6185_g1_reset(struct mv88e6xxx_chip *chip)
13917e708baSVivien Didelot {
14017e708baSVivien Didelot 	u16 val;
14117e708baSVivien Didelot 	int err;
14217e708baSVivien Didelot 
14317e708baSVivien Didelot 	/* Set the SWReset bit 15 along with the PPUEn bit 14, to also restart
14417e708baSVivien Didelot 	 * the PPU, including re-doing PHY detection and initialization
14517e708baSVivien Didelot 	 */
146d77f4321SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &val);
14717e708baSVivien Didelot 	if (err)
14817e708baSVivien Didelot 		return err;
14917e708baSVivien Didelot 
150d77f4321SVivien Didelot 	val |= MV88E6XXX_G1_CTL1_SW_RESET;
151d77f4321SVivien Didelot 	val |= MV88E6XXX_G1_CTL1_PPU_ENABLE;
15217e708baSVivien Didelot 
153d77f4321SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, val);
15417e708baSVivien Didelot 	if (err)
15517e708baSVivien Didelot 		return err;
15617e708baSVivien Didelot 
15717e708baSVivien Didelot 	err = mv88e6xxx_g1_wait_init_ready(chip);
15817e708baSVivien Didelot 	if (err)
15917e708baSVivien Didelot 		return err;
16017e708baSVivien Didelot 
16117e708baSVivien Didelot 	return mv88e6185_g1_wait_ppu_polling(chip);
16217e708baSVivien Didelot }
16317e708baSVivien Didelot 
1641f71836fSRasmus Villemoes int mv88e6250_g1_reset(struct mv88e6xxx_chip *chip)
1651f71836fSRasmus Villemoes {
1661f71836fSRasmus Villemoes 	u16 val;
1671f71836fSRasmus Villemoes 	int err;
1681f71836fSRasmus Villemoes 
1691f71836fSRasmus Villemoes 	/* Set the SWReset bit 15 */
1701f71836fSRasmus Villemoes 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &val);
1711f71836fSRasmus Villemoes 	if (err)
1721f71836fSRasmus Villemoes 		return err;
1731f71836fSRasmus Villemoes 
1741f71836fSRasmus Villemoes 	val |= MV88E6XXX_G1_CTL1_SW_RESET;
1751f71836fSRasmus Villemoes 
1761f71836fSRasmus Villemoes 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, val);
1771f71836fSRasmus Villemoes 	if (err)
1781f71836fSRasmus Villemoes 		return err;
1791f71836fSRasmus Villemoes 
1801f71836fSRasmus Villemoes 	return mv88e6xxx_g1_wait_init_ready(chip);
1811f71836fSRasmus Villemoes }
1821f71836fSRasmus Villemoes 
18317e708baSVivien Didelot int mv88e6352_g1_reset(struct mv88e6xxx_chip *chip)
18417e708baSVivien Didelot {
18517e708baSVivien Didelot 	int err;
18617e708baSVivien Didelot 
1877358fd80SRasmus Villemoes 	err = mv88e6250_g1_reset(chip);
18817e708baSVivien Didelot 	if (err)
18917e708baSVivien Didelot 		return err;
19017e708baSVivien Didelot 
19117e708baSVivien Didelot 	return mv88e6352_g1_wait_ppu_polling(chip);
19217e708baSVivien Didelot }
19317e708baSVivien Didelot 
194a199d8b6SVivien Didelot int mv88e6185_g1_ppu_enable(struct mv88e6xxx_chip *chip)
195a199d8b6SVivien Didelot {
196a199d8b6SVivien Didelot 	u16 val;
197a199d8b6SVivien Didelot 	int err;
198a199d8b6SVivien Didelot 
199d77f4321SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &val);
200a199d8b6SVivien Didelot 	if (err)
201a199d8b6SVivien Didelot 		return err;
202a199d8b6SVivien Didelot 
203d77f4321SVivien Didelot 	val |= MV88E6XXX_G1_CTL1_PPU_ENABLE;
204a199d8b6SVivien Didelot 
205d77f4321SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, val);
206a199d8b6SVivien Didelot 	if (err)
207a199d8b6SVivien Didelot 		return err;
208a199d8b6SVivien Didelot 
209a199d8b6SVivien Didelot 	return mv88e6185_g1_wait_ppu_polling(chip);
210a199d8b6SVivien Didelot }
211a199d8b6SVivien Didelot 
212a199d8b6SVivien Didelot int mv88e6185_g1_ppu_disable(struct mv88e6xxx_chip *chip)
213a199d8b6SVivien Didelot {
214a199d8b6SVivien Didelot 	u16 val;
215a199d8b6SVivien Didelot 	int err;
216a199d8b6SVivien Didelot 
217d77f4321SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &val);
218a199d8b6SVivien Didelot 	if (err)
219a199d8b6SVivien Didelot 		return err;
220a199d8b6SVivien Didelot 
221d77f4321SVivien Didelot 	val &= ~MV88E6XXX_G1_CTL1_PPU_ENABLE;
222a199d8b6SVivien Didelot 
223d77f4321SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, val);
224a199d8b6SVivien Didelot 	if (err)
225a199d8b6SVivien Didelot 		return err;
226a199d8b6SVivien Didelot 
227a199d8b6SVivien Didelot 	return mv88e6185_g1_wait_ppu_disabled(chip);
228a199d8b6SVivien Didelot }
229a199d8b6SVivien Didelot 
2301baf0facSChris Packham int mv88e6185_g1_set_max_frame_size(struct mv88e6xxx_chip *chip, int mtu)
2311baf0facSChris Packham {
2321baf0facSChris Packham 	u16 val;
2331baf0facSChris Packham 	int err;
2341baf0facSChris Packham 
2351baf0facSChris Packham 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &val);
2361baf0facSChris Packham 	if (err)
2371baf0facSChris Packham 		return err;
2381baf0facSChris Packham 
2391baf0facSChris Packham 	val &= ~MV88E6185_G1_CTL1_MAX_FRAME_1632;
2401baf0facSChris Packham 
2411baf0facSChris Packham 	if (mtu > 1518)
2421baf0facSChris Packham 		val |= MV88E6185_G1_CTL1_MAX_FRAME_1632;
2431baf0facSChris Packham 
2441baf0facSChris Packham 	return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, val);
2451baf0facSChris Packham }
2461baf0facSChris Packham 
24793e18d61SVivien Didelot /* Offset 0x10: IP-PRI Mapping Register 0
24893e18d61SVivien Didelot  * Offset 0x11: IP-PRI Mapping Register 1
24993e18d61SVivien Didelot  * Offset 0x12: IP-PRI Mapping Register 2
25093e18d61SVivien Didelot  * Offset 0x13: IP-PRI Mapping Register 3
25193e18d61SVivien Didelot  * Offset 0x14: IP-PRI Mapping Register 4
25293e18d61SVivien Didelot  * Offset 0x15: IP-PRI Mapping Register 5
25393e18d61SVivien Didelot  * Offset 0x16: IP-PRI Mapping Register 6
25493e18d61SVivien Didelot  * Offset 0x17: IP-PRI Mapping Register 7
25593e18d61SVivien Didelot  */
25693e18d61SVivien Didelot 
25793e18d61SVivien Didelot int mv88e6085_g1_ip_pri_map(struct mv88e6xxx_chip *chip)
25893e18d61SVivien Didelot {
25993e18d61SVivien Didelot 	int err;
26093e18d61SVivien Didelot 
26193e18d61SVivien Didelot 	/* Reset the IP TOS/DiffServ/Traffic priorities to defaults */
26293e18d61SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
26393e18d61SVivien Didelot 	if (err)
26493e18d61SVivien Didelot 		return err;
26593e18d61SVivien Didelot 
26693e18d61SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
26793e18d61SVivien Didelot 	if (err)
26893e18d61SVivien Didelot 		return err;
26993e18d61SVivien Didelot 
27093e18d61SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
27193e18d61SVivien Didelot 	if (err)
27293e18d61SVivien Didelot 		return err;
27393e18d61SVivien Didelot 
27493e18d61SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
27593e18d61SVivien Didelot 	if (err)
27693e18d61SVivien Didelot 		return err;
27793e18d61SVivien Didelot 
27893e18d61SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
27993e18d61SVivien Didelot 	if (err)
28093e18d61SVivien Didelot 		return err;
28193e18d61SVivien Didelot 
28293e18d61SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
28393e18d61SVivien Didelot 	if (err)
28493e18d61SVivien Didelot 		return err;
28593e18d61SVivien Didelot 
28693e18d61SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
28793e18d61SVivien Didelot 	if (err)
28893e18d61SVivien Didelot 		return err;
28993e18d61SVivien Didelot 
29093e18d61SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
29193e18d61SVivien Didelot 	if (err)
29293e18d61SVivien Didelot 		return err;
29393e18d61SVivien Didelot 
29493e18d61SVivien Didelot 	return 0;
29593e18d61SVivien Didelot }
29693e18d61SVivien Didelot 
29793e18d61SVivien Didelot /* Offset 0x18: IEEE-PRI Register */
29893e18d61SVivien Didelot 
29993e18d61SVivien Didelot int mv88e6085_g1_ieee_pri_map(struct mv88e6xxx_chip *chip)
30093e18d61SVivien Didelot {
30193e18d61SVivien Didelot 	/* Reset the IEEE Tag priorities to defaults */
30293e18d61SVivien Didelot 	return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
30393e18d61SVivien Didelot }
30493e18d61SVivien Didelot 
305df63b0d9SRasmus Villemoes int mv88e6250_g1_ieee_pri_map(struct mv88e6xxx_chip *chip)
306df63b0d9SRasmus Villemoes {
307df63b0d9SRasmus Villemoes 	/* Reset the IEEE Tag priorities to defaults */
308df63b0d9SRasmus Villemoes 	return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa50);
309df63b0d9SRasmus Villemoes }
310df63b0d9SRasmus Villemoes 
31133641994SAndrew Lunn /* Offset 0x1a: Monitor Control */
31233641994SAndrew Lunn /* Offset 0x1a: Monitor & MGMT Control on some devices */
31333641994SAndrew Lunn 
3145c74c54cSIwan R Timmer int mv88e6095_g1_set_egress_port(struct mv88e6xxx_chip *chip,
3155c74c54cSIwan R Timmer 				 enum mv88e6xxx_egress_direction direction,
3165c74c54cSIwan R Timmer 				 int port)
31733641994SAndrew Lunn {
31833641994SAndrew Lunn 	u16 reg;
31933641994SAndrew Lunn 	int err;
32033641994SAndrew Lunn 
321101515c8SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6185_G1_MONITOR_CTL, &reg);
32233641994SAndrew Lunn 	if (err)
32333641994SAndrew Lunn 		return err;
32433641994SAndrew Lunn 
3255c74c54cSIwan R Timmer 	switch (direction) {
3265c74c54cSIwan R Timmer 	case MV88E6XXX_EGRESS_DIR_INGRESS:
3273ee339ebSAndrew Lunn 		reg &= ~MV88E6185_G1_MONITOR_CTL_INGRESS_DEST_MASK;
3285c74c54cSIwan R Timmer 		reg |= port <<
3295c74c54cSIwan R Timmer 		       __bf_shf(MV88E6185_G1_MONITOR_CTL_INGRESS_DEST_MASK);
3305c74c54cSIwan R Timmer 		break;
3315c74c54cSIwan R Timmer 	case MV88E6XXX_EGRESS_DIR_EGRESS:
3323ee339ebSAndrew Lunn 		reg &= ~MV88E6185_G1_MONITOR_CTL_EGRESS_DEST_MASK;
3335c74c54cSIwan R Timmer 		reg |= port <<
3345c74c54cSIwan R Timmer 		       __bf_shf(MV88E6185_G1_MONITOR_CTL_EGRESS_DEST_MASK);
3355c74c54cSIwan R Timmer 		break;
3365c74c54cSIwan R Timmer 	default:
3375c74c54cSIwan R Timmer 		return -EINVAL;
3385c74c54cSIwan R Timmer 	}
33933641994SAndrew Lunn 
340*2fda45f0SMarek Behún 	return mv88e6xxx_g1_write(chip, MV88E6185_G1_MONITOR_CTL, reg);
34133641994SAndrew Lunn }
34233641994SAndrew Lunn 
34333641994SAndrew Lunn /* Older generations also call this the ARP destination. It has been
34433641994SAndrew Lunn  * generalized in more modern devices such that more than ARP can
34533641994SAndrew Lunn  * egress it
34633641994SAndrew Lunn  */
34733641994SAndrew Lunn int mv88e6095_g1_set_cpu_port(struct mv88e6xxx_chip *chip, int port)
34833641994SAndrew Lunn {
34933641994SAndrew Lunn 	u16 reg;
35033641994SAndrew Lunn 	int err;
35133641994SAndrew Lunn 
352101515c8SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6185_G1_MONITOR_CTL, &reg);
35333641994SAndrew Lunn 	if (err)
35433641994SAndrew Lunn 		return err;
35533641994SAndrew Lunn 
356101515c8SVivien Didelot 	reg &= ~MV88E6185_G1_MONITOR_CTL_ARP_DEST_MASK;
357101515c8SVivien Didelot 	reg |= port << __bf_shf(MV88E6185_G1_MONITOR_CTL_ARP_DEST_MASK);
35833641994SAndrew Lunn 
359101515c8SVivien Didelot 	return mv88e6xxx_g1_write(chip, MV88E6185_G1_MONITOR_CTL, reg);
36033641994SAndrew Lunn }
36133641994SAndrew Lunn 
36233641994SAndrew Lunn static int mv88e6390_g1_monitor_write(struct mv88e6xxx_chip *chip,
36333641994SAndrew Lunn 				      u16 pointer, u8 data)
36433641994SAndrew Lunn {
36533641994SAndrew Lunn 	u16 reg;
36633641994SAndrew Lunn 
367101515c8SVivien Didelot 	reg = MV88E6390_G1_MONITOR_MGMT_CTL_UPDATE | pointer | data;
36833641994SAndrew Lunn 
369101515c8SVivien Didelot 	return mv88e6xxx_g1_write(chip, MV88E6390_G1_MONITOR_MGMT_CTL, reg);
37033641994SAndrew Lunn }
37133641994SAndrew Lunn 
3725c74c54cSIwan R Timmer int mv88e6390_g1_set_egress_port(struct mv88e6xxx_chip *chip,
3735c74c54cSIwan R Timmer 				 enum mv88e6xxx_egress_direction direction,
3745c74c54cSIwan R Timmer 				 int port)
37533641994SAndrew Lunn {
376101515c8SVivien Didelot 	u16 ptr;
37733641994SAndrew Lunn 
3785c74c54cSIwan R Timmer 	switch (direction) {
3795c74c54cSIwan R Timmer 	case MV88E6XXX_EGRESS_DIR_INGRESS:
380101515c8SVivien Didelot 		ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_INGRESS_DEST;
3815c74c54cSIwan R Timmer 		break;
3825c74c54cSIwan R Timmer 	case MV88E6XXX_EGRESS_DIR_EGRESS:
383101515c8SVivien Didelot 		ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_EGRESS_DEST;
3845c74c54cSIwan R Timmer 		break;
3855c74c54cSIwan R Timmer 	default:
3865c74c54cSIwan R Timmer 		return -EINVAL;
3875c74c54cSIwan R Timmer 	}
3885c74c54cSIwan R Timmer 
389*2fda45f0SMarek Behún 	return mv88e6390_g1_monitor_write(chip, ptr, port);
39033641994SAndrew Lunn }
39133641994SAndrew Lunn 
39233641994SAndrew Lunn int mv88e6390_g1_set_cpu_port(struct mv88e6xxx_chip *chip, int port)
39333641994SAndrew Lunn {
394101515c8SVivien Didelot 	u16 ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_CPU_DEST;
395101515c8SVivien Didelot 
396d8dc2c96SAndrew Lunn 	/* Use the default high priority for management frames sent to
397d8dc2c96SAndrew Lunn 	 * the CPU.
398d8dc2c96SAndrew Lunn 	 */
399d8dc2c96SAndrew Lunn 	port |= MV88E6390_G1_MONITOR_MGMT_CTL_PTR_CPU_DEST_MGMTPRI;
400d8dc2c96SAndrew Lunn 
401101515c8SVivien Didelot 	return mv88e6390_g1_monitor_write(chip, ptr, port);
40233641994SAndrew Lunn }
40333641994SAndrew Lunn 
4046e55f698SAndrew Lunn int mv88e6390_g1_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
4056e55f698SAndrew Lunn {
406101515c8SVivien Didelot 	u16 ptr;
4076e55f698SAndrew Lunn 	int err;
4086e55f698SAndrew Lunn 
409989f405aSRasmus Villemoes 	/* 01:80:c2:00:00:00-01:80:c2:00:00:07 are Management */
410989f405aSRasmus Villemoes 	ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C200000XLO;
411101515c8SVivien Didelot 	err = mv88e6390_g1_monitor_write(chip, ptr, 0xff);
4126e55f698SAndrew Lunn 	if (err)
4136e55f698SAndrew Lunn 		return err;
4146e55f698SAndrew Lunn 
415989f405aSRasmus Villemoes 	/* 01:80:c2:00:00:08-01:80:c2:00:00:0f are Management */
416989f405aSRasmus Villemoes 	ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C200000XHI;
417101515c8SVivien Didelot 	err = mv88e6390_g1_monitor_write(chip, ptr, 0xff);
4186e55f698SAndrew Lunn 	if (err)
4196e55f698SAndrew Lunn 		return err;
4206e55f698SAndrew Lunn 
421989f405aSRasmus Villemoes 	/* 01:80:c2:00:00:20-01:80:c2:00:00:27 are Management */
422989f405aSRasmus Villemoes 	ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C200002XLO;
423101515c8SVivien Didelot 	err = mv88e6390_g1_monitor_write(chip, ptr, 0xff);
4246e55f698SAndrew Lunn 	if (err)
4256e55f698SAndrew Lunn 		return err;
4266e55f698SAndrew Lunn 
427989f405aSRasmus Villemoes 	/* 01:80:c2:00:00:28-01:80:c2:00:00:2f are Management */
428989f405aSRasmus Villemoes 	ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C200002XHI;
429101515c8SVivien Didelot 	err = mv88e6390_g1_monitor_write(chip, ptr, 0xff);
430101515c8SVivien Didelot 	if (err)
431101515c8SVivien Didelot 		return err;
432101515c8SVivien Didelot 
433101515c8SVivien Didelot 	return 0;
4346e55f698SAndrew Lunn }
4356e55f698SAndrew Lunn 
436de227387SAndrew Lunn /* Offset 0x1c: Global Control 2 */
437de227387SAndrew Lunn 
43802317e68SVivien Didelot static int mv88e6xxx_g1_ctl2_mask(struct mv88e6xxx_chip *chip, u16 mask,
43902317e68SVivien Didelot 				  u16 val)
44002317e68SVivien Didelot {
44102317e68SVivien Didelot 	u16 reg;
44202317e68SVivien Didelot 	int err;
44302317e68SVivien Didelot 
44402317e68SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL2, &reg);
44502317e68SVivien Didelot 	if (err)
44602317e68SVivien Didelot 		return err;
44702317e68SVivien Didelot 
44802317e68SVivien Didelot 	reg &= ~mask;
44902317e68SVivien Didelot 	reg |= val & mask;
45002317e68SVivien Didelot 
45102317e68SVivien Didelot 	return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2, reg);
45202317e68SVivien Didelot }
45302317e68SVivien Didelot 
45402317e68SVivien Didelot int mv88e6185_g1_set_cascade_port(struct mv88e6xxx_chip *chip, int port)
45502317e68SVivien Didelot {
45602317e68SVivien Didelot 	const u16 mask = MV88E6185_G1_CTL2_CASCADE_PORT_MASK;
45702317e68SVivien Didelot 
45802317e68SVivien Didelot 	return mv88e6xxx_g1_ctl2_mask(chip, mask, port << __bf_shf(mask));
45902317e68SVivien Didelot }
46002317e68SVivien Didelot 
4619e5baf9bSVivien Didelot int mv88e6085_g1_rmu_disable(struct mv88e6xxx_chip *chip)
4629e5baf9bSVivien Didelot {
4639e5baf9bSVivien Didelot 	return mv88e6xxx_g1_ctl2_mask(chip, MV88E6085_G1_CTL2_P10RM |
4649e5baf9bSVivien Didelot 				      MV88E6085_G1_CTL2_RM_ENABLE, 0);
4659e5baf9bSVivien Didelot }
4669e5baf9bSVivien Didelot 
4679e5baf9bSVivien Didelot int mv88e6352_g1_rmu_disable(struct mv88e6xxx_chip *chip)
4689e5baf9bSVivien Didelot {
4699e5baf9bSVivien Didelot 	return mv88e6xxx_g1_ctl2_mask(chip, MV88E6352_G1_CTL2_RMU_MODE_MASK,
4709e5baf9bSVivien Didelot 				      MV88E6352_G1_CTL2_RMU_MODE_DISABLED);
4719e5baf9bSVivien Didelot }
4729e5baf9bSVivien Didelot 
4739e5baf9bSVivien Didelot int mv88e6390_g1_rmu_disable(struct mv88e6xxx_chip *chip)
4749e5baf9bSVivien Didelot {
4759e5baf9bSVivien Didelot 	return mv88e6xxx_g1_ctl2_mask(chip, MV88E6390_G1_CTL2_RMU_MODE_MASK,
4769e5baf9bSVivien Didelot 				      MV88E6390_G1_CTL2_RMU_MODE_DISABLED);
4779e5baf9bSVivien Didelot }
4789e5baf9bSVivien Didelot 
479de227387SAndrew Lunn int mv88e6390_g1_stats_set_histogram(struct mv88e6xxx_chip *chip)
480de227387SAndrew Lunn {
481408d2debSVivien Didelot 	return mv88e6xxx_g1_ctl2_mask(chip, MV88E6390_G1_CTL2_HIST_MODE_MASK,
482408d2debSVivien Didelot 				      MV88E6390_G1_CTL2_HIST_MODE_RX |
483408d2debSVivien Didelot 				      MV88E6390_G1_CTL2_HIST_MODE_TX);
484de227387SAndrew Lunn }
485de227387SAndrew Lunn 
48623c98919SVivien Didelot int mv88e6xxx_g1_set_device_number(struct mv88e6xxx_chip *chip, int index)
48723c98919SVivien Didelot {
48823c98919SVivien Didelot 	return mv88e6xxx_g1_ctl2_mask(chip,
48923c98919SVivien Didelot 				      MV88E6XXX_G1_CTL2_DEVICE_NUMBER_MASK,
49023c98919SVivien Didelot 				      index);
49123c98919SVivien Didelot }
49223c98919SVivien Didelot 
493de227387SAndrew Lunn /* Offset 0x1d: Statistics Operation 2 */
494de227387SAndrew Lunn 
495cfd10888SRasmus Villemoes static int mv88e6xxx_g1_stats_wait(struct mv88e6xxx_chip *chip)
496a605a0feSAndrew Lunn {
49719fb7f69SVivien Didelot 	int bit = __bf_shf(MV88E6XXX_G1_STATS_OP_BUSY);
49819fb7f69SVivien Didelot 
49919fb7f69SVivien Didelot 	return mv88e6xxx_g1_wait_bit(chip, MV88E6XXX_G1_STATS_OP, bit, 0);
500a605a0feSAndrew Lunn }
501a605a0feSAndrew Lunn 
50240cff8fcSAndrew Lunn int mv88e6095_g1_stats_set_histogram(struct mv88e6xxx_chip *chip)
50340cff8fcSAndrew Lunn {
50440cff8fcSAndrew Lunn 	u16 val;
50540cff8fcSAndrew Lunn 	int err;
50640cff8fcSAndrew Lunn 
50740cff8fcSAndrew Lunn 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STATS_OP, &val);
50840cff8fcSAndrew Lunn 	if (err)
50940cff8fcSAndrew Lunn 		return err;
51040cff8fcSAndrew Lunn 
51140cff8fcSAndrew Lunn 	val |= MV88E6XXX_G1_STATS_OP_HIST_RX_TX;
51240cff8fcSAndrew Lunn 
51340cff8fcSAndrew Lunn 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP, val);
51440cff8fcSAndrew Lunn 
51540cff8fcSAndrew Lunn 	return err;
51640cff8fcSAndrew Lunn }
51740cff8fcSAndrew Lunn 
518a605a0feSAndrew Lunn int mv88e6xxx_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
519a605a0feSAndrew Lunn {
520a605a0feSAndrew Lunn 	int err;
521a605a0feSAndrew Lunn 
522a605a0feSAndrew Lunn 	/* Snapshot the hardware statistics counters for this port. */
52357d1ef38SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
52457d1ef38SVivien Didelot 				 MV88E6XXX_G1_STATS_OP_BUSY |
52557d1ef38SVivien Didelot 				 MV88E6XXX_G1_STATS_OP_CAPTURE_PORT |
52657d1ef38SVivien Didelot 				 MV88E6XXX_G1_STATS_OP_HIST_RX_TX | port);
527a605a0feSAndrew Lunn 	if (err)
528a605a0feSAndrew Lunn 		return err;
529a605a0feSAndrew Lunn 
530a605a0feSAndrew Lunn 	/* Wait for the snapshotting to complete. */
531a605a0feSAndrew Lunn 	return mv88e6xxx_g1_stats_wait(chip);
532a605a0feSAndrew Lunn }
533a605a0feSAndrew Lunn 
534a605a0feSAndrew Lunn int mv88e6320_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
535a605a0feSAndrew Lunn {
536a605a0feSAndrew Lunn 	port = (port + 1) << 5;
537a605a0feSAndrew Lunn 
538a605a0feSAndrew Lunn 	return mv88e6xxx_g1_stats_snapshot(chip, port);
539a605a0feSAndrew Lunn }
54079523473SAndrew Lunn 
54179523473SAndrew Lunn int mv88e6390_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
54279523473SAndrew Lunn {
54379523473SAndrew Lunn 	int err;
54479523473SAndrew Lunn 
54579523473SAndrew Lunn 	port = (port + 1) << 5;
54679523473SAndrew Lunn 
54779523473SAndrew Lunn 	/* Snapshot the hardware statistics counters for this port. */
54857d1ef38SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
54957d1ef38SVivien Didelot 				 MV88E6XXX_G1_STATS_OP_BUSY |
55057d1ef38SVivien Didelot 				 MV88E6XXX_G1_STATS_OP_CAPTURE_PORT | port);
55179523473SAndrew Lunn 	if (err)
55279523473SAndrew Lunn 		return err;
55379523473SAndrew Lunn 
55479523473SAndrew Lunn 	/* Wait for the snapshotting to complete. */
55579523473SAndrew Lunn 	return mv88e6xxx_g1_stats_wait(chip);
55679523473SAndrew Lunn }
5577f9ef3afSAndrew Lunn 
5587f9ef3afSAndrew Lunn void mv88e6xxx_g1_stats_read(struct mv88e6xxx_chip *chip, int stat, u32 *val)
5597f9ef3afSAndrew Lunn {
5607f9ef3afSAndrew Lunn 	u32 value;
5617f9ef3afSAndrew Lunn 	u16 reg;
5627f9ef3afSAndrew Lunn 	int err;
5637f9ef3afSAndrew Lunn 
5647f9ef3afSAndrew Lunn 	*val = 0;
5657f9ef3afSAndrew Lunn 
56657d1ef38SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
56757d1ef38SVivien Didelot 				 MV88E6XXX_G1_STATS_OP_BUSY |
56857d1ef38SVivien Didelot 				 MV88E6XXX_G1_STATS_OP_READ_CAPTURED | stat);
5697f9ef3afSAndrew Lunn 	if (err)
5707f9ef3afSAndrew Lunn 		return;
5717f9ef3afSAndrew Lunn 
5727f9ef3afSAndrew Lunn 	err = mv88e6xxx_g1_stats_wait(chip);
5737f9ef3afSAndrew Lunn 	if (err)
5747f9ef3afSAndrew Lunn 		return;
5757f9ef3afSAndrew Lunn 
57657d1ef38SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STATS_COUNTER_32, &reg);
5777f9ef3afSAndrew Lunn 	if (err)
5787f9ef3afSAndrew Lunn 		return;
5797f9ef3afSAndrew Lunn 
5807f9ef3afSAndrew Lunn 	value = reg << 16;
5817f9ef3afSAndrew Lunn 
58257d1ef38SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STATS_COUNTER_01, &reg);
5837f9ef3afSAndrew Lunn 	if (err)
5847f9ef3afSAndrew Lunn 		return;
5857f9ef3afSAndrew Lunn 
5867f9ef3afSAndrew Lunn 	*val = value | reg;
5877f9ef3afSAndrew Lunn }
58840cff8fcSAndrew Lunn 
58940cff8fcSAndrew Lunn int mv88e6xxx_g1_stats_clear(struct mv88e6xxx_chip *chip)
59040cff8fcSAndrew Lunn {
59140cff8fcSAndrew Lunn 	int err;
59240cff8fcSAndrew Lunn 	u16 val;
59340cff8fcSAndrew Lunn 
59440cff8fcSAndrew Lunn 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STATS_OP, &val);
59540cff8fcSAndrew Lunn 	if (err)
59640cff8fcSAndrew Lunn 		return err;
59740cff8fcSAndrew Lunn 
598a9049ff9SAndrew Lunn 	/* Keep the histogram mode bits */
599a9049ff9SAndrew Lunn 	val &= MV88E6XXX_G1_STATS_OP_HIST_RX_TX;
60040cff8fcSAndrew Lunn 	val |= MV88E6XXX_G1_STATS_OP_BUSY | MV88E6XXX_G1_STATS_OP_FLUSH_ALL;
60140cff8fcSAndrew Lunn 
60240cff8fcSAndrew Lunn 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP, val);
60340cff8fcSAndrew Lunn 	if (err)
60440cff8fcSAndrew Lunn 		return err;
60540cff8fcSAndrew Lunn 
60640cff8fcSAndrew Lunn 	/* Wait for the flush to complete. */
60740cff8fcSAndrew Lunn 	return mv88e6xxx_g1_stats_wait(chip);
60840cff8fcSAndrew Lunn }
609