xref: /openbmc/linux/drivers/input/mouse/cyapa.h (revision 3cd47869)
19f1cd857SDudley Du /*
29f1cd857SDudley Du  * Cypress APA trackpad with I2C interface
39f1cd857SDudley Du  *
49f1cd857SDudley Du  * Author: Dudley Du <dudl@cypress.com>
59f1cd857SDudley Du  *
694897619SDudley Du  * Copyright (C) 2014-2015 Cypress Semiconductor, Inc.
79f1cd857SDudley Du  *
89f1cd857SDudley Du  * This file is subject to the terms and conditions of the GNU General Public
99f1cd857SDudley Du  * License.  See the file COPYING in the main directory of this archive for
109f1cd857SDudley Du  * more details.
119f1cd857SDudley Du  */
129f1cd857SDudley Du 
139f1cd857SDudley Du #ifndef _CYAPA_H
149f1cd857SDudley Du #define _CYAPA_H
159f1cd857SDudley Du 
169f1cd857SDudley Du #include <linux/firmware.h>
179f1cd857SDudley Du 
189f1cd857SDudley Du /* APA trackpad firmware generation number. */
199f1cd857SDudley Du #define CYAPA_GEN_UNKNOWN   0x00   /* unknown protocol. */
209f1cd857SDudley Du #define CYAPA_GEN3   0x03   /* support MT-protocol B with tracking ID. */
219f1cd857SDudley Du #define CYAPA_GEN5   0x05   /* support TrueTouch GEN5 trackpad device. */
22c2c06c41SDudley Du #define CYAPA_GEN6   0x06   /* support TrueTouch GEN6 trackpad device. */
239f1cd857SDudley Du 
249f1cd857SDudley Du #define CYAPA_NAME   "Cypress APA Trackpad (cyapa)"
259f1cd857SDudley Du 
269f1cd857SDudley Du /*
279f1cd857SDudley Du  * Macros for SMBus communication
289f1cd857SDudley Du  */
299f1cd857SDudley Du #define SMBUS_READ  0x01
309f1cd857SDudley Du #define SMBUS_WRITE 0x00
319f1cd857SDudley Du #define SMBUS_ENCODE_IDX(cmd, idx) ((cmd) | (((idx) & 0x03) << 1))
329f1cd857SDudley Du #define SMBUS_ENCODE_RW(cmd, rw) ((cmd) | ((rw) & 0x01))
339f1cd857SDudley Du #define SMBUS_BYTE_BLOCK_CMD_MASK 0x80
349f1cd857SDudley Du #define SMBUS_GROUP_BLOCK_CMD_MASK 0x40
359f1cd857SDudley Du 
369f1cd857SDudley Du /* Commands for read/write registers of Cypress trackpad */
379f1cd857SDudley Du #define CYAPA_CMD_SOFT_RESET       0x00
389f1cd857SDudley Du #define CYAPA_CMD_POWER_MODE       0x01
399f1cd857SDudley Du #define CYAPA_CMD_DEV_STATUS       0x02
409f1cd857SDudley Du #define CYAPA_CMD_GROUP_DATA       0x03
419f1cd857SDudley Du #define CYAPA_CMD_GROUP_CMD        0x04
429f1cd857SDudley Du #define CYAPA_CMD_GROUP_QUERY      0x05
439f1cd857SDudley Du #define CYAPA_CMD_BL_STATUS        0x06
449f1cd857SDudley Du #define CYAPA_CMD_BL_HEAD          0x07
459f1cd857SDudley Du #define CYAPA_CMD_BL_CMD           0x08
469f1cd857SDudley Du #define CYAPA_CMD_BL_DATA          0x09
479f1cd857SDudley Du #define CYAPA_CMD_BL_ALL           0x0a
489f1cd857SDudley Du #define CYAPA_CMD_BLK_PRODUCT_ID   0x0b
499f1cd857SDudley Du #define CYAPA_CMD_BLK_HEAD         0x0c
509f1cd857SDudley Du #define CYAPA_CMD_MAX_BASELINE     0x0d
519f1cd857SDudley Du #define CYAPA_CMD_MIN_BASELINE     0x0e
529f1cd857SDudley Du 
539f1cd857SDudley Du #define BL_HEAD_OFFSET 0x00
549f1cd857SDudley Du #define BL_DATA_OFFSET 0x10
559f1cd857SDudley Du 
569f1cd857SDudley Du #define BL_STATUS_SIZE  3  /* Length of gen3 bootloader status registers */
579f1cd857SDudley Du #define CYAPA_REG_MAP_SIZE  256
589f1cd857SDudley Du 
599f1cd857SDudley Du /*
609f1cd857SDudley Du  * Gen3 Operational Device Status Register
619f1cd857SDudley Du  *
629f1cd857SDudley Du  * bit 7: Valid interrupt source
639f1cd857SDudley Du  * bit 6 - 4: Reserved
649f1cd857SDudley Du  * bit 3 - 2: Power status
659f1cd857SDudley Du  * bit 1 - 0: Device status
669f1cd857SDudley Du  */
679f1cd857SDudley Du #define REG_OP_STATUS     0x00
689f1cd857SDudley Du #define OP_STATUS_SRC     0x80
699f1cd857SDudley Du #define OP_STATUS_POWER   0x0c
709f1cd857SDudley Du #define OP_STATUS_DEV     0x03
719f1cd857SDudley Du #define OP_STATUS_MASK (OP_STATUS_SRC | OP_STATUS_POWER | OP_STATUS_DEV)
729f1cd857SDudley Du 
739f1cd857SDudley Du /*
749f1cd857SDudley Du  * Operational Finger Count/Button Flags Register
759f1cd857SDudley Du  *
769f1cd857SDudley Du  * bit 7 - 4: Number of touched finger
779f1cd857SDudley Du  * bit 3: Valid data
789f1cd857SDudley Du  * bit 2: Middle Physical Button
799f1cd857SDudley Du  * bit 1: Right Physical Button
809f1cd857SDudley Du  * bit 0: Left physical Button
819f1cd857SDudley Du  */
829f1cd857SDudley Du #define REG_OP_DATA1       0x01
839f1cd857SDudley Du #define OP_DATA_VALID      0x08
849f1cd857SDudley Du #define OP_DATA_MIDDLE_BTN 0x04
859f1cd857SDudley Du #define OP_DATA_RIGHT_BTN  0x02
869f1cd857SDudley Du #define OP_DATA_LEFT_BTN   0x01
879f1cd857SDudley Du #define OP_DATA_BTN_MASK (OP_DATA_MIDDLE_BTN | OP_DATA_RIGHT_BTN | \
889f1cd857SDudley Du 			  OP_DATA_LEFT_BTN)
899f1cd857SDudley Du 
909f1cd857SDudley Du /*
919f1cd857SDudley Du  * Write-only command file register used to issue commands and
929f1cd857SDudley Du  * parameters to the bootloader.
939f1cd857SDudley Du  * The default value read from it is always 0x00.
949f1cd857SDudley Du  */
959f1cd857SDudley Du #define REG_BL_FILE	0x00
969f1cd857SDudley Du #define BL_FILE		0x00
979f1cd857SDudley Du 
989f1cd857SDudley Du /*
999f1cd857SDudley Du  * Bootloader Status Register
1009f1cd857SDudley Du  *
1019f1cd857SDudley Du  * bit 7: Busy
1029f1cd857SDudley Du  * bit 6 - 5: Reserved
1039f1cd857SDudley Du  * bit 4: Bootloader running
1049f1cd857SDudley Du  * bit 3 - 2: Reserved
1059f1cd857SDudley Du  * bit 1: Watchdog Reset
1069f1cd857SDudley Du  * bit 0: Checksum valid
1079f1cd857SDudley Du  */
1089f1cd857SDudley Du #define REG_BL_STATUS        0x01
1099f1cd857SDudley Du #define BL_STATUS_REV_6_5    0x60
1109f1cd857SDudley Du #define BL_STATUS_BUSY       0x80
1119f1cd857SDudley Du #define BL_STATUS_RUNNING    0x10
1129f1cd857SDudley Du #define BL_STATUS_REV_3_2    0x0c
1139f1cd857SDudley Du #define BL_STATUS_WATCHDOG   0x02
1149f1cd857SDudley Du #define BL_STATUS_CSUM_VALID 0x01
1159f1cd857SDudley Du #define BL_STATUS_REV_MASK (BL_STATUS_WATCHDOG | BL_STATUS_REV_3_2 | \
1169f1cd857SDudley Du 			    BL_STATUS_REV_6_5)
1179f1cd857SDudley Du 
1189f1cd857SDudley Du /*
1199f1cd857SDudley Du  * Bootloader Error Register
1209f1cd857SDudley Du  *
1219f1cd857SDudley Du  * bit 7: Invalid
1229f1cd857SDudley Du  * bit 6: Invalid security key
1239f1cd857SDudley Du  * bit 5: Bootloading
1249f1cd857SDudley Du  * bit 4: Command checksum
1259f1cd857SDudley Du  * bit 3: Flash protection error
1269f1cd857SDudley Du  * bit 2: Flash checksum error
1279f1cd857SDudley Du  * bit 1 - 0: Reserved
1289f1cd857SDudley Du  */
1299f1cd857SDudley Du #define REG_BL_ERROR         0x02
1309f1cd857SDudley Du #define BL_ERROR_INVALID     0x80
1319f1cd857SDudley Du #define BL_ERROR_INVALID_KEY 0x40
1329f1cd857SDudley Du #define BL_ERROR_BOOTLOADING 0x20
1339f1cd857SDudley Du #define BL_ERROR_CMD_CSUM    0x10
1349f1cd857SDudley Du #define BL_ERROR_FLASH_PROT  0x08
1359f1cd857SDudley Du #define BL_ERROR_FLASH_CSUM  0x04
1369f1cd857SDudley Du #define BL_ERROR_RESERVED    0x03
1379f1cd857SDudley Du #define BL_ERROR_NO_ERR_IDLE    0x00
1389f1cd857SDudley Du #define BL_ERROR_NO_ERR_ACTIVE  (BL_ERROR_BOOTLOADING)
1399f1cd857SDudley Du 
1409f1cd857SDudley Du #define CAPABILITY_BTN_SHIFT            3
1419f1cd857SDudley Du #define CAPABILITY_LEFT_BTN_MASK	(0x01 << 3)
1429f1cd857SDudley Du #define CAPABILITY_RIGHT_BTN_MASK	(0x01 << 4)
1439f1cd857SDudley Du #define CAPABILITY_MIDDLE_BTN_MASK	(0x01 << 5)
1449f1cd857SDudley Du #define CAPABILITY_BTN_MASK  (CAPABILITY_LEFT_BTN_MASK | \
1459f1cd857SDudley Du 			      CAPABILITY_RIGHT_BTN_MASK | \
1469f1cd857SDudley Du 			      CAPABILITY_MIDDLE_BTN_MASK)
1479f1cd857SDudley Du 
1489f1cd857SDudley Du #define PWR_MODE_MASK   0xfc
1499f1cd857SDudley Du #define PWR_MODE_FULL_ACTIVE (0x3f << 2)
1509f1cd857SDudley Du #define PWR_MODE_IDLE        (0x03 << 2) /* Default rt suspend scanrate: 30ms */
1519f1cd857SDudley Du #define PWR_MODE_SLEEP       (0x05 << 2) /* Default suspend scanrate: 50ms */
1529f1cd857SDudley Du #define PWR_MODE_BTN_ONLY    (0x01 << 2)
1539f1cd857SDudley Du #define PWR_MODE_OFF         (0x00 << 2)
1549f1cd857SDudley Du 
1559f1cd857SDudley Du #define PWR_STATUS_MASK      0x0c
1569f1cd857SDudley Du #define PWR_STATUS_ACTIVE    (0x03 << 2)
1579f1cd857SDudley Du #define PWR_STATUS_IDLE      (0x02 << 2)
1589f1cd857SDudley Du #define PWR_STATUS_BTN_ONLY  (0x01 << 2)
1599f1cd857SDudley Du #define PWR_STATUS_OFF       (0x00 << 2)
1609f1cd857SDudley Du 
1619f1cd857SDudley Du #define AUTOSUSPEND_DELAY   2000 /* unit : ms */
1629f1cd857SDudley Du 
1639f1cd857SDudley Du #define BTN_ONLY_MODE_NAME   "buttononly"
1649f1cd857SDudley Du #define OFF_MODE_NAME        "off"
1659f1cd857SDudley Du 
16694897619SDudley Du /* Common macros for PIP interface. */
16794897619SDudley Du #define PIP_HID_DESCRIPTOR_ADDR		0x0001
16894897619SDudley Du #define PIP_REPORT_DESCRIPTOR_ADDR	0x0002
16994897619SDudley Du #define PIP_INPUT_REPORT_ADDR		0x0003
17094897619SDudley Du #define PIP_OUTPUT_REPORT_ADDR		0x0004
17194897619SDudley Du #define PIP_CMD_DATA_ADDR		0x0006
17294897619SDudley Du 
17394897619SDudley Du #define PIP_RETRIEVE_DATA_STRUCTURE	0x24
17494897619SDudley Du #define PIP_CMD_CALIBRATE		0x28
17594897619SDudley Du #define PIP_BL_CMD_VERIFY_APP_INTEGRITY	0x31
17694897619SDudley Du #define PIP_BL_CMD_GET_BL_INFO		0x38
17794897619SDudley Du #define PIP_BL_CMD_PROGRAM_VERIFY_ROW	0x39
17894897619SDudley Du #define PIP_BL_CMD_LAUNCH_APP		0x3b
17994897619SDudley Du #define PIP_BL_CMD_INITIATE_BL		0x48
18094897619SDudley Du #define PIP_INVALID_CMD			0xff
18194897619SDudley Du 
18294897619SDudley Du #define PIP_HID_DESCRIPTOR_SIZE		32
18394897619SDudley Du #define PIP_HID_APP_REPORT_ID		0xf7
18494897619SDudley Du #define PIP_HID_BL_REPORT_ID		0xff
18594897619SDudley Du 
18694897619SDudley Du #define PIP_BL_CMD_REPORT_ID		0x40
18794897619SDudley Du #define PIP_BL_RESP_REPORT_ID		0x30
18894897619SDudley Du #define PIP_APP_CMD_REPORT_ID		0x2f
18994897619SDudley Du #define PIP_APP_RESP_REPORT_ID		0x1f
19094897619SDudley Du 
19194897619SDudley Du #define PIP_READ_SYS_INFO_CMD_LENGTH	7
19294897619SDudley Du #define PIP_BL_READ_APP_INFO_CMD_LENGTH	13
19394897619SDudley Du #define PIP_MIN_BL_CMD_LENGTH		13
19494897619SDudley Du #define PIP_MIN_BL_RESP_LENGTH		11
19594897619SDudley Du #define PIP_MIN_APP_CMD_LENGTH		7
19694897619SDudley Du #define PIP_MIN_APP_RESP_LENGTH		5
19794897619SDudley Du #define PIP_UNSUPPORTED_CMD_RESP_LENGTH	6
19894897619SDudley Du #define PIP_READ_SYS_INFO_RESP_LENGTH	71
19994897619SDudley Du #define PIP_BL_APP_INFO_RESP_LENGTH	30
20094897619SDudley Du #define PIP_BL_GET_INFO_RESP_LENGTH	19
20194897619SDudley Du 
202c2c06c41SDudley Du #define PIP_BL_PLATFORM_VER_SHIFT	4
203c2c06c41SDudley Du #define PIP_BL_PLATFORM_VER_MASK	0x0f
204c2c06c41SDudley Du 
20594897619SDudley Du #define PIP_PRODUCT_FAMILY_MASK		0xf000
20694897619SDudley Du #define PIP_PRODUCT_FAMILY_TRACKPAD	0x1000
20794897619SDudley Du 
20894897619SDudley Du #define PIP_DEEP_SLEEP_STATE_ON		0x00
20994897619SDudley Du #define PIP_DEEP_SLEEP_STATE_OFF	0x01
21094897619SDudley Du #define PIP_DEEP_SLEEP_STATE_MASK	0x03
21194897619SDudley Du #define PIP_APP_DEEP_SLEEP_REPORT_ID	0xf0
21294897619SDudley Du #define PIP_DEEP_SLEEP_RESP_LENGTH	5
21394897619SDudley Du #define PIP_DEEP_SLEEP_OPCODE		0x08
21494897619SDudley Du #define PIP_DEEP_SLEEP_OPCODE_MASK	0x0f
21594897619SDudley Du 
21694897619SDudley Du #define PIP_RESP_LENGTH_OFFSET		0
21794897619SDudley Du #define	    PIP_RESP_LENGTH_SIZE	2
21894897619SDudley Du #define PIP_RESP_REPORT_ID_OFFSET	2
21994897619SDudley Du #define PIP_RESP_RSVD_OFFSET		3
22094897619SDudley Du #define     PIP_RESP_RSVD_KEY		0x00
22194897619SDudley Du #define PIP_RESP_BL_SOP_OFFSET		4
22294897619SDudley Du #define     PIP_SOP_KEY			0x01  /* Start of Packet */
22394897619SDudley Du #define     PIP_EOP_KEY			0x17  /* End of Packet */
22494897619SDudley Du #define PIP_RESP_APP_CMD_OFFSET		4
22594897619SDudley Du #define     GET_PIP_CMD_CODE(reg)	((reg) & 0x7f)
22694897619SDudley Du #define PIP_RESP_STATUS_OFFSET		5
22794897619SDudley Du 
22894897619SDudley Du #define VALID_CMD_RESP_HEADER(resp, cmd)				  \
22994897619SDudley Du 	(((resp)[PIP_RESP_REPORT_ID_OFFSET] == PIP_APP_RESP_REPORT_ID) && \
23094897619SDudley Du 	((resp)[PIP_RESP_RSVD_OFFSET] == PIP_RESP_RSVD_KEY) &&		  \
23194897619SDudley Du 	(GET_PIP_CMD_CODE((resp)[PIP_RESP_APP_CMD_OFFSET]) == (cmd)))
23294897619SDudley Du 
23394897619SDudley Du #define PIP_CMD_COMPLETE_SUCCESS(resp_data) \
23494897619SDudley Du 	((resp_data)[PIP_RESP_STATUS_OFFSET] == 0x00)
23594897619SDudley Du 
23694897619SDudley Du /* Variables to record latest gen5 trackpad power states. */
23794897619SDudley Du #define UNINIT_SLEEP_TIME	0xffff
23894897619SDudley Du #define UNINIT_PWR_MODE		0xff
23994897619SDudley Du #define PIP_DEV_SET_PWR_STATE(cyapa, s)		((cyapa)->dev_pwr_mode = (s))
24094897619SDudley Du #define PIP_DEV_GET_PWR_STATE(cyapa)		((cyapa)->dev_pwr_mode)
24194897619SDudley Du #define PIP_DEV_SET_SLEEP_TIME(cyapa, t)	((cyapa)->dev_sleep_time = (t))
24294897619SDudley Du #define PIP_DEV_GET_SLEEP_TIME(cyapa)		((cyapa)->dev_sleep_time)
24394897619SDudley Du #define PIP_DEV_UNINIT_SLEEP_TIME(cyapa)	\
24494897619SDudley Du 		(((cyapa)->dev_sleep_time) == UNINIT_SLEEP_TIME)
24594897619SDudley Du 
2469f1cd857SDudley Du /* The touch.id is used as the MT slot id, thus max MT slot is 15 */
2479f1cd857SDudley Du #define CYAPA_MAX_MT_SLOTS  15
2489f1cd857SDudley Du 
2499f1cd857SDudley Du struct cyapa;
2509f1cd857SDudley Du 
2519f1cd857SDudley Du typedef bool (*cb_sort)(struct cyapa *, u8 *, int);
2529f1cd857SDudley Du 
2533cd47869SDudley Du enum cyapa_pm_stage {
2543cd47869SDudley Du 	CYAPA_PM_DEACTIVE,
2553cd47869SDudley Du 	CYAPA_PM_ACTIVE,
2563cd47869SDudley Du 	CYAPA_PM_SUSPEND,
2573cd47869SDudley Du 	CYAPA_PM_RESUME,
2583cd47869SDudley Du 	CYAPA_PM_RUNTIME_SUSPEND,
2593cd47869SDudley Du 	CYAPA_PM_RUNTIME_RESUME,
2603cd47869SDudley Du };
2613cd47869SDudley Du 
2629f1cd857SDudley Du struct cyapa_dev_ops {
2639f1cd857SDudley Du 	int (*check_fw)(struct cyapa *, const struct firmware *);
2649f1cd857SDudley Du 	int (*bl_enter)(struct cyapa *);
2659f1cd857SDudley Du 	int (*bl_activate)(struct cyapa *);
2669f1cd857SDudley Du 	int (*bl_initiate)(struct cyapa *, const struct firmware *);
2679f1cd857SDudley Du 	int (*update_fw)(struct cyapa *, const struct firmware *);
2689f1cd857SDudley Du 	int (*bl_deactivate)(struct cyapa *);
2699f1cd857SDudley Du 
2709f1cd857SDudley Du 	ssize_t (*show_baseline)(struct device *,
2719f1cd857SDudley Du 			struct device_attribute *, char *);
2729f1cd857SDudley Du 	ssize_t (*calibrate_store)(struct device *,
2739f1cd857SDudley Du 			struct device_attribute *, const char *, size_t);
2749f1cd857SDudley Du 
2759f1cd857SDudley Du 	int (*initialize)(struct cyapa *cyapa);
2769f1cd857SDudley Du 
2779f1cd857SDudley Du 	int (*state_parse)(struct cyapa *cyapa, u8 *reg_status, int len);
2789f1cd857SDudley Du 	int (*operational_check)(struct cyapa *cyapa);
2799f1cd857SDudley Du 
2809f1cd857SDudley Du 	int (*irq_handler)(struct cyapa *);
2819f1cd857SDudley Du 	bool (*irq_cmd_handler)(struct cyapa *);
2829f1cd857SDudley Du 	int (*sort_empty_output_data)(struct cyapa *,
2839f1cd857SDudley Du 			u8 *, int *, cb_sort);
2849f1cd857SDudley Du 
2853cd47869SDudley Du 	int (*set_power_mode)(struct cyapa *, u8, u16, enum cyapa_pm_stage);
286945525eeSDudley Du 
287945525eeSDudley Du 	int (*set_proximity)(struct cyapa *, bool);
2889f1cd857SDudley Du };
2899f1cd857SDudley Du 
29094897619SDudley Du struct cyapa_pip_cmd_states {
2919f1cd857SDudley Du 	struct mutex cmd_lock;
2929f1cd857SDudley Du 	struct completion cmd_ready;
2939f1cd857SDudley Du 	atomic_t cmd_issued;
2949f1cd857SDudley Du 	u8 in_progress_cmd;
2959f1cd857SDudley Du 	bool is_irq_mode;
2969f1cd857SDudley Du 
2979f1cd857SDudley Du 	cb_sort resp_sort_func;
2989f1cd857SDudley Du 	u8 *resp_data;
2999f1cd857SDudley Du 	int *resp_len;
3009f1cd857SDudley Du 
3013cd47869SDudley Du 	enum cyapa_pm_stage pm_stage;
3023cd47869SDudley Du 	struct mutex pm_stage_lock;
3033cd47869SDudley Du 
3049f1cd857SDudley Du 	u8 irq_cmd_buf[CYAPA_REG_MAP_SIZE];
3059f1cd857SDudley Du 	u8 empty_buf[CYAPA_REG_MAP_SIZE];
3069f1cd857SDudley Du };
3079f1cd857SDudley Du 
3089f1cd857SDudley Du union cyapa_cmd_states {
30994897619SDudley Du 	struct cyapa_pip_cmd_states pip;
3109f1cd857SDudley Du };
3119f1cd857SDudley Du 
3129f1cd857SDudley Du enum cyapa_state {
3139f1cd857SDudley Du 	CYAPA_STATE_NO_DEVICE,
3149f1cd857SDudley Du 	CYAPA_STATE_BL_BUSY,
3159f1cd857SDudley Du 	CYAPA_STATE_BL_IDLE,
3169f1cd857SDudley Du 	CYAPA_STATE_BL_ACTIVE,
3179f1cd857SDudley Du 	CYAPA_STATE_OP,
3189f1cd857SDudley Du 	CYAPA_STATE_GEN5_BL,
3199f1cd857SDudley Du 	CYAPA_STATE_GEN5_APP,
320c2c06c41SDudley Du 	CYAPA_STATE_GEN6_BL,
321c2c06c41SDudley Du 	CYAPA_STATE_GEN6_APP,
322c2c06c41SDudley Du };
323c2c06c41SDudley Du 
324c2c06c41SDudley Du struct gen6_interval_setting {
325c2c06c41SDudley Du 	u16 active_interval;
326c2c06c41SDudley Du 	u16 lp1_interval;
327c2c06c41SDudley Du 	u16 lp2_interval;
3289f1cd857SDudley Du };
3299f1cd857SDudley Du 
3309f1cd857SDudley Du /* The main device structure */
3319f1cd857SDudley Du struct cyapa {
3329f1cd857SDudley Du 	enum cyapa_state state;
3339f1cd857SDudley Du 	u8 status[BL_STATUS_SIZE];
3349f1cd857SDudley Du 	bool operational; /* true: ready for data reporting; false: not. */
3359f1cd857SDudley Du 
33636e9615bSDudley Du 	struct regulator *vcc;
3379f1cd857SDudley Du 	struct i2c_client *client;
3389f1cd857SDudley Du 	struct input_dev *input;
3399f1cd857SDudley Du 	char phys[32];	/* Device physical location */
3409f1cd857SDudley Du 	bool irq_wake;  /* Irq wake is enabled */
3419f1cd857SDudley Du 	bool smbus;
3429f1cd857SDudley Du 
3439f1cd857SDudley Du 	/* power mode settings */
3449f1cd857SDudley Du 	u8 suspend_power_mode;
3459f1cd857SDudley Du 	u16 suspend_sleep_time;
34667286508SDudley Du 	u8 runtime_suspend_power_mode;
34767286508SDudley Du 	u16 runtime_suspend_sleep_time;
3489f1cd857SDudley Du 	u8 dev_pwr_mode;
3499f1cd857SDudley Du 	u16 dev_sleep_time;
350c2c06c41SDudley Du 	struct gen6_interval_setting gen6_interval_setting;
3519f1cd857SDudley Du 
3529f1cd857SDudley Du 	/* Read from query data region. */
3539f1cd857SDudley Du 	char product_id[16];
354c2c06c41SDudley Du 	u8 platform_ver;  /* Platform version. */
3559f1cd857SDudley Du 	u8 fw_maj_ver;  /* Firmware major version. */
3569f1cd857SDudley Du 	u8 fw_min_ver;  /* Firmware minor version. */
3579f1cd857SDudley Du 	u8 btn_capability;
3589f1cd857SDudley Du 	u8 gen;
3599f1cd857SDudley Du 	int max_abs_x;
3609f1cd857SDudley Du 	int max_abs_y;
3619f1cd857SDudley Du 	int physical_size_x;
3629f1cd857SDudley Du 	int physical_size_y;
3639f1cd857SDudley Du 
3649f1cd857SDudley Du 	/* Used in ttsp and truetouch based trackpad devices. */
36594897619SDudley Du 	u8 x_origin;  /* X Axis Origin: 0 = left side; 1 = right side. */
3669f1cd857SDudley Du 	u8 y_origin;  /* Y Axis Origin: 0 = top; 1 = bottom. */
3679f1cd857SDudley Du 	int electrodes_x;  /* Number of electrodes on the X Axis*/
3689f1cd857SDudley Du 	int electrodes_y;  /* Number of electrodes on the Y Axis*/
3696499d390SDudley Du 	int electrodes_rx;  /* Number of Rx electrodes */
3706499d390SDudley Du 	int aligned_electrodes_rx;  /* 4 aligned */
3719f1cd857SDudley Du 	int max_z;
3729f1cd857SDudley Du 
3739f1cd857SDudley Du 	/*
3749f1cd857SDudley Du 	 * Used to synchronize the access or update the device state.
3759f1cd857SDudley Du 	 * And since update firmware and read firmware image process will take
3769f1cd857SDudley Du 	 * quite long time, maybe more than 10 seconds, so use mutex_lock
3779f1cd857SDudley Du 	 * to sync and wait other interface and detecting are done or ready.
3789f1cd857SDudley Du 	 */
3799f1cd857SDudley Du 	struct mutex state_sync_lock;
3809f1cd857SDudley Du 
3819f1cd857SDudley Du 	const struct cyapa_dev_ops *ops;
3829f1cd857SDudley Du 
3839f1cd857SDudley Du 	union cyapa_cmd_states cmd_states;
3849f1cd857SDudley Du };
3859f1cd857SDudley Du 
3869f1cd857SDudley Du 
3879f1cd857SDudley Du ssize_t cyapa_i2c_reg_read_block(struct cyapa *cyapa, u8 reg, size_t len,
3889f1cd857SDudley Du 				 u8 *values);
3899f1cd857SDudley Du ssize_t cyapa_smbus_read_block(struct cyapa *cyapa, u8 cmd, size_t len,
3909f1cd857SDudley Du 			       u8 *values);
3919f1cd857SDudley Du 
3929f1cd857SDudley Du ssize_t cyapa_read_block(struct cyapa *cyapa, u8 cmd_idx, u8 *values);
3939f1cd857SDudley Du 
3949f1cd857SDudley Du int cyapa_poll_state(struct cyapa *cyapa, unsigned int timeout);
3959f1cd857SDudley Du 
3969f1cd857SDudley Du u8 cyapa_sleep_time_to_pwr_cmd(u16 sleep_time);
3979f1cd857SDudley Du u16 cyapa_pwr_cmd_to_sleep_time(u8 pwr_mode);
3989f1cd857SDudley Du 
39994897619SDudley Du ssize_t cyapa_i2c_pip_read(struct cyapa *cyapa, u8 *buf, size_t size);
40094897619SDudley Du ssize_t cyapa_i2c_pip_write(struct cyapa *cyapa, u8 *buf, size_t size);
40194897619SDudley Du int cyapa_empty_pip_output_data(struct cyapa *cyapa,
40294897619SDudley Du 				u8 *buf, int *len, cb_sort func);
40394897619SDudley Du int cyapa_i2c_pip_cmd_irq_sync(struct cyapa *cyapa,
40494897619SDudley Du 			       u8 *cmd, int cmd_len,
40594897619SDudley Du 			       u8 *resp_data, int *resp_len,
40694897619SDudley Du 			       unsigned long timeout,
40794897619SDudley Du 			       cb_sort func,
40894897619SDudley Du 			       bool irq_mode);
40994897619SDudley Du int cyapa_pip_state_parse(struct cyapa *cyapa, u8 *reg_data, int len);
41094897619SDudley Du bool cyapa_pip_sort_system_info_data(struct cyapa *cyapa, u8 *buf, int len);
41194897619SDudley Du bool cyapa_sort_tsg_pip_bl_resp_data(struct cyapa *cyapa, u8 *data, int len);
41294897619SDudley Du int cyapa_pip_deep_sleep(struct cyapa *cyapa, u8 state);
41394897619SDudley Du bool cyapa_sort_tsg_pip_app_resp_data(struct cyapa *cyapa, u8 *data, int len);
41494897619SDudley Du int cyapa_pip_bl_exit(struct cyapa *cyapa);
41594897619SDudley Du int cyapa_pip_bl_enter(struct cyapa *cyapa);
4169f1cd857SDudley Du 
41794897619SDudley Du 
41894897619SDudley Du bool cyapa_is_pip_bl_mode(struct cyapa *cyapa);
41994897619SDudley Du bool cyapa_is_pip_app_mode(struct cyapa *cyapa);
42094897619SDudley Du int cyapa_pip_cmd_state_initialize(struct cyapa *cyapa);
42194897619SDudley Du 
42294897619SDudley Du int cyapa_pip_resume_scanning(struct cyapa *cyapa);
42394897619SDudley Du int cyapa_pip_suspend_scanning(struct cyapa *cyapa);
42494897619SDudley Du 
42594897619SDudley Du int cyapa_pip_check_fw(struct cyapa *cyapa, const struct firmware *fw);
42694897619SDudley Du int cyapa_pip_bl_initiate(struct cyapa *cyapa, const struct firmware *fw);
42794897619SDudley Du int cyapa_pip_do_fw_update(struct cyapa *cyapa, const struct firmware *fw);
42894897619SDudley Du int cyapa_pip_bl_activate(struct cyapa *cyapa);
42994897619SDudley Du int cyapa_pip_bl_deactivate(struct cyapa *cyapa);
43094897619SDudley Du ssize_t cyapa_pip_do_calibrate(struct device *dev,
43194897619SDudley Du 			       struct device_attribute *attr,
43294897619SDudley Du 			       const char *buf, size_t count);
433945525eeSDudley Du int cyapa_pip_set_proximity(struct cyapa *cyapa, bool enable);
43494897619SDudley Du 
43594897619SDudley Du bool cyapa_pip_irq_cmd_handler(struct cyapa *cyapa);
43694897619SDudley Du int cyapa_pip_irq_handler(struct cyapa *cyapa);
43794897619SDudley Du 
43894897619SDudley Du 
43994897619SDudley Du extern u8 pip_read_sys_info[];
44094897619SDudley Du extern u8 pip_bl_read_app_info[];
4419f1cd857SDudley Du extern const char product_id[];
4429f1cd857SDudley Du extern const struct cyapa_dev_ops cyapa_gen3_ops;
4436972a859SDudley Du extern const struct cyapa_dev_ops cyapa_gen5_ops;
444c2c06c41SDudley Du extern const struct cyapa_dev_ops cyapa_gen6_ops;
4459f1cd857SDudley Du 
4469f1cd857SDudley Du #endif
447