14b11cb7fSPaul Cercueil /* SPDX-License-Identifier: GPL-2.0 */
24b11cb7fSPaul Cercueil //
34b11cb7fSPaul Cercueil // Ingenic JZ47xx KMS driver - Register definitions and private API
44b11cb7fSPaul Cercueil //
54b11cb7fSPaul Cercueil // Copyright (C) 2020, Paul Cercueil <paul@crapouillou.net>
64b11cb7fSPaul Cercueil 
74b11cb7fSPaul Cercueil #ifndef DRIVERS_GPU_DRM_INGENIC_INGENIC_DRM_H
84b11cb7fSPaul Cercueil #define DRIVERS_GPU_DRM_INGENIC_INGENIC_DRM_H
94b11cb7fSPaul Cercueil 
104b11cb7fSPaul Cercueil #include <linux/bitops.h>
11fc1acf31SPaul Cercueil #include <linux/types.h>
124b11cb7fSPaul Cercueil 
134b11cb7fSPaul Cercueil #define JZ_REG_LCD_CFG				0x00
144b11cb7fSPaul Cercueil #define JZ_REG_LCD_VSYNC			0x04
154b11cb7fSPaul Cercueil #define JZ_REG_LCD_HSYNC			0x08
164b11cb7fSPaul Cercueil #define JZ_REG_LCD_VAT				0x0C
174b11cb7fSPaul Cercueil #define JZ_REG_LCD_DAH				0x10
184b11cb7fSPaul Cercueil #define JZ_REG_LCD_DAV				0x14
194b11cb7fSPaul Cercueil #define JZ_REG_LCD_PS				0x18
204b11cb7fSPaul Cercueil #define JZ_REG_LCD_CLS				0x1C
214b11cb7fSPaul Cercueil #define JZ_REG_LCD_SPL				0x20
224b11cb7fSPaul Cercueil #define JZ_REG_LCD_REV				0x24
234b11cb7fSPaul Cercueil #define JZ_REG_LCD_CTRL				0x30
244b11cb7fSPaul Cercueil #define JZ_REG_LCD_STATE			0x34
254b11cb7fSPaul Cercueil #define JZ_REG_LCD_IID				0x38
264b11cb7fSPaul Cercueil #define JZ_REG_LCD_DA0				0x40
274b11cb7fSPaul Cercueil #define JZ_REG_LCD_SA0				0x44
284b11cb7fSPaul Cercueil #define JZ_REG_LCD_FID0				0x48
294b11cb7fSPaul Cercueil #define JZ_REG_LCD_CMD0				0x4C
304b11cb7fSPaul Cercueil #define JZ_REG_LCD_DA1				0x50
314b11cb7fSPaul Cercueil #define JZ_REG_LCD_SA1				0x54
324b11cb7fSPaul Cercueil #define JZ_REG_LCD_FID1				0x58
334b11cb7fSPaul Cercueil #define JZ_REG_LCD_CMD1				0x5C
34ca459a74SPaul Cercueil #define JZ_REG_LCD_RGBC				0x90
353c9bea4eSPaul Cercueil #define JZ_REG_LCD_OSDC				0x100
363c9bea4eSPaul Cercueil #define JZ_REG_LCD_OSDCTRL			0x104
373c9bea4eSPaul Cercueil #define JZ_REG_LCD_OSDS				0x108
383c9bea4eSPaul Cercueil #define JZ_REG_LCD_BGC				0x10c
393c9bea4eSPaul Cercueil #define JZ_REG_LCD_KEY0				0x110
403c9bea4eSPaul Cercueil #define JZ_REG_LCD_KEY1				0x114
413c9bea4eSPaul Cercueil #define JZ_REG_LCD_ALPHA			0x118
423c9bea4eSPaul Cercueil #define JZ_REG_LCD_IPUR				0x11c
433c9bea4eSPaul Cercueil #define JZ_REG_LCD_XYP0				0x120
443c9bea4eSPaul Cercueil #define JZ_REG_LCD_XYP1				0x124
453c9bea4eSPaul Cercueil #define JZ_REG_LCD_SIZE0			0x128
463c9bea4eSPaul Cercueil #define JZ_REG_LCD_SIZE1			0x12c
474b11cb7fSPaul Cercueil 
484b11cb7fSPaul Cercueil #define JZ_LCD_CFG_SLCD				BIT(31)
494b11cb7fSPaul Cercueil #define JZ_LCD_CFG_PS_DISABLE			BIT(23)
504b11cb7fSPaul Cercueil #define JZ_LCD_CFG_CLS_DISABLE			BIT(22)
514b11cb7fSPaul Cercueil #define JZ_LCD_CFG_SPL_DISABLE			BIT(21)
524b11cb7fSPaul Cercueil #define JZ_LCD_CFG_REV_DISABLE			BIT(20)
534b11cb7fSPaul Cercueil #define JZ_LCD_CFG_HSYNCM			BIT(19)
544b11cb7fSPaul Cercueil #define JZ_LCD_CFG_PCLKM			BIT(18)
554b11cb7fSPaul Cercueil #define JZ_LCD_CFG_INV				BIT(17)
564b11cb7fSPaul Cercueil #define JZ_LCD_CFG_SYNC_DIR			BIT(16)
574b11cb7fSPaul Cercueil #define JZ_LCD_CFG_PS_POLARITY			BIT(15)
584b11cb7fSPaul Cercueil #define JZ_LCD_CFG_CLS_POLARITY			BIT(14)
594b11cb7fSPaul Cercueil #define JZ_LCD_CFG_SPL_POLARITY			BIT(13)
604b11cb7fSPaul Cercueil #define JZ_LCD_CFG_REV_POLARITY			BIT(12)
614b11cb7fSPaul Cercueil #define JZ_LCD_CFG_HSYNC_ACTIVE_LOW		BIT(11)
624b11cb7fSPaul Cercueil #define JZ_LCD_CFG_PCLK_FALLING_EDGE		BIT(10)
634b11cb7fSPaul Cercueil #define JZ_LCD_CFG_DE_ACTIVE_LOW		BIT(9)
644b11cb7fSPaul Cercueil #define JZ_LCD_CFG_VSYNC_ACTIVE_LOW		BIT(8)
654b11cb7fSPaul Cercueil #define JZ_LCD_CFG_18_BIT			BIT(7)
664b11cb7fSPaul Cercueil #define JZ_LCD_CFG_PDW				(BIT(5) | BIT(4))
674b11cb7fSPaul Cercueil 
684b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_GENERIC_16BIT		0
694b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_GENERIC_18BIT		BIT(7)
704b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_GENERIC_24BIT		BIT(6)
714b11cb7fSPaul Cercueil 
724b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_SPECIAL_TFT_1		1
734b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_SPECIAL_TFT_2		2
744b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_SPECIAL_TFT_3		3
754b11cb7fSPaul Cercueil 
764b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_TV_OUT_P		4
774b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_TV_OUT_I		6
784b11cb7fSPaul Cercueil 
794b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_SINGLE_COLOR_STN	8
804b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_SINGLE_MONOCHROME_STN	9
814b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_DUAL_COLOR_STN		10
824b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_DUAL_MONOCHROME_STN	11
834b11cb7fSPaul Cercueil 
844b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_8BIT_SERIAL		12
854b11cb7fSPaul Cercueil #define JZ_LCD_CFG_MODE_LCM			13
864b11cb7fSPaul Cercueil 
874b11cb7fSPaul Cercueil #define JZ_LCD_VSYNC_VPS_OFFSET			16
884b11cb7fSPaul Cercueil #define JZ_LCD_VSYNC_VPE_OFFSET			0
894b11cb7fSPaul Cercueil 
904b11cb7fSPaul Cercueil #define JZ_LCD_HSYNC_HPS_OFFSET			16
914b11cb7fSPaul Cercueil #define JZ_LCD_HSYNC_HPE_OFFSET			0
924b11cb7fSPaul Cercueil 
934b11cb7fSPaul Cercueil #define JZ_LCD_VAT_HT_OFFSET			16
944b11cb7fSPaul Cercueil #define JZ_LCD_VAT_VT_OFFSET			0
954b11cb7fSPaul Cercueil 
964b11cb7fSPaul Cercueil #define JZ_LCD_DAH_HDS_OFFSET			16
974b11cb7fSPaul Cercueil #define JZ_LCD_DAH_HDE_OFFSET			0
984b11cb7fSPaul Cercueil 
994b11cb7fSPaul Cercueil #define JZ_LCD_DAV_VDS_OFFSET			16
1004b11cb7fSPaul Cercueil #define JZ_LCD_DAV_VDE_OFFSET			0
1014b11cb7fSPaul Cercueil 
1024b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_BURST_4			(0x0 << 28)
1034b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_BURST_8			(0x1 << 28)
1044b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_BURST_16			(0x2 << 28)
1054b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_RGB555			BIT(27)
1064b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_OFUP			BIT(26)
1074b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_FRC_GRAYSCALE_16		(0x0 << 24)
1084b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_FRC_GRAYSCALE_4		(0x1 << 24)
1094b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_FRC_GRAYSCALE_2		(0x2 << 24)
1104b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_PDD_MASK			(0xff << 16)
1114b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_EOF_IRQ			BIT(13)
1124b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_SOF_IRQ			BIT(12)
1134b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_OFU_IRQ			BIT(11)
1144b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_IFU0_IRQ			BIT(10)
1154b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_IFU1_IRQ			BIT(9)
1164b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_DD_IRQ			BIT(8)
1174b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_QDD_IRQ			BIT(7)
1184b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_REVERSE_ENDIAN		BIT(6)
1194b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_LSB_FISRT			BIT(5)
1204b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_DISABLE			BIT(4)
1214b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_ENABLE			BIT(3)
1224b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_BPP_1			0x0
1234b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_BPP_2			0x1
1244b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_BPP_4			0x2
1254b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_BPP_8			0x3
1264b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_BPP_15_16			0x4
1274b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_BPP_18_24			0x5
128dba09e83SPaul Cercueil #define JZ_LCD_CTRL_BPP_24_COMP			0x6
129bb857605SPaul Cercueil #define JZ_LCD_CTRL_BPP_30			0x7
1304b11cb7fSPaul Cercueil #define JZ_LCD_CTRL_BPP_MASK			(JZ_LCD_CTRL_RGB555 | 0x7)
1314b11cb7fSPaul Cercueil 
1324b11cb7fSPaul Cercueil #define JZ_LCD_CMD_SOF_IRQ			BIT(31)
1334b11cb7fSPaul Cercueil #define JZ_LCD_CMD_EOF_IRQ			BIT(30)
1344b11cb7fSPaul Cercueil #define JZ_LCD_CMD_ENABLE_PAL			BIT(28)
1354b11cb7fSPaul Cercueil 
1364b11cb7fSPaul Cercueil #define JZ_LCD_SYNC_MASK			0x3ff
1374b11cb7fSPaul Cercueil 
1384b11cb7fSPaul Cercueil #define JZ_LCD_STATE_EOF_IRQ			BIT(5)
1394b11cb7fSPaul Cercueil #define JZ_LCD_STATE_SOF_IRQ			BIT(4)
1404b11cb7fSPaul Cercueil #define JZ_LCD_STATE_DISABLED			BIT(0)
1414b11cb7fSPaul Cercueil 
142ca459a74SPaul Cercueil #define JZ_LCD_RGBC_ODD_RGB			(0x0 << 4)
143ca459a74SPaul Cercueil #define JZ_LCD_RGBC_ODD_RBG			(0x1 << 4)
144ca459a74SPaul Cercueil #define JZ_LCD_RGBC_ODD_GRB			(0x2 << 4)
145ca459a74SPaul Cercueil #define JZ_LCD_RGBC_ODD_GBR			(0x3 << 4)
146ca459a74SPaul Cercueil #define JZ_LCD_RGBC_ODD_BRG			(0x4 << 4)
147ca459a74SPaul Cercueil #define JZ_LCD_RGBC_ODD_BGR			(0x5 << 4)
148ca459a74SPaul Cercueil #define JZ_LCD_RGBC_EVEN_RGB			(0x0 << 0)
149ca459a74SPaul Cercueil #define JZ_LCD_RGBC_EVEN_RBG			(0x1 << 0)
150ca459a74SPaul Cercueil #define JZ_LCD_RGBC_EVEN_GRB			(0x2 << 0)
151ca459a74SPaul Cercueil #define JZ_LCD_RGBC_EVEN_GBR			(0x3 << 0)
152ca459a74SPaul Cercueil #define JZ_LCD_RGBC_EVEN_BRG			(0x4 << 0)
153ca459a74SPaul Cercueil #define JZ_LCD_RGBC_EVEN_BGR			(0x5 << 0)
154ca459a74SPaul Cercueil 
1553c9bea4eSPaul Cercueil #define JZ_LCD_OSDC_OSDEN			BIT(0)
1563c9bea4eSPaul Cercueil #define JZ_LCD_OSDC_F0EN			BIT(3)
1573c9bea4eSPaul Cercueil #define JZ_LCD_OSDC_F1EN			BIT(4)
1583c9bea4eSPaul Cercueil 
1593c9bea4eSPaul Cercueil #define JZ_LCD_OSDCTRL_IPU			BIT(15)
1603c9bea4eSPaul Cercueil #define JZ_LCD_OSDCTRL_RGB555			BIT(4)
1613c9bea4eSPaul Cercueil #define JZ_LCD_OSDCTRL_CHANGE			BIT(3)
1623c9bea4eSPaul Cercueil #define JZ_LCD_OSDCTRL_BPP_15_16		0x4
1633c9bea4eSPaul Cercueil #define JZ_LCD_OSDCTRL_BPP_18_24		0x5
164dba09e83SPaul Cercueil #define JZ_LCD_OSDCTRL_BPP_24_COMP		0x6
1653c9bea4eSPaul Cercueil #define JZ_LCD_OSDCTRL_BPP_30			0x7
1663c9bea4eSPaul Cercueil #define JZ_LCD_OSDCTRL_BPP_MASK			(JZ_LCD_OSDCTRL_RGB555 | 0x7)
1673c9bea4eSPaul Cercueil 
1683c9bea4eSPaul Cercueil #define JZ_LCD_OSDS_READY			BIT(0)
1693c9bea4eSPaul Cercueil 
1703c9bea4eSPaul Cercueil #define JZ_LCD_IPUR_IPUREN			BIT(31)
1713c9bea4eSPaul Cercueil #define JZ_LCD_IPUR_IPUR_LSB			0
1723c9bea4eSPaul Cercueil 
1733c9bea4eSPaul Cercueil #define JZ_LCD_XYP01_XPOS_LSB			0
1743c9bea4eSPaul Cercueil #define JZ_LCD_XYP01_YPOS_LSB			16
1753c9bea4eSPaul Cercueil 
1763c9bea4eSPaul Cercueil #define JZ_LCD_SIZE01_WIDTH_LSB			0
1773c9bea4eSPaul Cercueil #define JZ_LCD_SIZE01_HEIGHT_LSB		16
1783c9bea4eSPaul Cercueil 
179fc1acf31SPaul Cercueil struct device;
180fc1acf31SPaul Cercueil struct drm_plane;
181fc1acf31SPaul Cercueil struct drm_plane_state;
182fc1acf31SPaul Cercueil struct platform_driver;
183fc1acf31SPaul Cercueil 
184fc1acf31SPaul Cercueil void ingenic_drm_plane_config(struct device *dev,
185fc1acf31SPaul Cercueil 			      struct drm_plane *plane, u32 fourcc);
186fc1acf31SPaul Cercueil void ingenic_drm_plane_disable(struct device *dev, struct drm_plane *plane);
187*4a791cb6SPaul Cercueil bool ingenic_drm_map_noncoherent(const struct device *dev);
188fc1acf31SPaul Cercueil 
189fc1acf31SPaul Cercueil extern struct platform_driver *ingenic_ipu_driver_ptr;
190fc1acf31SPaul Cercueil 
1914b11cb7fSPaul Cercueil #endif /* DRIVERS_GPU_DRM_INGENIC_INGENIC_DRM_H */
192