12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
23424e3a4SYakir Yang /*
33424e3a4SYakir Yang  * Analogix DP (Display port) core register interface driver.
43424e3a4SYakir Yang  *
53424e3a4SYakir Yang  * Copyright (C) 2012 Samsung Electronics Co., Ltd.
63424e3a4SYakir Yang  * Author: Jingoo Han <jg1.han@samsung.com>
73424e3a4SYakir Yang  */
83424e3a4SYakir Yang 
93424e3a4SYakir Yang #include <linux/delay.h>
101d38e421SYakir Yang #include <linux/device.h>
115b038dcfSLinus Walleij #include <linux/gpio/consumer.h>
121d38e421SYakir Yang #include <linux/io.h>
131d38e421SYakir Yang #include <linux/iopoll.h>
143424e3a4SYakir Yang 
15bcec20fdSYakir Yang #include <drm/bridge/analogix_dp.h>
16bcec20fdSYakir Yang 
173424e3a4SYakir Yang #include "analogix_dp_core.h"
183424e3a4SYakir Yang #include "analogix_dp_reg.h"
193424e3a4SYakir Yang 
203424e3a4SYakir Yang #define COMMON_INT_MASK_1	0
213424e3a4SYakir Yang #define COMMON_INT_MASK_2	0
223424e3a4SYakir Yang #define COMMON_INT_MASK_3	0
233424e3a4SYakir Yang #define COMMON_INT_MASK_4	(HOTPLUG_CHG | HPD_LOST | PLUG)
243424e3a4SYakir Yang #define INT_STA_MASK		INT_HPD
253424e3a4SYakir Yang 
analogix_dp_enable_video_mute(struct analogix_dp_device * dp,bool enable)263424e3a4SYakir Yang void analogix_dp_enable_video_mute(struct analogix_dp_device *dp, bool enable)
273424e3a4SYakir Yang {
283424e3a4SYakir Yang 	u32 reg;
293424e3a4SYakir Yang 
303424e3a4SYakir Yang 	if (enable) {
31092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
323424e3a4SYakir Yang 		reg |= HDCP_VIDEO_MUTE;
33092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
343424e3a4SYakir Yang 	} else {
35092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
363424e3a4SYakir Yang 		reg &= ~HDCP_VIDEO_MUTE;
37092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
383424e3a4SYakir Yang 	}
393424e3a4SYakir Yang }
403424e3a4SYakir Yang 
analogix_dp_stop_video(struct analogix_dp_device * dp)413424e3a4SYakir Yang void analogix_dp_stop_video(struct analogix_dp_device *dp)
423424e3a4SYakir Yang {
433424e3a4SYakir Yang 	u32 reg;
443424e3a4SYakir Yang 
45092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
463424e3a4SYakir Yang 	reg &= ~VIDEO_EN;
47092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
483424e3a4SYakir Yang }
493424e3a4SYakir Yang 
analogix_dp_lane_swap(struct analogix_dp_device * dp,bool enable)503424e3a4SYakir Yang void analogix_dp_lane_swap(struct analogix_dp_device *dp, bool enable)
513424e3a4SYakir Yang {
523424e3a4SYakir Yang 	u32 reg;
533424e3a4SYakir Yang 
543424e3a4SYakir Yang 	if (enable)
553424e3a4SYakir Yang 		reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
563424e3a4SYakir Yang 		      LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
573424e3a4SYakir Yang 	else
583424e3a4SYakir Yang 		reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
593424e3a4SYakir Yang 		      LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
603424e3a4SYakir Yang 
61092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_LANE_MAP);
623424e3a4SYakir Yang }
633424e3a4SYakir Yang 
analogix_dp_init_analog_param(struct analogix_dp_device * dp)643424e3a4SYakir Yang void analogix_dp_init_analog_param(struct analogix_dp_device *dp)
653424e3a4SYakir Yang {
663424e3a4SYakir Yang 	u32 reg;
673424e3a4SYakir Yang 
683424e3a4SYakir Yang 	reg = TX_TERMINAL_CTRL_50_OHM;
69092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_1);
703424e3a4SYakir Yang 
713424e3a4SYakir Yang 	reg = SEL_24M | TX_DVDD_BIT_1_0625V;
72092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_2);
733424e3a4SYakir Yang 
747bdc0720SYakir Yang 	if (dp->plat_data && is_rockchip(dp->plat_data->dev_type)) {
757bdc0720SYakir Yang 		reg = REF_CLK_24M;
767bdc0720SYakir Yang 		if (dp->plat_data->dev_type == RK3288_DP)
777bdc0720SYakir Yang 			reg ^= REF_CLK_MASK;
787bdc0720SYakir Yang 
797bdc0720SYakir Yang 		writel(reg, dp->reg_base + ANALOGIX_DP_PLL_REG_1);
80bcec20fdSYakir Yang 		writel(0x95, dp->reg_base + ANALOGIX_DP_PLL_REG_2);
81bcec20fdSYakir Yang 		writel(0x40, dp->reg_base + ANALOGIX_DP_PLL_REG_3);
82bcec20fdSYakir Yang 		writel(0x58, dp->reg_base + ANALOGIX_DP_PLL_REG_4);
83bcec20fdSYakir Yang 		writel(0x22, dp->reg_base + ANALOGIX_DP_PLL_REG_5);
84bcec20fdSYakir Yang 	}
85bcec20fdSYakir Yang 
863424e3a4SYakir Yang 	reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
87092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_3);
883424e3a4SYakir Yang 
893424e3a4SYakir Yang 	reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
903424e3a4SYakir Yang 		TX_CUR1_2X | TX_CUR_16_MA;
91092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_PLL_FILTER_CTL_1);
923424e3a4SYakir Yang 
933424e3a4SYakir Yang 	reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
943424e3a4SYakir Yang 		CH1_AMP_400_MV | CH0_AMP_400_MV;
95092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_TX_AMP_TUNING_CTL);
963424e3a4SYakir Yang }
973424e3a4SYakir Yang 
analogix_dp_init_interrupt(struct analogix_dp_device * dp)983424e3a4SYakir Yang void analogix_dp_init_interrupt(struct analogix_dp_device *dp)
993424e3a4SYakir Yang {
1003424e3a4SYakir Yang 	/* Set interrupt pin assertion polarity as high */
101092f8994SHeiko Stuebner 	writel(INT_POL1 | INT_POL0, dp->reg_base + ANALOGIX_DP_INT_CTL);
1023424e3a4SYakir Yang 
1033424e3a4SYakir Yang 	/* Clear pending regisers */
104092f8994SHeiko Stuebner 	writel(0xff, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
105092f8994SHeiko Stuebner 	writel(0x4f, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_2);
106092f8994SHeiko Stuebner 	writel(0xe0, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_3);
107092f8994SHeiko Stuebner 	writel(0xe7, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
108092f8994SHeiko Stuebner 	writel(0x63, dp->reg_base + ANALOGIX_DP_INT_STA);
1093424e3a4SYakir Yang 
1103424e3a4SYakir Yang 	/* 0:mask,1: unmask */
111092f8994SHeiko Stuebner 	writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_1);
112092f8994SHeiko Stuebner 	writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_2);
113092f8994SHeiko Stuebner 	writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_3);
114092f8994SHeiko Stuebner 	writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
115092f8994SHeiko Stuebner 	writel(0x00, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
1163424e3a4SYakir Yang }
1173424e3a4SYakir Yang 
analogix_dp_reset(struct analogix_dp_device * dp)1183424e3a4SYakir Yang void analogix_dp_reset(struct analogix_dp_device *dp)
1193424e3a4SYakir Yang {
1203424e3a4SYakir Yang 	u32 reg;
1213424e3a4SYakir Yang 
1223424e3a4SYakir Yang 	analogix_dp_stop_video(dp);
1233424e3a4SYakir Yang 	analogix_dp_enable_video_mute(dp, 0);
1243424e3a4SYakir Yang 
1254805b7ceSzain wang 	if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
1264805b7ceSzain wang 		reg = RK_VID_CAP_FUNC_EN_N | RK_VID_FIFO_FUNC_EN_N |
1274805b7ceSzain wang 			SW_FUNC_EN_N;
1284805b7ceSzain wang 	else
1293424e3a4SYakir Yang 		reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
1303424e3a4SYakir Yang 			AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
1313424e3a4SYakir Yang 			HDCP_FUNC_EN_N | SW_FUNC_EN_N;
1324805b7ceSzain wang 
133092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
1343424e3a4SYakir Yang 
1353424e3a4SYakir Yang 	reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
1363424e3a4SYakir Yang 		SERDES_FIFO_FUNC_EN_N |
1373424e3a4SYakir Yang 		LS_CLK_DOMAIN_FUNC_EN_N;
138092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
1393424e3a4SYakir Yang 
1403424e3a4SYakir Yang 	usleep_range(20, 30);
1413424e3a4SYakir Yang 
1423424e3a4SYakir Yang 	analogix_dp_lane_swap(dp, 0);
1433424e3a4SYakir Yang 
144092f8994SHeiko Stuebner 	writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
145092f8994SHeiko Stuebner 	writel(0x40, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
146092f8994SHeiko Stuebner 	writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
147092f8994SHeiko Stuebner 	writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
1483424e3a4SYakir Yang 
149092f8994SHeiko Stuebner 	writel(0x0, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
150092f8994SHeiko Stuebner 	writel(0x0, dp->reg_base + ANALOGIX_DP_HDCP_CTL);
1513424e3a4SYakir Yang 
152092f8994SHeiko Stuebner 	writel(0x5e, dp->reg_base + ANALOGIX_DP_HPD_DEGLITCH_L);
153092f8994SHeiko Stuebner 	writel(0x1a, dp->reg_base + ANALOGIX_DP_HPD_DEGLITCH_H);
1543424e3a4SYakir Yang 
155092f8994SHeiko Stuebner 	writel(0x10, dp->reg_base + ANALOGIX_DP_LINK_DEBUG_CTL);
1563424e3a4SYakir Yang 
157092f8994SHeiko Stuebner 	writel(0x0, dp->reg_base + ANALOGIX_DP_PHY_TEST);
1583424e3a4SYakir Yang 
159092f8994SHeiko Stuebner 	writel(0x0, dp->reg_base + ANALOGIX_DP_VIDEO_FIFO_THRD);
160092f8994SHeiko Stuebner 	writel(0x20, dp->reg_base + ANALOGIX_DP_AUDIO_MARGIN);
1613424e3a4SYakir Yang 
162092f8994SHeiko Stuebner 	writel(0x4, dp->reg_base + ANALOGIX_DP_M_VID_GEN_FILTER_TH);
163092f8994SHeiko Stuebner 	writel(0x2, dp->reg_base + ANALOGIX_DP_M_AUD_GEN_FILTER_TH);
1643424e3a4SYakir Yang 
165092f8994SHeiko Stuebner 	writel(0x00000101, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
1663424e3a4SYakir Yang }
1673424e3a4SYakir Yang 
analogix_dp_swreset(struct analogix_dp_device * dp)1683424e3a4SYakir Yang void analogix_dp_swreset(struct analogix_dp_device *dp)
1693424e3a4SYakir Yang {
170092f8994SHeiko Stuebner 	writel(RESET_DP_TX, dp->reg_base + ANALOGIX_DP_TX_SW_RESET);
1713424e3a4SYakir Yang }
1723424e3a4SYakir Yang 
analogix_dp_config_interrupt(struct analogix_dp_device * dp)1733424e3a4SYakir Yang void analogix_dp_config_interrupt(struct analogix_dp_device *dp)
1743424e3a4SYakir Yang {
1753424e3a4SYakir Yang 	u32 reg;
1763424e3a4SYakir Yang 
1773424e3a4SYakir Yang 	/* 0: mask, 1: unmask */
1783424e3a4SYakir Yang 	reg = COMMON_INT_MASK_1;
179092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_1);
1803424e3a4SYakir Yang 
1813424e3a4SYakir Yang 	reg = COMMON_INT_MASK_2;
182092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_2);
1833424e3a4SYakir Yang 
1843424e3a4SYakir Yang 	reg = COMMON_INT_MASK_3;
185092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_3);
1863424e3a4SYakir Yang 
1873424e3a4SYakir Yang 	reg = COMMON_INT_MASK_4;
188092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
1893424e3a4SYakir Yang 
1903424e3a4SYakir Yang 	reg = INT_STA_MASK;
191092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
1923424e3a4SYakir Yang }
1933424e3a4SYakir Yang 
analogix_dp_mute_hpd_interrupt(struct analogix_dp_device * dp)1947b4b7a8dSYakir Yang void analogix_dp_mute_hpd_interrupt(struct analogix_dp_device *dp)
1957b4b7a8dSYakir Yang {
1967b4b7a8dSYakir Yang 	u32 reg;
1977b4b7a8dSYakir Yang 
1987b4b7a8dSYakir Yang 	/* 0: mask, 1: unmask */
1997b4b7a8dSYakir Yang 	reg = readl(dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
2007b4b7a8dSYakir Yang 	reg &= ~COMMON_INT_MASK_4;
2017b4b7a8dSYakir Yang 	writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
2027b4b7a8dSYakir Yang 
2037b4b7a8dSYakir Yang 	reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
2047b4b7a8dSYakir Yang 	reg &= ~INT_STA_MASK;
2057b4b7a8dSYakir Yang 	writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
2067b4b7a8dSYakir Yang }
2077b4b7a8dSYakir Yang 
analogix_dp_unmute_hpd_interrupt(struct analogix_dp_device * dp)2087b4b7a8dSYakir Yang void analogix_dp_unmute_hpd_interrupt(struct analogix_dp_device *dp)
2097b4b7a8dSYakir Yang {
2107b4b7a8dSYakir Yang 	u32 reg;
2117b4b7a8dSYakir Yang 
2127b4b7a8dSYakir Yang 	/* 0: mask, 1: unmask */
2137b4b7a8dSYakir Yang 	reg = COMMON_INT_MASK_4;
2147b4b7a8dSYakir Yang 	writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
2157b4b7a8dSYakir Yang 
2167b4b7a8dSYakir Yang 	reg = INT_STA_MASK;
2177b4b7a8dSYakir Yang 	writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
2187b4b7a8dSYakir Yang }
2197b4b7a8dSYakir Yang 
analogix_dp_get_pll_lock_status(struct analogix_dp_device * dp)2203424e3a4SYakir Yang enum pll_status analogix_dp_get_pll_lock_status(struct analogix_dp_device *dp)
2213424e3a4SYakir Yang {
2223424e3a4SYakir Yang 	u32 reg;
2233424e3a4SYakir Yang 
224092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
2253424e3a4SYakir Yang 	if (reg & PLL_LOCK)
2263424e3a4SYakir Yang 		return PLL_LOCKED;
2273424e3a4SYakir Yang 	else
2283424e3a4SYakir Yang 		return PLL_UNLOCKED;
2293424e3a4SYakir Yang }
2303424e3a4SYakir Yang 
analogix_dp_set_pll_power_down(struct analogix_dp_device * dp,bool enable)2313424e3a4SYakir Yang void analogix_dp_set_pll_power_down(struct analogix_dp_device *dp, bool enable)
2323424e3a4SYakir Yang {
2333424e3a4SYakir Yang 	u32 reg;
234ac0c0b61Szain wang 	u32 mask = DP_PLL_PD;
235ac0c0b61Szain wang 	u32 pd_addr = ANALOGIX_DP_PLL_CTL;
2363424e3a4SYakir Yang 
237ac0c0b61Szain wang 	if (dp->plat_data && is_rockchip(dp->plat_data->dev_type)) {
238ac0c0b61Szain wang 		pd_addr = ANALOGIX_DP_PD;
239ac0c0b61Szain wang 		mask = RK_PLL_PD;
2403424e3a4SYakir Yang 	}
241ac0c0b61Szain wang 
242ac0c0b61Szain wang 	reg = readl(dp->reg_base + pd_addr);
243ac0c0b61Szain wang 	if (enable)
244ac0c0b61Szain wang 		reg |= mask;
245ac0c0b61Szain wang 	else
246ac0c0b61Szain wang 		reg &= ~mask;
247ac0c0b61Szain wang 	writel(reg, dp->reg_base + pd_addr);
2483424e3a4SYakir Yang }
2493424e3a4SYakir Yang 
analogix_dp_set_analog_power_down(struct analogix_dp_device * dp,enum analog_power_block block,bool enable)2503424e3a4SYakir Yang void analogix_dp_set_analog_power_down(struct analogix_dp_device *dp,
2513424e3a4SYakir Yang 				       enum analog_power_block block,
2523424e3a4SYakir Yang 				       bool enable)
2533424e3a4SYakir Yang {
2543424e3a4SYakir Yang 	u32 reg;
255bcec20fdSYakir Yang 	u32 phy_pd_addr = ANALOGIX_DP_PHY_PD;
256f12da687Szain wang 	u32 mask;
257bcec20fdSYakir Yang 
2587bdc0720SYakir Yang 	if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
259bcec20fdSYakir Yang 		phy_pd_addr = ANALOGIX_DP_PD;
2603424e3a4SYakir Yang 
2613424e3a4SYakir Yang 	switch (block) {
2623424e3a4SYakir Yang 	case AUX_BLOCK:
263f12da687Szain wang 		if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
264f12da687Szain wang 			mask = RK_AUX_PD;
265f12da687Szain wang 		else
266f12da687Szain wang 			mask = AUX_PD;
267f12da687Szain wang 
268bcec20fdSYakir Yang 		reg = readl(dp->reg_base + phy_pd_addr);
269f12da687Szain wang 		if (enable)
270f12da687Szain wang 			reg |= mask;
271f12da687Szain wang 		else
272f12da687Szain wang 			reg &= ~mask;
273bcec20fdSYakir Yang 		writel(reg, dp->reg_base + phy_pd_addr);
2743424e3a4SYakir Yang 		break;
2753424e3a4SYakir Yang 	case CH0_BLOCK:
276f12da687Szain wang 		mask = CH0_PD;
277bcec20fdSYakir Yang 		reg = readl(dp->reg_base + phy_pd_addr);
278f12da687Szain wang 
279f12da687Szain wang 		if (enable)
280f12da687Szain wang 			reg |= mask;
281f12da687Szain wang 		else
282f12da687Szain wang 			reg &= ~mask;
283bcec20fdSYakir Yang 		writel(reg, dp->reg_base + phy_pd_addr);
2843424e3a4SYakir Yang 		break;
2853424e3a4SYakir Yang 	case CH1_BLOCK:
286f12da687Szain wang 		mask = CH1_PD;
287bcec20fdSYakir Yang 		reg = readl(dp->reg_base + phy_pd_addr);
288f12da687Szain wang 
289f12da687Szain wang 		if (enable)
290f12da687Szain wang 			reg |= mask;
291f12da687Szain wang 		else
292f12da687Szain wang 			reg &= ~mask;
293bcec20fdSYakir Yang 		writel(reg, dp->reg_base + phy_pd_addr);
2943424e3a4SYakir Yang 		break;
2953424e3a4SYakir Yang 	case CH2_BLOCK:
296f12da687Szain wang 		mask = CH2_PD;
297bcec20fdSYakir Yang 		reg = readl(dp->reg_base + phy_pd_addr);
298f12da687Szain wang 
299f12da687Szain wang 		if (enable)
300f12da687Szain wang 			reg |= mask;
301f12da687Szain wang 		else
302f12da687Szain wang 			reg &= ~mask;
303bcec20fdSYakir Yang 		writel(reg, dp->reg_base + phy_pd_addr);
3043424e3a4SYakir Yang 		break;
3053424e3a4SYakir Yang 	case CH3_BLOCK:
306f12da687Szain wang 		mask = CH3_PD;
307bcec20fdSYakir Yang 		reg = readl(dp->reg_base + phy_pd_addr);
308f12da687Szain wang 
309f12da687Szain wang 		if (enable)
310f12da687Szain wang 			reg |= mask;
311f12da687Szain wang 		else
312f12da687Szain wang 			reg &= ~mask;
313bcec20fdSYakir Yang 		writel(reg, dp->reg_base + phy_pd_addr);
3143424e3a4SYakir Yang 		break;
3153424e3a4SYakir Yang 	case ANALOG_TOTAL:
316f12da687Szain wang 		/*
317f12da687Szain wang 		 * There is no bit named DP_PHY_PD, so We used DP_INC_BG
318f12da687Szain wang 		 * to power off everything instead of DP_PHY_PD in
319f12da687Szain wang 		 * Rockchip
320f12da687Szain wang 		 */
321f12da687Szain wang 		if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
322f12da687Szain wang 			mask = DP_INC_BG;
323f12da687Szain wang 		else
324f12da687Szain wang 			mask = DP_PHY_PD;
325f12da687Szain wang 
326bcec20fdSYakir Yang 		reg = readl(dp->reg_base + phy_pd_addr);
327f12da687Szain wang 		if (enable)
328f12da687Szain wang 			reg |= mask;
329f12da687Szain wang 		else
330f12da687Szain wang 			reg &= ~mask;
331f12da687Szain wang 
332bcec20fdSYakir Yang 		writel(reg, dp->reg_base + phy_pd_addr);
333f12da687Szain wang 		if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
334f12da687Szain wang 			usleep_range(10, 15);
3353424e3a4SYakir Yang 		break;
3363424e3a4SYakir Yang 	case POWER_ALL:
3373424e3a4SYakir Yang 		if (enable) {
338d79acb59Szain wang 			reg = DP_ALL_PD;
339bcec20fdSYakir Yang 			writel(reg, dp->reg_base + phy_pd_addr);
3403424e3a4SYakir Yang 		} else {
341d79acb59Szain wang 			reg = DP_ALL_PD;
342d79acb59Szain wang 			writel(reg, dp->reg_base + phy_pd_addr);
343d79acb59Szain wang 			usleep_range(10, 15);
344d79acb59Szain wang 			reg &= ~DP_INC_BG;
345d79acb59Szain wang 			writel(reg, dp->reg_base + phy_pd_addr);
346d79acb59Szain wang 			usleep_range(10, 15);
347d79acb59Szain wang 
348bcec20fdSYakir Yang 			writel(0x00, dp->reg_base + phy_pd_addr);
3493424e3a4SYakir Yang 		}
3503424e3a4SYakir Yang 		break;
3513424e3a4SYakir Yang 	default:
3523424e3a4SYakir Yang 		break;
3533424e3a4SYakir Yang 	}
3543424e3a4SYakir Yang }
3553424e3a4SYakir Yang 
analogix_dp_init_analog_func(struct analogix_dp_device * dp)3568a335736Szain wang int analogix_dp_init_analog_func(struct analogix_dp_device *dp)
3573424e3a4SYakir Yang {
3583424e3a4SYakir Yang 	u32 reg;
3593424e3a4SYakir Yang 	int timeout_loop = 0;
3603424e3a4SYakir Yang 
3613424e3a4SYakir Yang 	analogix_dp_set_analog_power_down(dp, POWER_ALL, 0);
3623424e3a4SYakir Yang 
3633424e3a4SYakir Yang 	reg = PLL_LOCK_CHG;
364092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
3653424e3a4SYakir Yang 
366092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
3673424e3a4SYakir Yang 	reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
368092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
3693424e3a4SYakir Yang 
3703424e3a4SYakir Yang 	/* Power up PLL */
3713424e3a4SYakir Yang 	if (analogix_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
3723424e3a4SYakir Yang 		analogix_dp_set_pll_power_down(dp, 0);
3733424e3a4SYakir Yang 
3743424e3a4SYakir Yang 		while (analogix_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
3753424e3a4SYakir Yang 			timeout_loop++;
3763424e3a4SYakir Yang 			if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
3773424e3a4SYakir Yang 				dev_err(dp->dev, "failed to get pll lock status\n");
3788a335736Szain wang 				return -ETIMEDOUT;
3793424e3a4SYakir Yang 			}
3803424e3a4SYakir Yang 			usleep_range(10, 20);
3813424e3a4SYakir Yang 		}
3823424e3a4SYakir Yang 	}
3833424e3a4SYakir Yang 
3843424e3a4SYakir Yang 	/* Enable Serdes FIFO function and Link symbol clock domain module */
385092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
3863424e3a4SYakir Yang 	reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
3873424e3a4SYakir Yang 		| AUX_FUNC_EN_N);
388092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
3898a335736Szain wang 	return 0;
3903424e3a4SYakir Yang }
3913424e3a4SYakir Yang 
analogix_dp_clear_hotplug_interrupts(struct analogix_dp_device * dp)3923424e3a4SYakir Yang void analogix_dp_clear_hotplug_interrupts(struct analogix_dp_device *dp)
3933424e3a4SYakir Yang {
3943424e3a4SYakir Yang 	u32 reg;
3953424e3a4SYakir Yang 
3965b038dcfSLinus Walleij 	if (dp->hpd_gpiod)
3973424e3a4SYakir Yang 		return;
3983424e3a4SYakir Yang 
3993424e3a4SYakir Yang 	reg = HOTPLUG_CHG | HPD_LOST | PLUG;
400092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
4013424e3a4SYakir Yang 
4023424e3a4SYakir Yang 	reg = INT_HPD;
403092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA);
4043424e3a4SYakir Yang }
4053424e3a4SYakir Yang 
analogix_dp_init_hpd(struct analogix_dp_device * dp)4063424e3a4SYakir Yang void analogix_dp_init_hpd(struct analogix_dp_device *dp)
4073424e3a4SYakir Yang {
4083424e3a4SYakir Yang 	u32 reg;
4093424e3a4SYakir Yang 
4105b038dcfSLinus Walleij 	if (dp->hpd_gpiod)
4113424e3a4SYakir Yang 		return;
4123424e3a4SYakir Yang 
4133424e3a4SYakir Yang 	analogix_dp_clear_hotplug_interrupts(dp);
4143424e3a4SYakir Yang 
415092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
4163424e3a4SYakir Yang 	reg &= ~(F_HPD | HPD_CTRL);
417092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
4183424e3a4SYakir Yang }
4193424e3a4SYakir Yang 
analogix_dp_force_hpd(struct analogix_dp_device * dp)4205cff007cSYakir Yang void analogix_dp_force_hpd(struct analogix_dp_device *dp)
4215cff007cSYakir Yang {
4225cff007cSYakir Yang 	u32 reg;
4235cff007cSYakir Yang 
4245cff007cSYakir Yang 	reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
4255cff007cSYakir Yang 	reg = (F_HPD | HPD_CTRL);
4265cff007cSYakir Yang 	writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
4275cff007cSYakir Yang }
4285cff007cSYakir Yang 
analogix_dp_get_irq_type(struct analogix_dp_device * dp)4293424e3a4SYakir Yang enum dp_irq_type analogix_dp_get_irq_type(struct analogix_dp_device *dp)
4303424e3a4SYakir Yang {
4313424e3a4SYakir Yang 	u32 reg;
4323424e3a4SYakir Yang 
4335b038dcfSLinus Walleij 	if (dp->hpd_gpiod) {
4345b038dcfSLinus Walleij 		reg = gpiod_get_value(dp->hpd_gpiod);
4353424e3a4SYakir Yang 		if (reg)
4363424e3a4SYakir Yang 			return DP_IRQ_TYPE_HP_CABLE_IN;
4373424e3a4SYakir Yang 		else
4383424e3a4SYakir Yang 			return DP_IRQ_TYPE_HP_CABLE_OUT;
4393424e3a4SYakir Yang 	} else {
4403424e3a4SYakir Yang 		/* Parse hotplug interrupt status register */
441092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
4423424e3a4SYakir Yang 
4433424e3a4SYakir Yang 		if (reg & PLUG)
4443424e3a4SYakir Yang 			return DP_IRQ_TYPE_HP_CABLE_IN;
4453424e3a4SYakir Yang 
4463424e3a4SYakir Yang 		if (reg & HPD_LOST)
4473424e3a4SYakir Yang 			return DP_IRQ_TYPE_HP_CABLE_OUT;
4483424e3a4SYakir Yang 
4493424e3a4SYakir Yang 		if (reg & HOTPLUG_CHG)
4503424e3a4SYakir Yang 			return DP_IRQ_TYPE_HP_CHANGE;
4513424e3a4SYakir Yang 
4523424e3a4SYakir Yang 		return DP_IRQ_TYPE_UNKNOWN;
4533424e3a4SYakir Yang 	}
4543424e3a4SYakir Yang }
4553424e3a4SYakir Yang 
analogix_dp_reset_aux(struct analogix_dp_device * dp)4563424e3a4SYakir Yang void analogix_dp_reset_aux(struct analogix_dp_device *dp)
4573424e3a4SYakir Yang {
4583424e3a4SYakir Yang 	u32 reg;
4593424e3a4SYakir Yang 
4603424e3a4SYakir Yang 	/* Disable AUX channel module */
461092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
4623424e3a4SYakir Yang 	reg |= AUX_FUNC_EN_N;
463092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
4643424e3a4SYakir Yang }
4653424e3a4SYakir Yang 
analogix_dp_init_aux(struct analogix_dp_device * dp)4663424e3a4SYakir Yang void analogix_dp_init_aux(struct analogix_dp_device *dp)
4673424e3a4SYakir Yang {
4683424e3a4SYakir Yang 	u32 reg;
4693424e3a4SYakir Yang 
4703424e3a4SYakir Yang 	/* Clear inerrupts related to AUX channel */
4713424e3a4SYakir Yang 	reg = RPLY_RECEIV | AUX_ERR;
472092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA);
4733424e3a4SYakir Yang 
474d44ba844SLin Huang 	analogix_dp_set_analog_power_down(dp, AUX_BLOCK, true);
475d44ba844SLin Huang 	usleep_range(10, 11);
476d44ba844SLin Huang 	analogix_dp_set_analog_power_down(dp, AUX_BLOCK, false);
477d44ba844SLin Huang 
4783424e3a4SYakir Yang 	analogix_dp_reset_aux(dp);
4793424e3a4SYakir Yang 
4807bd0fd98SDouglas Anderson 	/* AUX_BIT_PERIOD_EXPECTED_DELAY doesn't apply to Rockchip IP */
4817bdc0720SYakir Yang 	if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
4827bd0fd98SDouglas Anderson 		reg = 0;
483bcec20fdSYakir Yang 	else
4847bd0fd98SDouglas Anderson 		reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3);
4857bd0fd98SDouglas Anderson 
4867bd0fd98SDouglas Anderson 	/* Disable AUX transaction H/W retry */
4877bd0fd98SDouglas Anderson 	reg |= AUX_HW_RETRY_COUNT_SEL(0) |
4883424e3a4SYakir Yang 	       AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
4897bd0fd98SDouglas Anderson 
490092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_AUX_HW_RETRY_CTL);
4913424e3a4SYakir Yang 
4923424e3a4SYakir Yang 	/* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
4933424e3a4SYakir Yang 	reg = DEFER_CTRL_EN | DEFER_COUNT(1);
494092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_DEFER_CTL);
4953424e3a4SYakir Yang 
4963424e3a4SYakir Yang 	/* Enable AUX channel module */
497092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
4983424e3a4SYakir Yang 	reg &= ~AUX_FUNC_EN_N;
499092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
5003424e3a4SYakir Yang }
5013424e3a4SYakir Yang 
analogix_dp_get_plug_in_status(struct analogix_dp_device * dp)5023424e3a4SYakir Yang int analogix_dp_get_plug_in_status(struct analogix_dp_device *dp)
5033424e3a4SYakir Yang {
5043424e3a4SYakir Yang 	u32 reg;
5053424e3a4SYakir Yang 
5065b038dcfSLinus Walleij 	if (dp->hpd_gpiod) {
5075b038dcfSLinus Walleij 		if (gpiod_get_value(dp->hpd_gpiod))
5083424e3a4SYakir Yang 			return 0;
5093424e3a4SYakir Yang 	} else {
510092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
5113424e3a4SYakir Yang 		if (reg & HPD_STATUS)
5123424e3a4SYakir Yang 			return 0;
5133424e3a4SYakir Yang 	}
5143424e3a4SYakir Yang 
5153424e3a4SYakir Yang 	return -EINVAL;
5163424e3a4SYakir Yang }
5173424e3a4SYakir Yang 
analogix_dp_enable_sw_function(struct analogix_dp_device * dp)5183424e3a4SYakir Yang void analogix_dp_enable_sw_function(struct analogix_dp_device *dp)
5193424e3a4SYakir Yang {
5203424e3a4SYakir Yang 	u32 reg;
5213424e3a4SYakir Yang 
522092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
5233424e3a4SYakir Yang 	reg &= ~SW_FUNC_EN_N;
524092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
5253424e3a4SYakir Yang }
5263424e3a4SYakir Yang 
analogix_dp_set_link_bandwidth(struct analogix_dp_device * dp,u32 bwtype)5273424e3a4SYakir Yang void analogix_dp_set_link_bandwidth(struct analogix_dp_device *dp, u32 bwtype)
5283424e3a4SYakir Yang {
5293424e3a4SYakir Yang 	u32 reg;
5303424e3a4SYakir Yang 
5313424e3a4SYakir Yang 	reg = bwtype;
53240fc7ce7SYakir Yang 	if ((bwtype == DP_LINK_BW_2_7) || (bwtype == DP_LINK_BW_1_62))
533092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_LINK_BW_SET);
5343424e3a4SYakir Yang }
5353424e3a4SYakir Yang 
analogix_dp_get_link_bandwidth(struct analogix_dp_device * dp,u32 * bwtype)5363424e3a4SYakir Yang void analogix_dp_get_link_bandwidth(struct analogix_dp_device *dp, u32 *bwtype)
5373424e3a4SYakir Yang {
5383424e3a4SYakir Yang 	u32 reg;
5393424e3a4SYakir Yang 
540092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_LINK_BW_SET);
5413424e3a4SYakir Yang 	*bwtype = reg;
5423424e3a4SYakir Yang }
5433424e3a4SYakir Yang 
analogix_dp_set_lane_count(struct analogix_dp_device * dp,u32 count)5443424e3a4SYakir Yang void analogix_dp_set_lane_count(struct analogix_dp_device *dp, u32 count)
5453424e3a4SYakir Yang {
5463424e3a4SYakir Yang 	u32 reg;
5473424e3a4SYakir Yang 
5483424e3a4SYakir Yang 	reg = count;
549092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_LANE_COUNT_SET);
5503424e3a4SYakir Yang }
5513424e3a4SYakir Yang 
analogix_dp_get_lane_count(struct analogix_dp_device * dp,u32 * count)5523424e3a4SYakir Yang void analogix_dp_get_lane_count(struct analogix_dp_device *dp, u32 *count)
5533424e3a4SYakir Yang {
5543424e3a4SYakir Yang 	u32 reg;
5553424e3a4SYakir Yang 
556092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_LANE_COUNT_SET);
5573424e3a4SYakir Yang 	*count = reg;
5583424e3a4SYakir Yang }
5593424e3a4SYakir Yang 
analogix_dp_enable_enhanced_mode(struct analogix_dp_device * dp,bool enable)560bcbb7033SYakir Yang void analogix_dp_enable_enhanced_mode(struct analogix_dp_device *dp,
561bcbb7033SYakir Yang 				      bool enable)
5623424e3a4SYakir Yang {
5633424e3a4SYakir Yang 	u32 reg;
5643424e3a4SYakir Yang 
5653424e3a4SYakir Yang 	if (enable) {
566092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
5673424e3a4SYakir Yang 		reg |= ENHANCED;
568092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
5693424e3a4SYakir Yang 	} else {
570092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
5713424e3a4SYakir Yang 		reg &= ~ENHANCED;
572092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
5733424e3a4SYakir Yang 	}
5743424e3a4SYakir Yang }
5753424e3a4SYakir Yang 
analogix_dp_set_training_pattern(struct analogix_dp_device * dp,enum pattern_set pattern)5763424e3a4SYakir Yang void analogix_dp_set_training_pattern(struct analogix_dp_device *dp,
5773424e3a4SYakir Yang 				      enum pattern_set pattern)
5783424e3a4SYakir Yang {
5793424e3a4SYakir Yang 	u32 reg;
5803424e3a4SYakir Yang 
5813424e3a4SYakir Yang 	switch (pattern) {
5823424e3a4SYakir Yang 	case PRBS7:
5833424e3a4SYakir Yang 		reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
584092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
5853424e3a4SYakir Yang 		break;
5863424e3a4SYakir Yang 	case D10_2:
5873424e3a4SYakir Yang 		reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
588092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
5893424e3a4SYakir Yang 		break;
5903424e3a4SYakir Yang 	case TRAINING_PTN1:
5913424e3a4SYakir Yang 		reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
592092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
5933424e3a4SYakir Yang 		break;
5943424e3a4SYakir Yang 	case TRAINING_PTN2:
5953424e3a4SYakir Yang 		reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
596092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
5973424e3a4SYakir Yang 		break;
5983424e3a4SYakir Yang 	case DP_NONE:
5993424e3a4SYakir Yang 		reg = SCRAMBLING_ENABLE |
6003424e3a4SYakir Yang 			LINK_QUAL_PATTERN_SET_DISABLE |
6013424e3a4SYakir Yang 			SW_TRAINING_PATTERN_SET_NORMAL;
602092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
6033424e3a4SYakir Yang 		break;
6043424e3a4SYakir Yang 	default:
6053424e3a4SYakir Yang 		break;
6063424e3a4SYakir Yang 	}
6073424e3a4SYakir Yang }
6083424e3a4SYakir Yang 
analogix_dp_set_lane0_pre_emphasis(struct analogix_dp_device * dp,u32 level)609bcbb7033SYakir Yang void analogix_dp_set_lane0_pre_emphasis(struct analogix_dp_device *dp,
610bcbb7033SYakir Yang 					u32 level)
6113424e3a4SYakir Yang {
6123424e3a4SYakir Yang 	u32 reg;
6133424e3a4SYakir Yang 
614092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
6153424e3a4SYakir Yang 	reg &= ~PRE_EMPHASIS_SET_MASK;
6163424e3a4SYakir Yang 	reg |= level << PRE_EMPHASIS_SET_SHIFT;
617092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
6183424e3a4SYakir Yang }
6193424e3a4SYakir Yang 
analogix_dp_set_lane1_pre_emphasis(struct analogix_dp_device * dp,u32 level)620bcbb7033SYakir Yang void analogix_dp_set_lane1_pre_emphasis(struct analogix_dp_device *dp,
621bcbb7033SYakir Yang 					u32 level)
6223424e3a4SYakir Yang {
6233424e3a4SYakir Yang 	u32 reg;
6243424e3a4SYakir Yang 
625092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
6263424e3a4SYakir Yang 	reg &= ~PRE_EMPHASIS_SET_MASK;
6273424e3a4SYakir Yang 	reg |= level << PRE_EMPHASIS_SET_SHIFT;
628092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
6293424e3a4SYakir Yang }
6303424e3a4SYakir Yang 
analogix_dp_set_lane2_pre_emphasis(struct analogix_dp_device * dp,u32 level)631bcbb7033SYakir Yang void analogix_dp_set_lane2_pre_emphasis(struct analogix_dp_device *dp,
632bcbb7033SYakir Yang 					u32 level)
6333424e3a4SYakir Yang {
6343424e3a4SYakir Yang 	u32 reg;
6353424e3a4SYakir Yang 
636092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
6373424e3a4SYakir Yang 	reg &= ~PRE_EMPHASIS_SET_MASK;
6383424e3a4SYakir Yang 	reg |= level << PRE_EMPHASIS_SET_SHIFT;
639092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
6403424e3a4SYakir Yang }
6413424e3a4SYakir Yang 
analogix_dp_set_lane3_pre_emphasis(struct analogix_dp_device * dp,u32 level)642bcbb7033SYakir Yang void analogix_dp_set_lane3_pre_emphasis(struct analogix_dp_device *dp,
643bcbb7033SYakir Yang 					u32 level)
6443424e3a4SYakir Yang {
6453424e3a4SYakir Yang 	u32 reg;
6463424e3a4SYakir Yang 
647092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
6483424e3a4SYakir Yang 	reg &= ~PRE_EMPHASIS_SET_MASK;
6493424e3a4SYakir Yang 	reg |= level << PRE_EMPHASIS_SET_SHIFT;
650092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
6513424e3a4SYakir Yang }
6523424e3a4SYakir Yang 
analogix_dp_set_lane0_link_training(struct analogix_dp_device * dp,u32 training_lane)6533424e3a4SYakir Yang void analogix_dp_set_lane0_link_training(struct analogix_dp_device *dp,
6543424e3a4SYakir Yang 					 u32 training_lane)
6553424e3a4SYakir Yang {
6563424e3a4SYakir Yang 	u32 reg;
6573424e3a4SYakir Yang 
6583424e3a4SYakir Yang 	reg = training_lane;
659092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
6603424e3a4SYakir Yang }
6613424e3a4SYakir Yang 
analogix_dp_set_lane1_link_training(struct analogix_dp_device * dp,u32 training_lane)6623424e3a4SYakir Yang void analogix_dp_set_lane1_link_training(struct analogix_dp_device *dp,
6633424e3a4SYakir Yang 					 u32 training_lane)
6643424e3a4SYakir Yang {
6653424e3a4SYakir Yang 	u32 reg;
6663424e3a4SYakir Yang 
6673424e3a4SYakir Yang 	reg = training_lane;
668092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
6693424e3a4SYakir Yang }
6703424e3a4SYakir Yang 
analogix_dp_set_lane2_link_training(struct analogix_dp_device * dp,u32 training_lane)6713424e3a4SYakir Yang void analogix_dp_set_lane2_link_training(struct analogix_dp_device *dp,
6723424e3a4SYakir Yang 					 u32 training_lane)
6733424e3a4SYakir Yang {
6743424e3a4SYakir Yang 	u32 reg;
6753424e3a4SYakir Yang 
6763424e3a4SYakir Yang 	reg = training_lane;
677092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
6783424e3a4SYakir Yang }
6793424e3a4SYakir Yang 
analogix_dp_set_lane3_link_training(struct analogix_dp_device * dp,u32 training_lane)6803424e3a4SYakir Yang void analogix_dp_set_lane3_link_training(struct analogix_dp_device *dp,
6813424e3a4SYakir Yang 					 u32 training_lane)
6823424e3a4SYakir Yang {
6833424e3a4SYakir Yang 	u32 reg;
6843424e3a4SYakir Yang 
6853424e3a4SYakir Yang 	reg = training_lane;
686092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
6873424e3a4SYakir Yang }
6883424e3a4SYakir Yang 
analogix_dp_get_lane0_link_training(struct analogix_dp_device * dp)6893424e3a4SYakir Yang u32 analogix_dp_get_lane0_link_training(struct analogix_dp_device *dp)
6903424e3a4SYakir Yang {
69103d6356dSMasahiro Yamada 	return readl(dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
6923424e3a4SYakir Yang }
6933424e3a4SYakir Yang 
analogix_dp_get_lane1_link_training(struct analogix_dp_device * dp)6943424e3a4SYakir Yang u32 analogix_dp_get_lane1_link_training(struct analogix_dp_device *dp)
6953424e3a4SYakir Yang {
69603d6356dSMasahiro Yamada 	return readl(dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
6973424e3a4SYakir Yang }
6983424e3a4SYakir Yang 
analogix_dp_get_lane2_link_training(struct analogix_dp_device * dp)6993424e3a4SYakir Yang u32 analogix_dp_get_lane2_link_training(struct analogix_dp_device *dp)
7003424e3a4SYakir Yang {
70103d6356dSMasahiro Yamada 	return readl(dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
7023424e3a4SYakir Yang }
7033424e3a4SYakir Yang 
analogix_dp_get_lane3_link_training(struct analogix_dp_device * dp)7043424e3a4SYakir Yang u32 analogix_dp_get_lane3_link_training(struct analogix_dp_device *dp)
7053424e3a4SYakir Yang {
70603d6356dSMasahiro Yamada 	return readl(dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
7073424e3a4SYakir Yang }
7083424e3a4SYakir Yang 
analogix_dp_reset_macro(struct analogix_dp_device * dp)7093424e3a4SYakir Yang void analogix_dp_reset_macro(struct analogix_dp_device *dp)
7103424e3a4SYakir Yang {
7113424e3a4SYakir Yang 	u32 reg;
7123424e3a4SYakir Yang 
713092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_PHY_TEST);
7143424e3a4SYakir Yang 	reg |= MACRO_RST;
715092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_PHY_TEST);
7163424e3a4SYakir Yang 
7173424e3a4SYakir Yang 	/* 10 us is the minimum reset time. */
7183424e3a4SYakir Yang 	usleep_range(10, 20);
7193424e3a4SYakir Yang 
7203424e3a4SYakir Yang 	reg &= ~MACRO_RST;
721092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_PHY_TEST);
7223424e3a4SYakir Yang }
7233424e3a4SYakir Yang 
analogix_dp_init_video(struct analogix_dp_device * dp)7243424e3a4SYakir Yang void analogix_dp_init_video(struct analogix_dp_device *dp)
7253424e3a4SYakir Yang {
7263424e3a4SYakir Yang 	u32 reg;
7273424e3a4SYakir Yang 
7283424e3a4SYakir Yang 	reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
729092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
7303424e3a4SYakir Yang 
7313424e3a4SYakir Yang 	reg = 0x0;
732092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
7333424e3a4SYakir Yang 
7343424e3a4SYakir Yang 	reg = CHA_CRI(4) | CHA_CTRL;
735092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
7363424e3a4SYakir Yang 
7373424e3a4SYakir Yang 	reg = 0x0;
738092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
7393424e3a4SYakir Yang 
7403424e3a4SYakir Yang 	reg = VID_HRES_TH(2) | VID_VRES_TH(0);
741092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_8);
7423424e3a4SYakir Yang }
7433424e3a4SYakir Yang 
analogix_dp_set_video_color_format(struct analogix_dp_device * dp)7443424e3a4SYakir Yang void analogix_dp_set_video_color_format(struct analogix_dp_device *dp)
7453424e3a4SYakir Yang {
7463424e3a4SYakir Yang 	u32 reg;
7473424e3a4SYakir Yang 
7483424e3a4SYakir Yang 	/* Configure the input color depth, color space, dynamic range */
749793ce4ebSYakir Yang 	reg = (dp->video_info.dynamic_range << IN_D_RANGE_SHIFT) |
750793ce4ebSYakir Yang 		(dp->video_info.color_depth << IN_BPC_SHIFT) |
751793ce4ebSYakir Yang 		(dp->video_info.color_space << IN_COLOR_F_SHIFT);
752092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_2);
7533424e3a4SYakir Yang 
7543424e3a4SYakir Yang 	/* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
755092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
7563424e3a4SYakir Yang 	reg &= ~IN_YC_COEFFI_MASK;
757793ce4ebSYakir Yang 	if (dp->video_info.ycbcr_coeff)
7583424e3a4SYakir Yang 		reg |= IN_YC_COEFFI_ITU709;
7593424e3a4SYakir Yang 	else
7603424e3a4SYakir Yang 		reg |= IN_YC_COEFFI_ITU601;
761092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
7623424e3a4SYakir Yang }
7633424e3a4SYakir Yang 
analogix_dp_is_slave_video_stream_clock_on(struct analogix_dp_device * dp)7643424e3a4SYakir Yang int analogix_dp_is_slave_video_stream_clock_on(struct analogix_dp_device *dp)
7653424e3a4SYakir Yang {
7663424e3a4SYakir Yang 	u32 reg;
7673424e3a4SYakir Yang 
768092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
769092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
7703424e3a4SYakir Yang 
771092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
7723424e3a4SYakir Yang 
7733424e3a4SYakir Yang 	if (!(reg & DET_STA)) {
7743424e3a4SYakir Yang 		dev_dbg(dp->dev, "Input stream clock not detected.\n");
7753424e3a4SYakir Yang 		return -EINVAL;
7763424e3a4SYakir Yang 	}
7773424e3a4SYakir Yang 
778092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
779092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
7803424e3a4SYakir Yang 
781092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
7823424e3a4SYakir Yang 	dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
7833424e3a4SYakir Yang 
7843424e3a4SYakir Yang 	if (reg & CHA_STA) {
7853424e3a4SYakir Yang 		dev_dbg(dp->dev, "Input stream clk is changing\n");
7863424e3a4SYakir Yang 		return -EINVAL;
7873424e3a4SYakir Yang 	}
7883424e3a4SYakir Yang 
7893424e3a4SYakir Yang 	return 0;
7903424e3a4SYakir Yang }
7913424e3a4SYakir Yang 
analogix_dp_set_video_cr_mn(struct analogix_dp_device * dp,enum clock_recovery_m_value_type type,u32 m_value,u32 n_value)7923424e3a4SYakir Yang void analogix_dp_set_video_cr_mn(struct analogix_dp_device *dp,
7933424e3a4SYakir Yang 				 enum clock_recovery_m_value_type type,
794bcbb7033SYakir Yang 				 u32 m_value, u32 n_value)
7953424e3a4SYakir Yang {
7963424e3a4SYakir Yang 	u32 reg;
7973424e3a4SYakir Yang 
7983424e3a4SYakir Yang 	if (type == REGISTER_M) {
799092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
8003424e3a4SYakir Yang 		reg |= FIX_M_VID;
801092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
8023424e3a4SYakir Yang 		reg = m_value & 0xff;
803092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_0);
8043424e3a4SYakir Yang 		reg = (m_value >> 8) & 0xff;
805092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_1);
8063424e3a4SYakir Yang 		reg = (m_value >> 16) & 0xff;
807092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_2);
8083424e3a4SYakir Yang 
8093424e3a4SYakir Yang 		reg = n_value & 0xff;
810092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_0);
8113424e3a4SYakir Yang 		reg = (n_value >> 8) & 0xff;
812092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_1);
8133424e3a4SYakir Yang 		reg = (n_value >> 16) & 0xff;
814092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_2);
8153424e3a4SYakir Yang 	} else  {
816092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
8173424e3a4SYakir Yang 		reg &= ~FIX_M_VID;
818092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
8193424e3a4SYakir Yang 
820092f8994SHeiko Stuebner 		writel(0x00, dp->reg_base + ANALOGIX_DP_N_VID_0);
821092f8994SHeiko Stuebner 		writel(0x80, dp->reg_base + ANALOGIX_DP_N_VID_1);
822092f8994SHeiko Stuebner 		writel(0x00, dp->reg_base + ANALOGIX_DP_N_VID_2);
8233424e3a4SYakir Yang 	}
8243424e3a4SYakir Yang }
8253424e3a4SYakir Yang 
analogix_dp_set_video_timing_mode(struct analogix_dp_device * dp,u32 type)8263424e3a4SYakir Yang void analogix_dp_set_video_timing_mode(struct analogix_dp_device *dp, u32 type)
8273424e3a4SYakir Yang {
8283424e3a4SYakir Yang 	u32 reg;
8293424e3a4SYakir Yang 
8303424e3a4SYakir Yang 	if (type == VIDEO_TIMING_FROM_CAPTURE) {
831092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
8323424e3a4SYakir Yang 		reg &= ~FORMAT_SEL;
833092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
8343424e3a4SYakir Yang 	} else {
835092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
8363424e3a4SYakir Yang 		reg |= FORMAT_SEL;
837092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
8383424e3a4SYakir Yang 	}
8393424e3a4SYakir Yang }
8403424e3a4SYakir Yang 
analogix_dp_enable_video_master(struct analogix_dp_device * dp,bool enable)8413424e3a4SYakir Yang void analogix_dp_enable_video_master(struct analogix_dp_device *dp, bool enable)
8423424e3a4SYakir Yang {
8433424e3a4SYakir Yang 	u32 reg;
8443424e3a4SYakir Yang 
8453424e3a4SYakir Yang 	if (enable) {
846092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
8473424e3a4SYakir Yang 		reg &= ~VIDEO_MODE_MASK;
8483424e3a4SYakir Yang 		reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
849092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
8503424e3a4SYakir Yang 	} else {
851092f8994SHeiko Stuebner 		reg = readl(dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
8523424e3a4SYakir Yang 		reg &= ~VIDEO_MODE_MASK;
8533424e3a4SYakir Yang 		reg |= VIDEO_MODE_SLAVE_MODE;
854092f8994SHeiko Stuebner 		writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
8553424e3a4SYakir Yang 	}
8563424e3a4SYakir Yang }
8573424e3a4SYakir Yang 
analogix_dp_start_video(struct analogix_dp_device * dp)8583424e3a4SYakir Yang void analogix_dp_start_video(struct analogix_dp_device *dp)
8593424e3a4SYakir Yang {
8603424e3a4SYakir Yang 	u32 reg;
8613424e3a4SYakir Yang 
862092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
8633424e3a4SYakir Yang 	reg |= VIDEO_EN;
864092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
8653424e3a4SYakir Yang }
8663424e3a4SYakir Yang 
analogix_dp_is_video_stream_on(struct analogix_dp_device * dp)8673424e3a4SYakir Yang int analogix_dp_is_video_stream_on(struct analogix_dp_device *dp)
8683424e3a4SYakir Yang {
8693424e3a4SYakir Yang 	u32 reg;
8703424e3a4SYakir Yang 
871092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
872092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
8733424e3a4SYakir Yang 
874092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
8753424e3a4SYakir Yang 	if (!(reg & STRM_VALID)) {
8763424e3a4SYakir Yang 		dev_dbg(dp->dev, "Input video stream is not detected.\n");
8773424e3a4SYakir Yang 		return -EINVAL;
8783424e3a4SYakir Yang 	}
8793424e3a4SYakir Yang 
8803424e3a4SYakir Yang 	return 0;
8813424e3a4SYakir Yang }
8823424e3a4SYakir Yang 
analogix_dp_config_video_slave_mode(struct analogix_dp_device * dp)8833424e3a4SYakir Yang void analogix_dp_config_video_slave_mode(struct analogix_dp_device *dp)
8843424e3a4SYakir Yang {
8853424e3a4SYakir Yang 	u32 reg;
8863424e3a4SYakir Yang 
887092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
8884805b7ceSzain wang 	if (dp->plat_data && is_rockchip(dp->plat_data->dev_type)) {
8894805b7ceSzain wang 		reg &= ~(RK_VID_CAP_FUNC_EN_N | RK_VID_FIFO_FUNC_EN_N);
8904805b7ceSzain wang 	} else {
8913424e3a4SYakir Yang 		reg &= ~(MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N);
8923424e3a4SYakir Yang 		reg |= MASTER_VID_FUNC_EN_N;
8934805b7ceSzain wang 	}
894092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
8953424e3a4SYakir Yang 
896092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
8973424e3a4SYakir Yang 	reg &= ~INTERACE_SCAN_CFG;
898793ce4ebSYakir Yang 	reg |= (dp->video_info.interlaced << 2);
899092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
9003424e3a4SYakir Yang 
901092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
9023424e3a4SYakir Yang 	reg &= ~VSYNC_POLARITY_CFG;
903793ce4ebSYakir Yang 	reg |= (dp->video_info.v_sync_polarity << 1);
904092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
9053424e3a4SYakir Yang 
906092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
9073424e3a4SYakir Yang 	reg &= ~HSYNC_POLARITY_CFG;
908793ce4ebSYakir Yang 	reg |= (dp->video_info.h_sync_polarity << 0);
909092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
9103424e3a4SYakir Yang 
9113424e3a4SYakir Yang 	reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
912092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
9133424e3a4SYakir Yang }
9143424e3a4SYakir Yang 
analogix_dp_enable_scrambling(struct analogix_dp_device * dp)9153424e3a4SYakir Yang void analogix_dp_enable_scrambling(struct analogix_dp_device *dp)
9163424e3a4SYakir Yang {
9173424e3a4SYakir Yang 	u32 reg;
9183424e3a4SYakir Yang 
919092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
9203424e3a4SYakir Yang 	reg &= ~SCRAMBLING_DISABLE;
921092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
9223424e3a4SYakir Yang }
9233424e3a4SYakir Yang 
analogix_dp_disable_scrambling(struct analogix_dp_device * dp)9243424e3a4SYakir Yang void analogix_dp_disable_scrambling(struct analogix_dp_device *dp)
9253424e3a4SYakir Yang {
9263424e3a4SYakir Yang 	u32 reg;
9273424e3a4SYakir Yang 
928092f8994SHeiko Stuebner 	reg = readl(dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
9293424e3a4SYakir Yang 	reg |= SCRAMBLING_DISABLE;
930092f8994SHeiko Stuebner 	writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
9313424e3a4SYakir Yang }
9325b3f84f2SYakir Yang 
analogix_dp_enable_psr_crc(struct analogix_dp_device * dp)9335b3f84f2SYakir Yang void analogix_dp_enable_psr_crc(struct analogix_dp_device *dp)
9345b3f84f2SYakir Yang {
9355b3f84f2SYakir Yang 	writel(PSR_VID_CRC_ENABLE, dp->reg_base + ANALOGIX_DP_CRC_CON);
9365b3f84f2SYakir Yang }
9375b3f84f2SYakir Yang 
analogix_dp_get_psr_status(struct analogix_dp_device * dp)9381d38e421SYakir Yang static ssize_t analogix_dp_get_psr_status(struct analogix_dp_device *dp)
9391d38e421SYakir Yang {
9401d38e421SYakir Yang 	ssize_t val;
9411d38e421SYakir Yang 	u8 status;
9421d38e421SYakir Yang 
9431d38e421SYakir Yang 	val = drm_dp_dpcd_readb(&dp->aux, DP_PSR_STATUS, &status);
9441d38e421SYakir Yang 	if (val < 0) {
9451d38e421SYakir Yang 		dev_err(dp->dev, "PSR_STATUS read failed ret=%zd", val);
9461d38e421SYakir Yang 		return val;
9471d38e421SYakir Yang 	}
9481d38e421SYakir Yang 	return status;
9491d38e421SYakir Yang }
9501d38e421SYakir Yang 
analogix_dp_send_psr_spd(struct analogix_dp_device * dp,struct dp_sdp * vsc,bool blocking)9511d38e421SYakir Yang int analogix_dp_send_psr_spd(struct analogix_dp_device *dp,
9524d432f95SGwan-gyeong Mun 			     struct dp_sdp *vsc, bool blocking)
9535b3f84f2SYakir Yang {
9545b3f84f2SYakir Yang 	unsigned int val;
9551d38e421SYakir Yang 	int ret;
9561d38e421SYakir Yang 	ssize_t psr_status;
9575b3f84f2SYakir Yang 
9585b3f84f2SYakir Yang 	/* don't send info frame */
9595b3f84f2SYakir Yang 	val = readl(dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
9605b3f84f2SYakir Yang 	val &= ~IF_EN;
9615b3f84f2SYakir Yang 	writel(val, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
9625b3f84f2SYakir Yang 
9635b3f84f2SYakir Yang 	/* configure single frame update mode */
9645b3f84f2SYakir Yang 	writel(PSR_FRAME_UP_TYPE_BURST | PSR_CRC_SEL_HARDWARE,
9655b3f84f2SYakir Yang 	       dp->reg_base + ANALOGIX_DP_PSR_FRAME_UPDATE_CTRL);
9665b3f84f2SYakir Yang 
9675b3f84f2SYakir Yang 	/* configure VSC HB0~HB3 */
9685b3f84f2SYakir Yang 	writel(vsc->sdp_header.HB0, dp->reg_base + ANALOGIX_DP_SPD_HB0);
9695b3f84f2SYakir Yang 	writel(vsc->sdp_header.HB1, dp->reg_base + ANALOGIX_DP_SPD_HB1);
9705b3f84f2SYakir Yang 	writel(vsc->sdp_header.HB2, dp->reg_base + ANALOGIX_DP_SPD_HB2);
9715b3f84f2SYakir Yang 	writel(vsc->sdp_header.HB3, dp->reg_base + ANALOGIX_DP_SPD_HB3);
9725b3f84f2SYakir Yang 
9735b3f84f2SYakir Yang 	/* configure reused VSC PB0~PB3, magic number from vendor */
9745b3f84f2SYakir Yang 	writel(0x00, dp->reg_base + ANALOGIX_DP_SPD_PB0);
9755b3f84f2SYakir Yang 	writel(0x16, dp->reg_base + ANALOGIX_DP_SPD_PB1);
9765b3f84f2SYakir Yang 	writel(0xCE, dp->reg_base + ANALOGIX_DP_SPD_PB2);
9775b3f84f2SYakir Yang 	writel(0x5D, dp->reg_base + ANALOGIX_DP_SPD_PB3);
9785b3f84f2SYakir Yang 
9795b3f84f2SYakir Yang 	/* configure DB0 / DB1 values */
9804d432f95SGwan-gyeong Mun 	writel(vsc->db[0], dp->reg_base + ANALOGIX_DP_VSC_SHADOW_DB0);
9814d432f95SGwan-gyeong Mun 	writel(vsc->db[1], dp->reg_base + ANALOGIX_DP_VSC_SHADOW_DB1);
9825b3f84f2SYakir Yang 
9835b3f84f2SYakir Yang 	/* set reuse spd inforframe */
9845b3f84f2SYakir Yang 	val = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
9855b3f84f2SYakir Yang 	val |= REUSE_SPD_EN;
9865b3f84f2SYakir Yang 	writel(val, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
9875b3f84f2SYakir Yang 
9885b3f84f2SYakir Yang 	/* mark info frame update */
9895b3f84f2SYakir Yang 	val = readl(dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
9905b3f84f2SYakir Yang 	val = (val | IF_UP) & ~IF_EN;
9915b3f84f2SYakir Yang 	writel(val, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
9925b3f84f2SYakir Yang 
9935b3f84f2SYakir Yang 	/* send info frame */
9945b3f84f2SYakir Yang 	val = readl(dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
9955b3f84f2SYakir Yang 	val |= IF_EN;
9965b3f84f2SYakir Yang 	writel(val, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
9971d38e421SYakir Yang 
998ce31ddd5Szain wang 	if (!blocking)
999ce31ddd5Szain wang 		return 0;
1000ce31ddd5Szain wang 
1001*95df03b4SBrian Norris 	/*
1002*95df03b4SBrian Norris 	 * db[1]!=0: entering PSR, wait for fully active remote frame buffer.
1003*95df03b4SBrian Norris 	 * db[1]==0: exiting PSR, wait for either
1004*95df03b4SBrian Norris 	 *  (a) ACTIVE_RESYNC - the sink "must display the
1005*95df03b4SBrian Norris 	 *      incoming active frames from the Source device with no visible
1006*95df03b4SBrian Norris 	 *      glitches and/or artifacts", even though timings may still be
1007*95df03b4SBrian Norris 	 *      re-synchronizing; or
1008*95df03b4SBrian Norris 	 *  (b) INACTIVE - the transition is fully complete.
1009*95df03b4SBrian Norris 	 */
10101d38e421SYakir Yang 	ret = readx_poll_timeout(analogix_dp_get_psr_status, dp, psr_status,
10111d38e421SYakir Yang 		psr_status >= 0 &&
10124d432f95SGwan-gyeong Mun 		((vsc->db[1] && psr_status == DP_PSR_SINK_ACTIVE_RFB) ||
1013*95df03b4SBrian Norris 		(!vsc->db[1] && (psr_status == DP_PSR_SINK_ACTIVE_RESYNC ||
1014*95df03b4SBrian Norris 				 psr_status == DP_PSR_SINK_INACTIVE))),
1015*95df03b4SBrian Norris 		1500, DP_TIMEOUT_PSR_LOOP_MS * 1000);
10161d38e421SYakir Yang 	if (ret) {
10171d38e421SYakir Yang 		dev_warn(dp->dev, "Failed to apply PSR %d\n", ret);
10181d38e421SYakir Yang 		return ret;
10191d38e421SYakir Yang 	}
10201d38e421SYakir Yang 	return 0;
10215b3f84f2SYakir Yang }
10220d97ad03STomeu Vizoso 
analogix_dp_transfer(struct analogix_dp_device * dp,struct drm_dp_aux_msg * msg)10230d97ad03STomeu Vizoso ssize_t analogix_dp_transfer(struct analogix_dp_device *dp,
10240d97ad03STomeu Vizoso 			     struct drm_dp_aux_msg *msg)
10250d97ad03STomeu Vizoso {
10260d97ad03STomeu Vizoso 	u32 reg;
102771cef824SDouglas Anderson 	u32 status_reg;
10280d97ad03STomeu Vizoso 	u8 *buffer = msg->buffer;
10290d97ad03STomeu Vizoso 	unsigned int i;
10300d97ad03STomeu Vizoso 	int num_transferred = 0;
1031c2021db1SLin Huang 	int ret;
10320d97ad03STomeu Vizoso 
10330d97ad03STomeu Vizoso 	/* Buffer size of AUX CH is 16 bytes */
10340d97ad03STomeu Vizoso 	if (WARN_ON(msg->size > 16))
10350d97ad03STomeu Vizoso 		return -E2BIG;
10360d97ad03STomeu Vizoso 
10370d97ad03STomeu Vizoso 	/* Clear AUX CH data buffer */
10380d97ad03STomeu Vizoso 	reg = BUF_CLR;
10390d97ad03STomeu Vizoso 	writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
10400d97ad03STomeu Vizoso 
10410d97ad03STomeu Vizoso 	switch (msg->request & ~DP_AUX_I2C_MOT) {
10420d97ad03STomeu Vizoso 	case DP_AUX_I2C_WRITE:
10430d97ad03STomeu Vizoso 		reg = AUX_TX_COMM_WRITE | AUX_TX_COMM_I2C_TRANSACTION;
10440d97ad03STomeu Vizoso 		if (msg->request & DP_AUX_I2C_MOT)
10450d97ad03STomeu Vizoso 			reg |= AUX_TX_COMM_MOT;
10460d97ad03STomeu Vizoso 		break;
10470d97ad03STomeu Vizoso 
10480d97ad03STomeu Vizoso 	case DP_AUX_I2C_READ:
10490d97ad03STomeu Vizoso 		reg = AUX_TX_COMM_READ | AUX_TX_COMM_I2C_TRANSACTION;
10500d97ad03STomeu Vizoso 		if (msg->request & DP_AUX_I2C_MOT)
10510d97ad03STomeu Vizoso 			reg |= AUX_TX_COMM_MOT;
10520d97ad03STomeu Vizoso 		break;
10530d97ad03STomeu Vizoso 
10540d97ad03STomeu Vizoso 	case DP_AUX_NATIVE_WRITE:
10550d97ad03STomeu Vizoso 		reg = AUX_TX_COMM_WRITE | AUX_TX_COMM_DP_TRANSACTION;
10560d97ad03STomeu Vizoso 		break;
10570d97ad03STomeu Vizoso 
10580d97ad03STomeu Vizoso 	case DP_AUX_NATIVE_READ:
10590d97ad03STomeu Vizoso 		reg = AUX_TX_COMM_READ | AUX_TX_COMM_DP_TRANSACTION;
10600d97ad03STomeu Vizoso 		break;
10610d97ad03STomeu Vizoso 
10620d97ad03STomeu Vizoso 	default:
10630d97ad03STomeu Vizoso 		return -EINVAL;
10640d97ad03STomeu Vizoso 	}
10650d97ad03STomeu Vizoso 
10660d97ad03STomeu Vizoso 	reg |= AUX_LENGTH(msg->size);
10670d97ad03STomeu Vizoso 	writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
10680d97ad03STomeu Vizoso 
10690d97ad03STomeu Vizoso 	/* Select DPCD device address */
10700d97ad03STomeu Vizoso 	reg = AUX_ADDR_7_0(msg->address);
10710d97ad03STomeu Vizoso 	writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
10720d97ad03STomeu Vizoso 	reg = AUX_ADDR_15_8(msg->address);
10730d97ad03STomeu Vizoso 	writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
10740d97ad03STomeu Vizoso 	reg = AUX_ADDR_19_16(msg->address);
10750d97ad03STomeu Vizoso 	writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
10760d97ad03STomeu Vizoso 
10770d97ad03STomeu Vizoso 	if (!(msg->request & DP_AUX_I2C_READ)) {
10780d97ad03STomeu Vizoso 		for (i = 0; i < msg->size; i++) {
10790d97ad03STomeu Vizoso 			reg = buffer[i];
10800d97ad03STomeu Vizoso 			writel(reg, dp->reg_base + ANALOGIX_DP_BUF_DATA_0 +
10810d97ad03STomeu Vizoso 			       4 * i);
10820d97ad03STomeu Vizoso 			num_transferred++;
10830d97ad03STomeu Vizoso 		}
10840d97ad03STomeu Vizoso 	}
10850d97ad03STomeu Vizoso 
10860d97ad03STomeu Vizoso 	/* Enable AUX CH operation */
10870d97ad03STomeu Vizoso 	reg = AUX_EN;
10880d97ad03STomeu Vizoso 
10890d97ad03STomeu Vizoso 	/* Zero-sized messages specify address-only transactions. */
10900d97ad03STomeu Vizoso 	if (msg->size < 1)
10910d97ad03STomeu Vizoso 		reg |= ADDR_ONLY;
10920d97ad03STomeu Vizoso 
10930d97ad03STomeu Vizoso 	writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
10940d97ad03STomeu Vizoso 
1095c2021db1SLin Huang 	ret = readx_poll_timeout(readl, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2,
1096c2021db1SLin Huang 				 reg, !(reg & AUX_EN), 25, 500 * 1000);
1097c2021db1SLin Huang 	if (ret) {
1098c2021db1SLin Huang 		dev_err(dp->dev, "AUX CH enable timeout!\n");
1099d44ba844SLin Huang 		goto aux_error;
11000d97ad03STomeu Vizoso 	}
1101c2021db1SLin Huang 
1102c2021db1SLin Huang 	/* TODO: Wait for an interrupt instead of looping? */
1103c2021db1SLin Huang 	/* Is AUX CH command reply received? */
1104c2021db1SLin Huang 	ret = readx_poll_timeout(readl, dp->reg_base + ANALOGIX_DP_INT_STA,
1105c2021db1SLin Huang 				 reg, reg & RPLY_RECEIV, 10, 20 * 1000);
1106c2021db1SLin Huang 	if (ret) {
1107c2021db1SLin Huang 		dev_err(dp->dev, "AUX CH cmd reply timeout!\n");
1108d44ba844SLin Huang 		goto aux_error;
11090d97ad03STomeu Vizoso 	}
11100d97ad03STomeu Vizoso 
11110d97ad03STomeu Vizoso 	/* Clear interrupt source for AUX CH command reply */
11120d97ad03STomeu Vizoso 	writel(RPLY_RECEIV, dp->reg_base + ANALOGIX_DP_INT_STA);
11130d97ad03STomeu Vizoso 
11140d97ad03STomeu Vizoso 	/* Clear interrupt source for AUX CH access error */
11150d97ad03STomeu Vizoso 	reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
111671cef824SDouglas Anderson 	status_reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_STA);
111771cef824SDouglas Anderson 	if ((reg & AUX_ERR) || (status_reg & AUX_STATUS_MASK)) {
11180d97ad03STomeu Vizoso 		writel(AUX_ERR, dp->reg_base + ANALOGIX_DP_INT_STA);
11190d97ad03STomeu Vizoso 
112071cef824SDouglas Anderson 		dev_warn(dp->dev, "AUX CH error happened: %#x (%d)\n",
112171cef824SDouglas Anderson 			 status_reg & AUX_STATUS_MASK, !!(reg & AUX_ERR));
1122d44ba844SLin Huang 		goto aux_error;
11230d97ad03STomeu Vizoso 	}
11240d97ad03STomeu Vizoso 
11250d97ad03STomeu Vizoso 	if (msg->request & DP_AUX_I2C_READ) {
11260d97ad03STomeu Vizoso 		for (i = 0; i < msg->size; i++) {
11270d97ad03STomeu Vizoso 			reg = readl(dp->reg_base + ANALOGIX_DP_BUF_DATA_0 +
11280d97ad03STomeu Vizoso 				    4 * i);
11290d97ad03STomeu Vizoso 			buffer[i] = (unsigned char)reg;
11300d97ad03STomeu Vizoso 			num_transferred++;
11310d97ad03STomeu Vizoso 		}
11320d97ad03STomeu Vizoso 	}
11330d97ad03STomeu Vizoso 
11340d97ad03STomeu Vizoso 	/* Check if Rx sends defer */
11350d97ad03STomeu Vizoso 	reg = readl(dp->reg_base + ANALOGIX_DP_AUX_RX_COMM);
11360d97ad03STomeu Vizoso 	if (reg == AUX_RX_COMM_AUX_DEFER)
11370d97ad03STomeu Vizoso 		msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
11380d97ad03STomeu Vizoso 	else if (reg == AUX_RX_COMM_I2C_DEFER)
11390d97ad03STomeu Vizoso 		msg->reply = DP_AUX_I2C_REPLY_DEFER;
11400d97ad03STomeu Vizoso 	else if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_WRITE ||
11410d97ad03STomeu Vizoso 		 (msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_READ)
11420d97ad03STomeu Vizoso 		msg->reply = DP_AUX_I2C_REPLY_ACK;
11430d97ad03STomeu Vizoso 	else if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_WRITE ||
11440d97ad03STomeu Vizoso 		 (msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_READ)
11450d97ad03STomeu Vizoso 		msg->reply = DP_AUX_NATIVE_REPLY_ACK;
11460d97ad03STomeu Vizoso 
114719423ba7SJianqun Xu 	return num_transferred > 0 ? num_transferred : -EBUSY;
1148d44ba844SLin Huang 
1149d44ba844SLin Huang aux_error:
1150d44ba844SLin Huang 	/* if aux err happen, reset aux */
1151d44ba844SLin Huang 	analogix_dp_init_aux(dp);
1152d44ba844SLin Huang 
1153d44ba844SLin Huang 	return -EREMOTEIO;
11540d97ad03STomeu Vizoso }
1155