1*5b723b12SQingqing Zhuo // SPDX-License-Identifier: MIT
2*5b723b12SQingqing Zhuo /*
3*5b723b12SQingqing Zhuo  * Copyright (C) 2022 Advanced Micro Devices, Inc.
4*5b723b12SQingqing Zhuo  *
5*5b723b12SQingqing Zhuo  * Authors: AMD
6*5b723b12SQingqing Zhuo  */
7*5b723b12SQingqing Zhuo 
8*5b723b12SQingqing Zhuo #ifndef _dpcs_4_2_2_OFFSET_HEADER
9*5b723b12SQingqing Zhuo #define _dpcs_4_2_2_OFFSET_HEADER
10*5b723b12SQingqing Zhuo 
11*5b723b12SQingqing Zhuo 
12*5b723b12SQingqing Zhuo 
13*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dpcssys_cr0_dispdec
14*5b723b12SQingqing Zhuo // base address: 0x0
15*5b723b12SQingqing Zhuo #define regDPCSSYS_CR0_DPCSSYS_CR_ADDR                                                                  0x2934
16*5b723b12SQingqing Zhuo #define regDPCSSYS_CR0_DPCSSYS_CR_ADDR_BASE_IDX                                                         2
17*5b723b12SQingqing Zhuo #define regDPCSSYS_CR0_DPCSSYS_CR_DATA                                                                  0x2935
18*5b723b12SQingqing Zhuo #define regDPCSSYS_CR0_DPCSSYS_CR_DATA_BASE_IDX                                                         2
19*5b723b12SQingqing Zhuo 
20*5b723b12SQingqing Zhuo 
21*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dpcssys_cr1_dispdec
22*5b723b12SQingqing Zhuo // base address: 0x360
23*5b723b12SQingqing Zhuo #define regDPCSSYS_CR1_DPCSSYS_CR_ADDR                                                                  0x2a0c
24*5b723b12SQingqing Zhuo #define regDPCSSYS_CR1_DPCSSYS_CR_ADDR_BASE_IDX                                                         2
25*5b723b12SQingqing Zhuo #define regDPCSSYS_CR1_DPCSSYS_CR_DATA                                                                  0x2a0d
26*5b723b12SQingqing Zhuo #define regDPCSSYS_CR1_DPCSSYS_CR_DATA_BASE_IDX                                                         2
27*5b723b12SQingqing Zhuo 
28*5b723b12SQingqing Zhuo 
29*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dpcssys_cr2_dispdec
30*5b723b12SQingqing Zhuo // base address: 0x6c0
31*5b723b12SQingqing Zhuo #define regDPCSSYS_CR2_DPCSSYS_CR_ADDR                                                                  0x2ae4
32*5b723b12SQingqing Zhuo #define regDPCSSYS_CR2_DPCSSYS_CR_ADDR_BASE_IDX                                                         2
33*5b723b12SQingqing Zhuo #define regDPCSSYS_CR2_DPCSSYS_CR_DATA                                                                  0x2ae5
34*5b723b12SQingqing Zhuo #define regDPCSSYS_CR2_DPCSSYS_CR_DATA_BASE_IDX                                                         2
35*5b723b12SQingqing Zhuo 
36*5b723b12SQingqing Zhuo 
37*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dpcssys_cr3_dispdec
38*5b723b12SQingqing Zhuo // base address: 0xa20
39*5b723b12SQingqing Zhuo #define regDPCSSYS_CR3_DPCSSYS_CR_ADDR                                                                  0x2bbc
40*5b723b12SQingqing Zhuo #define regDPCSSYS_CR3_DPCSSYS_CR_ADDR_BASE_IDX                                                         2
41*5b723b12SQingqing Zhuo #define regDPCSSYS_CR3_DPCSSYS_CR_DATA                                                                  0x2bbd
42*5b723b12SQingqing Zhuo #define regDPCSSYS_CR3_DPCSSYS_CR_DATA_BASE_IDX                                                         2
43*5b723b12SQingqing Zhuo 
44*5b723b12SQingqing Zhuo 
45*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dpcssys_cr4_dispdec
46*5b723b12SQingqing Zhuo // base address: 0xd80
47*5b723b12SQingqing Zhuo #define regDPCSSYS_CR4_DPCSSYS_CR_ADDR                                                                  0x2c94
48*5b723b12SQingqing Zhuo #define regDPCSSYS_CR4_DPCSSYS_CR_ADDR_BASE_IDX                                                         2
49*5b723b12SQingqing Zhuo #define regDPCSSYS_CR4_DPCSSYS_CR_DATA                                                                  0x2c95
50*5b723b12SQingqing Zhuo #define regDPCSSYS_CR4_DPCSSYS_CR_DATA_BASE_IDX                                                         2
51*5b723b12SQingqing Zhuo 
52*5b723b12SQingqing Zhuo 
53*5b723b12SQingqing Zhuo // addressBlock: dpcssys_pwrseq0_dispdec_pwrseq_dispdec
54*5b723b12SQingqing Zhuo // base address: 0x0
55*5b723b12SQingqing Zhuo #define regPWRSEQ0_DC_GPIO_PWRSEQ_EN                                                                    0x2f10
56*5b723b12SQingqing Zhuo #define regPWRSEQ0_DC_GPIO_PWRSEQ_EN_BASE_IDX                                                           2
57*5b723b12SQingqing Zhuo #define regPWRSEQ0_DC_GPIO_PWRSEQ_CTRL                                                                  0x2f11
58*5b723b12SQingqing Zhuo #define regPWRSEQ0_DC_GPIO_PWRSEQ_CTRL_BASE_IDX                                                         2
59*5b723b12SQingqing Zhuo #define regPWRSEQ0_DC_GPIO_PWRSEQ_MASK                                                                  0x2f12
60*5b723b12SQingqing Zhuo #define regPWRSEQ0_DC_GPIO_PWRSEQ_MASK_BASE_IDX                                                         2
61*5b723b12SQingqing Zhuo #define regPWRSEQ0_DC_GPIO_PWRSEQ_A_Y                                                                   0x2f13
62*5b723b12SQingqing Zhuo #define regPWRSEQ0_DC_GPIO_PWRSEQ_A_Y_BASE_IDX                                                          2
63*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_CNTL                                                                    0x2f14
64*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_CNTL_BASE_IDX                                                           2
65*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_STATE                                                                   0x2f15
66*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_STATE_BASE_IDX                                                          2
67*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_DELAY1                                                                  0x2f16
68*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_DELAY1_BASE_IDX                                                         2
69*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_DELAY2                                                                  0x2f17
70*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_DELAY2_BASE_IDX                                                         2
71*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_REF_DIV1                                                                0x2f18
72*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_REF_DIV1_BASE_IDX                                                       2
73*5b723b12SQingqing Zhuo #define regPWRSEQ0_BL_PWM_CNTL                                                                          0x2f19
74*5b723b12SQingqing Zhuo #define regPWRSEQ0_BL_PWM_CNTL_BASE_IDX                                                                 2
75*5b723b12SQingqing Zhuo #define regPWRSEQ0_BL_PWM_CNTL2                                                                         0x2f1a
76*5b723b12SQingqing Zhuo #define regPWRSEQ0_BL_PWM_CNTL2_BASE_IDX                                                                2
77*5b723b12SQingqing Zhuo #define regPWRSEQ0_BL_PWM_PERIOD_CNTL                                                                   0x2f1b
78*5b723b12SQingqing Zhuo #define regPWRSEQ0_BL_PWM_PERIOD_CNTL_BASE_IDX                                                          2
79*5b723b12SQingqing Zhuo #define regPWRSEQ0_BL_PWM_GRP1_REG_LOCK                                                                 0x2f1c
80*5b723b12SQingqing Zhuo #define regPWRSEQ0_BL_PWM_GRP1_REG_LOCK_BASE_IDX                                                        2
81*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_REF_DIV2                                                                0x2f1d
82*5b723b12SQingqing Zhuo #define regPWRSEQ0_PANEL_PWRSEQ_REF_DIV2_BASE_IDX                                                       2
83*5b723b12SQingqing Zhuo #define regPWRSEQ0_PWRSEQ_SPARE                                                                         0x2f21
84*5b723b12SQingqing Zhuo #define regPWRSEQ0_PWRSEQ_SPARE_BASE_IDX                                                                2
85*5b723b12SQingqing Zhuo 
86*5b723b12SQingqing Zhuo 
87*5b723b12SQingqing Zhuo // addressBlock: dpcssys_pwrseq1_dispdec_pwrseq_dispdec
88*5b723b12SQingqing Zhuo // base address: 0x1b0
89*5b723b12SQingqing Zhuo #define regPWRSEQ1_DC_GPIO_PWRSEQ_EN                                                                    0x2f7c
90*5b723b12SQingqing Zhuo #define regPWRSEQ1_DC_GPIO_PWRSEQ_EN_BASE_IDX                                                           2
91*5b723b12SQingqing Zhuo #define regPWRSEQ1_DC_GPIO_PWRSEQ_CTRL                                                                  0x2f7d
92*5b723b12SQingqing Zhuo #define regPWRSEQ1_DC_GPIO_PWRSEQ_CTRL_BASE_IDX                                                         2
93*5b723b12SQingqing Zhuo #define regPWRSEQ1_DC_GPIO_PWRSEQ_MASK                                                                  0x2f7e
94*5b723b12SQingqing Zhuo #define regPWRSEQ1_DC_GPIO_PWRSEQ_MASK_BASE_IDX                                                         2
95*5b723b12SQingqing Zhuo #define regPWRSEQ1_DC_GPIO_PWRSEQ_A_Y                                                                   0x2f7f
96*5b723b12SQingqing Zhuo #define regPWRSEQ1_DC_GPIO_PWRSEQ_A_Y_BASE_IDX                                                          2
97*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_CNTL                                                                    0x2f80
98*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_CNTL_BASE_IDX                                                           2
99*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_STATE                                                                   0x2f81
100*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_STATE_BASE_IDX                                                          2
101*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1                                                                  0x2f82
102*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1_BASE_IDX                                                         2
103*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_DELAY2                                                                  0x2f83
104*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_DELAY2_BASE_IDX                                                         2
105*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1                                                                0x2f84
106*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1_BASE_IDX                                                       2
107*5b723b12SQingqing Zhuo #define regPWRSEQ1_BL_PWM_CNTL                                                                          0x2f85
108*5b723b12SQingqing Zhuo #define regPWRSEQ1_BL_PWM_CNTL_BASE_IDX                                                                 2
109*5b723b12SQingqing Zhuo #define regPWRSEQ1_BL_PWM_CNTL2                                                                         0x2f86
110*5b723b12SQingqing Zhuo #define regPWRSEQ1_BL_PWM_CNTL2_BASE_IDX                                                                2
111*5b723b12SQingqing Zhuo #define regPWRSEQ1_BL_PWM_PERIOD_CNTL                                                                   0x2f87
112*5b723b12SQingqing Zhuo #define regPWRSEQ1_BL_PWM_PERIOD_CNTL_BASE_IDX                                                          2
113*5b723b12SQingqing Zhuo #define regPWRSEQ1_BL_PWM_GRP1_REG_LOCK                                                                 0x2f88
114*5b723b12SQingqing Zhuo #define regPWRSEQ1_BL_PWM_GRP1_REG_LOCK_BASE_IDX                                                        2
115*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV2                                                                0x2f89
116*5b723b12SQingqing Zhuo #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV2_BASE_IDX                                                       2
117*5b723b12SQingqing Zhuo #define regPWRSEQ1_PWRSEQ_SPARE                                                                         0x2f8d
118*5b723b12SQingqing Zhuo #define regPWRSEQ1_PWRSEQ_SPARE_BASE_IDX                                                                2
119*5b723b12SQingqing Zhuo 
120*5b723b12SQingqing Zhuo 
121*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dpcs0_rdpcstx0_dispdec
122*5b723b12SQingqing Zhuo // base address: 0x0
123*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_CNTL                                                                        0x2930
124*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_CNTL_BASE_IDX                                                               2
125*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_CLOCK_CNTL                                                                  0x2931
126*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_CLOCK_CNTL_BASE_IDX                                                         2
127*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_INTERRUPT_CONTROL                                                           0x2932
128*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_INTERRUPT_CONTROL_BASE_IDX                                                  2
129*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_PLL_UPDATE_DATA                                                            0x2933
130*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_PLL_UPDATE_DATA_BASE_IDX                                                   2
131*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_CR_ADDR                                                                    0x2934
132*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_CR_ADDR_BASE_IDX                                                           2
133*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_CR_DATA                                                                    0x2935
134*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_CR_DATA_BASE_IDX                                                           2
135*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_SRAM_CNTL                                                                  0x2936
136*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_SRAM_CNTL_BASE_IDX                                                         2
137*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_SCRATCH                                                                     0x2937
138*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_SCRATCH_BASE_IDX                                                            2
139*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_SPARE                                                                       0x2938
140*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_SPARE_BASE_IDX                                                              2
141*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_CNTL2                                                                       0x2939
142*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_CNTL2_BASE_IDX                                                              2
143*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG                                                    0x293c
144*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG_BASE_IDX                                           2
145*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DEBUG_CONFIG                                                                0x293d
146*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DEBUG_CONFIG_BASE_IDX                                                       2
147*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL0                                                                   0x2940
148*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL0_BASE_IDX                                                          2
149*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL1                                                                   0x2941
150*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL1_BASE_IDX                                                          2
151*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL2                                                                   0x2942
152*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL2_BASE_IDX                                                          2
153*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL3                                                                   0x2943
154*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL3_BASE_IDX                                                          2
155*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL4                                                                   0x2944
156*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL4_BASE_IDX                                                          2
157*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL5                                                                   0x2945
158*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL5_BASE_IDX                                                          2
159*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL6                                                                   0x2946
160*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL6_BASE_IDX                                                          2
161*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL7                                                                   0x2947
162*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL7_BASE_IDX                                                          2
163*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL8                                                                   0x2948
164*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL8_BASE_IDX                                                          2
165*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL9                                                                   0x2949
166*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL9_BASE_IDX                                                          2
167*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL10                                                                  0x294a
168*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL10_BASE_IDX                                                         2
169*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL11                                                                  0x294b
170*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL11_BASE_IDX                                                         2
171*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL12                                                                  0x294c
172*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL12_BASE_IDX                                                         2
173*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL13                                                                  0x294d
174*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL13_BASE_IDX                                                         2
175*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL14                                                                  0x294e
176*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL14_BASE_IDX                                                         2
177*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_FUSE0                                                                   0x294f
178*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_FUSE0_BASE_IDX                                                          2
179*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_FUSE1                                                                   0x2950
180*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_FUSE1_BASE_IDX                                                          2
181*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_FUSE2                                                                   0x2951
182*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_FUSE2_BASE_IDX                                                          2
183*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_FUSE3                                                                   0x2952
184*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_FUSE3_BASE_IDX                                                          2
185*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_RX_LD_VAL                                                               0x2953
186*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_RX_LD_VAL_BASE_IDX                                                      2
187*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DMCU_DPALT_PHY_CNTL3                                                        0x2954
188*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DMCU_DPALT_PHY_CNTL3_BASE_IDX                                               2
189*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DMCU_DPALT_PHY_CNTL6                                                        0x2955
190*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DMCU_DPALT_PHY_CNTL6_BASE_IDX                                               2
191*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DPALT_CONTROL_REG                                                           0x2956
192*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DPALT_CONTROL_REG_BASE_IDX                                                  2
193*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL15                                                                  0x2958
194*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL15_BASE_IDX                                                         2
195*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL16                                                                  0x2959
196*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL16_BASE_IDX                                                         2
197*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL17                                                                  0x295a
198*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_PHY_CNTL17_BASE_IDX                                                         2
199*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DEBUG_CONFIG2                                                               0x295b
200*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCSTX_DEBUG_CONFIG2_BASE_IDX                                                      2
201*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_CNTL3                                                                         0x295c
202*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_CNTL3_BASE_IDX                                                                2
203*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_PLL_UPDATE_ADDR_OVRRD                                                      0x295d
204*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_PLL_UPDATE_ADDR_OVRRD_BASE_IDX                                             2
205*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_PLL_UPDATE_DATA_OVRRD                                                      0x295e
206*5b723b12SQingqing Zhuo #define regRDPCSTX0_RDPCS_TX_PLL_UPDATE_DATA_OVRRD_BASE_IDX                                             2
207*5b723b12SQingqing Zhuo 
208*5b723b12SQingqing Zhuo 
209*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dpcs0_rdpcstx1_dispdec
210*5b723b12SQingqing Zhuo // base address: 0x360
211*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_CNTL                                                                        0x2a08
212*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_CNTL_BASE_IDX                                                               2
213*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_CLOCK_CNTL                                                                  0x2a09
214*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_CLOCK_CNTL_BASE_IDX                                                         2
215*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_INTERRUPT_CONTROL                                                           0x2a0a
216*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_INTERRUPT_CONTROL_BASE_IDX                                                  2
217*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_PLL_UPDATE_DATA                                                            0x2a0b
218*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_PLL_UPDATE_DATA_BASE_IDX                                                   2
219*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_CR_ADDR                                                                    0x2a0c
220*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_CR_ADDR_BASE_IDX                                                           2
221*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_CR_DATA                                                                    0x2a0d
222*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_CR_DATA_BASE_IDX                                                           2
223*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_SRAM_CNTL                                                                  0x2a0e
224*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_SRAM_CNTL_BASE_IDX                                                         2
225*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_SCRATCH                                                                     0x2a0f
226*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_SCRATCH_BASE_IDX                                                            2
227*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_SPARE                                                                       0x2a10
228*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_SPARE_BASE_IDX                                                              2
229*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_CNTL2                                                                       0x2a11
230*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_CNTL2_BASE_IDX                                                              2
231*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG                                                    0x2a14
232*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG_BASE_IDX                                           2
233*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DEBUG_CONFIG                                                                0x2a15
234*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DEBUG_CONFIG_BASE_IDX                                                       2
235*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL0                                                                   0x2a18
236*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL0_BASE_IDX                                                          2
237*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL1                                                                   0x2a19
238*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL1_BASE_IDX                                                          2
239*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL2                                                                   0x2a1a
240*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL2_BASE_IDX                                                          2
241*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL3                                                                   0x2a1b
242*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL3_BASE_IDX                                                          2
243*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL4                                                                   0x2a1c
244*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL4_BASE_IDX                                                          2
245*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL5                                                                   0x2a1d
246*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL5_BASE_IDX                                                          2
247*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL6                                                                   0x2a1e
248*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL6_BASE_IDX                                                          2
249*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL7                                                                   0x2a1f
250*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL7_BASE_IDX                                                          2
251*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL8                                                                   0x2a20
252*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL8_BASE_IDX                                                          2
253*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL9                                                                   0x2a21
254*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL9_BASE_IDX                                                          2
255*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL10                                                                  0x2a22
256*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL10_BASE_IDX                                                         2
257*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL11                                                                  0x2a23
258*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL11_BASE_IDX                                                         2
259*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL12                                                                  0x2a24
260*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL12_BASE_IDX                                                         2
261*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL13                                                                  0x2a25
262*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL13_BASE_IDX                                                         2
263*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL14                                                                  0x2a26
264*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL14_BASE_IDX                                                         2
265*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_FUSE0                                                                   0x2a27
266*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_FUSE0_BASE_IDX                                                          2
267*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_FUSE1                                                                   0x2a28
268*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_FUSE1_BASE_IDX                                                          2
269*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_FUSE2                                                                   0x2a29
270*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_FUSE2_BASE_IDX                                                          2
271*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_FUSE3                                                                   0x2a2a
272*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_FUSE3_BASE_IDX                                                          2
273*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_RX_LD_VAL                                                               0x2a2b
274*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_RX_LD_VAL_BASE_IDX                                                      2
275*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DMCU_DPALT_PHY_CNTL3                                                        0x2a2c
276*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DMCU_DPALT_PHY_CNTL3_BASE_IDX                                               2
277*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DMCU_DPALT_PHY_CNTL6                                                        0x2a2d
278*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DMCU_DPALT_PHY_CNTL6_BASE_IDX                                               2
279*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DPALT_CONTROL_REG                                                           0x2a2e
280*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DPALT_CONTROL_REG_BASE_IDX                                                  2
281*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL15                                                                  0x2a30
282*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL15_BASE_IDX                                                         2
283*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL16                                                                  0x2a31
284*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL16_BASE_IDX                                                         2
285*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL17                                                                  0x2a32
286*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_PHY_CNTL17_BASE_IDX                                                         2
287*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DEBUG_CONFIG2                                                               0x2a33
288*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCSTX_DEBUG_CONFIG2_BASE_IDX                                                      2
289*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_CNTL3                                                                         0x2a34
290*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_CNTL3_BASE_IDX                                                                2
291*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_PLL_UPDATE_ADDR_OVRRD                                                      0x2a35
292*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_PLL_UPDATE_ADDR_OVRRD_BASE_IDX                                             2
293*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_PLL_UPDATE_DATA_OVRRD                                                      0x2a36
294*5b723b12SQingqing Zhuo #define regRDPCSTX1_RDPCS_TX_PLL_UPDATE_DATA_OVRRD_BASE_IDX                                             2
295*5b723b12SQingqing Zhuo 
296*5b723b12SQingqing Zhuo 
297*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dpcs0_rdpcstx2_dispdec
298*5b723b12SQingqing Zhuo // base address: 0x6c0
299*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_CNTL                                                                        0x2ae0
300*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_CNTL_BASE_IDX                                                               2
301*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_CLOCK_CNTL                                                                  0x2ae1
302*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_CLOCK_CNTL_BASE_IDX                                                         2
303*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_INTERRUPT_CONTROL                                                           0x2ae2
304*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_INTERRUPT_CONTROL_BASE_IDX                                                  2
305*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_PLL_UPDATE_DATA                                                            0x2ae3
306*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_PLL_UPDATE_DATA_BASE_IDX                                                   2
307*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_CR_ADDR                                                                    0x2ae4
308*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_CR_ADDR_BASE_IDX                                                           2
309*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_CR_DATA                                                                    0x2ae5
310*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_CR_DATA_BASE_IDX                                                           2
311*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_SRAM_CNTL                                                                  0x2ae6
312*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_SRAM_CNTL_BASE_IDX                                                         2
313*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_SCRATCH                                                                     0x2ae7
314*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_SCRATCH_BASE_IDX                                                            2
315*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_SPARE                                                                       0x2ae8
316*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_SPARE_BASE_IDX                                                              2
317*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_CNTL2                                                                       0x2ae9
318*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_CNTL2_BASE_IDX                                                              2
319*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG                                                    0x2aec
320*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG_BASE_IDX                                           2
321*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DEBUG_CONFIG                                                                0x2aed
322*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DEBUG_CONFIG_BASE_IDX                                                       2
323*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL0                                                                   0x2af0
324*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL0_BASE_IDX                                                          2
325*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL1                                                                   0x2af1
326*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL1_BASE_IDX                                                          2
327*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL2                                                                   0x2af2
328*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL2_BASE_IDX                                                          2
329*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL3                                                                   0x2af3
330*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL3_BASE_IDX                                                          2
331*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL4                                                                   0x2af4
332*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL4_BASE_IDX                                                          2
333*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL5                                                                   0x2af5
334*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL5_BASE_IDX                                                          2
335*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL6                                                                   0x2af6
336*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL6_BASE_IDX                                                          2
337*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL7                                                                   0x2af7
338*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL7_BASE_IDX                                                          2
339*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL8                                                                   0x2af8
340*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL8_BASE_IDX                                                          2
341*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL9                                                                   0x2af9
342*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL9_BASE_IDX                                                          2
343*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL10                                                                  0x2afa
344*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL10_BASE_IDX                                                         2
345*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL11                                                                  0x2afb
346*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL11_BASE_IDX                                                         2
347*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL12                                                                  0x2afc
348*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL12_BASE_IDX                                                         2
349*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL13                                                                  0x2afd
350*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL13_BASE_IDX                                                         2
351*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL14                                                                  0x2afe
352*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL14_BASE_IDX                                                         2
353*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_FUSE0                                                                   0x2aff
354*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_FUSE0_BASE_IDX                                                          2
355*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_FUSE1                                                                   0x2b00
356*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_FUSE1_BASE_IDX                                                          2
357*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_FUSE2                                                                   0x2b01
358*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_FUSE2_BASE_IDX                                                          2
359*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_FUSE3                                                                   0x2b02
360*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_FUSE3_BASE_IDX                                                          2
361*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_RX_LD_VAL                                                               0x2b03
362*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_RX_LD_VAL_BASE_IDX                                                      2
363*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DMCU_DPALT_PHY_CNTL3                                                        0x2b04
364*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DMCU_DPALT_PHY_CNTL3_BASE_IDX                                               2
365*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DMCU_DPALT_PHY_CNTL6                                                        0x2b05
366*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DMCU_DPALT_PHY_CNTL6_BASE_IDX                                               2
367*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DPALT_CONTROL_REG                                                           0x2b06
368*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DPALT_CONTROL_REG_BASE_IDX                                                  2
369*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL15                                                                  0x2b08
370*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL15_BASE_IDX                                                         2
371*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL16                                                                  0x2b09
372*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL16_BASE_IDX                                                         2
373*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL17                                                                  0x2b0a
374*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_PHY_CNTL17_BASE_IDX                                                         2
375*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DEBUG_CONFIG2                                                               0x2b0b
376*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCSTX_DEBUG_CONFIG2_BASE_IDX                                                      2
377*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_CNTL3                                                                         0x2b0c
378*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_CNTL3_BASE_IDX                                                                2
379*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_PLL_UPDATE_ADDR_OVRRD                                                      0x2b0d
380*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_PLL_UPDATE_ADDR_OVRRD_BASE_IDX                                             2
381*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_PLL_UPDATE_DATA_OVRRD                                                      0x2b0e
382*5b723b12SQingqing Zhuo #define regRDPCSTX2_RDPCS_TX_PLL_UPDATE_DATA_OVRRD_BASE_IDX                                             2
383*5b723b12SQingqing Zhuo 
384*5b723b12SQingqing Zhuo 
385*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dpcs0_rdpcstx3_dispdec
386*5b723b12SQingqing Zhuo // base address: 0xa20
387*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_CNTL                                                                        0x2bb8
388*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_CNTL_BASE_IDX                                                               2
389*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_CLOCK_CNTL                                                                  0x2bb9
390*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_CLOCK_CNTL_BASE_IDX                                                         2
391*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_INTERRUPT_CONTROL                                                           0x2bba
392*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_INTERRUPT_CONTROL_BASE_IDX                                                  2
393*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_PLL_UPDATE_DATA                                                            0x2bbb
394*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_PLL_UPDATE_DATA_BASE_IDX                                                   2
395*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_CR_ADDR                                                                    0x2bbc
396*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_CR_ADDR_BASE_IDX                                                           2
397*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_CR_DATA                                                                    0x2bbd
398*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_CR_DATA_BASE_IDX                                                           2
399*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_SRAM_CNTL                                                                  0x2bbe
400*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_SRAM_CNTL_BASE_IDX                                                         2
401*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_SCRATCH                                                                     0x2bbf
402*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_SCRATCH_BASE_IDX                                                            2
403*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_SPARE                                                                       0x2bc0
404*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_SPARE_BASE_IDX                                                              2
405*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_CNTL2                                                                       0x2bc1
406*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_CNTL2_BASE_IDX                                                              2
407*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG                                                    0x2bc4
408*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG_BASE_IDX                                           2
409*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DEBUG_CONFIG                                                                0x2bc5
410*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DEBUG_CONFIG_BASE_IDX                                                       2
411*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL0                                                                   0x2bc8
412*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL0_BASE_IDX                                                          2
413*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL1                                                                   0x2bc9
414*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL1_BASE_IDX                                                          2
415*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL2                                                                   0x2bca
416*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL2_BASE_IDX                                                          2
417*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL3                                                                   0x2bcb
418*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL3_BASE_IDX                                                          2
419*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL4                                                                   0x2bcc
420*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL4_BASE_IDX                                                          2
421*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL5                                                                   0x2bcd
422*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL5_BASE_IDX                                                          2
423*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL6                                                                   0x2bce
424*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL6_BASE_IDX                                                          2
425*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL7                                                                   0x2bcf
426*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL7_BASE_IDX                                                          2
427*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL8                                                                   0x2bd0
428*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL8_BASE_IDX                                                          2
429*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL9                                                                   0x2bd1
430*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL9_BASE_IDX                                                          2
431*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL10                                                                  0x2bd2
432*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL10_BASE_IDX                                                         2
433*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL11                                                                  0x2bd3
434*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL11_BASE_IDX                                                         2
435*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL12                                                                  0x2bd4
436*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL12_BASE_IDX                                                         2
437*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL13                                                                  0x2bd5
438*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL13_BASE_IDX                                                         2
439*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL14                                                                  0x2bd6
440*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL14_BASE_IDX                                                         2
441*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_FUSE0                                                                   0x2bd7
442*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_FUSE0_BASE_IDX                                                          2
443*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_FUSE1                                                                   0x2bd8
444*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_FUSE1_BASE_IDX                                                          2
445*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_FUSE2                                                                   0x2bd9
446*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_FUSE2_BASE_IDX                                                          2
447*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_FUSE3                                                                   0x2bda
448*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_FUSE3_BASE_IDX                                                          2
449*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_RX_LD_VAL                                                               0x2bdb
450*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_RX_LD_VAL_BASE_IDX                                                      2
451*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DMCU_DPALT_PHY_CNTL3                                                        0x2bdc
452*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DMCU_DPALT_PHY_CNTL3_BASE_IDX                                               2
453*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DMCU_DPALT_PHY_CNTL6                                                        0x2bdd
454*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DMCU_DPALT_PHY_CNTL6_BASE_IDX                                               2
455*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DPALT_CONTROL_REG                                                           0x2bde
456*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DPALT_CONTROL_REG_BASE_IDX                                                  2
457*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL15                                                                  0x2be0
458*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL15_BASE_IDX                                                         2
459*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL16                                                                  0x2be1
460*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL16_BASE_IDX                                                         2
461*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL17                                                                  0x2be2
462*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_PHY_CNTL17_BASE_IDX                                                         2
463*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DEBUG_CONFIG2                                                               0x2be3
464*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCSTX_DEBUG_CONFIG2_BASE_IDX                                                      2
465*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_CNTL3                                                                         0x2be4
466*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_CNTL3_BASE_IDX                                                                2
467*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_PLL_UPDATE_ADDR_OVRRD                                                      0x2be5
468*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_PLL_UPDATE_ADDR_OVRRD_BASE_IDX                                             2
469*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_PLL_UPDATE_DATA_OVRRD                                                      0x2be6
470*5b723b12SQingqing Zhuo #define regRDPCSTX3_RDPCS_TX_PLL_UPDATE_DATA_OVRRD_BASE_IDX                                             2
471*5b723b12SQingqing Zhuo 
472*5b723b12SQingqing Zhuo 
473*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dpcs0_rdpcstx4_dispdec
474*5b723b12SQingqing Zhuo // base address: 0xd80
475*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_CNTL                                                                        0x2c90
476*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_CNTL_BASE_IDX                                                               2
477*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_CLOCK_CNTL                                                                  0x2c91
478*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_CLOCK_CNTL_BASE_IDX                                                         2
479*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_INTERRUPT_CONTROL                                                           0x2c92
480*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_INTERRUPT_CONTROL_BASE_IDX                                                  2
481*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_PLL_UPDATE_DATA                                                            0x2c93
482*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_PLL_UPDATE_DATA_BASE_IDX                                                   2
483*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_CR_ADDR                                                                    0x2c94
484*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_CR_ADDR_BASE_IDX                                                           2
485*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_CR_DATA                                                                    0x2c95
486*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_CR_DATA_BASE_IDX                                                           2
487*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_SRAM_CNTL                                                                  0x2c96
488*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_SRAM_CNTL_BASE_IDX                                                         2
489*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_SCRATCH                                                                     0x2c97
490*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_SCRATCH_BASE_IDX                                                            2
491*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_SPARE                                                                       0x2c98
492*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_SPARE_BASE_IDX                                                              2
493*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_CNTL2                                                                       0x2c99
494*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_CNTL2_BASE_IDX                                                              2
495*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG                                                    0x2c9c
496*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG_BASE_IDX                                           2
497*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DEBUG_CONFIG                                                                0x2c9d
498*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DEBUG_CONFIG_BASE_IDX                                                       2
499*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL0                                                                   0x2ca0
500*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL0_BASE_IDX                                                          2
501*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL1                                                                   0x2ca1
502*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL1_BASE_IDX                                                          2
503*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL2                                                                   0x2ca2
504*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL2_BASE_IDX                                                          2
505*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL3                                                                   0x2ca3
506*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL3_BASE_IDX                                                          2
507*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL4                                                                   0x2ca4
508*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL4_BASE_IDX                                                          2
509*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL5                                                                   0x2ca5
510*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL5_BASE_IDX                                                          2
511*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL6                                                                   0x2ca6
512*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL6_BASE_IDX                                                          2
513*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL7                                                                   0x2ca7
514*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL7_BASE_IDX                                                          2
515*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL8                                                                   0x2ca8
516*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL8_BASE_IDX                                                          2
517*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL9                                                                   0x2ca9
518*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL9_BASE_IDX                                                          2
519*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL10                                                                  0x2caa
520*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL10_BASE_IDX                                                         2
521*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL11                                                                  0x2cab
522*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL11_BASE_IDX                                                         2
523*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL12                                                                  0x2cac
524*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL12_BASE_IDX                                                         2
525*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL13                                                                  0x2cad
526*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL13_BASE_IDX                                                         2
527*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL14                                                                  0x2cae
528*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL14_BASE_IDX                                                         2
529*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_FUSE0                                                                   0x2caf
530*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_FUSE0_BASE_IDX                                                          2
531*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_FUSE1                                                                   0x2cb0
532*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_FUSE1_BASE_IDX                                                          2
533*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_FUSE2                                                                   0x2cb1
534*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_FUSE2_BASE_IDX                                                          2
535*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_FUSE3                                                                   0x2cb2
536*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_FUSE3_BASE_IDX                                                          2
537*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_RX_LD_VAL                                                               0x2cb3
538*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_RX_LD_VAL_BASE_IDX                                                      2
539*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DMCU_DPALT_PHY_CNTL3                                                        0x2cb4
540*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DMCU_DPALT_PHY_CNTL3_BASE_IDX                                               2
541*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DMCU_DPALT_PHY_CNTL6                                                        0x2cb5
542*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DMCU_DPALT_PHY_CNTL6_BASE_IDX                                               2
543*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DPALT_CONTROL_REG                                                           0x2cb6
544*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DPALT_CONTROL_REG_BASE_IDX                                                  2
545*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL15                                                                  0x2cb8
546*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL15_BASE_IDX                                                         2
547*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL16                                                                  0x2cb9
548*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL16_BASE_IDX                                                         2
549*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL17                                                                  0x2cba
550*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_PHY_CNTL17_BASE_IDX                                                         2
551*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DEBUG_CONFIG2                                                               0x2cbb
552*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCSTX_DEBUG_CONFIG2_BASE_IDX                                                      2
553*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_CNTL3                                                                         0x2cbc
554*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_CNTL3_BASE_IDX                                                                2
555*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_PLL_UPDATE_ADDR_OVRRD                                                      0x2cbd
556*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_PLL_UPDATE_ADDR_OVRRD_BASE_IDX                                             2
557*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_PLL_UPDATE_DATA_OVRRD                                                      0x2cbe
558*5b723b12SQingqing Zhuo #define regRDPCSTX4_RDPCS_TX_PLL_UPDATE_DATA_OVRRD_BASE_IDX                                             2
559*5b723b12SQingqing Zhuo 
560*5b723b12SQingqing Zhuo 
561*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dcio_dcio_dispdec
562*5b723b12SQingqing Zhuo // base address: 0x0
563*5b723b12SQingqing Zhuo #define regDC_GENERICA                                                                                  0x2868
564*5b723b12SQingqing Zhuo #define regDC_GENERICA_BASE_IDX                                                                         2
565*5b723b12SQingqing Zhuo #define regDC_GENERICB                                                                                  0x2869
566*5b723b12SQingqing Zhuo #define regDC_GENERICB_BASE_IDX                                                                         2
567*5b723b12SQingqing Zhuo #define regDCIO_CLOCK_CNTL                                                                              0x286a
568*5b723b12SQingqing Zhuo #define regDCIO_CLOCK_CNTL_BASE_IDX                                                                     2
569*5b723b12SQingqing Zhuo #define regDC_REF_CLK_CNTL                                                                              0x286b
570*5b723b12SQingqing Zhuo #define regDC_REF_CLK_CNTL_BASE_IDX                                                                     2
571*5b723b12SQingqing Zhuo #define regUNIPHYA_LINK_CNTL                                                                            0x286d
572*5b723b12SQingqing Zhuo #define regUNIPHYA_LINK_CNTL_BASE_IDX                                                                   2
573*5b723b12SQingqing Zhuo #define regUNIPHYA_CHANNEL_XBAR_CNTL                                                                    0x286e
574*5b723b12SQingqing Zhuo #define regUNIPHYA_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
575*5b723b12SQingqing Zhuo #define regUNIPHYB_LINK_CNTL                                                                            0x286f
576*5b723b12SQingqing Zhuo #define regUNIPHYB_LINK_CNTL_BASE_IDX                                                                   2
577*5b723b12SQingqing Zhuo #define regUNIPHYB_CHANNEL_XBAR_CNTL                                                                    0x2870
578*5b723b12SQingqing Zhuo #define regUNIPHYB_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
579*5b723b12SQingqing Zhuo #define regUNIPHYC_LINK_CNTL                                                                            0x2871
580*5b723b12SQingqing Zhuo #define regUNIPHYC_LINK_CNTL_BASE_IDX                                                                   2
581*5b723b12SQingqing Zhuo #define regUNIPHYC_CHANNEL_XBAR_CNTL                                                                    0x2872
582*5b723b12SQingqing Zhuo #define regUNIPHYC_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
583*5b723b12SQingqing Zhuo #define regUNIPHYD_LINK_CNTL                                                                            0x2873
584*5b723b12SQingqing Zhuo #define regUNIPHYD_LINK_CNTL_BASE_IDX                                                                   2
585*5b723b12SQingqing Zhuo #define regUNIPHYD_CHANNEL_XBAR_CNTL                                                                    0x2874
586*5b723b12SQingqing Zhuo #define regUNIPHYD_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
587*5b723b12SQingqing Zhuo #define regUNIPHYE_LINK_CNTL                                                                            0x2875
588*5b723b12SQingqing Zhuo #define regUNIPHYE_LINK_CNTL_BASE_IDX                                                                   2
589*5b723b12SQingqing Zhuo #define regUNIPHYE_CHANNEL_XBAR_CNTL                                                                    0x2876
590*5b723b12SQingqing Zhuo #define regUNIPHYE_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
591*5b723b12SQingqing Zhuo #define regDCIO_WRCMD_DELAY                                                                             0x287e
592*5b723b12SQingqing Zhuo #define regDCIO_WRCMD_DELAY_BASE_IDX                                                                    2
593*5b723b12SQingqing Zhuo #define regDC_PINSTRAPS                                                                                 0x2880
594*5b723b12SQingqing Zhuo #define regDC_PINSTRAPS_BASE_IDX                                                                        2
595*5b723b12SQingqing Zhuo #define regINTERCEPT_STATE                                                                              0x2884
596*5b723b12SQingqing Zhuo #define regINTERCEPT_STATE_BASE_IDX                                                                     2
597*5b723b12SQingqing Zhuo #define regDCIO_BL_PWM_FRAME_START_DISP_SEL                                                             0x288b
598*5b723b12SQingqing Zhuo #define regDCIO_BL_PWM_FRAME_START_DISP_SEL_BASE_IDX                                                    2
599*5b723b12SQingqing Zhuo #define regDCIO_GSL_GENLK_PAD_CNTL                                                                      0x288c
600*5b723b12SQingqing Zhuo #define regDCIO_GSL_GENLK_PAD_CNTL_BASE_IDX                                                             2
601*5b723b12SQingqing Zhuo #define regDCIO_GSL_SWAPLOCK_PAD_CNTL                                                                   0x288d
602*5b723b12SQingqing Zhuo #define regDCIO_GSL_SWAPLOCK_PAD_CNTL_BASE_IDX                                                          2
603*5b723b12SQingqing Zhuo #define regDCIO_SOFT_RESET                                                                              0x289e
604*5b723b12SQingqing Zhuo #define regDCIO_SOFT_RESET_BASE_IDX                                                                     2
605*5b723b12SQingqing Zhuo 
606*5b723b12SQingqing Zhuo 
607*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dcio_dcio_chip_dispdec
608*5b723b12SQingqing Zhuo // base address: 0x0
609*5b723b12SQingqing Zhuo #define regDC_GPIO_GENERIC_MASK                                                                         0x28c8
610*5b723b12SQingqing Zhuo #define regDC_GPIO_GENERIC_MASK_BASE_IDX                                                                2
611*5b723b12SQingqing Zhuo #define regDC_GPIO_GENERIC_A                                                                            0x28c9
612*5b723b12SQingqing Zhuo #define regDC_GPIO_GENERIC_A_BASE_IDX                                                                   2
613*5b723b12SQingqing Zhuo #define regDC_GPIO_GENERIC_EN                                                                           0x28ca
614*5b723b12SQingqing Zhuo #define regDC_GPIO_GENERIC_EN_BASE_IDX                                                                  2
615*5b723b12SQingqing Zhuo #define regDC_GPIO_GENERIC_Y                                                                            0x28cb
616*5b723b12SQingqing Zhuo #define regDC_GPIO_GENERIC_Y_BASE_IDX                                                                   2
617*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC1_MASK                                                                            0x28d0
618*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC1_MASK_BASE_IDX                                                                   2
619*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC1_A                                                                               0x28d1
620*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC1_A_BASE_IDX                                                                      2
621*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC1_EN                                                                              0x28d2
622*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC1_EN_BASE_IDX                                                                     2
623*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC1_Y                                                                               0x28d3
624*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC1_Y_BASE_IDX                                                                      2
625*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC2_MASK                                                                            0x28d4
626*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC2_MASK_BASE_IDX                                                                   2
627*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC2_A                                                                               0x28d5
628*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC2_A_BASE_IDX                                                                      2
629*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC2_EN                                                                              0x28d6
630*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC2_EN_BASE_IDX                                                                     2
631*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC2_Y                                                                               0x28d7
632*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC2_Y_BASE_IDX                                                                      2
633*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC3_MASK                                                                            0x28d8
634*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC3_MASK_BASE_IDX                                                                   2
635*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC3_A                                                                               0x28d9
636*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC3_A_BASE_IDX                                                                      2
637*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC3_EN                                                                              0x28da
638*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC3_EN_BASE_IDX                                                                     2
639*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC3_Y                                                                               0x28db
640*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC3_Y_BASE_IDX                                                                      2
641*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC4_MASK                                                                            0x28dc
642*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC4_MASK_BASE_IDX                                                                   2
643*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC4_A                                                                               0x28dd
644*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC4_A_BASE_IDX                                                                      2
645*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC4_EN                                                                              0x28de
646*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC4_EN_BASE_IDX                                                                     2
647*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC4_Y                                                                               0x28df
648*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC4_Y_BASE_IDX                                                                      2
649*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC5_MASK                                                                            0x28e0
650*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC5_MASK_BASE_IDX                                                                   2
651*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC5_A                                                                               0x28e1
652*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC5_A_BASE_IDX                                                                      2
653*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC5_EN                                                                              0x28e2
654*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC5_EN_BASE_IDX                                                                     2
655*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC5_Y                                                                               0x28e3
656*5b723b12SQingqing Zhuo #define regDC_GPIO_DDC5_Y_BASE_IDX                                                                      2
657*5b723b12SQingqing Zhuo #define regDC_GPIO_DDCVGA_MASK                                                                          0x28e8
658*5b723b12SQingqing Zhuo #define regDC_GPIO_DDCVGA_MASK_BASE_IDX                                                                 2
659*5b723b12SQingqing Zhuo #define regDC_GPIO_DDCVGA_A                                                                             0x28e9
660*5b723b12SQingqing Zhuo #define regDC_GPIO_DDCVGA_A_BASE_IDX                                                                    2
661*5b723b12SQingqing Zhuo #define regDC_GPIO_DDCVGA_EN                                                                            0x28ea
662*5b723b12SQingqing Zhuo #define regDC_GPIO_DDCVGA_EN_BASE_IDX                                                                   2
663*5b723b12SQingqing Zhuo #define regDC_GPIO_DDCVGA_Y                                                                             0x28eb
664*5b723b12SQingqing Zhuo #define regDC_GPIO_DDCVGA_Y_BASE_IDX                                                                    2
665*5b723b12SQingqing Zhuo #define regDC_GPIO_GENLK_MASK                                                                           0x28f0
666*5b723b12SQingqing Zhuo #define regDC_GPIO_GENLK_MASK_BASE_IDX                                                                  2
667*5b723b12SQingqing Zhuo #define regDC_GPIO_GENLK_A                                                                              0x28f1
668*5b723b12SQingqing Zhuo #define regDC_GPIO_GENLK_A_BASE_IDX                                                                     2
669*5b723b12SQingqing Zhuo #define regDC_GPIO_GENLK_EN                                                                             0x28f2
670*5b723b12SQingqing Zhuo #define regDC_GPIO_GENLK_EN_BASE_IDX                                                                    2
671*5b723b12SQingqing Zhuo #define regDC_GPIO_GENLK_Y                                                                              0x28f3
672*5b723b12SQingqing Zhuo #define regDC_GPIO_GENLK_Y_BASE_IDX                                                                     2
673*5b723b12SQingqing Zhuo #define regDC_GPIO_HPD_MASK                                                                             0x28f4
674*5b723b12SQingqing Zhuo #define regDC_GPIO_HPD_MASK_BASE_IDX                                                                    2
675*5b723b12SQingqing Zhuo #define regDC_GPIO_HPD_A                                                                                0x28f5
676*5b723b12SQingqing Zhuo #define regDC_GPIO_HPD_A_BASE_IDX                                                                       2
677*5b723b12SQingqing Zhuo #define regDC_GPIO_HPD_EN                                                                               0x28f6
678*5b723b12SQingqing Zhuo #define regDC_GPIO_HPD_EN_BASE_IDX                                                                      2
679*5b723b12SQingqing Zhuo #define regDC_GPIO_HPD_Y                                                                                0x28f7
680*5b723b12SQingqing Zhuo #define regDC_GPIO_HPD_Y_BASE_IDX                                                                       2
681*5b723b12SQingqing Zhuo #define regDC_GPIO_PWRSEQ0_EN                                                                           0x28fa
682*5b723b12SQingqing Zhuo #define regDC_GPIO_PWRSEQ0_EN_BASE_IDX                                                                  2
683*5b723b12SQingqing Zhuo #define regDC_GPIO_PAD_STRENGTH_1                                                                       0x28fc
684*5b723b12SQingqing Zhuo #define regDC_GPIO_PAD_STRENGTH_1_BASE_IDX                                                              2
685*5b723b12SQingqing Zhuo #define regDC_GPIO_PAD_STRENGTH_2                                                                       0x28fd
686*5b723b12SQingqing Zhuo #define regDC_GPIO_PAD_STRENGTH_2_BASE_IDX                                                              2
687*5b723b12SQingqing Zhuo #define regPHY_AUX_CNTL                                                                                 0x28ff
688*5b723b12SQingqing Zhuo #define regPHY_AUX_CNTL_BASE_IDX                                                                        2
689*5b723b12SQingqing Zhuo #define regDC_GPIO_PWRSEQ1_EN                                                                           0x2902
690*5b723b12SQingqing Zhuo #define regDC_GPIO_PWRSEQ1_EN_BASE_IDX                                                                  2
691*5b723b12SQingqing Zhuo #define regDC_GPIO_TX12_EN                                                                              0x2915
692*5b723b12SQingqing Zhuo #define regDC_GPIO_TX12_EN_BASE_IDX                                                                     2
693*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_0                                                                           0x2916
694*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_0_BASE_IDX                                                                  2
695*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_1                                                                           0x2917
696*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_1_BASE_IDX                                                                  2
697*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_2                                                                           0x2918
698*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_2_BASE_IDX                                                                  2
699*5b723b12SQingqing Zhuo #define regDC_GPIO_RXEN                                                                                 0x2919
700*5b723b12SQingqing Zhuo #define regDC_GPIO_RXEN_BASE_IDX                                                                        2
701*5b723b12SQingqing Zhuo #define regDC_GPIO_PULLUPEN                                                                             0x291a
702*5b723b12SQingqing Zhuo #define regDC_GPIO_PULLUPEN_BASE_IDX                                                                    2
703*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_3                                                                           0x291b
704*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_3_BASE_IDX                                                                  2
705*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_4                                                                           0x291c
706*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_4_BASE_IDX                                                                  2
707*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_5                                                                           0x291d
708*5b723b12SQingqing Zhuo #define regDC_GPIO_AUX_CTRL_5_BASE_IDX                                                                  2
709*5b723b12SQingqing Zhuo #define regAUXI2C_PAD_ALL_PWR_OK                                                                        0x291e
710*5b723b12SQingqing Zhuo #define regAUXI2C_PAD_ALL_PWR_OK_BASE_IDX                                                               2
711*5b723b12SQingqing Zhuo 
712*5b723b12SQingqing Zhuo 
713*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dcio_dcio_uniphy1_dispdec
714*5b723b12SQingqing Zhuo // base address: 0x360
715*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED0                                                     0x2a00
716*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED0_BASE_IDX                                            2
717*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED1                                                     0x2a01
718*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED1_BASE_IDX                                            2
719*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED2                                                     0x2a02
720*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED2_BASE_IDX                                            2
721*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED3                                                     0x2a03
722*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED3_BASE_IDX                                            2
723*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED4                                                     0x2a04
724*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED4_BASE_IDX                                            2
725*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED5                                                     0x2a05
726*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED5_BASE_IDX                                            2
727*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED6                                                     0x2a06
728*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED6_BASE_IDX                                            2
729*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED7                                                     0x2a07
730*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED7_BASE_IDX                                            2
731*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED8                                                     0x2a08
732*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED8_BASE_IDX                                            2
733*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED9                                                     0x2a09
734*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED9_BASE_IDX                                            2
735*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED10                                                    0x2a0a
736*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED10_BASE_IDX                                           2
737*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED11                                                    0x2a0b
738*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED11_BASE_IDX                                           2
739*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED12                                                    0x2a0c
740*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED12_BASE_IDX                                           2
741*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED13                                                    0x2a0d
742*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED13_BASE_IDX                                           2
743*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED14                                                    0x2a0e
744*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED14_BASE_IDX                                           2
745*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED15                                                    0x2a0f
746*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED15_BASE_IDX                                           2
747*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED16                                                    0x2a10
748*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED16_BASE_IDX                                           2
749*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED17                                                    0x2a11
750*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED17_BASE_IDX                                           2
751*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED18                                                    0x2a12
752*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED18_BASE_IDX                                           2
753*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED19                                                    0x2a13
754*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED19_BASE_IDX                                           2
755*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED20                                                    0x2a14
756*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED20_BASE_IDX                                           2
757*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED21                                                    0x2a15
758*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED21_BASE_IDX                                           2
759*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED22                                                    0x2a16
760*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED22_BASE_IDX                                           2
761*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED23                                                    0x2a17
762*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED23_BASE_IDX                                           2
763*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED24                                                    0x2a18
764*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED24_BASE_IDX                                           2
765*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED25                                                    0x2a19
766*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED25_BASE_IDX                                           2
767*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED26                                                    0x2a1a
768*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED26_BASE_IDX                                           2
769*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED27                                                    0x2a1b
770*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED27_BASE_IDX                                           2
771*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED28                                                    0x2a1c
772*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED28_BASE_IDX                                           2
773*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED29                                                    0x2a1d
774*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED29_BASE_IDX                                           2
775*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED30                                                    0x2a1e
776*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED30_BASE_IDX                                           2
777*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED31                                                    0x2a1f
778*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED31_BASE_IDX                                           2
779*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED32                                                    0x2a20
780*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED32_BASE_IDX                                           2
781*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED33                                                    0x2a21
782*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED33_BASE_IDX                                           2
783*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED34                                                    0x2a22
784*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED34_BASE_IDX                                           2
785*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED35                                                    0x2a23
786*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED35_BASE_IDX                                           2
787*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED36                                                    0x2a24
788*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED36_BASE_IDX                                           2
789*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED37                                                    0x2a25
790*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED37_BASE_IDX                                           2
791*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED38                                                    0x2a26
792*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED38_BASE_IDX                                           2
793*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED39                                                    0x2a27
794*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED39_BASE_IDX                                           2
795*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED40                                                    0x2a28
796*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED40_BASE_IDX                                           2
797*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED41                                                    0x2a29
798*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED41_BASE_IDX                                           2
799*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED42                                                    0x2a2a
800*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED42_BASE_IDX                                           2
801*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED43                                                    0x2a2b
802*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED43_BASE_IDX                                           2
803*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED44                                                    0x2a2c
804*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED44_BASE_IDX                                           2
805*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED45                                                    0x2a2d
806*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED45_BASE_IDX                                           2
807*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED46                                                    0x2a2e
808*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED46_BASE_IDX                                           2
809*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED47                                                    0x2a2f
810*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED47_BASE_IDX                                           2
811*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED48                                                    0x2a30
812*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED48_BASE_IDX                                           2
813*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED49                                                    0x2a31
814*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED49_BASE_IDX                                           2
815*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED50                                                    0x2a32
816*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED50_BASE_IDX                                           2
817*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED51                                                    0x2a33
818*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED51_BASE_IDX                                           2
819*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED52                                                    0x2a34
820*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED52_BASE_IDX                                           2
821*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED53                                                    0x2a35
822*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED53_BASE_IDX                                           2
823*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED54                                                    0x2a36
824*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED54_BASE_IDX                                           2
825*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED55                                                    0x2a37
826*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED55_BASE_IDX                                           2
827*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED56                                                    0x2a38
828*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED56_BASE_IDX                                           2
829*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED57                                                    0x2a39
830*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED57_BASE_IDX                                           2
831*5b723b12SQingqing Zhuo 
832*5b723b12SQingqing Zhuo 
833*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dcio_dcio_uniphy2_dispdec
834*5b723b12SQingqing Zhuo // base address: 0x6c0
835*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED0                                                     0x2ad8
836*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED0_BASE_IDX                                            2
837*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED1                                                     0x2ad9
838*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED1_BASE_IDX                                            2
839*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED2                                                     0x2ada
840*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED2_BASE_IDX                                            2
841*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED3                                                     0x2adb
842*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED3_BASE_IDX                                            2
843*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED4                                                     0x2adc
844*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED4_BASE_IDX                                            2
845*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED5                                                     0x2add
846*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED5_BASE_IDX                                            2
847*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED6                                                     0x2ade
848*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED6_BASE_IDX                                            2
849*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED7                                                     0x2adf
850*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED7_BASE_IDX                                            2
851*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED8                                                     0x2ae0
852*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED8_BASE_IDX                                            2
853*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED9                                                     0x2ae1
854*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED9_BASE_IDX                                            2
855*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED10                                                    0x2ae2
856*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED10_BASE_IDX                                           2
857*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED11                                                    0x2ae3
858*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED11_BASE_IDX                                           2
859*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED12                                                    0x2ae4
860*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED12_BASE_IDX                                           2
861*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED13                                                    0x2ae5
862*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED13_BASE_IDX                                           2
863*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED14                                                    0x2ae6
864*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED14_BASE_IDX                                           2
865*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED15                                                    0x2ae7
866*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED15_BASE_IDX                                           2
867*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED16                                                    0x2ae8
868*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED16_BASE_IDX                                           2
869*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED17                                                    0x2ae9
870*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED17_BASE_IDX                                           2
871*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED18                                                    0x2aea
872*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED18_BASE_IDX                                           2
873*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED19                                                    0x2aeb
874*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED19_BASE_IDX                                           2
875*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED20                                                    0x2aec
876*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED20_BASE_IDX                                           2
877*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED21                                                    0x2aed
878*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED21_BASE_IDX                                           2
879*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED22                                                    0x2aee
880*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED22_BASE_IDX                                           2
881*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED23                                                    0x2aef
882*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED23_BASE_IDX                                           2
883*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED24                                                    0x2af0
884*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED24_BASE_IDX                                           2
885*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED25                                                    0x2af1
886*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED25_BASE_IDX                                           2
887*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED26                                                    0x2af2
888*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED26_BASE_IDX                                           2
889*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED27                                                    0x2af3
890*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED27_BASE_IDX                                           2
891*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED28                                                    0x2af4
892*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED28_BASE_IDX                                           2
893*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED29                                                    0x2af5
894*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED29_BASE_IDX                                           2
895*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED30                                                    0x2af6
896*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED30_BASE_IDX                                           2
897*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED31                                                    0x2af7
898*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED31_BASE_IDX                                           2
899*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED32                                                    0x2af8
900*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED32_BASE_IDX                                           2
901*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED33                                                    0x2af9
902*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED33_BASE_IDX                                           2
903*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED34                                                    0x2afa
904*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED34_BASE_IDX                                           2
905*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED35                                                    0x2afb
906*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED35_BASE_IDX                                           2
907*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED36                                                    0x2afc
908*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED36_BASE_IDX                                           2
909*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED37                                                    0x2afd
910*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED37_BASE_IDX                                           2
911*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED38                                                    0x2afe
912*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED38_BASE_IDX                                           2
913*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED39                                                    0x2aff
914*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED39_BASE_IDX                                           2
915*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED40                                                    0x2b00
916*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED40_BASE_IDX                                           2
917*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED41                                                    0x2b01
918*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED41_BASE_IDX                                           2
919*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED42                                                    0x2b02
920*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED42_BASE_IDX                                           2
921*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED43                                                    0x2b03
922*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED43_BASE_IDX                                           2
923*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED44                                                    0x2b04
924*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED44_BASE_IDX                                           2
925*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED45                                                    0x2b05
926*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED45_BASE_IDX                                           2
927*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED46                                                    0x2b06
928*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED46_BASE_IDX                                           2
929*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED47                                                    0x2b07
930*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED47_BASE_IDX                                           2
931*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED48                                                    0x2b08
932*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED48_BASE_IDX                                           2
933*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED49                                                    0x2b09
934*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED49_BASE_IDX                                           2
935*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED50                                                    0x2b0a
936*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED50_BASE_IDX                                           2
937*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED51                                                    0x2b0b
938*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED51_BASE_IDX                                           2
939*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED52                                                    0x2b0c
940*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED52_BASE_IDX                                           2
941*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED53                                                    0x2b0d
942*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED53_BASE_IDX                                           2
943*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED54                                                    0x2b0e
944*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED54_BASE_IDX                                           2
945*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED55                                                    0x2b0f
946*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED55_BASE_IDX                                           2
947*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED56                                                    0x2b10
948*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED56_BASE_IDX                                           2
949*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED57                                                    0x2b11
950*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED57_BASE_IDX                                           2
951*5b723b12SQingqing Zhuo 
952*5b723b12SQingqing Zhuo 
953*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dcio_dcio_uniphy3_dispdec
954*5b723b12SQingqing Zhuo // base address: 0xa20
955*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED0                                                     0x2bb0
956*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED0_BASE_IDX                                            2
957*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED1                                                     0x2bb1
958*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED1_BASE_IDX                                            2
959*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED2                                                     0x2bb2
960*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED2_BASE_IDX                                            2
961*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED3                                                     0x2bb3
962*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED3_BASE_IDX                                            2
963*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED4                                                     0x2bb4
964*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED4_BASE_IDX                                            2
965*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED5                                                     0x2bb5
966*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED5_BASE_IDX                                            2
967*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED6                                                     0x2bb6
968*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED6_BASE_IDX                                            2
969*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED7                                                     0x2bb7
970*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED7_BASE_IDX                                            2
971*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED8                                                     0x2bb8
972*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED8_BASE_IDX                                            2
973*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED9                                                     0x2bb9
974*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED9_BASE_IDX                                            2
975*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED10                                                    0x2bba
976*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED10_BASE_IDX                                           2
977*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED11                                                    0x2bbb
978*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED11_BASE_IDX                                           2
979*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED12                                                    0x2bbc
980*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED12_BASE_IDX                                           2
981*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED13                                                    0x2bbd
982*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED13_BASE_IDX                                           2
983*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED14                                                    0x2bbe
984*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED14_BASE_IDX                                           2
985*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED15                                                    0x2bbf
986*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED15_BASE_IDX                                           2
987*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED16                                                    0x2bc0
988*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED16_BASE_IDX                                           2
989*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED17                                                    0x2bc1
990*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED17_BASE_IDX                                           2
991*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED18                                                    0x2bc2
992*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED18_BASE_IDX                                           2
993*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED19                                                    0x2bc3
994*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED19_BASE_IDX                                           2
995*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED20                                                    0x2bc4
996*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED20_BASE_IDX                                           2
997*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED21                                                    0x2bc5
998*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED21_BASE_IDX                                           2
999*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED22                                                    0x2bc6
1000*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED22_BASE_IDX                                           2
1001*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED23                                                    0x2bc7
1002*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED23_BASE_IDX                                           2
1003*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED24                                                    0x2bc8
1004*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED24_BASE_IDX                                           2
1005*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED25                                                    0x2bc9
1006*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED25_BASE_IDX                                           2
1007*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED26                                                    0x2bca
1008*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED26_BASE_IDX                                           2
1009*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED27                                                    0x2bcb
1010*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED27_BASE_IDX                                           2
1011*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED28                                                    0x2bcc
1012*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED28_BASE_IDX                                           2
1013*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED29                                                    0x2bcd
1014*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED29_BASE_IDX                                           2
1015*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED30                                                    0x2bce
1016*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED30_BASE_IDX                                           2
1017*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED31                                                    0x2bcf
1018*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED31_BASE_IDX                                           2
1019*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED32                                                    0x2bd0
1020*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED32_BASE_IDX                                           2
1021*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED33                                                    0x2bd1
1022*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED33_BASE_IDX                                           2
1023*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED34                                                    0x2bd2
1024*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED34_BASE_IDX                                           2
1025*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED35                                                    0x2bd3
1026*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED35_BASE_IDX                                           2
1027*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED36                                                    0x2bd4
1028*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED36_BASE_IDX                                           2
1029*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED37                                                    0x2bd5
1030*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED37_BASE_IDX                                           2
1031*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED38                                                    0x2bd6
1032*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED38_BASE_IDX                                           2
1033*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED39                                                    0x2bd7
1034*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED39_BASE_IDX                                           2
1035*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED40                                                    0x2bd8
1036*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED40_BASE_IDX                                           2
1037*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED41                                                    0x2bd9
1038*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED41_BASE_IDX                                           2
1039*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED42                                                    0x2bda
1040*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED42_BASE_IDX                                           2
1041*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED43                                                    0x2bdb
1042*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED43_BASE_IDX                                           2
1043*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED44                                                    0x2bdc
1044*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED44_BASE_IDX                                           2
1045*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED45                                                    0x2bdd
1046*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED45_BASE_IDX                                           2
1047*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED46                                                    0x2bde
1048*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED46_BASE_IDX                                           2
1049*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED47                                                    0x2bdf
1050*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED47_BASE_IDX                                           2
1051*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED48                                                    0x2be0
1052*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED48_BASE_IDX                                           2
1053*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED49                                                    0x2be1
1054*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED49_BASE_IDX                                           2
1055*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED50                                                    0x2be2
1056*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED50_BASE_IDX                                           2
1057*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED51                                                    0x2be3
1058*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED51_BASE_IDX                                           2
1059*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED52                                                    0x2be4
1060*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED52_BASE_IDX                                           2
1061*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED53                                                    0x2be5
1062*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED53_BASE_IDX                                           2
1063*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED54                                                    0x2be6
1064*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED54_BASE_IDX                                           2
1065*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED55                                                    0x2be7
1066*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED55_BASE_IDX                                           2
1067*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED56                                                    0x2be8
1068*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED56_BASE_IDX                                           2
1069*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED57                                                    0x2be9
1070*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED57_BASE_IDX                                           2
1071*5b723b12SQingqing Zhuo 
1072*5b723b12SQingqing Zhuo 
1073*5b723b12SQingqing Zhuo // addressBlock: dpcssys_dcio_dcio_uniphy4_dispdec
1074*5b723b12SQingqing Zhuo // base address: 0xd80
1075*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED0                                                     0x2c88
1076*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED0_BASE_IDX                                            2
1077*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED1                                                     0x2c89
1078*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED1_BASE_IDX                                            2
1079*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED2                                                     0x2c8a
1080*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED2_BASE_IDX                                            2
1081*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED3                                                     0x2c8b
1082*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED3_BASE_IDX                                            2
1083*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED4                                                     0x2c8c
1084*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED4_BASE_IDX                                            2
1085*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED5                                                     0x2c8d
1086*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED5_BASE_IDX                                            2
1087*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED6                                                     0x2c8e
1088*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED6_BASE_IDX                                            2
1089*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED7                                                     0x2c8f
1090*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED7_BASE_IDX                                            2
1091*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED8                                                     0x2c90
1092*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED8_BASE_IDX                                            2
1093*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED9                                                     0x2c91
1094*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED9_BASE_IDX                                            2
1095*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED10                                                    0x2c92
1096*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED10_BASE_IDX                                           2
1097*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED11                                                    0x2c93
1098*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED11_BASE_IDX                                           2
1099*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED12                                                    0x2c94
1100*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED12_BASE_IDX                                           2
1101*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED13                                                    0x2c95
1102*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED13_BASE_IDX                                           2
1103*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED14                                                    0x2c96
1104*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED14_BASE_IDX                                           2
1105*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED15                                                    0x2c97
1106*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED15_BASE_IDX                                           2
1107*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED16                                                    0x2c98
1108*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED16_BASE_IDX                                           2
1109*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED17                                                    0x2c99
1110*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED17_BASE_IDX                                           2
1111*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED18                                                    0x2c9a
1112*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED18_BASE_IDX                                           2
1113*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED19                                                    0x2c9b
1114*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED19_BASE_IDX                                           2
1115*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED20                                                    0x2c9c
1116*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED20_BASE_IDX                                           2
1117*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED21                                                    0x2c9d
1118*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED21_BASE_IDX                                           2
1119*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED22                                                    0x2c9e
1120*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED22_BASE_IDX                                           2
1121*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED23                                                    0x2c9f
1122*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED23_BASE_IDX                                           2
1123*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED24                                                    0x2ca0
1124*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED24_BASE_IDX                                           2
1125*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED25                                                    0x2ca1
1126*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED25_BASE_IDX                                           2
1127*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED26                                                    0x2ca2
1128*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED26_BASE_IDX                                           2
1129*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED27                                                    0x2ca3
1130*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED27_BASE_IDX                                           2
1131*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED28                                                    0x2ca4
1132*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED28_BASE_IDX                                           2
1133*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED29                                                    0x2ca5
1134*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED29_BASE_IDX                                           2
1135*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED30                                                    0x2ca6
1136*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED30_BASE_IDX                                           2
1137*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED31                                                    0x2ca7
1138*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED31_BASE_IDX                                           2
1139*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED32                                                    0x2ca8
1140*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED32_BASE_IDX                                           2
1141*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED33                                                    0x2ca9
1142*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED33_BASE_IDX                                           2
1143*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED34                                                    0x2caa
1144*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED34_BASE_IDX                                           2
1145*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED35                                                    0x2cab
1146*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED35_BASE_IDX                                           2
1147*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED36                                                    0x2cac
1148*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED36_BASE_IDX                                           2
1149*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED37                                                    0x2cad
1150*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED37_BASE_IDX                                           2
1151*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED38                                                    0x2cae
1152*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED38_BASE_IDX                                           2
1153*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED39                                                    0x2caf
1154*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED39_BASE_IDX                                           2
1155*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED40                                                    0x2cb0
1156*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED40_BASE_IDX                                           2
1157*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED41                                                    0x2cb1
1158*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED41_BASE_IDX                                           2
1159*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED42                                                    0x2cb2
1160*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED42_BASE_IDX                                           2
1161*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED43                                                    0x2cb3
1162*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED43_BASE_IDX                                           2
1163*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED44                                                    0x2cb4
1164*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED44_BASE_IDX                                           2
1165*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED45                                                    0x2cb5
1166*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED45_BASE_IDX                                           2
1167*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED46                                                    0x2cb6
1168*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED46_BASE_IDX                                           2
1169*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED47                                                    0x2cb7
1170*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED47_BASE_IDX                                           2
1171*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED48                                                    0x2cb8
1172*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED48_BASE_IDX                                           2
1173*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED49                                                    0x2cb9
1174*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED49_BASE_IDX                                           2
1175*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED50                                                    0x2cba
1176*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED50_BASE_IDX                                           2
1177*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED51                                                    0x2cbb
1178*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED51_BASE_IDX                                           2
1179*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED52                                                    0x2cbc
1180*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED52_BASE_IDX                                           2
1181*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED53                                                    0x2cbd
1182*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED53_BASE_IDX                                           2
1183*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED54                                                    0x2cbe
1184*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED54_BASE_IDX                                           2
1185*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED55                                                    0x2cbf
1186*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED55_BASE_IDX                                           2
1187*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED56                                                    0x2cc0
1188*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED56_BASE_IDX                                           2
1189*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED57                                                    0x2cc1
1190*5b723b12SQingqing Zhuo #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED57_BASE_IDX                                           2
1191*5b723b12SQingqing Zhuo 
1192*5b723b12SQingqing Zhuo 
1193*5b723b12SQingqing Zhuo // addressBlock: dpcssys_cr0_rdpcstxcrind
1194*5b723b12SQingqing Zhuo // base address: 0x0
1195*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_IDCODE_LO                                                                0x0000
1196*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_IDCODE_HI                                                                0x0001
1197*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_REFCLK_OVRD_IN                                                           0x0002
1198*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_DIV_CLK_OVRD_IN                                                    0x0003
1199*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_HDMI_CLK_OVRD_IN                                                   0x0004
1200*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_DIV_CLK_OVRD_IN                                                    0x0005
1201*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_HDMI_CLK_OVRD_IN                                                   0x0006
1202*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_OVRD_IN_0                                                          0x0007
1203*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_OVRD_IN_1                                                          0x0008
1204*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_OVRD_IN_2                                                          0x0009
1205*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_SSC_PEAK_1                                                         0x000a
1206*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_SSC_PEAK_2                                                         0x000b
1207*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_SSC_STEPSIZE_1                                                     0x000c
1208*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_SSC_STEPSIZE_2                                                     0x000d
1209*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_OVRD_IN_3                                                          0x000e
1210*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_OVRD_IN_4                                                          0x000f
1211*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_OVRD_IN_5                                                          0x0010
1212*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_CP_OVRD_IN                                                         0x0011
1213*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_CP_GS_OVRD_IN                                                      0x0012
1214*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_OVRD_IN_0                                                          0x0013
1215*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_OVRD_IN_1                                                          0x0014
1216*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_OVRD_IN_2                                                          0x0015
1217*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_SSC_PEAK_1                                                         0x0016
1218*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_SSC_PEAK_2                                                         0x0017
1219*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_SSC_STEPSIZE_1                                                     0x0018
1220*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_SSC_STEPSIZE_2                                                     0x0019
1221*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_OVRD_IN_3                                                          0x001a
1222*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_OVRD_IN_4                                                          0x001b
1223*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_OVRD_IN_5                                                          0x001c
1224*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_CP_OVRD_IN                                                         0x001d
1225*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_CP_GS_OVRD_IN                                                      0x001e
1226*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_SUP_OVRD_IN                                                              0x001f
1227*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_PRESCALER_OVRD_IN                                                        0x0020
1228*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_SUP_OVRD_OUT                                                             0x0021
1229*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_LVL_OVRD_IN                                                              0x0022
1230*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_ASIC_IN_0                                                          0x0024
1231*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_ASIC_IN_1                                                          0x0025
1232*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_ASIC_IN_2                                                          0x0026
1233*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_ASIC_IN_3                                                          0x0027
1234*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_ASIC_IN_4                                                          0x0028
1235*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_ASIC_IN_5                                                          0x0029
1236*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_ASIC_IN_6                                                          0x002a
1237*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_ASIC_IN_0                                                          0x002b
1238*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_ASIC_IN_1                                                          0x002c
1239*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_ASIC_IN_2                                                          0x002d
1240*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_ASIC_IN_3                                                          0x002e
1241*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_ASIC_IN_4                                                          0x002f
1242*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_ASIC_IN_5                                                          0x0030
1243*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_ASIC_IN_6                                                          0x0031
1244*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_DIV_CLK_ASIC_IN                                                    0x0032
1245*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_HDMI_CLK_ASIC_IN                                                   0x0033
1246*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_DIV_CLK_ASIC_IN                                                    0x0034
1247*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_HDMI_CLK_ASIC_IN                                                   0x0035
1248*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ASIC_IN                                                                  0x0036
1249*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_LVL_ASIC_IN                                                              0x0037
1250*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_BANDGAP_ASIC_IN                                                          0x0038
1251*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_CP_ASIC_IN                                                         0x0039
1252*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_CP_GS_ASIC_IN                                                      0x003a
1253*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_CP_ASIC_IN                                                         0x003b
1254*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_CP_GS_ASIC_IN                                                      0x003c
1255*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_PRESCALER_CTRL                                                           0x0040
1256*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_RTUNE_CTRL                                                               0x0041
1257*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_BG1                                                                      0x0042
1258*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_BG2                                                                      0x0043
1259*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_SWITCH_PWR_MEAS                                                          0x0044
1260*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_BG3                                                                      0x0045
1261*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_MISC1                                                              0x0046
1262*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_MISC2                                                              0x0047
1263*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_OVRD                                                               0x0048
1264*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_ATB1                                                               0x0049
1265*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_ATB2                                                               0x004a
1266*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_ATB3                                                               0x004b
1267*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_CTR1                                                               0x004c
1268*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_CTR2                                                               0x004d
1269*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_CTR3                                                               0x004e
1270*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_CTR4                                                               0x004f
1271*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_CTR5                                                               0x0050
1272*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_RESERVED1                                                          0x0051
1273*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLA_RESERVED2                                                          0x0052
1274*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_MISC1                                                              0x0053
1275*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_MISC2                                                              0x0054
1276*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_OVRD                                                               0x0055
1277*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_ATB1                                                               0x0056
1278*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_ATB2                                                               0x0057
1279*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_ATB3                                                               0x0058
1280*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_CTR1                                                               0x0059
1281*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_CTR2                                                               0x005a
1282*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_CTR3                                                               0x005b
1283*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_CTR4                                                               0x005c
1284*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_CTR5                                                               0x005d
1285*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_RESERVED1                                                          0x005e
1286*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_ANA_MPLLB_RESERVED2                                                          0x005f
1287*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_OVRD                                             0x0061
1288*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_MPLL_PWR_CTL_STAT                                                  0x0062
1289*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                     0x0063
1290*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                      0x0064
1291*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS                                           0x0065
1292*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                               0x0066
1293*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                             0x0067
1294*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_CAL                                              0x0068
1295*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                      0x0069
1296*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLA_SSC_GEN_SPREAD_TYPE                                                0x006b
1297*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_OVRD                                             0x006d
1298*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_MPLL_PWR_CTL_STAT                                                  0x006e
1299*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                     0x006f
1300*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                      0x0070
1301*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS                                           0x0071
1302*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                               0x0072
1303*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                             0x0073
1304*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_CAL                                              0x0074
1305*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                      0x0075
1306*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_MPLLB_SSC_GEN_SPREAD_TYPE                                                0x0077
1307*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_CLK_RST_BG_PWRUP_TIME_0                                                  0x0078
1308*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_CLK_RST_BG_PWRUP_TIME_1                                                  0x0079
1309*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_CLK_RST_BG_PWRUP_TIME_2                                                  0x007a
1310*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_CLK_RST_REF_PWRUP_TIME_0                                                 0x007b
1311*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_CLK_RST_REF_VPHUD                                                        0x007c
1312*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_RTUNE_CONFIG                                                             0x0081
1313*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_RTUNE_STAT                                                               0x0082
1314*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_RTUNE_RX_SET_VAL                                                         0x0083
1315*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_RTUNE_TXDN_SET_VAL                                                       0x0084
1316*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_RTUNE_TXUP_SET_VAL                                                       0x0085
1317*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_RTUNE_RX_STAT                                                            0x0086
1318*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_RTUNE_TXDN_STAT                                                          0x0087
1319*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_RTUNE_TXUP_STAT                                                          0x0088
1320*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_RTUNE_CONFIG_CNT0                                                        0x0089
1321*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_RTUNE_CONFIG_CNT1                                                        0x008a
1322*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_RTUNE_TX_CAL_CODE                                                        0x008b
1323*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ANA_MPLLA_OVRD_OUT_0                                                     0x008c
1324*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ANA_MPLLA_OVRD_OUT_1                                                     0x008d
1325*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ANA_MPLLA_OVRD_OUT_2                                                     0x008e
1326*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ANA_MPLLB_OVRD_OUT_0                                                     0x008f
1327*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ANA_MPLLB_OVRD_OUT_1                                                     0x0090
1328*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ANA_MPLLB_OVRD_OUT_2                                                     0x0091
1329*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ANA_RTUNE_OVRD_OUT                                                       0x0092
1330*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ANA_STAT                                                                 0x0093
1331*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ANA_BG_OVRD_OUT                                                          0x0094
1332*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ANA_MPLLA_PMIX_OVRD_OUT                                                  0x0095
1333*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUP_DIG_ANA_MPLLB_PMIX_OVRD_OUT                                                  0x0096
1334*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_LANE_OVRD_IN                                                      0x1000
1335*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_OVRD_IN_0                                                      0x1001
1336*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_OVRD_IN_1                                                      0x1002
1337*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_OVRD_IN_2                                                      0x1003
1338*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_OVRD_IN_3                                                      0x1004
1339*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_OVRD_IN_4                                                      0x1005
1340*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_OVRD_OUT                                                       0x1006
1341*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_RX_OVRD_OUT_0                                                     0x100f
1342*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_LANE_ASIC_IN                                                      0x1010
1343*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_ASIC_IN_0                                                      0x1011
1344*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_ASIC_IN_1                                                      0x1012
1345*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_ASIC_IN_2                                                      0x1013
1346*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_ASIC_OUT                                                       0x1014
1347*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_RX_ASIC_OUT_0                                                     0x101b
1348*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_OVRD_IN_5                                                      0x101d
1349*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ASIC_TX_OVRD_OUT_1                                                     0x101e
1350*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1020
1351*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1021
1352*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1022
1353*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1023
1354*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1024
1355*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1025
1356*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1026
1357*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1027
1358*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1028
1359*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1029
1360*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x102a
1361*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x102b
1362*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x102c
1363*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x102d
1364*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x102e
1365*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x102f
1366*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1030
1367*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1031
1368*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_TX_LBERT_CTL                                                           0x1032
1369*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_LD_VAL_1                                                       0x1080
1370*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_DATA_MSK                                                       0x1081
1371*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_MATCH_CTL0                                                     0x1082
1372*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_MATCH_CTL1                                                     0x1083
1373*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_STAT_CTL0                                                      0x1084
1374*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_STAT_CTL1                                                      0x1085
1375*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_SMPL_CNT1                                                      0x1086
1376*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_STAT_CNT_0                                                     0x1087
1377*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_STAT_CNT_1                                                     0x1088
1378*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_STAT_CNT_2                                                     0x1089
1379*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_STAT_CNT_3                                                     0x108a
1380*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_STAT_CNT_4                                                     0x108b
1381*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_STAT_CNT_5                                                     0x108c
1382*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_STAT_CNT_6                                                     0x108d
1383*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x108e
1384*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_MATCH_CTL2                                                     0x108f
1385*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_MATCH_CTL3                                                     0x1090
1386*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_MATCH_CTL4                                                     0x1091
1387*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_MATCH_CTL5                                                     0x1092
1388*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_STAT_CTL2                                                      0x1093
1389*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_RX_STAT_STAT_STOP                                                      0x1094
1390*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_OVRD_OUT                                                        0x10a0
1391*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x10a1
1392*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x10a2
1393*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x10a3
1394*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x10a4
1395*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x10a5
1396*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x10a6
1397*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x10a7
1398*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x10a8
1399*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_STATUS_0                                                           0x10bb
1400*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x10c2
1401*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x10c3
1402*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_DIG_ANA_TX_OVRD_OUT_2                                                      0x10c4
1403*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_OVRD_MEAS                                                           0x10e0
1404*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_PWR_OVRD                                                            0x10e1
1405*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_ALT_BUS                                                             0x10e2
1406*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_ATB1                                                                0x10e3
1407*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_ATB2                                                                0x10e4
1408*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_DCC_DAC                                                             0x10e5
1409*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_DCC_CTRL1                                                           0x10e6
1410*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_TERM_CODE                                                           0x10e7
1411*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_TERM_CODE_CTRL                                                      0x10e8
1412*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_OVRD_CLK                                                            0x10e9
1413*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_MISC1                                                               0x10ea
1414*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_MISC2                                                               0x10eb
1415*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_MISC3                                                               0x10ec
1416*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_RESERVED2                                                           0x10ed
1417*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_RESERVED3                                                           0x10ee
1418*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE0_ANA_TX_RESERVED4                                                           0x10ef
1419*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_LANE_OVRD_IN                                                      0x1100
1420*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_OVRD_IN_0                                                      0x1101
1421*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_OVRD_IN_1                                                      0x1102
1422*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_OVRD_IN_2                                                      0x1103
1423*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_OVRD_IN_3                                                      0x1104
1424*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_OVRD_IN_4                                                      0x1105
1425*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_OVRD_OUT                                                       0x1106
1426*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_OVRD_IN_0                                                      0x1107
1427*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_OVRD_IN_1                                                      0x1108
1428*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_OVRD_IN_2                                                      0x1109
1429*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_OVRD_IN_3                                                      0x110a
1430*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_OVRD_IN_4                                                      0x110b
1431*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_OVRD_IN_5                                                      0x110c
1432*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x110d
1433*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x110e
1434*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_OVRD_OUT_0                                                     0x110f
1435*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_LANE_ASIC_IN                                                      0x1110
1436*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_ASIC_IN_0                                                      0x1111
1437*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_ASIC_IN_1                                                      0x1112
1438*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_ASIC_IN_2                                                      0x1113
1439*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_ASIC_OUT                                                       0x1114
1440*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_ASIC_IN_0                                                      0x1115
1441*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_ASIC_IN_1                                                      0x1116
1442*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x1117
1443*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x1118
1444*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x1119
1445*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x111a
1446*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_ASIC_OUT_0                                                     0x111b
1447*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_RX_OVRD_IN_6                                                      0x111c
1448*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_OVRD_IN_5                                                      0x111d
1449*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_TX_OVRD_OUT_1                                                     0x111e
1450*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ASIC_OCLA                                                              0x111f
1451*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1120
1452*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1121
1453*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1122
1454*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1123
1455*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1124
1456*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1125
1457*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1126
1458*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1127
1459*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1128
1460*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1129
1461*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x112a
1462*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x112b
1463*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x112c
1464*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x112d
1465*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x112e
1466*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x112f
1467*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1130
1468*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1131
1469*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_TX_LBERT_CTL                                                           0x1132
1470*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x1140
1471*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x1141
1472*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x1142
1473*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x1143
1474*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x1145
1475*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x1146
1476*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x1147
1477*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x1148
1478*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x1149
1479*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x114a
1480*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x114b
1481*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x114c
1482*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x114d
1483*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x114e
1484*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x114f
1485*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x1150
1486*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_LBERT_CTL                                                           0x1151
1487*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_LBERT_ERR                                                           0x1152
1488*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_CDR_CDR_CTL_0                                                       0x1153
1489*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_CDR_CDR_CTL_1                                                       0x1154
1490*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_CDR_CDR_CTL_2                                                       0x1155
1491*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_CDR_CDR_CTL_3                                                       0x1156
1492*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_CDR_CDR_CTL_4                                                       0x1157
1493*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_CDR_STAT                                                            0x1158
1494*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_DPLL_FREQ                                                           0x1159
1495*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x115a
1496*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x115b
1497*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x1160
1498*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x1161
1499*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x1162
1500*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x1163
1501*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x1164
1502*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x1165
1503*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x1166
1504*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x1167
1505*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x1168
1506*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x1169
1507*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x116a
1508*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x116b
1509*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x116c
1510*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x116d
1511*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x116e
1512*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x116f
1513*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x1170
1514*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x1171
1515*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x1172
1516*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x1173
1517*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x1174
1518*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x1175
1519*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x1176
1520*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x1177
1521*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x1178
1522*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x1179
1523*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x117a
1524*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x117b
1525*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x117c
1526*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x117d
1527*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x117e
1528*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x117f
1529*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_LD_VAL_1                                                       0x1180
1530*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_DATA_MSK                                                       0x1181
1531*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_MATCH_CTL0                                                     0x1182
1532*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_MATCH_CTL1                                                     0x1183
1533*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_STAT_CTL0                                                      0x1184
1534*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_STAT_CTL1                                                      0x1185
1535*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_SMPL_CNT1                                                      0x1186
1536*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_STAT_CNT_0                                                     0x1187
1537*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_STAT_CNT_1                                                     0x1188
1538*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_STAT_CNT_2                                                     0x1189
1539*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_STAT_CNT_3                                                     0x118a
1540*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_STAT_CNT_4                                                     0x118b
1541*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_STAT_CNT_5                                                     0x118c
1542*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_STAT_CNT_6                                                     0x118d
1543*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x118e
1544*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_MATCH_CTL2                                                     0x118f
1545*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_MATCH_CTL3                                                     0x1190
1546*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_MATCH_CTL4                                                     0x1191
1547*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_MATCH_CTL5                                                     0x1192
1548*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_STAT_CTL2                                                      0x1193
1549*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_RX_STAT_STAT_STOP                                                      0x1194
1550*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_MPHY_RX_PWM_CTL                                                        0x1195
1551*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_MPHY_RX_TERM_LS_CTL                                                    0x1196
1552*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x1197
1553*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_OVRD_OUT                                                        0x11a0
1554*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x11a1
1555*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x11a2
1556*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x11a3
1557*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x11a4
1558*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x11a5
1559*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x11a6
1560*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x11a7
1561*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x11a8
1562*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x11a9
1563*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x11aa
1564*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x11ab
1565*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x11ac
1566*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x11ad
1567*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_CAL                                                             0x11ae
1568*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_DAC_CTRL                                                        0x11af
1569*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x11b0
1570*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x11b1
1571*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_AFE_ATT_VGA                                                     0x11b2
1572*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_AFE_CTLE                                                        0x11b3
1573*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_SCOPE                                                           0x11b4
1574*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_SLICER_CTRL                                                     0x11b5
1575*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x11b6
1576*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x11b7
1577*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x11b8
1578*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x11b9
1579*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x11ba
1580*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_STATUS_0                                                           0x11bb
1581*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_STATUS_1                                                           0x11bc
1582*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x11bd
1583*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x11be
1584*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_MPHY_OVRD_OUT                                                      0x11bf
1585*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x11c0
1586*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x11c1
1587*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x11c2
1588*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x11c3
1589*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_DIG_ANA_TX_OVRD_OUT_2                                                      0x11c4
1590*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_OVRD_MEAS                                                           0x11e0
1591*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_PWR_OVRD                                                            0x11e1
1592*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_ALT_BUS                                                             0x11e2
1593*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_ATB1                                                                0x11e3
1594*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_ATB2                                                                0x11e4
1595*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_DCC_DAC                                                             0x11e5
1596*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_DCC_CTRL1                                                           0x11e6
1597*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_TERM_CODE                                                           0x11e7
1598*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_TERM_CODE_CTRL                                                      0x11e8
1599*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_OVRD_CLK                                                            0x11e9
1600*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_MISC1                                                               0x11ea
1601*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_MISC2                                                               0x11eb
1602*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_MISC3                                                               0x11ec
1603*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_RESERVED2                                                           0x11ed
1604*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_RESERVED3                                                           0x11ee
1605*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_TX_RESERVED4                                                           0x11ef
1606*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_CLK_1                                                               0x11f0
1607*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_CLK_2                                                               0x11f1
1608*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_CDR_DES                                                             0x11f2
1609*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_SLC_CTRL                                                            0x11f3
1610*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_PWR_CTRL1                                                           0x11f4
1611*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_PWR_CTRL2                                                           0x11f5
1612*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_SQ                                                                  0x11f6
1613*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_CAL1                                                                0x11f7
1614*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_CAL2                                                                0x11f8
1615*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_ATB_REGREF                                                          0x11f9
1616*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_ATB_MEAS1                                                           0x11fa
1617*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_ATB_MEAS2                                                           0x11fb
1618*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_ATB_MEAS3                                                           0x11fc
1619*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_ATB_MEAS4                                                           0x11fd
1620*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_ATB_FRC                                                             0x11fe
1621*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE1_ANA_RX_RESERVED1                                                           0x11ff
1622*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_LANE_OVRD_IN                                                      0x1200
1623*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_OVRD_IN_0                                                      0x1201
1624*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_OVRD_IN_1                                                      0x1202
1625*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_OVRD_IN_2                                                      0x1203
1626*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_OVRD_IN_3                                                      0x1204
1627*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_OVRD_IN_4                                                      0x1205
1628*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_OVRD_OUT                                                       0x1206
1629*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_OVRD_IN_0                                                      0x1207
1630*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_OVRD_IN_1                                                      0x1208
1631*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_OVRD_IN_2                                                      0x1209
1632*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_OVRD_IN_3                                                      0x120a
1633*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_OVRD_IN_4                                                      0x120b
1634*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_OVRD_IN_5                                                      0x120c
1635*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x120d
1636*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x120e
1637*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_OVRD_OUT_0                                                     0x120f
1638*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_LANE_ASIC_IN                                                      0x1210
1639*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_ASIC_IN_0                                                      0x1211
1640*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_ASIC_IN_1                                                      0x1212
1641*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_ASIC_IN_2                                                      0x1213
1642*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_ASIC_OUT                                                       0x1214
1643*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_ASIC_IN_0                                                      0x1215
1644*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_ASIC_IN_1                                                      0x1216
1645*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x1217
1646*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x1218
1647*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x1219
1648*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x121a
1649*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_ASIC_OUT_0                                                     0x121b
1650*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_RX_OVRD_IN_6                                                      0x121c
1651*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_OVRD_IN_5                                                      0x121d
1652*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_TX_OVRD_OUT_1                                                     0x121e
1653*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ASIC_OCLA                                                              0x121f
1654*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1220
1655*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1221
1656*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1222
1657*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1223
1658*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1224
1659*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1225
1660*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1226
1661*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1227
1662*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1228
1663*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1229
1664*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x122a
1665*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x122b
1666*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x122c
1667*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x122d
1668*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x122e
1669*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x122f
1670*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1230
1671*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1231
1672*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_TX_LBERT_CTL                                                           0x1232
1673*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x1240
1674*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x1241
1675*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x1242
1676*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x1243
1677*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x1245
1678*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x1246
1679*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x1247
1680*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x1248
1681*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x1249
1682*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x124a
1683*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x124b
1684*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x124c
1685*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x124d
1686*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x124e
1687*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x124f
1688*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x1250
1689*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_LBERT_CTL                                                           0x1251
1690*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_LBERT_ERR                                                           0x1252
1691*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_CDR_CDR_CTL_0                                                       0x1253
1692*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_CDR_CDR_CTL_1                                                       0x1254
1693*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_CDR_CDR_CTL_2                                                       0x1255
1694*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_CDR_CDR_CTL_3                                                       0x1256
1695*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_CDR_CDR_CTL_4                                                       0x1257
1696*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_CDR_STAT                                                            0x1258
1697*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_DPLL_FREQ                                                           0x1259
1698*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x125a
1699*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x125b
1700*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x1260
1701*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x1261
1702*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x1262
1703*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x1263
1704*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x1264
1705*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x1265
1706*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x1266
1707*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x1267
1708*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x1268
1709*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x1269
1710*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x126a
1711*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x126b
1712*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x126c
1713*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x126d
1714*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x126e
1715*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x126f
1716*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x1270
1717*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x1271
1718*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x1272
1719*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x1273
1720*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x1274
1721*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x1275
1722*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x1276
1723*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x1277
1724*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x1278
1725*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x1279
1726*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x127a
1727*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x127b
1728*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x127c
1729*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x127d
1730*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x127e
1731*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x127f
1732*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_LD_VAL_1                                                       0x1280
1733*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_DATA_MSK                                                       0x1281
1734*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_MATCH_CTL0                                                     0x1282
1735*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_MATCH_CTL1                                                     0x1283
1736*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_STAT_CTL0                                                      0x1284
1737*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_STAT_CTL1                                                      0x1285
1738*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_SMPL_CNT1                                                      0x1286
1739*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_STAT_CNT_0                                                     0x1287
1740*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_STAT_CNT_1                                                     0x1288
1741*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_STAT_CNT_2                                                     0x1289
1742*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_STAT_CNT_3                                                     0x128a
1743*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_STAT_CNT_4                                                     0x128b
1744*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_STAT_CNT_5                                                     0x128c
1745*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_STAT_CNT_6                                                     0x128d
1746*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x128e
1747*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_MATCH_CTL2                                                     0x128f
1748*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_MATCH_CTL3                                                     0x1290
1749*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_MATCH_CTL4                                                     0x1291
1750*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_MATCH_CTL5                                                     0x1292
1751*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_STAT_CTL2                                                      0x1293
1752*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_RX_STAT_STAT_STOP                                                      0x1294
1753*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_MPHY_RX_PWM_CTL                                                        0x1295
1754*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_MPHY_RX_TERM_LS_CTL                                                    0x1296
1755*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x1297
1756*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_OVRD_OUT                                                        0x12a0
1757*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x12a1
1758*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x12a2
1759*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x12a3
1760*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x12a4
1761*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x12a5
1762*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x12a6
1763*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x12a7
1764*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x12a8
1765*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x12a9
1766*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x12aa
1767*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x12ab
1768*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x12ac
1769*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x12ad
1770*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_CAL                                                             0x12ae
1771*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_DAC_CTRL                                                        0x12af
1772*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x12b0
1773*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x12b1
1774*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_AFE_ATT_VGA                                                     0x12b2
1775*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_AFE_CTLE                                                        0x12b3
1776*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_SCOPE                                                           0x12b4
1777*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_SLICER_CTRL                                                     0x12b5
1778*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x12b6
1779*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x12b7
1780*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x12b8
1781*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x12b9
1782*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x12ba
1783*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_STATUS_0                                                           0x12bb
1784*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_STATUS_1                                                           0x12bc
1785*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x12bd
1786*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x12be
1787*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_MPHY_OVRD_OUT                                                      0x12bf
1788*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x12c0
1789*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x12c1
1790*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x12c2
1791*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x12c3
1792*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_DIG_ANA_TX_OVRD_OUT_2                                                      0x12c4
1793*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_OVRD_MEAS                                                           0x12e0
1794*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_PWR_OVRD                                                            0x12e1
1795*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_ALT_BUS                                                             0x12e2
1796*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_ATB1                                                                0x12e3
1797*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_ATB2                                                                0x12e4
1798*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_DCC_DAC                                                             0x12e5
1799*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_DCC_CTRL1                                                           0x12e6
1800*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_TERM_CODE                                                           0x12e7
1801*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_TERM_CODE_CTRL                                                      0x12e8
1802*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_OVRD_CLK                                                            0x12e9
1803*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_MISC1                                                               0x12ea
1804*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_MISC2                                                               0x12eb
1805*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_MISC3                                                               0x12ec
1806*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_RESERVED2                                                           0x12ed
1807*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_RESERVED3                                                           0x12ee
1808*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_TX_RESERVED4                                                           0x12ef
1809*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_CLK_1                                                               0x12f0
1810*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_CLK_2                                                               0x12f1
1811*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_CDR_DES                                                             0x12f2
1812*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_SLC_CTRL                                                            0x12f3
1813*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_PWR_CTRL1                                                           0x12f4
1814*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_PWR_CTRL2                                                           0x12f5
1815*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_SQ                                                                  0x12f6
1816*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_CAL1                                                                0x12f7
1817*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_CAL2                                                                0x12f8
1818*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_ATB_REGREF                                                          0x12f9
1819*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_ATB_MEAS1                                                           0x12fa
1820*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_ATB_MEAS2                                                           0x12fb
1821*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_ATB_MEAS3                                                           0x12fc
1822*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_ATB_MEAS4                                                           0x12fd
1823*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_ATB_FRC                                                             0x12fe
1824*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE2_ANA_RX_RESERVED1                                                           0x12ff
1825*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_LANE_OVRD_IN                                                      0x1300
1826*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_OVRD_IN_0                                                      0x1301
1827*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_OVRD_IN_1                                                      0x1302
1828*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_OVRD_IN_2                                                      0x1303
1829*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_OVRD_IN_3                                                      0x1304
1830*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_OVRD_IN_4                                                      0x1305
1831*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_OVRD_OUT                                                       0x1306
1832*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_RX_OVRD_OUT_0                                                     0x130f
1833*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_LANE_ASIC_IN                                                      0x1310
1834*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_ASIC_IN_0                                                      0x1311
1835*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_ASIC_IN_1                                                      0x1312
1836*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_ASIC_IN_2                                                      0x1313
1837*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_ASIC_OUT                                                       0x1314
1838*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_RX_ASIC_OUT_0                                                     0x131b
1839*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_OVRD_IN_5                                                      0x131d
1840*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ASIC_TX_OVRD_OUT_1                                                     0x131e
1841*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1320
1842*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1321
1843*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1322
1844*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1323
1845*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1324
1846*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1325
1847*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1326
1848*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1327
1849*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1328
1850*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1329
1851*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x132a
1852*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x132b
1853*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x132c
1854*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x132d
1855*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x132e
1856*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x132f
1857*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1330
1858*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1331
1859*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_TX_LBERT_CTL                                                           0x1332
1860*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_LD_VAL_1                                                       0x1380
1861*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_DATA_MSK                                                       0x1381
1862*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_MATCH_CTL0                                                     0x1382
1863*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_MATCH_CTL1                                                     0x1383
1864*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_STAT_CTL0                                                      0x1384
1865*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_STAT_CTL1                                                      0x1385
1866*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_SMPL_CNT1                                                      0x1386
1867*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_STAT_CNT_0                                                     0x1387
1868*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_STAT_CNT_1                                                     0x1388
1869*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_STAT_CNT_2                                                     0x1389
1870*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_STAT_CNT_3                                                     0x138a
1871*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_STAT_CNT_4                                                     0x138b
1872*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_STAT_CNT_5                                                     0x138c
1873*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_STAT_CNT_6                                                     0x138d
1874*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x138e
1875*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_MATCH_CTL2                                                     0x138f
1876*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_MATCH_CTL3                                                     0x1390
1877*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_MATCH_CTL4                                                     0x1391
1878*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_MATCH_CTL5                                                     0x1392
1879*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_STAT_CTL2                                                      0x1393
1880*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_RX_STAT_STAT_STOP                                                      0x1394
1881*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_OVRD_OUT                                                        0x13a0
1882*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x13a1
1883*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x13a2
1884*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x13a3
1885*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x13a4
1886*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x13a5
1887*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x13a6
1888*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x13a7
1889*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x13a8
1890*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_STATUS_0                                                           0x13bb
1891*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x13c2
1892*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x13c3
1893*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_DIG_ANA_TX_OVRD_OUT_2                                                      0x13c4
1894*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_OVRD_MEAS                                                           0x13e0
1895*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_PWR_OVRD                                                            0x13e1
1896*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_ALT_BUS                                                             0x13e2
1897*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_ATB1                                                                0x13e3
1898*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_ATB2                                                                0x13e4
1899*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_DCC_DAC                                                             0x13e5
1900*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_DCC_CTRL1                                                           0x13e6
1901*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_TERM_CODE                                                           0x13e7
1902*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_TERM_CODE_CTRL                                                      0x13e8
1903*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_OVRD_CLK                                                            0x13e9
1904*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_MISC1                                                               0x13ea
1905*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_MISC2                                                               0x13eb
1906*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_MISC3                                                               0x13ec
1907*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_RESERVED2                                                           0x13ed
1908*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_RESERVED3                                                           0x13ee
1909*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANE3_ANA_TX_RESERVED4                                                           0x13ef
1910*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_CMN_CTL                                                               0x2000
1911*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_MPLLA_OVRD_IN                                                         0x2001
1912*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_MPLLA_BW_OVRD_IN                                                      0x2002
1913*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_MPLLA_SSC_CTL_OVRD_IN_0                                               0x2003
1914*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_MPLLB_OVRD_IN                                                         0x2004
1915*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_MPLLB_BW_OVRD_IN                                                      0x2005
1916*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_MPLLB_SSC_CTL_OVRD_IN_0                                               0x2006
1917*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_LANE_FSM_OP_XTND                                                      0x2007
1918*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_MPLLA_SSC_CTL_OVRD_IN_1                                               0x2008
1919*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_MPLLB_SSC_CTL_OVRD_IN_1                                               0x2009
1920*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_CMN_CTL_1                                                             0x200a
1921*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_MPLL_STATE_CTL                                                        0x200b
1922*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_TX_CAL_CODE                                                           0x200c
1923*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_SRAM_INIT_DONE                                                        0x200d
1924*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_OCLA                                                                  0x200e
1925*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_SUP_ANA_OVRD                                                          0x200f
1926*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_PCS_RAW_ID_CODE                                                       0x2010
1927*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_FW_ID_CODE_1                                                          0x2011
1928*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_FW_ID_CODE_2                                                          0x2012
1929*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_0                                                0x2020
1930*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_0                                              0x2021
1931*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_0                                              0x2022
1932*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_1                                                0x2023
1933*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_1                                              0x2024
1934*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_1                                              0x2025
1935*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_2                                                0x2026
1936*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_2                                              0x2027
1937*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_2                                              0x2028
1938*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_3                                                0x2029
1939*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_3                                              0x202a
1940*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_3                                              0x202b
1941*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_4                                                0x202c
1942*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_4                                              0x202d
1943*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_4                                              0x202e
1944*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_5                                                0x202f
1945*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_5                                              0x2030
1946*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_5                                              0x2031
1947*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_6                                                0x2032
1948*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_6                                              0x2033
1949*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_6                                              0x2034
1950*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_7                                                0x2035
1951*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_7                                              0x2036
1952*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_7                                              0x2037
1953*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_SRAM_BL_CFG                                                   0x2038
1954*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_PG_OVRD_IN                                                    0x2039
1955*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_PG_OVRD_OUT                                                   0x203a
1956*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_SUP_OVRD_IN                                                   0x203b
1957*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_VREF_STATS                                                    0x203c
1958*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RES_OVRD_IN                                                   0x203d
1959*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_RES_ASIC_IN_OUT                                               0x203e
1960*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_REF_RANGE_OVRD                                                0x203f
1961*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWCMN_DIG_AON_CMN_MISC_CONF_IN_1                                                0x2040
1962*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN                                                   0x3000
1963*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3001
1964*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_TX_PCS_IN                                                    0x3002
1965*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3003
1966*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_TX_PCS_OUT                                                   0x3004
1967*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN                                                   0x3005
1968*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3006
1969*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3007
1970*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3008
1971*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_PCS_IN                                                    0x3009
1972*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_1                                                  0x300a
1973*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_2                                                  0x300b
1974*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_3                                                  0x300c
1975*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_4                                                  0x300d
1976*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT                                                  0x300e
1977*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_PCS_OUT                                                   0x300f
1978*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3010
1979*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3011
1980*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3012
1981*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3013
1982*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3014
1983*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_LANE_NUMBER                                                  0x3015
1984*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RESERVED_1                                                   0x3016
1985*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RESERVED_2                                                   0x3017
1986*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3018
1987*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3019
1988*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x301a
1989*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x301b
1990*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x301c
1991*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x301d
1992*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x301e
1993*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_PH2_CAL                                                   0x301f
1994*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FSM_OVRD_CTL                                                    0x3020
1995*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_MEM_ADDR_MON                                                    0x3021
1996*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_STATUS_MON                                                      0x3022
1997*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3023
1998*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_ADAPT                                                   0x3024
1999*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3025
2000*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3026
2001*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3027
2002*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3028
2003*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3029
2004*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x302a
2005*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x302b
2006*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_SUP                                                        0x302c
2007*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_TX_CMN_MODE                                                0x302d
2008*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_TX_RXDET                                                   0x302e
2009*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_PWRUP                                                   0x302f
2010*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3030
2011*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3031
2012*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3032
2013*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3033
2014*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3034
2015*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3035
2016*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3036
2017*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3037
2018*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_FAST_FLAGS                                                      0x3038
2019*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_CR_LOCK                                                         0x3039
2020*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_TX_DCC_FLAGS                                                    0x303a
2021*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_TX_DCC_STATUS                                                   0x303b
2022*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_OCLA                                                            0x303c
2023*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x303d
2024*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x303e
2025*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x303f
2026*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3040
2027*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3041
2028*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3042
2029*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3043
2030*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3044
2031*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3045
2032*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3046
2033*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3047
2034*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3048
2035*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3049
2036*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x304a
2037*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x304b
2038*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x304c
2039*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_IRQ_MASK                                                    0x304d
2040*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x304e
2041*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x304f
2042*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3050
2043*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3051
2044*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3052
2045*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3053
2046*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3054
2047*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3055
2048*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3056
2049*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3057
2050*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3058
2051*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3059
2052*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x305a
2053*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x305b
2054*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3060
2055*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3061
2056*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3062
2057*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_SUP_PMA_IN                                                   0x3063
2058*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3064
2059*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_TX_PMA_IN                                                    0x3065
2060*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3066
2061*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_RX_PMA_IN                                                    0x3067
2062*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3068
2063*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3069
2064*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x306a
2065*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x306b
2066*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x306c
2067*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_TX_CTL_TX_FSM_CTL                                                   0x3080
2068*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_TX_CTL_TX_CLK_CTL                                                   0x3081
2069*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3082
2070*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_TX_CTL_OCLA                                                         0x3083
2071*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_TX_CTL_UPCS_OCLA                                                    0x3084
2072*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_RX_CTL_RX_FSM_CTL                                                   0x30a0
2073*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x30a1
2074*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x30a2
2075*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x30a3
2076*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x30a4
2077*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_RX_CTL_UPCS_OCLA                                                    0x30a5
2078*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x30c0
2079*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x30c1
2080*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x30c2
2081*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x30c3
2082*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x30c4
2083*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x30c5
2084*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x30c6
2085*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x30c7
2086*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x30c8
2087*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN                                                   0x3100
2088*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3101
2089*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_TX_PCS_IN                                                    0x3102
2090*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3103
2091*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_TX_PCS_OUT                                                   0x3104
2092*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN                                                   0x3105
2093*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3106
2094*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3107
2095*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3108
2096*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_PCS_IN                                                    0x3109
2097*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_1                                                  0x310a
2098*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_2                                                  0x310b
2099*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_3                                                  0x310c
2100*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_4                                                  0x310d
2101*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT                                                  0x310e
2102*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_PCS_OUT                                                   0x310f
2103*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3110
2104*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3111
2105*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3112
2106*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3113
2107*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3114
2108*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_LANE_NUMBER                                                  0x3115
2109*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RESERVED_1                                                   0x3116
2110*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RESERVED_2                                                   0x3117
2111*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3118
2112*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3119
2113*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x311a
2114*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x311b
2115*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x311c
2116*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x311d
2117*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x311e
2118*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_PH2_CAL                                                   0x311f
2119*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FSM_OVRD_CTL                                                    0x3120
2120*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_MEM_ADDR_MON                                                    0x3121
2121*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_STATUS_MON                                                      0x3122
2122*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3123
2123*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_ADAPT                                                   0x3124
2124*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3125
2125*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3126
2126*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3127
2127*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3128
2128*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3129
2129*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x312a
2130*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x312b
2131*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_SUP                                                        0x312c
2132*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_TX_CMN_MODE                                                0x312d
2133*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_TX_RXDET                                                   0x312e
2134*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_PWRUP                                                   0x312f
2135*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3130
2136*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3131
2137*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3132
2138*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3133
2139*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3134
2140*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3135
2141*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3136
2142*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3137
2143*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_FAST_FLAGS                                                      0x3138
2144*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_CR_LOCK                                                         0x3139
2145*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_TX_DCC_FLAGS                                                    0x313a
2146*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_TX_DCC_STATUS                                                   0x313b
2147*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_OCLA                                                            0x313c
2148*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x313d
2149*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x313e
2150*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x313f
2151*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3140
2152*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3141
2153*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3142
2154*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3143
2155*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3144
2156*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3145
2157*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3146
2158*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3147
2159*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3148
2160*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3149
2161*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x314a
2162*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x314b
2163*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x314c
2164*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_IRQ_MASK                                                    0x314d
2165*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x314e
2166*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x314f
2167*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3150
2168*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3151
2169*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3152
2170*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3153
2171*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3154
2172*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3155
2173*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3156
2174*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3157
2175*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3158
2176*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3159
2177*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x315a
2178*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x315b
2179*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3160
2180*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3161
2181*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3162
2182*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_SUP_PMA_IN                                                   0x3163
2183*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3164
2184*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_TX_PMA_IN                                                    0x3165
2185*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3166
2186*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_RX_PMA_IN                                                    0x3167
2187*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3168
2188*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3169
2189*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x316a
2190*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x316b
2191*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x316c
2192*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_TX_CTL_TX_FSM_CTL                                                   0x3180
2193*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_TX_CTL_TX_CLK_CTL                                                   0x3181
2194*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3182
2195*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_TX_CTL_OCLA                                                         0x3183
2196*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_TX_CTL_UPCS_OCLA                                                    0x3184
2197*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_RX_CTL_RX_FSM_CTL                                                   0x31a0
2198*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x31a1
2199*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x31a2
2200*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x31a3
2201*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x31a4
2202*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_RX_CTL_UPCS_OCLA                                                    0x31a5
2203*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x31c0
2204*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x31c1
2205*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x31c2
2206*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x31c3
2207*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x31c4
2208*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x31c5
2209*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x31c6
2210*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x31c7
2211*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x31c8
2212*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN                                                   0x3200
2213*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3201
2214*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_TX_PCS_IN                                                    0x3202
2215*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3203
2216*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_TX_PCS_OUT                                                   0x3204
2217*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN                                                   0x3205
2218*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3206
2219*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3207
2220*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3208
2221*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_PCS_IN                                                    0x3209
2222*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_1                                                  0x320a
2223*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_2                                                  0x320b
2224*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_3                                                  0x320c
2225*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_4                                                  0x320d
2226*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT                                                  0x320e
2227*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_PCS_OUT                                                   0x320f
2228*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3210
2229*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3211
2230*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3212
2231*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3213
2232*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3214
2233*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_LANE_NUMBER                                                  0x3215
2234*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RESERVED_1                                                   0x3216
2235*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RESERVED_2                                                   0x3217
2236*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3218
2237*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3219
2238*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x321a
2239*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x321b
2240*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x321c
2241*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x321d
2242*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x321e
2243*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_PH2_CAL                                                   0x321f
2244*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FSM_OVRD_CTL                                                    0x3220
2245*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_MEM_ADDR_MON                                                    0x3221
2246*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_STATUS_MON                                                      0x3222
2247*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3223
2248*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_ADAPT                                                   0x3224
2249*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3225
2250*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3226
2251*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3227
2252*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3228
2253*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3229
2254*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x322a
2255*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x322b
2256*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_SUP                                                        0x322c
2257*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_TX_CMN_MODE                                                0x322d
2258*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_TX_RXDET                                                   0x322e
2259*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_PWRUP                                                   0x322f
2260*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3230
2261*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3231
2262*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3232
2263*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3233
2264*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3234
2265*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3235
2266*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3236
2267*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3237
2268*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_FAST_FLAGS                                                      0x3238
2269*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_CR_LOCK                                                         0x3239
2270*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_TX_DCC_FLAGS                                                    0x323a
2271*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_TX_DCC_STATUS                                                   0x323b
2272*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_OCLA                                                            0x323c
2273*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x323d
2274*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x323e
2275*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x323f
2276*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3240
2277*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3241
2278*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3242
2279*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3243
2280*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3244
2281*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3245
2282*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3246
2283*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3247
2284*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3248
2285*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3249
2286*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x324a
2287*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x324b
2288*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x324c
2289*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_IRQ_MASK                                                    0x324d
2290*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x324e
2291*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x324f
2292*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3250
2293*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3251
2294*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3252
2295*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3253
2296*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3254
2297*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3255
2298*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3256
2299*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3257
2300*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3258
2301*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3259
2302*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x325a
2303*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x325b
2304*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3260
2305*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3261
2306*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3262
2307*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_SUP_PMA_IN                                                   0x3263
2308*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3264
2309*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_TX_PMA_IN                                                    0x3265
2310*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3266
2311*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_RX_PMA_IN                                                    0x3267
2312*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3268
2313*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3269
2314*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x326a
2315*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x326b
2316*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x326c
2317*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_TX_CTL_TX_FSM_CTL                                                   0x3280
2318*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_TX_CTL_TX_CLK_CTL                                                   0x3281
2319*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3282
2320*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_TX_CTL_OCLA                                                         0x3283
2321*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_TX_CTL_UPCS_OCLA                                                    0x3284
2322*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_RX_CTL_RX_FSM_CTL                                                   0x32a0
2323*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x32a1
2324*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x32a2
2325*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x32a3
2326*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x32a4
2327*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_RX_CTL_UPCS_OCLA                                                    0x32a5
2328*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x32c0
2329*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x32c1
2330*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x32c2
2331*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x32c3
2332*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x32c4
2333*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x32c5
2334*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x32c6
2335*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x32c7
2336*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x32c8
2337*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN                                                   0x3300
2338*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3301
2339*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_TX_PCS_IN                                                    0x3302
2340*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3303
2341*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_TX_PCS_OUT                                                   0x3304
2342*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN                                                   0x3305
2343*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3306
2344*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3307
2345*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3308
2346*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_PCS_IN                                                    0x3309
2347*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_1                                                  0x330a
2348*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_2                                                  0x330b
2349*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_3                                                  0x330c
2350*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_4                                                  0x330d
2351*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT                                                  0x330e
2352*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_PCS_OUT                                                   0x330f
2353*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3310
2354*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3311
2355*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3312
2356*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3313
2357*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3314
2358*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_LANE_NUMBER                                                  0x3315
2359*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RESERVED_1                                                   0x3316
2360*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RESERVED_2                                                   0x3317
2361*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3318
2362*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3319
2363*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x331a
2364*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x331b
2365*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x331c
2366*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x331d
2367*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x331e
2368*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_PH2_CAL                                                   0x331f
2369*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FSM_OVRD_CTL                                                    0x3320
2370*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_MEM_ADDR_MON                                                    0x3321
2371*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_STATUS_MON                                                      0x3322
2372*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3323
2373*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_ADAPT                                                   0x3324
2374*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3325
2375*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3326
2376*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3327
2377*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3328
2378*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3329
2379*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x332a
2380*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x332b
2381*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_SUP                                                        0x332c
2382*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_TX_CMN_MODE                                                0x332d
2383*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_TX_RXDET                                                   0x332e
2384*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_PWRUP                                                   0x332f
2385*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3330
2386*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3331
2387*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3332
2388*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3333
2389*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3334
2390*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3335
2391*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3336
2392*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3337
2393*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_FAST_FLAGS                                                      0x3338
2394*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_CR_LOCK                                                         0x3339
2395*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_TX_DCC_FLAGS                                                    0x333a
2396*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_TX_DCC_STATUS                                                   0x333b
2397*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_OCLA                                                            0x333c
2398*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x333d
2399*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x333e
2400*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x333f
2401*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3340
2402*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3341
2403*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3342
2404*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3343
2405*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3344
2406*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3345
2407*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3346
2408*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3347
2409*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3348
2410*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3349
2411*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x334a
2412*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x334b
2413*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x334c
2414*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_IRQ_MASK                                                    0x334d
2415*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x334e
2416*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x334f
2417*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3350
2418*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3351
2419*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3352
2420*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3353
2421*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3354
2422*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3355
2423*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3356
2424*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3357
2425*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3358
2426*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3359
2427*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x335a
2428*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x335b
2429*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3360
2430*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3361
2431*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3362
2432*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_SUP_PMA_IN                                                   0x3363
2433*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3364
2434*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_TX_PMA_IN                                                    0x3365
2435*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3366
2436*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_RX_PMA_IN                                                    0x3367
2437*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3368
2438*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3369
2439*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x336a
2440*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x336b
2441*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x336c
2442*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_TX_CTL_TX_FSM_CTL                                                   0x3380
2443*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_TX_CTL_TX_CLK_CTL                                                   0x3381
2444*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3382
2445*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_TX_CTL_OCLA                                                         0x3383
2446*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_TX_CTL_UPCS_OCLA                                                    0x3384
2447*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_RX_CTL_RX_FSM_CTL                                                   0x33a0
2448*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x33a1
2449*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x33a2
2450*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x33a3
2451*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x33a4
2452*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_RX_CTL_UPCS_OCLA                                                    0x33a5
2453*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x33c0
2454*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x33c1
2455*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x33c2
2456*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x33c3
2457*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x33c4
2458*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x33c5
2459*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x33c6
2460*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x33c7
2461*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x33c8
2462*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_AFE_ATT_IDAC_OFST                                                0x4000
2463*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_AFE_CTLE_IDAC_OFST                                               0x4001
2464*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_ADPT_IQ                                                       0x4002
2465*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_ADAPT_FOM                                                     0x4003
2466*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4004
2467*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4005
2468*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4006
2469*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_EVEN_REF_LVL                                                 0x4007
2470*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_ODD_REF_LVL                                                  0x4008
2471*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_PHSADJ_LIN                                                    0x4009
2472*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_PHSADJ_MAP                                                    0x400a
2473*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x400b
2474*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x400c
2475*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x400d
2476*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x400e
2477*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x400f
2478*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4010
2479*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4011
2480*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4012
2481*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_IQ_PHASE_ADJUST                                               0x4013
2482*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_MPLLA_COARSE_TUNE                                                0x4014
2483*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_MPLLB_COARSE_TUNE                                                0x4015
2484*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_INIT_PWRUP_DONE                                                  0x4016
2485*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_ADPT_ATT                                                      0x4017
2486*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_ADPT_VGA                                                      0x4018
2487*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_ADPT_CTLE                                                     0x4019
2488*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP1                                                 0x401a
2489*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_ADAPT_DONE                                                    0x401b
2490*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_FAST_FLAGS                                                       0x401c
2491*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP2                                                 0x401d
2492*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP3                                                 0x401e
2493*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP4                                                 0x401f
2494*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP5                                                 0x4020
2495*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_SLICER_CTRL_EVEN                                              0x4021
2496*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_SLICER_CTRL_ODD                                               0x4022
2497*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4023
2498*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_ADPT_CTL_0                                                       0x4024
2499*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_ADPT_CTL_1                                                       0x4025
2500*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_ADPT_CTL_2                                                       0x4026
2501*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_ADPT_CTL_3                                                       0x4027
2502*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_ADPT_CTL_4                                                       0x4028
2503*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_ADPT_CTL_5                                                       0x4029
2504*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_ADPT_CTL_6                                                       0x402a
2505*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_ADPT_CTL_7                                                       0x402b
2506*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_MPLL_DISABLE                                                     0x402c
2507*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_FAST_FLAGS_2                                                     0x402d
2508*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x402e
2509*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_TXRX_OVRD_IN                                                     0x402f
2510*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_LOS_MASK_CTL                                                  0x4030
2511*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_SIGDET_FILT_CTRL                                              0x4031
2512*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_STATS                                                            0x4032
2513*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_OVRD_OUT_1                                                    0x4033
2514*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_OVRD_OUT_2                                                    0x4034
2515*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_OVRD_OUT_3                                                    0x4035
2516*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_SIGDET_CAL                                                    0x4036
2517*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_SIGDET_HF_CODE                                                0x4037
2518*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_SIGDET_LF_CODE                                                0x4038
2519*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_VREFGEN_EN                                                    0x4039
2520*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_CAL_IOFF_CODE                                                    0x403a
2521*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_CAL_ICONST_CODE                                                  0x403b
2522*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_CAL_VREFGEN_CODE                                                 0x403c
2523*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x403d
2524*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x403e
2525*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x403f
2526*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4040
2527*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4041
2528*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4042
2529*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4043
2530*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4044
2531*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_TX_DCC_BANK_ADDR                                                 0x4045
2532*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_TX_DCC_BANK_DATA                                                 0x4046
2533*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_TX_DCC_CONT                                                      0x4047
2534*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_MPLL_BG_CTL                                                      0x4048
2535*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_SIGDET_OUT_OVRD                                                  0x4049
2536*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_SIGDET_OUT_IN                                                    0x404a
2537*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_FW_MM_CONFIG                                                     0x404b
2538*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_FW_ADPT_CONFIG                                                   0x404c
2539*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_FW_CALIB_CONFIG                                                  0x404d
2540*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x404e
2541*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_LANE_XCVR_MODE_IN                                                0x404f
2542*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_RX_SIGDET_CONFIG                                                 0x4050
2543*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE0_DIG_TX_DCC_CONFIG                                                    0x4051
2544*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_AFE_ATT_IDAC_OFST                                                0x4100
2545*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_AFE_CTLE_IDAC_OFST                                               0x4101
2546*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_ADPT_IQ                                                       0x4102
2547*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_ADAPT_FOM                                                     0x4103
2548*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4104
2549*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4105
2550*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4106
2551*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_EVEN_REF_LVL                                                 0x4107
2552*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_ODD_REF_LVL                                                  0x4108
2553*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_PHSADJ_LIN                                                    0x4109
2554*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_PHSADJ_MAP                                                    0x410a
2555*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x410b
2556*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x410c
2557*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x410d
2558*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x410e
2559*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x410f
2560*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4110
2561*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4111
2562*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4112
2563*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_IQ_PHASE_ADJUST                                               0x4113
2564*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_MPLLA_COARSE_TUNE                                                0x4114
2565*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_MPLLB_COARSE_TUNE                                                0x4115
2566*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_INIT_PWRUP_DONE                                                  0x4116
2567*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_ADPT_ATT                                                      0x4117
2568*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_ADPT_VGA                                                      0x4118
2569*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_ADPT_CTLE                                                     0x4119
2570*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP1                                                 0x411a
2571*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_ADAPT_DONE                                                    0x411b
2572*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_FAST_FLAGS                                                       0x411c
2573*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP2                                                 0x411d
2574*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP3                                                 0x411e
2575*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP4                                                 0x411f
2576*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP5                                                 0x4120
2577*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_SLICER_CTRL_EVEN                                              0x4121
2578*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_SLICER_CTRL_ODD                                               0x4122
2579*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4123
2580*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_ADPT_CTL_0                                                       0x4124
2581*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_ADPT_CTL_1                                                       0x4125
2582*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_ADPT_CTL_2                                                       0x4126
2583*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_ADPT_CTL_3                                                       0x4127
2584*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_ADPT_CTL_4                                                       0x4128
2585*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_ADPT_CTL_5                                                       0x4129
2586*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_ADPT_CTL_6                                                       0x412a
2587*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_ADPT_CTL_7                                                       0x412b
2588*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_MPLL_DISABLE                                                     0x412c
2589*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_FAST_FLAGS_2                                                     0x412d
2590*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x412e
2591*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_TXRX_OVRD_IN                                                     0x412f
2592*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_LOS_MASK_CTL                                                  0x4130
2593*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_SIGDET_FILT_CTRL                                              0x4131
2594*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_STATS                                                            0x4132
2595*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_OVRD_OUT_1                                                    0x4133
2596*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_OVRD_OUT_2                                                    0x4134
2597*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_OVRD_OUT_3                                                    0x4135
2598*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_SIGDET_CAL                                                    0x4136
2599*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_SIGDET_HF_CODE                                                0x4137
2600*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_SIGDET_LF_CODE                                                0x4138
2601*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_VREFGEN_EN                                                    0x4139
2602*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_CAL_IOFF_CODE                                                    0x413a
2603*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_CAL_ICONST_CODE                                                  0x413b
2604*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_CAL_VREFGEN_CODE                                                 0x413c
2605*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x413d
2606*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x413e
2607*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x413f
2608*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4140
2609*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4141
2610*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4142
2611*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4143
2612*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4144
2613*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_TX_DCC_BANK_ADDR                                                 0x4145
2614*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_TX_DCC_BANK_DATA                                                 0x4146
2615*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_TX_DCC_CONT                                                      0x4147
2616*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_MPLL_BG_CTL                                                      0x4148
2617*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_SIGDET_OUT_OVRD                                                  0x4149
2618*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_SIGDET_OUT_IN                                                    0x414a
2619*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_FW_MM_CONFIG                                                     0x414b
2620*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_FW_ADPT_CONFIG                                                   0x414c
2621*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_FW_CALIB_CONFIG                                                  0x414d
2622*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x414e
2623*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_LANE_XCVR_MODE_IN                                                0x414f
2624*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_RX_SIGDET_CONFIG                                                 0x4150
2625*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE1_DIG_TX_DCC_CONFIG                                                    0x4151
2626*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_AFE_ATT_IDAC_OFST                                                0x4200
2627*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_AFE_CTLE_IDAC_OFST                                               0x4201
2628*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_ADPT_IQ                                                       0x4202
2629*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_ADAPT_FOM                                                     0x4203
2630*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4204
2631*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4205
2632*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4206
2633*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_EVEN_REF_LVL                                                 0x4207
2634*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_ODD_REF_LVL                                                  0x4208
2635*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_PHSADJ_LIN                                                    0x4209
2636*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_PHSADJ_MAP                                                    0x420a
2637*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x420b
2638*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x420c
2639*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x420d
2640*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x420e
2641*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x420f
2642*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4210
2643*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4211
2644*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4212
2645*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_IQ_PHASE_ADJUST                                               0x4213
2646*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_MPLLA_COARSE_TUNE                                                0x4214
2647*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_MPLLB_COARSE_TUNE                                                0x4215
2648*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_INIT_PWRUP_DONE                                                  0x4216
2649*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_ADPT_ATT                                                      0x4217
2650*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_ADPT_VGA                                                      0x4218
2651*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_ADPT_CTLE                                                     0x4219
2652*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP1                                                 0x421a
2653*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_ADAPT_DONE                                                    0x421b
2654*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_FAST_FLAGS                                                       0x421c
2655*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP2                                                 0x421d
2656*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP3                                                 0x421e
2657*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP4                                                 0x421f
2658*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP5                                                 0x4220
2659*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_SLICER_CTRL_EVEN                                              0x4221
2660*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_SLICER_CTRL_ODD                                               0x4222
2661*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4223
2662*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_ADPT_CTL_0                                                       0x4224
2663*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_ADPT_CTL_1                                                       0x4225
2664*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_ADPT_CTL_2                                                       0x4226
2665*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_ADPT_CTL_3                                                       0x4227
2666*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_ADPT_CTL_4                                                       0x4228
2667*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_ADPT_CTL_5                                                       0x4229
2668*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_ADPT_CTL_6                                                       0x422a
2669*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_ADPT_CTL_7                                                       0x422b
2670*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_MPLL_DISABLE                                                     0x422c
2671*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_FAST_FLAGS_2                                                     0x422d
2672*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x422e
2673*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_TXRX_OVRD_IN                                                     0x422f
2674*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_LOS_MASK_CTL                                                  0x4230
2675*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_SIGDET_FILT_CTRL                                              0x4231
2676*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_STATS                                                            0x4232
2677*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_OVRD_OUT_1                                                    0x4233
2678*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_OVRD_OUT_2                                                    0x4234
2679*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_OVRD_OUT_3                                                    0x4235
2680*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_SIGDET_CAL                                                    0x4236
2681*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_SIGDET_HF_CODE                                                0x4237
2682*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_SIGDET_LF_CODE                                                0x4238
2683*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_VREFGEN_EN                                                    0x4239
2684*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_CAL_IOFF_CODE                                                    0x423a
2685*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_CAL_ICONST_CODE                                                  0x423b
2686*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_CAL_VREFGEN_CODE                                                 0x423c
2687*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x423d
2688*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x423e
2689*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x423f
2690*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4240
2691*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4241
2692*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4242
2693*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4243
2694*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4244
2695*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_TX_DCC_BANK_ADDR                                                 0x4245
2696*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_TX_DCC_BANK_DATA                                                 0x4246
2697*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_TX_DCC_CONT                                                      0x4247
2698*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_MPLL_BG_CTL                                                      0x4248
2699*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_SIGDET_OUT_OVRD                                                  0x4249
2700*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_SIGDET_OUT_IN                                                    0x424a
2701*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_FW_MM_CONFIG                                                     0x424b
2702*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_FW_ADPT_CONFIG                                                   0x424c
2703*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_FW_CALIB_CONFIG                                                  0x424d
2704*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x424e
2705*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_LANE_XCVR_MODE_IN                                                0x424f
2706*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_RX_SIGDET_CONFIG                                                 0x4250
2707*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE2_DIG_TX_DCC_CONFIG                                                    0x4251
2708*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_AFE_ATT_IDAC_OFST                                                0x4300
2709*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_AFE_CTLE_IDAC_OFST                                               0x4301
2710*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_ADPT_IQ                                                       0x4302
2711*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_ADAPT_FOM                                                     0x4303
2712*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4304
2713*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4305
2714*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4306
2715*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_EVEN_REF_LVL                                                 0x4307
2716*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_ODD_REF_LVL                                                  0x4308
2717*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_PHSADJ_LIN                                                    0x4309
2718*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_PHSADJ_MAP                                                    0x430a
2719*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x430b
2720*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x430c
2721*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x430d
2722*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x430e
2723*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x430f
2724*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4310
2725*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4311
2726*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4312
2727*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_IQ_PHASE_ADJUST                                               0x4313
2728*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_MPLLA_COARSE_TUNE                                                0x4314
2729*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_MPLLB_COARSE_TUNE                                                0x4315
2730*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_INIT_PWRUP_DONE                                                  0x4316
2731*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_ADPT_ATT                                                      0x4317
2732*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_ADPT_VGA                                                      0x4318
2733*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_ADPT_CTLE                                                     0x4319
2734*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP1                                                 0x431a
2735*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_ADAPT_DONE                                                    0x431b
2736*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_FAST_FLAGS                                                       0x431c
2737*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP2                                                 0x431d
2738*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP3                                                 0x431e
2739*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP4                                                 0x431f
2740*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP5                                                 0x4320
2741*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_SLICER_CTRL_EVEN                                              0x4321
2742*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_SLICER_CTRL_ODD                                               0x4322
2743*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4323
2744*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_ADPT_CTL_0                                                       0x4324
2745*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_ADPT_CTL_1                                                       0x4325
2746*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_ADPT_CTL_2                                                       0x4326
2747*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_ADPT_CTL_3                                                       0x4327
2748*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_ADPT_CTL_4                                                       0x4328
2749*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_ADPT_CTL_5                                                       0x4329
2750*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_ADPT_CTL_6                                                       0x432a
2751*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_ADPT_CTL_7                                                       0x432b
2752*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_MPLL_DISABLE                                                     0x432c
2753*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_FAST_FLAGS_2                                                     0x432d
2754*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x432e
2755*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_TXRX_OVRD_IN                                                     0x432f
2756*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_LOS_MASK_CTL                                                  0x4330
2757*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_SIGDET_FILT_CTRL                                              0x4331
2758*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_STATS                                                            0x4332
2759*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_OVRD_OUT_1                                                    0x4333
2760*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_OVRD_OUT_2                                                    0x4334
2761*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_OVRD_OUT_3                                                    0x4335
2762*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_SIGDET_CAL                                                    0x4336
2763*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_SIGDET_HF_CODE                                                0x4337
2764*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_SIGDET_LF_CODE                                                0x4338
2765*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_VREFGEN_EN                                                    0x4339
2766*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_CAL_IOFF_CODE                                                    0x433a
2767*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_CAL_ICONST_CODE                                                  0x433b
2768*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_CAL_VREFGEN_CODE                                                 0x433c
2769*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x433d
2770*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x433e
2771*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x433f
2772*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4340
2773*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4341
2774*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4342
2775*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4343
2776*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4344
2777*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_TX_DCC_BANK_ADDR                                                 0x4345
2778*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_TX_DCC_BANK_DATA                                                 0x4346
2779*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_TX_DCC_CONT                                                      0x4347
2780*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_MPLL_BG_CTL                                                      0x4348
2781*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_SIGDET_OUT_OVRD                                                  0x4349
2782*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_SIGDET_OUT_IN                                                    0x434a
2783*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_FW_MM_CONFIG                                                     0x434b
2784*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_FW_ADPT_CONFIG                                                   0x434c
2785*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_FW_CALIB_CONFIG                                                  0x434d
2786*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x434e
2787*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_LANE_XCVR_MODE_IN                                                0x434f
2788*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_RX_SIGDET_CONFIG                                                 0x4350
2789*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANE3_DIG_TX_DCC_CONFIG                                                    0x4351
2790*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_AFE_ATT_IDAC_OFST                                                0x7000
2791*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_AFE_CTLE_IDAC_OFST                                               0x7001
2792*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_ADPT_IQ                                                       0x7002
2793*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_ADAPT_FOM                                                     0x7003
2794*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x7004
2795*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x7005
2796*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x7006
2797*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_EVEN_REF_LVL                                                 0x7007
2798*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_ODD_REF_LVL                                                  0x7008
2799*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_PHSADJ_LIN                                                    0x7009
2800*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_PHSADJ_MAP                                                    0x700a
2801*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x700b
2802*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x700c
2803*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x700d
2804*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x700e
2805*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x700f
2806*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x7010
2807*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x7011
2808*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x7012
2809*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_IQ_PHASE_ADJUST                                               0x7013
2810*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_MPLLA_COARSE_TUNE                                                0x7014
2811*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_MPLLB_COARSE_TUNE                                                0x7015
2812*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_INIT_PWRUP_DONE                                                  0x7016
2813*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_ADPT_ATT                                                      0x7017
2814*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_ADPT_VGA                                                      0x7018
2815*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_ADPT_CTLE                                                     0x7019
2816*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP1                                                 0x701a
2817*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_ADAPT_DONE                                                    0x701b
2818*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_FAST_FLAGS                                                       0x701c
2819*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP2                                                 0x701d
2820*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP3                                                 0x701e
2821*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP4                                                 0x701f
2822*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP5                                                 0x7020
2823*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_SLICER_CTRL_EVEN                                              0x7021
2824*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_SLICER_CTRL_ODD                                               0x7022
2825*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x7023
2826*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_ADPT_CTL_0                                                       0x7024
2827*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_ADPT_CTL_1                                                       0x7025
2828*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_ADPT_CTL_2                                                       0x7026
2829*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_ADPT_CTL_3                                                       0x7027
2830*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_ADPT_CTL_4                                                       0x7028
2831*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_ADPT_CTL_5                                                       0x7029
2832*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_ADPT_CTL_6                                                       0x702a
2833*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_ADPT_CTL_7                                                       0x702b
2834*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_MPLL_DISABLE                                                     0x702c
2835*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_FAST_FLAGS_2                                                     0x702d
2836*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x702e
2837*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_TXRX_OVRD_IN                                                     0x702f
2838*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_LOS_MASK_CTL                                                  0x7030
2839*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_SIGDET_FILT_CTRL                                              0x7031
2840*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_STATS                                                            0x7032
2841*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_OVRD_OUT_1                                                    0x7033
2842*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_OVRD_OUT_2                                                    0x7034
2843*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_OVRD_OUT_3                                                    0x7035
2844*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_SIGDET_CAL                                                    0x7036
2845*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_SIGDET_HF_CODE                                                0x7037
2846*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_SIGDET_LF_CODE                                                0x7038
2847*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_VREFGEN_EN                                                    0x7039
2848*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_CAL_IOFF_CODE                                                    0x703a
2849*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_CAL_ICONST_CODE                                                  0x703b
2850*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_CAL_VREFGEN_CODE                                                 0x703c
2851*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x703d
2852*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x703e
2853*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x703f
2854*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x7040
2855*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x7041
2856*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x7042
2857*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x7043
2858*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x7044
2859*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_TX_DCC_BANK_ADDR                                                 0x7045
2860*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_TX_DCC_BANK_DATA                                                 0x7046
2861*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_TX_DCC_CONT                                                      0x7047
2862*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_MPLL_BG_CTL                                                      0x7048
2863*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_SIGDET_OUT_OVRD                                                  0x7049
2864*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_SIGDET_OUT_IN                                                    0x704a
2865*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_FW_MM_CONFIG                                                     0x704b
2866*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_FW_ADPT_CONFIG                                                   0x704c
2867*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_FW_CALIB_CONFIG                                                  0x704d
2868*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x704e
2869*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_LANE_XCVR_MODE_IN                                                0x704f
2870*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_RX_SIGDET_CONFIG                                                 0x7050
2871*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWAONLANEX_DIG_TX_DCC_CONFIG                                                    0x7051
2872*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_IDCODE_LO                                                               0x8000
2873*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_IDCODE_HI                                                               0x8001
2874*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_REFCLK_OVRD_IN                                                          0x8002
2875*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_DIV_CLK_OVRD_IN                                                   0x8003
2876*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_HDMI_CLK_OVRD_IN                                                  0x8004
2877*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_DIV_CLK_OVRD_IN                                                   0x8005
2878*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_HDMI_CLK_OVRD_IN                                                  0x8006
2879*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_OVRD_IN_0                                                         0x8007
2880*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_OVRD_IN_1                                                         0x8008
2881*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_OVRD_IN_2                                                         0x8009
2882*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_SSC_PEAK_1                                                        0x800a
2883*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_SSC_PEAK_2                                                        0x800b
2884*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_SSC_STEPSIZE_1                                                    0x800c
2885*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_SSC_STEPSIZE_2                                                    0x800d
2886*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_OVRD_IN_3                                                         0x800e
2887*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_OVRD_IN_4                                                         0x800f
2888*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_OVRD_IN_5                                                         0x8010
2889*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_CP_OVRD_IN                                                        0x8011
2890*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_CP_GS_OVRD_IN                                                     0x8012
2891*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_OVRD_IN_0                                                         0x8013
2892*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_OVRD_IN_1                                                         0x8014
2893*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_OVRD_IN_2                                                         0x8015
2894*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_SSC_PEAK_1                                                        0x8016
2895*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_SSC_PEAK_2                                                        0x8017
2896*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_SSC_STEPSIZE_1                                                    0x8018
2897*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_SSC_STEPSIZE_2                                                    0x8019
2898*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_OVRD_IN_3                                                         0x801a
2899*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_OVRD_IN_4                                                         0x801b
2900*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_OVRD_IN_5                                                         0x801c
2901*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_CP_OVRD_IN                                                        0x801d
2902*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_CP_GS_OVRD_IN                                                     0x801e
2903*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_SUP_OVRD_IN                                                             0x801f
2904*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_PRESCALER_OVRD_IN                                                       0x8020
2905*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_SUP_OVRD_OUT                                                            0x8021
2906*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_LVL_OVRD_IN                                                             0x8022
2907*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_ASIC_IN_0                                                         0x8024
2908*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_ASIC_IN_1                                                         0x8025
2909*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_ASIC_IN_2                                                         0x8026
2910*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_ASIC_IN_3                                                         0x8027
2911*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_ASIC_IN_4                                                         0x8028
2912*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_ASIC_IN_5                                                         0x8029
2913*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_ASIC_IN_6                                                         0x802a
2914*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_ASIC_IN_0                                                         0x802b
2915*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_ASIC_IN_1                                                         0x802c
2916*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_ASIC_IN_2                                                         0x802d
2917*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_ASIC_IN_3                                                         0x802e
2918*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_ASIC_IN_4                                                         0x802f
2919*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_ASIC_IN_5                                                         0x8030
2920*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_ASIC_IN_6                                                         0x8031
2921*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_DIV_CLK_ASIC_IN                                                   0x8032
2922*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_HDMI_CLK_ASIC_IN                                                  0x8033
2923*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_DIV_CLK_ASIC_IN                                                   0x8034
2924*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_HDMI_CLK_ASIC_IN                                                  0x8035
2925*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ASIC_IN                                                                 0x8036
2926*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_LVL_ASIC_IN                                                             0x8037
2927*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_BANDGAP_ASIC_IN                                                         0x8038
2928*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_CP_ASIC_IN                                                        0x8039
2929*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_CP_GS_ASIC_IN                                                     0x803a
2930*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_CP_ASIC_IN                                                        0x803b
2931*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_CP_GS_ASIC_IN                                                     0x803c
2932*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_PRESCALER_CTRL                                                          0x8040
2933*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_RTUNE_CTRL                                                              0x8041
2934*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_BG1                                                                     0x8042
2935*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_BG2                                                                     0x8043
2936*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_SWITCH_PWR_MEAS                                                         0x8044
2937*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_BG3                                                                     0x8045
2938*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_MISC1                                                             0x8046
2939*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_MISC2                                                             0x8047
2940*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_OVRD                                                              0x8048
2941*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_ATB1                                                              0x8049
2942*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_ATB2                                                              0x804a
2943*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_ATB3                                                              0x804b
2944*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_CTR1                                                              0x804c
2945*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_CTR2                                                              0x804d
2946*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_CTR3                                                              0x804e
2947*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_CTR4                                                              0x804f
2948*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_CTR5                                                              0x8050
2949*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_RESERVED1                                                         0x8051
2950*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLA_RESERVED2                                                         0x8052
2951*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_MISC1                                                             0x8053
2952*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_MISC2                                                             0x8054
2953*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_OVRD                                                              0x8055
2954*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_ATB1                                                              0x8056
2955*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_ATB2                                                              0x8057
2956*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_ATB3                                                              0x8058
2957*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_CTR1                                                              0x8059
2958*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_CTR2                                                              0x805a
2959*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_CTR3                                                              0x805b
2960*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_CTR4                                                              0x805c
2961*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_CTR5                                                              0x805d
2962*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_RESERVED1                                                         0x805e
2963*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_ANA_MPLLB_RESERVED2                                                         0x805f
2964*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_OVRD                                            0x8061
2965*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_MPLL_PWR_CTL_STAT                                                 0x8062
2966*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                    0x8063
2967*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                     0x8064
2968*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS                                          0x8065
2969*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                              0x8066
2970*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                            0x8067
2971*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_CAL                                             0x8068
2972*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                     0x8069
2973*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLA_SSC_GEN_SPREAD_TYPE                                               0x806b
2974*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_OVRD                                            0x806d
2975*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_MPLL_PWR_CTL_STAT                                                 0x806e
2976*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                    0x806f
2977*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                     0x8070
2978*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS                                          0x8071
2979*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                              0x8072
2980*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                            0x8073
2981*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_CAL                                             0x8074
2982*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                     0x8075
2983*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_MPLLB_SSC_GEN_SPREAD_TYPE                                               0x8077
2984*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_0                                                 0x8078
2985*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_1                                                 0x8079
2986*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_2                                                 0x807a
2987*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_CLK_RST_REF_PWRUP_TIME_0                                                0x807b
2988*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_CLK_RST_REF_VPHUD                                                       0x807c
2989*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_RTUNE_CONFIG                                                            0x8081
2990*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_RTUNE_STAT                                                              0x8082
2991*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_RTUNE_RX_SET_VAL                                                        0x8083
2992*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_RTUNE_TXDN_SET_VAL                                                      0x8084
2993*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_RTUNE_TXUP_SET_VAL                                                      0x8085
2994*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_RTUNE_RX_STAT                                                           0x8086
2995*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_RTUNE_TXDN_STAT                                                         0x8087
2996*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_RTUNE_TXUP_STAT                                                         0x8088
2997*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_RTUNE_CONFIG_CNT0                                                       0x8089
2998*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_RTUNE_CONFIG_CNT1                                                       0x808a
2999*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_RTUNE_TX_CAL_CODE                                                       0x808b
3000*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ANA_MPLLA_OVRD_OUT_0                                                    0x808c
3001*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ANA_MPLLA_OVRD_OUT_1                                                    0x808d
3002*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ANA_MPLLA_OVRD_OUT_2                                                    0x808e
3003*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ANA_MPLLB_OVRD_OUT_0                                                    0x808f
3004*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ANA_MPLLB_OVRD_OUT_1                                                    0x8090
3005*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ANA_MPLLB_OVRD_OUT_2                                                    0x8091
3006*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ANA_RTUNE_OVRD_OUT                                                      0x8092
3007*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ANA_STAT                                                                0x8093
3008*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ANA_BG_OVRD_OUT                                                         0x8094
3009*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ANA_MPLLA_PMIX_OVRD_OUT                                                 0x8095
3010*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_SUPX_DIG_ANA_MPLLB_PMIX_OVRD_OUT                                                 0x8096
3011*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_LANE_OVRD_IN                                                      0x9000
3012*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_OVRD_IN_0                                                      0x9001
3013*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_OVRD_IN_1                                                      0x9002
3014*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_OVRD_IN_2                                                      0x9003
3015*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_OVRD_IN_3                                                      0x9004
3016*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_OVRD_IN_4                                                      0x9005
3017*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_OVRD_OUT                                                       0x9006
3018*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_OVRD_IN_0                                                      0x9007
3019*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_OVRD_IN_1                                                      0x9008
3020*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_OVRD_IN_2                                                      0x9009
3021*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_OVRD_IN_3                                                      0x900a
3022*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_OVRD_IN_4                                                      0x900b
3023*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_OVRD_IN_5                                                      0x900c
3024*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x900d
3025*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x900e
3026*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_OVRD_OUT_0                                                     0x900f
3027*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_LANE_ASIC_IN                                                      0x9010
3028*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_ASIC_IN_0                                                      0x9011
3029*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_ASIC_IN_1                                                      0x9012
3030*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_ASIC_IN_2                                                      0x9013
3031*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_ASIC_OUT                                                       0x9014
3032*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_ASIC_IN_0                                                      0x9015
3033*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_ASIC_IN_1                                                      0x9016
3034*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x9017
3035*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x9018
3036*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x9019
3037*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x901a
3038*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_ASIC_OUT_0                                                     0x901b
3039*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_RX_OVRD_IN_6                                                      0x901c
3040*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_OVRD_IN_5                                                      0x901d
3041*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_TX_OVRD_OUT_1                                                     0x901e
3042*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ASIC_OCLA                                                              0x901f
3043*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x9020
3044*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x9021
3045*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x9022
3046*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x9023
3047*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x9024
3048*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x9025
3049*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x9026
3050*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x9027
3051*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x9028
3052*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x9029
3053*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x902a
3054*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x902b
3055*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x902c
3056*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x902d
3057*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x902e
3058*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x902f
3059*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x9030
3060*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x9031
3061*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_TX_LBERT_CTL                                                           0x9032
3062*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x9040
3063*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x9041
3064*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x9042
3065*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x9043
3066*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x9045
3067*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x9046
3068*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x9047
3069*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x9048
3070*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x9049
3071*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x904a
3072*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x904b
3073*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x904c
3074*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x904d
3075*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x904e
3076*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x904f
3077*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x9050
3078*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_LBERT_CTL                                                           0x9051
3079*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_LBERT_ERR                                                           0x9052
3080*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_CDR_CDR_CTL_0                                                       0x9053
3081*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_CDR_CDR_CTL_1                                                       0x9054
3082*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_CDR_CDR_CTL_2                                                       0x9055
3083*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_CDR_CDR_CTL_3                                                       0x9056
3084*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_CDR_CDR_CTL_4                                                       0x9057
3085*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_CDR_STAT                                                            0x9058
3086*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_DPLL_FREQ                                                           0x9059
3087*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x905a
3088*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x905b
3089*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x9060
3090*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x9061
3091*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x9062
3092*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x9063
3093*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x9064
3094*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x9065
3095*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x9066
3096*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x9067
3097*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x9068
3098*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x9069
3099*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x906a
3100*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x906b
3101*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x906c
3102*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x906d
3103*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x906e
3104*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x906f
3105*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x9070
3106*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x9071
3107*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x9072
3108*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x9073
3109*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x9074
3110*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x9075
3111*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x9076
3112*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x9077
3113*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x9078
3114*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x9079
3115*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x907a
3116*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x907b
3117*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x907c
3118*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x907d
3119*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x907e
3120*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x907f
3121*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_LD_VAL_1                                                       0x9080
3122*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_DATA_MSK                                                       0x9081
3123*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_MATCH_CTL0                                                     0x9082
3124*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_MATCH_CTL1                                                     0x9083
3125*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_STAT_CTL0                                                      0x9084
3126*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_STAT_CTL1                                                      0x9085
3127*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_SMPL_CNT1                                                      0x9086
3128*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_STAT_CNT_0                                                     0x9087
3129*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_STAT_CNT_1                                                     0x9088
3130*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_STAT_CNT_2                                                     0x9089
3131*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_STAT_CNT_3                                                     0x908a
3132*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_STAT_CNT_4                                                     0x908b
3133*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_STAT_CNT_5                                                     0x908c
3134*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_STAT_CNT_6                                                     0x908d
3135*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x908e
3136*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_MATCH_CTL2                                                     0x908f
3137*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_MATCH_CTL3                                                     0x9090
3138*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_MATCH_CTL4                                                     0x9091
3139*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_MATCH_CTL5                                                     0x9092
3140*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_STAT_CTL2                                                      0x9093
3141*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_RX_STAT_STAT_STOP                                                      0x9094
3142*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_MPHY_RX_PWM_CTL                                                        0x9095
3143*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_MPHY_RX_TERM_LS_CTL                                                    0x9096
3144*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x9097
3145*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_OVRD_OUT                                                        0x90a0
3146*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x90a1
3147*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x90a2
3148*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x90a3
3149*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x90a4
3150*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x90a5
3151*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x90a6
3152*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x90a7
3153*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x90a8
3154*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x90a9
3155*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x90aa
3156*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x90ab
3157*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x90ac
3158*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x90ad
3159*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_CAL                                                             0x90ae
3160*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_DAC_CTRL                                                        0x90af
3161*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x90b0
3162*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x90b1
3163*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_AFE_ATT_VGA                                                     0x90b2
3164*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_AFE_CTLE                                                        0x90b3
3165*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_SCOPE                                                           0x90b4
3166*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_SLICER_CTRL                                                     0x90b5
3167*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x90b6
3168*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x90b7
3169*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x90b8
3170*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x90b9
3171*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x90ba
3172*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_STATUS_0                                                           0x90bb
3173*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_STATUS_1                                                           0x90bc
3174*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x90bd
3175*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x90be
3176*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_MPHY_OVRD_OUT                                                      0x90bf
3177*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x90c0
3178*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x90c1
3179*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x90c2
3180*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x90c3
3181*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_DIG_ANA_TX_OVRD_OUT_2                                                      0x90c4
3182*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_OVRD_MEAS                                                           0x90e0
3183*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_PWR_OVRD                                                            0x90e1
3184*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_ALT_BUS                                                             0x90e2
3185*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_ATB1                                                                0x90e3
3186*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_ATB2                                                                0x90e4
3187*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_DCC_DAC                                                             0x90e5
3188*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_DCC_CTRL1                                                           0x90e6
3189*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_TERM_CODE                                                           0x90e7
3190*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_TERM_CODE_CTRL                                                      0x90e8
3191*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_OVRD_CLK                                                            0x90e9
3192*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_MISC1                                                               0x90ea
3193*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_MISC2                                                               0x90eb
3194*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_MISC3                                                               0x90ec
3195*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_RESERVED2                                                           0x90ed
3196*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_RESERVED3                                                           0x90ee
3197*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_TX_RESERVED4                                                           0x90ef
3198*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_CLK_1                                                               0x90f0
3199*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_CLK_2                                                               0x90f1
3200*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_CDR_DES                                                             0x90f2
3201*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_SLC_CTRL                                                            0x90f3
3202*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_PWR_CTRL1                                                           0x90f4
3203*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_PWR_CTRL2                                                           0x90f5
3204*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_SQ                                                                  0x90f6
3205*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_CAL1                                                                0x90f7
3206*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_CAL2                                                                0x90f8
3207*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_ATB_REGREF                                                          0x90f9
3208*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_ATB_MEAS1                                                           0x90fa
3209*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_ATB_MEAS2                                                           0x90fb
3210*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_ATB_MEAS3                                                           0x90fc
3211*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_ATB_MEAS4                                                           0x90fd
3212*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_ATB_FRC                                                             0x90fe
3213*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_LANEX_ANA_RX_RESERVED1                                                           0x90ff
3214*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWMEM_DIG_ROM_CMN0_B0_R0                                                        0xa000
3215*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWMEM_DIG_RAM_CMN0_B0_R0                                                        0xc000
3216*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN                                                   0xe000
3217*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN_1                                                 0xe001
3218*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_TX_PCS_IN                                                    0xe002
3219*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_TX_OVRD_OUT                                                  0xe003
3220*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_TX_PCS_OUT                                                   0xe004
3221*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN                                                   0xe005
3222*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_1                                                 0xe006
3223*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_2                                                 0xe007
3224*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_3                                                 0xe008
3225*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_PCS_IN                                                    0xe009
3226*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_1                                                  0xe00a
3227*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_2                                                  0xe00b
3228*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_3                                                  0xe00c
3229*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_4                                                  0xe00d
3230*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT                                                  0xe00e
3231*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_PCS_OUT                                                   0xe00f
3232*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_ADAPT_ACK                                                 0xe010
3233*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_ADAPT_FOM                                                 0xe011
3234*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_TXPRE_DIR                                                 0xe012
3235*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_TXMAIN_DIR                                                0xe013
3236*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_TXPOST_DIR                                                0xe014
3237*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_LANE_NUMBER                                                  0xe015
3238*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RESERVED_1                                                   0xe016
3239*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RESERVED_2                                                   0xe017
3240*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_ATE_OVRD_IN                                                  0xe018
3241*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0xe019
3242*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0xe01a
3243*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0xe01b
3244*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT_1                                                0xe01c
3245*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0xe01d
3246*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0xe01e
3247*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_PH2_CAL                                                   0xe01f
3248*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FSM_OVRD_CTL                                                    0xe020
3249*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_MEM_ADDR_MON                                                    0xe021
3250*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_STATUS_MON                                                      0xe022
3251*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_STARTUP_CAL                                             0xe023
3252*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_ADAPT                                                   0xe024
3253*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_AFE_CAL                                                 0xe025
3254*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_DFE_CAL                                                 0xe026
3255*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_BYPASS_CAL                                              0xe027
3256*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_REFLVL_CAL                                              0xe028
3257*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_IQ_CAL                                                  0xe029
3258*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_AFE_ADAPT                                               0xe02a
3259*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_DFE_ADAPT                                               0xe02b
3260*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_SUP                                                        0xe02c
3261*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_TX_CMN_MODE                                                0xe02d
3262*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_TX_RXDET                                                   0xe02e
3263*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_PWRUP                                                   0xe02f
3264*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_VCO_WAIT                                                0xe030
3265*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_VCO_CAL                                                 0xe031
3266*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_CMNCAL_MPLL_STATUS                                              0xe032
3267*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0xe033
3268*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_CONT_ADAPT                                              0xe034
3269*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0xe035
3270*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0xe036
3271*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0xe037
3272*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_FAST_FLAGS                                                      0xe038
3273*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_CR_LOCK                                                         0xe039
3274*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_TX_DCC_FLAGS                                                    0xe03a
3275*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_TX_DCC_STATUS                                                   0xe03b
3276*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_OCLA                                                            0xe03c
3277*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0xe03d
3278*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_CMNCAL_RCAL_STATUS                                              0xe03e
3279*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0xe03f
3280*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RESET_RTN_REQ                                               0xe040
3281*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_RESET_IRQ                                                0xe041
3282*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0xe042
3283*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0xe043
3284*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0xe044
3285*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0xe045
3286*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0xe046
3287*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0xe047
3288*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0xe048
3289*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0xe049
3290*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0xe04a
3291*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0xe04b
3292*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0xe04c
3293*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_IRQ_MASK                                                    0xe04d
3294*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_IRQ_MASK_2                                                  0xe04e
3295*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0xe04f
3296*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0xe050
3297*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0xe051
3298*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0xe052
3299*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0xe053
3300*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0xe054
3301*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0xe055
3302*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0xe056
3303*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0xe057
3304*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_TX_RESET_IRQ                                                0xe058
3305*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0xe059
3306*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0xe05a
3307*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0xe05b
3308*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_LANE_OVRD_IN                                                 0xe060
3309*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_LANE_OVRD_OUT                                                0xe061
3310*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_SUP_OVRD_IN                                                  0xe062
3311*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_SUP_PMA_IN                                                   0xe063
3312*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_TX_OVRD_OUT                                                  0xe064
3313*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_TX_PMA_IN                                                    0xe065
3314*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_RX_OVRD_OUT                                                  0xe066
3315*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_RX_PMA_IN                                                    0xe067
3316*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_LANE_RTUNE_CTL                                               0xe068
3317*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_SUP_PMA_IN_1                                                 0xe069
3318*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_MPHY_OVRD_IN                                                 0xe06a
3319*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_MPHY_OVRD_OUT                                                0xe06b
3320*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0xe06c
3321*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_TX_CTL_TX_FSM_CTL                                                   0xe080
3322*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_TX_CTL_TX_CLK_CTL                                                   0xe081
3323*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0xe082
3324*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_TX_CTL_OCLA                                                         0xe083
3325*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_TX_CTL_UPCS_OCLA                                                    0xe084
3326*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_RX_CTL_RX_FSM_CTL                                                   0xe0a0
3327*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0xe0a1
3328*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0xe0a2
3329*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0xe0a3
3330*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0xe0a4
3331*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_RX_CTL_UPCS_OCLA                                                    0xe0a5
3332*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0xe0c0
3333*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0xe0c1
3334*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0xe0c2
3335*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0xe0c3
3336*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0xe0c4
3337*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0xe0c5
3338*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0xe0c6
3339*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT_2                                                0xe0c7
3340*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR0_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN_2                                                 0xe0c8
3341*5b723b12SQingqing Zhuo 
3342*5b723b12SQingqing Zhuo 
3343*5b723b12SQingqing Zhuo // addressBlock: dpcssys_cr1_rdpcstxcrind
3344*5b723b12SQingqing Zhuo // base address: 0x0
3345*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_IDCODE_LO                                                                0x0000
3346*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_IDCODE_HI                                                                0x0001
3347*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_REFCLK_OVRD_IN                                                           0x0002
3348*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_DIV_CLK_OVRD_IN                                                    0x0003
3349*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_HDMI_CLK_OVRD_IN                                                   0x0004
3350*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_DIV_CLK_OVRD_IN                                                    0x0005
3351*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_HDMI_CLK_OVRD_IN                                                   0x0006
3352*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_OVRD_IN_0                                                          0x0007
3353*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_OVRD_IN_1                                                          0x0008
3354*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_OVRD_IN_2                                                          0x0009
3355*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_SSC_PEAK_1                                                         0x000a
3356*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_SSC_PEAK_2                                                         0x000b
3357*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_SSC_STEPSIZE_1                                                     0x000c
3358*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_SSC_STEPSIZE_2                                                     0x000d
3359*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_OVRD_IN_3                                                          0x000e
3360*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_OVRD_IN_4                                                          0x000f
3361*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_OVRD_IN_5                                                          0x0010
3362*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_CP_OVRD_IN                                                         0x0011
3363*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_CP_GS_OVRD_IN                                                      0x0012
3364*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_OVRD_IN_0                                                          0x0013
3365*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_OVRD_IN_1                                                          0x0014
3366*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_OVRD_IN_2                                                          0x0015
3367*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_SSC_PEAK_1                                                         0x0016
3368*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_SSC_PEAK_2                                                         0x0017
3369*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_SSC_STEPSIZE_1                                                     0x0018
3370*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_SSC_STEPSIZE_2                                                     0x0019
3371*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_OVRD_IN_3                                                          0x001a
3372*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_OVRD_IN_4                                                          0x001b
3373*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_OVRD_IN_5                                                          0x001c
3374*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_CP_OVRD_IN                                                         0x001d
3375*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_CP_GS_OVRD_IN                                                      0x001e
3376*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_SUP_OVRD_IN                                                              0x001f
3377*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_PRESCALER_OVRD_IN                                                        0x0020
3378*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_SUP_OVRD_OUT                                                             0x0021
3379*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_LVL_OVRD_IN                                                              0x0022
3380*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_ASIC_IN_0                                                          0x0024
3381*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_ASIC_IN_1                                                          0x0025
3382*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_ASIC_IN_2                                                          0x0026
3383*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_ASIC_IN_3                                                          0x0027
3384*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_ASIC_IN_4                                                          0x0028
3385*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_ASIC_IN_5                                                          0x0029
3386*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_ASIC_IN_6                                                          0x002a
3387*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_ASIC_IN_0                                                          0x002b
3388*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_ASIC_IN_1                                                          0x002c
3389*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_ASIC_IN_2                                                          0x002d
3390*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_ASIC_IN_3                                                          0x002e
3391*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_ASIC_IN_4                                                          0x002f
3392*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_ASIC_IN_5                                                          0x0030
3393*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_ASIC_IN_6                                                          0x0031
3394*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_DIV_CLK_ASIC_IN                                                    0x0032
3395*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_HDMI_CLK_ASIC_IN                                                   0x0033
3396*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_DIV_CLK_ASIC_IN                                                    0x0034
3397*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_HDMI_CLK_ASIC_IN                                                   0x0035
3398*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ASIC_IN                                                                  0x0036
3399*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_LVL_ASIC_IN                                                              0x0037
3400*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_BANDGAP_ASIC_IN                                                          0x0038
3401*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_CP_ASIC_IN                                                         0x0039
3402*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_CP_GS_ASIC_IN                                                      0x003a
3403*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_CP_ASIC_IN                                                         0x003b
3404*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_CP_GS_ASIC_IN                                                      0x003c
3405*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_PRESCALER_CTRL                                                           0x0040
3406*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_RTUNE_CTRL                                                               0x0041
3407*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_BG1                                                                      0x0042
3408*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_BG2                                                                      0x0043
3409*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_SWITCH_PWR_MEAS                                                          0x0044
3410*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_BG3                                                                      0x0045
3411*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_MISC1                                                              0x0046
3412*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_MISC2                                                              0x0047
3413*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_OVRD                                                               0x0048
3414*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_ATB1                                                               0x0049
3415*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_ATB2                                                               0x004a
3416*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_ATB3                                                               0x004b
3417*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_CTR1                                                               0x004c
3418*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_CTR2                                                               0x004d
3419*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_CTR3                                                               0x004e
3420*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_CTR4                                                               0x004f
3421*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_CTR5                                                               0x0050
3422*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_RESERVED1                                                          0x0051
3423*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLA_RESERVED2                                                          0x0052
3424*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_MISC1                                                              0x0053
3425*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_MISC2                                                              0x0054
3426*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_OVRD                                                               0x0055
3427*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_ATB1                                                               0x0056
3428*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_ATB2                                                               0x0057
3429*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_ATB3                                                               0x0058
3430*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_CTR1                                                               0x0059
3431*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_CTR2                                                               0x005a
3432*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_CTR3                                                               0x005b
3433*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_CTR4                                                               0x005c
3434*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_CTR5                                                               0x005d
3435*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_RESERVED1                                                          0x005e
3436*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_ANA_MPLLB_RESERVED2                                                          0x005f
3437*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_OVRD                                             0x0061
3438*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_MPLL_PWR_CTL_STAT                                                  0x0062
3439*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                     0x0063
3440*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                      0x0064
3441*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS                                           0x0065
3442*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                               0x0066
3443*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                             0x0067
3444*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_CAL                                              0x0068
3445*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                      0x0069
3446*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLA_SSC_GEN_SPREAD_TYPE                                                0x006b
3447*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_OVRD                                             0x006d
3448*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_MPLL_PWR_CTL_STAT                                                  0x006e
3449*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                     0x006f
3450*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                      0x0070
3451*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS                                           0x0071
3452*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                               0x0072
3453*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                             0x0073
3454*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_CAL                                              0x0074
3455*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                      0x0075
3456*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_MPLLB_SSC_GEN_SPREAD_TYPE                                                0x0077
3457*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_CLK_RST_BG_PWRUP_TIME_0                                                  0x0078
3458*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_CLK_RST_BG_PWRUP_TIME_1                                                  0x0079
3459*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_CLK_RST_BG_PWRUP_TIME_2                                                  0x007a
3460*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_CLK_RST_REF_PWRUP_TIME_0                                                 0x007b
3461*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_CLK_RST_REF_VPHUD                                                        0x007c
3462*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_RTUNE_CONFIG                                                             0x0081
3463*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_RTUNE_STAT                                                               0x0082
3464*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_RTUNE_RX_SET_VAL                                                         0x0083
3465*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_RTUNE_TXDN_SET_VAL                                                       0x0084
3466*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_RTUNE_TXUP_SET_VAL                                                       0x0085
3467*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_RTUNE_RX_STAT                                                            0x0086
3468*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_RTUNE_TXDN_STAT                                                          0x0087
3469*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_RTUNE_TXUP_STAT                                                          0x0088
3470*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_RTUNE_CONFIG_CNT0                                                        0x0089
3471*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_RTUNE_CONFIG_CNT1                                                        0x008a
3472*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_RTUNE_TX_CAL_CODE                                                        0x008b
3473*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ANA_MPLLA_OVRD_OUT_0                                                     0x008c
3474*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ANA_MPLLA_OVRD_OUT_1                                                     0x008d
3475*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ANA_MPLLA_OVRD_OUT_2                                                     0x008e
3476*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ANA_MPLLB_OVRD_OUT_0                                                     0x008f
3477*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ANA_MPLLB_OVRD_OUT_1                                                     0x0090
3478*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ANA_MPLLB_OVRD_OUT_2                                                     0x0091
3479*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ANA_RTUNE_OVRD_OUT                                                       0x0092
3480*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ANA_STAT                                                                 0x0093
3481*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ANA_BG_OVRD_OUT                                                          0x0094
3482*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ANA_MPLLA_PMIX_OVRD_OUT                                                  0x0095
3483*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUP_DIG_ANA_MPLLB_PMIX_OVRD_OUT                                                  0x0096
3484*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_LANE_OVRD_IN                                                      0x1000
3485*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_OVRD_IN_0                                                      0x1001
3486*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_OVRD_IN_1                                                      0x1002
3487*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_OVRD_IN_2                                                      0x1003
3488*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_OVRD_IN_3                                                      0x1004
3489*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_OVRD_IN_4                                                      0x1005
3490*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_OVRD_OUT                                                       0x1006
3491*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_RX_OVRD_OUT_0                                                     0x100f
3492*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_LANE_ASIC_IN                                                      0x1010
3493*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_ASIC_IN_0                                                      0x1011
3494*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_ASIC_IN_1                                                      0x1012
3495*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_ASIC_IN_2                                                      0x1013
3496*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_ASIC_OUT                                                       0x1014
3497*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_RX_ASIC_OUT_0                                                     0x101b
3498*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_OVRD_IN_5                                                      0x101d
3499*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ASIC_TX_OVRD_OUT_1                                                     0x101e
3500*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1020
3501*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1021
3502*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1022
3503*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1023
3504*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1024
3505*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1025
3506*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1026
3507*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1027
3508*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1028
3509*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1029
3510*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x102a
3511*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x102b
3512*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x102c
3513*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x102d
3514*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x102e
3515*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x102f
3516*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1030
3517*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1031
3518*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_TX_LBERT_CTL                                                           0x1032
3519*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_LD_VAL_1                                                       0x1080
3520*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_DATA_MSK                                                       0x1081
3521*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_MATCH_CTL0                                                     0x1082
3522*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_MATCH_CTL1                                                     0x1083
3523*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_STAT_CTL0                                                      0x1084
3524*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_STAT_CTL1                                                      0x1085
3525*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_SMPL_CNT1                                                      0x1086
3526*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_STAT_CNT_0                                                     0x1087
3527*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_STAT_CNT_1                                                     0x1088
3528*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_STAT_CNT_2                                                     0x1089
3529*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_STAT_CNT_3                                                     0x108a
3530*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_STAT_CNT_4                                                     0x108b
3531*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_STAT_CNT_5                                                     0x108c
3532*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_STAT_CNT_6                                                     0x108d
3533*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x108e
3534*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_MATCH_CTL2                                                     0x108f
3535*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_MATCH_CTL3                                                     0x1090
3536*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_MATCH_CTL4                                                     0x1091
3537*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_MATCH_CTL5                                                     0x1092
3538*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_STAT_CTL2                                                      0x1093
3539*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_RX_STAT_STAT_STOP                                                      0x1094
3540*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_OVRD_OUT                                                        0x10a0
3541*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x10a1
3542*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x10a2
3543*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x10a3
3544*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x10a4
3545*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x10a5
3546*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x10a6
3547*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x10a7
3548*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x10a8
3549*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_STATUS_0                                                           0x10bb
3550*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x10c2
3551*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x10c3
3552*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_DIG_ANA_TX_OVRD_OUT_2                                                      0x10c4
3553*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_OVRD_MEAS                                                           0x10e0
3554*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_PWR_OVRD                                                            0x10e1
3555*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_ALT_BUS                                                             0x10e2
3556*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_ATB1                                                                0x10e3
3557*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_ATB2                                                                0x10e4
3558*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_DCC_DAC                                                             0x10e5
3559*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_DCC_CTRL1                                                           0x10e6
3560*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_TERM_CODE                                                           0x10e7
3561*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_TERM_CODE_CTRL                                                      0x10e8
3562*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_OVRD_CLK                                                            0x10e9
3563*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_MISC1                                                               0x10ea
3564*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_MISC2                                                               0x10eb
3565*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_MISC3                                                               0x10ec
3566*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_RESERVED2                                                           0x10ed
3567*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_RESERVED3                                                           0x10ee
3568*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE0_ANA_TX_RESERVED4                                                           0x10ef
3569*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_LANE_OVRD_IN                                                      0x1100
3570*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_OVRD_IN_0                                                      0x1101
3571*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_OVRD_IN_1                                                      0x1102
3572*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_OVRD_IN_2                                                      0x1103
3573*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_OVRD_IN_3                                                      0x1104
3574*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_OVRD_IN_4                                                      0x1105
3575*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_OVRD_OUT                                                       0x1106
3576*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_OVRD_IN_0                                                      0x1107
3577*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_OVRD_IN_1                                                      0x1108
3578*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_OVRD_IN_2                                                      0x1109
3579*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_OVRD_IN_3                                                      0x110a
3580*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_OVRD_IN_4                                                      0x110b
3581*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_OVRD_IN_5                                                      0x110c
3582*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x110d
3583*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x110e
3584*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_OVRD_OUT_0                                                     0x110f
3585*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_LANE_ASIC_IN                                                      0x1110
3586*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_ASIC_IN_0                                                      0x1111
3587*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_ASIC_IN_1                                                      0x1112
3588*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_ASIC_IN_2                                                      0x1113
3589*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_ASIC_OUT                                                       0x1114
3590*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_ASIC_IN_0                                                      0x1115
3591*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_ASIC_IN_1                                                      0x1116
3592*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x1117
3593*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x1118
3594*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x1119
3595*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x111a
3596*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_ASIC_OUT_0                                                     0x111b
3597*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_RX_OVRD_IN_6                                                      0x111c
3598*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_OVRD_IN_5                                                      0x111d
3599*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_TX_OVRD_OUT_1                                                     0x111e
3600*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ASIC_OCLA                                                              0x111f
3601*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1120
3602*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1121
3603*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1122
3604*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1123
3605*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1124
3606*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1125
3607*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1126
3608*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1127
3609*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1128
3610*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1129
3611*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x112a
3612*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x112b
3613*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x112c
3614*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x112d
3615*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x112e
3616*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x112f
3617*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1130
3618*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1131
3619*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_TX_LBERT_CTL                                                           0x1132
3620*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x1140
3621*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x1141
3622*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x1142
3623*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x1143
3624*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x1145
3625*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x1146
3626*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x1147
3627*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x1148
3628*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x1149
3629*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x114a
3630*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x114b
3631*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x114c
3632*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x114d
3633*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x114e
3634*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x114f
3635*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x1150
3636*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_LBERT_CTL                                                           0x1151
3637*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_LBERT_ERR                                                           0x1152
3638*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_CDR_CDR_CTL_0                                                       0x1153
3639*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_CDR_CDR_CTL_1                                                       0x1154
3640*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_CDR_CDR_CTL_2                                                       0x1155
3641*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_CDR_CDR_CTL_3                                                       0x1156
3642*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_CDR_CDR_CTL_4                                                       0x1157
3643*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_CDR_STAT                                                            0x1158
3644*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_DPLL_FREQ                                                           0x1159
3645*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x115a
3646*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x115b
3647*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x1160
3648*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x1161
3649*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x1162
3650*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x1163
3651*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x1164
3652*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x1165
3653*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x1166
3654*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x1167
3655*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x1168
3656*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x1169
3657*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x116a
3658*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x116b
3659*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x116c
3660*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x116d
3661*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x116e
3662*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x116f
3663*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x1170
3664*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x1171
3665*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x1172
3666*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x1173
3667*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x1174
3668*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x1175
3669*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x1176
3670*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x1177
3671*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x1178
3672*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x1179
3673*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x117a
3674*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x117b
3675*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x117c
3676*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x117d
3677*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x117e
3678*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x117f
3679*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_LD_VAL_1                                                       0x1180
3680*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_DATA_MSK                                                       0x1181
3681*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_MATCH_CTL0                                                     0x1182
3682*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_MATCH_CTL1                                                     0x1183
3683*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_STAT_CTL0                                                      0x1184
3684*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_STAT_CTL1                                                      0x1185
3685*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_SMPL_CNT1                                                      0x1186
3686*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_STAT_CNT_0                                                     0x1187
3687*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_STAT_CNT_1                                                     0x1188
3688*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_STAT_CNT_2                                                     0x1189
3689*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_STAT_CNT_3                                                     0x118a
3690*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_STAT_CNT_4                                                     0x118b
3691*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_STAT_CNT_5                                                     0x118c
3692*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_STAT_CNT_6                                                     0x118d
3693*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x118e
3694*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_MATCH_CTL2                                                     0x118f
3695*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_MATCH_CTL3                                                     0x1190
3696*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_MATCH_CTL4                                                     0x1191
3697*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_MATCH_CTL5                                                     0x1192
3698*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_STAT_CTL2                                                      0x1193
3699*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_RX_STAT_STAT_STOP                                                      0x1194
3700*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_MPHY_RX_PWM_CTL                                                        0x1195
3701*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_MPHY_RX_TERM_LS_CTL                                                    0x1196
3702*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x1197
3703*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_OVRD_OUT                                                        0x11a0
3704*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x11a1
3705*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x11a2
3706*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x11a3
3707*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x11a4
3708*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x11a5
3709*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x11a6
3710*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x11a7
3711*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x11a8
3712*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x11a9
3713*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x11aa
3714*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x11ab
3715*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x11ac
3716*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x11ad
3717*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_CAL                                                             0x11ae
3718*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_DAC_CTRL                                                        0x11af
3719*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x11b0
3720*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x11b1
3721*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_AFE_ATT_VGA                                                     0x11b2
3722*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_AFE_CTLE                                                        0x11b3
3723*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_SCOPE                                                           0x11b4
3724*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_SLICER_CTRL                                                     0x11b5
3725*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x11b6
3726*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x11b7
3727*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x11b8
3728*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x11b9
3729*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x11ba
3730*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_STATUS_0                                                           0x11bb
3731*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_STATUS_1                                                           0x11bc
3732*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x11bd
3733*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x11be
3734*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_MPHY_OVRD_OUT                                                      0x11bf
3735*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x11c0
3736*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x11c1
3737*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x11c2
3738*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x11c3
3739*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_DIG_ANA_TX_OVRD_OUT_2                                                      0x11c4
3740*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_OVRD_MEAS                                                           0x11e0
3741*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_PWR_OVRD                                                            0x11e1
3742*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_ALT_BUS                                                             0x11e2
3743*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_ATB1                                                                0x11e3
3744*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_ATB2                                                                0x11e4
3745*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_DCC_DAC                                                             0x11e5
3746*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_DCC_CTRL1                                                           0x11e6
3747*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_TERM_CODE                                                           0x11e7
3748*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_TERM_CODE_CTRL                                                      0x11e8
3749*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_OVRD_CLK                                                            0x11e9
3750*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_MISC1                                                               0x11ea
3751*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_MISC2                                                               0x11eb
3752*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_MISC3                                                               0x11ec
3753*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_RESERVED2                                                           0x11ed
3754*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_RESERVED3                                                           0x11ee
3755*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_TX_RESERVED4                                                           0x11ef
3756*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_CLK_1                                                               0x11f0
3757*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_CLK_2                                                               0x11f1
3758*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_CDR_DES                                                             0x11f2
3759*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_SLC_CTRL                                                            0x11f3
3760*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_PWR_CTRL1                                                           0x11f4
3761*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_PWR_CTRL2                                                           0x11f5
3762*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_SQ                                                                  0x11f6
3763*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_CAL1                                                                0x11f7
3764*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_CAL2                                                                0x11f8
3765*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_ATB_REGREF                                                          0x11f9
3766*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_ATB_MEAS1                                                           0x11fa
3767*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_ATB_MEAS2                                                           0x11fb
3768*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_ATB_MEAS3                                                           0x11fc
3769*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_ATB_MEAS4                                                           0x11fd
3770*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_ATB_FRC                                                             0x11fe
3771*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE1_ANA_RX_RESERVED1                                                           0x11ff
3772*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_LANE_OVRD_IN                                                      0x1200
3773*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_OVRD_IN_0                                                      0x1201
3774*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_OVRD_IN_1                                                      0x1202
3775*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_OVRD_IN_2                                                      0x1203
3776*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_OVRD_IN_3                                                      0x1204
3777*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_OVRD_IN_4                                                      0x1205
3778*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_OVRD_OUT                                                       0x1206
3779*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_OVRD_IN_0                                                      0x1207
3780*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_OVRD_IN_1                                                      0x1208
3781*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_OVRD_IN_2                                                      0x1209
3782*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_OVRD_IN_3                                                      0x120a
3783*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_OVRD_IN_4                                                      0x120b
3784*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_OVRD_IN_5                                                      0x120c
3785*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x120d
3786*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x120e
3787*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_OVRD_OUT_0                                                     0x120f
3788*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_LANE_ASIC_IN                                                      0x1210
3789*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_ASIC_IN_0                                                      0x1211
3790*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_ASIC_IN_1                                                      0x1212
3791*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_ASIC_IN_2                                                      0x1213
3792*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_ASIC_OUT                                                       0x1214
3793*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_ASIC_IN_0                                                      0x1215
3794*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_ASIC_IN_1                                                      0x1216
3795*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x1217
3796*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x1218
3797*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x1219
3798*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x121a
3799*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_ASIC_OUT_0                                                     0x121b
3800*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_RX_OVRD_IN_6                                                      0x121c
3801*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_OVRD_IN_5                                                      0x121d
3802*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_TX_OVRD_OUT_1                                                     0x121e
3803*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ASIC_OCLA                                                              0x121f
3804*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1220
3805*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1221
3806*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1222
3807*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1223
3808*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1224
3809*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1225
3810*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1226
3811*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1227
3812*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1228
3813*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1229
3814*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x122a
3815*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x122b
3816*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x122c
3817*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x122d
3818*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x122e
3819*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x122f
3820*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1230
3821*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1231
3822*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_TX_LBERT_CTL                                                           0x1232
3823*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x1240
3824*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x1241
3825*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x1242
3826*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x1243
3827*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x1245
3828*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x1246
3829*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x1247
3830*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x1248
3831*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x1249
3832*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x124a
3833*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x124b
3834*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x124c
3835*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x124d
3836*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x124e
3837*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x124f
3838*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x1250
3839*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_LBERT_CTL                                                           0x1251
3840*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_LBERT_ERR                                                           0x1252
3841*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_CDR_CDR_CTL_0                                                       0x1253
3842*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_CDR_CDR_CTL_1                                                       0x1254
3843*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_CDR_CDR_CTL_2                                                       0x1255
3844*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_CDR_CDR_CTL_3                                                       0x1256
3845*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_CDR_CDR_CTL_4                                                       0x1257
3846*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_CDR_STAT                                                            0x1258
3847*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_DPLL_FREQ                                                           0x1259
3848*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x125a
3849*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x125b
3850*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x1260
3851*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x1261
3852*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x1262
3853*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x1263
3854*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x1264
3855*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x1265
3856*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x1266
3857*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x1267
3858*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x1268
3859*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x1269
3860*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x126a
3861*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x126b
3862*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x126c
3863*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x126d
3864*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x126e
3865*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x126f
3866*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x1270
3867*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x1271
3868*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x1272
3869*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x1273
3870*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x1274
3871*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x1275
3872*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x1276
3873*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x1277
3874*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x1278
3875*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x1279
3876*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x127a
3877*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x127b
3878*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x127c
3879*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x127d
3880*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x127e
3881*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x127f
3882*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_LD_VAL_1                                                       0x1280
3883*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_DATA_MSK                                                       0x1281
3884*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_MATCH_CTL0                                                     0x1282
3885*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_MATCH_CTL1                                                     0x1283
3886*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_STAT_CTL0                                                      0x1284
3887*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_STAT_CTL1                                                      0x1285
3888*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_SMPL_CNT1                                                      0x1286
3889*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_STAT_CNT_0                                                     0x1287
3890*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_STAT_CNT_1                                                     0x1288
3891*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_STAT_CNT_2                                                     0x1289
3892*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_STAT_CNT_3                                                     0x128a
3893*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_STAT_CNT_4                                                     0x128b
3894*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_STAT_CNT_5                                                     0x128c
3895*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_STAT_CNT_6                                                     0x128d
3896*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x128e
3897*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_MATCH_CTL2                                                     0x128f
3898*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_MATCH_CTL3                                                     0x1290
3899*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_MATCH_CTL4                                                     0x1291
3900*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_MATCH_CTL5                                                     0x1292
3901*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_STAT_CTL2                                                      0x1293
3902*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_RX_STAT_STAT_STOP                                                      0x1294
3903*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_MPHY_RX_PWM_CTL                                                        0x1295
3904*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_MPHY_RX_TERM_LS_CTL                                                    0x1296
3905*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x1297
3906*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_OVRD_OUT                                                        0x12a0
3907*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x12a1
3908*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x12a2
3909*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x12a3
3910*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x12a4
3911*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x12a5
3912*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x12a6
3913*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x12a7
3914*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x12a8
3915*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x12a9
3916*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x12aa
3917*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x12ab
3918*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x12ac
3919*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x12ad
3920*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_CAL                                                             0x12ae
3921*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_DAC_CTRL                                                        0x12af
3922*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x12b0
3923*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x12b1
3924*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_AFE_ATT_VGA                                                     0x12b2
3925*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_AFE_CTLE                                                        0x12b3
3926*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_SCOPE                                                           0x12b4
3927*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_SLICER_CTRL                                                     0x12b5
3928*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x12b6
3929*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x12b7
3930*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x12b8
3931*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x12b9
3932*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x12ba
3933*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_STATUS_0                                                           0x12bb
3934*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_STATUS_1                                                           0x12bc
3935*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x12bd
3936*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x12be
3937*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_MPHY_OVRD_OUT                                                      0x12bf
3938*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x12c0
3939*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x12c1
3940*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x12c2
3941*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x12c3
3942*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_DIG_ANA_TX_OVRD_OUT_2                                                      0x12c4
3943*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_OVRD_MEAS                                                           0x12e0
3944*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_PWR_OVRD                                                            0x12e1
3945*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_ALT_BUS                                                             0x12e2
3946*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_ATB1                                                                0x12e3
3947*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_ATB2                                                                0x12e4
3948*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_DCC_DAC                                                             0x12e5
3949*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_DCC_CTRL1                                                           0x12e6
3950*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_TERM_CODE                                                           0x12e7
3951*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_TERM_CODE_CTRL                                                      0x12e8
3952*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_OVRD_CLK                                                            0x12e9
3953*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_MISC1                                                               0x12ea
3954*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_MISC2                                                               0x12eb
3955*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_MISC3                                                               0x12ec
3956*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_RESERVED2                                                           0x12ed
3957*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_RESERVED3                                                           0x12ee
3958*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_TX_RESERVED4                                                           0x12ef
3959*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_CLK_1                                                               0x12f0
3960*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_CLK_2                                                               0x12f1
3961*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_CDR_DES                                                             0x12f2
3962*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_SLC_CTRL                                                            0x12f3
3963*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_PWR_CTRL1                                                           0x12f4
3964*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_PWR_CTRL2                                                           0x12f5
3965*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_SQ                                                                  0x12f6
3966*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_CAL1                                                                0x12f7
3967*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_CAL2                                                                0x12f8
3968*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_ATB_REGREF                                                          0x12f9
3969*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_ATB_MEAS1                                                           0x12fa
3970*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_ATB_MEAS2                                                           0x12fb
3971*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_ATB_MEAS3                                                           0x12fc
3972*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_ATB_MEAS4                                                           0x12fd
3973*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_ATB_FRC                                                             0x12fe
3974*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE2_ANA_RX_RESERVED1                                                           0x12ff
3975*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_LANE_OVRD_IN                                                      0x1300
3976*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_OVRD_IN_0                                                      0x1301
3977*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_OVRD_IN_1                                                      0x1302
3978*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_OVRD_IN_2                                                      0x1303
3979*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_OVRD_IN_3                                                      0x1304
3980*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_OVRD_IN_4                                                      0x1305
3981*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_OVRD_OUT                                                       0x1306
3982*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_RX_OVRD_OUT_0                                                     0x130f
3983*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_LANE_ASIC_IN                                                      0x1310
3984*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_ASIC_IN_0                                                      0x1311
3985*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_ASIC_IN_1                                                      0x1312
3986*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_ASIC_IN_2                                                      0x1313
3987*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_ASIC_OUT                                                       0x1314
3988*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_RX_ASIC_OUT_0                                                     0x131b
3989*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_OVRD_IN_5                                                      0x131d
3990*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ASIC_TX_OVRD_OUT_1                                                     0x131e
3991*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1320
3992*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1321
3993*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1322
3994*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1323
3995*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1324
3996*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1325
3997*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1326
3998*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1327
3999*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1328
4000*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1329
4001*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x132a
4002*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x132b
4003*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x132c
4004*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x132d
4005*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x132e
4006*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x132f
4007*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1330
4008*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1331
4009*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_TX_LBERT_CTL                                                           0x1332
4010*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_LD_VAL_1                                                       0x1380
4011*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_DATA_MSK                                                       0x1381
4012*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_MATCH_CTL0                                                     0x1382
4013*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_MATCH_CTL1                                                     0x1383
4014*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_STAT_CTL0                                                      0x1384
4015*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_STAT_CTL1                                                      0x1385
4016*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_SMPL_CNT1                                                      0x1386
4017*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_STAT_CNT_0                                                     0x1387
4018*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_STAT_CNT_1                                                     0x1388
4019*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_STAT_CNT_2                                                     0x1389
4020*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_STAT_CNT_3                                                     0x138a
4021*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_STAT_CNT_4                                                     0x138b
4022*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_STAT_CNT_5                                                     0x138c
4023*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_STAT_CNT_6                                                     0x138d
4024*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x138e
4025*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_MATCH_CTL2                                                     0x138f
4026*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_MATCH_CTL3                                                     0x1390
4027*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_MATCH_CTL4                                                     0x1391
4028*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_MATCH_CTL5                                                     0x1392
4029*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_STAT_CTL2                                                      0x1393
4030*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_RX_STAT_STAT_STOP                                                      0x1394
4031*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_OVRD_OUT                                                        0x13a0
4032*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x13a1
4033*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x13a2
4034*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x13a3
4035*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x13a4
4036*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x13a5
4037*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x13a6
4038*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x13a7
4039*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x13a8
4040*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_STATUS_0                                                           0x13bb
4041*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x13c2
4042*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x13c3
4043*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_DIG_ANA_TX_OVRD_OUT_2                                                      0x13c4
4044*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_OVRD_MEAS                                                           0x13e0
4045*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_PWR_OVRD                                                            0x13e1
4046*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_ALT_BUS                                                             0x13e2
4047*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_ATB1                                                                0x13e3
4048*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_ATB2                                                                0x13e4
4049*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_DCC_DAC                                                             0x13e5
4050*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_DCC_CTRL1                                                           0x13e6
4051*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_TERM_CODE                                                           0x13e7
4052*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_TERM_CODE_CTRL                                                      0x13e8
4053*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_OVRD_CLK                                                            0x13e9
4054*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_MISC1                                                               0x13ea
4055*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_MISC2                                                               0x13eb
4056*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_MISC3                                                               0x13ec
4057*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_RESERVED2                                                           0x13ed
4058*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_RESERVED3                                                           0x13ee
4059*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANE3_ANA_TX_RESERVED4                                                           0x13ef
4060*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_CMN_CTL                                                               0x2000
4061*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_MPLLA_OVRD_IN                                                         0x2001
4062*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_MPLLA_BW_OVRD_IN                                                      0x2002
4063*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_MPLLA_SSC_CTL_OVRD_IN_0                                               0x2003
4064*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_MPLLB_OVRD_IN                                                         0x2004
4065*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_MPLLB_BW_OVRD_IN                                                      0x2005
4066*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_MPLLB_SSC_CTL_OVRD_IN_0                                               0x2006
4067*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_LANE_FSM_OP_XTND                                                      0x2007
4068*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_MPLLA_SSC_CTL_OVRD_IN_1                                               0x2008
4069*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_MPLLB_SSC_CTL_OVRD_IN_1                                               0x2009
4070*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_CMN_CTL_1                                                             0x200a
4071*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_MPLL_STATE_CTL                                                        0x200b
4072*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_TX_CAL_CODE                                                           0x200c
4073*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_SRAM_INIT_DONE                                                        0x200d
4074*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_OCLA                                                                  0x200e
4075*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_SUP_ANA_OVRD                                                          0x200f
4076*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_PCS_RAW_ID_CODE                                                       0x2010
4077*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_FW_ID_CODE_1                                                          0x2011
4078*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_FW_ID_CODE_2                                                          0x2012
4079*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_0                                                0x2020
4080*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_0                                              0x2021
4081*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_0                                              0x2022
4082*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_1                                                0x2023
4083*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_1                                              0x2024
4084*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_1                                              0x2025
4085*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_2                                                0x2026
4086*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_2                                              0x2027
4087*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_2                                              0x2028
4088*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_3                                                0x2029
4089*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_3                                              0x202a
4090*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_3                                              0x202b
4091*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_4                                                0x202c
4092*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_4                                              0x202d
4093*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_4                                              0x202e
4094*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_5                                                0x202f
4095*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_5                                              0x2030
4096*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_5                                              0x2031
4097*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_6                                                0x2032
4098*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_6                                              0x2033
4099*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_6                                              0x2034
4100*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_7                                                0x2035
4101*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_7                                              0x2036
4102*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_7                                              0x2037
4103*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_SRAM_BL_CFG                                                   0x2038
4104*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_PG_OVRD_IN                                                    0x2039
4105*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_PG_OVRD_OUT                                                   0x203a
4106*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_SUP_OVRD_IN                                                   0x203b
4107*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_VREF_STATS                                                    0x203c
4108*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RES_OVRD_IN                                                   0x203d
4109*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_RES_ASIC_IN_OUT                                               0x203e
4110*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_REF_RANGE_OVRD                                                0x203f
4111*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWCMN_DIG_AON_CMN_MISC_CONF_IN_1                                                0x2040
4112*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN                                                   0x3000
4113*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3001
4114*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_TX_PCS_IN                                                    0x3002
4115*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3003
4116*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_TX_PCS_OUT                                                   0x3004
4117*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN                                                   0x3005
4118*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3006
4119*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3007
4120*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3008
4121*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_PCS_IN                                                    0x3009
4122*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_1                                                  0x300a
4123*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_2                                                  0x300b
4124*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_3                                                  0x300c
4125*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_4                                                  0x300d
4126*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT                                                  0x300e
4127*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_PCS_OUT                                                   0x300f
4128*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3010
4129*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3011
4130*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3012
4131*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3013
4132*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3014
4133*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_LANE_NUMBER                                                  0x3015
4134*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RESERVED_1                                                   0x3016
4135*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RESERVED_2                                                   0x3017
4136*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3018
4137*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3019
4138*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x301a
4139*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x301b
4140*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x301c
4141*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x301d
4142*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x301e
4143*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_PH2_CAL                                                   0x301f
4144*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FSM_OVRD_CTL                                                    0x3020
4145*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_MEM_ADDR_MON                                                    0x3021
4146*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_STATUS_MON                                                      0x3022
4147*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3023
4148*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_ADAPT                                                   0x3024
4149*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3025
4150*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3026
4151*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3027
4152*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3028
4153*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3029
4154*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x302a
4155*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x302b
4156*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_SUP                                                        0x302c
4157*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_TX_CMN_MODE                                                0x302d
4158*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_TX_RXDET                                                   0x302e
4159*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_PWRUP                                                   0x302f
4160*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3030
4161*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3031
4162*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3032
4163*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3033
4164*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3034
4165*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3035
4166*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3036
4167*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3037
4168*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_FAST_FLAGS                                                      0x3038
4169*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_CR_LOCK                                                         0x3039
4170*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_TX_DCC_FLAGS                                                    0x303a
4171*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_TX_DCC_STATUS                                                   0x303b
4172*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_OCLA                                                            0x303c
4173*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x303d
4174*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x303e
4175*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x303f
4176*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3040
4177*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3041
4178*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3042
4179*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3043
4180*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3044
4181*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3045
4182*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3046
4183*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3047
4184*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3048
4185*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3049
4186*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x304a
4187*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x304b
4188*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x304c
4189*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_IRQ_MASK                                                    0x304d
4190*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x304e
4191*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x304f
4192*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3050
4193*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3051
4194*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3052
4195*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3053
4196*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3054
4197*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3055
4198*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3056
4199*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3057
4200*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3058
4201*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3059
4202*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x305a
4203*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x305b
4204*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3060
4205*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3061
4206*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3062
4207*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_SUP_PMA_IN                                                   0x3063
4208*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3064
4209*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_TX_PMA_IN                                                    0x3065
4210*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3066
4211*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_RX_PMA_IN                                                    0x3067
4212*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3068
4213*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3069
4214*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x306a
4215*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x306b
4216*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x306c
4217*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_TX_CTL_TX_FSM_CTL                                                   0x3080
4218*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_TX_CTL_TX_CLK_CTL                                                   0x3081
4219*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3082
4220*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_TX_CTL_OCLA                                                         0x3083
4221*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_TX_CTL_UPCS_OCLA                                                    0x3084
4222*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_RX_CTL_RX_FSM_CTL                                                   0x30a0
4223*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x30a1
4224*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x30a2
4225*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x30a3
4226*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x30a4
4227*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_RX_CTL_UPCS_OCLA                                                    0x30a5
4228*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x30c0
4229*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x30c1
4230*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x30c2
4231*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x30c3
4232*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x30c4
4233*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x30c5
4234*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x30c6
4235*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x30c7
4236*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x30c8
4237*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN                                                   0x3100
4238*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3101
4239*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_TX_PCS_IN                                                    0x3102
4240*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3103
4241*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_TX_PCS_OUT                                                   0x3104
4242*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN                                                   0x3105
4243*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3106
4244*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3107
4245*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3108
4246*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_PCS_IN                                                    0x3109
4247*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_1                                                  0x310a
4248*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_2                                                  0x310b
4249*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_3                                                  0x310c
4250*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_4                                                  0x310d
4251*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT                                                  0x310e
4252*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_PCS_OUT                                                   0x310f
4253*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3110
4254*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3111
4255*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3112
4256*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3113
4257*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3114
4258*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_LANE_NUMBER                                                  0x3115
4259*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RESERVED_1                                                   0x3116
4260*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RESERVED_2                                                   0x3117
4261*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3118
4262*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3119
4263*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x311a
4264*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x311b
4265*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x311c
4266*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x311d
4267*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x311e
4268*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_PH2_CAL                                                   0x311f
4269*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FSM_OVRD_CTL                                                    0x3120
4270*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_MEM_ADDR_MON                                                    0x3121
4271*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_STATUS_MON                                                      0x3122
4272*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3123
4273*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_ADAPT                                                   0x3124
4274*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3125
4275*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3126
4276*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3127
4277*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3128
4278*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3129
4279*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x312a
4280*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x312b
4281*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_SUP                                                        0x312c
4282*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_TX_CMN_MODE                                                0x312d
4283*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_TX_RXDET                                                   0x312e
4284*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_PWRUP                                                   0x312f
4285*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3130
4286*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3131
4287*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3132
4288*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3133
4289*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3134
4290*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3135
4291*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3136
4292*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3137
4293*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_FAST_FLAGS                                                      0x3138
4294*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_CR_LOCK                                                         0x3139
4295*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_TX_DCC_FLAGS                                                    0x313a
4296*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_TX_DCC_STATUS                                                   0x313b
4297*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_OCLA                                                            0x313c
4298*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x313d
4299*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x313e
4300*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x313f
4301*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3140
4302*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3141
4303*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3142
4304*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3143
4305*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3144
4306*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3145
4307*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3146
4308*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3147
4309*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3148
4310*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3149
4311*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x314a
4312*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x314b
4313*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x314c
4314*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_IRQ_MASK                                                    0x314d
4315*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x314e
4316*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x314f
4317*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3150
4318*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3151
4319*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3152
4320*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3153
4321*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3154
4322*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3155
4323*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3156
4324*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3157
4325*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3158
4326*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3159
4327*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x315a
4328*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x315b
4329*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3160
4330*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3161
4331*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3162
4332*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_SUP_PMA_IN                                                   0x3163
4333*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3164
4334*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_TX_PMA_IN                                                    0x3165
4335*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3166
4336*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_RX_PMA_IN                                                    0x3167
4337*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3168
4338*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3169
4339*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x316a
4340*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x316b
4341*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x316c
4342*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_TX_CTL_TX_FSM_CTL                                                   0x3180
4343*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_TX_CTL_TX_CLK_CTL                                                   0x3181
4344*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3182
4345*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_TX_CTL_OCLA                                                         0x3183
4346*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_TX_CTL_UPCS_OCLA                                                    0x3184
4347*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_RX_CTL_RX_FSM_CTL                                                   0x31a0
4348*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x31a1
4349*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x31a2
4350*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x31a3
4351*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x31a4
4352*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_RX_CTL_UPCS_OCLA                                                    0x31a5
4353*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x31c0
4354*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x31c1
4355*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x31c2
4356*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x31c3
4357*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x31c4
4358*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x31c5
4359*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x31c6
4360*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x31c7
4361*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x31c8
4362*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN                                                   0x3200
4363*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3201
4364*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_TX_PCS_IN                                                    0x3202
4365*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3203
4366*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_TX_PCS_OUT                                                   0x3204
4367*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN                                                   0x3205
4368*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3206
4369*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3207
4370*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3208
4371*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_PCS_IN                                                    0x3209
4372*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_1                                                  0x320a
4373*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_2                                                  0x320b
4374*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_3                                                  0x320c
4375*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_4                                                  0x320d
4376*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT                                                  0x320e
4377*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_PCS_OUT                                                   0x320f
4378*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3210
4379*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3211
4380*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3212
4381*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3213
4382*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3214
4383*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_LANE_NUMBER                                                  0x3215
4384*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RESERVED_1                                                   0x3216
4385*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RESERVED_2                                                   0x3217
4386*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3218
4387*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3219
4388*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x321a
4389*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x321b
4390*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x321c
4391*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x321d
4392*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x321e
4393*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_PH2_CAL                                                   0x321f
4394*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FSM_OVRD_CTL                                                    0x3220
4395*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_MEM_ADDR_MON                                                    0x3221
4396*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_STATUS_MON                                                      0x3222
4397*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3223
4398*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_ADAPT                                                   0x3224
4399*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3225
4400*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3226
4401*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3227
4402*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3228
4403*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3229
4404*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x322a
4405*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x322b
4406*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_SUP                                                        0x322c
4407*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_TX_CMN_MODE                                                0x322d
4408*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_TX_RXDET                                                   0x322e
4409*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_PWRUP                                                   0x322f
4410*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3230
4411*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3231
4412*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3232
4413*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3233
4414*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3234
4415*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3235
4416*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3236
4417*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3237
4418*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_FAST_FLAGS                                                      0x3238
4419*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_CR_LOCK                                                         0x3239
4420*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_TX_DCC_FLAGS                                                    0x323a
4421*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_TX_DCC_STATUS                                                   0x323b
4422*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_OCLA                                                            0x323c
4423*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x323d
4424*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x323e
4425*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x323f
4426*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3240
4427*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3241
4428*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3242
4429*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3243
4430*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3244
4431*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3245
4432*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3246
4433*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3247
4434*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3248
4435*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3249
4436*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x324a
4437*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x324b
4438*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x324c
4439*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_IRQ_MASK                                                    0x324d
4440*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x324e
4441*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x324f
4442*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3250
4443*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3251
4444*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3252
4445*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3253
4446*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3254
4447*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3255
4448*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3256
4449*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3257
4450*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3258
4451*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3259
4452*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x325a
4453*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x325b
4454*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3260
4455*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3261
4456*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3262
4457*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_SUP_PMA_IN                                                   0x3263
4458*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3264
4459*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_TX_PMA_IN                                                    0x3265
4460*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3266
4461*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_RX_PMA_IN                                                    0x3267
4462*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3268
4463*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3269
4464*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x326a
4465*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x326b
4466*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x326c
4467*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_TX_CTL_TX_FSM_CTL                                                   0x3280
4468*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_TX_CTL_TX_CLK_CTL                                                   0x3281
4469*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3282
4470*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_TX_CTL_OCLA                                                         0x3283
4471*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_TX_CTL_UPCS_OCLA                                                    0x3284
4472*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_RX_CTL_RX_FSM_CTL                                                   0x32a0
4473*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x32a1
4474*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x32a2
4475*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x32a3
4476*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x32a4
4477*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_RX_CTL_UPCS_OCLA                                                    0x32a5
4478*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x32c0
4479*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x32c1
4480*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x32c2
4481*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x32c3
4482*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x32c4
4483*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x32c5
4484*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x32c6
4485*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x32c7
4486*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x32c8
4487*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN                                                   0x3300
4488*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3301
4489*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_TX_PCS_IN                                                    0x3302
4490*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3303
4491*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_TX_PCS_OUT                                                   0x3304
4492*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN                                                   0x3305
4493*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3306
4494*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3307
4495*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3308
4496*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_PCS_IN                                                    0x3309
4497*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_1                                                  0x330a
4498*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_2                                                  0x330b
4499*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_3                                                  0x330c
4500*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_4                                                  0x330d
4501*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT                                                  0x330e
4502*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_PCS_OUT                                                   0x330f
4503*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3310
4504*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3311
4505*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3312
4506*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3313
4507*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3314
4508*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_LANE_NUMBER                                                  0x3315
4509*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RESERVED_1                                                   0x3316
4510*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RESERVED_2                                                   0x3317
4511*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3318
4512*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3319
4513*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x331a
4514*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x331b
4515*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x331c
4516*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x331d
4517*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x331e
4518*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_PH2_CAL                                                   0x331f
4519*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FSM_OVRD_CTL                                                    0x3320
4520*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_MEM_ADDR_MON                                                    0x3321
4521*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_STATUS_MON                                                      0x3322
4522*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3323
4523*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_ADAPT                                                   0x3324
4524*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3325
4525*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3326
4526*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3327
4527*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3328
4528*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3329
4529*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x332a
4530*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x332b
4531*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_SUP                                                        0x332c
4532*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_TX_CMN_MODE                                                0x332d
4533*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_TX_RXDET                                                   0x332e
4534*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_PWRUP                                                   0x332f
4535*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3330
4536*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3331
4537*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3332
4538*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3333
4539*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3334
4540*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3335
4541*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3336
4542*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3337
4543*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_FAST_FLAGS                                                      0x3338
4544*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_CR_LOCK                                                         0x3339
4545*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_TX_DCC_FLAGS                                                    0x333a
4546*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_TX_DCC_STATUS                                                   0x333b
4547*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_OCLA                                                            0x333c
4548*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x333d
4549*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x333e
4550*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x333f
4551*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3340
4552*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3341
4553*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3342
4554*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3343
4555*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3344
4556*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3345
4557*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3346
4558*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3347
4559*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3348
4560*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3349
4561*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x334a
4562*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x334b
4563*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x334c
4564*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_IRQ_MASK                                                    0x334d
4565*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x334e
4566*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x334f
4567*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3350
4568*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3351
4569*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3352
4570*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3353
4571*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3354
4572*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3355
4573*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3356
4574*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3357
4575*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3358
4576*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3359
4577*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x335a
4578*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x335b
4579*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3360
4580*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3361
4581*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3362
4582*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_SUP_PMA_IN                                                   0x3363
4583*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3364
4584*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_TX_PMA_IN                                                    0x3365
4585*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3366
4586*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_RX_PMA_IN                                                    0x3367
4587*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3368
4588*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3369
4589*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x336a
4590*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x336b
4591*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x336c
4592*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_TX_CTL_TX_FSM_CTL                                                   0x3380
4593*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_TX_CTL_TX_CLK_CTL                                                   0x3381
4594*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3382
4595*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_TX_CTL_OCLA                                                         0x3383
4596*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_TX_CTL_UPCS_OCLA                                                    0x3384
4597*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_RX_CTL_RX_FSM_CTL                                                   0x33a0
4598*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x33a1
4599*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x33a2
4600*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x33a3
4601*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x33a4
4602*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_RX_CTL_UPCS_OCLA                                                    0x33a5
4603*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x33c0
4604*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x33c1
4605*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x33c2
4606*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x33c3
4607*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x33c4
4608*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x33c5
4609*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x33c6
4610*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x33c7
4611*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x33c8
4612*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_AFE_ATT_IDAC_OFST                                                0x4000
4613*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_AFE_CTLE_IDAC_OFST                                               0x4001
4614*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_ADPT_IQ                                                       0x4002
4615*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_ADAPT_FOM                                                     0x4003
4616*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4004
4617*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4005
4618*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4006
4619*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_EVEN_REF_LVL                                                 0x4007
4620*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_ODD_REF_LVL                                                  0x4008
4621*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_PHSADJ_LIN                                                    0x4009
4622*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_PHSADJ_MAP                                                    0x400a
4623*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x400b
4624*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x400c
4625*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x400d
4626*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x400e
4627*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x400f
4628*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4010
4629*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4011
4630*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4012
4631*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_IQ_PHASE_ADJUST                                               0x4013
4632*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_MPLLA_COARSE_TUNE                                                0x4014
4633*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_MPLLB_COARSE_TUNE                                                0x4015
4634*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_INIT_PWRUP_DONE                                                  0x4016
4635*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_ADPT_ATT                                                      0x4017
4636*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_ADPT_VGA                                                      0x4018
4637*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_ADPT_CTLE                                                     0x4019
4638*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP1                                                 0x401a
4639*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_ADAPT_DONE                                                    0x401b
4640*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_FAST_FLAGS                                                       0x401c
4641*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP2                                                 0x401d
4642*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP3                                                 0x401e
4643*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP4                                                 0x401f
4644*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP5                                                 0x4020
4645*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_SLICER_CTRL_EVEN                                              0x4021
4646*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_SLICER_CTRL_ODD                                               0x4022
4647*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4023
4648*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_ADPT_CTL_0                                                       0x4024
4649*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_ADPT_CTL_1                                                       0x4025
4650*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_ADPT_CTL_2                                                       0x4026
4651*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_ADPT_CTL_3                                                       0x4027
4652*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_ADPT_CTL_4                                                       0x4028
4653*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_ADPT_CTL_5                                                       0x4029
4654*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_ADPT_CTL_6                                                       0x402a
4655*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_ADPT_CTL_7                                                       0x402b
4656*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_MPLL_DISABLE                                                     0x402c
4657*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_FAST_FLAGS_2                                                     0x402d
4658*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x402e
4659*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_TXRX_OVRD_IN                                                     0x402f
4660*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_LOS_MASK_CTL                                                  0x4030
4661*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_SIGDET_FILT_CTRL                                              0x4031
4662*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_STATS                                                            0x4032
4663*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_OVRD_OUT_1                                                    0x4033
4664*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_OVRD_OUT_2                                                    0x4034
4665*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_OVRD_OUT_3                                                    0x4035
4666*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_SIGDET_CAL                                                    0x4036
4667*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_SIGDET_HF_CODE                                                0x4037
4668*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_SIGDET_LF_CODE                                                0x4038
4669*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_VREFGEN_EN                                                    0x4039
4670*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_CAL_IOFF_CODE                                                    0x403a
4671*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_CAL_ICONST_CODE                                                  0x403b
4672*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_CAL_VREFGEN_CODE                                                 0x403c
4673*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x403d
4674*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x403e
4675*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x403f
4676*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4040
4677*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4041
4678*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4042
4679*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4043
4680*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4044
4681*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_TX_DCC_BANK_ADDR                                                 0x4045
4682*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_TX_DCC_BANK_DATA                                                 0x4046
4683*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_TX_DCC_CONT                                                      0x4047
4684*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_MPLL_BG_CTL                                                      0x4048
4685*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_SIGDET_OUT_OVRD                                                  0x4049
4686*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_SIGDET_OUT_IN                                                    0x404a
4687*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_FW_MM_CONFIG                                                     0x404b
4688*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_FW_ADPT_CONFIG                                                   0x404c
4689*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_FW_CALIB_CONFIG                                                  0x404d
4690*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x404e
4691*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_LANE_XCVR_MODE_IN                                                0x404f
4692*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_RX_SIGDET_CONFIG                                                 0x4050
4693*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE0_DIG_TX_DCC_CONFIG                                                    0x4051
4694*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_AFE_ATT_IDAC_OFST                                                0x4100
4695*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_AFE_CTLE_IDAC_OFST                                               0x4101
4696*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_ADPT_IQ                                                       0x4102
4697*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_ADAPT_FOM                                                     0x4103
4698*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4104
4699*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4105
4700*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4106
4701*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_EVEN_REF_LVL                                                 0x4107
4702*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_ODD_REF_LVL                                                  0x4108
4703*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_PHSADJ_LIN                                                    0x4109
4704*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_PHSADJ_MAP                                                    0x410a
4705*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x410b
4706*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x410c
4707*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x410d
4708*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x410e
4709*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x410f
4710*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4110
4711*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4111
4712*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4112
4713*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_IQ_PHASE_ADJUST                                               0x4113
4714*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_MPLLA_COARSE_TUNE                                                0x4114
4715*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_MPLLB_COARSE_TUNE                                                0x4115
4716*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_INIT_PWRUP_DONE                                                  0x4116
4717*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_ADPT_ATT                                                      0x4117
4718*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_ADPT_VGA                                                      0x4118
4719*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_ADPT_CTLE                                                     0x4119
4720*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP1                                                 0x411a
4721*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_ADAPT_DONE                                                    0x411b
4722*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_FAST_FLAGS                                                       0x411c
4723*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP2                                                 0x411d
4724*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP3                                                 0x411e
4725*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP4                                                 0x411f
4726*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP5                                                 0x4120
4727*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_SLICER_CTRL_EVEN                                              0x4121
4728*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_SLICER_CTRL_ODD                                               0x4122
4729*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4123
4730*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_ADPT_CTL_0                                                       0x4124
4731*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_ADPT_CTL_1                                                       0x4125
4732*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_ADPT_CTL_2                                                       0x4126
4733*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_ADPT_CTL_3                                                       0x4127
4734*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_ADPT_CTL_4                                                       0x4128
4735*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_ADPT_CTL_5                                                       0x4129
4736*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_ADPT_CTL_6                                                       0x412a
4737*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_ADPT_CTL_7                                                       0x412b
4738*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_MPLL_DISABLE                                                     0x412c
4739*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_FAST_FLAGS_2                                                     0x412d
4740*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x412e
4741*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_TXRX_OVRD_IN                                                     0x412f
4742*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_LOS_MASK_CTL                                                  0x4130
4743*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_SIGDET_FILT_CTRL                                              0x4131
4744*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_STATS                                                            0x4132
4745*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_OVRD_OUT_1                                                    0x4133
4746*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_OVRD_OUT_2                                                    0x4134
4747*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_OVRD_OUT_3                                                    0x4135
4748*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_SIGDET_CAL                                                    0x4136
4749*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_SIGDET_HF_CODE                                                0x4137
4750*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_SIGDET_LF_CODE                                                0x4138
4751*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_VREFGEN_EN                                                    0x4139
4752*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_CAL_IOFF_CODE                                                    0x413a
4753*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_CAL_ICONST_CODE                                                  0x413b
4754*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_CAL_VREFGEN_CODE                                                 0x413c
4755*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x413d
4756*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x413e
4757*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x413f
4758*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4140
4759*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4141
4760*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4142
4761*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4143
4762*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4144
4763*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_TX_DCC_BANK_ADDR                                                 0x4145
4764*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_TX_DCC_BANK_DATA                                                 0x4146
4765*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_TX_DCC_CONT                                                      0x4147
4766*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_MPLL_BG_CTL                                                      0x4148
4767*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_SIGDET_OUT_OVRD                                                  0x4149
4768*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_SIGDET_OUT_IN                                                    0x414a
4769*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_FW_MM_CONFIG                                                     0x414b
4770*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_FW_ADPT_CONFIG                                                   0x414c
4771*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_FW_CALIB_CONFIG                                                  0x414d
4772*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x414e
4773*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_LANE_XCVR_MODE_IN                                                0x414f
4774*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_RX_SIGDET_CONFIG                                                 0x4150
4775*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE1_DIG_TX_DCC_CONFIG                                                    0x4151
4776*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_AFE_ATT_IDAC_OFST                                                0x4200
4777*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_AFE_CTLE_IDAC_OFST                                               0x4201
4778*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_ADPT_IQ                                                       0x4202
4779*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_ADAPT_FOM                                                     0x4203
4780*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4204
4781*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4205
4782*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4206
4783*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_EVEN_REF_LVL                                                 0x4207
4784*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_ODD_REF_LVL                                                  0x4208
4785*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_PHSADJ_LIN                                                    0x4209
4786*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_PHSADJ_MAP                                                    0x420a
4787*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x420b
4788*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x420c
4789*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x420d
4790*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x420e
4791*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x420f
4792*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4210
4793*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4211
4794*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4212
4795*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_IQ_PHASE_ADJUST                                               0x4213
4796*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_MPLLA_COARSE_TUNE                                                0x4214
4797*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_MPLLB_COARSE_TUNE                                                0x4215
4798*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_INIT_PWRUP_DONE                                                  0x4216
4799*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_ADPT_ATT                                                      0x4217
4800*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_ADPT_VGA                                                      0x4218
4801*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_ADPT_CTLE                                                     0x4219
4802*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP1                                                 0x421a
4803*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_ADAPT_DONE                                                    0x421b
4804*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_FAST_FLAGS                                                       0x421c
4805*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP2                                                 0x421d
4806*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP3                                                 0x421e
4807*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP4                                                 0x421f
4808*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP5                                                 0x4220
4809*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_SLICER_CTRL_EVEN                                              0x4221
4810*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_SLICER_CTRL_ODD                                               0x4222
4811*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4223
4812*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_ADPT_CTL_0                                                       0x4224
4813*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_ADPT_CTL_1                                                       0x4225
4814*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_ADPT_CTL_2                                                       0x4226
4815*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_ADPT_CTL_3                                                       0x4227
4816*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_ADPT_CTL_4                                                       0x4228
4817*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_ADPT_CTL_5                                                       0x4229
4818*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_ADPT_CTL_6                                                       0x422a
4819*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_ADPT_CTL_7                                                       0x422b
4820*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_MPLL_DISABLE                                                     0x422c
4821*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_FAST_FLAGS_2                                                     0x422d
4822*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x422e
4823*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_TXRX_OVRD_IN                                                     0x422f
4824*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_LOS_MASK_CTL                                                  0x4230
4825*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_SIGDET_FILT_CTRL                                              0x4231
4826*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_STATS                                                            0x4232
4827*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_OVRD_OUT_1                                                    0x4233
4828*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_OVRD_OUT_2                                                    0x4234
4829*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_OVRD_OUT_3                                                    0x4235
4830*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_SIGDET_CAL                                                    0x4236
4831*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_SIGDET_HF_CODE                                                0x4237
4832*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_SIGDET_LF_CODE                                                0x4238
4833*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_VREFGEN_EN                                                    0x4239
4834*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_CAL_IOFF_CODE                                                    0x423a
4835*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_CAL_ICONST_CODE                                                  0x423b
4836*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_CAL_VREFGEN_CODE                                                 0x423c
4837*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x423d
4838*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x423e
4839*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x423f
4840*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4240
4841*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4241
4842*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4242
4843*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4243
4844*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4244
4845*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_TX_DCC_BANK_ADDR                                                 0x4245
4846*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_TX_DCC_BANK_DATA                                                 0x4246
4847*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_TX_DCC_CONT                                                      0x4247
4848*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_MPLL_BG_CTL                                                      0x4248
4849*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_SIGDET_OUT_OVRD                                                  0x4249
4850*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_SIGDET_OUT_IN                                                    0x424a
4851*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_FW_MM_CONFIG                                                     0x424b
4852*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_FW_ADPT_CONFIG                                                   0x424c
4853*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_FW_CALIB_CONFIG                                                  0x424d
4854*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x424e
4855*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_LANE_XCVR_MODE_IN                                                0x424f
4856*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_RX_SIGDET_CONFIG                                                 0x4250
4857*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE2_DIG_TX_DCC_CONFIG                                                    0x4251
4858*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_AFE_ATT_IDAC_OFST                                                0x4300
4859*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_AFE_CTLE_IDAC_OFST                                               0x4301
4860*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_ADPT_IQ                                                       0x4302
4861*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_ADAPT_FOM                                                     0x4303
4862*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4304
4863*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4305
4864*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4306
4865*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_EVEN_REF_LVL                                                 0x4307
4866*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_ODD_REF_LVL                                                  0x4308
4867*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_PHSADJ_LIN                                                    0x4309
4868*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_PHSADJ_MAP                                                    0x430a
4869*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x430b
4870*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x430c
4871*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x430d
4872*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x430e
4873*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x430f
4874*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4310
4875*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4311
4876*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4312
4877*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_IQ_PHASE_ADJUST                                               0x4313
4878*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_MPLLA_COARSE_TUNE                                                0x4314
4879*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_MPLLB_COARSE_TUNE                                                0x4315
4880*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_INIT_PWRUP_DONE                                                  0x4316
4881*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_ADPT_ATT                                                      0x4317
4882*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_ADPT_VGA                                                      0x4318
4883*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_ADPT_CTLE                                                     0x4319
4884*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP1                                                 0x431a
4885*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_ADAPT_DONE                                                    0x431b
4886*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_FAST_FLAGS                                                       0x431c
4887*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP2                                                 0x431d
4888*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP3                                                 0x431e
4889*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP4                                                 0x431f
4890*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP5                                                 0x4320
4891*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_SLICER_CTRL_EVEN                                              0x4321
4892*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_SLICER_CTRL_ODD                                               0x4322
4893*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4323
4894*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_ADPT_CTL_0                                                       0x4324
4895*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_ADPT_CTL_1                                                       0x4325
4896*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_ADPT_CTL_2                                                       0x4326
4897*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_ADPT_CTL_3                                                       0x4327
4898*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_ADPT_CTL_4                                                       0x4328
4899*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_ADPT_CTL_5                                                       0x4329
4900*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_ADPT_CTL_6                                                       0x432a
4901*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_ADPT_CTL_7                                                       0x432b
4902*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_MPLL_DISABLE                                                     0x432c
4903*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_FAST_FLAGS_2                                                     0x432d
4904*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x432e
4905*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_TXRX_OVRD_IN                                                     0x432f
4906*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_LOS_MASK_CTL                                                  0x4330
4907*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_SIGDET_FILT_CTRL                                              0x4331
4908*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_STATS                                                            0x4332
4909*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_OVRD_OUT_1                                                    0x4333
4910*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_OVRD_OUT_2                                                    0x4334
4911*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_OVRD_OUT_3                                                    0x4335
4912*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_SIGDET_CAL                                                    0x4336
4913*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_SIGDET_HF_CODE                                                0x4337
4914*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_SIGDET_LF_CODE                                                0x4338
4915*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_VREFGEN_EN                                                    0x4339
4916*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_CAL_IOFF_CODE                                                    0x433a
4917*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_CAL_ICONST_CODE                                                  0x433b
4918*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_CAL_VREFGEN_CODE                                                 0x433c
4919*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x433d
4920*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x433e
4921*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x433f
4922*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4340
4923*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4341
4924*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4342
4925*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4343
4926*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4344
4927*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_TX_DCC_BANK_ADDR                                                 0x4345
4928*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_TX_DCC_BANK_DATA                                                 0x4346
4929*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_TX_DCC_CONT                                                      0x4347
4930*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_MPLL_BG_CTL                                                      0x4348
4931*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_SIGDET_OUT_OVRD                                                  0x4349
4932*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_SIGDET_OUT_IN                                                    0x434a
4933*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_FW_MM_CONFIG                                                     0x434b
4934*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_FW_ADPT_CONFIG                                                   0x434c
4935*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_FW_CALIB_CONFIG                                                  0x434d
4936*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x434e
4937*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_LANE_XCVR_MODE_IN                                                0x434f
4938*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_RX_SIGDET_CONFIG                                                 0x4350
4939*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANE3_DIG_TX_DCC_CONFIG                                                    0x4351
4940*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_AFE_ATT_IDAC_OFST                                                0x7000
4941*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_AFE_CTLE_IDAC_OFST                                               0x7001
4942*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_ADPT_IQ                                                       0x7002
4943*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_ADAPT_FOM                                                     0x7003
4944*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x7004
4945*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x7005
4946*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x7006
4947*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_EVEN_REF_LVL                                                 0x7007
4948*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_ODD_REF_LVL                                                  0x7008
4949*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_PHSADJ_LIN                                                    0x7009
4950*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_PHSADJ_MAP                                                    0x700a
4951*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x700b
4952*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x700c
4953*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x700d
4954*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x700e
4955*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x700f
4956*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x7010
4957*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x7011
4958*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x7012
4959*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_IQ_PHASE_ADJUST                                               0x7013
4960*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_MPLLA_COARSE_TUNE                                                0x7014
4961*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_MPLLB_COARSE_TUNE                                                0x7015
4962*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_INIT_PWRUP_DONE                                                  0x7016
4963*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_ADPT_ATT                                                      0x7017
4964*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_ADPT_VGA                                                      0x7018
4965*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_ADPT_CTLE                                                     0x7019
4966*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP1                                                 0x701a
4967*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_ADAPT_DONE                                                    0x701b
4968*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_FAST_FLAGS                                                       0x701c
4969*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP2                                                 0x701d
4970*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP3                                                 0x701e
4971*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP4                                                 0x701f
4972*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP5                                                 0x7020
4973*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_SLICER_CTRL_EVEN                                              0x7021
4974*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_SLICER_CTRL_ODD                                               0x7022
4975*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x7023
4976*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_ADPT_CTL_0                                                       0x7024
4977*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_ADPT_CTL_1                                                       0x7025
4978*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_ADPT_CTL_2                                                       0x7026
4979*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_ADPT_CTL_3                                                       0x7027
4980*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_ADPT_CTL_4                                                       0x7028
4981*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_ADPT_CTL_5                                                       0x7029
4982*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_ADPT_CTL_6                                                       0x702a
4983*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_ADPT_CTL_7                                                       0x702b
4984*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_MPLL_DISABLE                                                     0x702c
4985*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_FAST_FLAGS_2                                                     0x702d
4986*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x702e
4987*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_TXRX_OVRD_IN                                                     0x702f
4988*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_LOS_MASK_CTL                                                  0x7030
4989*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_SIGDET_FILT_CTRL                                              0x7031
4990*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_STATS                                                            0x7032
4991*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_OVRD_OUT_1                                                    0x7033
4992*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_OVRD_OUT_2                                                    0x7034
4993*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_OVRD_OUT_3                                                    0x7035
4994*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_SIGDET_CAL                                                    0x7036
4995*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_SIGDET_HF_CODE                                                0x7037
4996*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_SIGDET_LF_CODE                                                0x7038
4997*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_VREFGEN_EN                                                    0x7039
4998*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_CAL_IOFF_CODE                                                    0x703a
4999*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_CAL_ICONST_CODE                                                  0x703b
5000*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_CAL_VREFGEN_CODE                                                 0x703c
5001*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x703d
5002*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x703e
5003*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x703f
5004*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x7040
5005*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x7041
5006*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x7042
5007*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x7043
5008*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x7044
5009*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_TX_DCC_BANK_ADDR                                                 0x7045
5010*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_TX_DCC_BANK_DATA                                                 0x7046
5011*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_TX_DCC_CONT                                                      0x7047
5012*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_MPLL_BG_CTL                                                      0x7048
5013*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_SIGDET_OUT_OVRD                                                  0x7049
5014*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_SIGDET_OUT_IN                                                    0x704a
5015*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_FW_MM_CONFIG                                                     0x704b
5016*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_FW_ADPT_CONFIG                                                   0x704c
5017*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_FW_CALIB_CONFIG                                                  0x704d
5018*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x704e
5019*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_LANE_XCVR_MODE_IN                                                0x704f
5020*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_RX_SIGDET_CONFIG                                                 0x7050
5021*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWAONLANEX_DIG_TX_DCC_CONFIG                                                    0x7051
5022*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_IDCODE_LO                                                               0x8000
5023*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_IDCODE_HI                                                               0x8001
5024*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_REFCLK_OVRD_IN                                                          0x8002
5025*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_DIV_CLK_OVRD_IN                                                   0x8003
5026*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_HDMI_CLK_OVRD_IN                                                  0x8004
5027*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_DIV_CLK_OVRD_IN                                                   0x8005
5028*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_HDMI_CLK_OVRD_IN                                                  0x8006
5029*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_OVRD_IN_0                                                         0x8007
5030*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_OVRD_IN_1                                                         0x8008
5031*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_OVRD_IN_2                                                         0x8009
5032*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_SSC_PEAK_1                                                        0x800a
5033*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_SSC_PEAK_2                                                        0x800b
5034*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_SSC_STEPSIZE_1                                                    0x800c
5035*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_SSC_STEPSIZE_2                                                    0x800d
5036*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_OVRD_IN_3                                                         0x800e
5037*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_OVRD_IN_4                                                         0x800f
5038*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_OVRD_IN_5                                                         0x8010
5039*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_CP_OVRD_IN                                                        0x8011
5040*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_CP_GS_OVRD_IN                                                     0x8012
5041*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_OVRD_IN_0                                                         0x8013
5042*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_OVRD_IN_1                                                         0x8014
5043*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_OVRD_IN_2                                                         0x8015
5044*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_SSC_PEAK_1                                                        0x8016
5045*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_SSC_PEAK_2                                                        0x8017
5046*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_SSC_STEPSIZE_1                                                    0x8018
5047*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_SSC_STEPSIZE_2                                                    0x8019
5048*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_OVRD_IN_3                                                         0x801a
5049*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_OVRD_IN_4                                                         0x801b
5050*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_OVRD_IN_5                                                         0x801c
5051*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_CP_OVRD_IN                                                        0x801d
5052*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_CP_GS_OVRD_IN                                                     0x801e
5053*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_SUP_OVRD_IN                                                             0x801f
5054*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_PRESCALER_OVRD_IN                                                       0x8020
5055*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_SUP_OVRD_OUT                                                            0x8021
5056*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_LVL_OVRD_IN                                                             0x8022
5057*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_ASIC_IN_0                                                         0x8024
5058*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_ASIC_IN_1                                                         0x8025
5059*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_ASIC_IN_2                                                         0x8026
5060*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_ASIC_IN_3                                                         0x8027
5061*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_ASIC_IN_4                                                         0x8028
5062*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_ASIC_IN_5                                                         0x8029
5063*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_ASIC_IN_6                                                         0x802a
5064*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_ASIC_IN_0                                                         0x802b
5065*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_ASIC_IN_1                                                         0x802c
5066*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_ASIC_IN_2                                                         0x802d
5067*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_ASIC_IN_3                                                         0x802e
5068*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_ASIC_IN_4                                                         0x802f
5069*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_ASIC_IN_5                                                         0x8030
5070*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_ASIC_IN_6                                                         0x8031
5071*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_DIV_CLK_ASIC_IN                                                   0x8032
5072*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_HDMI_CLK_ASIC_IN                                                  0x8033
5073*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_DIV_CLK_ASIC_IN                                                   0x8034
5074*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_HDMI_CLK_ASIC_IN                                                  0x8035
5075*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ASIC_IN                                                                 0x8036
5076*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_LVL_ASIC_IN                                                             0x8037
5077*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_BANDGAP_ASIC_IN                                                         0x8038
5078*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_CP_ASIC_IN                                                        0x8039
5079*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_CP_GS_ASIC_IN                                                     0x803a
5080*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_CP_ASIC_IN                                                        0x803b
5081*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_CP_GS_ASIC_IN                                                     0x803c
5082*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_PRESCALER_CTRL                                                          0x8040
5083*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_RTUNE_CTRL                                                              0x8041
5084*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_BG1                                                                     0x8042
5085*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_BG2                                                                     0x8043
5086*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_SWITCH_PWR_MEAS                                                         0x8044
5087*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_BG3                                                                     0x8045
5088*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_MISC1                                                             0x8046
5089*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_MISC2                                                             0x8047
5090*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_OVRD                                                              0x8048
5091*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_ATB1                                                              0x8049
5092*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_ATB2                                                              0x804a
5093*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_ATB3                                                              0x804b
5094*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_CTR1                                                              0x804c
5095*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_CTR2                                                              0x804d
5096*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_CTR3                                                              0x804e
5097*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_CTR4                                                              0x804f
5098*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_CTR5                                                              0x8050
5099*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_RESERVED1                                                         0x8051
5100*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLA_RESERVED2                                                         0x8052
5101*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_MISC1                                                             0x8053
5102*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_MISC2                                                             0x8054
5103*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_OVRD                                                              0x8055
5104*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_ATB1                                                              0x8056
5105*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_ATB2                                                              0x8057
5106*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_ATB3                                                              0x8058
5107*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_CTR1                                                              0x8059
5108*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_CTR2                                                              0x805a
5109*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_CTR3                                                              0x805b
5110*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_CTR4                                                              0x805c
5111*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_CTR5                                                              0x805d
5112*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_RESERVED1                                                         0x805e
5113*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_ANA_MPLLB_RESERVED2                                                         0x805f
5114*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_OVRD                                            0x8061
5115*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_MPLL_PWR_CTL_STAT                                                 0x8062
5116*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                    0x8063
5117*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                     0x8064
5118*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS                                          0x8065
5119*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                              0x8066
5120*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                            0x8067
5121*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_CAL                                             0x8068
5122*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                     0x8069
5123*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLA_SSC_GEN_SPREAD_TYPE                                               0x806b
5124*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_OVRD                                            0x806d
5125*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_MPLL_PWR_CTL_STAT                                                 0x806e
5126*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                    0x806f
5127*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                     0x8070
5128*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS                                          0x8071
5129*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                              0x8072
5130*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                            0x8073
5131*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_CAL                                             0x8074
5132*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                     0x8075
5133*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_MPLLB_SSC_GEN_SPREAD_TYPE                                               0x8077
5134*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_0                                                 0x8078
5135*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_1                                                 0x8079
5136*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_2                                                 0x807a
5137*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_CLK_RST_REF_PWRUP_TIME_0                                                0x807b
5138*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_CLK_RST_REF_VPHUD                                                       0x807c
5139*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_RTUNE_CONFIG                                                            0x8081
5140*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_RTUNE_STAT                                                              0x8082
5141*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_RTUNE_RX_SET_VAL                                                        0x8083
5142*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_RTUNE_TXDN_SET_VAL                                                      0x8084
5143*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_RTUNE_TXUP_SET_VAL                                                      0x8085
5144*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_RTUNE_RX_STAT                                                           0x8086
5145*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_RTUNE_TXDN_STAT                                                         0x8087
5146*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_RTUNE_TXUP_STAT                                                         0x8088
5147*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_RTUNE_CONFIG_CNT0                                                       0x8089
5148*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_RTUNE_CONFIG_CNT1                                                       0x808a
5149*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_RTUNE_TX_CAL_CODE                                                       0x808b
5150*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ANA_MPLLA_OVRD_OUT_0                                                    0x808c
5151*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ANA_MPLLA_OVRD_OUT_1                                                    0x808d
5152*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ANA_MPLLA_OVRD_OUT_2                                                    0x808e
5153*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ANA_MPLLB_OVRD_OUT_0                                                    0x808f
5154*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ANA_MPLLB_OVRD_OUT_1                                                    0x8090
5155*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ANA_MPLLB_OVRD_OUT_2                                                    0x8091
5156*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ANA_RTUNE_OVRD_OUT                                                      0x8092
5157*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ANA_STAT                                                                0x8093
5158*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ANA_BG_OVRD_OUT                                                         0x8094
5159*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ANA_MPLLA_PMIX_OVRD_OUT                                                 0x8095
5160*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_SUPX_DIG_ANA_MPLLB_PMIX_OVRD_OUT                                                 0x8096
5161*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_LANE_OVRD_IN                                                      0x9000
5162*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_OVRD_IN_0                                                      0x9001
5163*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_OVRD_IN_1                                                      0x9002
5164*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_OVRD_IN_2                                                      0x9003
5165*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_OVRD_IN_3                                                      0x9004
5166*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_OVRD_IN_4                                                      0x9005
5167*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_OVRD_OUT                                                       0x9006
5168*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_OVRD_IN_0                                                      0x9007
5169*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_OVRD_IN_1                                                      0x9008
5170*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_OVRD_IN_2                                                      0x9009
5171*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_OVRD_IN_3                                                      0x900a
5172*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_OVRD_IN_4                                                      0x900b
5173*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_OVRD_IN_5                                                      0x900c
5174*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x900d
5175*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x900e
5176*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_OVRD_OUT_0                                                     0x900f
5177*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_LANE_ASIC_IN                                                      0x9010
5178*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_ASIC_IN_0                                                      0x9011
5179*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_ASIC_IN_1                                                      0x9012
5180*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_ASIC_IN_2                                                      0x9013
5181*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_ASIC_OUT                                                       0x9014
5182*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_ASIC_IN_0                                                      0x9015
5183*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_ASIC_IN_1                                                      0x9016
5184*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x9017
5185*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x9018
5186*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x9019
5187*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x901a
5188*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_ASIC_OUT_0                                                     0x901b
5189*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_RX_OVRD_IN_6                                                      0x901c
5190*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_OVRD_IN_5                                                      0x901d
5191*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_TX_OVRD_OUT_1                                                     0x901e
5192*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ASIC_OCLA                                                              0x901f
5193*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x9020
5194*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x9021
5195*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x9022
5196*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x9023
5197*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x9024
5198*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x9025
5199*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x9026
5200*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x9027
5201*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x9028
5202*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x9029
5203*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x902a
5204*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x902b
5205*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x902c
5206*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x902d
5207*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x902e
5208*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x902f
5209*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x9030
5210*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x9031
5211*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_TX_LBERT_CTL                                                           0x9032
5212*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x9040
5213*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x9041
5214*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x9042
5215*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x9043
5216*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x9045
5217*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x9046
5218*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x9047
5219*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x9048
5220*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x9049
5221*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x904a
5222*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x904b
5223*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x904c
5224*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x904d
5225*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x904e
5226*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x904f
5227*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x9050
5228*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_LBERT_CTL                                                           0x9051
5229*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_LBERT_ERR                                                           0x9052
5230*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_CDR_CDR_CTL_0                                                       0x9053
5231*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_CDR_CDR_CTL_1                                                       0x9054
5232*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_CDR_CDR_CTL_2                                                       0x9055
5233*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_CDR_CDR_CTL_3                                                       0x9056
5234*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_CDR_CDR_CTL_4                                                       0x9057
5235*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_CDR_STAT                                                            0x9058
5236*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_DPLL_FREQ                                                           0x9059
5237*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x905a
5238*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x905b
5239*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x9060
5240*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x9061
5241*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x9062
5242*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x9063
5243*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x9064
5244*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x9065
5245*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x9066
5246*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x9067
5247*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x9068
5248*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x9069
5249*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x906a
5250*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x906b
5251*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x906c
5252*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x906d
5253*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x906e
5254*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x906f
5255*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x9070
5256*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x9071
5257*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x9072
5258*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x9073
5259*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x9074
5260*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x9075
5261*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x9076
5262*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x9077
5263*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x9078
5264*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x9079
5265*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x907a
5266*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x907b
5267*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x907c
5268*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x907d
5269*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x907e
5270*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x907f
5271*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_LD_VAL_1                                                       0x9080
5272*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_DATA_MSK                                                       0x9081
5273*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_MATCH_CTL0                                                     0x9082
5274*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_MATCH_CTL1                                                     0x9083
5275*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_STAT_CTL0                                                      0x9084
5276*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_STAT_CTL1                                                      0x9085
5277*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_SMPL_CNT1                                                      0x9086
5278*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_STAT_CNT_0                                                     0x9087
5279*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_STAT_CNT_1                                                     0x9088
5280*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_STAT_CNT_2                                                     0x9089
5281*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_STAT_CNT_3                                                     0x908a
5282*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_STAT_CNT_4                                                     0x908b
5283*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_STAT_CNT_5                                                     0x908c
5284*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_STAT_CNT_6                                                     0x908d
5285*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x908e
5286*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_MATCH_CTL2                                                     0x908f
5287*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_MATCH_CTL3                                                     0x9090
5288*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_MATCH_CTL4                                                     0x9091
5289*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_MATCH_CTL5                                                     0x9092
5290*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_STAT_CTL2                                                      0x9093
5291*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_RX_STAT_STAT_STOP                                                      0x9094
5292*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_MPHY_RX_PWM_CTL                                                        0x9095
5293*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_MPHY_RX_TERM_LS_CTL                                                    0x9096
5294*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x9097
5295*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_OVRD_OUT                                                        0x90a0
5296*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x90a1
5297*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x90a2
5298*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x90a3
5299*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x90a4
5300*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x90a5
5301*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x90a6
5302*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x90a7
5303*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x90a8
5304*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x90a9
5305*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x90aa
5306*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x90ab
5307*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x90ac
5308*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x90ad
5309*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_CAL                                                             0x90ae
5310*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_DAC_CTRL                                                        0x90af
5311*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x90b0
5312*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x90b1
5313*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_AFE_ATT_VGA                                                     0x90b2
5314*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_AFE_CTLE                                                        0x90b3
5315*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_SCOPE                                                           0x90b4
5316*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_SLICER_CTRL                                                     0x90b5
5317*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x90b6
5318*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x90b7
5319*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x90b8
5320*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x90b9
5321*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x90ba
5322*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_STATUS_0                                                           0x90bb
5323*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_STATUS_1                                                           0x90bc
5324*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x90bd
5325*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x90be
5326*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_MPHY_OVRD_OUT                                                      0x90bf
5327*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x90c0
5328*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x90c1
5329*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x90c2
5330*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x90c3
5331*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_DIG_ANA_TX_OVRD_OUT_2                                                      0x90c4
5332*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_OVRD_MEAS                                                           0x90e0
5333*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_PWR_OVRD                                                            0x90e1
5334*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_ALT_BUS                                                             0x90e2
5335*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_ATB1                                                                0x90e3
5336*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_ATB2                                                                0x90e4
5337*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_DCC_DAC                                                             0x90e5
5338*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_DCC_CTRL1                                                           0x90e6
5339*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_TERM_CODE                                                           0x90e7
5340*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_TERM_CODE_CTRL                                                      0x90e8
5341*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_OVRD_CLK                                                            0x90e9
5342*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_MISC1                                                               0x90ea
5343*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_MISC2                                                               0x90eb
5344*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_MISC3                                                               0x90ec
5345*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_RESERVED2                                                           0x90ed
5346*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_RESERVED3                                                           0x90ee
5347*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_TX_RESERVED4                                                           0x90ef
5348*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_CLK_1                                                               0x90f0
5349*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_CLK_2                                                               0x90f1
5350*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_CDR_DES                                                             0x90f2
5351*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_SLC_CTRL                                                            0x90f3
5352*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_PWR_CTRL1                                                           0x90f4
5353*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_PWR_CTRL2                                                           0x90f5
5354*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_SQ                                                                  0x90f6
5355*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_CAL1                                                                0x90f7
5356*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_CAL2                                                                0x90f8
5357*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_ATB_REGREF                                                          0x90f9
5358*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_ATB_MEAS1                                                           0x90fa
5359*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_ATB_MEAS2                                                           0x90fb
5360*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_ATB_MEAS3                                                           0x90fc
5361*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_ATB_MEAS4                                                           0x90fd
5362*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_ATB_FRC                                                             0x90fe
5363*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_LANEX_ANA_RX_RESERVED1                                                           0x90ff
5364*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWMEM_DIG_ROM_CMN0_B0_R0                                                        0xa000
5365*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWMEM_DIG_RAM_CMN0_B0_R0                                                        0xc000
5366*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN                                                   0xe000
5367*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN_1                                                 0xe001
5368*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_TX_PCS_IN                                                    0xe002
5369*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_TX_OVRD_OUT                                                  0xe003
5370*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_TX_PCS_OUT                                                   0xe004
5371*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN                                                   0xe005
5372*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_1                                                 0xe006
5373*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_2                                                 0xe007
5374*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_3                                                 0xe008
5375*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_PCS_IN                                                    0xe009
5376*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_1                                                  0xe00a
5377*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_2                                                  0xe00b
5378*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_3                                                  0xe00c
5379*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_4                                                  0xe00d
5380*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT                                                  0xe00e
5381*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_PCS_OUT                                                   0xe00f
5382*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_ADAPT_ACK                                                 0xe010
5383*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_ADAPT_FOM                                                 0xe011
5384*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_TXPRE_DIR                                                 0xe012
5385*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_TXMAIN_DIR                                                0xe013
5386*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_TXPOST_DIR                                                0xe014
5387*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_LANE_NUMBER                                                  0xe015
5388*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RESERVED_1                                                   0xe016
5389*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RESERVED_2                                                   0xe017
5390*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_ATE_OVRD_IN                                                  0xe018
5391*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0xe019
5392*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0xe01a
5393*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0xe01b
5394*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT_1                                                0xe01c
5395*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0xe01d
5396*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0xe01e
5397*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_PH2_CAL                                                   0xe01f
5398*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FSM_OVRD_CTL                                                    0xe020
5399*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_MEM_ADDR_MON                                                    0xe021
5400*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_STATUS_MON                                                      0xe022
5401*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_STARTUP_CAL                                             0xe023
5402*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_ADAPT                                                   0xe024
5403*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_AFE_CAL                                                 0xe025
5404*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_DFE_CAL                                                 0xe026
5405*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_BYPASS_CAL                                              0xe027
5406*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_REFLVL_CAL                                              0xe028
5407*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_IQ_CAL                                                  0xe029
5408*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_AFE_ADAPT                                               0xe02a
5409*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_DFE_ADAPT                                               0xe02b
5410*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_SUP                                                        0xe02c
5411*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_TX_CMN_MODE                                                0xe02d
5412*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_TX_RXDET                                                   0xe02e
5413*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_PWRUP                                                   0xe02f
5414*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_VCO_WAIT                                                0xe030
5415*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_VCO_CAL                                                 0xe031
5416*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_CMNCAL_MPLL_STATUS                                              0xe032
5417*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0xe033
5418*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_CONT_ADAPT                                              0xe034
5419*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0xe035
5420*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0xe036
5421*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0xe037
5422*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_FAST_FLAGS                                                      0xe038
5423*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_CR_LOCK                                                         0xe039
5424*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_TX_DCC_FLAGS                                                    0xe03a
5425*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_TX_DCC_STATUS                                                   0xe03b
5426*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_OCLA                                                            0xe03c
5427*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0xe03d
5428*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_CMNCAL_RCAL_STATUS                                              0xe03e
5429*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0xe03f
5430*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RESET_RTN_REQ                                               0xe040
5431*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_RESET_IRQ                                                0xe041
5432*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0xe042
5433*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0xe043
5434*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0xe044
5435*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0xe045
5436*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0xe046
5437*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0xe047
5438*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0xe048
5439*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0xe049
5440*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0xe04a
5441*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0xe04b
5442*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0xe04c
5443*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_IRQ_MASK                                                    0xe04d
5444*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_IRQ_MASK_2                                                  0xe04e
5445*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0xe04f
5446*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0xe050
5447*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0xe051
5448*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0xe052
5449*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0xe053
5450*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0xe054
5451*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0xe055
5452*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0xe056
5453*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0xe057
5454*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_TX_RESET_IRQ                                                0xe058
5455*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0xe059
5456*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0xe05a
5457*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0xe05b
5458*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_LANE_OVRD_IN                                                 0xe060
5459*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_LANE_OVRD_OUT                                                0xe061
5460*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_SUP_OVRD_IN                                                  0xe062
5461*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_SUP_PMA_IN                                                   0xe063
5462*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_TX_OVRD_OUT                                                  0xe064
5463*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_TX_PMA_IN                                                    0xe065
5464*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_RX_OVRD_OUT                                                  0xe066
5465*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_RX_PMA_IN                                                    0xe067
5466*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_LANE_RTUNE_CTL                                               0xe068
5467*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_SUP_PMA_IN_1                                                 0xe069
5468*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_MPHY_OVRD_IN                                                 0xe06a
5469*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_MPHY_OVRD_OUT                                                0xe06b
5470*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0xe06c
5471*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_TX_CTL_TX_FSM_CTL                                                   0xe080
5472*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_TX_CTL_TX_CLK_CTL                                                   0xe081
5473*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0xe082
5474*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_TX_CTL_OCLA                                                         0xe083
5475*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_TX_CTL_UPCS_OCLA                                                    0xe084
5476*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_RX_CTL_RX_FSM_CTL                                                   0xe0a0
5477*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0xe0a1
5478*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0xe0a2
5479*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0xe0a3
5480*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0xe0a4
5481*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_RX_CTL_UPCS_OCLA                                                    0xe0a5
5482*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0xe0c0
5483*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0xe0c1
5484*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0xe0c2
5485*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0xe0c3
5486*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0xe0c4
5487*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0xe0c5
5488*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0xe0c6
5489*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT_2                                                0xe0c7
5490*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR1_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN_2                                                 0xe0c8
5491*5b723b12SQingqing Zhuo 
5492*5b723b12SQingqing Zhuo 
5493*5b723b12SQingqing Zhuo // addressBlock: dpcssys_cr2_rdpcstxcrind
5494*5b723b12SQingqing Zhuo // base address: 0x0
5495*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_IDCODE_LO                                                                0x0000
5496*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_IDCODE_HI                                                                0x0001
5497*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_REFCLK_OVRD_IN                                                           0x0002
5498*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_DIV_CLK_OVRD_IN                                                    0x0003
5499*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_HDMI_CLK_OVRD_IN                                                   0x0004
5500*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_DIV_CLK_OVRD_IN                                                    0x0005
5501*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_HDMI_CLK_OVRD_IN                                                   0x0006
5502*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_OVRD_IN_0                                                          0x0007
5503*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_OVRD_IN_1                                                          0x0008
5504*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_OVRD_IN_2                                                          0x0009
5505*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_SSC_PEAK_1                                                         0x000a
5506*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_SSC_PEAK_2                                                         0x000b
5507*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_SSC_STEPSIZE_1                                                     0x000c
5508*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_SSC_STEPSIZE_2                                                     0x000d
5509*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_OVRD_IN_3                                                          0x000e
5510*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_OVRD_IN_4                                                          0x000f
5511*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_OVRD_IN_5                                                          0x0010
5512*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_CP_OVRD_IN                                                         0x0011
5513*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_CP_GS_OVRD_IN                                                      0x0012
5514*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_OVRD_IN_0                                                          0x0013
5515*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_OVRD_IN_1                                                          0x0014
5516*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_OVRD_IN_2                                                          0x0015
5517*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_SSC_PEAK_1                                                         0x0016
5518*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_SSC_PEAK_2                                                         0x0017
5519*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_SSC_STEPSIZE_1                                                     0x0018
5520*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_SSC_STEPSIZE_2                                                     0x0019
5521*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_OVRD_IN_3                                                          0x001a
5522*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_OVRD_IN_4                                                          0x001b
5523*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_OVRD_IN_5                                                          0x001c
5524*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_CP_OVRD_IN                                                         0x001d
5525*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_CP_GS_OVRD_IN                                                      0x001e
5526*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_SUP_OVRD_IN                                                              0x001f
5527*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_PRESCALER_OVRD_IN                                                        0x0020
5528*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_SUP_OVRD_OUT                                                             0x0021
5529*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_LVL_OVRD_IN                                                              0x0022
5530*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_ASIC_IN_0                                                          0x0024
5531*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_ASIC_IN_1                                                          0x0025
5532*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_ASIC_IN_2                                                          0x0026
5533*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_ASIC_IN_3                                                          0x0027
5534*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_ASIC_IN_4                                                          0x0028
5535*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_ASIC_IN_5                                                          0x0029
5536*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_ASIC_IN_6                                                          0x002a
5537*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_ASIC_IN_0                                                          0x002b
5538*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_ASIC_IN_1                                                          0x002c
5539*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_ASIC_IN_2                                                          0x002d
5540*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_ASIC_IN_3                                                          0x002e
5541*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_ASIC_IN_4                                                          0x002f
5542*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_ASIC_IN_5                                                          0x0030
5543*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_ASIC_IN_6                                                          0x0031
5544*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_DIV_CLK_ASIC_IN                                                    0x0032
5545*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_HDMI_CLK_ASIC_IN                                                   0x0033
5546*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_DIV_CLK_ASIC_IN                                                    0x0034
5547*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_HDMI_CLK_ASIC_IN                                                   0x0035
5548*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ASIC_IN                                                                  0x0036
5549*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_LVL_ASIC_IN                                                              0x0037
5550*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_BANDGAP_ASIC_IN                                                          0x0038
5551*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_CP_ASIC_IN                                                         0x0039
5552*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_CP_GS_ASIC_IN                                                      0x003a
5553*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_CP_ASIC_IN                                                         0x003b
5554*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_CP_GS_ASIC_IN                                                      0x003c
5555*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_PRESCALER_CTRL                                                           0x0040
5556*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_RTUNE_CTRL                                                               0x0041
5557*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_BG1                                                                      0x0042
5558*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_BG2                                                                      0x0043
5559*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_SWITCH_PWR_MEAS                                                          0x0044
5560*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_BG3                                                                      0x0045
5561*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_MISC1                                                              0x0046
5562*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_MISC2                                                              0x0047
5563*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_OVRD                                                               0x0048
5564*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_ATB1                                                               0x0049
5565*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_ATB2                                                               0x004a
5566*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_ATB3                                                               0x004b
5567*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_CTR1                                                               0x004c
5568*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_CTR2                                                               0x004d
5569*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_CTR3                                                               0x004e
5570*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_CTR4                                                               0x004f
5571*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_CTR5                                                               0x0050
5572*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_RESERVED1                                                          0x0051
5573*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLA_RESERVED2                                                          0x0052
5574*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_MISC1                                                              0x0053
5575*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_MISC2                                                              0x0054
5576*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_OVRD                                                               0x0055
5577*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_ATB1                                                               0x0056
5578*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_ATB2                                                               0x0057
5579*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_ATB3                                                               0x0058
5580*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_CTR1                                                               0x0059
5581*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_CTR2                                                               0x005a
5582*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_CTR3                                                               0x005b
5583*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_CTR4                                                               0x005c
5584*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_CTR5                                                               0x005d
5585*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_RESERVED1                                                          0x005e
5586*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_ANA_MPLLB_RESERVED2                                                          0x005f
5587*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_OVRD                                             0x0061
5588*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_MPLL_PWR_CTL_STAT                                                  0x0062
5589*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                     0x0063
5590*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                      0x0064
5591*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS                                           0x0065
5592*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                               0x0066
5593*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                             0x0067
5594*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_CAL                                              0x0068
5595*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                      0x0069
5596*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLA_SSC_GEN_SPREAD_TYPE                                                0x006b
5597*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_OVRD                                             0x006d
5598*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_MPLL_PWR_CTL_STAT                                                  0x006e
5599*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                     0x006f
5600*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                      0x0070
5601*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS                                           0x0071
5602*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                               0x0072
5603*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                             0x0073
5604*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_CAL                                              0x0074
5605*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                      0x0075
5606*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_MPLLB_SSC_GEN_SPREAD_TYPE                                                0x0077
5607*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_CLK_RST_BG_PWRUP_TIME_0                                                  0x0078
5608*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_CLK_RST_BG_PWRUP_TIME_1                                                  0x0079
5609*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_CLK_RST_BG_PWRUP_TIME_2                                                  0x007a
5610*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_CLK_RST_REF_PWRUP_TIME_0                                                 0x007b
5611*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_CLK_RST_REF_VPHUD                                                        0x007c
5612*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_RTUNE_CONFIG                                                             0x0081
5613*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_RTUNE_STAT                                                               0x0082
5614*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_RTUNE_RX_SET_VAL                                                         0x0083
5615*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_RTUNE_TXDN_SET_VAL                                                       0x0084
5616*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_RTUNE_TXUP_SET_VAL                                                       0x0085
5617*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_RTUNE_RX_STAT                                                            0x0086
5618*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_RTUNE_TXDN_STAT                                                          0x0087
5619*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_RTUNE_TXUP_STAT                                                          0x0088
5620*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_RTUNE_CONFIG_CNT0                                                        0x0089
5621*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_RTUNE_CONFIG_CNT1                                                        0x008a
5622*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_RTUNE_TX_CAL_CODE                                                        0x008b
5623*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ANA_MPLLA_OVRD_OUT_0                                                     0x008c
5624*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ANA_MPLLA_OVRD_OUT_1                                                     0x008d
5625*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ANA_MPLLA_OVRD_OUT_2                                                     0x008e
5626*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ANA_MPLLB_OVRD_OUT_0                                                     0x008f
5627*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ANA_MPLLB_OVRD_OUT_1                                                     0x0090
5628*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ANA_MPLLB_OVRD_OUT_2                                                     0x0091
5629*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ANA_RTUNE_OVRD_OUT                                                       0x0092
5630*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ANA_STAT                                                                 0x0093
5631*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ANA_BG_OVRD_OUT                                                          0x0094
5632*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ANA_MPLLA_PMIX_OVRD_OUT                                                  0x0095
5633*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUP_DIG_ANA_MPLLB_PMIX_OVRD_OUT                                                  0x0096
5634*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_LANE_OVRD_IN                                                      0x1000
5635*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_OVRD_IN_0                                                      0x1001
5636*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_OVRD_IN_1                                                      0x1002
5637*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_OVRD_IN_2                                                      0x1003
5638*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_OVRD_IN_3                                                      0x1004
5639*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_OVRD_IN_4                                                      0x1005
5640*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_OVRD_OUT                                                       0x1006
5641*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_RX_OVRD_OUT_0                                                     0x100f
5642*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_LANE_ASIC_IN                                                      0x1010
5643*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_ASIC_IN_0                                                      0x1011
5644*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_ASIC_IN_1                                                      0x1012
5645*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_ASIC_IN_2                                                      0x1013
5646*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_ASIC_OUT                                                       0x1014
5647*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_RX_ASIC_OUT_0                                                     0x101b
5648*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_OVRD_IN_5                                                      0x101d
5649*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ASIC_TX_OVRD_OUT_1                                                     0x101e
5650*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1020
5651*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1021
5652*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1022
5653*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1023
5654*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1024
5655*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1025
5656*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1026
5657*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1027
5658*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1028
5659*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1029
5660*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x102a
5661*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x102b
5662*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x102c
5663*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x102d
5664*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x102e
5665*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x102f
5666*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1030
5667*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1031
5668*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_TX_LBERT_CTL                                                           0x1032
5669*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_LD_VAL_1                                                       0x1080
5670*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_DATA_MSK                                                       0x1081
5671*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_MATCH_CTL0                                                     0x1082
5672*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_MATCH_CTL1                                                     0x1083
5673*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_STAT_CTL0                                                      0x1084
5674*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_STAT_CTL1                                                      0x1085
5675*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_SMPL_CNT1                                                      0x1086
5676*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_STAT_CNT_0                                                     0x1087
5677*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_STAT_CNT_1                                                     0x1088
5678*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_STAT_CNT_2                                                     0x1089
5679*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_STAT_CNT_3                                                     0x108a
5680*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_STAT_CNT_4                                                     0x108b
5681*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_STAT_CNT_5                                                     0x108c
5682*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_STAT_CNT_6                                                     0x108d
5683*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x108e
5684*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_MATCH_CTL2                                                     0x108f
5685*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_MATCH_CTL3                                                     0x1090
5686*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_MATCH_CTL4                                                     0x1091
5687*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_MATCH_CTL5                                                     0x1092
5688*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_STAT_CTL2                                                      0x1093
5689*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_RX_STAT_STAT_STOP                                                      0x1094
5690*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_OVRD_OUT                                                        0x10a0
5691*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x10a1
5692*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x10a2
5693*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x10a3
5694*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x10a4
5695*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x10a5
5696*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x10a6
5697*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x10a7
5698*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x10a8
5699*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_STATUS_0                                                           0x10bb
5700*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x10c2
5701*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x10c3
5702*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_DIG_ANA_TX_OVRD_OUT_2                                                      0x10c4
5703*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_OVRD_MEAS                                                           0x10e0
5704*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_PWR_OVRD                                                            0x10e1
5705*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_ALT_BUS                                                             0x10e2
5706*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_ATB1                                                                0x10e3
5707*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_ATB2                                                                0x10e4
5708*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_DCC_DAC                                                             0x10e5
5709*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_DCC_CTRL1                                                           0x10e6
5710*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_TERM_CODE                                                           0x10e7
5711*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_TERM_CODE_CTRL                                                      0x10e8
5712*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_OVRD_CLK                                                            0x10e9
5713*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_MISC1                                                               0x10ea
5714*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_MISC2                                                               0x10eb
5715*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_MISC3                                                               0x10ec
5716*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_RESERVED2                                                           0x10ed
5717*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_RESERVED3                                                           0x10ee
5718*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE0_ANA_TX_RESERVED4                                                           0x10ef
5719*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_LANE_OVRD_IN                                                      0x1100
5720*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_OVRD_IN_0                                                      0x1101
5721*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_OVRD_IN_1                                                      0x1102
5722*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_OVRD_IN_2                                                      0x1103
5723*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_OVRD_IN_3                                                      0x1104
5724*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_OVRD_IN_4                                                      0x1105
5725*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_OVRD_OUT                                                       0x1106
5726*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_OVRD_IN_0                                                      0x1107
5727*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_OVRD_IN_1                                                      0x1108
5728*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_OVRD_IN_2                                                      0x1109
5729*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_OVRD_IN_3                                                      0x110a
5730*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_OVRD_IN_4                                                      0x110b
5731*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_OVRD_IN_5                                                      0x110c
5732*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x110d
5733*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x110e
5734*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_OVRD_OUT_0                                                     0x110f
5735*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_LANE_ASIC_IN                                                      0x1110
5736*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_ASIC_IN_0                                                      0x1111
5737*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_ASIC_IN_1                                                      0x1112
5738*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_ASIC_IN_2                                                      0x1113
5739*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_ASIC_OUT                                                       0x1114
5740*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_ASIC_IN_0                                                      0x1115
5741*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_ASIC_IN_1                                                      0x1116
5742*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x1117
5743*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x1118
5744*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x1119
5745*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x111a
5746*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_ASIC_OUT_0                                                     0x111b
5747*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_RX_OVRD_IN_6                                                      0x111c
5748*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_OVRD_IN_5                                                      0x111d
5749*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_TX_OVRD_OUT_1                                                     0x111e
5750*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ASIC_OCLA                                                              0x111f
5751*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1120
5752*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1121
5753*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1122
5754*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1123
5755*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1124
5756*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1125
5757*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1126
5758*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1127
5759*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1128
5760*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1129
5761*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x112a
5762*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x112b
5763*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x112c
5764*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x112d
5765*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x112e
5766*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x112f
5767*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1130
5768*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1131
5769*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_TX_LBERT_CTL                                                           0x1132
5770*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x1140
5771*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x1141
5772*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x1142
5773*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x1143
5774*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x1145
5775*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x1146
5776*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x1147
5777*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x1148
5778*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x1149
5779*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x114a
5780*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x114b
5781*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x114c
5782*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x114d
5783*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x114e
5784*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x114f
5785*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x1150
5786*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_LBERT_CTL                                                           0x1151
5787*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_LBERT_ERR                                                           0x1152
5788*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_CDR_CDR_CTL_0                                                       0x1153
5789*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_CDR_CDR_CTL_1                                                       0x1154
5790*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_CDR_CDR_CTL_2                                                       0x1155
5791*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_CDR_CDR_CTL_3                                                       0x1156
5792*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_CDR_CDR_CTL_4                                                       0x1157
5793*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_CDR_STAT                                                            0x1158
5794*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_DPLL_FREQ                                                           0x1159
5795*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x115a
5796*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x115b
5797*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x1160
5798*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x1161
5799*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x1162
5800*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x1163
5801*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x1164
5802*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x1165
5803*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x1166
5804*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x1167
5805*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x1168
5806*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x1169
5807*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x116a
5808*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x116b
5809*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x116c
5810*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x116d
5811*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x116e
5812*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x116f
5813*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x1170
5814*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x1171
5815*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x1172
5816*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x1173
5817*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x1174
5818*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x1175
5819*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x1176
5820*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x1177
5821*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x1178
5822*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x1179
5823*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x117a
5824*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x117b
5825*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x117c
5826*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x117d
5827*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x117e
5828*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x117f
5829*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_LD_VAL_1                                                       0x1180
5830*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_DATA_MSK                                                       0x1181
5831*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_MATCH_CTL0                                                     0x1182
5832*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_MATCH_CTL1                                                     0x1183
5833*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_STAT_CTL0                                                      0x1184
5834*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_STAT_CTL1                                                      0x1185
5835*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_SMPL_CNT1                                                      0x1186
5836*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_STAT_CNT_0                                                     0x1187
5837*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_STAT_CNT_1                                                     0x1188
5838*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_STAT_CNT_2                                                     0x1189
5839*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_STAT_CNT_3                                                     0x118a
5840*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_STAT_CNT_4                                                     0x118b
5841*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_STAT_CNT_5                                                     0x118c
5842*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_STAT_CNT_6                                                     0x118d
5843*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x118e
5844*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_MATCH_CTL2                                                     0x118f
5845*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_MATCH_CTL3                                                     0x1190
5846*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_MATCH_CTL4                                                     0x1191
5847*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_MATCH_CTL5                                                     0x1192
5848*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_STAT_CTL2                                                      0x1193
5849*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_RX_STAT_STAT_STOP                                                      0x1194
5850*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_MPHY_RX_PWM_CTL                                                        0x1195
5851*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_MPHY_RX_TERM_LS_CTL                                                    0x1196
5852*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x1197
5853*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_OVRD_OUT                                                        0x11a0
5854*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x11a1
5855*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x11a2
5856*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x11a3
5857*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x11a4
5858*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x11a5
5859*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x11a6
5860*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x11a7
5861*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x11a8
5862*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x11a9
5863*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x11aa
5864*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x11ab
5865*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x11ac
5866*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x11ad
5867*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_CAL                                                             0x11ae
5868*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_DAC_CTRL                                                        0x11af
5869*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x11b0
5870*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x11b1
5871*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_AFE_ATT_VGA                                                     0x11b2
5872*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_AFE_CTLE                                                        0x11b3
5873*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_SCOPE                                                           0x11b4
5874*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_SLICER_CTRL                                                     0x11b5
5875*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x11b6
5876*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x11b7
5877*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x11b8
5878*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x11b9
5879*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x11ba
5880*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_STATUS_0                                                           0x11bb
5881*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_STATUS_1                                                           0x11bc
5882*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x11bd
5883*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x11be
5884*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_MPHY_OVRD_OUT                                                      0x11bf
5885*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x11c0
5886*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x11c1
5887*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x11c2
5888*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x11c3
5889*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_DIG_ANA_TX_OVRD_OUT_2                                                      0x11c4
5890*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_OVRD_MEAS                                                           0x11e0
5891*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_PWR_OVRD                                                            0x11e1
5892*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_ALT_BUS                                                             0x11e2
5893*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_ATB1                                                                0x11e3
5894*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_ATB2                                                                0x11e4
5895*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_DCC_DAC                                                             0x11e5
5896*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_DCC_CTRL1                                                           0x11e6
5897*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_TERM_CODE                                                           0x11e7
5898*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_TERM_CODE_CTRL                                                      0x11e8
5899*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_OVRD_CLK                                                            0x11e9
5900*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_MISC1                                                               0x11ea
5901*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_MISC2                                                               0x11eb
5902*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_MISC3                                                               0x11ec
5903*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_RESERVED2                                                           0x11ed
5904*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_RESERVED3                                                           0x11ee
5905*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_TX_RESERVED4                                                           0x11ef
5906*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_CLK_1                                                               0x11f0
5907*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_CLK_2                                                               0x11f1
5908*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_CDR_DES                                                             0x11f2
5909*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_SLC_CTRL                                                            0x11f3
5910*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_PWR_CTRL1                                                           0x11f4
5911*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_PWR_CTRL2                                                           0x11f5
5912*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_SQ                                                                  0x11f6
5913*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_CAL1                                                                0x11f7
5914*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_CAL2                                                                0x11f8
5915*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_ATB_REGREF                                                          0x11f9
5916*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_ATB_MEAS1                                                           0x11fa
5917*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_ATB_MEAS2                                                           0x11fb
5918*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_ATB_MEAS3                                                           0x11fc
5919*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_ATB_MEAS4                                                           0x11fd
5920*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_ATB_FRC                                                             0x11fe
5921*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE1_ANA_RX_RESERVED1                                                           0x11ff
5922*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_LANE_OVRD_IN                                                      0x1200
5923*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_OVRD_IN_0                                                      0x1201
5924*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_OVRD_IN_1                                                      0x1202
5925*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_OVRD_IN_2                                                      0x1203
5926*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_OVRD_IN_3                                                      0x1204
5927*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_OVRD_IN_4                                                      0x1205
5928*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_OVRD_OUT                                                       0x1206
5929*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_OVRD_IN_0                                                      0x1207
5930*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_OVRD_IN_1                                                      0x1208
5931*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_OVRD_IN_2                                                      0x1209
5932*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_OVRD_IN_3                                                      0x120a
5933*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_OVRD_IN_4                                                      0x120b
5934*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_OVRD_IN_5                                                      0x120c
5935*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x120d
5936*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x120e
5937*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_OVRD_OUT_0                                                     0x120f
5938*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_LANE_ASIC_IN                                                      0x1210
5939*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_ASIC_IN_0                                                      0x1211
5940*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_ASIC_IN_1                                                      0x1212
5941*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_ASIC_IN_2                                                      0x1213
5942*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_ASIC_OUT                                                       0x1214
5943*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_ASIC_IN_0                                                      0x1215
5944*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_ASIC_IN_1                                                      0x1216
5945*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x1217
5946*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x1218
5947*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x1219
5948*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x121a
5949*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_ASIC_OUT_0                                                     0x121b
5950*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_RX_OVRD_IN_6                                                      0x121c
5951*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_OVRD_IN_5                                                      0x121d
5952*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_TX_OVRD_OUT_1                                                     0x121e
5953*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ASIC_OCLA                                                              0x121f
5954*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1220
5955*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1221
5956*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1222
5957*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1223
5958*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1224
5959*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1225
5960*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1226
5961*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1227
5962*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1228
5963*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1229
5964*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x122a
5965*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x122b
5966*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x122c
5967*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x122d
5968*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x122e
5969*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x122f
5970*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1230
5971*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1231
5972*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_TX_LBERT_CTL                                                           0x1232
5973*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x1240
5974*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x1241
5975*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x1242
5976*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x1243
5977*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x1245
5978*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x1246
5979*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x1247
5980*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x1248
5981*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x1249
5982*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x124a
5983*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x124b
5984*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x124c
5985*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x124d
5986*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x124e
5987*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x124f
5988*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x1250
5989*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_LBERT_CTL                                                           0x1251
5990*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_LBERT_ERR                                                           0x1252
5991*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_CDR_CDR_CTL_0                                                       0x1253
5992*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_CDR_CDR_CTL_1                                                       0x1254
5993*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_CDR_CDR_CTL_2                                                       0x1255
5994*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_CDR_CDR_CTL_3                                                       0x1256
5995*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_CDR_CDR_CTL_4                                                       0x1257
5996*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_CDR_STAT                                                            0x1258
5997*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_DPLL_FREQ                                                           0x1259
5998*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x125a
5999*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x125b
6000*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x1260
6001*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x1261
6002*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x1262
6003*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x1263
6004*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x1264
6005*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x1265
6006*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x1266
6007*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x1267
6008*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x1268
6009*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x1269
6010*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x126a
6011*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x126b
6012*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x126c
6013*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x126d
6014*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x126e
6015*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x126f
6016*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x1270
6017*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x1271
6018*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x1272
6019*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x1273
6020*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x1274
6021*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x1275
6022*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x1276
6023*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x1277
6024*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x1278
6025*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x1279
6026*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x127a
6027*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x127b
6028*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x127c
6029*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x127d
6030*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x127e
6031*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x127f
6032*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_LD_VAL_1                                                       0x1280
6033*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_DATA_MSK                                                       0x1281
6034*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_MATCH_CTL0                                                     0x1282
6035*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_MATCH_CTL1                                                     0x1283
6036*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_STAT_CTL0                                                      0x1284
6037*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_STAT_CTL1                                                      0x1285
6038*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_SMPL_CNT1                                                      0x1286
6039*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_STAT_CNT_0                                                     0x1287
6040*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_STAT_CNT_1                                                     0x1288
6041*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_STAT_CNT_2                                                     0x1289
6042*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_STAT_CNT_3                                                     0x128a
6043*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_STAT_CNT_4                                                     0x128b
6044*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_STAT_CNT_5                                                     0x128c
6045*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_STAT_CNT_6                                                     0x128d
6046*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x128e
6047*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_MATCH_CTL2                                                     0x128f
6048*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_MATCH_CTL3                                                     0x1290
6049*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_MATCH_CTL4                                                     0x1291
6050*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_MATCH_CTL5                                                     0x1292
6051*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_STAT_CTL2                                                      0x1293
6052*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_RX_STAT_STAT_STOP                                                      0x1294
6053*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_MPHY_RX_PWM_CTL                                                        0x1295
6054*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_MPHY_RX_TERM_LS_CTL                                                    0x1296
6055*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x1297
6056*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_OVRD_OUT                                                        0x12a0
6057*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x12a1
6058*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x12a2
6059*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x12a3
6060*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x12a4
6061*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x12a5
6062*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x12a6
6063*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x12a7
6064*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x12a8
6065*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x12a9
6066*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x12aa
6067*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x12ab
6068*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x12ac
6069*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x12ad
6070*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_CAL                                                             0x12ae
6071*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_DAC_CTRL                                                        0x12af
6072*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x12b0
6073*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x12b1
6074*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_AFE_ATT_VGA                                                     0x12b2
6075*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_AFE_CTLE                                                        0x12b3
6076*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_SCOPE                                                           0x12b4
6077*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_SLICER_CTRL                                                     0x12b5
6078*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x12b6
6079*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x12b7
6080*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x12b8
6081*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x12b9
6082*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x12ba
6083*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_STATUS_0                                                           0x12bb
6084*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_STATUS_1                                                           0x12bc
6085*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x12bd
6086*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x12be
6087*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_MPHY_OVRD_OUT                                                      0x12bf
6088*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x12c0
6089*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x12c1
6090*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x12c2
6091*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x12c3
6092*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_DIG_ANA_TX_OVRD_OUT_2                                                      0x12c4
6093*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_OVRD_MEAS                                                           0x12e0
6094*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_PWR_OVRD                                                            0x12e1
6095*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_ALT_BUS                                                             0x12e2
6096*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_ATB1                                                                0x12e3
6097*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_ATB2                                                                0x12e4
6098*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_DCC_DAC                                                             0x12e5
6099*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_DCC_CTRL1                                                           0x12e6
6100*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_TERM_CODE                                                           0x12e7
6101*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_TERM_CODE_CTRL                                                      0x12e8
6102*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_OVRD_CLK                                                            0x12e9
6103*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_MISC1                                                               0x12ea
6104*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_MISC2                                                               0x12eb
6105*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_MISC3                                                               0x12ec
6106*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_RESERVED2                                                           0x12ed
6107*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_RESERVED3                                                           0x12ee
6108*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_TX_RESERVED4                                                           0x12ef
6109*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_CLK_1                                                               0x12f0
6110*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_CLK_2                                                               0x12f1
6111*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_CDR_DES                                                             0x12f2
6112*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_SLC_CTRL                                                            0x12f3
6113*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_PWR_CTRL1                                                           0x12f4
6114*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_PWR_CTRL2                                                           0x12f5
6115*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_SQ                                                                  0x12f6
6116*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_CAL1                                                                0x12f7
6117*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_CAL2                                                                0x12f8
6118*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_ATB_REGREF                                                          0x12f9
6119*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_ATB_MEAS1                                                           0x12fa
6120*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_ATB_MEAS2                                                           0x12fb
6121*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_ATB_MEAS3                                                           0x12fc
6122*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_ATB_MEAS4                                                           0x12fd
6123*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_ATB_FRC                                                             0x12fe
6124*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE2_ANA_RX_RESERVED1                                                           0x12ff
6125*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_LANE_OVRD_IN                                                      0x1300
6126*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_OVRD_IN_0                                                      0x1301
6127*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_OVRD_IN_1                                                      0x1302
6128*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_OVRD_IN_2                                                      0x1303
6129*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_OVRD_IN_3                                                      0x1304
6130*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_OVRD_IN_4                                                      0x1305
6131*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_OVRD_OUT                                                       0x1306
6132*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_RX_OVRD_OUT_0                                                     0x130f
6133*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_LANE_ASIC_IN                                                      0x1310
6134*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_ASIC_IN_0                                                      0x1311
6135*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_ASIC_IN_1                                                      0x1312
6136*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_ASIC_IN_2                                                      0x1313
6137*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_ASIC_OUT                                                       0x1314
6138*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_RX_ASIC_OUT_0                                                     0x131b
6139*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_OVRD_IN_5                                                      0x131d
6140*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ASIC_TX_OVRD_OUT_1                                                     0x131e
6141*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1320
6142*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1321
6143*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1322
6144*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1323
6145*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1324
6146*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1325
6147*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1326
6148*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1327
6149*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1328
6150*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1329
6151*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x132a
6152*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x132b
6153*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x132c
6154*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x132d
6155*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x132e
6156*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x132f
6157*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1330
6158*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1331
6159*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_TX_LBERT_CTL                                                           0x1332
6160*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_LD_VAL_1                                                       0x1380
6161*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_DATA_MSK                                                       0x1381
6162*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_MATCH_CTL0                                                     0x1382
6163*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_MATCH_CTL1                                                     0x1383
6164*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_STAT_CTL0                                                      0x1384
6165*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_STAT_CTL1                                                      0x1385
6166*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_SMPL_CNT1                                                      0x1386
6167*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_STAT_CNT_0                                                     0x1387
6168*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_STAT_CNT_1                                                     0x1388
6169*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_STAT_CNT_2                                                     0x1389
6170*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_STAT_CNT_3                                                     0x138a
6171*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_STAT_CNT_4                                                     0x138b
6172*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_STAT_CNT_5                                                     0x138c
6173*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_STAT_CNT_6                                                     0x138d
6174*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x138e
6175*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_MATCH_CTL2                                                     0x138f
6176*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_MATCH_CTL3                                                     0x1390
6177*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_MATCH_CTL4                                                     0x1391
6178*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_MATCH_CTL5                                                     0x1392
6179*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_STAT_CTL2                                                      0x1393
6180*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_RX_STAT_STAT_STOP                                                      0x1394
6181*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_OVRD_OUT                                                        0x13a0
6182*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x13a1
6183*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x13a2
6184*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x13a3
6185*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x13a4
6186*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x13a5
6187*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x13a6
6188*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x13a7
6189*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x13a8
6190*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_STATUS_0                                                           0x13bb
6191*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x13c2
6192*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x13c3
6193*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_DIG_ANA_TX_OVRD_OUT_2                                                      0x13c4
6194*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_OVRD_MEAS                                                           0x13e0
6195*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_PWR_OVRD                                                            0x13e1
6196*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_ALT_BUS                                                             0x13e2
6197*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_ATB1                                                                0x13e3
6198*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_ATB2                                                                0x13e4
6199*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_DCC_DAC                                                             0x13e5
6200*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_DCC_CTRL1                                                           0x13e6
6201*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_TERM_CODE                                                           0x13e7
6202*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_TERM_CODE_CTRL                                                      0x13e8
6203*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_OVRD_CLK                                                            0x13e9
6204*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_MISC1                                                               0x13ea
6205*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_MISC2                                                               0x13eb
6206*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_MISC3                                                               0x13ec
6207*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_RESERVED2                                                           0x13ed
6208*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_RESERVED3                                                           0x13ee
6209*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANE3_ANA_TX_RESERVED4                                                           0x13ef
6210*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_CMN_CTL                                                               0x2000
6211*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_MPLLA_OVRD_IN                                                         0x2001
6212*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_MPLLA_BW_OVRD_IN                                                      0x2002
6213*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_MPLLA_SSC_CTL_OVRD_IN_0                                               0x2003
6214*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_MPLLB_OVRD_IN                                                         0x2004
6215*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_MPLLB_BW_OVRD_IN                                                      0x2005
6216*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_MPLLB_SSC_CTL_OVRD_IN_0                                               0x2006
6217*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_LANE_FSM_OP_XTND                                                      0x2007
6218*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_MPLLA_SSC_CTL_OVRD_IN_1                                               0x2008
6219*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_MPLLB_SSC_CTL_OVRD_IN_1                                               0x2009
6220*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_CMN_CTL_1                                                             0x200a
6221*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_MPLL_STATE_CTL                                                        0x200b
6222*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_TX_CAL_CODE                                                           0x200c
6223*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_SRAM_INIT_DONE                                                        0x200d
6224*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_OCLA                                                                  0x200e
6225*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_SUP_ANA_OVRD                                                          0x200f
6226*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_PCS_RAW_ID_CODE                                                       0x2010
6227*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_FW_ID_CODE_1                                                          0x2011
6228*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_FW_ID_CODE_2                                                          0x2012
6229*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_0                                                0x2020
6230*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_0                                              0x2021
6231*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_0                                              0x2022
6232*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_1                                                0x2023
6233*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_1                                              0x2024
6234*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_1                                              0x2025
6235*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_2                                                0x2026
6236*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_2                                              0x2027
6237*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_2                                              0x2028
6238*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_3                                                0x2029
6239*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_3                                              0x202a
6240*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_3                                              0x202b
6241*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_4                                                0x202c
6242*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_4                                              0x202d
6243*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_4                                              0x202e
6244*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_5                                                0x202f
6245*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_5                                              0x2030
6246*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_5                                              0x2031
6247*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_6                                                0x2032
6248*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_6                                              0x2033
6249*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_6                                              0x2034
6250*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_7                                                0x2035
6251*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_7                                              0x2036
6252*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_7                                              0x2037
6253*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_SRAM_BL_CFG                                                   0x2038
6254*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_PG_OVRD_IN                                                    0x2039
6255*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_PG_OVRD_OUT                                                   0x203a
6256*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_SUP_OVRD_IN                                                   0x203b
6257*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_VREF_STATS                                                    0x203c
6258*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RES_OVRD_IN                                                   0x203d
6259*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_RES_ASIC_IN_OUT                                               0x203e
6260*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_REF_RANGE_OVRD                                                0x203f
6261*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWCMN_DIG_AON_CMN_MISC_CONF_IN_1                                                0x2040
6262*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN                                                   0x3000
6263*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3001
6264*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_TX_PCS_IN                                                    0x3002
6265*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3003
6266*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_TX_PCS_OUT                                                   0x3004
6267*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN                                                   0x3005
6268*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3006
6269*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3007
6270*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3008
6271*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_PCS_IN                                                    0x3009
6272*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_1                                                  0x300a
6273*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_2                                                  0x300b
6274*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_3                                                  0x300c
6275*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_4                                                  0x300d
6276*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT                                                  0x300e
6277*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_PCS_OUT                                                   0x300f
6278*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3010
6279*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3011
6280*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3012
6281*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3013
6282*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3014
6283*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_LANE_NUMBER                                                  0x3015
6284*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RESERVED_1                                                   0x3016
6285*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RESERVED_2                                                   0x3017
6286*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3018
6287*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3019
6288*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x301a
6289*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x301b
6290*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x301c
6291*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x301d
6292*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x301e
6293*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_PH2_CAL                                                   0x301f
6294*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FSM_OVRD_CTL                                                    0x3020
6295*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_MEM_ADDR_MON                                                    0x3021
6296*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_STATUS_MON                                                      0x3022
6297*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3023
6298*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_ADAPT                                                   0x3024
6299*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3025
6300*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3026
6301*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3027
6302*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3028
6303*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3029
6304*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x302a
6305*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x302b
6306*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_SUP                                                        0x302c
6307*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_TX_CMN_MODE                                                0x302d
6308*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_TX_RXDET                                                   0x302e
6309*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_PWRUP                                                   0x302f
6310*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3030
6311*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3031
6312*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3032
6313*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3033
6314*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3034
6315*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3035
6316*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3036
6317*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3037
6318*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_FAST_FLAGS                                                      0x3038
6319*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_CR_LOCK                                                         0x3039
6320*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_TX_DCC_FLAGS                                                    0x303a
6321*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_TX_DCC_STATUS                                                   0x303b
6322*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_OCLA                                                            0x303c
6323*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x303d
6324*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x303e
6325*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x303f
6326*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3040
6327*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3041
6328*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3042
6329*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3043
6330*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3044
6331*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3045
6332*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3046
6333*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3047
6334*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3048
6335*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3049
6336*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x304a
6337*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x304b
6338*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x304c
6339*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_IRQ_MASK                                                    0x304d
6340*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x304e
6341*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x304f
6342*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3050
6343*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3051
6344*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3052
6345*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3053
6346*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3054
6347*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3055
6348*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3056
6349*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3057
6350*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3058
6351*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3059
6352*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x305a
6353*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x305b
6354*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3060
6355*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3061
6356*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3062
6357*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_SUP_PMA_IN                                                   0x3063
6358*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3064
6359*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_TX_PMA_IN                                                    0x3065
6360*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3066
6361*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_RX_PMA_IN                                                    0x3067
6362*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3068
6363*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3069
6364*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x306a
6365*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x306b
6366*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x306c
6367*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_TX_CTL_TX_FSM_CTL                                                   0x3080
6368*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_TX_CTL_TX_CLK_CTL                                                   0x3081
6369*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3082
6370*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_TX_CTL_OCLA                                                         0x3083
6371*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_TX_CTL_UPCS_OCLA                                                    0x3084
6372*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_RX_CTL_RX_FSM_CTL                                                   0x30a0
6373*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x30a1
6374*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x30a2
6375*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x30a3
6376*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x30a4
6377*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_RX_CTL_UPCS_OCLA                                                    0x30a5
6378*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x30c0
6379*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x30c1
6380*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x30c2
6381*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x30c3
6382*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x30c4
6383*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x30c5
6384*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x30c6
6385*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x30c7
6386*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x30c8
6387*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN                                                   0x3100
6388*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3101
6389*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_TX_PCS_IN                                                    0x3102
6390*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3103
6391*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_TX_PCS_OUT                                                   0x3104
6392*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN                                                   0x3105
6393*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3106
6394*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3107
6395*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3108
6396*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_PCS_IN                                                    0x3109
6397*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_1                                                  0x310a
6398*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_2                                                  0x310b
6399*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_3                                                  0x310c
6400*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_4                                                  0x310d
6401*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT                                                  0x310e
6402*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_PCS_OUT                                                   0x310f
6403*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3110
6404*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3111
6405*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3112
6406*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3113
6407*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3114
6408*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_LANE_NUMBER                                                  0x3115
6409*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RESERVED_1                                                   0x3116
6410*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RESERVED_2                                                   0x3117
6411*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3118
6412*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3119
6413*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x311a
6414*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x311b
6415*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x311c
6416*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x311d
6417*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x311e
6418*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_PH2_CAL                                                   0x311f
6419*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FSM_OVRD_CTL                                                    0x3120
6420*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_MEM_ADDR_MON                                                    0x3121
6421*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_STATUS_MON                                                      0x3122
6422*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3123
6423*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_ADAPT                                                   0x3124
6424*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3125
6425*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3126
6426*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3127
6427*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3128
6428*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3129
6429*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x312a
6430*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x312b
6431*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_SUP                                                        0x312c
6432*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_TX_CMN_MODE                                                0x312d
6433*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_TX_RXDET                                                   0x312e
6434*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_PWRUP                                                   0x312f
6435*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3130
6436*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3131
6437*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3132
6438*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3133
6439*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3134
6440*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3135
6441*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3136
6442*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3137
6443*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_FAST_FLAGS                                                      0x3138
6444*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_CR_LOCK                                                         0x3139
6445*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_TX_DCC_FLAGS                                                    0x313a
6446*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_TX_DCC_STATUS                                                   0x313b
6447*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_OCLA                                                            0x313c
6448*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x313d
6449*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x313e
6450*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x313f
6451*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3140
6452*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3141
6453*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3142
6454*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3143
6455*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3144
6456*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3145
6457*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3146
6458*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3147
6459*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3148
6460*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3149
6461*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x314a
6462*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x314b
6463*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x314c
6464*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_IRQ_MASK                                                    0x314d
6465*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x314e
6466*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x314f
6467*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3150
6468*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3151
6469*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3152
6470*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3153
6471*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3154
6472*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3155
6473*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3156
6474*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3157
6475*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3158
6476*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3159
6477*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x315a
6478*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x315b
6479*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3160
6480*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3161
6481*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3162
6482*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_SUP_PMA_IN                                                   0x3163
6483*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3164
6484*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_TX_PMA_IN                                                    0x3165
6485*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3166
6486*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_RX_PMA_IN                                                    0x3167
6487*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3168
6488*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3169
6489*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x316a
6490*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x316b
6491*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x316c
6492*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_TX_CTL_TX_FSM_CTL                                                   0x3180
6493*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_TX_CTL_TX_CLK_CTL                                                   0x3181
6494*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3182
6495*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_TX_CTL_OCLA                                                         0x3183
6496*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_TX_CTL_UPCS_OCLA                                                    0x3184
6497*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_RX_CTL_RX_FSM_CTL                                                   0x31a0
6498*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x31a1
6499*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x31a2
6500*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x31a3
6501*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x31a4
6502*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_RX_CTL_UPCS_OCLA                                                    0x31a5
6503*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x31c0
6504*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x31c1
6505*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x31c2
6506*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x31c3
6507*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x31c4
6508*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x31c5
6509*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x31c6
6510*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x31c7
6511*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x31c8
6512*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN                                                   0x3200
6513*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3201
6514*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_TX_PCS_IN                                                    0x3202
6515*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3203
6516*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_TX_PCS_OUT                                                   0x3204
6517*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN                                                   0x3205
6518*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3206
6519*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3207
6520*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3208
6521*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_PCS_IN                                                    0x3209
6522*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_1                                                  0x320a
6523*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_2                                                  0x320b
6524*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_3                                                  0x320c
6525*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_4                                                  0x320d
6526*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT                                                  0x320e
6527*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_PCS_OUT                                                   0x320f
6528*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3210
6529*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3211
6530*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3212
6531*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3213
6532*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3214
6533*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_LANE_NUMBER                                                  0x3215
6534*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RESERVED_1                                                   0x3216
6535*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RESERVED_2                                                   0x3217
6536*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3218
6537*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3219
6538*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x321a
6539*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x321b
6540*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x321c
6541*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x321d
6542*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x321e
6543*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_PH2_CAL                                                   0x321f
6544*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FSM_OVRD_CTL                                                    0x3220
6545*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_MEM_ADDR_MON                                                    0x3221
6546*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_STATUS_MON                                                      0x3222
6547*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3223
6548*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_ADAPT                                                   0x3224
6549*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3225
6550*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3226
6551*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3227
6552*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3228
6553*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3229
6554*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x322a
6555*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x322b
6556*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_SUP                                                        0x322c
6557*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_TX_CMN_MODE                                                0x322d
6558*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_TX_RXDET                                                   0x322e
6559*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_PWRUP                                                   0x322f
6560*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3230
6561*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3231
6562*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3232
6563*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3233
6564*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3234
6565*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3235
6566*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3236
6567*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3237
6568*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_FAST_FLAGS                                                      0x3238
6569*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_CR_LOCK                                                         0x3239
6570*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_TX_DCC_FLAGS                                                    0x323a
6571*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_TX_DCC_STATUS                                                   0x323b
6572*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_OCLA                                                            0x323c
6573*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x323d
6574*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x323e
6575*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x323f
6576*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3240
6577*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3241
6578*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3242
6579*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3243
6580*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3244
6581*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3245
6582*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3246
6583*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3247
6584*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3248
6585*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3249
6586*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x324a
6587*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x324b
6588*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x324c
6589*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_IRQ_MASK                                                    0x324d
6590*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x324e
6591*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x324f
6592*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3250
6593*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3251
6594*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3252
6595*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3253
6596*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3254
6597*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3255
6598*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3256
6599*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3257
6600*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3258
6601*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3259
6602*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x325a
6603*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x325b
6604*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3260
6605*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3261
6606*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3262
6607*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_SUP_PMA_IN                                                   0x3263
6608*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3264
6609*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_TX_PMA_IN                                                    0x3265
6610*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3266
6611*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_RX_PMA_IN                                                    0x3267
6612*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3268
6613*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3269
6614*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x326a
6615*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x326b
6616*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x326c
6617*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_TX_CTL_TX_FSM_CTL                                                   0x3280
6618*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_TX_CTL_TX_CLK_CTL                                                   0x3281
6619*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3282
6620*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_TX_CTL_OCLA                                                         0x3283
6621*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_TX_CTL_UPCS_OCLA                                                    0x3284
6622*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_RX_CTL_RX_FSM_CTL                                                   0x32a0
6623*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x32a1
6624*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x32a2
6625*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x32a3
6626*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x32a4
6627*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_RX_CTL_UPCS_OCLA                                                    0x32a5
6628*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x32c0
6629*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x32c1
6630*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x32c2
6631*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x32c3
6632*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x32c4
6633*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x32c5
6634*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x32c6
6635*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x32c7
6636*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x32c8
6637*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN                                                   0x3300
6638*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3301
6639*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_TX_PCS_IN                                                    0x3302
6640*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3303
6641*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_TX_PCS_OUT                                                   0x3304
6642*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN                                                   0x3305
6643*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3306
6644*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3307
6645*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3308
6646*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_PCS_IN                                                    0x3309
6647*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_1                                                  0x330a
6648*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_2                                                  0x330b
6649*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_3                                                  0x330c
6650*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_4                                                  0x330d
6651*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT                                                  0x330e
6652*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_PCS_OUT                                                   0x330f
6653*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3310
6654*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3311
6655*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3312
6656*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3313
6657*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3314
6658*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_LANE_NUMBER                                                  0x3315
6659*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RESERVED_1                                                   0x3316
6660*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RESERVED_2                                                   0x3317
6661*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3318
6662*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3319
6663*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x331a
6664*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x331b
6665*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x331c
6666*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x331d
6667*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x331e
6668*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_PH2_CAL                                                   0x331f
6669*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FSM_OVRD_CTL                                                    0x3320
6670*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_MEM_ADDR_MON                                                    0x3321
6671*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_STATUS_MON                                                      0x3322
6672*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3323
6673*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_ADAPT                                                   0x3324
6674*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3325
6675*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3326
6676*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3327
6677*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3328
6678*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3329
6679*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x332a
6680*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x332b
6681*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_SUP                                                        0x332c
6682*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_TX_CMN_MODE                                                0x332d
6683*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_TX_RXDET                                                   0x332e
6684*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_PWRUP                                                   0x332f
6685*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3330
6686*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3331
6687*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3332
6688*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3333
6689*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3334
6690*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3335
6691*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3336
6692*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3337
6693*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_FAST_FLAGS                                                      0x3338
6694*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_CR_LOCK                                                         0x3339
6695*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_TX_DCC_FLAGS                                                    0x333a
6696*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_TX_DCC_STATUS                                                   0x333b
6697*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_OCLA                                                            0x333c
6698*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x333d
6699*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x333e
6700*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x333f
6701*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3340
6702*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3341
6703*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3342
6704*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3343
6705*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3344
6706*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3345
6707*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3346
6708*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3347
6709*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3348
6710*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3349
6711*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x334a
6712*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x334b
6713*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x334c
6714*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_IRQ_MASK                                                    0x334d
6715*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x334e
6716*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x334f
6717*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3350
6718*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3351
6719*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3352
6720*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3353
6721*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3354
6722*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3355
6723*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3356
6724*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3357
6725*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3358
6726*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3359
6727*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x335a
6728*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x335b
6729*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3360
6730*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3361
6731*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3362
6732*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_SUP_PMA_IN                                                   0x3363
6733*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3364
6734*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_TX_PMA_IN                                                    0x3365
6735*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3366
6736*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_RX_PMA_IN                                                    0x3367
6737*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3368
6738*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3369
6739*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x336a
6740*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x336b
6741*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x336c
6742*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_TX_CTL_TX_FSM_CTL                                                   0x3380
6743*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_TX_CTL_TX_CLK_CTL                                                   0x3381
6744*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3382
6745*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_TX_CTL_OCLA                                                         0x3383
6746*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_TX_CTL_UPCS_OCLA                                                    0x3384
6747*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_RX_CTL_RX_FSM_CTL                                                   0x33a0
6748*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x33a1
6749*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x33a2
6750*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x33a3
6751*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x33a4
6752*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_RX_CTL_UPCS_OCLA                                                    0x33a5
6753*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x33c0
6754*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x33c1
6755*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x33c2
6756*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x33c3
6757*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x33c4
6758*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x33c5
6759*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x33c6
6760*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x33c7
6761*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x33c8
6762*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_AFE_ATT_IDAC_OFST                                                0x4000
6763*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_AFE_CTLE_IDAC_OFST                                               0x4001
6764*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_ADPT_IQ                                                       0x4002
6765*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_ADAPT_FOM                                                     0x4003
6766*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4004
6767*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4005
6768*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4006
6769*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_EVEN_REF_LVL                                                 0x4007
6770*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_ODD_REF_LVL                                                  0x4008
6771*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_PHSADJ_LIN                                                    0x4009
6772*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_PHSADJ_MAP                                                    0x400a
6773*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x400b
6774*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x400c
6775*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x400d
6776*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x400e
6777*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x400f
6778*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4010
6779*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4011
6780*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4012
6781*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_IQ_PHASE_ADJUST                                               0x4013
6782*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_MPLLA_COARSE_TUNE                                                0x4014
6783*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_MPLLB_COARSE_TUNE                                                0x4015
6784*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_INIT_PWRUP_DONE                                                  0x4016
6785*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_ADPT_ATT                                                      0x4017
6786*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_ADPT_VGA                                                      0x4018
6787*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_ADPT_CTLE                                                     0x4019
6788*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP1                                                 0x401a
6789*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_ADAPT_DONE                                                    0x401b
6790*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_FAST_FLAGS                                                       0x401c
6791*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP2                                                 0x401d
6792*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP3                                                 0x401e
6793*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP4                                                 0x401f
6794*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP5                                                 0x4020
6795*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_SLICER_CTRL_EVEN                                              0x4021
6796*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_SLICER_CTRL_ODD                                               0x4022
6797*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4023
6798*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_ADPT_CTL_0                                                       0x4024
6799*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_ADPT_CTL_1                                                       0x4025
6800*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_ADPT_CTL_2                                                       0x4026
6801*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_ADPT_CTL_3                                                       0x4027
6802*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_ADPT_CTL_4                                                       0x4028
6803*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_ADPT_CTL_5                                                       0x4029
6804*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_ADPT_CTL_6                                                       0x402a
6805*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_ADPT_CTL_7                                                       0x402b
6806*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_MPLL_DISABLE                                                     0x402c
6807*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_FAST_FLAGS_2                                                     0x402d
6808*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x402e
6809*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_TXRX_OVRD_IN                                                     0x402f
6810*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_LOS_MASK_CTL                                                  0x4030
6811*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_SIGDET_FILT_CTRL                                              0x4031
6812*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_STATS                                                            0x4032
6813*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_OVRD_OUT_1                                                    0x4033
6814*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_OVRD_OUT_2                                                    0x4034
6815*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_OVRD_OUT_3                                                    0x4035
6816*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_SIGDET_CAL                                                    0x4036
6817*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_SIGDET_HF_CODE                                                0x4037
6818*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_SIGDET_LF_CODE                                                0x4038
6819*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_VREFGEN_EN                                                    0x4039
6820*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_CAL_IOFF_CODE                                                    0x403a
6821*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_CAL_ICONST_CODE                                                  0x403b
6822*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_CAL_VREFGEN_CODE                                                 0x403c
6823*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x403d
6824*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x403e
6825*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x403f
6826*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4040
6827*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4041
6828*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4042
6829*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4043
6830*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4044
6831*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_TX_DCC_BANK_ADDR                                                 0x4045
6832*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_TX_DCC_BANK_DATA                                                 0x4046
6833*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_TX_DCC_CONT                                                      0x4047
6834*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_MPLL_BG_CTL                                                      0x4048
6835*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_SIGDET_OUT_OVRD                                                  0x4049
6836*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_SIGDET_OUT_IN                                                    0x404a
6837*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_FW_MM_CONFIG                                                     0x404b
6838*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_FW_ADPT_CONFIG                                                   0x404c
6839*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_FW_CALIB_CONFIG                                                  0x404d
6840*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x404e
6841*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_LANE_XCVR_MODE_IN                                                0x404f
6842*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_RX_SIGDET_CONFIG                                                 0x4050
6843*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE0_DIG_TX_DCC_CONFIG                                                    0x4051
6844*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_AFE_ATT_IDAC_OFST                                                0x4100
6845*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_AFE_CTLE_IDAC_OFST                                               0x4101
6846*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_ADPT_IQ                                                       0x4102
6847*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_ADAPT_FOM                                                     0x4103
6848*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4104
6849*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4105
6850*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4106
6851*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_EVEN_REF_LVL                                                 0x4107
6852*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_ODD_REF_LVL                                                  0x4108
6853*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_PHSADJ_LIN                                                    0x4109
6854*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_PHSADJ_MAP                                                    0x410a
6855*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x410b
6856*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x410c
6857*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x410d
6858*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x410e
6859*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x410f
6860*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4110
6861*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4111
6862*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4112
6863*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_IQ_PHASE_ADJUST                                               0x4113
6864*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_MPLLA_COARSE_TUNE                                                0x4114
6865*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_MPLLB_COARSE_TUNE                                                0x4115
6866*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_INIT_PWRUP_DONE                                                  0x4116
6867*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_ADPT_ATT                                                      0x4117
6868*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_ADPT_VGA                                                      0x4118
6869*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_ADPT_CTLE                                                     0x4119
6870*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP1                                                 0x411a
6871*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_ADAPT_DONE                                                    0x411b
6872*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_FAST_FLAGS                                                       0x411c
6873*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP2                                                 0x411d
6874*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP3                                                 0x411e
6875*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP4                                                 0x411f
6876*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP5                                                 0x4120
6877*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_SLICER_CTRL_EVEN                                              0x4121
6878*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_SLICER_CTRL_ODD                                               0x4122
6879*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4123
6880*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_ADPT_CTL_0                                                       0x4124
6881*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_ADPT_CTL_1                                                       0x4125
6882*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_ADPT_CTL_2                                                       0x4126
6883*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_ADPT_CTL_3                                                       0x4127
6884*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_ADPT_CTL_4                                                       0x4128
6885*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_ADPT_CTL_5                                                       0x4129
6886*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_ADPT_CTL_6                                                       0x412a
6887*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_ADPT_CTL_7                                                       0x412b
6888*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_MPLL_DISABLE                                                     0x412c
6889*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_FAST_FLAGS_2                                                     0x412d
6890*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x412e
6891*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_TXRX_OVRD_IN                                                     0x412f
6892*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_LOS_MASK_CTL                                                  0x4130
6893*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_SIGDET_FILT_CTRL                                              0x4131
6894*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_STATS                                                            0x4132
6895*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_OVRD_OUT_1                                                    0x4133
6896*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_OVRD_OUT_2                                                    0x4134
6897*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_OVRD_OUT_3                                                    0x4135
6898*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_SIGDET_CAL                                                    0x4136
6899*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_SIGDET_HF_CODE                                                0x4137
6900*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_SIGDET_LF_CODE                                                0x4138
6901*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_VREFGEN_EN                                                    0x4139
6902*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_CAL_IOFF_CODE                                                    0x413a
6903*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_CAL_ICONST_CODE                                                  0x413b
6904*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_CAL_VREFGEN_CODE                                                 0x413c
6905*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x413d
6906*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x413e
6907*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x413f
6908*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4140
6909*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4141
6910*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4142
6911*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4143
6912*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4144
6913*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_TX_DCC_BANK_ADDR                                                 0x4145
6914*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_TX_DCC_BANK_DATA                                                 0x4146
6915*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_TX_DCC_CONT                                                      0x4147
6916*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_MPLL_BG_CTL                                                      0x4148
6917*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_SIGDET_OUT_OVRD                                                  0x4149
6918*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_SIGDET_OUT_IN                                                    0x414a
6919*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_FW_MM_CONFIG                                                     0x414b
6920*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_FW_ADPT_CONFIG                                                   0x414c
6921*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_FW_CALIB_CONFIG                                                  0x414d
6922*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x414e
6923*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_LANE_XCVR_MODE_IN                                                0x414f
6924*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_RX_SIGDET_CONFIG                                                 0x4150
6925*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE1_DIG_TX_DCC_CONFIG                                                    0x4151
6926*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_AFE_ATT_IDAC_OFST                                                0x4200
6927*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_AFE_CTLE_IDAC_OFST                                               0x4201
6928*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_ADPT_IQ                                                       0x4202
6929*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_ADAPT_FOM                                                     0x4203
6930*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4204
6931*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4205
6932*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4206
6933*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_EVEN_REF_LVL                                                 0x4207
6934*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_ODD_REF_LVL                                                  0x4208
6935*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_PHSADJ_LIN                                                    0x4209
6936*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_PHSADJ_MAP                                                    0x420a
6937*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x420b
6938*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x420c
6939*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x420d
6940*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x420e
6941*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x420f
6942*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4210
6943*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4211
6944*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4212
6945*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_IQ_PHASE_ADJUST                                               0x4213
6946*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_MPLLA_COARSE_TUNE                                                0x4214
6947*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_MPLLB_COARSE_TUNE                                                0x4215
6948*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_INIT_PWRUP_DONE                                                  0x4216
6949*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_ADPT_ATT                                                      0x4217
6950*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_ADPT_VGA                                                      0x4218
6951*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_ADPT_CTLE                                                     0x4219
6952*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP1                                                 0x421a
6953*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_ADAPT_DONE                                                    0x421b
6954*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_FAST_FLAGS                                                       0x421c
6955*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP2                                                 0x421d
6956*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP3                                                 0x421e
6957*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP4                                                 0x421f
6958*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP5                                                 0x4220
6959*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_SLICER_CTRL_EVEN                                              0x4221
6960*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_SLICER_CTRL_ODD                                               0x4222
6961*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4223
6962*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_ADPT_CTL_0                                                       0x4224
6963*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_ADPT_CTL_1                                                       0x4225
6964*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_ADPT_CTL_2                                                       0x4226
6965*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_ADPT_CTL_3                                                       0x4227
6966*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_ADPT_CTL_4                                                       0x4228
6967*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_ADPT_CTL_5                                                       0x4229
6968*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_ADPT_CTL_6                                                       0x422a
6969*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_ADPT_CTL_7                                                       0x422b
6970*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_MPLL_DISABLE                                                     0x422c
6971*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_FAST_FLAGS_2                                                     0x422d
6972*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x422e
6973*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_TXRX_OVRD_IN                                                     0x422f
6974*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_LOS_MASK_CTL                                                  0x4230
6975*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_SIGDET_FILT_CTRL                                              0x4231
6976*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_STATS                                                            0x4232
6977*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_OVRD_OUT_1                                                    0x4233
6978*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_OVRD_OUT_2                                                    0x4234
6979*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_OVRD_OUT_3                                                    0x4235
6980*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_SIGDET_CAL                                                    0x4236
6981*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_SIGDET_HF_CODE                                                0x4237
6982*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_SIGDET_LF_CODE                                                0x4238
6983*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_VREFGEN_EN                                                    0x4239
6984*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_CAL_IOFF_CODE                                                    0x423a
6985*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_CAL_ICONST_CODE                                                  0x423b
6986*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_CAL_VREFGEN_CODE                                                 0x423c
6987*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x423d
6988*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x423e
6989*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x423f
6990*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4240
6991*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4241
6992*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4242
6993*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4243
6994*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4244
6995*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_TX_DCC_BANK_ADDR                                                 0x4245
6996*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_TX_DCC_BANK_DATA                                                 0x4246
6997*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_TX_DCC_CONT                                                      0x4247
6998*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_MPLL_BG_CTL                                                      0x4248
6999*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_SIGDET_OUT_OVRD                                                  0x4249
7000*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_SIGDET_OUT_IN                                                    0x424a
7001*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_FW_MM_CONFIG                                                     0x424b
7002*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_FW_ADPT_CONFIG                                                   0x424c
7003*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_FW_CALIB_CONFIG                                                  0x424d
7004*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x424e
7005*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_LANE_XCVR_MODE_IN                                                0x424f
7006*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_RX_SIGDET_CONFIG                                                 0x4250
7007*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE2_DIG_TX_DCC_CONFIG                                                    0x4251
7008*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_AFE_ATT_IDAC_OFST                                                0x4300
7009*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_AFE_CTLE_IDAC_OFST                                               0x4301
7010*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_ADPT_IQ                                                       0x4302
7011*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_ADAPT_FOM                                                     0x4303
7012*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4304
7013*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4305
7014*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4306
7015*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_EVEN_REF_LVL                                                 0x4307
7016*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_ODD_REF_LVL                                                  0x4308
7017*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_PHSADJ_LIN                                                    0x4309
7018*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_PHSADJ_MAP                                                    0x430a
7019*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x430b
7020*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x430c
7021*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x430d
7022*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x430e
7023*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x430f
7024*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4310
7025*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4311
7026*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4312
7027*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_IQ_PHASE_ADJUST                                               0x4313
7028*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_MPLLA_COARSE_TUNE                                                0x4314
7029*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_MPLLB_COARSE_TUNE                                                0x4315
7030*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_INIT_PWRUP_DONE                                                  0x4316
7031*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_ADPT_ATT                                                      0x4317
7032*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_ADPT_VGA                                                      0x4318
7033*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_ADPT_CTLE                                                     0x4319
7034*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP1                                                 0x431a
7035*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_ADAPT_DONE                                                    0x431b
7036*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_FAST_FLAGS                                                       0x431c
7037*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP2                                                 0x431d
7038*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP3                                                 0x431e
7039*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP4                                                 0x431f
7040*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP5                                                 0x4320
7041*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_SLICER_CTRL_EVEN                                              0x4321
7042*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_SLICER_CTRL_ODD                                               0x4322
7043*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4323
7044*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_ADPT_CTL_0                                                       0x4324
7045*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_ADPT_CTL_1                                                       0x4325
7046*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_ADPT_CTL_2                                                       0x4326
7047*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_ADPT_CTL_3                                                       0x4327
7048*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_ADPT_CTL_4                                                       0x4328
7049*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_ADPT_CTL_5                                                       0x4329
7050*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_ADPT_CTL_6                                                       0x432a
7051*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_ADPT_CTL_7                                                       0x432b
7052*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_MPLL_DISABLE                                                     0x432c
7053*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_FAST_FLAGS_2                                                     0x432d
7054*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x432e
7055*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_TXRX_OVRD_IN                                                     0x432f
7056*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_LOS_MASK_CTL                                                  0x4330
7057*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_SIGDET_FILT_CTRL                                              0x4331
7058*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_STATS                                                            0x4332
7059*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_OVRD_OUT_1                                                    0x4333
7060*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_OVRD_OUT_2                                                    0x4334
7061*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_OVRD_OUT_3                                                    0x4335
7062*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_SIGDET_CAL                                                    0x4336
7063*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_SIGDET_HF_CODE                                                0x4337
7064*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_SIGDET_LF_CODE                                                0x4338
7065*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_VREFGEN_EN                                                    0x4339
7066*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_CAL_IOFF_CODE                                                    0x433a
7067*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_CAL_ICONST_CODE                                                  0x433b
7068*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_CAL_VREFGEN_CODE                                                 0x433c
7069*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x433d
7070*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x433e
7071*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x433f
7072*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4340
7073*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4341
7074*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4342
7075*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4343
7076*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4344
7077*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_TX_DCC_BANK_ADDR                                                 0x4345
7078*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_TX_DCC_BANK_DATA                                                 0x4346
7079*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_TX_DCC_CONT                                                      0x4347
7080*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_MPLL_BG_CTL                                                      0x4348
7081*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_SIGDET_OUT_OVRD                                                  0x4349
7082*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_SIGDET_OUT_IN                                                    0x434a
7083*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_FW_MM_CONFIG                                                     0x434b
7084*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_FW_ADPT_CONFIG                                                   0x434c
7085*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_FW_CALIB_CONFIG                                                  0x434d
7086*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x434e
7087*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_LANE_XCVR_MODE_IN                                                0x434f
7088*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_RX_SIGDET_CONFIG                                                 0x4350
7089*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANE3_DIG_TX_DCC_CONFIG                                                    0x4351
7090*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_AFE_ATT_IDAC_OFST                                                0x7000
7091*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_AFE_CTLE_IDAC_OFST                                               0x7001
7092*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_ADPT_IQ                                                       0x7002
7093*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_ADAPT_FOM                                                     0x7003
7094*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x7004
7095*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x7005
7096*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x7006
7097*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_EVEN_REF_LVL                                                 0x7007
7098*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_ODD_REF_LVL                                                  0x7008
7099*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_PHSADJ_LIN                                                    0x7009
7100*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_PHSADJ_MAP                                                    0x700a
7101*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x700b
7102*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x700c
7103*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x700d
7104*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x700e
7105*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x700f
7106*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x7010
7107*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x7011
7108*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x7012
7109*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_IQ_PHASE_ADJUST                                               0x7013
7110*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_MPLLA_COARSE_TUNE                                                0x7014
7111*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_MPLLB_COARSE_TUNE                                                0x7015
7112*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_INIT_PWRUP_DONE                                                  0x7016
7113*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_ADPT_ATT                                                      0x7017
7114*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_ADPT_VGA                                                      0x7018
7115*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_ADPT_CTLE                                                     0x7019
7116*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP1                                                 0x701a
7117*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_ADAPT_DONE                                                    0x701b
7118*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_FAST_FLAGS                                                       0x701c
7119*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP2                                                 0x701d
7120*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP3                                                 0x701e
7121*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP4                                                 0x701f
7122*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP5                                                 0x7020
7123*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_SLICER_CTRL_EVEN                                              0x7021
7124*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_SLICER_CTRL_ODD                                               0x7022
7125*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x7023
7126*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_ADPT_CTL_0                                                       0x7024
7127*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_ADPT_CTL_1                                                       0x7025
7128*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_ADPT_CTL_2                                                       0x7026
7129*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_ADPT_CTL_3                                                       0x7027
7130*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_ADPT_CTL_4                                                       0x7028
7131*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_ADPT_CTL_5                                                       0x7029
7132*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_ADPT_CTL_6                                                       0x702a
7133*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_ADPT_CTL_7                                                       0x702b
7134*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_MPLL_DISABLE                                                     0x702c
7135*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_FAST_FLAGS_2                                                     0x702d
7136*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x702e
7137*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_TXRX_OVRD_IN                                                     0x702f
7138*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_LOS_MASK_CTL                                                  0x7030
7139*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_SIGDET_FILT_CTRL                                              0x7031
7140*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_STATS                                                            0x7032
7141*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_OVRD_OUT_1                                                    0x7033
7142*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_OVRD_OUT_2                                                    0x7034
7143*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_OVRD_OUT_3                                                    0x7035
7144*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_SIGDET_CAL                                                    0x7036
7145*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_SIGDET_HF_CODE                                                0x7037
7146*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_SIGDET_LF_CODE                                                0x7038
7147*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_VREFGEN_EN                                                    0x7039
7148*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_CAL_IOFF_CODE                                                    0x703a
7149*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_CAL_ICONST_CODE                                                  0x703b
7150*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_CAL_VREFGEN_CODE                                                 0x703c
7151*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x703d
7152*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x703e
7153*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x703f
7154*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x7040
7155*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x7041
7156*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x7042
7157*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x7043
7158*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x7044
7159*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_TX_DCC_BANK_ADDR                                                 0x7045
7160*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_TX_DCC_BANK_DATA                                                 0x7046
7161*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_TX_DCC_CONT                                                      0x7047
7162*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_MPLL_BG_CTL                                                      0x7048
7163*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_SIGDET_OUT_OVRD                                                  0x7049
7164*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_SIGDET_OUT_IN                                                    0x704a
7165*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_FW_MM_CONFIG                                                     0x704b
7166*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_FW_ADPT_CONFIG                                                   0x704c
7167*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_FW_CALIB_CONFIG                                                  0x704d
7168*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x704e
7169*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_LANE_XCVR_MODE_IN                                                0x704f
7170*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_RX_SIGDET_CONFIG                                                 0x7050
7171*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWAONLANEX_DIG_TX_DCC_CONFIG                                                    0x7051
7172*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_IDCODE_LO                                                               0x8000
7173*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_IDCODE_HI                                                               0x8001
7174*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_REFCLK_OVRD_IN                                                          0x8002
7175*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_DIV_CLK_OVRD_IN                                                   0x8003
7176*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_HDMI_CLK_OVRD_IN                                                  0x8004
7177*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_DIV_CLK_OVRD_IN                                                   0x8005
7178*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_HDMI_CLK_OVRD_IN                                                  0x8006
7179*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_OVRD_IN_0                                                         0x8007
7180*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_OVRD_IN_1                                                         0x8008
7181*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_OVRD_IN_2                                                         0x8009
7182*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_SSC_PEAK_1                                                        0x800a
7183*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_SSC_PEAK_2                                                        0x800b
7184*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_SSC_STEPSIZE_1                                                    0x800c
7185*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_SSC_STEPSIZE_2                                                    0x800d
7186*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_OVRD_IN_3                                                         0x800e
7187*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_OVRD_IN_4                                                         0x800f
7188*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_OVRD_IN_5                                                         0x8010
7189*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_CP_OVRD_IN                                                        0x8011
7190*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_CP_GS_OVRD_IN                                                     0x8012
7191*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_OVRD_IN_0                                                         0x8013
7192*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_OVRD_IN_1                                                         0x8014
7193*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_OVRD_IN_2                                                         0x8015
7194*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_SSC_PEAK_1                                                        0x8016
7195*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_SSC_PEAK_2                                                        0x8017
7196*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_SSC_STEPSIZE_1                                                    0x8018
7197*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_SSC_STEPSIZE_2                                                    0x8019
7198*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_OVRD_IN_3                                                         0x801a
7199*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_OVRD_IN_4                                                         0x801b
7200*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_OVRD_IN_5                                                         0x801c
7201*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_CP_OVRD_IN                                                        0x801d
7202*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_CP_GS_OVRD_IN                                                     0x801e
7203*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_SUP_OVRD_IN                                                             0x801f
7204*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_PRESCALER_OVRD_IN                                                       0x8020
7205*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_SUP_OVRD_OUT                                                            0x8021
7206*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_LVL_OVRD_IN                                                             0x8022
7207*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_ASIC_IN_0                                                         0x8024
7208*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_ASIC_IN_1                                                         0x8025
7209*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_ASIC_IN_2                                                         0x8026
7210*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_ASIC_IN_3                                                         0x8027
7211*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_ASIC_IN_4                                                         0x8028
7212*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_ASIC_IN_5                                                         0x8029
7213*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_ASIC_IN_6                                                         0x802a
7214*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_ASIC_IN_0                                                         0x802b
7215*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_ASIC_IN_1                                                         0x802c
7216*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_ASIC_IN_2                                                         0x802d
7217*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_ASIC_IN_3                                                         0x802e
7218*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_ASIC_IN_4                                                         0x802f
7219*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_ASIC_IN_5                                                         0x8030
7220*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_ASIC_IN_6                                                         0x8031
7221*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_DIV_CLK_ASIC_IN                                                   0x8032
7222*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_HDMI_CLK_ASIC_IN                                                  0x8033
7223*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_DIV_CLK_ASIC_IN                                                   0x8034
7224*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_HDMI_CLK_ASIC_IN                                                  0x8035
7225*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ASIC_IN                                                                 0x8036
7226*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_LVL_ASIC_IN                                                             0x8037
7227*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_BANDGAP_ASIC_IN                                                         0x8038
7228*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_CP_ASIC_IN                                                        0x8039
7229*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_CP_GS_ASIC_IN                                                     0x803a
7230*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_CP_ASIC_IN                                                        0x803b
7231*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_CP_GS_ASIC_IN                                                     0x803c
7232*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_PRESCALER_CTRL                                                          0x8040
7233*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_RTUNE_CTRL                                                              0x8041
7234*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_BG1                                                                     0x8042
7235*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_BG2                                                                     0x8043
7236*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_SWITCH_PWR_MEAS                                                         0x8044
7237*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_BG3                                                                     0x8045
7238*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_MISC1                                                             0x8046
7239*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_MISC2                                                             0x8047
7240*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_OVRD                                                              0x8048
7241*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_ATB1                                                              0x8049
7242*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_ATB2                                                              0x804a
7243*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_ATB3                                                              0x804b
7244*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_CTR1                                                              0x804c
7245*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_CTR2                                                              0x804d
7246*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_CTR3                                                              0x804e
7247*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_CTR4                                                              0x804f
7248*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_CTR5                                                              0x8050
7249*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_RESERVED1                                                         0x8051
7250*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLA_RESERVED2                                                         0x8052
7251*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_MISC1                                                             0x8053
7252*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_MISC2                                                             0x8054
7253*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_OVRD                                                              0x8055
7254*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_ATB1                                                              0x8056
7255*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_ATB2                                                              0x8057
7256*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_ATB3                                                              0x8058
7257*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_CTR1                                                              0x8059
7258*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_CTR2                                                              0x805a
7259*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_CTR3                                                              0x805b
7260*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_CTR4                                                              0x805c
7261*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_CTR5                                                              0x805d
7262*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_RESERVED1                                                         0x805e
7263*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_ANA_MPLLB_RESERVED2                                                         0x805f
7264*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_OVRD                                            0x8061
7265*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_MPLL_PWR_CTL_STAT                                                 0x8062
7266*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                    0x8063
7267*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                     0x8064
7268*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS                                          0x8065
7269*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                              0x8066
7270*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                            0x8067
7271*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_CAL                                             0x8068
7272*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                     0x8069
7273*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLA_SSC_GEN_SPREAD_TYPE                                               0x806b
7274*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_OVRD                                            0x806d
7275*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_MPLL_PWR_CTL_STAT                                                 0x806e
7276*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                    0x806f
7277*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                     0x8070
7278*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS                                          0x8071
7279*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                              0x8072
7280*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                            0x8073
7281*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_CAL                                             0x8074
7282*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                     0x8075
7283*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_MPLLB_SSC_GEN_SPREAD_TYPE                                               0x8077
7284*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_0                                                 0x8078
7285*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_1                                                 0x8079
7286*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_2                                                 0x807a
7287*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_CLK_RST_REF_PWRUP_TIME_0                                                0x807b
7288*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_CLK_RST_REF_VPHUD                                                       0x807c
7289*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_RTUNE_CONFIG                                                            0x8081
7290*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_RTUNE_STAT                                                              0x8082
7291*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_RTUNE_RX_SET_VAL                                                        0x8083
7292*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_RTUNE_TXDN_SET_VAL                                                      0x8084
7293*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_RTUNE_TXUP_SET_VAL                                                      0x8085
7294*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_RTUNE_RX_STAT                                                           0x8086
7295*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_RTUNE_TXDN_STAT                                                         0x8087
7296*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_RTUNE_TXUP_STAT                                                         0x8088
7297*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_RTUNE_CONFIG_CNT0                                                       0x8089
7298*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_RTUNE_CONFIG_CNT1                                                       0x808a
7299*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_RTUNE_TX_CAL_CODE                                                       0x808b
7300*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ANA_MPLLA_OVRD_OUT_0                                                    0x808c
7301*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ANA_MPLLA_OVRD_OUT_1                                                    0x808d
7302*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ANA_MPLLA_OVRD_OUT_2                                                    0x808e
7303*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ANA_MPLLB_OVRD_OUT_0                                                    0x808f
7304*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ANA_MPLLB_OVRD_OUT_1                                                    0x8090
7305*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ANA_MPLLB_OVRD_OUT_2                                                    0x8091
7306*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ANA_RTUNE_OVRD_OUT                                                      0x8092
7307*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ANA_STAT                                                                0x8093
7308*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ANA_BG_OVRD_OUT                                                         0x8094
7309*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ANA_MPLLA_PMIX_OVRD_OUT                                                 0x8095
7310*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_SUPX_DIG_ANA_MPLLB_PMIX_OVRD_OUT                                                 0x8096
7311*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_LANE_OVRD_IN                                                      0x9000
7312*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_OVRD_IN_0                                                      0x9001
7313*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_OVRD_IN_1                                                      0x9002
7314*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_OVRD_IN_2                                                      0x9003
7315*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_OVRD_IN_3                                                      0x9004
7316*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_OVRD_IN_4                                                      0x9005
7317*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_OVRD_OUT                                                       0x9006
7318*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_OVRD_IN_0                                                      0x9007
7319*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_OVRD_IN_1                                                      0x9008
7320*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_OVRD_IN_2                                                      0x9009
7321*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_OVRD_IN_3                                                      0x900a
7322*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_OVRD_IN_4                                                      0x900b
7323*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_OVRD_IN_5                                                      0x900c
7324*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x900d
7325*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x900e
7326*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_OVRD_OUT_0                                                     0x900f
7327*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_LANE_ASIC_IN                                                      0x9010
7328*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_ASIC_IN_0                                                      0x9011
7329*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_ASIC_IN_1                                                      0x9012
7330*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_ASIC_IN_2                                                      0x9013
7331*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_ASIC_OUT                                                       0x9014
7332*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_ASIC_IN_0                                                      0x9015
7333*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_ASIC_IN_1                                                      0x9016
7334*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x9017
7335*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x9018
7336*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x9019
7337*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x901a
7338*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_ASIC_OUT_0                                                     0x901b
7339*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_RX_OVRD_IN_6                                                      0x901c
7340*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_OVRD_IN_5                                                      0x901d
7341*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_TX_OVRD_OUT_1                                                     0x901e
7342*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ASIC_OCLA                                                              0x901f
7343*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x9020
7344*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x9021
7345*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x9022
7346*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x9023
7347*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x9024
7348*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x9025
7349*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x9026
7350*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x9027
7351*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x9028
7352*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x9029
7353*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x902a
7354*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x902b
7355*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x902c
7356*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x902d
7357*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x902e
7358*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x902f
7359*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x9030
7360*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x9031
7361*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_TX_LBERT_CTL                                                           0x9032
7362*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x9040
7363*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x9041
7364*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x9042
7365*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x9043
7366*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x9045
7367*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x9046
7368*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x9047
7369*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x9048
7370*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x9049
7371*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x904a
7372*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x904b
7373*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x904c
7374*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x904d
7375*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x904e
7376*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x904f
7377*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x9050
7378*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_LBERT_CTL                                                           0x9051
7379*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_LBERT_ERR                                                           0x9052
7380*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_CDR_CDR_CTL_0                                                       0x9053
7381*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_CDR_CDR_CTL_1                                                       0x9054
7382*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_CDR_CDR_CTL_2                                                       0x9055
7383*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_CDR_CDR_CTL_3                                                       0x9056
7384*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_CDR_CDR_CTL_4                                                       0x9057
7385*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_CDR_STAT                                                            0x9058
7386*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_DPLL_FREQ                                                           0x9059
7387*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x905a
7388*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x905b
7389*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x9060
7390*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x9061
7391*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x9062
7392*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x9063
7393*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x9064
7394*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x9065
7395*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x9066
7396*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x9067
7397*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x9068
7398*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x9069
7399*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x906a
7400*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x906b
7401*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x906c
7402*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x906d
7403*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x906e
7404*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x906f
7405*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x9070
7406*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x9071
7407*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x9072
7408*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x9073
7409*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x9074
7410*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x9075
7411*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x9076
7412*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x9077
7413*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x9078
7414*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x9079
7415*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x907a
7416*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x907b
7417*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x907c
7418*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x907d
7419*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x907e
7420*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x907f
7421*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_LD_VAL_1                                                       0x9080
7422*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_DATA_MSK                                                       0x9081
7423*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_MATCH_CTL0                                                     0x9082
7424*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_MATCH_CTL1                                                     0x9083
7425*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_STAT_CTL0                                                      0x9084
7426*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_STAT_CTL1                                                      0x9085
7427*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_SMPL_CNT1                                                      0x9086
7428*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_STAT_CNT_0                                                     0x9087
7429*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_STAT_CNT_1                                                     0x9088
7430*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_STAT_CNT_2                                                     0x9089
7431*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_STAT_CNT_3                                                     0x908a
7432*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_STAT_CNT_4                                                     0x908b
7433*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_STAT_CNT_5                                                     0x908c
7434*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_STAT_CNT_6                                                     0x908d
7435*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x908e
7436*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_MATCH_CTL2                                                     0x908f
7437*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_MATCH_CTL3                                                     0x9090
7438*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_MATCH_CTL4                                                     0x9091
7439*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_MATCH_CTL5                                                     0x9092
7440*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_STAT_CTL2                                                      0x9093
7441*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_RX_STAT_STAT_STOP                                                      0x9094
7442*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_MPHY_RX_PWM_CTL                                                        0x9095
7443*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_MPHY_RX_TERM_LS_CTL                                                    0x9096
7444*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x9097
7445*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_OVRD_OUT                                                        0x90a0
7446*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x90a1
7447*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x90a2
7448*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x90a3
7449*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x90a4
7450*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x90a5
7451*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x90a6
7452*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x90a7
7453*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x90a8
7454*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x90a9
7455*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x90aa
7456*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x90ab
7457*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x90ac
7458*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x90ad
7459*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_CAL                                                             0x90ae
7460*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_DAC_CTRL                                                        0x90af
7461*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x90b0
7462*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x90b1
7463*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_AFE_ATT_VGA                                                     0x90b2
7464*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_AFE_CTLE                                                        0x90b3
7465*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_SCOPE                                                           0x90b4
7466*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_SLICER_CTRL                                                     0x90b5
7467*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x90b6
7468*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x90b7
7469*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x90b8
7470*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x90b9
7471*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x90ba
7472*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_STATUS_0                                                           0x90bb
7473*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_STATUS_1                                                           0x90bc
7474*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x90bd
7475*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x90be
7476*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_MPHY_OVRD_OUT                                                      0x90bf
7477*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x90c0
7478*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x90c1
7479*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x90c2
7480*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x90c3
7481*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_DIG_ANA_TX_OVRD_OUT_2                                                      0x90c4
7482*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_OVRD_MEAS                                                           0x90e0
7483*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_PWR_OVRD                                                            0x90e1
7484*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_ALT_BUS                                                             0x90e2
7485*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_ATB1                                                                0x90e3
7486*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_ATB2                                                                0x90e4
7487*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_DCC_DAC                                                             0x90e5
7488*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_DCC_CTRL1                                                           0x90e6
7489*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_TERM_CODE                                                           0x90e7
7490*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_TERM_CODE_CTRL                                                      0x90e8
7491*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_OVRD_CLK                                                            0x90e9
7492*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_MISC1                                                               0x90ea
7493*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_MISC2                                                               0x90eb
7494*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_MISC3                                                               0x90ec
7495*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_RESERVED2                                                           0x90ed
7496*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_RESERVED3                                                           0x90ee
7497*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_TX_RESERVED4                                                           0x90ef
7498*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_CLK_1                                                               0x90f0
7499*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_CLK_2                                                               0x90f1
7500*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_CDR_DES                                                             0x90f2
7501*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_SLC_CTRL                                                            0x90f3
7502*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_PWR_CTRL1                                                           0x90f4
7503*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_PWR_CTRL2                                                           0x90f5
7504*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_SQ                                                                  0x90f6
7505*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_CAL1                                                                0x90f7
7506*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_CAL2                                                                0x90f8
7507*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_ATB_REGREF                                                          0x90f9
7508*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_ATB_MEAS1                                                           0x90fa
7509*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_ATB_MEAS2                                                           0x90fb
7510*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_ATB_MEAS3                                                           0x90fc
7511*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_ATB_MEAS4                                                           0x90fd
7512*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_ATB_FRC                                                             0x90fe
7513*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_LANEX_ANA_RX_RESERVED1                                                           0x90ff
7514*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWMEM_DIG_ROM_CMN0_B0_R0                                                        0xa000
7515*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWMEM_DIG_RAM_CMN0_B0_R0                                                        0xc000
7516*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN                                                   0xe000
7517*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN_1                                                 0xe001
7518*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_TX_PCS_IN                                                    0xe002
7519*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_TX_OVRD_OUT                                                  0xe003
7520*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_TX_PCS_OUT                                                   0xe004
7521*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN                                                   0xe005
7522*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_1                                                 0xe006
7523*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_2                                                 0xe007
7524*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_3                                                 0xe008
7525*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_PCS_IN                                                    0xe009
7526*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_1                                                  0xe00a
7527*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_2                                                  0xe00b
7528*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_3                                                  0xe00c
7529*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_4                                                  0xe00d
7530*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT                                                  0xe00e
7531*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_PCS_OUT                                                   0xe00f
7532*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_ADAPT_ACK                                                 0xe010
7533*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_ADAPT_FOM                                                 0xe011
7534*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_TXPRE_DIR                                                 0xe012
7535*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_TXMAIN_DIR                                                0xe013
7536*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_TXPOST_DIR                                                0xe014
7537*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_LANE_NUMBER                                                  0xe015
7538*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RESERVED_1                                                   0xe016
7539*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RESERVED_2                                                   0xe017
7540*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_ATE_OVRD_IN                                                  0xe018
7541*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0xe019
7542*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0xe01a
7543*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0xe01b
7544*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT_1                                                0xe01c
7545*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0xe01d
7546*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0xe01e
7547*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_PH2_CAL                                                   0xe01f
7548*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FSM_OVRD_CTL                                                    0xe020
7549*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_MEM_ADDR_MON                                                    0xe021
7550*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_STATUS_MON                                                      0xe022
7551*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_STARTUP_CAL                                             0xe023
7552*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_ADAPT                                                   0xe024
7553*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_AFE_CAL                                                 0xe025
7554*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_DFE_CAL                                                 0xe026
7555*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_BYPASS_CAL                                              0xe027
7556*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_REFLVL_CAL                                              0xe028
7557*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_IQ_CAL                                                  0xe029
7558*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_AFE_ADAPT                                               0xe02a
7559*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_DFE_ADAPT                                               0xe02b
7560*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_SUP                                                        0xe02c
7561*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_TX_CMN_MODE                                                0xe02d
7562*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_TX_RXDET                                                   0xe02e
7563*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_PWRUP                                                   0xe02f
7564*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_VCO_WAIT                                                0xe030
7565*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_VCO_CAL                                                 0xe031
7566*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_CMNCAL_MPLL_STATUS                                              0xe032
7567*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0xe033
7568*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_CONT_ADAPT                                              0xe034
7569*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0xe035
7570*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0xe036
7571*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0xe037
7572*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_FAST_FLAGS                                                      0xe038
7573*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_CR_LOCK                                                         0xe039
7574*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_TX_DCC_FLAGS                                                    0xe03a
7575*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_TX_DCC_STATUS                                                   0xe03b
7576*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_OCLA                                                            0xe03c
7577*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0xe03d
7578*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_CMNCAL_RCAL_STATUS                                              0xe03e
7579*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0xe03f
7580*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RESET_RTN_REQ                                               0xe040
7581*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_RESET_IRQ                                                0xe041
7582*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0xe042
7583*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0xe043
7584*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0xe044
7585*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0xe045
7586*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0xe046
7587*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0xe047
7588*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0xe048
7589*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0xe049
7590*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0xe04a
7591*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0xe04b
7592*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0xe04c
7593*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_IRQ_MASK                                                    0xe04d
7594*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_IRQ_MASK_2                                                  0xe04e
7595*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0xe04f
7596*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0xe050
7597*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0xe051
7598*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0xe052
7599*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0xe053
7600*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0xe054
7601*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0xe055
7602*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0xe056
7603*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0xe057
7604*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_TX_RESET_IRQ                                                0xe058
7605*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0xe059
7606*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0xe05a
7607*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0xe05b
7608*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_LANE_OVRD_IN                                                 0xe060
7609*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_LANE_OVRD_OUT                                                0xe061
7610*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_SUP_OVRD_IN                                                  0xe062
7611*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_SUP_PMA_IN                                                   0xe063
7612*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_TX_OVRD_OUT                                                  0xe064
7613*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_TX_PMA_IN                                                    0xe065
7614*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_RX_OVRD_OUT                                                  0xe066
7615*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_RX_PMA_IN                                                    0xe067
7616*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_LANE_RTUNE_CTL                                               0xe068
7617*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_SUP_PMA_IN_1                                                 0xe069
7618*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_MPHY_OVRD_IN                                                 0xe06a
7619*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_MPHY_OVRD_OUT                                                0xe06b
7620*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0xe06c
7621*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_TX_CTL_TX_FSM_CTL                                                   0xe080
7622*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_TX_CTL_TX_CLK_CTL                                                   0xe081
7623*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0xe082
7624*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_TX_CTL_OCLA                                                         0xe083
7625*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_TX_CTL_UPCS_OCLA                                                    0xe084
7626*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_RX_CTL_RX_FSM_CTL                                                   0xe0a0
7627*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0xe0a1
7628*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0xe0a2
7629*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0xe0a3
7630*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0xe0a4
7631*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_RX_CTL_UPCS_OCLA                                                    0xe0a5
7632*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0xe0c0
7633*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0xe0c1
7634*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0xe0c2
7635*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0xe0c3
7636*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0xe0c4
7637*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0xe0c5
7638*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0xe0c6
7639*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT_2                                                0xe0c7
7640*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR2_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN_2                                                 0xe0c8
7641*5b723b12SQingqing Zhuo 
7642*5b723b12SQingqing Zhuo 
7643*5b723b12SQingqing Zhuo // addressBlock: dpcssys_cr3_rdpcstxcrind
7644*5b723b12SQingqing Zhuo // base address: 0x0
7645*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_IDCODE_LO                                                                0x0000
7646*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_IDCODE_HI                                                                0x0001
7647*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_REFCLK_OVRD_IN                                                           0x0002
7648*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_DIV_CLK_OVRD_IN                                                    0x0003
7649*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_HDMI_CLK_OVRD_IN                                                   0x0004
7650*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_DIV_CLK_OVRD_IN                                                    0x0005
7651*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_HDMI_CLK_OVRD_IN                                                   0x0006
7652*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_OVRD_IN_0                                                          0x0007
7653*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_OVRD_IN_1                                                          0x0008
7654*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_OVRD_IN_2                                                          0x0009
7655*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_SSC_PEAK_1                                                         0x000a
7656*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_SSC_PEAK_2                                                         0x000b
7657*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_SSC_STEPSIZE_1                                                     0x000c
7658*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_SSC_STEPSIZE_2                                                     0x000d
7659*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_OVRD_IN_3                                                          0x000e
7660*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_OVRD_IN_4                                                          0x000f
7661*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_OVRD_IN_5                                                          0x0010
7662*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_CP_OVRD_IN                                                         0x0011
7663*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_CP_GS_OVRD_IN                                                      0x0012
7664*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_OVRD_IN_0                                                          0x0013
7665*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_OVRD_IN_1                                                          0x0014
7666*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_OVRD_IN_2                                                          0x0015
7667*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_SSC_PEAK_1                                                         0x0016
7668*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_SSC_PEAK_2                                                         0x0017
7669*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_SSC_STEPSIZE_1                                                     0x0018
7670*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_SSC_STEPSIZE_2                                                     0x0019
7671*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_OVRD_IN_3                                                          0x001a
7672*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_OVRD_IN_4                                                          0x001b
7673*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_OVRD_IN_5                                                          0x001c
7674*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_CP_OVRD_IN                                                         0x001d
7675*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_CP_GS_OVRD_IN                                                      0x001e
7676*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_SUP_OVRD_IN                                                              0x001f
7677*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_PRESCALER_OVRD_IN                                                        0x0020
7678*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_SUP_OVRD_OUT                                                             0x0021
7679*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_LVL_OVRD_IN                                                              0x0022
7680*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_ASIC_IN_0                                                          0x0024
7681*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_ASIC_IN_1                                                          0x0025
7682*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_ASIC_IN_2                                                          0x0026
7683*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_ASIC_IN_3                                                          0x0027
7684*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_ASIC_IN_4                                                          0x0028
7685*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_ASIC_IN_5                                                          0x0029
7686*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_ASIC_IN_6                                                          0x002a
7687*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_ASIC_IN_0                                                          0x002b
7688*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_ASIC_IN_1                                                          0x002c
7689*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_ASIC_IN_2                                                          0x002d
7690*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_ASIC_IN_3                                                          0x002e
7691*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_ASIC_IN_4                                                          0x002f
7692*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_ASIC_IN_5                                                          0x0030
7693*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_ASIC_IN_6                                                          0x0031
7694*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_DIV_CLK_ASIC_IN                                                    0x0032
7695*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_HDMI_CLK_ASIC_IN                                                   0x0033
7696*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_DIV_CLK_ASIC_IN                                                    0x0034
7697*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_HDMI_CLK_ASIC_IN                                                   0x0035
7698*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ASIC_IN                                                                  0x0036
7699*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_LVL_ASIC_IN                                                              0x0037
7700*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_BANDGAP_ASIC_IN                                                          0x0038
7701*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_CP_ASIC_IN                                                         0x0039
7702*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_CP_GS_ASIC_IN                                                      0x003a
7703*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_CP_ASIC_IN                                                         0x003b
7704*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_CP_GS_ASIC_IN                                                      0x003c
7705*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_PRESCALER_CTRL                                                           0x0040
7706*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_RTUNE_CTRL                                                               0x0041
7707*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_BG1                                                                      0x0042
7708*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_BG2                                                                      0x0043
7709*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_SWITCH_PWR_MEAS                                                          0x0044
7710*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_BG3                                                                      0x0045
7711*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_MISC1                                                              0x0046
7712*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_MISC2                                                              0x0047
7713*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_OVRD                                                               0x0048
7714*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_ATB1                                                               0x0049
7715*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_ATB2                                                               0x004a
7716*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_ATB3                                                               0x004b
7717*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_CTR1                                                               0x004c
7718*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_CTR2                                                               0x004d
7719*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_CTR3                                                               0x004e
7720*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_CTR4                                                               0x004f
7721*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_CTR5                                                               0x0050
7722*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_RESERVED1                                                          0x0051
7723*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLA_RESERVED2                                                          0x0052
7724*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_MISC1                                                              0x0053
7725*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_MISC2                                                              0x0054
7726*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_OVRD                                                               0x0055
7727*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_ATB1                                                               0x0056
7728*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_ATB2                                                               0x0057
7729*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_ATB3                                                               0x0058
7730*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_CTR1                                                               0x0059
7731*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_CTR2                                                               0x005a
7732*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_CTR3                                                               0x005b
7733*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_CTR4                                                               0x005c
7734*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_CTR5                                                               0x005d
7735*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_RESERVED1                                                          0x005e
7736*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_ANA_MPLLB_RESERVED2                                                          0x005f
7737*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_OVRD                                             0x0061
7738*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_MPLL_PWR_CTL_STAT                                                  0x0062
7739*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                     0x0063
7740*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                      0x0064
7741*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS                                           0x0065
7742*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                               0x0066
7743*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                             0x0067
7744*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_CAL                                              0x0068
7745*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                      0x0069
7746*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLA_SSC_GEN_SPREAD_TYPE                                                0x006b
7747*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_OVRD                                             0x006d
7748*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_MPLL_PWR_CTL_STAT                                                  0x006e
7749*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                     0x006f
7750*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                      0x0070
7751*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS                                           0x0071
7752*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                               0x0072
7753*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                             0x0073
7754*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_CAL                                              0x0074
7755*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                      0x0075
7756*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_MPLLB_SSC_GEN_SPREAD_TYPE                                                0x0077
7757*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_CLK_RST_BG_PWRUP_TIME_0                                                  0x0078
7758*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_CLK_RST_BG_PWRUP_TIME_1                                                  0x0079
7759*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_CLK_RST_BG_PWRUP_TIME_2                                                  0x007a
7760*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_CLK_RST_REF_PWRUP_TIME_0                                                 0x007b
7761*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_CLK_RST_REF_VPHUD                                                        0x007c
7762*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_RTUNE_CONFIG                                                             0x0081
7763*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_RTUNE_STAT                                                               0x0082
7764*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_RTUNE_RX_SET_VAL                                                         0x0083
7765*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_RTUNE_TXDN_SET_VAL                                                       0x0084
7766*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_RTUNE_TXUP_SET_VAL                                                       0x0085
7767*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_RTUNE_RX_STAT                                                            0x0086
7768*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_RTUNE_TXDN_STAT                                                          0x0087
7769*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_RTUNE_TXUP_STAT                                                          0x0088
7770*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_RTUNE_CONFIG_CNT0                                                        0x0089
7771*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_RTUNE_CONFIG_CNT1                                                        0x008a
7772*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_RTUNE_TX_CAL_CODE                                                        0x008b
7773*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ANA_MPLLA_OVRD_OUT_0                                                     0x008c
7774*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ANA_MPLLA_OVRD_OUT_1                                                     0x008d
7775*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ANA_MPLLA_OVRD_OUT_2                                                     0x008e
7776*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ANA_MPLLB_OVRD_OUT_0                                                     0x008f
7777*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ANA_MPLLB_OVRD_OUT_1                                                     0x0090
7778*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ANA_MPLLB_OVRD_OUT_2                                                     0x0091
7779*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ANA_RTUNE_OVRD_OUT                                                       0x0092
7780*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ANA_STAT                                                                 0x0093
7781*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ANA_BG_OVRD_OUT                                                          0x0094
7782*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ANA_MPLLA_PMIX_OVRD_OUT                                                  0x0095
7783*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUP_DIG_ANA_MPLLB_PMIX_OVRD_OUT                                                  0x0096
7784*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_LANE_OVRD_IN                                                      0x1000
7785*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_OVRD_IN_0                                                      0x1001
7786*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_OVRD_IN_1                                                      0x1002
7787*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_OVRD_IN_2                                                      0x1003
7788*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_OVRD_IN_3                                                      0x1004
7789*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_OVRD_IN_4                                                      0x1005
7790*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_OVRD_OUT                                                       0x1006
7791*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_RX_OVRD_OUT_0                                                     0x100f
7792*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_LANE_ASIC_IN                                                      0x1010
7793*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_ASIC_IN_0                                                      0x1011
7794*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_ASIC_IN_1                                                      0x1012
7795*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_ASIC_IN_2                                                      0x1013
7796*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_ASIC_OUT                                                       0x1014
7797*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_RX_ASIC_OUT_0                                                     0x101b
7798*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_OVRD_IN_5                                                      0x101d
7799*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ASIC_TX_OVRD_OUT_1                                                     0x101e
7800*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1020
7801*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1021
7802*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1022
7803*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1023
7804*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1024
7805*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1025
7806*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1026
7807*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1027
7808*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1028
7809*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1029
7810*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x102a
7811*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x102b
7812*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x102c
7813*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x102d
7814*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x102e
7815*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x102f
7816*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1030
7817*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1031
7818*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_TX_LBERT_CTL                                                           0x1032
7819*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_LD_VAL_1                                                       0x1080
7820*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_DATA_MSK                                                       0x1081
7821*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_MATCH_CTL0                                                     0x1082
7822*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_MATCH_CTL1                                                     0x1083
7823*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_STAT_CTL0                                                      0x1084
7824*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_STAT_CTL1                                                      0x1085
7825*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_SMPL_CNT1                                                      0x1086
7826*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_STAT_CNT_0                                                     0x1087
7827*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_STAT_CNT_1                                                     0x1088
7828*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_STAT_CNT_2                                                     0x1089
7829*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_STAT_CNT_3                                                     0x108a
7830*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_STAT_CNT_4                                                     0x108b
7831*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_STAT_CNT_5                                                     0x108c
7832*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_STAT_CNT_6                                                     0x108d
7833*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x108e
7834*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_MATCH_CTL2                                                     0x108f
7835*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_MATCH_CTL3                                                     0x1090
7836*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_MATCH_CTL4                                                     0x1091
7837*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_MATCH_CTL5                                                     0x1092
7838*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_STAT_CTL2                                                      0x1093
7839*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_RX_STAT_STAT_STOP                                                      0x1094
7840*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_OVRD_OUT                                                        0x10a0
7841*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x10a1
7842*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x10a2
7843*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x10a3
7844*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x10a4
7845*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x10a5
7846*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x10a6
7847*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x10a7
7848*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x10a8
7849*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_STATUS_0                                                           0x10bb
7850*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x10c2
7851*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x10c3
7852*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_DIG_ANA_TX_OVRD_OUT_2                                                      0x10c4
7853*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_OVRD_MEAS                                                           0x10e0
7854*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_PWR_OVRD                                                            0x10e1
7855*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_ALT_BUS                                                             0x10e2
7856*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_ATB1                                                                0x10e3
7857*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_ATB2                                                                0x10e4
7858*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_DCC_DAC                                                             0x10e5
7859*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_DCC_CTRL1                                                           0x10e6
7860*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_TERM_CODE                                                           0x10e7
7861*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_TERM_CODE_CTRL                                                      0x10e8
7862*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_OVRD_CLK                                                            0x10e9
7863*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_MISC1                                                               0x10ea
7864*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_MISC2                                                               0x10eb
7865*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_MISC3                                                               0x10ec
7866*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_RESERVED2                                                           0x10ed
7867*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_RESERVED3                                                           0x10ee
7868*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE0_ANA_TX_RESERVED4                                                           0x10ef
7869*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_LANE_OVRD_IN                                                      0x1100
7870*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_OVRD_IN_0                                                      0x1101
7871*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_OVRD_IN_1                                                      0x1102
7872*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_OVRD_IN_2                                                      0x1103
7873*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_OVRD_IN_3                                                      0x1104
7874*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_OVRD_IN_4                                                      0x1105
7875*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_OVRD_OUT                                                       0x1106
7876*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_OVRD_IN_0                                                      0x1107
7877*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_OVRD_IN_1                                                      0x1108
7878*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_OVRD_IN_2                                                      0x1109
7879*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_OVRD_IN_3                                                      0x110a
7880*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_OVRD_IN_4                                                      0x110b
7881*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_OVRD_IN_5                                                      0x110c
7882*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x110d
7883*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x110e
7884*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_OVRD_OUT_0                                                     0x110f
7885*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_LANE_ASIC_IN                                                      0x1110
7886*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_ASIC_IN_0                                                      0x1111
7887*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_ASIC_IN_1                                                      0x1112
7888*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_ASIC_IN_2                                                      0x1113
7889*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_ASIC_OUT                                                       0x1114
7890*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_ASIC_IN_0                                                      0x1115
7891*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_ASIC_IN_1                                                      0x1116
7892*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x1117
7893*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x1118
7894*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x1119
7895*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x111a
7896*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_ASIC_OUT_0                                                     0x111b
7897*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_RX_OVRD_IN_6                                                      0x111c
7898*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_OVRD_IN_5                                                      0x111d
7899*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_TX_OVRD_OUT_1                                                     0x111e
7900*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ASIC_OCLA                                                              0x111f
7901*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1120
7902*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1121
7903*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1122
7904*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1123
7905*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1124
7906*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1125
7907*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1126
7908*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1127
7909*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1128
7910*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1129
7911*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x112a
7912*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x112b
7913*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x112c
7914*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x112d
7915*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x112e
7916*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x112f
7917*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1130
7918*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1131
7919*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_TX_LBERT_CTL                                                           0x1132
7920*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x1140
7921*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x1141
7922*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x1142
7923*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x1143
7924*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x1145
7925*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x1146
7926*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x1147
7927*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x1148
7928*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x1149
7929*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x114a
7930*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x114b
7931*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x114c
7932*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x114d
7933*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x114e
7934*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x114f
7935*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x1150
7936*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_LBERT_CTL                                                           0x1151
7937*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_LBERT_ERR                                                           0x1152
7938*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_CDR_CDR_CTL_0                                                       0x1153
7939*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_CDR_CDR_CTL_1                                                       0x1154
7940*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_CDR_CDR_CTL_2                                                       0x1155
7941*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_CDR_CDR_CTL_3                                                       0x1156
7942*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_CDR_CDR_CTL_4                                                       0x1157
7943*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_CDR_STAT                                                            0x1158
7944*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_DPLL_FREQ                                                           0x1159
7945*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x115a
7946*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x115b
7947*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x1160
7948*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x1161
7949*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x1162
7950*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x1163
7951*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x1164
7952*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x1165
7953*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x1166
7954*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x1167
7955*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x1168
7956*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x1169
7957*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x116a
7958*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x116b
7959*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x116c
7960*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x116d
7961*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x116e
7962*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x116f
7963*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x1170
7964*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x1171
7965*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x1172
7966*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x1173
7967*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x1174
7968*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x1175
7969*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x1176
7970*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x1177
7971*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x1178
7972*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x1179
7973*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x117a
7974*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x117b
7975*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x117c
7976*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x117d
7977*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x117e
7978*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x117f
7979*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_LD_VAL_1                                                       0x1180
7980*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_DATA_MSK                                                       0x1181
7981*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_MATCH_CTL0                                                     0x1182
7982*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_MATCH_CTL1                                                     0x1183
7983*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_STAT_CTL0                                                      0x1184
7984*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_STAT_CTL1                                                      0x1185
7985*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_SMPL_CNT1                                                      0x1186
7986*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_STAT_CNT_0                                                     0x1187
7987*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_STAT_CNT_1                                                     0x1188
7988*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_STAT_CNT_2                                                     0x1189
7989*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_STAT_CNT_3                                                     0x118a
7990*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_STAT_CNT_4                                                     0x118b
7991*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_STAT_CNT_5                                                     0x118c
7992*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_STAT_CNT_6                                                     0x118d
7993*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x118e
7994*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_MATCH_CTL2                                                     0x118f
7995*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_MATCH_CTL3                                                     0x1190
7996*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_MATCH_CTL4                                                     0x1191
7997*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_MATCH_CTL5                                                     0x1192
7998*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_STAT_CTL2                                                      0x1193
7999*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_RX_STAT_STAT_STOP                                                      0x1194
8000*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_MPHY_RX_PWM_CTL                                                        0x1195
8001*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_MPHY_RX_TERM_LS_CTL                                                    0x1196
8002*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x1197
8003*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_OVRD_OUT                                                        0x11a0
8004*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x11a1
8005*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x11a2
8006*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x11a3
8007*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x11a4
8008*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x11a5
8009*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x11a6
8010*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x11a7
8011*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x11a8
8012*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x11a9
8013*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x11aa
8014*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x11ab
8015*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x11ac
8016*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x11ad
8017*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_CAL                                                             0x11ae
8018*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_DAC_CTRL                                                        0x11af
8019*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x11b0
8020*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x11b1
8021*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_AFE_ATT_VGA                                                     0x11b2
8022*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_AFE_CTLE                                                        0x11b3
8023*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_SCOPE                                                           0x11b4
8024*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_SLICER_CTRL                                                     0x11b5
8025*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x11b6
8026*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x11b7
8027*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x11b8
8028*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x11b9
8029*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x11ba
8030*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_STATUS_0                                                           0x11bb
8031*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_STATUS_1                                                           0x11bc
8032*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x11bd
8033*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x11be
8034*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_MPHY_OVRD_OUT                                                      0x11bf
8035*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x11c0
8036*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x11c1
8037*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x11c2
8038*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x11c3
8039*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_DIG_ANA_TX_OVRD_OUT_2                                                      0x11c4
8040*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_OVRD_MEAS                                                           0x11e0
8041*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_PWR_OVRD                                                            0x11e1
8042*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_ALT_BUS                                                             0x11e2
8043*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_ATB1                                                                0x11e3
8044*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_ATB2                                                                0x11e4
8045*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_DCC_DAC                                                             0x11e5
8046*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_DCC_CTRL1                                                           0x11e6
8047*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_TERM_CODE                                                           0x11e7
8048*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_TERM_CODE_CTRL                                                      0x11e8
8049*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_OVRD_CLK                                                            0x11e9
8050*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_MISC1                                                               0x11ea
8051*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_MISC2                                                               0x11eb
8052*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_MISC3                                                               0x11ec
8053*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_RESERVED2                                                           0x11ed
8054*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_RESERVED3                                                           0x11ee
8055*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_TX_RESERVED4                                                           0x11ef
8056*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_CLK_1                                                               0x11f0
8057*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_CLK_2                                                               0x11f1
8058*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_CDR_DES                                                             0x11f2
8059*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_SLC_CTRL                                                            0x11f3
8060*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_PWR_CTRL1                                                           0x11f4
8061*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_PWR_CTRL2                                                           0x11f5
8062*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_SQ                                                                  0x11f6
8063*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_CAL1                                                                0x11f7
8064*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_CAL2                                                                0x11f8
8065*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_ATB_REGREF                                                          0x11f9
8066*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_ATB_MEAS1                                                           0x11fa
8067*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_ATB_MEAS2                                                           0x11fb
8068*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_ATB_MEAS3                                                           0x11fc
8069*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_ATB_MEAS4                                                           0x11fd
8070*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_ATB_FRC                                                             0x11fe
8071*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE1_ANA_RX_RESERVED1                                                           0x11ff
8072*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_LANE_OVRD_IN                                                      0x1200
8073*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_OVRD_IN_0                                                      0x1201
8074*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_OVRD_IN_1                                                      0x1202
8075*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_OVRD_IN_2                                                      0x1203
8076*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_OVRD_IN_3                                                      0x1204
8077*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_OVRD_IN_4                                                      0x1205
8078*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_OVRD_OUT                                                       0x1206
8079*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_OVRD_IN_0                                                      0x1207
8080*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_OVRD_IN_1                                                      0x1208
8081*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_OVRD_IN_2                                                      0x1209
8082*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_OVRD_IN_3                                                      0x120a
8083*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_OVRD_IN_4                                                      0x120b
8084*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_OVRD_IN_5                                                      0x120c
8085*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x120d
8086*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x120e
8087*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_OVRD_OUT_0                                                     0x120f
8088*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_LANE_ASIC_IN                                                      0x1210
8089*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_ASIC_IN_0                                                      0x1211
8090*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_ASIC_IN_1                                                      0x1212
8091*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_ASIC_IN_2                                                      0x1213
8092*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_ASIC_OUT                                                       0x1214
8093*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_ASIC_IN_0                                                      0x1215
8094*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_ASIC_IN_1                                                      0x1216
8095*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x1217
8096*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x1218
8097*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x1219
8098*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x121a
8099*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_ASIC_OUT_0                                                     0x121b
8100*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_RX_OVRD_IN_6                                                      0x121c
8101*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_OVRD_IN_5                                                      0x121d
8102*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_TX_OVRD_OUT_1                                                     0x121e
8103*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ASIC_OCLA                                                              0x121f
8104*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1220
8105*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1221
8106*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1222
8107*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1223
8108*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1224
8109*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1225
8110*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1226
8111*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1227
8112*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1228
8113*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1229
8114*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x122a
8115*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x122b
8116*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x122c
8117*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x122d
8118*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x122e
8119*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x122f
8120*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1230
8121*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1231
8122*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_TX_LBERT_CTL                                                           0x1232
8123*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x1240
8124*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x1241
8125*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x1242
8126*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x1243
8127*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x1245
8128*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x1246
8129*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x1247
8130*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x1248
8131*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x1249
8132*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x124a
8133*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x124b
8134*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x124c
8135*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x124d
8136*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x124e
8137*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x124f
8138*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x1250
8139*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_LBERT_CTL                                                           0x1251
8140*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_LBERT_ERR                                                           0x1252
8141*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_CDR_CDR_CTL_0                                                       0x1253
8142*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_CDR_CDR_CTL_1                                                       0x1254
8143*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_CDR_CDR_CTL_2                                                       0x1255
8144*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_CDR_CDR_CTL_3                                                       0x1256
8145*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_CDR_CDR_CTL_4                                                       0x1257
8146*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_CDR_STAT                                                            0x1258
8147*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_DPLL_FREQ                                                           0x1259
8148*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x125a
8149*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x125b
8150*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x1260
8151*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x1261
8152*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x1262
8153*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x1263
8154*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x1264
8155*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x1265
8156*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x1266
8157*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x1267
8158*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x1268
8159*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x1269
8160*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x126a
8161*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x126b
8162*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x126c
8163*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x126d
8164*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x126e
8165*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x126f
8166*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x1270
8167*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x1271
8168*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x1272
8169*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x1273
8170*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x1274
8171*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x1275
8172*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x1276
8173*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x1277
8174*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x1278
8175*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x1279
8176*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x127a
8177*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x127b
8178*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x127c
8179*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x127d
8180*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x127e
8181*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x127f
8182*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_LD_VAL_1                                                       0x1280
8183*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_DATA_MSK                                                       0x1281
8184*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_MATCH_CTL0                                                     0x1282
8185*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_MATCH_CTL1                                                     0x1283
8186*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_STAT_CTL0                                                      0x1284
8187*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_STAT_CTL1                                                      0x1285
8188*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_SMPL_CNT1                                                      0x1286
8189*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_STAT_CNT_0                                                     0x1287
8190*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_STAT_CNT_1                                                     0x1288
8191*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_STAT_CNT_2                                                     0x1289
8192*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_STAT_CNT_3                                                     0x128a
8193*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_STAT_CNT_4                                                     0x128b
8194*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_STAT_CNT_5                                                     0x128c
8195*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_STAT_CNT_6                                                     0x128d
8196*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x128e
8197*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_MATCH_CTL2                                                     0x128f
8198*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_MATCH_CTL3                                                     0x1290
8199*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_MATCH_CTL4                                                     0x1291
8200*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_MATCH_CTL5                                                     0x1292
8201*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_STAT_CTL2                                                      0x1293
8202*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_RX_STAT_STAT_STOP                                                      0x1294
8203*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_MPHY_RX_PWM_CTL                                                        0x1295
8204*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_MPHY_RX_TERM_LS_CTL                                                    0x1296
8205*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x1297
8206*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_OVRD_OUT                                                        0x12a0
8207*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x12a1
8208*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x12a2
8209*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x12a3
8210*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x12a4
8211*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x12a5
8212*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x12a6
8213*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x12a7
8214*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x12a8
8215*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x12a9
8216*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x12aa
8217*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x12ab
8218*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x12ac
8219*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x12ad
8220*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_CAL                                                             0x12ae
8221*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_DAC_CTRL                                                        0x12af
8222*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x12b0
8223*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x12b1
8224*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_AFE_ATT_VGA                                                     0x12b2
8225*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_AFE_CTLE                                                        0x12b3
8226*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_SCOPE                                                           0x12b4
8227*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_SLICER_CTRL                                                     0x12b5
8228*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x12b6
8229*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x12b7
8230*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x12b8
8231*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x12b9
8232*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x12ba
8233*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_STATUS_0                                                           0x12bb
8234*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_STATUS_1                                                           0x12bc
8235*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x12bd
8236*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x12be
8237*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_MPHY_OVRD_OUT                                                      0x12bf
8238*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x12c0
8239*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x12c1
8240*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x12c2
8241*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x12c3
8242*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_DIG_ANA_TX_OVRD_OUT_2                                                      0x12c4
8243*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_OVRD_MEAS                                                           0x12e0
8244*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_PWR_OVRD                                                            0x12e1
8245*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_ALT_BUS                                                             0x12e2
8246*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_ATB1                                                                0x12e3
8247*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_ATB2                                                                0x12e4
8248*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_DCC_DAC                                                             0x12e5
8249*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_DCC_CTRL1                                                           0x12e6
8250*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_TERM_CODE                                                           0x12e7
8251*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_TERM_CODE_CTRL                                                      0x12e8
8252*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_OVRD_CLK                                                            0x12e9
8253*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_MISC1                                                               0x12ea
8254*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_MISC2                                                               0x12eb
8255*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_MISC3                                                               0x12ec
8256*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_RESERVED2                                                           0x12ed
8257*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_RESERVED3                                                           0x12ee
8258*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_TX_RESERVED4                                                           0x12ef
8259*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_CLK_1                                                               0x12f0
8260*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_CLK_2                                                               0x12f1
8261*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_CDR_DES                                                             0x12f2
8262*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_SLC_CTRL                                                            0x12f3
8263*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_PWR_CTRL1                                                           0x12f4
8264*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_PWR_CTRL2                                                           0x12f5
8265*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_SQ                                                                  0x12f6
8266*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_CAL1                                                                0x12f7
8267*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_CAL2                                                                0x12f8
8268*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_ATB_REGREF                                                          0x12f9
8269*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_ATB_MEAS1                                                           0x12fa
8270*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_ATB_MEAS2                                                           0x12fb
8271*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_ATB_MEAS3                                                           0x12fc
8272*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_ATB_MEAS4                                                           0x12fd
8273*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_ATB_FRC                                                             0x12fe
8274*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE2_ANA_RX_RESERVED1                                                           0x12ff
8275*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_LANE_OVRD_IN                                                      0x1300
8276*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_OVRD_IN_0                                                      0x1301
8277*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_OVRD_IN_1                                                      0x1302
8278*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_OVRD_IN_2                                                      0x1303
8279*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_OVRD_IN_3                                                      0x1304
8280*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_OVRD_IN_4                                                      0x1305
8281*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_OVRD_OUT                                                       0x1306
8282*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_RX_OVRD_OUT_0                                                     0x130f
8283*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_LANE_ASIC_IN                                                      0x1310
8284*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_ASIC_IN_0                                                      0x1311
8285*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_ASIC_IN_1                                                      0x1312
8286*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_ASIC_IN_2                                                      0x1313
8287*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_ASIC_OUT                                                       0x1314
8288*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_RX_ASIC_OUT_0                                                     0x131b
8289*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_OVRD_IN_5                                                      0x131d
8290*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ASIC_TX_OVRD_OUT_1                                                     0x131e
8291*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1320
8292*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1321
8293*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1322
8294*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1323
8295*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1324
8296*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1325
8297*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1326
8298*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1327
8299*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1328
8300*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1329
8301*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x132a
8302*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x132b
8303*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x132c
8304*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x132d
8305*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x132e
8306*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x132f
8307*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1330
8308*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1331
8309*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_TX_LBERT_CTL                                                           0x1332
8310*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_LD_VAL_1                                                       0x1380
8311*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_DATA_MSK                                                       0x1381
8312*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_MATCH_CTL0                                                     0x1382
8313*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_MATCH_CTL1                                                     0x1383
8314*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_STAT_CTL0                                                      0x1384
8315*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_STAT_CTL1                                                      0x1385
8316*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_SMPL_CNT1                                                      0x1386
8317*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_STAT_CNT_0                                                     0x1387
8318*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_STAT_CNT_1                                                     0x1388
8319*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_STAT_CNT_2                                                     0x1389
8320*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_STAT_CNT_3                                                     0x138a
8321*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_STAT_CNT_4                                                     0x138b
8322*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_STAT_CNT_5                                                     0x138c
8323*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_STAT_CNT_6                                                     0x138d
8324*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x138e
8325*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_MATCH_CTL2                                                     0x138f
8326*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_MATCH_CTL3                                                     0x1390
8327*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_MATCH_CTL4                                                     0x1391
8328*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_MATCH_CTL5                                                     0x1392
8329*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_STAT_CTL2                                                      0x1393
8330*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_RX_STAT_STAT_STOP                                                      0x1394
8331*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_OVRD_OUT                                                        0x13a0
8332*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x13a1
8333*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x13a2
8334*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x13a3
8335*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x13a4
8336*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x13a5
8337*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x13a6
8338*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x13a7
8339*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x13a8
8340*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_STATUS_0                                                           0x13bb
8341*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x13c2
8342*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x13c3
8343*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_DIG_ANA_TX_OVRD_OUT_2                                                      0x13c4
8344*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_OVRD_MEAS                                                           0x13e0
8345*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_PWR_OVRD                                                            0x13e1
8346*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_ALT_BUS                                                             0x13e2
8347*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_ATB1                                                                0x13e3
8348*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_ATB2                                                                0x13e4
8349*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_DCC_DAC                                                             0x13e5
8350*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_DCC_CTRL1                                                           0x13e6
8351*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_TERM_CODE                                                           0x13e7
8352*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_TERM_CODE_CTRL                                                      0x13e8
8353*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_OVRD_CLK                                                            0x13e9
8354*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_MISC1                                                               0x13ea
8355*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_MISC2                                                               0x13eb
8356*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_MISC3                                                               0x13ec
8357*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_RESERVED2                                                           0x13ed
8358*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_RESERVED3                                                           0x13ee
8359*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANE3_ANA_TX_RESERVED4                                                           0x13ef
8360*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_CMN_CTL                                                               0x2000
8361*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_MPLLA_OVRD_IN                                                         0x2001
8362*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_MPLLA_BW_OVRD_IN                                                      0x2002
8363*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_MPLLA_SSC_CTL_OVRD_IN_0                                               0x2003
8364*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_MPLLB_OVRD_IN                                                         0x2004
8365*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_MPLLB_BW_OVRD_IN                                                      0x2005
8366*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_MPLLB_SSC_CTL_OVRD_IN_0                                               0x2006
8367*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_LANE_FSM_OP_XTND                                                      0x2007
8368*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_MPLLA_SSC_CTL_OVRD_IN_1                                               0x2008
8369*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_MPLLB_SSC_CTL_OVRD_IN_1                                               0x2009
8370*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_CMN_CTL_1                                                             0x200a
8371*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_MPLL_STATE_CTL                                                        0x200b
8372*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_TX_CAL_CODE                                                           0x200c
8373*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_SRAM_INIT_DONE                                                        0x200d
8374*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_OCLA                                                                  0x200e
8375*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_SUP_ANA_OVRD                                                          0x200f
8376*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_PCS_RAW_ID_CODE                                                       0x2010
8377*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_FW_ID_CODE_1                                                          0x2011
8378*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_FW_ID_CODE_2                                                          0x2012
8379*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_0                                                0x2020
8380*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_0                                              0x2021
8381*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_0                                              0x2022
8382*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_1                                                0x2023
8383*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_1                                              0x2024
8384*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_1                                              0x2025
8385*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_2                                                0x2026
8386*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_2                                              0x2027
8387*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_2                                              0x2028
8388*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_3                                                0x2029
8389*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_3                                              0x202a
8390*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_3                                              0x202b
8391*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_4                                                0x202c
8392*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_4                                              0x202d
8393*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_4                                              0x202e
8394*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_5                                                0x202f
8395*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_5                                              0x2030
8396*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_5                                              0x2031
8397*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_6                                                0x2032
8398*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_6                                              0x2033
8399*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_6                                              0x2034
8400*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_7                                                0x2035
8401*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_7                                              0x2036
8402*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_7                                              0x2037
8403*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_SRAM_BL_CFG                                                   0x2038
8404*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_PG_OVRD_IN                                                    0x2039
8405*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_PG_OVRD_OUT                                                   0x203a
8406*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_SUP_OVRD_IN                                                   0x203b
8407*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_VREF_STATS                                                    0x203c
8408*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RES_OVRD_IN                                                   0x203d
8409*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_RES_ASIC_IN_OUT                                               0x203e
8410*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_REF_RANGE_OVRD                                                0x203f
8411*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWCMN_DIG_AON_CMN_MISC_CONF_IN_1                                                0x2040
8412*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN                                                   0x3000
8413*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3001
8414*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_TX_PCS_IN                                                    0x3002
8415*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3003
8416*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_TX_PCS_OUT                                                   0x3004
8417*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN                                                   0x3005
8418*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3006
8419*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3007
8420*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3008
8421*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_PCS_IN                                                    0x3009
8422*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_1                                                  0x300a
8423*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_2                                                  0x300b
8424*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_3                                                  0x300c
8425*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_4                                                  0x300d
8426*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT                                                  0x300e
8427*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_PCS_OUT                                                   0x300f
8428*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3010
8429*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3011
8430*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3012
8431*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3013
8432*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3014
8433*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_LANE_NUMBER                                                  0x3015
8434*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RESERVED_1                                                   0x3016
8435*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RESERVED_2                                                   0x3017
8436*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3018
8437*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3019
8438*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x301a
8439*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x301b
8440*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x301c
8441*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x301d
8442*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x301e
8443*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_PH2_CAL                                                   0x301f
8444*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FSM_OVRD_CTL                                                    0x3020
8445*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_MEM_ADDR_MON                                                    0x3021
8446*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_STATUS_MON                                                      0x3022
8447*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3023
8448*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_ADAPT                                                   0x3024
8449*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3025
8450*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3026
8451*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3027
8452*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3028
8453*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3029
8454*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x302a
8455*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x302b
8456*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_SUP                                                        0x302c
8457*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_TX_CMN_MODE                                                0x302d
8458*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_TX_RXDET                                                   0x302e
8459*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_PWRUP                                                   0x302f
8460*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3030
8461*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3031
8462*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3032
8463*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3033
8464*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3034
8465*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3035
8466*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3036
8467*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3037
8468*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_FAST_FLAGS                                                      0x3038
8469*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_CR_LOCK                                                         0x3039
8470*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_TX_DCC_FLAGS                                                    0x303a
8471*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_TX_DCC_STATUS                                                   0x303b
8472*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_OCLA                                                            0x303c
8473*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x303d
8474*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x303e
8475*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x303f
8476*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3040
8477*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3041
8478*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3042
8479*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3043
8480*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3044
8481*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3045
8482*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3046
8483*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3047
8484*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3048
8485*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3049
8486*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x304a
8487*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x304b
8488*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x304c
8489*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_IRQ_MASK                                                    0x304d
8490*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x304e
8491*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x304f
8492*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3050
8493*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3051
8494*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3052
8495*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3053
8496*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3054
8497*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3055
8498*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3056
8499*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3057
8500*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3058
8501*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3059
8502*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x305a
8503*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x305b
8504*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3060
8505*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3061
8506*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3062
8507*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_SUP_PMA_IN                                                   0x3063
8508*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3064
8509*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_TX_PMA_IN                                                    0x3065
8510*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3066
8511*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_RX_PMA_IN                                                    0x3067
8512*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3068
8513*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3069
8514*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x306a
8515*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x306b
8516*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x306c
8517*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_TX_CTL_TX_FSM_CTL                                                   0x3080
8518*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_TX_CTL_TX_CLK_CTL                                                   0x3081
8519*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3082
8520*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_TX_CTL_OCLA                                                         0x3083
8521*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_TX_CTL_UPCS_OCLA                                                    0x3084
8522*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_RX_CTL_RX_FSM_CTL                                                   0x30a0
8523*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x30a1
8524*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x30a2
8525*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x30a3
8526*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x30a4
8527*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_RX_CTL_UPCS_OCLA                                                    0x30a5
8528*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x30c0
8529*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x30c1
8530*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x30c2
8531*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x30c3
8532*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x30c4
8533*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x30c5
8534*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x30c6
8535*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x30c7
8536*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x30c8
8537*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN                                                   0x3100
8538*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3101
8539*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_TX_PCS_IN                                                    0x3102
8540*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3103
8541*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_TX_PCS_OUT                                                   0x3104
8542*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN                                                   0x3105
8543*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3106
8544*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3107
8545*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3108
8546*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_PCS_IN                                                    0x3109
8547*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_1                                                  0x310a
8548*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_2                                                  0x310b
8549*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_3                                                  0x310c
8550*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_4                                                  0x310d
8551*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT                                                  0x310e
8552*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_PCS_OUT                                                   0x310f
8553*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3110
8554*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3111
8555*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3112
8556*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3113
8557*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3114
8558*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_LANE_NUMBER                                                  0x3115
8559*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RESERVED_1                                                   0x3116
8560*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RESERVED_2                                                   0x3117
8561*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3118
8562*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3119
8563*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x311a
8564*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x311b
8565*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x311c
8566*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x311d
8567*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x311e
8568*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_PH2_CAL                                                   0x311f
8569*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FSM_OVRD_CTL                                                    0x3120
8570*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_MEM_ADDR_MON                                                    0x3121
8571*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_STATUS_MON                                                      0x3122
8572*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3123
8573*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_ADAPT                                                   0x3124
8574*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3125
8575*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3126
8576*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3127
8577*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3128
8578*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3129
8579*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x312a
8580*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x312b
8581*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_SUP                                                        0x312c
8582*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_TX_CMN_MODE                                                0x312d
8583*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_TX_RXDET                                                   0x312e
8584*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_PWRUP                                                   0x312f
8585*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3130
8586*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3131
8587*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3132
8588*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3133
8589*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3134
8590*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3135
8591*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3136
8592*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3137
8593*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_FAST_FLAGS                                                      0x3138
8594*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_CR_LOCK                                                         0x3139
8595*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_TX_DCC_FLAGS                                                    0x313a
8596*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_TX_DCC_STATUS                                                   0x313b
8597*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_OCLA                                                            0x313c
8598*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x313d
8599*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x313e
8600*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x313f
8601*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3140
8602*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3141
8603*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3142
8604*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3143
8605*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3144
8606*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3145
8607*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3146
8608*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3147
8609*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3148
8610*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3149
8611*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x314a
8612*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x314b
8613*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x314c
8614*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_IRQ_MASK                                                    0x314d
8615*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x314e
8616*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x314f
8617*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3150
8618*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3151
8619*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3152
8620*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3153
8621*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3154
8622*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3155
8623*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3156
8624*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3157
8625*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3158
8626*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3159
8627*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x315a
8628*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x315b
8629*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3160
8630*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3161
8631*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3162
8632*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_SUP_PMA_IN                                                   0x3163
8633*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3164
8634*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_TX_PMA_IN                                                    0x3165
8635*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3166
8636*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_RX_PMA_IN                                                    0x3167
8637*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3168
8638*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3169
8639*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x316a
8640*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x316b
8641*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x316c
8642*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_TX_CTL_TX_FSM_CTL                                                   0x3180
8643*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_TX_CTL_TX_CLK_CTL                                                   0x3181
8644*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3182
8645*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_TX_CTL_OCLA                                                         0x3183
8646*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_TX_CTL_UPCS_OCLA                                                    0x3184
8647*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_RX_CTL_RX_FSM_CTL                                                   0x31a0
8648*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x31a1
8649*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x31a2
8650*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x31a3
8651*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x31a4
8652*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_RX_CTL_UPCS_OCLA                                                    0x31a5
8653*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x31c0
8654*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x31c1
8655*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x31c2
8656*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x31c3
8657*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x31c4
8658*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x31c5
8659*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x31c6
8660*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x31c7
8661*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x31c8
8662*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN                                                   0x3200
8663*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3201
8664*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_TX_PCS_IN                                                    0x3202
8665*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3203
8666*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_TX_PCS_OUT                                                   0x3204
8667*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN                                                   0x3205
8668*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3206
8669*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3207
8670*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3208
8671*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_PCS_IN                                                    0x3209
8672*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_1                                                  0x320a
8673*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_2                                                  0x320b
8674*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_3                                                  0x320c
8675*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_4                                                  0x320d
8676*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT                                                  0x320e
8677*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_PCS_OUT                                                   0x320f
8678*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3210
8679*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3211
8680*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3212
8681*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3213
8682*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3214
8683*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_LANE_NUMBER                                                  0x3215
8684*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RESERVED_1                                                   0x3216
8685*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RESERVED_2                                                   0x3217
8686*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3218
8687*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3219
8688*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x321a
8689*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x321b
8690*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x321c
8691*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x321d
8692*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x321e
8693*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_PH2_CAL                                                   0x321f
8694*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FSM_OVRD_CTL                                                    0x3220
8695*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_MEM_ADDR_MON                                                    0x3221
8696*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_STATUS_MON                                                      0x3222
8697*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3223
8698*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_ADAPT                                                   0x3224
8699*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3225
8700*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3226
8701*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3227
8702*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3228
8703*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3229
8704*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x322a
8705*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x322b
8706*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_SUP                                                        0x322c
8707*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_TX_CMN_MODE                                                0x322d
8708*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_TX_RXDET                                                   0x322e
8709*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_PWRUP                                                   0x322f
8710*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3230
8711*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3231
8712*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3232
8713*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3233
8714*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3234
8715*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3235
8716*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3236
8717*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3237
8718*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_FAST_FLAGS                                                      0x3238
8719*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_CR_LOCK                                                         0x3239
8720*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_TX_DCC_FLAGS                                                    0x323a
8721*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_TX_DCC_STATUS                                                   0x323b
8722*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_OCLA                                                            0x323c
8723*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x323d
8724*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x323e
8725*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x323f
8726*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3240
8727*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3241
8728*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3242
8729*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3243
8730*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3244
8731*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3245
8732*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3246
8733*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3247
8734*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3248
8735*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3249
8736*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x324a
8737*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x324b
8738*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x324c
8739*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_IRQ_MASK                                                    0x324d
8740*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x324e
8741*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x324f
8742*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3250
8743*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3251
8744*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3252
8745*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3253
8746*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3254
8747*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3255
8748*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3256
8749*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3257
8750*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3258
8751*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3259
8752*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x325a
8753*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x325b
8754*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3260
8755*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3261
8756*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3262
8757*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_SUP_PMA_IN                                                   0x3263
8758*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3264
8759*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_TX_PMA_IN                                                    0x3265
8760*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3266
8761*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_RX_PMA_IN                                                    0x3267
8762*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3268
8763*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3269
8764*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x326a
8765*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x326b
8766*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x326c
8767*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_TX_CTL_TX_FSM_CTL                                                   0x3280
8768*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_TX_CTL_TX_CLK_CTL                                                   0x3281
8769*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3282
8770*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_TX_CTL_OCLA                                                         0x3283
8771*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_TX_CTL_UPCS_OCLA                                                    0x3284
8772*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_RX_CTL_RX_FSM_CTL                                                   0x32a0
8773*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x32a1
8774*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x32a2
8775*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x32a3
8776*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x32a4
8777*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_RX_CTL_UPCS_OCLA                                                    0x32a5
8778*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x32c0
8779*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x32c1
8780*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x32c2
8781*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x32c3
8782*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x32c4
8783*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x32c5
8784*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x32c6
8785*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x32c7
8786*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x32c8
8787*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN                                                   0x3300
8788*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3301
8789*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_TX_PCS_IN                                                    0x3302
8790*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3303
8791*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_TX_PCS_OUT                                                   0x3304
8792*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN                                                   0x3305
8793*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3306
8794*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3307
8795*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3308
8796*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_PCS_IN                                                    0x3309
8797*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_1                                                  0x330a
8798*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_2                                                  0x330b
8799*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_3                                                  0x330c
8800*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_4                                                  0x330d
8801*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT                                                  0x330e
8802*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_PCS_OUT                                                   0x330f
8803*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3310
8804*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3311
8805*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3312
8806*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3313
8807*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3314
8808*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_LANE_NUMBER                                                  0x3315
8809*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RESERVED_1                                                   0x3316
8810*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RESERVED_2                                                   0x3317
8811*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3318
8812*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3319
8813*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x331a
8814*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x331b
8815*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x331c
8816*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x331d
8817*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x331e
8818*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_PH2_CAL                                                   0x331f
8819*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FSM_OVRD_CTL                                                    0x3320
8820*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_MEM_ADDR_MON                                                    0x3321
8821*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_STATUS_MON                                                      0x3322
8822*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3323
8823*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_ADAPT                                                   0x3324
8824*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3325
8825*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3326
8826*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3327
8827*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3328
8828*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3329
8829*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x332a
8830*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x332b
8831*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_SUP                                                        0x332c
8832*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_TX_CMN_MODE                                                0x332d
8833*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_TX_RXDET                                                   0x332e
8834*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_PWRUP                                                   0x332f
8835*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3330
8836*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3331
8837*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3332
8838*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3333
8839*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3334
8840*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3335
8841*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3336
8842*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3337
8843*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_FAST_FLAGS                                                      0x3338
8844*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_CR_LOCK                                                         0x3339
8845*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_TX_DCC_FLAGS                                                    0x333a
8846*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_TX_DCC_STATUS                                                   0x333b
8847*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_OCLA                                                            0x333c
8848*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x333d
8849*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x333e
8850*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x333f
8851*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3340
8852*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3341
8853*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3342
8854*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3343
8855*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3344
8856*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3345
8857*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3346
8858*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3347
8859*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3348
8860*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3349
8861*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x334a
8862*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x334b
8863*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x334c
8864*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_IRQ_MASK                                                    0x334d
8865*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x334e
8866*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x334f
8867*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3350
8868*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3351
8869*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3352
8870*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3353
8871*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3354
8872*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3355
8873*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3356
8874*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3357
8875*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3358
8876*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3359
8877*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x335a
8878*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x335b
8879*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3360
8880*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3361
8881*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3362
8882*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_SUP_PMA_IN                                                   0x3363
8883*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3364
8884*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_TX_PMA_IN                                                    0x3365
8885*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3366
8886*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_RX_PMA_IN                                                    0x3367
8887*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3368
8888*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3369
8889*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x336a
8890*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x336b
8891*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x336c
8892*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_TX_CTL_TX_FSM_CTL                                                   0x3380
8893*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_TX_CTL_TX_CLK_CTL                                                   0x3381
8894*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3382
8895*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_TX_CTL_OCLA                                                         0x3383
8896*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_TX_CTL_UPCS_OCLA                                                    0x3384
8897*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_RX_CTL_RX_FSM_CTL                                                   0x33a0
8898*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x33a1
8899*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x33a2
8900*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x33a3
8901*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x33a4
8902*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_RX_CTL_UPCS_OCLA                                                    0x33a5
8903*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x33c0
8904*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x33c1
8905*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x33c2
8906*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x33c3
8907*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x33c4
8908*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x33c5
8909*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x33c6
8910*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x33c7
8911*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x33c8
8912*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_AFE_ATT_IDAC_OFST                                                0x4000
8913*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_AFE_CTLE_IDAC_OFST                                               0x4001
8914*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_ADPT_IQ                                                       0x4002
8915*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_ADAPT_FOM                                                     0x4003
8916*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4004
8917*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4005
8918*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4006
8919*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_EVEN_REF_LVL                                                 0x4007
8920*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_ODD_REF_LVL                                                  0x4008
8921*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_PHSADJ_LIN                                                    0x4009
8922*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_PHSADJ_MAP                                                    0x400a
8923*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x400b
8924*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x400c
8925*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x400d
8926*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x400e
8927*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x400f
8928*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4010
8929*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4011
8930*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4012
8931*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_IQ_PHASE_ADJUST                                               0x4013
8932*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_MPLLA_COARSE_TUNE                                                0x4014
8933*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_MPLLB_COARSE_TUNE                                                0x4015
8934*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_INIT_PWRUP_DONE                                                  0x4016
8935*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_ADPT_ATT                                                      0x4017
8936*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_ADPT_VGA                                                      0x4018
8937*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_ADPT_CTLE                                                     0x4019
8938*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP1                                                 0x401a
8939*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_ADAPT_DONE                                                    0x401b
8940*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_FAST_FLAGS                                                       0x401c
8941*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP2                                                 0x401d
8942*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP3                                                 0x401e
8943*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP4                                                 0x401f
8944*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP5                                                 0x4020
8945*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_SLICER_CTRL_EVEN                                              0x4021
8946*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_SLICER_CTRL_ODD                                               0x4022
8947*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4023
8948*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_ADPT_CTL_0                                                       0x4024
8949*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_ADPT_CTL_1                                                       0x4025
8950*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_ADPT_CTL_2                                                       0x4026
8951*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_ADPT_CTL_3                                                       0x4027
8952*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_ADPT_CTL_4                                                       0x4028
8953*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_ADPT_CTL_5                                                       0x4029
8954*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_ADPT_CTL_6                                                       0x402a
8955*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_ADPT_CTL_7                                                       0x402b
8956*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_MPLL_DISABLE                                                     0x402c
8957*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_FAST_FLAGS_2                                                     0x402d
8958*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x402e
8959*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_TXRX_OVRD_IN                                                     0x402f
8960*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_LOS_MASK_CTL                                                  0x4030
8961*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_SIGDET_FILT_CTRL                                              0x4031
8962*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_STATS                                                            0x4032
8963*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_OVRD_OUT_1                                                    0x4033
8964*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_OVRD_OUT_2                                                    0x4034
8965*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_OVRD_OUT_3                                                    0x4035
8966*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_SIGDET_CAL                                                    0x4036
8967*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_SIGDET_HF_CODE                                                0x4037
8968*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_SIGDET_LF_CODE                                                0x4038
8969*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_VREFGEN_EN                                                    0x4039
8970*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_CAL_IOFF_CODE                                                    0x403a
8971*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_CAL_ICONST_CODE                                                  0x403b
8972*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_CAL_VREFGEN_CODE                                                 0x403c
8973*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x403d
8974*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x403e
8975*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x403f
8976*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4040
8977*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4041
8978*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4042
8979*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4043
8980*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4044
8981*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_TX_DCC_BANK_ADDR                                                 0x4045
8982*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_TX_DCC_BANK_DATA                                                 0x4046
8983*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_TX_DCC_CONT                                                      0x4047
8984*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_MPLL_BG_CTL                                                      0x4048
8985*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_SIGDET_OUT_OVRD                                                  0x4049
8986*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_SIGDET_OUT_IN                                                    0x404a
8987*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_FW_MM_CONFIG                                                     0x404b
8988*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_FW_ADPT_CONFIG                                                   0x404c
8989*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_FW_CALIB_CONFIG                                                  0x404d
8990*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x404e
8991*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_LANE_XCVR_MODE_IN                                                0x404f
8992*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_RX_SIGDET_CONFIG                                                 0x4050
8993*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE0_DIG_TX_DCC_CONFIG                                                    0x4051
8994*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_AFE_ATT_IDAC_OFST                                                0x4100
8995*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_AFE_CTLE_IDAC_OFST                                               0x4101
8996*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_ADPT_IQ                                                       0x4102
8997*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_ADAPT_FOM                                                     0x4103
8998*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4104
8999*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4105
9000*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4106
9001*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_EVEN_REF_LVL                                                 0x4107
9002*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_ODD_REF_LVL                                                  0x4108
9003*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_PHSADJ_LIN                                                    0x4109
9004*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_PHSADJ_MAP                                                    0x410a
9005*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x410b
9006*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x410c
9007*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x410d
9008*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x410e
9009*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x410f
9010*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4110
9011*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4111
9012*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4112
9013*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_IQ_PHASE_ADJUST                                               0x4113
9014*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_MPLLA_COARSE_TUNE                                                0x4114
9015*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_MPLLB_COARSE_TUNE                                                0x4115
9016*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_INIT_PWRUP_DONE                                                  0x4116
9017*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_ADPT_ATT                                                      0x4117
9018*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_ADPT_VGA                                                      0x4118
9019*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_ADPT_CTLE                                                     0x4119
9020*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP1                                                 0x411a
9021*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_ADAPT_DONE                                                    0x411b
9022*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_FAST_FLAGS                                                       0x411c
9023*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP2                                                 0x411d
9024*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP3                                                 0x411e
9025*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP4                                                 0x411f
9026*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP5                                                 0x4120
9027*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_SLICER_CTRL_EVEN                                              0x4121
9028*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_SLICER_CTRL_ODD                                               0x4122
9029*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4123
9030*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_ADPT_CTL_0                                                       0x4124
9031*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_ADPT_CTL_1                                                       0x4125
9032*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_ADPT_CTL_2                                                       0x4126
9033*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_ADPT_CTL_3                                                       0x4127
9034*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_ADPT_CTL_4                                                       0x4128
9035*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_ADPT_CTL_5                                                       0x4129
9036*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_ADPT_CTL_6                                                       0x412a
9037*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_ADPT_CTL_7                                                       0x412b
9038*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_MPLL_DISABLE                                                     0x412c
9039*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_FAST_FLAGS_2                                                     0x412d
9040*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x412e
9041*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_TXRX_OVRD_IN                                                     0x412f
9042*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_LOS_MASK_CTL                                                  0x4130
9043*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_SIGDET_FILT_CTRL                                              0x4131
9044*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_STATS                                                            0x4132
9045*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_OVRD_OUT_1                                                    0x4133
9046*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_OVRD_OUT_2                                                    0x4134
9047*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_OVRD_OUT_3                                                    0x4135
9048*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_SIGDET_CAL                                                    0x4136
9049*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_SIGDET_HF_CODE                                                0x4137
9050*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_SIGDET_LF_CODE                                                0x4138
9051*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_VREFGEN_EN                                                    0x4139
9052*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_CAL_IOFF_CODE                                                    0x413a
9053*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_CAL_ICONST_CODE                                                  0x413b
9054*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_CAL_VREFGEN_CODE                                                 0x413c
9055*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x413d
9056*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x413e
9057*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x413f
9058*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4140
9059*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4141
9060*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4142
9061*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4143
9062*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4144
9063*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_TX_DCC_BANK_ADDR                                                 0x4145
9064*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_TX_DCC_BANK_DATA                                                 0x4146
9065*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_TX_DCC_CONT                                                      0x4147
9066*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_MPLL_BG_CTL                                                      0x4148
9067*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_SIGDET_OUT_OVRD                                                  0x4149
9068*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_SIGDET_OUT_IN                                                    0x414a
9069*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_FW_MM_CONFIG                                                     0x414b
9070*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_FW_ADPT_CONFIG                                                   0x414c
9071*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_FW_CALIB_CONFIG                                                  0x414d
9072*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x414e
9073*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_LANE_XCVR_MODE_IN                                                0x414f
9074*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_RX_SIGDET_CONFIG                                                 0x4150
9075*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE1_DIG_TX_DCC_CONFIG                                                    0x4151
9076*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_AFE_ATT_IDAC_OFST                                                0x4200
9077*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_AFE_CTLE_IDAC_OFST                                               0x4201
9078*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_ADPT_IQ                                                       0x4202
9079*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_ADAPT_FOM                                                     0x4203
9080*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4204
9081*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4205
9082*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4206
9083*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_EVEN_REF_LVL                                                 0x4207
9084*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_ODD_REF_LVL                                                  0x4208
9085*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_PHSADJ_LIN                                                    0x4209
9086*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_PHSADJ_MAP                                                    0x420a
9087*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x420b
9088*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x420c
9089*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x420d
9090*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x420e
9091*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x420f
9092*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4210
9093*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4211
9094*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4212
9095*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_IQ_PHASE_ADJUST                                               0x4213
9096*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_MPLLA_COARSE_TUNE                                                0x4214
9097*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_MPLLB_COARSE_TUNE                                                0x4215
9098*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_INIT_PWRUP_DONE                                                  0x4216
9099*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_ADPT_ATT                                                      0x4217
9100*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_ADPT_VGA                                                      0x4218
9101*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_ADPT_CTLE                                                     0x4219
9102*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP1                                                 0x421a
9103*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_ADAPT_DONE                                                    0x421b
9104*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_FAST_FLAGS                                                       0x421c
9105*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP2                                                 0x421d
9106*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP3                                                 0x421e
9107*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP4                                                 0x421f
9108*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP5                                                 0x4220
9109*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_SLICER_CTRL_EVEN                                              0x4221
9110*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_SLICER_CTRL_ODD                                               0x4222
9111*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4223
9112*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_ADPT_CTL_0                                                       0x4224
9113*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_ADPT_CTL_1                                                       0x4225
9114*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_ADPT_CTL_2                                                       0x4226
9115*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_ADPT_CTL_3                                                       0x4227
9116*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_ADPT_CTL_4                                                       0x4228
9117*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_ADPT_CTL_5                                                       0x4229
9118*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_ADPT_CTL_6                                                       0x422a
9119*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_ADPT_CTL_7                                                       0x422b
9120*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_MPLL_DISABLE                                                     0x422c
9121*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_FAST_FLAGS_2                                                     0x422d
9122*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x422e
9123*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_TXRX_OVRD_IN                                                     0x422f
9124*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_LOS_MASK_CTL                                                  0x4230
9125*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_SIGDET_FILT_CTRL                                              0x4231
9126*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_STATS                                                            0x4232
9127*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_OVRD_OUT_1                                                    0x4233
9128*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_OVRD_OUT_2                                                    0x4234
9129*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_OVRD_OUT_3                                                    0x4235
9130*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_SIGDET_CAL                                                    0x4236
9131*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_SIGDET_HF_CODE                                                0x4237
9132*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_SIGDET_LF_CODE                                                0x4238
9133*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_VREFGEN_EN                                                    0x4239
9134*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_CAL_IOFF_CODE                                                    0x423a
9135*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_CAL_ICONST_CODE                                                  0x423b
9136*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_CAL_VREFGEN_CODE                                                 0x423c
9137*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x423d
9138*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x423e
9139*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x423f
9140*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4240
9141*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4241
9142*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4242
9143*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4243
9144*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4244
9145*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_TX_DCC_BANK_ADDR                                                 0x4245
9146*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_TX_DCC_BANK_DATA                                                 0x4246
9147*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_TX_DCC_CONT                                                      0x4247
9148*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_MPLL_BG_CTL                                                      0x4248
9149*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_SIGDET_OUT_OVRD                                                  0x4249
9150*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_SIGDET_OUT_IN                                                    0x424a
9151*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_FW_MM_CONFIG                                                     0x424b
9152*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_FW_ADPT_CONFIG                                                   0x424c
9153*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_FW_CALIB_CONFIG                                                  0x424d
9154*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x424e
9155*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_LANE_XCVR_MODE_IN                                                0x424f
9156*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_RX_SIGDET_CONFIG                                                 0x4250
9157*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE2_DIG_TX_DCC_CONFIG                                                    0x4251
9158*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_AFE_ATT_IDAC_OFST                                                0x4300
9159*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_AFE_CTLE_IDAC_OFST                                               0x4301
9160*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_ADPT_IQ                                                       0x4302
9161*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_ADAPT_FOM                                                     0x4303
9162*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4304
9163*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4305
9164*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4306
9165*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_EVEN_REF_LVL                                                 0x4307
9166*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_ODD_REF_LVL                                                  0x4308
9167*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_PHSADJ_LIN                                                    0x4309
9168*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_PHSADJ_MAP                                                    0x430a
9169*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x430b
9170*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x430c
9171*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x430d
9172*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x430e
9173*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x430f
9174*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4310
9175*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4311
9176*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4312
9177*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_IQ_PHASE_ADJUST                                               0x4313
9178*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_MPLLA_COARSE_TUNE                                                0x4314
9179*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_MPLLB_COARSE_TUNE                                                0x4315
9180*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_INIT_PWRUP_DONE                                                  0x4316
9181*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_ADPT_ATT                                                      0x4317
9182*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_ADPT_VGA                                                      0x4318
9183*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_ADPT_CTLE                                                     0x4319
9184*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP1                                                 0x431a
9185*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_ADAPT_DONE                                                    0x431b
9186*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_FAST_FLAGS                                                       0x431c
9187*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP2                                                 0x431d
9188*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP3                                                 0x431e
9189*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP4                                                 0x431f
9190*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP5                                                 0x4320
9191*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_SLICER_CTRL_EVEN                                              0x4321
9192*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_SLICER_CTRL_ODD                                               0x4322
9193*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4323
9194*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_ADPT_CTL_0                                                       0x4324
9195*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_ADPT_CTL_1                                                       0x4325
9196*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_ADPT_CTL_2                                                       0x4326
9197*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_ADPT_CTL_3                                                       0x4327
9198*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_ADPT_CTL_4                                                       0x4328
9199*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_ADPT_CTL_5                                                       0x4329
9200*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_ADPT_CTL_6                                                       0x432a
9201*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_ADPT_CTL_7                                                       0x432b
9202*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_MPLL_DISABLE                                                     0x432c
9203*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_FAST_FLAGS_2                                                     0x432d
9204*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x432e
9205*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_TXRX_OVRD_IN                                                     0x432f
9206*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_LOS_MASK_CTL                                                  0x4330
9207*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_SIGDET_FILT_CTRL                                              0x4331
9208*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_STATS                                                            0x4332
9209*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_OVRD_OUT_1                                                    0x4333
9210*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_OVRD_OUT_2                                                    0x4334
9211*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_OVRD_OUT_3                                                    0x4335
9212*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_SIGDET_CAL                                                    0x4336
9213*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_SIGDET_HF_CODE                                                0x4337
9214*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_SIGDET_LF_CODE                                                0x4338
9215*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_VREFGEN_EN                                                    0x4339
9216*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_CAL_IOFF_CODE                                                    0x433a
9217*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_CAL_ICONST_CODE                                                  0x433b
9218*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_CAL_VREFGEN_CODE                                                 0x433c
9219*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x433d
9220*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x433e
9221*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x433f
9222*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4340
9223*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4341
9224*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4342
9225*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4343
9226*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4344
9227*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_TX_DCC_BANK_ADDR                                                 0x4345
9228*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_TX_DCC_BANK_DATA                                                 0x4346
9229*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_TX_DCC_CONT                                                      0x4347
9230*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_MPLL_BG_CTL                                                      0x4348
9231*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_SIGDET_OUT_OVRD                                                  0x4349
9232*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_SIGDET_OUT_IN                                                    0x434a
9233*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_FW_MM_CONFIG                                                     0x434b
9234*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_FW_ADPT_CONFIG                                                   0x434c
9235*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_FW_CALIB_CONFIG                                                  0x434d
9236*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x434e
9237*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_LANE_XCVR_MODE_IN                                                0x434f
9238*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_RX_SIGDET_CONFIG                                                 0x4350
9239*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANE3_DIG_TX_DCC_CONFIG                                                    0x4351
9240*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_AFE_ATT_IDAC_OFST                                                0x7000
9241*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_AFE_CTLE_IDAC_OFST                                               0x7001
9242*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_ADPT_IQ                                                       0x7002
9243*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_ADAPT_FOM                                                     0x7003
9244*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x7004
9245*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x7005
9246*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x7006
9247*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_EVEN_REF_LVL                                                 0x7007
9248*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_ODD_REF_LVL                                                  0x7008
9249*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_PHSADJ_LIN                                                    0x7009
9250*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_PHSADJ_MAP                                                    0x700a
9251*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x700b
9252*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x700c
9253*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x700d
9254*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x700e
9255*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x700f
9256*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x7010
9257*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x7011
9258*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x7012
9259*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_IQ_PHASE_ADJUST                                               0x7013
9260*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_MPLLA_COARSE_TUNE                                                0x7014
9261*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_MPLLB_COARSE_TUNE                                                0x7015
9262*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_INIT_PWRUP_DONE                                                  0x7016
9263*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_ADPT_ATT                                                      0x7017
9264*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_ADPT_VGA                                                      0x7018
9265*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_ADPT_CTLE                                                     0x7019
9266*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP1                                                 0x701a
9267*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_ADAPT_DONE                                                    0x701b
9268*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_FAST_FLAGS                                                       0x701c
9269*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP2                                                 0x701d
9270*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP3                                                 0x701e
9271*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP4                                                 0x701f
9272*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP5                                                 0x7020
9273*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_SLICER_CTRL_EVEN                                              0x7021
9274*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_SLICER_CTRL_ODD                                               0x7022
9275*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x7023
9276*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_ADPT_CTL_0                                                       0x7024
9277*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_ADPT_CTL_1                                                       0x7025
9278*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_ADPT_CTL_2                                                       0x7026
9279*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_ADPT_CTL_3                                                       0x7027
9280*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_ADPT_CTL_4                                                       0x7028
9281*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_ADPT_CTL_5                                                       0x7029
9282*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_ADPT_CTL_6                                                       0x702a
9283*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_ADPT_CTL_7                                                       0x702b
9284*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_MPLL_DISABLE                                                     0x702c
9285*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_FAST_FLAGS_2                                                     0x702d
9286*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x702e
9287*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_TXRX_OVRD_IN                                                     0x702f
9288*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_LOS_MASK_CTL                                                  0x7030
9289*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_SIGDET_FILT_CTRL                                              0x7031
9290*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_STATS                                                            0x7032
9291*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_OVRD_OUT_1                                                    0x7033
9292*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_OVRD_OUT_2                                                    0x7034
9293*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_OVRD_OUT_3                                                    0x7035
9294*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_SIGDET_CAL                                                    0x7036
9295*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_SIGDET_HF_CODE                                                0x7037
9296*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_SIGDET_LF_CODE                                                0x7038
9297*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_VREFGEN_EN                                                    0x7039
9298*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_CAL_IOFF_CODE                                                    0x703a
9299*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_CAL_ICONST_CODE                                                  0x703b
9300*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_CAL_VREFGEN_CODE                                                 0x703c
9301*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x703d
9302*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x703e
9303*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x703f
9304*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x7040
9305*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x7041
9306*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x7042
9307*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x7043
9308*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x7044
9309*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_TX_DCC_BANK_ADDR                                                 0x7045
9310*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_TX_DCC_BANK_DATA                                                 0x7046
9311*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_TX_DCC_CONT                                                      0x7047
9312*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_MPLL_BG_CTL                                                      0x7048
9313*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_SIGDET_OUT_OVRD                                                  0x7049
9314*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_SIGDET_OUT_IN                                                    0x704a
9315*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_FW_MM_CONFIG                                                     0x704b
9316*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_FW_ADPT_CONFIG                                                   0x704c
9317*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_FW_CALIB_CONFIG                                                  0x704d
9318*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x704e
9319*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_LANE_XCVR_MODE_IN                                                0x704f
9320*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_RX_SIGDET_CONFIG                                                 0x7050
9321*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWAONLANEX_DIG_TX_DCC_CONFIG                                                    0x7051
9322*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_IDCODE_LO                                                               0x8000
9323*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_IDCODE_HI                                                               0x8001
9324*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_REFCLK_OVRD_IN                                                          0x8002
9325*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_DIV_CLK_OVRD_IN                                                   0x8003
9326*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_HDMI_CLK_OVRD_IN                                                  0x8004
9327*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_DIV_CLK_OVRD_IN                                                   0x8005
9328*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_HDMI_CLK_OVRD_IN                                                  0x8006
9329*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_OVRD_IN_0                                                         0x8007
9330*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_OVRD_IN_1                                                         0x8008
9331*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_OVRD_IN_2                                                         0x8009
9332*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_SSC_PEAK_1                                                        0x800a
9333*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_SSC_PEAK_2                                                        0x800b
9334*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_SSC_STEPSIZE_1                                                    0x800c
9335*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_SSC_STEPSIZE_2                                                    0x800d
9336*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_OVRD_IN_3                                                         0x800e
9337*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_OVRD_IN_4                                                         0x800f
9338*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_OVRD_IN_5                                                         0x8010
9339*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_CP_OVRD_IN                                                        0x8011
9340*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_CP_GS_OVRD_IN                                                     0x8012
9341*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_OVRD_IN_0                                                         0x8013
9342*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_OVRD_IN_1                                                         0x8014
9343*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_OVRD_IN_2                                                         0x8015
9344*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_SSC_PEAK_1                                                        0x8016
9345*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_SSC_PEAK_2                                                        0x8017
9346*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_SSC_STEPSIZE_1                                                    0x8018
9347*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_SSC_STEPSIZE_2                                                    0x8019
9348*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_OVRD_IN_3                                                         0x801a
9349*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_OVRD_IN_4                                                         0x801b
9350*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_OVRD_IN_5                                                         0x801c
9351*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_CP_OVRD_IN                                                        0x801d
9352*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_CP_GS_OVRD_IN                                                     0x801e
9353*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_SUP_OVRD_IN                                                             0x801f
9354*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_PRESCALER_OVRD_IN                                                       0x8020
9355*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_SUP_OVRD_OUT                                                            0x8021
9356*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_LVL_OVRD_IN                                                             0x8022
9357*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_ASIC_IN_0                                                         0x8024
9358*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_ASIC_IN_1                                                         0x8025
9359*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_ASIC_IN_2                                                         0x8026
9360*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_ASIC_IN_3                                                         0x8027
9361*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_ASIC_IN_4                                                         0x8028
9362*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_ASIC_IN_5                                                         0x8029
9363*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_ASIC_IN_6                                                         0x802a
9364*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_ASIC_IN_0                                                         0x802b
9365*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_ASIC_IN_1                                                         0x802c
9366*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_ASIC_IN_2                                                         0x802d
9367*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_ASIC_IN_3                                                         0x802e
9368*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_ASIC_IN_4                                                         0x802f
9369*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_ASIC_IN_5                                                         0x8030
9370*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_ASIC_IN_6                                                         0x8031
9371*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_DIV_CLK_ASIC_IN                                                   0x8032
9372*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_HDMI_CLK_ASIC_IN                                                  0x8033
9373*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_DIV_CLK_ASIC_IN                                                   0x8034
9374*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_HDMI_CLK_ASIC_IN                                                  0x8035
9375*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ASIC_IN                                                                 0x8036
9376*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_LVL_ASIC_IN                                                             0x8037
9377*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_BANDGAP_ASIC_IN                                                         0x8038
9378*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_CP_ASIC_IN                                                        0x8039
9379*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_CP_GS_ASIC_IN                                                     0x803a
9380*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_CP_ASIC_IN                                                        0x803b
9381*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_CP_GS_ASIC_IN                                                     0x803c
9382*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_PRESCALER_CTRL                                                          0x8040
9383*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_RTUNE_CTRL                                                              0x8041
9384*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_BG1                                                                     0x8042
9385*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_BG2                                                                     0x8043
9386*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_SWITCH_PWR_MEAS                                                         0x8044
9387*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_BG3                                                                     0x8045
9388*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_MISC1                                                             0x8046
9389*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_MISC2                                                             0x8047
9390*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_OVRD                                                              0x8048
9391*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_ATB1                                                              0x8049
9392*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_ATB2                                                              0x804a
9393*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_ATB3                                                              0x804b
9394*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_CTR1                                                              0x804c
9395*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_CTR2                                                              0x804d
9396*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_CTR3                                                              0x804e
9397*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_CTR4                                                              0x804f
9398*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_CTR5                                                              0x8050
9399*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_RESERVED1                                                         0x8051
9400*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLA_RESERVED2                                                         0x8052
9401*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_MISC1                                                             0x8053
9402*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_MISC2                                                             0x8054
9403*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_OVRD                                                              0x8055
9404*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_ATB1                                                              0x8056
9405*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_ATB2                                                              0x8057
9406*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_ATB3                                                              0x8058
9407*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_CTR1                                                              0x8059
9408*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_CTR2                                                              0x805a
9409*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_CTR3                                                              0x805b
9410*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_CTR4                                                              0x805c
9411*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_CTR5                                                              0x805d
9412*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_RESERVED1                                                         0x805e
9413*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_ANA_MPLLB_RESERVED2                                                         0x805f
9414*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_OVRD                                            0x8061
9415*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_MPLL_PWR_CTL_STAT                                                 0x8062
9416*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                    0x8063
9417*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                     0x8064
9418*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS                                          0x8065
9419*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                              0x8066
9420*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                            0x8067
9421*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_CAL                                             0x8068
9422*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                     0x8069
9423*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLA_SSC_GEN_SPREAD_TYPE                                               0x806b
9424*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_OVRD                                            0x806d
9425*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_MPLL_PWR_CTL_STAT                                                 0x806e
9426*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                    0x806f
9427*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                     0x8070
9428*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS                                          0x8071
9429*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                              0x8072
9430*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                            0x8073
9431*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_CAL                                             0x8074
9432*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                     0x8075
9433*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_MPLLB_SSC_GEN_SPREAD_TYPE                                               0x8077
9434*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_0                                                 0x8078
9435*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_1                                                 0x8079
9436*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_2                                                 0x807a
9437*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_CLK_RST_REF_PWRUP_TIME_0                                                0x807b
9438*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_CLK_RST_REF_VPHUD                                                       0x807c
9439*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_RTUNE_CONFIG                                                            0x8081
9440*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_RTUNE_STAT                                                              0x8082
9441*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_RTUNE_RX_SET_VAL                                                        0x8083
9442*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_RTUNE_TXDN_SET_VAL                                                      0x8084
9443*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_RTUNE_TXUP_SET_VAL                                                      0x8085
9444*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_RTUNE_RX_STAT                                                           0x8086
9445*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_RTUNE_TXDN_STAT                                                         0x8087
9446*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_RTUNE_TXUP_STAT                                                         0x8088
9447*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_RTUNE_CONFIG_CNT0                                                       0x8089
9448*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_RTUNE_CONFIG_CNT1                                                       0x808a
9449*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_RTUNE_TX_CAL_CODE                                                       0x808b
9450*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ANA_MPLLA_OVRD_OUT_0                                                    0x808c
9451*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ANA_MPLLA_OVRD_OUT_1                                                    0x808d
9452*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ANA_MPLLA_OVRD_OUT_2                                                    0x808e
9453*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ANA_MPLLB_OVRD_OUT_0                                                    0x808f
9454*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ANA_MPLLB_OVRD_OUT_1                                                    0x8090
9455*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ANA_MPLLB_OVRD_OUT_2                                                    0x8091
9456*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ANA_RTUNE_OVRD_OUT                                                      0x8092
9457*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ANA_STAT                                                                0x8093
9458*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ANA_BG_OVRD_OUT                                                         0x8094
9459*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ANA_MPLLA_PMIX_OVRD_OUT                                                 0x8095
9460*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_SUPX_DIG_ANA_MPLLB_PMIX_OVRD_OUT                                                 0x8096
9461*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_LANE_OVRD_IN                                                      0x9000
9462*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_OVRD_IN_0                                                      0x9001
9463*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_OVRD_IN_1                                                      0x9002
9464*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_OVRD_IN_2                                                      0x9003
9465*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_OVRD_IN_3                                                      0x9004
9466*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_OVRD_IN_4                                                      0x9005
9467*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_OVRD_OUT                                                       0x9006
9468*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_OVRD_IN_0                                                      0x9007
9469*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_OVRD_IN_1                                                      0x9008
9470*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_OVRD_IN_2                                                      0x9009
9471*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_OVRD_IN_3                                                      0x900a
9472*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_OVRD_IN_4                                                      0x900b
9473*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_OVRD_IN_5                                                      0x900c
9474*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x900d
9475*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x900e
9476*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_OVRD_OUT_0                                                     0x900f
9477*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_LANE_ASIC_IN                                                      0x9010
9478*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_ASIC_IN_0                                                      0x9011
9479*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_ASIC_IN_1                                                      0x9012
9480*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_ASIC_IN_2                                                      0x9013
9481*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_ASIC_OUT                                                       0x9014
9482*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_ASIC_IN_0                                                      0x9015
9483*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_ASIC_IN_1                                                      0x9016
9484*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x9017
9485*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x9018
9486*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x9019
9487*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x901a
9488*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_ASIC_OUT_0                                                     0x901b
9489*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_RX_OVRD_IN_6                                                      0x901c
9490*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_OVRD_IN_5                                                      0x901d
9491*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_TX_OVRD_OUT_1                                                     0x901e
9492*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ASIC_OCLA                                                              0x901f
9493*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x9020
9494*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x9021
9495*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x9022
9496*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x9023
9497*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x9024
9498*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x9025
9499*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x9026
9500*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x9027
9501*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x9028
9502*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x9029
9503*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x902a
9504*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x902b
9505*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x902c
9506*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x902d
9507*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x902e
9508*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x902f
9509*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x9030
9510*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x9031
9511*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_TX_LBERT_CTL                                                           0x9032
9512*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x9040
9513*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x9041
9514*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x9042
9515*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x9043
9516*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x9045
9517*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x9046
9518*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x9047
9519*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x9048
9520*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x9049
9521*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x904a
9522*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x904b
9523*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x904c
9524*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x904d
9525*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x904e
9526*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x904f
9527*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x9050
9528*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_LBERT_CTL                                                           0x9051
9529*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_LBERT_ERR                                                           0x9052
9530*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_CDR_CDR_CTL_0                                                       0x9053
9531*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_CDR_CDR_CTL_1                                                       0x9054
9532*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_CDR_CDR_CTL_2                                                       0x9055
9533*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_CDR_CDR_CTL_3                                                       0x9056
9534*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_CDR_CDR_CTL_4                                                       0x9057
9535*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_CDR_STAT                                                            0x9058
9536*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_DPLL_FREQ                                                           0x9059
9537*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x905a
9538*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x905b
9539*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x9060
9540*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x9061
9541*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x9062
9542*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x9063
9543*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x9064
9544*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x9065
9545*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x9066
9546*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x9067
9547*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x9068
9548*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x9069
9549*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x906a
9550*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x906b
9551*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x906c
9552*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x906d
9553*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x906e
9554*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x906f
9555*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x9070
9556*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x9071
9557*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x9072
9558*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x9073
9559*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x9074
9560*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x9075
9561*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x9076
9562*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x9077
9563*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x9078
9564*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x9079
9565*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x907a
9566*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x907b
9567*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x907c
9568*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x907d
9569*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x907e
9570*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x907f
9571*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_LD_VAL_1                                                       0x9080
9572*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_DATA_MSK                                                       0x9081
9573*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_MATCH_CTL0                                                     0x9082
9574*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_MATCH_CTL1                                                     0x9083
9575*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_STAT_CTL0                                                      0x9084
9576*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_STAT_CTL1                                                      0x9085
9577*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_SMPL_CNT1                                                      0x9086
9578*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_STAT_CNT_0                                                     0x9087
9579*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_STAT_CNT_1                                                     0x9088
9580*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_STAT_CNT_2                                                     0x9089
9581*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_STAT_CNT_3                                                     0x908a
9582*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_STAT_CNT_4                                                     0x908b
9583*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_STAT_CNT_5                                                     0x908c
9584*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_STAT_CNT_6                                                     0x908d
9585*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x908e
9586*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_MATCH_CTL2                                                     0x908f
9587*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_MATCH_CTL3                                                     0x9090
9588*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_MATCH_CTL4                                                     0x9091
9589*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_MATCH_CTL5                                                     0x9092
9590*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_STAT_CTL2                                                      0x9093
9591*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_RX_STAT_STAT_STOP                                                      0x9094
9592*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_MPHY_RX_PWM_CTL                                                        0x9095
9593*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_MPHY_RX_TERM_LS_CTL                                                    0x9096
9594*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x9097
9595*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_OVRD_OUT                                                        0x90a0
9596*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x90a1
9597*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x90a2
9598*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x90a3
9599*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x90a4
9600*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x90a5
9601*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x90a6
9602*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x90a7
9603*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x90a8
9604*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x90a9
9605*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x90aa
9606*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x90ab
9607*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x90ac
9608*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x90ad
9609*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_CAL                                                             0x90ae
9610*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_DAC_CTRL                                                        0x90af
9611*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x90b0
9612*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x90b1
9613*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_AFE_ATT_VGA                                                     0x90b2
9614*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_AFE_CTLE                                                        0x90b3
9615*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_SCOPE                                                           0x90b4
9616*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_SLICER_CTRL                                                     0x90b5
9617*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x90b6
9618*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x90b7
9619*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x90b8
9620*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x90b9
9621*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x90ba
9622*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_STATUS_0                                                           0x90bb
9623*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_STATUS_1                                                           0x90bc
9624*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x90bd
9625*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x90be
9626*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_MPHY_OVRD_OUT                                                      0x90bf
9627*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x90c0
9628*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x90c1
9629*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x90c2
9630*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x90c3
9631*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_DIG_ANA_TX_OVRD_OUT_2                                                      0x90c4
9632*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_OVRD_MEAS                                                           0x90e0
9633*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_PWR_OVRD                                                            0x90e1
9634*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_ALT_BUS                                                             0x90e2
9635*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_ATB1                                                                0x90e3
9636*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_ATB2                                                                0x90e4
9637*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_DCC_DAC                                                             0x90e5
9638*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_DCC_CTRL1                                                           0x90e6
9639*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_TERM_CODE                                                           0x90e7
9640*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_TERM_CODE_CTRL                                                      0x90e8
9641*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_OVRD_CLK                                                            0x90e9
9642*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_MISC1                                                               0x90ea
9643*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_MISC2                                                               0x90eb
9644*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_MISC3                                                               0x90ec
9645*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_RESERVED2                                                           0x90ed
9646*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_RESERVED3                                                           0x90ee
9647*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_TX_RESERVED4                                                           0x90ef
9648*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_CLK_1                                                               0x90f0
9649*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_CLK_2                                                               0x90f1
9650*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_CDR_DES                                                             0x90f2
9651*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_SLC_CTRL                                                            0x90f3
9652*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_PWR_CTRL1                                                           0x90f4
9653*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_PWR_CTRL2                                                           0x90f5
9654*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_SQ                                                                  0x90f6
9655*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_CAL1                                                                0x90f7
9656*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_CAL2                                                                0x90f8
9657*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_ATB_REGREF                                                          0x90f9
9658*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_ATB_MEAS1                                                           0x90fa
9659*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_ATB_MEAS2                                                           0x90fb
9660*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_ATB_MEAS3                                                           0x90fc
9661*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_ATB_MEAS4                                                           0x90fd
9662*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_ATB_FRC                                                             0x90fe
9663*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_LANEX_ANA_RX_RESERVED1                                                           0x90ff
9664*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWMEM_DIG_ROM_CMN0_B0_R0                                                        0xa000
9665*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWMEM_DIG_RAM_CMN0_B0_R0                                                        0xc000
9666*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN                                                   0xe000
9667*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN_1                                                 0xe001
9668*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_TX_PCS_IN                                                    0xe002
9669*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_TX_OVRD_OUT                                                  0xe003
9670*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_TX_PCS_OUT                                                   0xe004
9671*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN                                                   0xe005
9672*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_1                                                 0xe006
9673*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_2                                                 0xe007
9674*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_3                                                 0xe008
9675*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_PCS_IN                                                    0xe009
9676*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_1                                                  0xe00a
9677*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_2                                                  0xe00b
9678*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_3                                                  0xe00c
9679*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_4                                                  0xe00d
9680*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT                                                  0xe00e
9681*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_PCS_OUT                                                   0xe00f
9682*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_ADAPT_ACK                                                 0xe010
9683*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_ADAPT_FOM                                                 0xe011
9684*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_TXPRE_DIR                                                 0xe012
9685*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_TXMAIN_DIR                                                0xe013
9686*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_TXPOST_DIR                                                0xe014
9687*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_LANE_NUMBER                                                  0xe015
9688*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RESERVED_1                                                   0xe016
9689*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RESERVED_2                                                   0xe017
9690*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_ATE_OVRD_IN                                                  0xe018
9691*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0xe019
9692*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0xe01a
9693*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0xe01b
9694*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT_1                                                0xe01c
9695*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0xe01d
9696*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0xe01e
9697*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_PH2_CAL                                                   0xe01f
9698*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FSM_OVRD_CTL                                                    0xe020
9699*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_MEM_ADDR_MON                                                    0xe021
9700*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_STATUS_MON                                                      0xe022
9701*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_STARTUP_CAL                                             0xe023
9702*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_ADAPT                                                   0xe024
9703*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_AFE_CAL                                                 0xe025
9704*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_DFE_CAL                                                 0xe026
9705*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_BYPASS_CAL                                              0xe027
9706*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_REFLVL_CAL                                              0xe028
9707*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_IQ_CAL                                                  0xe029
9708*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_AFE_ADAPT                                               0xe02a
9709*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_DFE_ADAPT                                               0xe02b
9710*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_SUP                                                        0xe02c
9711*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_TX_CMN_MODE                                                0xe02d
9712*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_TX_RXDET                                                   0xe02e
9713*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_PWRUP                                                   0xe02f
9714*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_VCO_WAIT                                                0xe030
9715*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_VCO_CAL                                                 0xe031
9716*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_CMNCAL_MPLL_STATUS                                              0xe032
9717*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0xe033
9718*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_CONT_ADAPT                                              0xe034
9719*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0xe035
9720*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0xe036
9721*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0xe037
9722*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_FAST_FLAGS                                                      0xe038
9723*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_CR_LOCK                                                         0xe039
9724*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_TX_DCC_FLAGS                                                    0xe03a
9725*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_TX_DCC_STATUS                                                   0xe03b
9726*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_OCLA                                                            0xe03c
9727*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0xe03d
9728*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_CMNCAL_RCAL_STATUS                                              0xe03e
9729*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0xe03f
9730*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RESET_RTN_REQ                                               0xe040
9731*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_RESET_IRQ                                                0xe041
9732*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0xe042
9733*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0xe043
9734*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0xe044
9735*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0xe045
9736*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0xe046
9737*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0xe047
9738*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0xe048
9739*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0xe049
9740*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0xe04a
9741*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0xe04b
9742*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0xe04c
9743*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_IRQ_MASK                                                    0xe04d
9744*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_IRQ_MASK_2                                                  0xe04e
9745*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0xe04f
9746*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0xe050
9747*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0xe051
9748*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0xe052
9749*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0xe053
9750*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0xe054
9751*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0xe055
9752*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0xe056
9753*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0xe057
9754*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_TX_RESET_IRQ                                                0xe058
9755*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0xe059
9756*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0xe05a
9757*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0xe05b
9758*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_LANE_OVRD_IN                                                 0xe060
9759*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_LANE_OVRD_OUT                                                0xe061
9760*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_SUP_OVRD_IN                                                  0xe062
9761*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_SUP_PMA_IN                                                   0xe063
9762*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_TX_OVRD_OUT                                                  0xe064
9763*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_TX_PMA_IN                                                    0xe065
9764*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_RX_OVRD_OUT                                                  0xe066
9765*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_RX_PMA_IN                                                    0xe067
9766*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_LANE_RTUNE_CTL                                               0xe068
9767*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_SUP_PMA_IN_1                                                 0xe069
9768*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_MPHY_OVRD_IN                                                 0xe06a
9769*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_MPHY_OVRD_OUT                                                0xe06b
9770*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0xe06c
9771*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_TX_CTL_TX_FSM_CTL                                                   0xe080
9772*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_TX_CTL_TX_CLK_CTL                                                   0xe081
9773*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0xe082
9774*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_TX_CTL_OCLA                                                         0xe083
9775*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_TX_CTL_UPCS_OCLA                                                    0xe084
9776*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_RX_CTL_RX_FSM_CTL                                                   0xe0a0
9777*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0xe0a1
9778*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0xe0a2
9779*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0xe0a3
9780*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0xe0a4
9781*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_RX_CTL_UPCS_OCLA                                                    0xe0a5
9782*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0xe0c0
9783*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0xe0c1
9784*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0xe0c2
9785*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0xe0c3
9786*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0xe0c4
9787*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0xe0c5
9788*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0xe0c6
9789*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT_2                                                0xe0c7
9790*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR3_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN_2                                                 0xe0c8
9791*5b723b12SQingqing Zhuo 
9792*5b723b12SQingqing Zhuo 
9793*5b723b12SQingqing Zhuo // addressBlock: dpcssys_cr4_rdpcstxcrind
9794*5b723b12SQingqing Zhuo // base address: 0x0
9795*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_IDCODE_LO                                                                0x0000
9796*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_IDCODE_HI                                                                0x0001
9797*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_REFCLK_OVRD_IN                                                           0x0002
9798*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_DIV_CLK_OVRD_IN                                                    0x0003
9799*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_HDMI_CLK_OVRD_IN                                                   0x0004
9800*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_DIV_CLK_OVRD_IN                                                    0x0005
9801*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_HDMI_CLK_OVRD_IN                                                   0x0006
9802*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_OVRD_IN_0                                                          0x0007
9803*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_OVRD_IN_1                                                          0x0008
9804*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_OVRD_IN_2                                                          0x0009
9805*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_SSC_PEAK_1                                                         0x000a
9806*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_SSC_PEAK_2                                                         0x000b
9807*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_SSC_STEPSIZE_1                                                     0x000c
9808*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_SSC_STEPSIZE_2                                                     0x000d
9809*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_OVRD_IN_3                                                          0x000e
9810*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_OVRD_IN_4                                                          0x000f
9811*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_OVRD_IN_5                                                          0x0010
9812*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_CP_OVRD_IN                                                         0x0011
9813*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_CP_GS_OVRD_IN                                                      0x0012
9814*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_OVRD_IN_0                                                          0x0013
9815*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_OVRD_IN_1                                                          0x0014
9816*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_OVRD_IN_2                                                          0x0015
9817*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_SSC_PEAK_1                                                         0x0016
9818*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_SSC_PEAK_2                                                         0x0017
9819*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_SSC_STEPSIZE_1                                                     0x0018
9820*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_SSC_STEPSIZE_2                                                     0x0019
9821*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_OVRD_IN_3                                                          0x001a
9822*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_OVRD_IN_4                                                          0x001b
9823*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_OVRD_IN_5                                                          0x001c
9824*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_CP_OVRD_IN                                                         0x001d
9825*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_CP_GS_OVRD_IN                                                      0x001e
9826*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_SUP_OVRD_IN                                                              0x001f
9827*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_PRESCALER_OVRD_IN                                                        0x0020
9828*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_SUP_OVRD_OUT                                                             0x0021
9829*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_LVL_OVRD_IN                                                              0x0022
9830*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_ASIC_IN_0                                                          0x0024
9831*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_ASIC_IN_1                                                          0x0025
9832*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_ASIC_IN_2                                                          0x0026
9833*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_ASIC_IN_3                                                          0x0027
9834*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_ASIC_IN_4                                                          0x0028
9835*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_ASIC_IN_5                                                          0x0029
9836*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_ASIC_IN_6                                                          0x002a
9837*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_ASIC_IN_0                                                          0x002b
9838*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_ASIC_IN_1                                                          0x002c
9839*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_ASIC_IN_2                                                          0x002d
9840*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_ASIC_IN_3                                                          0x002e
9841*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_ASIC_IN_4                                                          0x002f
9842*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_ASIC_IN_5                                                          0x0030
9843*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_ASIC_IN_6                                                          0x0031
9844*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_DIV_CLK_ASIC_IN                                                    0x0032
9845*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_HDMI_CLK_ASIC_IN                                                   0x0033
9846*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_DIV_CLK_ASIC_IN                                                    0x0034
9847*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_HDMI_CLK_ASIC_IN                                                   0x0035
9848*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ASIC_IN                                                                  0x0036
9849*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_LVL_ASIC_IN                                                              0x0037
9850*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_BANDGAP_ASIC_IN                                                          0x0038
9851*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_CP_ASIC_IN                                                         0x0039
9852*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_CP_GS_ASIC_IN                                                      0x003a
9853*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_CP_ASIC_IN                                                         0x003b
9854*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_CP_GS_ASIC_IN                                                      0x003c
9855*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_PRESCALER_CTRL                                                           0x0040
9856*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_RTUNE_CTRL                                                               0x0041
9857*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_BG1                                                                      0x0042
9858*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_BG2                                                                      0x0043
9859*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_SWITCH_PWR_MEAS                                                          0x0044
9860*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_BG3                                                                      0x0045
9861*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_MISC1                                                              0x0046
9862*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_MISC2                                                              0x0047
9863*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_OVRD                                                               0x0048
9864*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_ATB1                                                               0x0049
9865*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_ATB2                                                               0x004a
9866*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_ATB3                                                               0x004b
9867*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_CTR1                                                               0x004c
9868*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_CTR2                                                               0x004d
9869*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_CTR3                                                               0x004e
9870*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_CTR4                                                               0x004f
9871*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_CTR5                                                               0x0050
9872*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_RESERVED1                                                          0x0051
9873*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLA_RESERVED2                                                          0x0052
9874*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_MISC1                                                              0x0053
9875*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_MISC2                                                              0x0054
9876*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_OVRD                                                               0x0055
9877*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_ATB1                                                               0x0056
9878*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_ATB2                                                               0x0057
9879*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_ATB3                                                               0x0058
9880*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_CTR1                                                               0x0059
9881*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_CTR2                                                               0x005a
9882*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_CTR3                                                               0x005b
9883*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_CTR4                                                               0x005c
9884*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_CTR5                                                               0x005d
9885*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_RESERVED1                                                          0x005e
9886*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_ANA_MPLLB_RESERVED2                                                          0x005f
9887*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_OVRD                                             0x0061
9888*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_MPLL_PWR_CTL_STAT                                                  0x0062
9889*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                     0x0063
9890*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                      0x0064
9891*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS                                           0x0065
9892*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                               0x0066
9893*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                             0x0067
9894*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_CAL                                              0x0068
9895*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                      0x0069
9896*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLA_SSC_GEN_SPREAD_TYPE                                                0x006b
9897*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_OVRD                                             0x006d
9898*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_MPLL_PWR_CTL_STAT                                                  0x006e
9899*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                     0x006f
9900*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                      0x0070
9901*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS                                           0x0071
9902*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                               0x0072
9903*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                             0x0073
9904*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_CAL                                              0x0074
9905*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                      0x0075
9906*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_MPLLB_SSC_GEN_SPREAD_TYPE                                                0x0077
9907*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_CLK_RST_BG_PWRUP_TIME_0                                                  0x0078
9908*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_CLK_RST_BG_PWRUP_TIME_1                                                  0x0079
9909*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_CLK_RST_BG_PWRUP_TIME_2                                                  0x007a
9910*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_CLK_RST_REF_PWRUP_TIME_0                                                 0x007b
9911*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_CLK_RST_REF_VPHUD                                                        0x007c
9912*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_RTUNE_CONFIG                                                             0x0081
9913*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_RTUNE_STAT                                                               0x0082
9914*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_RTUNE_RX_SET_VAL                                                         0x0083
9915*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_RTUNE_TXDN_SET_VAL                                                       0x0084
9916*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_RTUNE_TXUP_SET_VAL                                                       0x0085
9917*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_RTUNE_RX_STAT                                                            0x0086
9918*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_RTUNE_TXDN_STAT                                                          0x0087
9919*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_RTUNE_TXUP_STAT                                                          0x0088
9920*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_RTUNE_CONFIG_CNT0                                                        0x0089
9921*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_RTUNE_CONFIG_CNT1                                                        0x008a
9922*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_RTUNE_TX_CAL_CODE                                                        0x008b
9923*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ANA_MPLLA_OVRD_OUT_0                                                     0x008c
9924*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ANA_MPLLA_OVRD_OUT_1                                                     0x008d
9925*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ANA_MPLLA_OVRD_OUT_2                                                     0x008e
9926*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ANA_MPLLB_OVRD_OUT_0                                                     0x008f
9927*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ANA_MPLLB_OVRD_OUT_1                                                     0x0090
9928*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ANA_MPLLB_OVRD_OUT_2                                                     0x0091
9929*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ANA_RTUNE_OVRD_OUT                                                       0x0092
9930*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ANA_STAT                                                                 0x0093
9931*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ANA_BG_OVRD_OUT                                                          0x0094
9932*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ANA_MPLLA_PMIX_OVRD_OUT                                                  0x0095
9933*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUP_DIG_ANA_MPLLB_PMIX_OVRD_OUT                                                  0x0096
9934*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_LANE_OVRD_IN                                                      0x1000
9935*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_OVRD_IN_0                                                      0x1001
9936*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_OVRD_IN_1                                                      0x1002
9937*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_OVRD_IN_2                                                      0x1003
9938*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_OVRD_IN_3                                                      0x1004
9939*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_OVRD_IN_4                                                      0x1005
9940*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_OVRD_OUT                                                       0x1006
9941*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_RX_OVRD_OUT_0                                                     0x100f
9942*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_LANE_ASIC_IN                                                      0x1010
9943*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_ASIC_IN_0                                                      0x1011
9944*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_ASIC_IN_1                                                      0x1012
9945*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_ASIC_IN_2                                                      0x1013
9946*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_ASIC_OUT                                                       0x1014
9947*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_RX_ASIC_OUT_0                                                     0x101b
9948*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_OVRD_IN_5                                                      0x101d
9949*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ASIC_TX_OVRD_OUT_1                                                     0x101e
9950*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1020
9951*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1021
9952*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1022
9953*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1023
9954*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1024
9955*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1025
9956*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1026
9957*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1027
9958*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1028
9959*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1029
9960*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x102a
9961*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x102b
9962*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x102c
9963*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x102d
9964*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x102e
9965*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x102f
9966*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1030
9967*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1031
9968*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_TX_LBERT_CTL                                                           0x1032
9969*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_LD_VAL_1                                                       0x1080
9970*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_DATA_MSK                                                       0x1081
9971*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_MATCH_CTL0                                                     0x1082
9972*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_MATCH_CTL1                                                     0x1083
9973*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_STAT_CTL0                                                      0x1084
9974*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_STAT_CTL1                                                      0x1085
9975*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_SMPL_CNT1                                                      0x1086
9976*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_STAT_CNT_0                                                     0x1087
9977*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_STAT_CNT_1                                                     0x1088
9978*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_STAT_CNT_2                                                     0x1089
9979*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_STAT_CNT_3                                                     0x108a
9980*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_STAT_CNT_4                                                     0x108b
9981*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_STAT_CNT_5                                                     0x108c
9982*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_STAT_CNT_6                                                     0x108d
9983*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x108e
9984*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_MATCH_CTL2                                                     0x108f
9985*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_MATCH_CTL3                                                     0x1090
9986*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_MATCH_CTL4                                                     0x1091
9987*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_MATCH_CTL5                                                     0x1092
9988*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_STAT_CTL2                                                      0x1093
9989*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_RX_STAT_STAT_STOP                                                      0x1094
9990*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_OVRD_OUT                                                        0x10a0
9991*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x10a1
9992*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x10a2
9993*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x10a3
9994*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x10a4
9995*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x10a5
9996*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x10a6
9997*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x10a7
9998*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x10a8
9999*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_STATUS_0                                                           0x10bb
10000*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x10c2
10001*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x10c3
10002*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_DIG_ANA_TX_OVRD_OUT_2                                                      0x10c4
10003*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_OVRD_MEAS                                                           0x10e0
10004*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_PWR_OVRD                                                            0x10e1
10005*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_ALT_BUS                                                             0x10e2
10006*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_ATB1                                                                0x10e3
10007*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_ATB2                                                                0x10e4
10008*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_DCC_DAC                                                             0x10e5
10009*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_DCC_CTRL1                                                           0x10e6
10010*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_TERM_CODE                                                           0x10e7
10011*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_TERM_CODE_CTRL                                                      0x10e8
10012*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_OVRD_CLK                                                            0x10e9
10013*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_MISC1                                                               0x10ea
10014*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_MISC2                                                               0x10eb
10015*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_MISC3                                                               0x10ec
10016*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_RESERVED2                                                           0x10ed
10017*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_RESERVED3                                                           0x10ee
10018*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE0_ANA_TX_RESERVED4                                                           0x10ef
10019*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_LANE_OVRD_IN                                                      0x1100
10020*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_OVRD_IN_0                                                      0x1101
10021*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_OVRD_IN_1                                                      0x1102
10022*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_OVRD_IN_2                                                      0x1103
10023*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_OVRD_IN_3                                                      0x1104
10024*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_OVRD_IN_4                                                      0x1105
10025*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_OVRD_OUT                                                       0x1106
10026*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_OVRD_IN_0                                                      0x1107
10027*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_OVRD_IN_1                                                      0x1108
10028*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_OVRD_IN_2                                                      0x1109
10029*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_OVRD_IN_3                                                      0x110a
10030*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_OVRD_IN_4                                                      0x110b
10031*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_OVRD_IN_5                                                      0x110c
10032*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x110d
10033*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x110e
10034*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_OVRD_OUT_0                                                     0x110f
10035*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_LANE_ASIC_IN                                                      0x1110
10036*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_ASIC_IN_0                                                      0x1111
10037*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_ASIC_IN_1                                                      0x1112
10038*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_ASIC_IN_2                                                      0x1113
10039*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_ASIC_OUT                                                       0x1114
10040*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_ASIC_IN_0                                                      0x1115
10041*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_ASIC_IN_1                                                      0x1116
10042*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x1117
10043*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x1118
10044*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x1119
10045*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x111a
10046*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_ASIC_OUT_0                                                     0x111b
10047*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_RX_OVRD_IN_6                                                      0x111c
10048*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_OVRD_IN_5                                                      0x111d
10049*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_TX_OVRD_OUT_1                                                     0x111e
10050*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ASIC_OCLA                                                              0x111f
10051*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1120
10052*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1121
10053*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1122
10054*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1123
10055*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1124
10056*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1125
10057*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1126
10058*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1127
10059*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1128
10060*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1129
10061*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x112a
10062*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x112b
10063*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x112c
10064*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x112d
10065*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x112e
10066*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x112f
10067*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1130
10068*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1131
10069*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_TX_LBERT_CTL                                                           0x1132
10070*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x1140
10071*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x1141
10072*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x1142
10073*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x1143
10074*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x1145
10075*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x1146
10076*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x1147
10077*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x1148
10078*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x1149
10079*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x114a
10080*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x114b
10081*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x114c
10082*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x114d
10083*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x114e
10084*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x114f
10085*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x1150
10086*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_LBERT_CTL                                                           0x1151
10087*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_LBERT_ERR                                                           0x1152
10088*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_CDR_CDR_CTL_0                                                       0x1153
10089*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_CDR_CDR_CTL_1                                                       0x1154
10090*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_CDR_CDR_CTL_2                                                       0x1155
10091*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_CDR_CDR_CTL_3                                                       0x1156
10092*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_CDR_CDR_CTL_4                                                       0x1157
10093*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_CDR_STAT                                                            0x1158
10094*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_DPLL_FREQ                                                           0x1159
10095*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x115a
10096*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x115b
10097*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x1160
10098*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x1161
10099*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x1162
10100*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x1163
10101*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x1164
10102*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x1165
10103*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x1166
10104*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x1167
10105*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x1168
10106*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x1169
10107*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x116a
10108*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x116b
10109*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x116c
10110*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x116d
10111*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x116e
10112*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x116f
10113*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x1170
10114*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x1171
10115*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x1172
10116*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x1173
10117*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x1174
10118*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x1175
10119*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x1176
10120*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x1177
10121*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x1178
10122*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x1179
10123*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x117a
10124*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x117b
10125*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x117c
10126*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x117d
10127*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x117e
10128*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x117f
10129*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_LD_VAL_1                                                       0x1180
10130*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_DATA_MSK                                                       0x1181
10131*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_MATCH_CTL0                                                     0x1182
10132*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_MATCH_CTL1                                                     0x1183
10133*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_STAT_CTL0                                                      0x1184
10134*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_STAT_CTL1                                                      0x1185
10135*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_SMPL_CNT1                                                      0x1186
10136*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_STAT_CNT_0                                                     0x1187
10137*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_STAT_CNT_1                                                     0x1188
10138*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_STAT_CNT_2                                                     0x1189
10139*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_STAT_CNT_3                                                     0x118a
10140*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_STAT_CNT_4                                                     0x118b
10141*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_STAT_CNT_5                                                     0x118c
10142*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_STAT_CNT_6                                                     0x118d
10143*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x118e
10144*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_MATCH_CTL2                                                     0x118f
10145*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_MATCH_CTL3                                                     0x1190
10146*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_MATCH_CTL4                                                     0x1191
10147*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_MATCH_CTL5                                                     0x1192
10148*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_STAT_CTL2                                                      0x1193
10149*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_RX_STAT_STAT_STOP                                                      0x1194
10150*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_MPHY_RX_PWM_CTL                                                        0x1195
10151*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_MPHY_RX_TERM_LS_CTL                                                    0x1196
10152*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x1197
10153*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_OVRD_OUT                                                        0x11a0
10154*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x11a1
10155*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x11a2
10156*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x11a3
10157*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x11a4
10158*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x11a5
10159*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x11a6
10160*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x11a7
10161*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x11a8
10162*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x11a9
10163*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x11aa
10164*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x11ab
10165*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x11ac
10166*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x11ad
10167*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_CAL                                                             0x11ae
10168*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_DAC_CTRL                                                        0x11af
10169*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x11b0
10170*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x11b1
10171*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_AFE_ATT_VGA                                                     0x11b2
10172*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_AFE_CTLE                                                        0x11b3
10173*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_SCOPE                                                           0x11b4
10174*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_SLICER_CTRL                                                     0x11b5
10175*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x11b6
10176*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x11b7
10177*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x11b8
10178*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x11b9
10179*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x11ba
10180*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_STATUS_0                                                           0x11bb
10181*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_STATUS_1                                                           0x11bc
10182*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x11bd
10183*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x11be
10184*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_MPHY_OVRD_OUT                                                      0x11bf
10185*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x11c0
10186*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x11c1
10187*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x11c2
10188*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x11c3
10189*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_DIG_ANA_TX_OVRD_OUT_2                                                      0x11c4
10190*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_OVRD_MEAS                                                           0x11e0
10191*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_PWR_OVRD                                                            0x11e1
10192*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_ALT_BUS                                                             0x11e2
10193*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_ATB1                                                                0x11e3
10194*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_ATB2                                                                0x11e4
10195*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_DCC_DAC                                                             0x11e5
10196*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_DCC_CTRL1                                                           0x11e6
10197*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_TERM_CODE                                                           0x11e7
10198*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_TERM_CODE_CTRL                                                      0x11e8
10199*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_OVRD_CLK                                                            0x11e9
10200*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_MISC1                                                               0x11ea
10201*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_MISC2                                                               0x11eb
10202*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_MISC3                                                               0x11ec
10203*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_RESERVED2                                                           0x11ed
10204*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_RESERVED3                                                           0x11ee
10205*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_TX_RESERVED4                                                           0x11ef
10206*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_CLK_1                                                               0x11f0
10207*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_CLK_2                                                               0x11f1
10208*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_CDR_DES                                                             0x11f2
10209*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_SLC_CTRL                                                            0x11f3
10210*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_PWR_CTRL1                                                           0x11f4
10211*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_PWR_CTRL2                                                           0x11f5
10212*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_SQ                                                                  0x11f6
10213*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_CAL1                                                                0x11f7
10214*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_CAL2                                                                0x11f8
10215*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_ATB_REGREF                                                          0x11f9
10216*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_ATB_MEAS1                                                           0x11fa
10217*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_ATB_MEAS2                                                           0x11fb
10218*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_ATB_MEAS3                                                           0x11fc
10219*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_ATB_MEAS4                                                           0x11fd
10220*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_ATB_FRC                                                             0x11fe
10221*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE1_ANA_RX_RESERVED1                                                           0x11ff
10222*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_LANE_OVRD_IN                                                      0x1200
10223*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_OVRD_IN_0                                                      0x1201
10224*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_OVRD_IN_1                                                      0x1202
10225*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_OVRD_IN_2                                                      0x1203
10226*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_OVRD_IN_3                                                      0x1204
10227*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_OVRD_IN_4                                                      0x1205
10228*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_OVRD_OUT                                                       0x1206
10229*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_OVRD_IN_0                                                      0x1207
10230*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_OVRD_IN_1                                                      0x1208
10231*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_OVRD_IN_2                                                      0x1209
10232*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_OVRD_IN_3                                                      0x120a
10233*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_OVRD_IN_4                                                      0x120b
10234*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_OVRD_IN_5                                                      0x120c
10235*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x120d
10236*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x120e
10237*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_OVRD_OUT_0                                                     0x120f
10238*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_LANE_ASIC_IN                                                      0x1210
10239*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_ASIC_IN_0                                                      0x1211
10240*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_ASIC_IN_1                                                      0x1212
10241*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_ASIC_IN_2                                                      0x1213
10242*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_ASIC_OUT                                                       0x1214
10243*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_ASIC_IN_0                                                      0x1215
10244*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_ASIC_IN_1                                                      0x1216
10245*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x1217
10246*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x1218
10247*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x1219
10248*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x121a
10249*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_ASIC_OUT_0                                                     0x121b
10250*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_RX_OVRD_IN_6                                                      0x121c
10251*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_OVRD_IN_5                                                      0x121d
10252*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_TX_OVRD_OUT_1                                                     0x121e
10253*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ASIC_OCLA                                                              0x121f
10254*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1220
10255*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1221
10256*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1222
10257*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1223
10258*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1224
10259*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1225
10260*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1226
10261*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1227
10262*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1228
10263*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1229
10264*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x122a
10265*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x122b
10266*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x122c
10267*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x122d
10268*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x122e
10269*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x122f
10270*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1230
10271*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1231
10272*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_TX_LBERT_CTL                                                           0x1232
10273*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x1240
10274*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x1241
10275*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x1242
10276*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x1243
10277*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x1245
10278*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x1246
10279*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x1247
10280*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x1248
10281*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x1249
10282*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x124a
10283*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x124b
10284*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x124c
10285*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x124d
10286*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x124e
10287*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x124f
10288*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x1250
10289*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_LBERT_CTL                                                           0x1251
10290*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_LBERT_ERR                                                           0x1252
10291*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_CDR_CDR_CTL_0                                                       0x1253
10292*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_CDR_CDR_CTL_1                                                       0x1254
10293*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_CDR_CDR_CTL_2                                                       0x1255
10294*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_CDR_CDR_CTL_3                                                       0x1256
10295*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_CDR_CDR_CTL_4                                                       0x1257
10296*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_CDR_STAT                                                            0x1258
10297*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_DPLL_FREQ                                                           0x1259
10298*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x125a
10299*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x125b
10300*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x1260
10301*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x1261
10302*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x1262
10303*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x1263
10304*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x1264
10305*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x1265
10306*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x1266
10307*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x1267
10308*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x1268
10309*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x1269
10310*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x126a
10311*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x126b
10312*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x126c
10313*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x126d
10314*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x126e
10315*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x126f
10316*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x1270
10317*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x1271
10318*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x1272
10319*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x1273
10320*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x1274
10321*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x1275
10322*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x1276
10323*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x1277
10324*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x1278
10325*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x1279
10326*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x127a
10327*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x127b
10328*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x127c
10329*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x127d
10330*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x127e
10331*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x127f
10332*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_LD_VAL_1                                                       0x1280
10333*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_DATA_MSK                                                       0x1281
10334*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_MATCH_CTL0                                                     0x1282
10335*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_MATCH_CTL1                                                     0x1283
10336*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_STAT_CTL0                                                      0x1284
10337*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_STAT_CTL1                                                      0x1285
10338*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_SMPL_CNT1                                                      0x1286
10339*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_STAT_CNT_0                                                     0x1287
10340*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_STAT_CNT_1                                                     0x1288
10341*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_STAT_CNT_2                                                     0x1289
10342*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_STAT_CNT_3                                                     0x128a
10343*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_STAT_CNT_4                                                     0x128b
10344*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_STAT_CNT_5                                                     0x128c
10345*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_STAT_CNT_6                                                     0x128d
10346*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x128e
10347*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_MATCH_CTL2                                                     0x128f
10348*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_MATCH_CTL3                                                     0x1290
10349*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_MATCH_CTL4                                                     0x1291
10350*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_MATCH_CTL5                                                     0x1292
10351*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_STAT_CTL2                                                      0x1293
10352*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_RX_STAT_STAT_STOP                                                      0x1294
10353*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_MPHY_RX_PWM_CTL                                                        0x1295
10354*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_MPHY_RX_TERM_LS_CTL                                                    0x1296
10355*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x1297
10356*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_OVRD_OUT                                                        0x12a0
10357*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x12a1
10358*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x12a2
10359*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x12a3
10360*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x12a4
10361*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x12a5
10362*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x12a6
10363*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x12a7
10364*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x12a8
10365*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x12a9
10366*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x12aa
10367*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x12ab
10368*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x12ac
10369*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x12ad
10370*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_CAL                                                             0x12ae
10371*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_DAC_CTRL                                                        0x12af
10372*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x12b0
10373*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x12b1
10374*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_AFE_ATT_VGA                                                     0x12b2
10375*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_AFE_CTLE                                                        0x12b3
10376*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_SCOPE                                                           0x12b4
10377*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_SLICER_CTRL                                                     0x12b5
10378*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x12b6
10379*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x12b7
10380*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x12b8
10381*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x12b9
10382*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x12ba
10383*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_STATUS_0                                                           0x12bb
10384*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_STATUS_1                                                           0x12bc
10385*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x12bd
10386*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x12be
10387*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_MPHY_OVRD_OUT                                                      0x12bf
10388*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x12c0
10389*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x12c1
10390*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x12c2
10391*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x12c3
10392*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_DIG_ANA_TX_OVRD_OUT_2                                                      0x12c4
10393*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_OVRD_MEAS                                                           0x12e0
10394*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_PWR_OVRD                                                            0x12e1
10395*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_ALT_BUS                                                             0x12e2
10396*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_ATB1                                                                0x12e3
10397*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_ATB2                                                                0x12e4
10398*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_DCC_DAC                                                             0x12e5
10399*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_DCC_CTRL1                                                           0x12e6
10400*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_TERM_CODE                                                           0x12e7
10401*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_TERM_CODE_CTRL                                                      0x12e8
10402*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_OVRD_CLK                                                            0x12e9
10403*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_MISC1                                                               0x12ea
10404*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_MISC2                                                               0x12eb
10405*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_MISC3                                                               0x12ec
10406*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_RESERVED2                                                           0x12ed
10407*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_RESERVED3                                                           0x12ee
10408*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_TX_RESERVED4                                                           0x12ef
10409*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_CLK_1                                                               0x12f0
10410*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_CLK_2                                                               0x12f1
10411*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_CDR_DES                                                             0x12f2
10412*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_SLC_CTRL                                                            0x12f3
10413*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_PWR_CTRL1                                                           0x12f4
10414*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_PWR_CTRL2                                                           0x12f5
10415*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_SQ                                                                  0x12f6
10416*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_CAL1                                                                0x12f7
10417*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_CAL2                                                                0x12f8
10418*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_ATB_REGREF                                                          0x12f9
10419*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_ATB_MEAS1                                                           0x12fa
10420*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_ATB_MEAS2                                                           0x12fb
10421*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_ATB_MEAS3                                                           0x12fc
10422*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_ATB_MEAS4                                                           0x12fd
10423*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_ATB_FRC                                                             0x12fe
10424*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE2_ANA_RX_RESERVED1                                                           0x12ff
10425*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_LANE_OVRD_IN                                                      0x1300
10426*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_OVRD_IN_0                                                      0x1301
10427*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_OVRD_IN_1                                                      0x1302
10428*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_OVRD_IN_2                                                      0x1303
10429*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_OVRD_IN_3                                                      0x1304
10430*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_OVRD_IN_4                                                      0x1305
10431*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_OVRD_OUT                                                       0x1306
10432*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_RX_OVRD_OUT_0                                                     0x130f
10433*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_LANE_ASIC_IN                                                      0x1310
10434*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_ASIC_IN_0                                                      0x1311
10435*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_ASIC_IN_1                                                      0x1312
10436*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_ASIC_IN_2                                                      0x1313
10437*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_ASIC_OUT                                                       0x1314
10438*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_RX_ASIC_OUT_0                                                     0x131b
10439*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_OVRD_IN_5                                                      0x131d
10440*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ASIC_TX_OVRD_OUT_1                                                     0x131e
10441*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x1320
10442*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x1321
10443*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x1322
10444*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x1323
10445*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x1324
10446*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x1325
10447*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x1326
10448*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x1327
10449*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x1328
10450*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x1329
10451*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x132a
10452*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x132b
10453*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x132c
10454*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x132d
10455*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x132e
10456*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x132f
10457*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x1330
10458*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x1331
10459*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_TX_LBERT_CTL                                                           0x1332
10460*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_LD_VAL_1                                                       0x1380
10461*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_DATA_MSK                                                       0x1381
10462*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_MATCH_CTL0                                                     0x1382
10463*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_MATCH_CTL1                                                     0x1383
10464*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_STAT_CTL0                                                      0x1384
10465*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_STAT_CTL1                                                      0x1385
10466*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_SMPL_CNT1                                                      0x1386
10467*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_STAT_CNT_0                                                     0x1387
10468*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_STAT_CNT_1                                                     0x1388
10469*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_STAT_CNT_2                                                     0x1389
10470*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_STAT_CNT_3                                                     0x138a
10471*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_STAT_CNT_4                                                     0x138b
10472*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_STAT_CNT_5                                                     0x138c
10473*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_STAT_CNT_6                                                     0x138d
10474*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x138e
10475*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_MATCH_CTL2                                                     0x138f
10476*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_MATCH_CTL3                                                     0x1390
10477*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_MATCH_CTL4                                                     0x1391
10478*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_MATCH_CTL5                                                     0x1392
10479*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_STAT_CTL2                                                      0x1393
10480*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_RX_STAT_STAT_STOP                                                      0x1394
10481*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_OVRD_OUT                                                        0x13a0
10482*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x13a1
10483*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x13a2
10484*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x13a3
10485*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x13a4
10486*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x13a5
10487*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x13a6
10488*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x13a7
10489*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x13a8
10490*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_STATUS_0                                                           0x13bb
10491*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x13c2
10492*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x13c3
10493*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_DIG_ANA_TX_OVRD_OUT_2                                                      0x13c4
10494*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_OVRD_MEAS                                                           0x13e0
10495*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_PWR_OVRD                                                            0x13e1
10496*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_ALT_BUS                                                             0x13e2
10497*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_ATB1                                                                0x13e3
10498*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_ATB2                                                                0x13e4
10499*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_DCC_DAC                                                             0x13e5
10500*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_DCC_CTRL1                                                           0x13e6
10501*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_TERM_CODE                                                           0x13e7
10502*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_TERM_CODE_CTRL                                                      0x13e8
10503*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_OVRD_CLK                                                            0x13e9
10504*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_MISC1                                                               0x13ea
10505*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_MISC2                                                               0x13eb
10506*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_MISC3                                                               0x13ec
10507*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_RESERVED2                                                           0x13ed
10508*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_RESERVED3                                                           0x13ee
10509*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANE3_ANA_TX_RESERVED4                                                           0x13ef
10510*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_CMN_CTL                                                               0x2000
10511*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_MPLLA_OVRD_IN                                                         0x2001
10512*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_MPLLA_BW_OVRD_IN                                                      0x2002
10513*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_MPLLA_SSC_CTL_OVRD_IN_0                                               0x2003
10514*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_MPLLB_OVRD_IN                                                         0x2004
10515*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_MPLLB_BW_OVRD_IN                                                      0x2005
10516*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_MPLLB_SSC_CTL_OVRD_IN_0                                               0x2006
10517*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_LANE_FSM_OP_XTND                                                      0x2007
10518*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_MPLLA_SSC_CTL_OVRD_IN_1                                               0x2008
10519*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_MPLLB_SSC_CTL_OVRD_IN_1                                               0x2009
10520*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_CMN_CTL_1                                                             0x200a
10521*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_MPLL_STATE_CTL                                                        0x200b
10522*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_TX_CAL_CODE                                                           0x200c
10523*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_SRAM_INIT_DONE                                                        0x200d
10524*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_OCLA                                                                  0x200e
10525*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_SUP_ANA_OVRD                                                          0x200f
10526*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_PCS_RAW_ID_CODE                                                       0x2010
10527*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_FW_ID_CODE_1                                                          0x2011
10528*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_FW_ID_CODE_2                                                          0x2012
10529*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_0                                                0x2020
10530*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_0                                              0x2021
10531*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_0                                              0x2022
10532*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_1                                                0x2023
10533*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_1                                              0x2024
10534*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_1                                              0x2025
10535*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_2                                                0x2026
10536*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_2                                              0x2027
10537*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_2                                              0x2028
10538*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_3                                                0x2029
10539*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_3                                              0x202a
10540*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_3                                              0x202b
10541*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_4                                                0x202c
10542*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_4                                              0x202d
10543*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_4                                              0x202e
10544*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_5                                                0x202f
10545*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_5                                              0x2030
10546*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_5                                              0x2031
10547*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_6                                                0x2032
10548*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_6                                              0x2033
10549*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_6                                              0x2034
10550*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_RX_VAL_7                                                0x2035
10551*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXDN_VAL_7                                              0x2036
10552*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RTUNE_TXUP_VAL_7                                              0x2037
10553*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_SRAM_BL_CFG                                                   0x2038
10554*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_PG_OVRD_IN                                                    0x2039
10555*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_PG_OVRD_OUT                                                   0x203a
10556*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_SUP_OVRD_IN                                                   0x203b
10557*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_VREF_STATS                                                    0x203c
10558*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RES_OVRD_IN                                                   0x203d
10559*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_RES_ASIC_IN_OUT                                               0x203e
10560*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_REF_RANGE_OVRD                                                0x203f
10561*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWCMN_DIG_AON_CMN_MISC_CONF_IN_1                                                0x2040
10562*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN                                                   0x3000
10563*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3001
10564*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_TX_PCS_IN                                                    0x3002
10565*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3003
10566*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_TX_PCS_OUT                                                   0x3004
10567*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN                                                   0x3005
10568*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3006
10569*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3007
10570*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3008
10571*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_PCS_IN                                                    0x3009
10572*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_1                                                  0x300a
10573*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_2                                                  0x300b
10574*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_3                                                  0x300c
10575*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_PCS_IN_4                                                  0x300d
10576*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT                                                  0x300e
10577*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_PCS_OUT                                                   0x300f
10578*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3010
10579*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3011
10580*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3012
10581*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3013
10582*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3014
10583*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_LANE_NUMBER                                                  0x3015
10584*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RESERVED_1                                                   0x3016
10585*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RESERVED_2                                                   0x3017
10586*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3018
10587*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3019
10588*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x301a
10589*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x301b
10590*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x301c
10591*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x301d
10592*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x301e
10593*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_PH2_CAL                                                   0x301f
10594*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FSM_OVRD_CTL                                                    0x3020
10595*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_MEM_ADDR_MON                                                    0x3021
10596*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_STATUS_MON                                                      0x3022
10597*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3023
10598*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_ADAPT                                                   0x3024
10599*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3025
10600*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3026
10601*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3027
10602*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3028
10603*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3029
10604*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x302a
10605*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x302b
10606*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_SUP                                                        0x302c
10607*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_TX_CMN_MODE                                                0x302d
10608*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_TX_RXDET                                                   0x302e
10609*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_PWRUP                                                   0x302f
10610*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3030
10611*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3031
10612*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3032
10613*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3033
10614*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3034
10615*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3035
10616*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3036
10617*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3037
10618*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_FAST_FLAGS                                                      0x3038
10619*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_CR_LOCK                                                         0x3039
10620*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_TX_DCC_FLAGS                                                    0x303a
10621*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_TX_DCC_STATUS                                                   0x303b
10622*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_OCLA                                                            0x303c
10623*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x303d
10624*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x303e
10625*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x303f
10626*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3040
10627*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3041
10628*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3042
10629*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3043
10630*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3044
10631*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3045
10632*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3046
10633*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3047
10634*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3048
10635*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3049
10636*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x304a
10637*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x304b
10638*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x304c
10639*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_IRQ_MASK                                                    0x304d
10640*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x304e
10641*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x304f
10642*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3050
10643*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3051
10644*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3052
10645*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3053
10646*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3054
10647*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3055
10648*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3056
10649*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3057
10650*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3058
10651*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3059
10652*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x305a
10653*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x305b
10654*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3060
10655*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3061
10656*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3062
10657*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_SUP_PMA_IN                                                   0x3063
10658*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3064
10659*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_TX_PMA_IN                                                    0x3065
10660*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3066
10661*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_RX_PMA_IN                                                    0x3067
10662*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3068
10663*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3069
10664*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x306a
10665*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x306b
10666*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x306c
10667*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_TX_CTL_TX_FSM_CTL                                                   0x3080
10668*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_TX_CTL_TX_CLK_CTL                                                   0x3081
10669*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3082
10670*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_TX_CTL_OCLA                                                         0x3083
10671*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_TX_CTL_UPCS_OCLA                                                    0x3084
10672*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_RX_CTL_RX_FSM_CTL                                                   0x30a0
10673*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x30a1
10674*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x30a2
10675*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x30a3
10676*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x30a4
10677*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_RX_CTL_UPCS_OCLA                                                    0x30a5
10678*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x30c0
10679*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x30c1
10680*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x30c2
10681*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x30c3
10682*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x30c4
10683*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x30c5
10684*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x30c6
10685*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x30c7
10686*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE0_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x30c8
10687*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN                                                   0x3100
10688*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3101
10689*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_TX_PCS_IN                                                    0x3102
10690*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3103
10691*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_TX_PCS_OUT                                                   0x3104
10692*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN                                                   0x3105
10693*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3106
10694*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3107
10695*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3108
10696*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_PCS_IN                                                    0x3109
10697*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_1                                                  0x310a
10698*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_2                                                  0x310b
10699*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_3                                                  0x310c
10700*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_PCS_IN_4                                                  0x310d
10701*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT                                                  0x310e
10702*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_PCS_OUT                                                   0x310f
10703*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3110
10704*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3111
10705*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3112
10706*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3113
10707*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3114
10708*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_LANE_NUMBER                                                  0x3115
10709*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RESERVED_1                                                   0x3116
10710*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RESERVED_2                                                   0x3117
10711*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3118
10712*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3119
10713*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x311a
10714*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x311b
10715*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x311c
10716*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x311d
10717*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x311e
10718*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_PH2_CAL                                                   0x311f
10719*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FSM_OVRD_CTL                                                    0x3120
10720*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_MEM_ADDR_MON                                                    0x3121
10721*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_STATUS_MON                                                      0x3122
10722*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3123
10723*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_ADAPT                                                   0x3124
10724*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3125
10725*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3126
10726*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3127
10727*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3128
10728*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3129
10729*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x312a
10730*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x312b
10731*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_SUP                                                        0x312c
10732*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_TX_CMN_MODE                                                0x312d
10733*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_TX_RXDET                                                   0x312e
10734*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_PWRUP                                                   0x312f
10735*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3130
10736*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3131
10737*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3132
10738*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3133
10739*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3134
10740*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3135
10741*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3136
10742*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3137
10743*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_FAST_FLAGS                                                      0x3138
10744*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_CR_LOCK                                                         0x3139
10745*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_TX_DCC_FLAGS                                                    0x313a
10746*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_TX_DCC_STATUS                                                   0x313b
10747*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_OCLA                                                            0x313c
10748*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x313d
10749*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x313e
10750*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x313f
10751*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3140
10752*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3141
10753*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3142
10754*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3143
10755*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3144
10756*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3145
10757*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3146
10758*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3147
10759*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3148
10760*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3149
10761*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x314a
10762*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x314b
10763*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x314c
10764*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_IRQ_MASK                                                    0x314d
10765*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x314e
10766*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x314f
10767*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3150
10768*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3151
10769*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3152
10770*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3153
10771*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3154
10772*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3155
10773*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3156
10774*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3157
10775*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3158
10776*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3159
10777*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x315a
10778*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x315b
10779*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3160
10780*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3161
10781*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3162
10782*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_SUP_PMA_IN                                                   0x3163
10783*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3164
10784*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_TX_PMA_IN                                                    0x3165
10785*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3166
10786*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_RX_PMA_IN                                                    0x3167
10787*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3168
10788*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3169
10789*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x316a
10790*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x316b
10791*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x316c
10792*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_TX_CTL_TX_FSM_CTL                                                   0x3180
10793*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_TX_CTL_TX_CLK_CTL                                                   0x3181
10794*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3182
10795*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_TX_CTL_OCLA                                                         0x3183
10796*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_TX_CTL_UPCS_OCLA                                                    0x3184
10797*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_RX_CTL_RX_FSM_CTL                                                   0x31a0
10798*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x31a1
10799*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x31a2
10800*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x31a3
10801*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x31a4
10802*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_RX_CTL_UPCS_OCLA                                                    0x31a5
10803*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x31c0
10804*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x31c1
10805*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x31c2
10806*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x31c3
10807*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x31c4
10808*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x31c5
10809*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x31c6
10810*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x31c7
10811*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE1_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x31c8
10812*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN                                                   0x3200
10813*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3201
10814*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_TX_PCS_IN                                                    0x3202
10815*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3203
10816*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_TX_PCS_OUT                                                   0x3204
10817*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN                                                   0x3205
10818*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3206
10819*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3207
10820*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3208
10821*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_PCS_IN                                                    0x3209
10822*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_1                                                  0x320a
10823*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_2                                                  0x320b
10824*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_3                                                  0x320c
10825*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_PCS_IN_4                                                  0x320d
10826*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT                                                  0x320e
10827*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_PCS_OUT                                                   0x320f
10828*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3210
10829*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3211
10830*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3212
10831*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3213
10832*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3214
10833*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_LANE_NUMBER                                                  0x3215
10834*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RESERVED_1                                                   0x3216
10835*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RESERVED_2                                                   0x3217
10836*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3218
10837*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3219
10838*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x321a
10839*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x321b
10840*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x321c
10841*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x321d
10842*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x321e
10843*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_PH2_CAL                                                   0x321f
10844*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FSM_OVRD_CTL                                                    0x3220
10845*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_MEM_ADDR_MON                                                    0x3221
10846*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_STATUS_MON                                                      0x3222
10847*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3223
10848*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_ADAPT                                                   0x3224
10849*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3225
10850*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3226
10851*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3227
10852*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3228
10853*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3229
10854*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x322a
10855*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x322b
10856*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_SUP                                                        0x322c
10857*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_TX_CMN_MODE                                                0x322d
10858*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_TX_RXDET                                                   0x322e
10859*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_PWRUP                                                   0x322f
10860*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3230
10861*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3231
10862*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3232
10863*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3233
10864*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3234
10865*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3235
10866*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3236
10867*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3237
10868*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_FAST_FLAGS                                                      0x3238
10869*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_CR_LOCK                                                         0x3239
10870*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_TX_DCC_FLAGS                                                    0x323a
10871*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_TX_DCC_STATUS                                                   0x323b
10872*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_OCLA                                                            0x323c
10873*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x323d
10874*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x323e
10875*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x323f
10876*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3240
10877*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3241
10878*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3242
10879*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3243
10880*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3244
10881*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3245
10882*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3246
10883*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3247
10884*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3248
10885*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3249
10886*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x324a
10887*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x324b
10888*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x324c
10889*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_IRQ_MASK                                                    0x324d
10890*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x324e
10891*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x324f
10892*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3250
10893*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3251
10894*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3252
10895*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3253
10896*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3254
10897*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3255
10898*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3256
10899*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3257
10900*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3258
10901*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3259
10902*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x325a
10903*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x325b
10904*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3260
10905*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3261
10906*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3262
10907*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_SUP_PMA_IN                                                   0x3263
10908*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3264
10909*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_TX_PMA_IN                                                    0x3265
10910*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3266
10911*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_RX_PMA_IN                                                    0x3267
10912*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3268
10913*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3269
10914*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x326a
10915*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x326b
10916*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x326c
10917*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_TX_CTL_TX_FSM_CTL                                                   0x3280
10918*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_TX_CTL_TX_CLK_CTL                                                   0x3281
10919*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3282
10920*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_TX_CTL_OCLA                                                         0x3283
10921*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_TX_CTL_UPCS_OCLA                                                    0x3284
10922*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_RX_CTL_RX_FSM_CTL                                                   0x32a0
10923*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x32a1
10924*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x32a2
10925*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x32a3
10926*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x32a4
10927*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_RX_CTL_UPCS_OCLA                                                    0x32a5
10928*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x32c0
10929*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x32c1
10930*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x32c2
10931*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x32c3
10932*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x32c4
10933*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x32c5
10934*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x32c6
10935*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x32c7
10936*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE2_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x32c8
10937*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN                                                   0x3300
10938*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN_1                                                 0x3301
10939*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_TX_PCS_IN                                                    0x3302
10940*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_TX_OVRD_OUT                                                  0x3303
10941*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_TX_PCS_OUT                                                   0x3304
10942*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN                                                   0x3305
10943*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_1                                                 0x3306
10944*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_2                                                 0x3307
10945*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_3                                                 0x3308
10946*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_PCS_IN                                                    0x3309
10947*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_1                                                  0x330a
10948*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_2                                                  0x330b
10949*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_3                                                  0x330c
10950*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_PCS_IN_4                                                  0x330d
10951*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT                                                  0x330e
10952*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_PCS_OUT                                                   0x330f
10953*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_ADAPT_ACK                                                 0x3310
10954*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_ADAPT_FOM                                                 0x3311
10955*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_TXPRE_DIR                                                 0x3312
10956*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_TXMAIN_DIR                                                0x3313
10957*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_TXPOST_DIR                                                0x3314
10958*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_LANE_NUMBER                                                  0x3315
10959*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RESERVED_1                                                   0x3316
10960*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RESERVED_2                                                   0x3317
10961*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_ATE_OVRD_IN                                                  0x3318
10962*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0x3319
10963*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0x331a
10964*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0x331b
10965*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT_1                                                0x331c
10966*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0x331d
10967*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0x331e
10968*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_PH2_CAL                                                   0x331f
10969*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FSM_OVRD_CTL                                                    0x3320
10970*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_MEM_ADDR_MON                                                    0x3321
10971*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_STATUS_MON                                                      0x3322
10972*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_STARTUP_CAL                                             0x3323
10973*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_ADAPT                                                   0x3324
10974*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_AFE_CAL                                                 0x3325
10975*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_DFE_CAL                                                 0x3326
10976*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_BYPASS_CAL                                              0x3327
10977*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_REFLVL_CAL                                              0x3328
10978*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_IQ_CAL                                                  0x3329
10979*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_AFE_ADAPT                                               0x332a
10980*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_DFE_ADAPT                                               0x332b
10981*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_SUP                                                        0x332c
10982*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_TX_CMN_MODE                                                0x332d
10983*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_TX_RXDET                                                   0x332e
10984*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_PWRUP                                                   0x332f
10985*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_VCO_WAIT                                                0x3330
10986*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_VCO_CAL                                                 0x3331
10987*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_CMNCAL_MPLL_STATUS                                              0x3332
10988*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0x3333
10989*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_CONT_ADAPT                                              0x3334
10990*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0x3335
10991*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0x3336
10992*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0x3337
10993*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_FAST_FLAGS                                                      0x3338
10994*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_CR_LOCK                                                         0x3339
10995*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_TX_DCC_FLAGS                                                    0x333a
10996*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_TX_DCC_STATUS                                                   0x333b
10997*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_OCLA                                                            0x333c
10998*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0x333d
10999*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_CMNCAL_RCAL_STATUS                                              0x333e
11000*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0x333f
11001*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RESET_RTN_REQ                                               0x3340
11002*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_RESET_IRQ                                                0x3341
11003*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0x3342
11004*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0x3343
11005*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0x3344
11006*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0x3345
11007*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0x3346
11008*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0x3347
11009*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0x3348
11010*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0x3349
11011*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0x334a
11012*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0x334b
11013*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0x334c
11014*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_IRQ_MASK                                                    0x334d
11015*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_IRQ_MASK_2                                                  0x334e
11016*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0x334f
11017*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0x3350
11018*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0x3351
11019*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0x3352
11020*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0x3353
11021*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0x3354
11022*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0x3355
11023*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0x3356
11024*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0x3357
11025*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_TX_RESET_IRQ                                                0x3358
11026*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0x3359
11027*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0x335a
11028*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0x335b
11029*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_LANE_OVRD_IN                                                 0x3360
11030*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_LANE_OVRD_OUT                                                0x3361
11031*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_SUP_OVRD_IN                                                  0x3362
11032*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_SUP_PMA_IN                                                   0x3363
11033*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_TX_OVRD_OUT                                                  0x3364
11034*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_TX_PMA_IN                                                    0x3365
11035*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_RX_OVRD_OUT                                                  0x3366
11036*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_RX_PMA_IN                                                    0x3367
11037*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_LANE_RTUNE_CTL                                               0x3368
11038*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_SUP_PMA_IN_1                                                 0x3369
11039*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_MPHY_OVRD_IN                                                 0x336a
11040*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_MPHY_OVRD_OUT                                                0x336b
11041*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0x336c
11042*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_TX_CTL_TX_FSM_CTL                                                   0x3380
11043*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_TX_CTL_TX_CLK_CTL                                                   0x3381
11044*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0x3382
11045*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_TX_CTL_OCLA                                                         0x3383
11046*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_TX_CTL_UPCS_OCLA                                                    0x3384
11047*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_RX_CTL_RX_FSM_CTL                                                   0x33a0
11048*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0x33a1
11049*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0x33a2
11050*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0x33a3
11051*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0x33a4
11052*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_RX_CTL_UPCS_OCLA                                                    0x33a5
11053*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0x33c0
11054*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0x33c1
11055*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0x33c2
11056*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0x33c3
11057*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0x33c4
11058*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0x33c5
11059*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0x33c6
11060*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_RX_OVRD_OUT_2                                                0x33c7
11061*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANE3_DIG_PCS_XF_TX_OVRD_IN_2                                                 0x33c8
11062*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_AFE_ATT_IDAC_OFST                                                0x4000
11063*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_AFE_CTLE_IDAC_OFST                                               0x4001
11064*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_ADPT_IQ                                                       0x4002
11065*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_ADAPT_FOM                                                     0x4003
11066*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4004
11067*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4005
11068*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4006
11069*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_EVEN_REF_LVL                                                 0x4007
11070*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_ODD_REF_LVL                                                  0x4008
11071*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_PHSADJ_LIN                                                    0x4009
11072*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_PHSADJ_MAP                                                    0x400a
11073*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x400b
11074*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x400c
11075*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x400d
11076*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x400e
11077*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x400f
11078*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4010
11079*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4011
11080*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4012
11081*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_IQ_PHASE_ADJUST                                               0x4013
11082*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_MPLLA_COARSE_TUNE                                                0x4014
11083*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_MPLLB_COARSE_TUNE                                                0x4015
11084*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_INIT_PWRUP_DONE                                                  0x4016
11085*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_ADPT_ATT                                                      0x4017
11086*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_ADPT_VGA                                                      0x4018
11087*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_ADPT_CTLE                                                     0x4019
11088*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP1                                                 0x401a
11089*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_ADAPT_DONE                                                    0x401b
11090*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_FAST_FLAGS                                                       0x401c
11091*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP2                                                 0x401d
11092*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP3                                                 0x401e
11093*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP4                                                 0x401f
11094*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_ADPT_DFE_TAP5                                                 0x4020
11095*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_SLICER_CTRL_EVEN                                              0x4021
11096*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_SLICER_CTRL_ODD                                               0x4022
11097*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4023
11098*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_ADPT_CTL_0                                                       0x4024
11099*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_ADPT_CTL_1                                                       0x4025
11100*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_ADPT_CTL_2                                                       0x4026
11101*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_ADPT_CTL_3                                                       0x4027
11102*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_ADPT_CTL_4                                                       0x4028
11103*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_ADPT_CTL_5                                                       0x4029
11104*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_ADPT_CTL_6                                                       0x402a
11105*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_ADPT_CTL_7                                                       0x402b
11106*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_MPLL_DISABLE                                                     0x402c
11107*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_FAST_FLAGS_2                                                     0x402d
11108*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x402e
11109*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_TXRX_OVRD_IN                                                     0x402f
11110*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_LOS_MASK_CTL                                                  0x4030
11111*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_SIGDET_FILT_CTRL                                              0x4031
11112*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_STATS                                                            0x4032
11113*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_OVRD_OUT_1                                                    0x4033
11114*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_OVRD_OUT_2                                                    0x4034
11115*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_OVRD_OUT_3                                                    0x4035
11116*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_SIGDET_CAL                                                    0x4036
11117*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_SIGDET_HF_CODE                                                0x4037
11118*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_SIGDET_LF_CODE                                                0x4038
11119*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_VREFGEN_EN                                                    0x4039
11120*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_CAL_IOFF_CODE                                                    0x403a
11121*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_CAL_ICONST_CODE                                                  0x403b
11122*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_CAL_VREFGEN_CODE                                                 0x403c
11123*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x403d
11124*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x403e
11125*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x403f
11126*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4040
11127*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4041
11128*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4042
11129*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4043
11130*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4044
11131*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_TX_DCC_BANK_ADDR                                                 0x4045
11132*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_TX_DCC_BANK_DATA                                                 0x4046
11133*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_TX_DCC_CONT                                                      0x4047
11134*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_MPLL_BG_CTL                                                      0x4048
11135*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_SIGDET_OUT_OVRD                                                  0x4049
11136*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_SIGDET_OUT_IN                                                    0x404a
11137*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_FW_MM_CONFIG                                                     0x404b
11138*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_FW_ADPT_CONFIG                                                   0x404c
11139*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_FW_CALIB_CONFIG                                                  0x404d
11140*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x404e
11141*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_LANE_XCVR_MODE_IN                                                0x404f
11142*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_RX_SIGDET_CONFIG                                                 0x4050
11143*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE0_DIG_TX_DCC_CONFIG                                                    0x4051
11144*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_AFE_ATT_IDAC_OFST                                                0x4100
11145*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_AFE_CTLE_IDAC_OFST                                               0x4101
11146*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_ADPT_IQ                                                       0x4102
11147*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_ADAPT_FOM                                                     0x4103
11148*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4104
11149*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4105
11150*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4106
11151*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_EVEN_REF_LVL                                                 0x4107
11152*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_ODD_REF_LVL                                                  0x4108
11153*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_PHSADJ_LIN                                                    0x4109
11154*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_PHSADJ_MAP                                                    0x410a
11155*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x410b
11156*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x410c
11157*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x410d
11158*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x410e
11159*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x410f
11160*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4110
11161*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4111
11162*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4112
11163*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_IQ_PHASE_ADJUST                                               0x4113
11164*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_MPLLA_COARSE_TUNE                                                0x4114
11165*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_MPLLB_COARSE_TUNE                                                0x4115
11166*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_INIT_PWRUP_DONE                                                  0x4116
11167*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_ADPT_ATT                                                      0x4117
11168*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_ADPT_VGA                                                      0x4118
11169*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_ADPT_CTLE                                                     0x4119
11170*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP1                                                 0x411a
11171*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_ADAPT_DONE                                                    0x411b
11172*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_FAST_FLAGS                                                       0x411c
11173*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP2                                                 0x411d
11174*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP3                                                 0x411e
11175*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP4                                                 0x411f
11176*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_ADPT_DFE_TAP5                                                 0x4120
11177*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_SLICER_CTRL_EVEN                                              0x4121
11178*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_SLICER_CTRL_ODD                                               0x4122
11179*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4123
11180*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_ADPT_CTL_0                                                       0x4124
11181*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_ADPT_CTL_1                                                       0x4125
11182*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_ADPT_CTL_2                                                       0x4126
11183*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_ADPT_CTL_3                                                       0x4127
11184*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_ADPT_CTL_4                                                       0x4128
11185*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_ADPT_CTL_5                                                       0x4129
11186*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_ADPT_CTL_6                                                       0x412a
11187*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_ADPT_CTL_7                                                       0x412b
11188*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_MPLL_DISABLE                                                     0x412c
11189*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_FAST_FLAGS_2                                                     0x412d
11190*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x412e
11191*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_TXRX_OVRD_IN                                                     0x412f
11192*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_LOS_MASK_CTL                                                  0x4130
11193*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_SIGDET_FILT_CTRL                                              0x4131
11194*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_STATS                                                            0x4132
11195*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_OVRD_OUT_1                                                    0x4133
11196*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_OVRD_OUT_2                                                    0x4134
11197*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_OVRD_OUT_3                                                    0x4135
11198*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_SIGDET_CAL                                                    0x4136
11199*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_SIGDET_HF_CODE                                                0x4137
11200*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_SIGDET_LF_CODE                                                0x4138
11201*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_VREFGEN_EN                                                    0x4139
11202*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_CAL_IOFF_CODE                                                    0x413a
11203*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_CAL_ICONST_CODE                                                  0x413b
11204*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_CAL_VREFGEN_CODE                                                 0x413c
11205*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x413d
11206*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x413e
11207*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x413f
11208*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4140
11209*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4141
11210*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4142
11211*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4143
11212*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4144
11213*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_TX_DCC_BANK_ADDR                                                 0x4145
11214*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_TX_DCC_BANK_DATA                                                 0x4146
11215*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_TX_DCC_CONT                                                      0x4147
11216*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_MPLL_BG_CTL                                                      0x4148
11217*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_SIGDET_OUT_OVRD                                                  0x4149
11218*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_SIGDET_OUT_IN                                                    0x414a
11219*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_FW_MM_CONFIG                                                     0x414b
11220*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_FW_ADPT_CONFIG                                                   0x414c
11221*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_FW_CALIB_CONFIG                                                  0x414d
11222*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x414e
11223*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_LANE_XCVR_MODE_IN                                                0x414f
11224*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_RX_SIGDET_CONFIG                                                 0x4150
11225*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE1_DIG_TX_DCC_CONFIG                                                    0x4151
11226*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_AFE_ATT_IDAC_OFST                                                0x4200
11227*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_AFE_CTLE_IDAC_OFST                                               0x4201
11228*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_ADPT_IQ                                                       0x4202
11229*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_ADAPT_FOM                                                     0x4203
11230*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4204
11231*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4205
11232*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4206
11233*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_EVEN_REF_LVL                                                 0x4207
11234*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_ODD_REF_LVL                                                  0x4208
11235*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_PHSADJ_LIN                                                    0x4209
11236*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_PHSADJ_MAP                                                    0x420a
11237*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x420b
11238*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x420c
11239*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x420d
11240*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x420e
11241*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x420f
11242*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4210
11243*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4211
11244*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4212
11245*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_IQ_PHASE_ADJUST                                               0x4213
11246*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_MPLLA_COARSE_TUNE                                                0x4214
11247*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_MPLLB_COARSE_TUNE                                                0x4215
11248*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_INIT_PWRUP_DONE                                                  0x4216
11249*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_ADPT_ATT                                                      0x4217
11250*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_ADPT_VGA                                                      0x4218
11251*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_ADPT_CTLE                                                     0x4219
11252*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP1                                                 0x421a
11253*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_ADAPT_DONE                                                    0x421b
11254*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_FAST_FLAGS                                                       0x421c
11255*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP2                                                 0x421d
11256*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP3                                                 0x421e
11257*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP4                                                 0x421f
11258*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_ADPT_DFE_TAP5                                                 0x4220
11259*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_SLICER_CTRL_EVEN                                              0x4221
11260*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_SLICER_CTRL_ODD                                               0x4222
11261*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4223
11262*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_ADPT_CTL_0                                                       0x4224
11263*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_ADPT_CTL_1                                                       0x4225
11264*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_ADPT_CTL_2                                                       0x4226
11265*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_ADPT_CTL_3                                                       0x4227
11266*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_ADPT_CTL_4                                                       0x4228
11267*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_ADPT_CTL_5                                                       0x4229
11268*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_ADPT_CTL_6                                                       0x422a
11269*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_ADPT_CTL_7                                                       0x422b
11270*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_MPLL_DISABLE                                                     0x422c
11271*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_FAST_FLAGS_2                                                     0x422d
11272*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x422e
11273*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_TXRX_OVRD_IN                                                     0x422f
11274*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_LOS_MASK_CTL                                                  0x4230
11275*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_SIGDET_FILT_CTRL                                              0x4231
11276*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_STATS                                                            0x4232
11277*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_OVRD_OUT_1                                                    0x4233
11278*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_OVRD_OUT_2                                                    0x4234
11279*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_OVRD_OUT_3                                                    0x4235
11280*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_SIGDET_CAL                                                    0x4236
11281*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_SIGDET_HF_CODE                                                0x4237
11282*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_SIGDET_LF_CODE                                                0x4238
11283*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_VREFGEN_EN                                                    0x4239
11284*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_CAL_IOFF_CODE                                                    0x423a
11285*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_CAL_ICONST_CODE                                                  0x423b
11286*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_CAL_VREFGEN_CODE                                                 0x423c
11287*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x423d
11288*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x423e
11289*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x423f
11290*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4240
11291*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4241
11292*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4242
11293*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4243
11294*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4244
11295*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_TX_DCC_BANK_ADDR                                                 0x4245
11296*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_TX_DCC_BANK_DATA                                                 0x4246
11297*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_TX_DCC_CONT                                                      0x4247
11298*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_MPLL_BG_CTL                                                      0x4248
11299*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_SIGDET_OUT_OVRD                                                  0x4249
11300*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_SIGDET_OUT_IN                                                    0x424a
11301*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_FW_MM_CONFIG                                                     0x424b
11302*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_FW_ADPT_CONFIG                                                   0x424c
11303*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_FW_CALIB_CONFIG                                                  0x424d
11304*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x424e
11305*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_LANE_XCVR_MODE_IN                                                0x424f
11306*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_RX_SIGDET_CONFIG                                                 0x4250
11307*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE2_DIG_TX_DCC_CONFIG                                                    0x4251
11308*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_AFE_ATT_IDAC_OFST                                                0x4300
11309*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_AFE_CTLE_IDAC_OFST                                               0x4301
11310*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_ADPT_IQ                                                       0x4302
11311*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_ADAPT_FOM                                                     0x4303
11312*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x4304
11313*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x4305
11314*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x4306
11315*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_EVEN_REF_LVL                                                 0x4307
11316*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_ODD_REF_LVL                                                  0x4308
11317*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_PHSADJ_LIN                                                    0x4309
11318*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_PHSADJ_MAP                                                    0x430a
11319*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x430b
11320*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x430c
11321*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x430d
11322*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x430e
11323*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x430f
11324*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x4310
11325*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x4311
11326*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x4312
11327*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_IQ_PHASE_ADJUST                                               0x4313
11328*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_MPLLA_COARSE_TUNE                                                0x4314
11329*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_MPLLB_COARSE_TUNE                                                0x4315
11330*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_INIT_PWRUP_DONE                                                  0x4316
11331*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_ADPT_ATT                                                      0x4317
11332*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_ADPT_VGA                                                      0x4318
11333*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_ADPT_CTLE                                                     0x4319
11334*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP1                                                 0x431a
11335*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_ADAPT_DONE                                                    0x431b
11336*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_FAST_FLAGS                                                       0x431c
11337*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP2                                                 0x431d
11338*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP3                                                 0x431e
11339*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP4                                                 0x431f
11340*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_ADPT_DFE_TAP5                                                 0x4320
11341*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_SLICER_CTRL_EVEN                                              0x4321
11342*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_SLICER_CTRL_ODD                                               0x4322
11343*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x4323
11344*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_ADPT_CTL_0                                                       0x4324
11345*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_ADPT_CTL_1                                                       0x4325
11346*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_ADPT_CTL_2                                                       0x4326
11347*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_ADPT_CTL_3                                                       0x4327
11348*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_ADPT_CTL_4                                                       0x4328
11349*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_ADPT_CTL_5                                                       0x4329
11350*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_ADPT_CTL_6                                                       0x432a
11351*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_ADPT_CTL_7                                                       0x432b
11352*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_MPLL_DISABLE                                                     0x432c
11353*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_FAST_FLAGS_2                                                     0x432d
11354*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x432e
11355*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_TXRX_OVRD_IN                                                     0x432f
11356*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_LOS_MASK_CTL                                                  0x4330
11357*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_SIGDET_FILT_CTRL                                              0x4331
11358*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_STATS                                                            0x4332
11359*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_OVRD_OUT_1                                                    0x4333
11360*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_OVRD_OUT_2                                                    0x4334
11361*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_OVRD_OUT_3                                                    0x4335
11362*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_SIGDET_CAL                                                    0x4336
11363*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_SIGDET_HF_CODE                                                0x4337
11364*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_SIGDET_LF_CODE                                                0x4338
11365*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_VREFGEN_EN                                                    0x4339
11366*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_CAL_IOFF_CODE                                                    0x433a
11367*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_CAL_ICONST_CODE                                                  0x433b
11368*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_CAL_VREFGEN_CODE                                                 0x433c
11369*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x433d
11370*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x433e
11371*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x433f
11372*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x4340
11373*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x4341
11374*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x4342
11375*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x4343
11376*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x4344
11377*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_TX_DCC_BANK_ADDR                                                 0x4345
11378*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_TX_DCC_BANK_DATA                                                 0x4346
11379*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_TX_DCC_CONT                                                      0x4347
11380*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_MPLL_BG_CTL                                                      0x4348
11381*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_SIGDET_OUT_OVRD                                                  0x4349
11382*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_SIGDET_OUT_IN                                                    0x434a
11383*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_FW_MM_CONFIG                                                     0x434b
11384*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_FW_ADPT_CONFIG                                                   0x434c
11385*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_FW_CALIB_CONFIG                                                  0x434d
11386*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x434e
11387*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_LANE_XCVR_MODE_IN                                                0x434f
11388*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_RX_SIGDET_CONFIG                                                 0x4350
11389*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANE3_DIG_TX_DCC_CONFIG                                                    0x4351
11390*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_AFE_ATT_IDAC_OFST                                                0x7000
11391*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_AFE_CTLE_IDAC_OFST                                               0x7001
11392*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_ADPT_IQ                                                       0x7002
11393*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_ADAPT_FOM                                                     0x7003
11394*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_SUMMER_ODD_IDAC_OFST                                         0x7004
11395*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_PHASE_EVEN_VDAC_OFST                                         0x7005
11396*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_PHASE_ODD_VDAC_OFST                                          0x7006
11397*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_EVEN_REF_LVL                                                 0x7007
11398*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_ODD_REF_LVL                                                  0x7008
11399*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_PHSADJ_LIN                                                    0x7009
11400*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_PHSADJ_MAP                                                    0x700a
11401*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_DATA_EVEN_HIGH_VDAC_OFST                                     0x700b
11402*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_DATA_EVEN_LOW_VDAC_OFST                                      0x700c
11403*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_DATA_ODD_HIGH_VDAC_OFST                                      0x700d
11404*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_DATA_ODD_LOW_VDAC_OFST                                       0x700e
11405*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_BYPASS_EVEN_VDAC_OFST                                        0x700f
11406*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_BYPASS_ODD_VDAC_OFST                                         0x7010
11407*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_ERROR_EVEN_VDAC_OFST                                         0x7011
11408*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_DFE_ERROR_ODD_VDAC_OFST                                          0x7012
11409*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_IQ_PHASE_ADJUST                                               0x7013
11410*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_MPLLA_COARSE_TUNE                                                0x7014
11411*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_MPLLB_COARSE_TUNE                                                0x7015
11412*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_INIT_PWRUP_DONE                                                  0x7016
11413*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_ADPT_ATT                                                      0x7017
11414*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_ADPT_VGA                                                      0x7018
11415*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_ADPT_CTLE                                                     0x7019
11416*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP1                                                 0x701a
11417*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_ADAPT_DONE                                                    0x701b
11418*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_FAST_FLAGS                                                       0x701c
11419*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP2                                                 0x701d
11420*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP3                                                 0x701e
11421*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP4                                                 0x701f
11422*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_ADPT_DFE_TAP5                                                 0x7020
11423*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_SLICER_CTRL_EVEN                                              0x7021
11424*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_SLICER_CTRL_ODD                                               0x7022
11425*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_LANE_CMNCAL_MPLL_STATUS                                          0x7023
11426*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_ADPT_CTL_0                                                       0x7024
11427*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_ADPT_CTL_1                                                       0x7025
11428*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_ADPT_CTL_2                                                       0x7026
11429*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_ADPT_CTL_3                                                       0x7027
11430*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_ADPT_CTL_4                                                       0x7028
11431*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_ADPT_CTL_5                                                       0x7029
11432*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_ADPT_CTL_6                                                       0x702a
11433*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_ADPT_CTL_7                                                       0x702b
11434*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_MPLL_DISABLE                                                     0x702c
11435*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_FAST_FLAGS_2                                                     0x702d
11436*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_LANE_CMNCAL_RCAL_STATUS                                          0x702e
11437*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_TXRX_OVRD_IN                                                     0x702f
11438*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_LOS_MASK_CTL                                                  0x7030
11439*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_SIGDET_FILT_CTRL                                              0x7031
11440*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_STATS                                                            0x7032
11441*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_OVRD_OUT_1                                                    0x7033
11442*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_OVRD_OUT_2                                                    0x7034
11443*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_OVRD_OUT_3                                                    0x7035
11444*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_SIGDET_CAL                                                    0x7036
11445*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_SIGDET_HF_CODE                                                0x7037
11446*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_SIGDET_LF_CODE                                                0x7038
11447*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_VREFGEN_EN                                                    0x7039
11448*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_CAL_IOFF_CODE                                                    0x703a
11449*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_CAL_ICONST_CODE                                                  0x703b
11450*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_CAL_VREFGEN_CODE                                                 0x703c
11451*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_DCC_CAL_ICM_CODE_0                                            0x703d
11452*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_DCC_CAL_IDF_CODE_0                                            0x703e
11453*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_DCC_CAL_QCM_CODE_0                                            0x703f
11454*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_DCC_CAL_QDF_CODE_0                                            0x7040
11455*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_DCC_CAL_ICM_CODE_1                                            0x7041
11456*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_DCC_CAL_IDF_CODE_1                                            0x7042
11457*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_DCC_CAL_QCM_CODE_1                                            0x7043
11458*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_DCC_CAL_QDF_CODE_1                                            0x7044
11459*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_TX_DCC_BANK_ADDR                                                 0x7045
11460*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_TX_DCC_BANK_DATA                                                 0x7046
11461*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_TX_DCC_CONT                                                      0x7047
11462*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_MPLL_BG_CTL                                                      0x7048
11463*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_SIGDET_OUT_OVRD                                                  0x7049
11464*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_SIGDET_OUT_IN                                                    0x704a
11465*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_FW_MM_CONFIG                                                     0x704b
11466*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_FW_ADPT_CONFIG                                                   0x704c
11467*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_FW_CALIB_CONFIG                                                  0x704d
11468*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_LANE_XCVR_MODE_OVRD_IN                                           0x704e
11469*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_LANE_XCVR_MODE_IN                                                0x704f
11470*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_RX_SIGDET_CONFIG                                                 0x7050
11471*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWAONLANEX_DIG_TX_DCC_CONFIG                                                    0x7051
11472*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_IDCODE_LO                                                               0x8000
11473*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_IDCODE_HI                                                               0x8001
11474*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_REFCLK_OVRD_IN                                                          0x8002
11475*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_DIV_CLK_OVRD_IN                                                   0x8003
11476*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_HDMI_CLK_OVRD_IN                                                  0x8004
11477*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_DIV_CLK_OVRD_IN                                                   0x8005
11478*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_HDMI_CLK_OVRD_IN                                                  0x8006
11479*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_OVRD_IN_0                                                         0x8007
11480*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_OVRD_IN_1                                                         0x8008
11481*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_OVRD_IN_2                                                         0x8009
11482*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_SSC_PEAK_1                                                        0x800a
11483*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_SSC_PEAK_2                                                        0x800b
11484*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_SSC_STEPSIZE_1                                                    0x800c
11485*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_SSC_STEPSIZE_2                                                    0x800d
11486*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_OVRD_IN_3                                                         0x800e
11487*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_OVRD_IN_4                                                         0x800f
11488*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_OVRD_IN_5                                                         0x8010
11489*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_CP_OVRD_IN                                                        0x8011
11490*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_CP_GS_OVRD_IN                                                     0x8012
11491*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_OVRD_IN_0                                                         0x8013
11492*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_OVRD_IN_1                                                         0x8014
11493*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_OVRD_IN_2                                                         0x8015
11494*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_SSC_PEAK_1                                                        0x8016
11495*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_SSC_PEAK_2                                                        0x8017
11496*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_SSC_STEPSIZE_1                                                    0x8018
11497*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_SSC_STEPSIZE_2                                                    0x8019
11498*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_OVRD_IN_3                                                         0x801a
11499*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_OVRD_IN_4                                                         0x801b
11500*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_OVRD_IN_5                                                         0x801c
11501*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_CP_OVRD_IN                                                        0x801d
11502*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_CP_GS_OVRD_IN                                                     0x801e
11503*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_SUP_OVRD_IN                                                             0x801f
11504*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_PRESCALER_OVRD_IN                                                       0x8020
11505*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_SUP_OVRD_OUT                                                            0x8021
11506*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_LVL_OVRD_IN                                                             0x8022
11507*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_ASIC_IN_0                                                         0x8024
11508*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_ASIC_IN_1                                                         0x8025
11509*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_ASIC_IN_2                                                         0x8026
11510*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_ASIC_IN_3                                                         0x8027
11511*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_ASIC_IN_4                                                         0x8028
11512*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_ASIC_IN_5                                                         0x8029
11513*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_ASIC_IN_6                                                         0x802a
11514*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_ASIC_IN_0                                                         0x802b
11515*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_ASIC_IN_1                                                         0x802c
11516*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_ASIC_IN_2                                                         0x802d
11517*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_ASIC_IN_3                                                         0x802e
11518*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_ASIC_IN_4                                                         0x802f
11519*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_ASIC_IN_5                                                         0x8030
11520*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_ASIC_IN_6                                                         0x8031
11521*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_DIV_CLK_ASIC_IN                                                   0x8032
11522*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_HDMI_CLK_ASIC_IN                                                  0x8033
11523*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_DIV_CLK_ASIC_IN                                                   0x8034
11524*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_HDMI_CLK_ASIC_IN                                                  0x8035
11525*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ASIC_IN                                                                 0x8036
11526*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_LVL_ASIC_IN                                                             0x8037
11527*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_BANDGAP_ASIC_IN                                                         0x8038
11528*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_CP_ASIC_IN                                                        0x8039
11529*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_CP_GS_ASIC_IN                                                     0x803a
11530*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_CP_ASIC_IN                                                        0x803b
11531*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_CP_GS_ASIC_IN                                                     0x803c
11532*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_PRESCALER_CTRL                                                          0x8040
11533*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_RTUNE_CTRL                                                              0x8041
11534*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_BG1                                                                     0x8042
11535*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_BG2                                                                     0x8043
11536*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_SWITCH_PWR_MEAS                                                         0x8044
11537*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_BG3                                                                     0x8045
11538*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_MISC1                                                             0x8046
11539*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_MISC2                                                             0x8047
11540*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_OVRD                                                              0x8048
11541*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_ATB1                                                              0x8049
11542*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_ATB2                                                              0x804a
11543*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_ATB3                                                              0x804b
11544*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_CTR1                                                              0x804c
11545*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_CTR2                                                              0x804d
11546*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_CTR3                                                              0x804e
11547*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_CTR4                                                              0x804f
11548*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_CTR5                                                              0x8050
11549*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_RESERVED1                                                         0x8051
11550*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLA_RESERVED2                                                         0x8052
11551*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_MISC1                                                             0x8053
11552*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_MISC2                                                             0x8054
11553*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_OVRD                                                              0x8055
11554*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_ATB1                                                              0x8056
11555*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_ATB2                                                              0x8057
11556*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_ATB3                                                              0x8058
11557*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_CTR1                                                              0x8059
11558*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_CTR2                                                              0x805a
11559*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_CTR3                                                              0x805b
11560*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_CTR4                                                              0x805c
11561*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_CTR5                                                              0x805d
11562*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_RESERVED1                                                         0x805e
11563*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_ANA_MPLLB_RESERVED2                                                         0x805f
11564*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_OVRD                                            0x8061
11565*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_MPLL_PWR_CTL_STAT                                                 0x8062
11566*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                    0x8063
11567*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                     0x8064
11568*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS                                          0x8065
11569*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                              0x8066
11570*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                            0x8067
11571*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_CAL                                             0x8068
11572*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                     0x8069
11573*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLA_SSC_GEN_SPREAD_TYPE                                               0x806b
11574*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_OVRD                                            0x806d
11575*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_MPLL_PWR_CTL_STAT                                                 0x806e
11576*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_DAC_MAXRANGE                                    0x806f
11577*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_LOCK                                     0x8070
11578*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS                                          0x8071
11579*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE                              0x8072
11580*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_TIMERS_PCLK_STABLE_2                            0x8073
11581*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_CAL                                             0x8074
11582*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_MPLL_PWR_CTL_MPLL_ANA_DAC_OUT                                     0x8075
11583*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_MPLLB_SSC_GEN_SPREAD_TYPE                                               0x8077
11584*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_0                                                 0x8078
11585*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_1                                                 0x8079
11586*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_CLK_RST_BG_PWRUP_TIME_2                                                 0x807a
11587*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_CLK_RST_REF_PWRUP_TIME_0                                                0x807b
11588*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_CLK_RST_REF_VPHUD                                                       0x807c
11589*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_RTUNE_CONFIG                                                            0x8081
11590*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_RTUNE_STAT                                                              0x8082
11591*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_RTUNE_RX_SET_VAL                                                        0x8083
11592*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_RTUNE_TXDN_SET_VAL                                                      0x8084
11593*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_RTUNE_TXUP_SET_VAL                                                      0x8085
11594*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_RTUNE_RX_STAT                                                           0x8086
11595*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_RTUNE_TXDN_STAT                                                         0x8087
11596*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_RTUNE_TXUP_STAT                                                         0x8088
11597*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_RTUNE_CONFIG_CNT0                                                       0x8089
11598*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_RTUNE_CONFIG_CNT1                                                       0x808a
11599*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_RTUNE_TX_CAL_CODE                                                       0x808b
11600*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ANA_MPLLA_OVRD_OUT_0                                                    0x808c
11601*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ANA_MPLLA_OVRD_OUT_1                                                    0x808d
11602*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ANA_MPLLA_OVRD_OUT_2                                                    0x808e
11603*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ANA_MPLLB_OVRD_OUT_0                                                    0x808f
11604*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ANA_MPLLB_OVRD_OUT_1                                                    0x8090
11605*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ANA_MPLLB_OVRD_OUT_2                                                    0x8091
11606*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ANA_RTUNE_OVRD_OUT                                                      0x8092
11607*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ANA_STAT                                                                0x8093
11608*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ANA_BG_OVRD_OUT                                                         0x8094
11609*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ANA_MPLLA_PMIX_OVRD_OUT                                                 0x8095
11610*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_SUPX_DIG_ANA_MPLLB_PMIX_OVRD_OUT                                                 0x8096
11611*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_LANE_OVRD_IN                                                      0x9000
11612*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_OVRD_IN_0                                                      0x9001
11613*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_OVRD_IN_1                                                      0x9002
11614*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_OVRD_IN_2                                                      0x9003
11615*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_OVRD_IN_3                                                      0x9004
11616*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_OVRD_IN_4                                                      0x9005
11617*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_OVRD_OUT                                                       0x9006
11618*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_OVRD_IN_0                                                      0x9007
11619*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_OVRD_IN_1                                                      0x9008
11620*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_OVRD_IN_2                                                      0x9009
11621*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_OVRD_IN_3                                                      0x900a
11622*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_OVRD_IN_4                                                      0x900b
11623*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_OVRD_IN_5                                                      0x900c
11624*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_OVRD_EQ_IN_0                                                   0x900d
11625*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_OVRD_EQ_IN_1                                                   0x900e
11626*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_OVRD_OUT_0                                                     0x900f
11627*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_LANE_ASIC_IN                                                      0x9010
11628*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_ASIC_IN_0                                                      0x9011
11629*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_ASIC_IN_1                                                      0x9012
11630*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_ASIC_IN_2                                                      0x9013
11631*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_ASIC_OUT                                                       0x9014
11632*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_ASIC_IN_0                                                      0x9015
11633*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_ASIC_IN_1                                                      0x9016
11634*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_EQ_ASIC_IN_0                                                   0x9017
11635*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_EQ_ASIC_IN_1                                                   0x9018
11636*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_CDR_VCO_ASIC_IN_0                                              0x9019
11637*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_CDR_VCO_ASIC_IN_1                                              0x901a
11638*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_ASIC_OUT_0                                                     0x901b
11639*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_RX_OVRD_IN_6                                                      0x901c
11640*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_OVRD_IN_5                                                      0x901d
11641*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_TX_OVRD_OUT_1                                                     0x901e
11642*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ASIC_OCLA                                                              0x901f
11643*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P0                                                 0x9020
11644*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P0S                                                0x9021
11645*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P1                                                 0x9022
11646*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_TX_PSTATE_P2                                                 0x9023
11647*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_0                                              0x9024
11648*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_1                                              0x9025
11649*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_2                                              0x9026
11650*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_3                                              0x9027
11651*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_4                                              0x9028
11652*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_TX_PWRUP_TIME_5                                              0x9029
11653*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_DCC_CR_BANK_ADDR                                             0x902a
11654*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_DCC_CR_BANK_DATA                                             0x902b
11655*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_DCC_DAC_CTRL                                                 0x902c
11656*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_DCC_DAC_RANGE                                                0x902d
11657*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_DCC_DAC_SEL                                                  0x902e
11658*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_DCC_DAC_ACK                                                  0x902f
11659*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_PWRCTL_DCC_DAC_ADDR                                                 0x9030
11660*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_CLK_ALIGN_TX_CTL_0                                                  0x9031
11661*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_TX_LBERT_CTL                                                           0x9032
11662*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P0                                                 0x9040
11663*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P0S                                                0x9041
11664*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P1                                                 0x9042
11665*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_PWRCTL_RX_PSTATE_P2                                                 0x9043
11666*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_1                                              0x9045
11667*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_2                                              0x9046
11668*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_PWRCTL_RX_PWRUP_TIME_3                                              0x9047
11669*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_0                                            0x9048
11670*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_1                                            0x9049
11671*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_CTRL_2                                            0x904a
11672*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_0                                            0x904b
11673*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_VCOCAL_RX_VCO_CAL_TIME_1                                            0x904c
11674*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_0                                                0x904d
11675*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_1                                                0x904e
11676*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_VCOCAL_RX_VCO_STAT_2                                                0x904f
11677*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_RX_ALIGN_XAUI_COMM_MASK                                             0x9050
11678*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_LBERT_CTL                                                           0x9051
11679*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_LBERT_ERR                                                           0x9052
11680*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_CDR_CDR_CTL_0                                                       0x9053
11681*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_CDR_CDR_CTL_1                                                       0x9054
11682*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_CDR_CDR_CTL_2                                                       0x9055
11683*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_CDR_CDR_CTL_3                                                       0x9056
11684*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_CDR_CDR_CTL_4                                                       0x9057
11685*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_CDR_STAT                                                            0x9058
11686*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_DPLL_FREQ                                                           0x9059
11687*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_DPLL_FREQ_BOUND_0                                                   0x905a
11688*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_DPLL_FREQ_BOUND_1                                                   0x905b
11689*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_0                                                  0x9060
11690*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_1                                                  0x9061
11691*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_2                                                  0x9062
11692*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_3                                                  0x9063
11693*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_4                                                  0x9064
11694*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_5                                                  0x9065
11695*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_6                                                  0x9066
11696*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_7                                                  0x9067
11697*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_8                                                  0x9068
11698*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ADPT_CFG_9                                                  0x9069
11699*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_RST_ADPT_CFG                                                0x906a
11700*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ATT_STATUS                                                  0x906b
11701*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_VGA_STATUS                                                  0x906c
11702*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_CTLE_STATUS                                                 0x906d
11703*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DFE_TAP1_STATUS                                             0x906e
11704*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DFE_TAP2_STATUS                                             0x906f
11705*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DFE_TAP3_STATUS                                             0x9070
11706*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DFE_TAP4_STATUS                                             0x9071
11707*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DFE_TAP5_STATUS                                             0x9072
11708*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DFE_DATA_EVEN_VDAC_OFST                                     0x9073
11709*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DFE_DATA_ODD_VDAC_OFST                                      0x9074
11710*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_RX_SLICER_CTRL_EVEN                                         0x9075
11711*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_RX_SLICER_CTRL_ODD                                          0x9076
11712*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DFE_ERROR_EVEN_VDAC_OFST                                    0x9077
11713*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DFE_ERROR_ODD_VDAC_OFST                                     0x9078
11714*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ERROR_SLICER_LEVEL                                          0x9079
11715*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_ADPT_RESET                                                  0x907a
11716*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_1                                              0x907b
11717*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_2                                              0x907c
11718*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_DAC_CTRL_SEL_3                                              0x907d
11719*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_CR_BANK_ADDR                                                0x907e
11720*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_ADPTCTL_CR_BANK_DATA                                                0x907f
11721*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_LD_VAL_1                                                       0x9080
11722*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_DATA_MSK                                                       0x9081
11723*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_MATCH_CTL0                                                     0x9082
11724*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_MATCH_CTL1                                                     0x9083
11725*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_STAT_CTL0                                                      0x9084
11726*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_STAT_CTL1                                                      0x9085
11727*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_SMPL_CNT1                                                      0x9086
11728*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_STAT_CNT_0                                                     0x9087
11729*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_STAT_CNT_1                                                     0x9088
11730*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_STAT_CNT_2                                                     0x9089
11731*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_STAT_CNT_3                                                     0x908a
11732*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_STAT_CNT_4                                                     0x908b
11733*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_STAT_CNT_5                                                     0x908c
11734*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_STAT_CNT_6                                                     0x908d
11735*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_CAL_COMP_CLK_CTL                                               0x908e
11736*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_MATCH_CTL2                                                     0x908f
11737*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_MATCH_CTL3                                                     0x9090
11738*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_MATCH_CTL4                                                     0x9091
11739*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_MATCH_CTL5                                                     0x9092
11740*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_STAT_CTL2                                                      0x9093
11741*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_RX_STAT_STAT_STOP                                                      0x9094
11742*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_MPHY_RX_PWM_CTL                                                        0x9095
11743*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_MPHY_RX_TERM_LS_CTL                                                    0x9096
11744*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_MPHY_RX_ANA_PWM_CLK_STABLE_CNT                                         0x9097
11745*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_OVRD_OUT                                                        0x90a0
11746*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_TERM_CODE_OVRD_OUT                                              0x90a1
11747*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_TERM_CODE_CLK_OVRD_OUT                                          0x90a2
11748*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_0                                                   0x90a3
11749*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_1                                                   0x90a4
11750*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_2                                                   0x90a5
11751*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_3                                                   0x90a6
11752*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_4                                                   0x90a7
11753*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_EQ_OVRD_OUT_5                                                   0x90a8
11754*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_CTL_OVRD_OUT                                                    0x90a9
11755*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_PWR_OVRD_OUT                                                    0x90aa
11756*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_0                                                  0x90ab
11757*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_1                                                  0x90ac
11758*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_VCO_OVRD_OUT_2                                                  0x90ad
11759*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_CAL                                                             0x90ae
11760*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_DAC_CTRL                                                        0x90af
11761*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_DAC_CTRL_OVRD                                                   0x90b0
11762*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_DAC_CTRL_SEL                                                    0x90b1
11763*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_AFE_ATT_VGA                                                     0x90b2
11764*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_AFE_CTLE                                                        0x90b3
11765*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_SCOPE                                                           0x90b4
11766*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_SLICER_CTRL                                                     0x90b5
11767*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_ANA_IQ_PHASE_ADJUST                                             0x90b6
11768*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_ANA_IQ_SENSE_EN                                                 0x90b7
11769*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_ANA_CAL_DAC_CTRL_EN                                             0x90b8
11770*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_ANA_SIGNALS_CHANGES_ENABLE                                      0x90b9
11771*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_ANA_PHASE_ADJUST_CLK                                            0x90ba
11772*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_STATUS_0                                                           0x90bb
11773*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_STATUS_1                                                           0x90bc
11774*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_TERM_CODE_OVRD_OUT                                              0x90bd
11775*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_RX_TERM_CODE_CLK_OVRD_OUT                                          0x90be
11776*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_MPHY_OVRD_OUT                                                      0x90bf
11777*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_SIGDET_OVRD_OUT_1                                                  0x90c0
11778*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_SIGDET_OVRD_OUT_2                                                  0x90c1
11779*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_DCC_DAC_OVRD_OUT                                                0x90c2
11780*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_DCC_DAC_OVRD_OUT_2                                              0x90c3
11781*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_DIG_ANA_TX_OVRD_OUT_2                                                      0x90c4
11782*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_OVRD_MEAS                                                           0x90e0
11783*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_PWR_OVRD                                                            0x90e1
11784*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_ALT_BUS                                                             0x90e2
11785*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_ATB1                                                                0x90e3
11786*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_ATB2                                                                0x90e4
11787*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_DCC_DAC                                                             0x90e5
11788*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_DCC_CTRL1                                                           0x90e6
11789*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_TERM_CODE                                                           0x90e7
11790*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_TERM_CODE_CTRL                                                      0x90e8
11791*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_OVRD_CLK                                                            0x90e9
11792*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_MISC1                                                               0x90ea
11793*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_MISC2                                                               0x90eb
11794*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_MISC3                                                               0x90ec
11795*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_RESERVED2                                                           0x90ed
11796*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_RESERVED3                                                           0x90ee
11797*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_TX_RESERVED4                                                           0x90ef
11798*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_CLK_1                                                               0x90f0
11799*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_CLK_2                                                               0x90f1
11800*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_CDR_DES                                                             0x90f2
11801*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_SLC_CTRL                                                            0x90f3
11802*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_PWR_CTRL1                                                           0x90f4
11803*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_PWR_CTRL2                                                           0x90f5
11804*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_SQ                                                                  0x90f6
11805*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_CAL1                                                                0x90f7
11806*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_CAL2                                                                0x90f8
11807*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_ATB_REGREF                                                          0x90f9
11808*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_ATB_MEAS1                                                           0x90fa
11809*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_ATB_MEAS2                                                           0x90fb
11810*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_ATB_MEAS3                                                           0x90fc
11811*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_ATB_MEAS4                                                           0x90fd
11812*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_ATB_FRC                                                             0x90fe
11813*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_LANEX_ANA_RX_RESERVED1                                                           0x90ff
11814*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWMEM_DIG_ROM_CMN0_B0_R0                                                        0xa000
11815*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWMEM_DIG_RAM_CMN0_B0_R0                                                        0xc000
11816*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN                                                   0xe000
11817*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN_1                                                 0xe001
11818*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_TX_PCS_IN                                                    0xe002
11819*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_TX_OVRD_OUT                                                  0xe003
11820*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_TX_PCS_OUT                                                   0xe004
11821*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN                                                   0xe005
11822*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_1                                                 0xe006
11823*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_2                                                 0xe007
11824*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_OVRD_IN_3                                                 0xe008
11825*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_PCS_IN                                                    0xe009
11826*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_1                                                  0xe00a
11827*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_2                                                  0xe00b
11828*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_3                                                  0xe00c
11829*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_PCS_IN_4                                                  0xe00d
11830*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT                                                  0xe00e
11831*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_PCS_OUT                                                   0xe00f
11832*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_ADAPT_ACK                                                 0xe010
11833*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_ADAPT_FOM                                                 0xe011
11834*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_TXPRE_DIR                                                 0xe012
11835*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_TXMAIN_DIR                                                0xe013
11836*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_TXPOST_DIR                                                0xe014
11837*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_LANE_NUMBER                                                  0xe015
11838*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RESERVED_1                                                   0xe016
11839*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RESERVED_2                                                   0xe017
11840*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_ATE_OVRD_IN                                                  0xe018
11841*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_EQ_DELTA_IQ_OVRD_IN                                       0xe019
11842*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_TXRX_TERM_CTRL_OVRD_IN                                       0xe01a
11843*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_TXRX_TERM_CTRL_IN                                            0xe01b
11844*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT_1                                                0xe01c
11845*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_EQ_OVRD_IN_1                                              0xe01d
11846*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_EQ_OVRD_IN_2                                              0xe01e
11847*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_PH2_CAL                                                   0xe01f
11848*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FSM_OVRD_CTL                                                    0xe020
11849*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_MEM_ADDR_MON                                                    0xe021
11850*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_STATUS_MON                                                      0xe022
11851*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_STARTUP_CAL                                             0xe023
11852*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_ADAPT                                                   0xe024
11853*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_AFE_CAL                                                 0xe025
11854*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_DFE_CAL                                                 0xe026
11855*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_BYPASS_CAL                                              0xe027
11856*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_REFLVL_CAL                                              0xe028
11857*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_IQ_CAL                                                  0xe029
11858*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_AFE_ADAPT                                               0xe02a
11859*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_DFE_ADAPT                                               0xe02b
11860*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_SUP                                                        0xe02c
11861*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_TX_CMN_MODE                                                0xe02d
11862*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_TX_RXDET                                                   0xe02e
11863*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_PWRUP                                                   0xe02f
11864*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_VCO_WAIT                                                0xe030
11865*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_VCO_CAL                                                 0xe031
11866*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_CMNCAL_MPLL_STATUS                                              0xe032
11867*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_CONT_CAL_ADAPT                                          0xe033
11868*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_CONT_ADAPT                                              0xe034
11869*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_CONT_DATA_CAL                                           0xe035
11870*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_CONT_PHASE_CAL                                          0xe036
11871*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_RX_CONT_AFE_CAL                                            0xe037
11872*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_FAST_FLAGS                                                      0xe038
11873*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_CR_LOCK                                                         0xe039
11874*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_TX_DCC_FLAGS                                                    0xe03a
11875*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_TX_DCC_STATUS                                                   0xe03b
11876*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_OCLA                                                            0xe03c
11877*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_TX_EQ_UPDATE_FLAG                                               0xe03d
11878*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_CMNCAL_RCAL_STATUS                                              0xe03e
11879*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_FSM_RX_IQ_PHASE_OFFSET                                              0xe03f
11880*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RESET_RTN_REQ                                               0xe040
11881*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_RESET_IRQ                                                0xe041
11882*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_REQ_IRQ                                                  0xe042
11883*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_RATE_IRQ                                                 0xe043
11884*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_PSTATE_IRQ                                               0xe044
11885*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ                                            0xe045
11886*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ                                            0xe046
11887*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_RESET_IRQ_CLR                                            0xe047
11888*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_REQ_IRQ_CLR                                              0xe048
11889*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_RATE_IRQ_CLR                                             0xe049
11890*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_PSTATE_IRQ_CLR                                           0xe04a
11891*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_REQ_IRQ_CLR                                        0xe04b
11892*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_ADAPT_DIS_IRQ_CLR                                        0xe04c
11893*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_IRQ_MASK                                                    0xe04d
11894*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_IRQ_MASK_2                                                  0xe04e
11895*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ                                          0xe04f
11896*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_LANE_XCVR_MODE_IRQ_CLR                                      0xe050
11897*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ                                          0xe051
11898*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ                                          0xe052
11899*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_REQ_IRQ_CLR                                      0xe053
11900*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_RX_PH2_CAL_DIS_IRQ_CLR                                      0xe054
11901*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ                                    0xe055
11902*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_LANE_RX2TX_SER_LB_EN_IRQ_CLR                                0xe056
11903*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_DCC_ONDMD_IRQ                                               0xe057
11904*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_TX_RESET_IRQ                                                0xe058
11905*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_TX_REQ_IRQ                                                  0xe059
11906*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_TX_RESET_IRQ_CLR                                            0xe05a
11907*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_IRQ_CTL_TX_REQ_IRQ_CLR                                              0xe05b
11908*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_LANE_OVRD_IN                                                 0xe060
11909*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_LANE_OVRD_OUT                                                0xe061
11910*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_SUP_OVRD_IN                                                  0xe062
11911*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_SUP_PMA_IN                                                   0xe063
11912*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_TX_OVRD_OUT                                                  0xe064
11913*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_TX_PMA_IN                                                    0xe065
11914*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_RX_OVRD_OUT                                                  0xe066
11915*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_RX_PMA_IN                                                    0xe067
11916*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_LANE_RTUNE_CTL                                               0xe068
11917*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_SUP_PMA_IN_1                                                 0xe069
11918*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_MPHY_OVRD_IN                                                 0xe06a
11919*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_MPHY_OVRD_OUT                                                0xe06b
11920*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PMA_XF_RX_ADAPT_OVRD_OUT                                            0xe06c
11921*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_TX_CTL_TX_FSM_CTL                                                   0xe080
11922*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_TX_CTL_TX_CLK_CTL                                                   0xe081
11923*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_TX_CTL_TX_DCC_CONT_STATUS                                           0xe082
11924*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_TX_CTL_OCLA                                                         0xe083
11925*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_TX_CTL_UPCS_OCLA                                                    0xe084
11926*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_RX_CTL_RX_FSM_CTL                                                   0xe0a0
11927*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_RX_CTL_RX_LOS_MASK_CTL                                              0xe0a1
11928*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_RX_CTL_RX_DATA_EN_OVRD_CTL                                          0xe0a2
11929*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_RX_CTL_OFFCAN_CONT_STATUS                                           0xe0a3
11930*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_RX_CTL_ADAPT_CONT_STATUS                                            0xe0a4
11931*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_RX_CTL_UPCS_OCLA                                                    0xe0a5
11932*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN                                               0xe0c0
11933*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_ATE_TX_OVRD_IN                                               0xe0c1
11934*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_ATE_TX_OVRD_IN_1                                             0xe0c2
11935*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_MASTER_MPLL_LOOP                                             0xe0c3
11936*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_1                                             0xe0c4
11937*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_2                                             0xe0c5
11938*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_ATE_RX_OVRD_IN_3                                             0xe0c6
11939*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_RX_OVRD_OUT_2                                                0xe0c7
11940*5b723b12SQingqing Zhuo #define ixDPCSSYS_CR4_RAWLANEX_DIG_PCS_XF_TX_OVRD_IN_2                                                 0xe0c8
11941*5b723b12SQingqing Zhuo 
11942*5b723b12SQingqing Zhuo 
11943*5b723b12SQingqing Zhuo //TODO: verify this still applies to DCN315
11944*5b723b12SQingqing Zhuo //[Note] Hack. RDPCSPIPE only has 2 instances.
11945*5b723b12SQingqing Zhuo #define regRDPCSPIPE0_RDPCSPIPE_PHY_CNTL6                                                              0x2d73
11946*5b723b12SQingqing Zhuo #define regRDPCSPIPE0_RDPCSPIPE_PHY_CNTL6_BASE_IDX                                                     2
11947*5b723b12SQingqing Zhuo #define regRDPCSPIPE1_RDPCSPIPE_PHY_CNTL6                                                              0x2e4b
11948*5b723b12SQingqing Zhuo #define regRDPCSPIPE1_RDPCSPIPE_PHY_CNTL6_BASE_IDX                                                     2
11949*5b723b12SQingqing Zhuo #define regRDPCSPIPE2_RDPCSPIPE_PHY_CNTL6                                                              0x2d73
11950*5b723b12SQingqing Zhuo #define regRDPCSPIPE2_RDPCSPIPE_PHY_CNTL6_BASE_IDX                                                     2
11951*5b723b12SQingqing Zhuo #define regRDPCSPIPE3_RDPCSPIPE_PHY_CNTL6                                                              0x2e4b
11952*5b723b12SQingqing Zhuo #define regRDPCSPIPE3_RDPCSPIPE_PHY_CNTL6_BASE_IDX                                                     2
11953*5b723b12SQingqing Zhuo #define regRDPCSPIPE4_RDPCSPIPE_PHY_CNTL6                                                              0x2d73
11954*5b723b12SQingqing Zhuo #define regRDPCSPIPE4_RDPCSPIPE_PHY_CNTL6_BASE_IDX                                                     2
11955*5b723b12SQingqing Zhuo 
11956*5b723b12SQingqing Zhuo 
11957*5b723b12SQingqing Zhuo #endif
11958