14562236bSHarry Wentland /*
24562236bSHarry Wentland  * Copyright 2015 Advanced Micro Devices, Inc.
34562236bSHarry Wentland  *
44562236bSHarry Wentland  * Permission is hereby granted, free of charge, to any person obtaining a
54562236bSHarry Wentland  * copy of this software and associated documentation files (the "Software"),
64562236bSHarry Wentland  * to deal in the Software without restriction, including without limitation
74562236bSHarry Wentland  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
84562236bSHarry Wentland  * and/or sell copies of the Software, and to permit persons to whom the
94562236bSHarry Wentland  * Software is furnished to do so, subject to the following conditions:
104562236bSHarry Wentland  *
114562236bSHarry Wentland  * The above copyright notice and this permission notice shall be included in
124562236bSHarry Wentland  * all copies or substantial portions of the Software.
134562236bSHarry Wentland  *
144562236bSHarry Wentland  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
154562236bSHarry Wentland  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
164562236bSHarry Wentland  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
174562236bSHarry Wentland  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
184562236bSHarry Wentland  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
194562236bSHarry Wentland  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
204562236bSHarry Wentland  * OTHER DEALINGS IN THE SOFTWARE.
214562236bSHarry Wentland  *
224562236bSHarry Wentland  * Authors: AMD
234562236bSHarry Wentland  *
244562236bSHarry Wentland  */
254562236bSHarry Wentland #include "dm_services.h"
264562236bSHarry Wentland #include "dc.h"
274562236bSHarry Wentland #include "dc_bios_types.h"
284562236bSHarry Wentland #include "core_types.h"
294562236bSHarry Wentland #include "core_status.h"
304562236bSHarry Wentland #include "resource.h"
314562236bSHarry Wentland #include "hw_sequencer.h"
324562236bSHarry Wentland #include "dm_helpers.h"
334562236bSHarry Wentland #include "dce110_hw_sequencer.h"
344562236bSHarry Wentland #include "dce110_timing_generator.h"
354562236bSHarry Wentland 
364562236bSHarry Wentland #include "bios/bios_parser_helper.h"
374562236bSHarry Wentland #include "timing_generator.h"
384562236bSHarry Wentland #include "mem_input.h"
394562236bSHarry Wentland #include "opp.h"
404562236bSHarry Wentland #include "ipp.h"
414562236bSHarry Wentland #include "transform.h"
424562236bSHarry Wentland #include "stream_encoder.h"
434562236bSHarry Wentland #include "link_encoder.h"
444562236bSHarry Wentland #include "clock_source.h"
455e7773a2SAnthony Koo #include "abm.h"
464562236bSHarry Wentland #include "audio.h"
474562236bSHarry Wentland #include "dce/dce_hwseq.h"
484562236bSHarry Wentland 
494562236bSHarry Wentland /* include DCE11 register header files */
504562236bSHarry Wentland #include "dce/dce_11_0_d.h"
514562236bSHarry Wentland #include "dce/dce_11_0_sh_mask.h"
52e266fdf6SVitaly Prosyak #include "custom_float.h"
534562236bSHarry Wentland 
544562236bSHarry Wentland struct dce110_hw_seq_reg_offsets {
554562236bSHarry Wentland 	uint32_t crtc;
564562236bSHarry Wentland };
574562236bSHarry Wentland 
584562236bSHarry Wentland static const struct dce110_hw_seq_reg_offsets reg_offsets[] = {
594562236bSHarry Wentland {
604562236bSHarry Wentland 	.crtc = (mmCRTC0_CRTC_GSL_CONTROL - mmCRTC_GSL_CONTROL),
614562236bSHarry Wentland },
624562236bSHarry Wentland {
634562236bSHarry Wentland 	.crtc = (mmCRTC1_CRTC_GSL_CONTROL - mmCRTC_GSL_CONTROL),
644562236bSHarry Wentland },
654562236bSHarry Wentland {
664562236bSHarry Wentland 	.crtc = (mmCRTC2_CRTC_GSL_CONTROL - mmCRTC_GSL_CONTROL),
674562236bSHarry Wentland },
684562236bSHarry Wentland {
694562236bSHarry Wentland 	.crtc = (mmCRTCV_GSL_CONTROL - mmCRTC_GSL_CONTROL),
704562236bSHarry Wentland }
714562236bSHarry Wentland };
724562236bSHarry Wentland 
734562236bSHarry Wentland #define HW_REG_BLND(reg, id)\
744562236bSHarry Wentland 	(reg + reg_offsets[id].blnd)
754562236bSHarry Wentland 
764562236bSHarry Wentland #define HW_REG_CRTC(reg, id)\
774562236bSHarry Wentland 	(reg + reg_offsets[id].crtc)
784562236bSHarry Wentland 
794562236bSHarry Wentland #define MAX_WATERMARK 0xFFFF
804562236bSHarry Wentland #define SAFE_NBP_MARK 0x7FFF
814562236bSHarry Wentland 
824562236bSHarry Wentland /*******************************************************************************
834562236bSHarry Wentland  * Private definitions
844562236bSHarry Wentland  ******************************************************************************/
854562236bSHarry Wentland /***************************PIPE_CONTROL***********************************/
864562236bSHarry Wentland static void dce110_init_pte(struct dc_context *ctx)
874562236bSHarry Wentland {
884562236bSHarry Wentland 	uint32_t addr;
894562236bSHarry Wentland 	uint32_t value = 0;
904562236bSHarry Wentland 	uint32_t chunk_int = 0;
914562236bSHarry Wentland 	uint32_t chunk_mul = 0;
924562236bSHarry Wentland 
934562236bSHarry Wentland 	addr = mmUNP_DVMM_PTE_CONTROL;
944562236bSHarry Wentland 	value = dm_read_reg(ctx, addr);
954562236bSHarry Wentland 
964562236bSHarry Wentland 	set_reg_field_value(
974562236bSHarry Wentland 		value,
984562236bSHarry Wentland 		0,
994562236bSHarry Wentland 		DVMM_PTE_CONTROL,
1004562236bSHarry Wentland 		DVMM_USE_SINGLE_PTE);
1014562236bSHarry Wentland 
1024562236bSHarry Wentland 	set_reg_field_value(
1034562236bSHarry Wentland 		value,
1044562236bSHarry Wentland 		1,
1054562236bSHarry Wentland 		DVMM_PTE_CONTROL,
1064562236bSHarry Wentland 		DVMM_PTE_BUFFER_MODE0);
1074562236bSHarry Wentland 
1084562236bSHarry Wentland 	set_reg_field_value(
1094562236bSHarry Wentland 		value,
1104562236bSHarry Wentland 		1,
1114562236bSHarry Wentland 		DVMM_PTE_CONTROL,
1124562236bSHarry Wentland 		DVMM_PTE_BUFFER_MODE1);
1134562236bSHarry Wentland 
1144562236bSHarry Wentland 	dm_write_reg(ctx, addr, value);
1154562236bSHarry Wentland 
1164562236bSHarry Wentland 	addr = mmDVMM_PTE_REQ;
1174562236bSHarry Wentland 	value = dm_read_reg(ctx, addr);
1184562236bSHarry Wentland 
1194562236bSHarry Wentland 	chunk_int = get_reg_field_value(
1204562236bSHarry Wentland 		value,
1214562236bSHarry Wentland 		DVMM_PTE_REQ,
1224562236bSHarry Wentland 		HFLIP_PTEREQ_PER_CHUNK_INT);
1234562236bSHarry Wentland 
1244562236bSHarry Wentland 	chunk_mul = get_reg_field_value(
1254562236bSHarry Wentland 		value,
1264562236bSHarry Wentland 		DVMM_PTE_REQ,
1274562236bSHarry Wentland 		HFLIP_PTEREQ_PER_CHUNK_MULTIPLIER);
1284562236bSHarry Wentland 
1294562236bSHarry Wentland 	if (chunk_int != 0x4 || chunk_mul != 0x4) {
1304562236bSHarry Wentland 
1314562236bSHarry Wentland 		set_reg_field_value(
1324562236bSHarry Wentland 			value,
1334562236bSHarry Wentland 			255,
1344562236bSHarry Wentland 			DVMM_PTE_REQ,
1354562236bSHarry Wentland 			MAX_PTEREQ_TO_ISSUE);
1364562236bSHarry Wentland 
1374562236bSHarry Wentland 		set_reg_field_value(
1384562236bSHarry Wentland 			value,
1394562236bSHarry Wentland 			4,
1404562236bSHarry Wentland 			DVMM_PTE_REQ,
1414562236bSHarry Wentland 			HFLIP_PTEREQ_PER_CHUNK_INT);
1424562236bSHarry Wentland 
1434562236bSHarry Wentland 		set_reg_field_value(
1444562236bSHarry Wentland 			value,
1454562236bSHarry Wentland 			4,
1464562236bSHarry Wentland 			DVMM_PTE_REQ,
1474562236bSHarry Wentland 			HFLIP_PTEREQ_PER_CHUNK_MULTIPLIER);
1484562236bSHarry Wentland 
1494562236bSHarry Wentland 		dm_write_reg(ctx, addr, value);
1504562236bSHarry Wentland 	}
1514562236bSHarry Wentland }
1524562236bSHarry Wentland /**************************************************************************/
1534562236bSHarry Wentland 
1544562236bSHarry Wentland static void enable_display_pipe_clock_gating(
1554562236bSHarry Wentland 	struct dc_context *ctx,
1564562236bSHarry Wentland 	bool clock_gating)
1574562236bSHarry Wentland {
1584562236bSHarry Wentland 	/*TODO*/
1594562236bSHarry Wentland }
1604562236bSHarry Wentland 
1614562236bSHarry Wentland static bool dce110_enable_display_power_gating(
1624562236bSHarry Wentland 	struct core_dc *dc,
1634562236bSHarry Wentland 	uint8_t controller_id,
1644562236bSHarry Wentland 	struct dc_bios *dcb,
1654562236bSHarry Wentland 	enum pipe_gating_control power_gating)
1664562236bSHarry Wentland {
1674562236bSHarry Wentland 	enum bp_result bp_result = BP_RESULT_OK;
1684562236bSHarry Wentland 	enum bp_pipe_control_action cntl;
1694562236bSHarry Wentland 	struct dc_context *ctx = dc->ctx;
1704562236bSHarry Wentland 	unsigned int underlay_idx = dc->res_pool->underlay_pipe_index;
1714562236bSHarry Wentland 
1724562236bSHarry Wentland 	if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment))
1734562236bSHarry Wentland 		return true;
1744562236bSHarry Wentland 
1754562236bSHarry Wentland 	if (power_gating == PIPE_GATING_CONTROL_INIT)
1764562236bSHarry Wentland 		cntl = ASIC_PIPE_INIT;
1774562236bSHarry Wentland 	else if (power_gating == PIPE_GATING_CONTROL_ENABLE)
1784562236bSHarry Wentland 		cntl = ASIC_PIPE_ENABLE;
1794562236bSHarry Wentland 	else
1804562236bSHarry Wentland 		cntl = ASIC_PIPE_DISABLE;
1814562236bSHarry Wentland 
1824562236bSHarry Wentland 	if (controller_id == underlay_idx)
1834562236bSHarry Wentland 		controller_id = CONTROLLER_ID_UNDERLAY0 - 1;
1844562236bSHarry Wentland 
1854562236bSHarry Wentland 	if (power_gating != PIPE_GATING_CONTROL_INIT || controller_id == 0){
1864562236bSHarry Wentland 
1874562236bSHarry Wentland 		bp_result = dcb->funcs->enable_disp_power_gating(
1884562236bSHarry Wentland 						dcb, controller_id + 1, cntl);
1894562236bSHarry Wentland 
1904562236bSHarry Wentland 		/* Revert MASTER_UPDATE_MODE to 0 because bios sets it 2
1914562236bSHarry Wentland 		 * by default when command table is called
1924562236bSHarry Wentland 		 *
1934562236bSHarry Wentland 		 * Bios parser accepts controller_id = 6 as indicative of
1944562236bSHarry Wentland 		 * underlay pipe in dce110. But we do not support more
1954562236bSHarry Wentland 		 * than 3.
1964562236bSHarry Wentland 		 */
1974562236bSHarry Wentland 		if (controller_id < CONTROLLER_ID_MAX - 1)
1984562236bSHarry Wentland 			dm_write_reg(ctx,
1994562236bSHarry Wentland 				HW_REG_CRTC(mmCRTC_MASTER_UPDATE_MODE, controller_id),
2004562236bSHarry Wentland 				0);
2014562236bSHarry Wentland 	}
2024562236bSHarry Wentland 
2034562236bSHarry Wentland 	if (power_gating != PIPE_GATING_CONTROL_ENABLE)
2044562236bSHarry Wentland 		dce110_init_pte(ctx);
2054562236bSHarry Wentland 
2064562236bSHarry Wentland 	if (bp_result == BP_RESULT_OK)
2074562236bSHarry Wentland 		return true;
2084562236bSHarry Wentland 	else
2094562236bSHarry Wentland 		return false;
2104562236bSHarry Wentland }
2114562236bSHarry Wentland 
2124562236bSHarry Wentland static void build_prescale_params(struct ipp_prescale_params *prescale_params,
2134562236bSHarry Wentland 		const struct core_surface *surface)
2144562236bSHarry Wentland {
2154562236bSHarry Wentland 	prescale_params->mode = IPP_PRESCALE_MODE_FIXED_UNSIGNED;
2164562236bSHarry Wentland 
2174562236bSHarry Wentland 	switch (surface->public.format) {
2184562236bSHarry Wentland 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB8888:
2198693049aSTony Cheng 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR8888:
2204562236bSHarry Wentland 		prescale_params->scale = 0x2020;
2214562236bSHarry Wentland 		break;
2224562236bSHarry Wentland 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010:
2234562236bSHarry Wentland 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010:
2244562236bSHarry Wentland 		prescale_params->scale = 0x2008;
2254562236bSHarry Wentland 		break;
2264562236bSHarry Wentland 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616:
2274562236bSHarry Wentland 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F:
2284562236bSHarry Wentland 		prescale_params->scale = 0x2000;
2294562236bSHarry Wentland 		break;
2304562236bSHarry Wentland 	default:
2314562236bSHarry Wentland 		ASSERT(false);
232d7194cf6SAric Cyr 		break;
2334562236bSHarry Wentland 	}
2344562236bSHarry Wentland }
2354562236bSHarry Wentland 
2365936223fSJordan Lazare 
2375936223fSJordan Lazare /* Only use LUT for 8 bit formats */
2385936223fSJordan Lazare static bool use_lut(const struct core_surface *surface)
2395936223fSJordan Lazare {
2405936223fSJordan Lazare 	switch (surface->public.format) {
2415936223fSJordan Lazare 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB8888:
2425936223fSJordan Lazare 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR8888:
2435936223fSJordan Lazare 		return true;
2445936223fSJordan Lazare 	default:
2455936223fSJordan Lazare 		return false;
2465936223fSJordan Lazare 	}
2475936223fSJordan Lazare }
2485936223fSJordan Lazare 
249d7194cf6SAric Cyr static bool dce110_set_input_transfer_func(
250fb735a9fSAnthony Koo 	struct pipe_ctx *pipe_ctx,
2514562236bSHarry Wentland 	const struct core_surface *surface)
2524562236bSHarry Wentland {
253fb735a9fSAnthony Koo 	struct input_pixel_processor *ipp = pipe_ctx->ipp;
25490e508baSAnthony Koo 	const struct core_transfer_func *tf = NULL;
25590e508baSAnthony Koo 	struct ipp_prescale_params prescale_params = { 0 };
25690e508baSAnthony Koo 	bool result = true;
25790e508baSAnthony Koo 
25890e508baSAnthony Koo 	if (ipp == NULL)
25990e508baSAnthony Koo 		return false;
26090e508baSAnthony Koo 
26190e508baSAnthony Koo 	if (surface->public.in_transfer_func)
26290e508baSAnthony Koo 		tf = DC_TRANSFER_FUNC_TO_CORE(surface->public.in_transfer_func);
26390e508baSAnthony Koo 
26490e508baSAnthony Koo 	build_prescale_params(&prescale_params, surface);
26590e508baSAnthony Koo 	ipp->funcs->ipp_program_prescale(ipp, &prescale_params);
26690e508baSAnthony Koo 
2675936223fSJordan Lazare 	if (surface->public.gamma_correction && use_lut(surface))
268d7194cf6SAric Cyr 	    ipp->funcs->ipp_program_input_lut(ipp, surface->public.gamma_correction);
269d7194cf6SAric Cyr 
27090e508baSAnthony Koo 	if (tf == NULL) {
27190e508baSAnthony Koo 		/* Default case if no input transfer function specified */
27290e508baSAnthony Koo 		ipp->funcs->ipp_set_degamma(ipp,
273306dadf0SAmy Zhang 				IPP_DEGAMMA_MODE_HW_sRGB);
27490e508baSAnthony Koo 	} else if (tf->public.type == TF_TYPE_PREDEFINED) {
27590e508baSAnthony Koo 		switch (tf->public.tf) {
27690e508baSAnthony Koo 		case TRANSFER_FUNCTION_SRGB:
27790e508baSAnthony Koo 			ipp->funcs->ipp_set_degamma(ipp,
27890e508baSAnthony Koo 					IPP_DEGAMMA_MODE_HW_sRGB);
27990e508baSAnthony Koo 			break;
28090e508baSAnthony Koo 		case TRANSFER_FUNCTION_BT709:
28190e508baSAnthony Koo 			ipp->funcs->ipp_set_degamma(ipp,
28290e508baSAnthony Koo 					IPP_DEGAMMA_MODE_HW_xvYCC);
28390e508baSAnthony Koo 			break;
28490e508baSAnthony Koo 		case TRANSFER_FUNCTION_LINEAR:
28590e508baSAnthony Koo 			ipp->funcs->ipp_set_degamma(ipp,
28690e508baSAnthony Koo 					IPP_DEGAMMA_MODE_BYPASS);
28790e508baSAnthony Koo 			break;
28890e508baSAnthony Koo 		case TRANSFER_FUNCTION_PQ:
28990e508baSAnthony Koo 			result = false;
29090e508baSAnthony Koo 			break;
29190e508baSAnthony Koo 		default:
29290e508baSAnthony Koo 			result = false;
293d7194cf6SAric Cyr 			break;
29490e508baSAnthony Koo 		}
29570063a59SAmy Zhang 	} else if (tf->public.type == TF_TYPE_BYPASS) {
29670063a59SAmy Zhang 		ipp->funcs->ipp_set_degamma(ipp, IPP_DEGAMMA_MODE_BYPASS);
29790e508baSAnthony Koo 	} else {
29890e508baSAnthony Koo 		/*TF_TYPE_DISTRIBUTED_POINTS - Not supported in DCE 11*/
29990e508baSAnthony Koo 		result = false;
30090e508baSAnthony Koo 	}
30190e508baSAnthony Koo 
30290e508baSAnthony Koo 	return result;
30390e508baSAnthony Koo }
30490e508baSAnthony Koo 
305fcd2f4bfSAmy Zhang static bool convert_to_custom_float(
306fcd2f4bfSAmy Zhang 		struct pwl_result_data *rgb_resulted,
307fcd2f4bfSAmy Zhang 		struct curve_points *arr_points,
308fcd2f4bfSAmy Zhang 		uint32_t hw_points_num)
309fcd2f4bfSAmy Zhang {
310fcd2f4bfSAmy Zhang 	struct custom_float_format fmt;
311fcd2f4bfSAmy Zhang 
312fcd2f4bfSAmy Zhang 	struct pwl_result_data *rgb = rgb_resulted;
313fcd2f4bfSAmy Zhang 
314fcd2f4bfSAmy Zhang 	uint32_t i = 0;
315fcd2f4bfSAmy Zhang 
316fcd2f4bfSAmy Zhang 	fmt.exponenta_bits = 6;
317fcd2f4bfSAmy Zhang 	fmt.mantissa_bits = 12;
318fcd2f4bfSAmy Zhang 	fmt.sign = true;
319fcd2f4bfSAmy Zhang 
320fcd2f4bfSAmy Zhang 	if (!convert_to_custom_float_format(
321fcd2f4bfSAmy Zhang 		arr_points[0].x,
322fcd2f4bfSAmy Zhang 		&fmt,
323fcd2f4bfSAmy Zhang 		&arr_points[0].custom_float_x)) {
324fcd2f4bfSAmy Zhang 		BREAK_TO_DEBUGGER();
325fcd2f4bfSAmy Zhang 		return false;
326fcd2f4bfSAmy Zhang 	}
327fcd2f4bfSAmy Zhang 
328fcd2f4bfSAmy Zhang 	if (!convert_to_custom_float_format(
329fcd2f4bfSAmy Zhang 		arr_points[0].offset,
330fcd2f4bfSAmy Zhang 		&fmt,
331fcd2f4bfSAmy Zhang 		&arr_points[0].custom_float_offset)) {
332fcd2f4bfSAmy Zhang 		BREAK_TO_DEBUGGER();
333fcd2f4bfSAmy Zhang 		return false;
334fcd2f4bfSAmy Zhang 	}
335fcd2f4bfSAmy Zhang 
336fcd2f4bfSAmy Zhang 	if (!convert_to_custom_float_format(
337fcd2f4bfSAmy Zhang 		arr_points[0].slope,
338fcd2f4bfSAmy Zhang 		&fmt,
339fcd2f4bfSAmy Zhang 		&arr_points[0].custom_float_slope)) {
340fcd2f4bfSAmy Zhang 		BREAK_TO_DEBUGGER();
341fcd2f4bfSAmy Zhang 		return false;
342fcd2f4bfSAmy Zhang 	}
343fcd2f4bfSAmy Zhang 
344fcd2f4bfSAmy Zhang 	fmt.mantissa_bits = 10;
345fcd2f4bfSAmy Zhang 	fmt.sign = false;
346fcd2f4bfSAmy Zhang 
347fcd2f4bfSAmy Zhang 	if (!convert_to_custom_float_format(
348fcd2f4bfSAmy Zhang 		arr_points[1].x,
349fcd2f4bfSAmy Zhang 		&fmt,
350fcd2f4bfSAmy Zhang 		&arr_points[1].custom_float_x)) {
351fcd2f4bfSAmy Zhang 		BREAK_TO_DEBUGGER();
352fcd2f4bfSAmy Zhang 		return false;
353fcd2f4bfSAmy Zhang 	}
354fcd2f4bfSAmy Zhang 
355fcd2f4bfSAmy Zhang 	if (!convert_to_custom_float_format(
356fcd2f4bfSAmy Zhang 		arr_points[1].y,
357fcd2f4bfSAmy Zhang 		&fmt,
358fcd2f4bfSAmy Zhang 		&arr_points[1].custom_float_y)) {
359fcd2f4bfSAmy Zhang 		BREAK_TO_DEBUGGER();
360fcd2f4bfSAmy Zhang 		return false;
361fcd2f4bfSAmy Zhang 	}
362fcd2f4bfSAmy Zhang 
363fcd2f4bfSAmy Zhang 	if (!convert_to_custom_float_format(
364fcd2f4bfSAmy Zhang 		arr_points[2].slope,
365fcd2f4bfSAmy Zhang 		&fmt,
366fcd2f4bfSAmy Zhang 		&arr_points[2].custom_float_slope)) {
367fcd2f4bfSAmy Zhang 		BREAK_TO_DEBUGGER();
368fcd2f4bfSAmy Zhang 		return false;
369fcd2f4bfSAmy Zhang 	}
370fcd2f4bfSAmy Zhang 
371fcd2f4bfSAmy Zhang 	fmt.mantissa_bits = 12;
372fcd2f4bfSAmy Zhang 	fmt.sign = true;
373fcd2f4bfSAmy Zhang 
374fcd2f4bfSAmy Zhang 	while (i != hw_points_num) {
375fcd2f4bfSAmy Zhang 		if (!convert_to_custom_float_format(
376fcd2f4bfSAmy Zhang 			rgb->red,
377fcd2f4bfSAmy Zhang 			&fmt,
378fcd2f4bfSAmy Zhang 			&rgb->red_reg)) {
379fcd2f4bfSAmy Zhang 			BREAK_TO_DEBUGGER();
380fcd2f4bfSAmy Zhang 			return false;
381fcd2f4bfSAmy Zhang 		}
382fcd2f4bfSAmy Zhang 
383fcd2f4bfSAmy Zhang 		if (!convert_to_custom_float_format(
384fcd2f4bfSAmy Zhang 			rgb->green,
385fcd2f4bfSAmy Zhang 			&fmt,
386fcd2f4bfSAmy Zhang 			&rgb->green_reg)) {
387fcd2f4bfSAmy Zhang 			BREAK_TO_DEBUGGER();
388fcd2f4bfSAmy Zhang 			return false;
389fcd2f4bfSAmy Zhang 		}
390fcd2f4bfSAmy Zhang 
391fcd2f4bfSAmy Zhang 		if (!convert_to_custom_float_format(
392fcd2f4bfSAmy Zhang 			rgb->blue,
393fcd2f4bfSAmy Zhang 			&fmt,
394fcd2f4bfSAmy Zhang 			&rgb->blue_reg)) {
395fcd2f4bfSAmy Zhang 			BREAK_TO_DEBUGGER();
396fcd2f4bfSAmy Zhang 			return false;
397fcd2f4bfSAmy Zhang 		}
398fcd2f4bfSAmy Zhang 
399fcd2f4bfSAmy Zhang 		if (!convert_to_custom_float_format(
400fcd2f4bfSAmy Zhang 			rgb->delta_red,
401fcd2f4bfSAmy Zhang 			&fmt,
402fcd2f4bfSAmy Zhang 			&rgb->delta_red_reg)) {
403fcd2f4bfSAmy Zhang 			BREAK_TO_DEBUGGER();
404fcd2f4bfSAmy Zhang 			return false;
405fcd2f4bfSAmy Zhang 		}
406fcd2f4bfSAmy Zhang 
407fcd2f4bfSAmy Zhang 		if (!convert_to_custom_float_format(
408fcd2f4bfSAmy Zhang 			rgb->delta_green,
409fcd2f4bfSAmy Zhang 			&fmt,
410fcd2f4bfSAmy Zhang 			&rgb->delta_green_reg)) {
411fcd2f4bfSAmy Zhang 			BREAK_TO_DEBUGGER();
412fcd2f4bfSAmy Zhang 			return false;
413fcd2f4bfSAmy Zhang 		}
414fcd2f4bfSAmy Zhang 
415fcd2f4bfSAmy Zhang 		if (!convert_to_custom_float_format(
416fcd2f4bfSAmy Zhang 			rgb->delta_blue,
417fcd2f4bfSAmy Zhang 			&fmt,
418fcd2f4bfSAmy Zhang 			&rgb->delta_blue_reg)) {
419fcd2f4bfSAmy Zhang 			BREAK_TO_DEBUGGER();
420fcd2f4bfSAmy Zhang 			return false;
421fcd2f4bfSAmy Zhang 		}
422fcd2f4bfSAmy Zhang 
423fcd2f4bfSAmy Zhang 		++rgb;
424fcd2f4bfSAmy Zhang 		++i;
425fcd2f4bfSAmy Zhang 	}
426fcd2f4bfSAmy Zhang 
427fcd2f4bfSAmy Zhang 	return true;
428fcd2f4bfSAmy Zhang }
429fcd2f4bfSAmy Zhang 
430e266fdf6SVitaly Prosyak static bool dce110_translate_regamma_to_hw_format(const struct dc_transfer_func
431fcd2f4bfSAmy Zhang 		*output_tf, struct pwl_params *regamma_params)
432fcd2f4bfSAmy Zhang {
43323ae4f8eSAmy Zhang 	struct curve_points *arr_points;
43423ae4f8eSAmy Zhang 	struct pwl_result_data *rgb_resulted;
43523ae4f8eSAmy Zhang 	struct pwl_result_data *rgb;
43623ae4f8eSAmy Zhang 	struct pwl_result_data *rgb_plus_1;
437fcd2f4bfSAmy Zhang 	struct fixed31_32 y_r;
438fcd2f4bfSAmy Zhang 	struct fixed31_32 y_g;
439fcd2f4bfSAmy Zhang 	struct fixed31_32 y_b;
440fcd2f4bfSAmy Zhang 	struct fixed31_32 y1_min;
441fcd2f4bfSAmy Zhang 	struct fixed31_32 y3_max;
442fcd2f4bfSAmy Zhang 
443fcd2f4bfSAmy Zhang 	int32_t segment_start, segment_end;
44423ae4f8eSAmy Zhang 	uint32_t i, j, k, seg_distr[16], increment, start_index, hw_points;
44523ae4f8eSAmy Zhang 
44670063a59SAmy Zhang 	if (output_tf == NULL || regamma_params == NULL ||
44770063a59SAmy Zhang 			output_tf->type == TF_TYPE_BYPASS)
44823ae4f8eSAmy Zhang 		return false;
44923ae4f8eSAmy Zhang 
45023ae4f8eSAmy Zhang 	arr_points = regamma_params->arr_points;
45123ae4f8eSAmy Zhang 	rgb_resulted = regamma_params->rgb_resulted;
45223ae4f8eSAmy Zhang 	hw_points = 0;
453fcd2f4bfSAmy Zhang 
454fcd2f4bfSAmy Zhang 	memset(regamma_params, 0, sizeof(struct pwl_params));
455fcd2f4bfSAmy Zhang 
456fcd2f4bfSAmy Zhang 	if (output_tf->tf == TRANSFER_FUNCTION_PQ) {
457534db198SAmy Zhang 		/* 16 segments
458fcd2f4bfSAmy Zhang 		 * segments are from 2^-11 to 2^5
459fcd2f4bfSAmy Zhang 		 */
460fcd2f4bfSAmy Zhang 		segment_start = -11;
461fcd2f4bfSAmy Zhang 		segment_end = 5;
462fcd2f4bfSAmy Zhang 
463534db198SAmy Zhang 		seg_distr[0] = 2;
464534db198SAmy Zhang 		seg_distr[1] = 2;
465534db198SAmy Zhang 		seg_distr[2] = 2;
466534db198SAmy Zhang 		seg_distr[3] = 2;
467534db198SAmy Zhang 		seg_distr[4] = 2;
468534db198SAmy Zhang 		seg_distr[5] = 2;
469534db198SAmy Zhang 		seg_distr[6] = 3;
470534db198SAmy Zhang 		seg_distr[7] = 4;
471534db198SAmy Zhang 		seg_distr[8] = 4;
472534db198SAmy Zhang 		seg_distr[9] = 4;
473534db198SAmy Zhang 		seg_distr[10] = 4;
474534db198SAmy Zhang 		seg_distr[11] = 5;
475534db198SAmy Zhang 		seg_distr[12] = 5;
476534db198SAmy Zhang 		seg_distr[13] = 5;
477534db198SAmy Zhang 		seg_distr[14] = 5;
478534db198SAmy Zhang 		seg_distr[15] = 5;
479534db198SAmy Zhang 
480fcd2f4bfSAmy Zhang 	} else {
481534db198SAmy Zhang 		/* 10 segments
482fcd2f4bfSAmy Zhang 		 * segment is from 2^-10 to 2^0
483fcd2f4bfSAmy Zhang 		 */
484fcd2f4bfSAmy Zhang 		segment_start = -10;
485fcd2f4bfSAmy Zhang 		segment_end = 0;
486534db198SAmy Zhang 
487534db198SAmy Zhang 		seg_distr[0] = 3;
488534db198SAmy Zhang 		seg_distr[1] = 4;
489534db198SAmy Zhang 		seg_distr[2] = 4;
490534db198SAmy Zhang 		seg_distr[3] = 4;
491534db198SAmy Zhang 		seg_distr[4] = 4;
492534db198SAmy Zhang 		seg_distr[5] = 4;
493534db198SAmy Zhang 		seg_distr[6] = 4;
494534db198SAmy Zhang 		seg_distr[7] = 4;
495534db198SAmy Zhang 		seg_distr[8] = 5;
496534db198SAmy Zhang 		seg_distr[9] = 5;
497534db198SAmy Zhang 		seg_distr[10] = -1;
498534db198SAmy Zhang 		seg_distr[11] = -1;
499534db198SAmy Zhang 		seg_distr[12] = -1;
500534db198SAmy Zhang 		seg_distr[13] = -1;
501534db198SAmy Zhang 		seg_distr[14] = -1;
502534db198SAmy Zhang 		seg_distr[15] = -1;
503fcd2f4bfSAmy Zhang 	}
504fcd2f4bfSAmy Zhang 
505534db198SAmy Zhang 	for (k = 0; k < 16; k++) {
506534db198SAmy Zhang 		if (seg_distr[k] != -1)
507534db198SAmy Zhang 			hw_points += (1 << seg_distr[k]);
508534db198SAmy Zhang 	}
509534db198SAmy Zhang 
510fcd2f4bfSAmy Zhang 	j = 0;
511534db198SAmy Zhang 	for (k = 0; k < (segment_end - segment_start); k++) {
512534db198SAmy Zhang 		increment = 32 / (1 << seg_distr[k]);
513534db198SAmy Zhang 		start_index = (segment_start + k + 25) * 32;
514534db198SAmy Zhang 		for (i = start_index; i < start_index + 32; i += increment) {
515534db198SAmy Zhang 			if (j == hw_points - 1)
516fcd2f4bfSAmy Zhang 				break;
517fcd2f4bfSAmy Zhang 			rgb_resulted[j].red = output_tf->tf_pts.red[i];
518fcd2f4bfSAmy Zhang 			rgb_resulted[j].green = output_tf->tf_pts.green[i];
519fcd2f4bfSAmy Zhang 			rgb_resulted[j].blue = output_tf->tf_pts.blue[i];
520fcd2f4bfSAmy Zhang 			j++;
521fcd2f4bfSAmy Zhang 		}
522534db198SAmy Zhang 	}
523534db198SAmy Zhang 
524534db198SAmy Zhang 	/* last point */
525534db198SAmy Zhang 	start_index = (segment_end + 25) * 32;
526534db198SAmy Zhang 	rgb_resulted[hw_points - 1].red =
527534db198SAmy Zhang 			output_tf->tf_pts.red[start_index];
528534db198SAmy Zhang 	rgb_resulted[hw_points - 1].green =
529534db198SAmy Zhang 			output_tf->tf_pts.green[start_index];
530534db198SAmy Zhang 	rgb_resulted[hw_points - 1].blue =
531534db198SAmy Zhang 			output_tf->tf_pts.blue[start_index];
532fcd2f4bfSAmy Zhang 
533fcd2f4bfSAmy Zhang 	arr_points[0].x = dal_fixed31_32_pow(dal_fixed31_32_from_int(2),
534fcd2f4bfSAmy Zhang 			dal_fixed31_32_from_int(segment_start));
535fcd2f4bfSAmy Zhang 	arr_points[1].x = dal_fixed31_32_pow(dal_fixed31_32_from_int(2),
536fcd2f4bfSAmy Zhang 			dal_fixed31_32_from_int(segment_end));
537fcd2f4bfSAmy Zhang 	arr_points[2].x = dal_fixed31_32_pow(dal_fixed31_32_from_int(2),
538fcd2f4bfSAmy Zhang 			dal_fixed31_32_from_int(segment_end));
539fcd2f4bfSAmy Zhang 
540fcd2f4bfSAmy Zhang 	y_r = rgb_resulted[0].red;
541fcd2f4bfSAmy Zhang 	y_g = rgb_resulted[0].green;
542fcd2f4bfSAmy Zhang 	y_b = rgb_resulted[0].blue;
543fcd2f4bfSAmy Zhang 
544fcd2f4bfSAmy Zhang 	y1_min = dal_fixed31_32_min(y_r, dal_fixed31_32_min(y_g, y_b));
545fcd2f4bfSAmy Zhang 
546fcd2f4bfSAmy Zhang 	arr_points[0].y = y1_min;
547fcd2f4bfSAmy Zhang 	arr_points[0].slope = dal_fixed31_32_div(
548fcd2f4bfSAmy Zhang 					arr_points[0].y,
549fcd2f4bfSAmy Zhang 					arr_points[0].x);
550fcd2f4bfSAmy Zhang 
551fcd2f4bfSAmy Zhang 	y_r = rgb_resulted[hw_points - 1].red;
552fcd2f4bfSAmy Zhang 	y_g = rgb_resulted[hw_points - 1].green;
553fcd2f4bfSAmy Zhang 	y_b = rgb_resulted[hw_points - 1].blue;
554fcd2f4bfSAmy Zhang 
555fcd2f4bfSAmy Zhang 	/* see comment above, m_arrPoints[1].y should be the Y value for the
556fcd2f4bfSAmy Zhang 	 * region end (m_numOfHwPoints), not last HW point(m_numOfHwPoints - 1)
557fcd2f4bfSAmy Zhang 	 */
558fcd2f4bfSAmy Zhang 	y3_max = dal_fixed31_32_max(y_r, dal_fixed31_32_max(y_g, y_b));
559fcd2f4bfSAmy Zhang 
560fcd2f4bfSAmy Zhang 	arr_points[1].y = y3_max;
561fcd2f4bfSAmy Zhang 	arr_points[2].y = y3_max;
562fcd2f4bfSAmy Zhang 
563fcd2f4bfSAmy Zhang 	arr_points[1].slope = dal_fixed31_32_zero;
564fcd2f4bfSAmy Zhang 	arr_points[2].slope = dal_fixed31_32_zero;
565fcd2f4bfSAmy Zhang 
566fcd2f4bfSAmy Zhang 	if (output_tf->tf == TRANSFER_FUNCTION_PQ) {
567fcd2f4bfSAmy Zhang 		/* for PQ, we want to have a straight line from last HW X point,
568fcd2f4bfSAmy Zhang 		 * and the slope to be such that we hit 1.0 at 10000 nits.
569fcd2f4bfSAmy Zhang 		 */
570fcd2f4bfSAmy Zhang 		const struct fixed31_32 end_value =
571fcd2f4bfSAmy Zhang 				dal_fixed31_32_from_int(125);
572fcd2f4bfSAmy Zhang 
573fcd2f4bfSAmy Zhang 		arr_points[1].slope = dal_fixed31_32_div(
574fcd2f4bfSAmy Zhang 			dal_fixed31_32_sub(dal_fixed31_32_one, arr_points[1].y),
575fcd2f4bfSAmy Zhang 			dal_fixed31_32_sub(end_value, arr_points[1].x));
576fcd2f4bfSAmy Zhang 		arr_points[2].slope = dal_fixed31_32_div(
577fcd2f4bfSAmy Zhang 			dal_fixed31_32_sub(dal_fixed31_32_one, arr_points[1].y),
578fcd2f4bfSAmy Zhang 			dal_fixed31_32_sub(end_value, arr_points[1].x));
579fcd2f4bfSAmy Zhang 	}
580fcd2f4bfSAmy Zhang 
581fcd2f4bfSAmy Zhang 	regamma_params->hw_points_num = hw_points;
582fcd2f4bfSAmy Zhang 
583534db198SAmy Zhang 	i = 1;
584534db198SAmy Zhang 	for (k = 0; k < 16 && i < 16; k++) {
585534db198SAmy Zhang 		if (seg_distr[k] != -1) {
586534db198SAmy Zhang 			regamma_params->arr_curve_points[k].segments_num =
587534db198SAmy Zhang 					seg_distr[k];
588534db198SAmy Zhang 			regamma_params->arr_curve_points[i].offset =
589534db198SAmy Zhang 					regamma_params->arr_curve_points[k].
590534db198SAmy Zhang 					offset + (1 << seg_distr[k]);
591fcd2f4bfSAmy Zhang 		}
592534db198SAmy Zhang 		i++;
593534db198SAmy Zhang 	}
594534db198SAmy Zhang 
595534db198SAmy Zhang 	if (seg_distr[k] != -1)
596534db198SAmy Zhang 		regamma_params->arr_curve_points[k].segments_num =
597534db198SAmy Zhang 				seg_distr[k];
598fcd2f4bfSAmy Zhang 
59923ae4f8eSAmy Zhang 	rgb = rgb_resulted;
60023ae4f8eSAmy Zhang 	rgb_plus_1 = rgb_resulted + 1;
601fcd2f4bfSAmy Zhang 
602fcd2f4bfSAmy Zhang 	i = 1;
603fcd2f4bfSAmy Zhang 
604fcd2f4bfSAmy Zhang 	while (i != hw_points + 1) {
605fcd2f4bfSAmy Zhang 		if (dal_fixed31_32_lt(rgb_plus_1->red, rgb->red))
606fcd2f4bfSAmy Zhang 			rgb_plus_1->red = rgb->red;
607fcd2f4bfSAmy Zhang 		if (dal_fixed31_32_lt(rgb_plus_1->green, rgb->green))
608fcd2f4bfSAmy Zhang 			rgb_plus_1->green = rgb->green;
609fcd2f4bfSAmy Zhang 		if (dal_fixed31_32_lt(rgb_plus_1->blue, rgb->blue))
610fcd2f4bfSAmy Zhang 			rgb_plus_1->blue = rgb->blue;
611fcd2f4bfSAmy Zhang 
612fcd2f4bfSAmy Zhang 		rgb->delta_red = dal_fixed31_32_sub(
613fcd2f4bfSAmy Zhang 			rgb_plus_1->red,
614fcd2f4bfSAmy Zhang 			rgb->red);
615fcd2f4bfSAmy Zhang 		rgb->delta_green = dal_fixed31_32_sub(
616fcd2f4bfSAmy Zhang 			rgb_plus_1->green,
617fcd2f4bfSAmy Zhang 			rgb->green);
618fcd2f4bfSAmy Zhang 		rgb->delta_blue = dal_fixed31_32_sub(
619fcd2f4bfSAmy Zhang 			rgb_plus_1->blue,
620fcd2f4bfSAmy Zhang 			rgb->blue);
621fcd2f4bfSAmy Zhang 
622fcd2f4bfSAmy Zhang 		++rgb_plus_1;
623fcd2f4bfSAmy Zhang 		++rgb;
624fcd2f4bfSAmy Zhang 		++i;
625fcd2f4bfSAmy Zhang 	}
626fcd2f4bfSAmy Zhang 
627fcd2f4bfSAmy Zhang 	convert_to_custom_float(rgb_resulted, arr_points, hw_points);
628fcd2f4bfSAmy Zhang 
629fcd2f4bfSAmy Zhang 	return true;
630fcd2f4bfSAmy Zhang }
631fcd2f4bfSAmy Zhang 
63290e508baSAnthony Koo static bool dce110_set_output_transfer_func(
63390e508baSAnthony Koo 	struct pipe_ctx *pipe_ctx,
63490e508baSAnthony Koo 	const struct core_surface *surface, /* Surface - To be removed */
63590e508baSAnthony Koo 	const struct core_stream *stream)
63690e508baSAnthony Koo {
637fb735a9fSAnthony Koo 	struct output_pixel_processor *opp = pipe_ctx->opp;
6384562236bSHarry Wentland 
6394562236bSHarry Wentland 	opp->funcs->opp_power_on_regamma_lut(opp, true);
640cc0cb445SLeon Elazar 	opp->regamma_params->hw_points_num = GAMMA_HW_POINTS_NUM;
6414562236bSHarry Wentland 
642d7194cf6SAric Cyr 	if (stream->public.out_transfer_func &&
643fcd2f4bfSAmy Zhang 		stream->public.out_transfer_func->type ==
644fcd2f4bfSAmy Zhang 			TF_TYPE_PREDEFINED &&
645fcd2f4bfSAmy Zhang 		stream->public.out_transfer_func->tf ==
646fcd2f4bfSAmy Zhang 			TRANSFER_FUNCTION_SRGB) {
647d7194cf6SAric Cyr 		opp->funcs->opp_set_regamma_mode(opp, OPP_REGAMMA_SRGB);
648fcd2f4bfSAmy Zhang 	} else if (dce110_translate_regamma_to_hw_format(
649cc0cb445SLeon Elazar 				stream->public.out_transfer_func, opp->regamma_params)) {
650cc0cb445SLeon Elazar 			opp->funcs->opp_program_regamma_pwl(opp, opp->regamma_params);
6514562236bSHarry Wentland 			opp->funcs->opp_set_regamma_mode(opp, OPP_REGAMMA_USER);
6524562236bSHarry Wentland 	} else {
6534562236bSHarry Wentland 		opp->funcs->opp_set_regamma_mode(opp, OPP_REGAMMA_BYPASS);
6544562236bSHarry Wentland 	}
6554562236bSHarry Wentland 
6564562236bSHarry Wentland 	opp->funcs->opp_power_on_regamma_lut(opp, false);
6574562236bSHarry Wentland 
658cc0cb445SLeon Elazar 	return true;
6594562236bSHarry Wentland }
6604562236bSHarry Wentland 
6614562236bSHarry Wentland static enum dc_status bios_parser_crtc_source_select(
6624562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx)
6634562236bSHarry Wentland {
6644562236bSHarry Wentland 	struct dc_bios *dcb;
6654562236bSHarry Wentland 	/* call VBIOS table to set CRTC source for the HW
6664562236bSHarry Wentland 	 * encoder block
6674562236bSHarry Wentland 	 * note: video bios clears all FMT setting here. */
6684562236bSHarry Wentland 	struct bp_crtc_source_select crtc_source_select = {0};
6694562236bSHarry Wentland 	const struct core_sink *sink = pipe_ctx->stream->sink;
6704562236bSHarry Wentland 
6714562236bSHarry Wentland 	crtc_source_select.engine_id = pipe_ctx->stream_enc->id;
6724562236bSHarry Wentland 	crtc_source_select.controller_id = pipe_ctx->pipe_idx + 1;
6734562236bSHarry Wentland 	/*TODO: Need to un-hardcode color depth, dp_audio and account for
6744562236bSHarry Wentland 	 * the case where signal and sink signal is different (translator
6754562236bSHarry Wentland 	 * encoder)*/
6764562236bSHarry Wentland 	crtc_source_select.signal = pipe_ctx->stream->signal;
6774562236bSHarry Wentland 	crtc_source_select.enable_dp_audio = false;
6784562236bSHarry Wentland 	crtc_source_select.sink_signal = pipe_ctx->stream->signal;
6794562236bSHarry Wentland 	crtc_source_select.display_output_bit_depth = PANEL_8BIT_COLOR;
6804562236bSHarry Wentland 
6814562236bSHarry Wentland 	dcb = sink->ctx->dc_bios;
6824562236bSHarry Wentland 
6834562236bSHarry Wentland 	if (BP_RESULT_OK != dcb->funcs->crtc_source_select(
6844562236bSHarry Wentland 		dcb,
6854562236bSHarry Wentland 		&crtc_source_select)) {
6864562236bSHarry Wentland 		return DC_ERROR_UNEXPECTED;
6874562236bSHarry Wentland 	}
6884562236bSHarry Wentland 
6894562236bSHarry Wentland 	return DC_OK;
6904562236bSHarry Wentland }
6914562236bSHarry Wentland 
6924562236bSHarry Wentland void dce110_update_info_frame(struct pipe_ctx *pipe_ctx)
6934562236bSHarry Wentland {
69486e2e1beSHersen Wu 	ASSERT(pipe_ctx->stream);
69586e2e1beSHersen Wu 
69686e2e1beSHersen Wu 	if (pipe_ctx->stream_enc == NULL)
69786e2e1beSHersen Wu 		return;  /* this is not root pipe */
69886e2e1beSHersen Wu 
6994562236bSHarry Wentland 	if (dc_is_hdmi_signal(pipe_ctx->stream->signal))
7004562236bSHarry Wentland 		pipe_ctx->stream_enc->funcs->update_hdmi_info_packets(
7014562236bSHarry Wentland 			pipe_ctx->stream_enc,
7024562236bSHarry Wentland 			&pipe_ctx->encoder_info_frame);
7034562236bSHarry Wentland 	else if (dc_is_dp_signal(pipe_ctx->stream->signal))
7044562236bSHarry Wentland 		pipe_ctx->stream_enc->funcs->update_dp_info_packets(
7054562236bSHarry Wentland 			pipe_ctx->stream_enc,
7064562236bSHarry Wentland 			&pipe_ctx->encoder_info_frame);
7074562236bSHarry Wentland }
7084562236bSHarry Wentland 
7094562236bSHarry Wentland void dce110_enable_stream(struct pipe_ctx *pipe_ctx)
7104562236bSHarry Wentland {
7114562236bSHarry Wentland 	enum dc_lane_count lane_count =
7124562236bSHarry Wentland 		pipe_ctx->stream->sink->link->public.cur_link_settings.lane_count;
7134562236bSHarry Wentland 
7144562236bSHarry Wentland 	struct dc_crtc_timing *timing = &pipe_ctx->stream->public.timing;
7154562236bSHarry Wentland 	struct core_link *link = pipe_ctx->stream->sink->link;
7164562236bSHarry Wentland 
7174562236bSHarry Wentland 	/* 1. update AVI info frame (HDMI, DP)
7184562236bSHarry Wentland 	 * we always need to update info frame
7194562236bSHarry Wentland 	*/
7204562236bSHarry Wentland 	uint32_t active_total_with_borders;
7214562236bSHarry Wentland 	uint32_t early_control = 0;
7224562236bSHarry Wentland 	struct timing_generator *tg = pipe_ctx->tg;
7234562236bSHarry Wentland 
7244562236bSHarry Wentland 	/* TODOFPGA may change to hwss.update_info_frame */
7254562236bSHarry Wentland 	dce110_update_info_frame(pipe_ctx);
7264562236bSHarry Wentland 	/* enable early control to avoid corruption on DP monitor*/
7274562236bSHarry Wentland 	active_total_with_borders =
7284562236bSHarry Wentland 			timing->h_addressable
7294562236bSHarry Wentland 				+ timing->h_border_left
7304562236bSHarry Wentland 				+ timing->h_border_right;
7314562236bSHarry Wentland 
7324562236bSHarry Wentland 	if (lane_count != 0)
7334562236bSHarry Wentland 		early_control = active_total_with_borders % lane_count;
7344562236bSHarry Wentland 
7354562236bSHarry Wentland 	if (early_control == 0)
7364562236bSHarry Wentland 		early_control = lane_count;
7374562236bSHarry Wentland 
7384562236bSHarry Wentland 	tg->funcs->set_early_control(tg, early_control);
7394562236bSHarry Wentland 
7404562236bSHarry Wentland 	/* enable audio only within mode set */
7414562236bSHarry Wentland 	if (pipe_ctx->audio != NULL) {
7424562236bSHarry Wentland 		if (dc_is_dp_signal(pipe_ctx->stream->signal))
7434562236bSHarry Wentland 			pipe_ctx->stream_enc->funcs->dp_audio_enable(pipe_ctx->stream_enc);
7444562236bSHarry Wentland 	}
7454562236bSHarry Wentland 
7464562236bSHarry Wentland 	/* For MST, there are multiply stream go to only one link.
7474562236bSHarry Wentland 	 * connect DIG back_end to front_end while enable_stream and
7484562236bSHarry Wentland 	 * disconnect them during disable_stream
7494562236bSHarry Wentland 	 * BY this, it is logic clean to separate stream and link */
7504562236bSHarry Wentland 	 link->link_enc->funcs->connect_dig_be_to_fe(link->link_enc,
7514562236bSHarry Wentland 			pipe_ctx->stream_enc->id, true);
7524562236bSHarry Wentland 
7534562236bSHarry Wentland }
7544562236bSHarry Wentland 
7554562236bSHarry Wentland void dce110_disable_stream(struct pipe_ctx *pipe_ctx)
7564562236bSHarry Wentland {
7574562236bSHarry Wentland 	struct core_stream *stream = pipe_ctx->stream;
7584562236bSHarry Wentland 	struct core_link *link = stream->sink->link;
7594562236bSHarry Wentland 
7604562236bSHarry Wentland 	if (pipe_ctx->audio) {
7614562236bSHarry Wentland 		pipe_ctx->audio->funcs->az_disable(pipe_ctx->audio);
7624562236bSHarry Wentland 
7634562236bSHarry Wentland 		if (dc_is_dp_signal(pipe_ctx->stream->signal))
7644562236bSHarry Wentland 			pipe_ctx->stream_enc->funcs->dp_audio_disable(
7654562236bSHarry Wentland 					pipe_ctx->stream_enc);
7664562236bSHarry Wentland 		else
7674562236bSHarry Wentland 			pipe_ctx->stream_enc->funcs->hdmi_audio_disable(
7684562236bSHarry Wentland 					pipe_ctx->stream_enc);
7694562236bSHarry Wentland 
7704562236bSHarry Wentland 		pipe_ctx->audio = NULL;
7714562236bSHarry Wentland 
7724562236bSHarry Wentland 		/* TODO: notify audio driver for if audio modes list changed
7734562236bSHarry Wentland 		 * add audio mode list change flag */
7744562236bSHarry Wentland 		/* dal_audio_disable_azalia_audio_jack_presence(stream->audio,
7754562236bSHarry Wentland 		 * stream->stream_engine_id);
7764562236bSHarry Wentland 		 */
7774562236bSHarry Wentland 	}
7784562236bSHarry Wentland 
7794562236bSHarry Wentland 	if (dc_is_hdmi_signal(pipe_ctx->stream->signal))
7804562236bSHarry Wentland 		pipe_ctx->stream_enc->funcs->stop_hdmi_info_packets(
7814562236bSHarry Wentland 			pipe_ctx->stream_enc);
7824562236bSHarry Wentland 
7834562236bSHarry Wentland 	if (dc_is_dp_signal(pipe_ctx->stream->signal))
7844562236bSHarry Wentland 		pipe_ctx->stream_enc->funcs->stop_dp_info_packets(
7854562236bSHarry Wentland 			pipe_ctx->stream_enc);
7864562236bSHarry Wentland 
7874562236bSHarry Wentland 	pipe_ctx->stream_enc->funcs->audio_mute_control(
7884562236bSHarry Wentland 			pipe_ctx->stream_enc, true);
7894562236bSHarry Wentland 
7904562236bSHarry Wentland 
7914562236bSHarry Wentland 	/* blank at encoder level */
7924562236bSHarry Wentland 	if (dc_is_dp_signal(pipe_ctx->stream->signal))
7934562236bSHarry Wentland 		pipe_ctx->stream_enc->funcs->dp_blank(pipe_ctx->stream_enc);
7944562236bSHarry Wentland 
7954562236bSHarry Wentland 	link->link_enc->funcs->connect_dig_be_to_fe(
7964562236bSHarry Wentland 			link->link_enc,
7974562236bSHarry Wentland 			pipe_ctx->stream_enc->id,
7984562236bSHarry Wentland 			false);
7994562236bSHarry Wentland 
8004562236bSHarry Wentland }
8014562236bSHarry Wentland 
8024562236bSHarry Wentland void dce110_unblank_stream(struct pipe_ctx *pipe_ctx,
8034562236bSHarry Wentland 		struct dc_link_settings *link_settings)
8044562236bSHarry Wentland {
8054562236bSHarry Wentland 	struct encoder_unblank_param params = { { 0 } };
8064562236bSHarry Wentland 
8074562236bSHarry Wentland 	/* only 3 items below are used by unblank */
8086235b23cSTony Cheng 	params.pixel_clk_khz =
8094562236bSHarry Wentland 		pipe_ctx->stream->public.timing.pix_clk_khz;
8104562236bSHarry Wentland 	params.link_settings.link_rate = link_settings->link_rate;
8114562236bSHarry Wentland 	pipe_ctx->stream_enc->funcs->dp_unblank(pipe_ctx->stream_enc, &params);
8124562236bSHarry Wentland }
8134562236bSHarry Wentland 
8144562236bSHarry Wentland static enum audio_dto_source translate_to_dto_source(enum controller_id crtc_id)
8154562236bSHarry Wentland {
8164562236bSHarry Wentland 	switch (crtc_id) {
8174562236bSHarry Wentland 	case CONTROLLER_ID_D0:
8184562236bSHarry Wentland 		return DTO_SOURCE_ID0;
8194562236bSHarry Wentland 	case CONTROLLER_ID_D1:
8204562236bSHarry Wentland 		return DTO_SOURCE_ID1;
8214562236bSHarry Wentland 	case CONTROLLER_ID_D2:
8224562236bSHarry Wentland 		return DTO_SOURCE_ID2;
8234562236bSHarry Wentland 	case CONTROLLER_ID_D3:
8244562236bSHarry Wentland 		return DTO_SOURCE_ID3;
8254562236bSHarry Wentland 	case CONTROLLER_ID_D4:
8264562236bSHarry Wentland 		return DTO_SOURCE_ID4;
8274562236bSHarry Wentland 	case CONTROLLER_ID_D5:
8284562236bSHarry Wentland 		return DTO_SOURCE_ID5;
8294562236bSHarry Wentland 	default:
8304562236bSHarry Wentland 		return DTO_SOURCE_UNKNOWN;
8314562236bSHarry Wentland 	}
8324562236bSHarry Wentland }
8334562236bSHarry Wentland 
8344562236bSHarry Wentland static void build_audio_output(
8354562236bSHarry Wentland 	const struct pipe_ctx *pipe_ctx,
8364562236bSHarry Wentland 	struct audio_output *audio_output)
8374562236bSHarry Wentland {
8384562236bSHarry Wentland 	const struct core_stream *stream = pipe_ctx->stream;
8394562236bSHarry Wentland 	audio_output->engine_id = pipe_ctx->stream_enc->id;
8404562236bSHarry Wentland 
8414562236bSHarry Wentland 	audio_output->signal = pipe_ctx->stream->signal;
8424562236bSHarry Wentland 
8434562236bSHarry Wentland 	/* audio_crtc_info  */
8444562236bSHarry Wentland 
8454562236bSHarry Wentland 	audio_output->crtc_info.h_total =
8464562236bSHarry Wentland 		stream->public.timing.h_total;
8474562236bSHarry Wentland 
8484562236bSHarry Wentland 	/*
8494562236bSHarry Wentland 	 * Audio packets are sent during actual CRTC blank physical signal, we
8504562236bSHarry Wentland 	 * need to specify actual active signal portion
8514562236bSHarry Wentland 	 */
8524562236bSHarry Wentland 	audio_output->crtc_info.h_active =
8534562236bSHarry Wentland 			stream->public.timing.h_addressable
8544562236bSHarry Wentland 			+ stream->public.timing.h_border_left
8554562236bSHarry Wentland 			+ stream->public.timing.h_border_right;
8564562236bSHarry Wentland 
8574562236bSHarry Wentland 	audio_output->crtc_info.v_active =
8584562236bSHarry Wentland 			stream->public.timing.v_addressable
8594562236bSHarry Wentland 			+ stream->public.timing.v_border_top
8604562236bSHarry Wentland 			+ stream->public.timing.v_border_bottom;
8614562236bSHarry Wentland 
8624562236bSHarry Wentland 	audio_output->crtc_info.pixel_repetition = 1;
8634562236bSHarry Wentland 
8644562236bSHarry Wentland 	audio_output->crtc_info.interlaced =
8654562236bSHarry Wentland 			stream->public.timing.flags.INTERLACE;
8664562236bSHarry Wentland 
8674562236bSHarry Wentland 	audio_output->crtc_info.refresh_rate =
8684562236bSHarry Wentland 		(stream->public.timing.pix_clk_khz*1000)/
8694562236bSHarry Wentland 		(stream->public.timing.h_total*stream->public.timing.v_total);
8704562236bSHarry Wentland 
8714562236bSHarry Wentland 	audio_output->crtc_info.color_depth =
8724562236bSHarry Wentland 		stream->public.timing.display_color_depth;
8734562236bSHarry Wentland 
8744562236bSHarry Wentland 	audio_output->crtc_info.requested_pixel_clock =
8754562236bSHarry Wentland 			pipe_ctx->pix_clk_params.requested_pix_clk;
8764562236bSHarry Wentland 
8774562236bSHarry Wentland 	audio_output->crtc_info.calculated_pixel_clock =
8784562236bSHarry Wentland 			pipe_ctx->pix_clk_params.requested_pix_clk;
8794562236bSHarry Wentland 
88087b58768SCharlene Liu /*for HDMI, audio ACR is with deep color ratio factor*/
88187b58768SCharlene Liu 	if (dc_is_hdmi_signal(pipe_ctx->stream->signal) &&
88287b58768SCharlene Liu 		audio_output->crtc_info.requested_pixel_clock ==
88387b58768SCharlene Liu 				stream->public.timing.pix_clk_khz) {
88487b58768SCharlene Liu 		if (pipe_ctx->pix_clk_params.pixel_encoding == PIXEL_ENCODING_YCBCR420) {
88587b58768SCharlene Liu 			audio_output->crtc_info.requested_pixel_clock =
88687b58768SCharlene Liu 					audio_output->crtc_info.requested_pixel_clock/2;
88787b58768SCharlene Liu 			audio_output->crtc_info.calculated_pixel_clock =
88887b58768SCharlene Liu 					pipe_ctx->pix_clk_params.requested_pix_clk/2;
88987b58768SCharlene Liu 
89087b58768SCharlene Liu 		}
89187b58768SCharlene Liu 	}
89287b58768SCharlene Liu 
8934562236bSHarry Wentland 	if (pipe_ctx->stream->signal == SIGNAL_TYPE_DISPLAY_PORT ||
8944562236bSHarry Wentland 			pipe_ctx->stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
8954562236bSHarry Wentland 		audio_output->pll_info.dp_dto_source_clock_in_khz =
8961a687574SDmytro Laktyushkin 				pipe_ctx->dis_clk->funcs->get_dp_ref_clk_frequency(
8974562236bSHarry Wentland 						pipe_ctx->dis_clk);
8984562236bSHarry Wentland 	}
8994562236bSHarry Wentland 
9004562236bSHarry Wentland 	audio_output->pll_info.feed_back_divider =
9014562236bSHarry Wentland 			pipe_ctx->pll_settings.feedback_divider;
9024562236bSHarry Wentland 
9034562236bSHarry Wentland 	audio_output->pll_info.dto_source =
9044562236bSHarry Wentland 		translate_to_dto_source(
9054562236bSHarry Wentland 			pipe_ctx->pipe_idx + 1);
9064562236bSHarry Wentland 
9074562236bSHarry Wentland 	/* TODO hard code to enable for now. Need get from stream */
9084562236bSHarry Wentland 	audio_output->pll_info.ss_enabled = true;
9094562236bSHarry Wentland 
9104562236bSHarry Wentland 	audio_output->pll_info.ss_percentage =
9114562236bSHarry Wentland 			pipe_ctx->pll_settings.ss_percentage;
9124562236bSHarry Wentland }
9134562236bSHarry Wentland 
9144562236bSHarry Wentland static void get_surface_visual_confirm_color(const struct pipe_ctx *pipe_ctx,
9154562236bSHarry Wentland 		struct tg_color *color)
9164562236bSHarry Wentland {
9174562236bSHarry Wentland 	uint32_t color_value = MAX_TG_COLOR_VALUE * (4 - pipe_ctx->pipe_idx) / 4;
9184562236bSHarry Wentland 
9194562236bSHarry Wentland 	switch (pipe_ctx->scl_data.format) {
9204562236bSHarry Wentland 	case PIXEL_FORMAT_ARGB8888:
9214562236bSHarry Wentland 		/* set boarder color to red */
9224562236bSHarry Wentland 		color->color_r_cr = color_value;
9234562236bSHarry Wentland 		break;
9244562236bSHarry Wentland 
9254562236bSHarry Wentland 	case PIXEL_FORMAT_ARGB2101010:
9264562236bSHarry Wentland 		/* set boarder color to blue */
9274562236bSHarry Wentland 		color->color_b_cb = color_value;
9284562236bSHarry Wentland 		break;
9294562236bSHarry Wentland 	case PIXEL_FORMAT_420BPP12:
9304562236bSHarry Wentland 		/* set boarder color to green */
9314562236bSHarry Wentland 		color->color_g_y = color_value;
9324562236bSHarry Wentland 		break;
9334562236bSHarry Wentland 	case PIXEL_FORMAT_FP16:
9344562236bSHarry Wentland 		/* set boarder color to white */
9354562236bSHarry Wentland 		color->color_r_cr = color_value;
9364562236bSHarry Wentland 		color->color_b_cb = color_value;
9374562236bSHarry Wentland 		color->color_g_y = color_value;
9384562236bSHarry Wentland 		break;
9394562236bSHarry Wentland 	default:
9404562236bSHarry Wentland 		break;
9414562236bSHarry Wentland 	}
9424562236bSHarry Wentland }
9434562236bSHarry Wentland 
9444562236bSHarry Wentland static void program_scaler(const struct core_dc *dc,
9454562236bSHarry Wentland 		const struct pipe_ctx *pipe_ctx)
9464562236bSHarry Wentland {
9474562236bSHarry Wentland 	struct tg_color color = {0};
9484562236bSHarry Wentland 
9494562236bSHarry Wentland 	if (dc->public.debug.surface_visual_confirm)
9504562236bSHarry Wentland 		get_surface_visual_confirm_color(pipe_ctx, &color);
9514562236bSHarry Wentland 	else
9524562236bSHarry Wentland 		color_space_to_black_color(dc,
9534562236bSHarry Wentland 				pipe_ctx->stream->public.output_color_space,
9544562236bSHarry Wentland 				&color);
9554562236bSHarry Wentland 
9564562236bSHarry Wentland 	pipe_ctx->xfm->funcs->transform_set_pixel_storage_depth(
9574562236bSHarry Wentland 		pipe_ctx->xfm,
9584562236bSHarry Wentland 		pipe_ctx->scl_data.lb_params.depth,
9594562236bSHarry Wentland 		&pipe_ctx->stream->bit_depth_params);
9604562236bSHarry Wentland 
9614562236bSHarry Wentland 	if (pipe_ctx->tg->funcs->set_overscan_blank_color)
9624562236bSHarry Wentland 		pipe_ctx->tg->funcs->set_overscan_blank_color(
9634562236bSHarry Wentland 				pipe_ctx->tg,
9644562236bSHarry Wentland 				&color);
9654562236bSHarry Wentland 
9664562236bSHarry Wentland 	pipe_ctx->xfm->funcs->transform_set_scaler(pipe_ctx->xfm,
9674562236bSHarry Wentland 		&pipe_ctx->scl_data);
9684562236bSHarry Wentland }
9694562236bSHarry Wentland 
9704b5e7d62SHersen Wu static enum dc_status dce110_prog_pixclk_crtc_otg(
9714562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx,
9724562236bSHarry Wentland 		struct validate_context *context,
9734562236bSHarry Wentland 		struct core_dc *dc)
9744562236bSHarry Wentland {
9754562236bSHarry Wentland 	struct core_stream *stream = pipe_ctx->stream;
9764562236bSHarry Wentland 	struct pipe_ctx *pipe_ctx_old = &dc->current_context->res_ctx.
9774562236bSHarry Wentland 			pipe_ctx[pipe_ctx->pipe_idx];
9784562236bSHarry Wentland 	struct tg_color black_color = {0};
9794562236bSHarry Wentland 
9804562236bSHarry Wentland 	if (!pipe_ctx_old->stream) {
9814562236bSHarry Wentland 
9824562236bSHarry Wentland 		/* program blank color */
9834562236bSHarry Wentland 		color_space_to_black_color(dc,
9844562236bSHarry Wentland 				stream->public.output_color_space, &black_color);
9854562236bSHarry Wentland 		pipe_ctx->tg->funcs->set_blank_color(
9864562236bSHarry Wentland 				pipe_ctx->tg,
9874562236bSHarry Wentland 				&black_color);
9884b5e7d62SHersen Wu 
9894562236bSHarry Wentland 		/*
9904562236bSHarry Wentland 		 * Must blank CRTC after disabling power gating and before any
9914562236bSHarry Wentland 		 * programming, otherwise CRTC will be hung in bad state
9924562236bSHarry Wentland 		 */
9934562236bSHarry Wentland 		pipe_ctx->tg->funcs->set_blank(pipe_ctx->tg, true);
9944562236bSHarry Wentland 
9954562236bSHarry Wentland 		if (false == pipe_ctx->clock_source->funcs->program_pix_clk(
9964562236bSHarry Wentland 				pipe_ctx->clock_source,
9974562236bSHarry Wentland 				&pipe_ctx->pix_clk_params,
9984562236bSHarry Wentland 				&pipe_ctx->pll_settings)) {
9994562236bSHarry Wentland 			BREAK_TO_DEBUGGER();
10004562236bSHarry Wentland 			return DC_ERROR_UNEXPECTED;
10014562236bSHarry Wentland 		}
10024562236bSHarry Wentland 
10034562236bSHarry Wentland 		pipe_ctx->tg->funcs->program_timing(
10044562236bSHarry Wentland 				pipe_ctx->tg,
10054562236bSHarry Wentland 				&stream->public.timing,
10064562236bSHarry Wentland 				true);
10074562236bSHarry Wentland 	}
10084562236bSHarry Wentland 
10094562236bSHarry Wentland 	if (!pipe_ctx_old->stream) {
10104562236bSHarry Wentland 		if (false == pipe_ctx->tg->funcs->enable_crtc(
10114562236bSHarry Wentland 				pipe_ctx->tg)) {
10124562236bSHarry Wentland 			BREAK_TO_DEBUGGER();
10134562236bSHarry Wentland 			return DC_ERROR_UNEXPECTED;
10144562236bSHarry Wentland 		}
10154562236bSHarry Wentland 	}
10164562236bSHarry Wentland 
10174562236bSHarry Wentland 	return DC_OK;
10184562236bSHarry Wentland }
10194562236bSHarry Wentland 
10204562236bSHarry Wentland static enum dc_status apply_single_controller_ctx_to_hw(
10214562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx,
10224562236bSHarry Wentland 		struct validate_context *context,
10234562236bSHarry Wentland 		struct core_dc *dc)
10244562236bSHarry Wentland {
10254562236bSHarry Wentland 	struct core_stream *stream = pipe_ctx->stream;
10264562236bSHarry Wentland 	struct pipe_ctx *pipe_ctx_old = &dc->current_context->res_ctx.
10274562236bSHarry Wentland 			pipe_ctx[pipe_ctx->pipe_idx];
10284562236bSHarry Wentland 
10294562236bSHarry Wentland 	/*  */
10304562236bSHarry Wentland 	dc->hwss.prog_pixclk_crtc_otg(pipe_ctx, context, dc);
10314562236bSHarry Wentland 
10324562236bSHarry Wentland 	pipe_ctx->opp->funcs->opp_set_dyn_expansion(
10334562236bSHarry Wentland 			pipe_ctx->opp,
10344562236bSHarry Wentland 			COLOR_SPACE_YCBCR601,
10354562236bSHarry Wentland 			stream->public.timing.display_color_depth,
10364562236bSHarry Wentland 			pipe_ctx->stream->signal);
10374562236bSHarry Wentland 
1038181a888fSCharlene Liu 	/* FPGA does not program backend */
1039181a888fSCharlene Liu 	if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
10404562236bSHarry Wentland 	pipe_ctx->opp->funcs->opp_program_fmt(
10414562236bSHarry Wentland 			pipe_ctx->opp,
10424562236bSHarry Wentland 			&stream->bit_depth_params,
10434562236bSHarry Wentland 			&stream->clamping);
10444562236bSHarry Wentland 		return DC_OK;
1045181a888fSCharlene Liu 	}
10464562236bSHarry Wentland 	/* TODO: move to stream encoder */
10474562236bSHarry Wentland 	if (pipe_ctx->stream->signal != SIGNAL_TYPE_VIRTUAL)
10484562236bSHarry Wentland 		if (DC_OK != bios_parser_crtc_source_select(pipe_ctx)) {
10494562236bSHarry Wentland 			BREAK_TO_DEBUGGER();
10504562236bSHarry Wentland 			return DC_ERROR_UNEXPECTED;
10514562236bSHarry Wentland 		}
10524562236bSHarry Wentland 
10534562236bSHarry Wentland 	if (pipe_ctx->stream->signal != SIGNAL_TYPE_VIRTUAL)
10544562236bSHarry Wentland 		stream->sink->link->link_enc->funcs->setup(
10554562236bSHarry Wentland 			stream->sink->link->link_enc,
10564562236bSHarry Wentland 			pipe_ctx->stream->signal);
10574562236bSHarry Wentland 
1058181a888fSCharlene Liu /*vbios crtc_source_selection and encoder_setup will override fmt_C*/
1059181a888fSCharlene Liu 	pipe_ctx->opp->funcs->opp_program_fmt(
1060181a888fSCharlene Liu 			pipe_ctx->opp,
1061181a888fSCharlene Liu 			&stream->bit_depth_params,
1062181a888fSCharlene Liu 			&stream->clamping);
1063181a888fSCharlene Liu 
10644562236bSHarry Wentland 	if (dc_is_dp_signal(pipe_ctx->stream->signal))
10654562236bSHarry Wentland 		pipe_ctx->stream_enc->funcs->dp_set_stream_attribute(
10664562236bSHarry Wentland 			pipe_ctx->stream_enc,
10674562236bSHarry Wentland 			&stream->public.timing,
10684562236bSHarry Wentland 			stream->public.output_color_space);
10694562236bSHarry Wentland 
10704562236bSHarry Wentland 	if (dc_is_hdmi_signal(pipe_ctx->stream->signal))
10714562236bSHarry Wentland 		pipe_ctx->stream_enc->funcs->hdmi_set_stream_attribute(
10724562236bSHarry Wentland 			pipe_ctx->stream_enc,
10734562236bSHarry Wentland 			&stream->public.timing,
10744562236bSHarry Wentland 			stream->phy_pix_clk,
10754562236bSHarry Wentland 			pipe_ctx->audio != NULL);
10764562236bSHarry Wentland 
10774562236bSHarry Wentland 	if (dc_is_dvi_signal(pipe_ctx->stream->signal))
10784562236bSHarry Wentland 		pipe_ctx->stream_enc->funcs->dvi_set_stream_attribute(
10794562236bSHarry Wentland 			pipe_ctx->stream_enc,
10804562236bSHarry Wentland 			&stream->public.timing,
10814562236bSHarry Wentland 			(pipe_ctx->stream->signal == SIGNAL_TYPE_DVI_DUAL_LINK) ?
10824562236bSHarry Wentland 			true : false);
10834562236bSHarry Wentland 
10844562236bSHarry Wentland 	if (!pipe_ctx_old->stream) {
10854562236bSHarry Wentland 		core_link_enable_stream(pipe_ctx);
10864562236bSHarry Wentland 
1087b3c64dffSCharlene Liu 	resource_build_info_frame(pipe_ctx);
1088b3c64dffSCharlene Liu 	dce110_update_info_frame(pipe_ctx);
10894562236bSHarry Wentland 		if (dc_is_dp_signal(pipe_ctx->stream->signal))
10904562236bSHarry Wentland 			dce110_unblank_stream(pipe_ctx,
10914562236bSHarry Wentland 				&stream->sink->link->public.cur_link_settings);
10924562236bSHarry Wentland 	}
10934562236bSHarry Wentland 
10944562236bSHarry Wentland 	pipe_ctx->scl_data.lb_params.alpha_en = pipe_ctx->bottom_pipe != 0;
10954562236bSHarry Wentland 	/* program_scaler and allocate_mem_input are not new asic */
10964562236bSHarry Wentland 	if (!pipe_ctx_old || memcmp(&pipe_ctx_old->scl_data,
10974562236bSHarry Wentland 				&pipe_ctx->scl_data,
10984562236bSHarry Wentland 				sizeof(struct scaler_data)) != 0)
10994562236bSHarry Wentland 		program_scaler(dc, pipe_ctx);
11004562236bSHarry Wentland 
11014562236bSHarry Wentland 	/* mst support - use total stream count */
11024562236bSHarry Wentland 		pipe_ctx->mi->funcs->allocate_mem_input(
11034562236bSHarry Wentland 					pipe_ctx->mi,
11044562236bSHarry Wentland 					stream->public.timing.h_total,
11054562236bSHarry Wentland 					stream->public.timing.v_total,
11064562236bSHarry Wentland 					stream->public.timing.pix_clk_khz,
1107ab2541b6SAric Cyr 					context->stream_count);
11084562236bSHarry Wentland 
11094562236bSHarry Wentland 	return DC_OK;
11104562236bSHarry Wentland }
11114562236bSHarry Wentland 
11124562236bSHarry Wentland /******************************************************************************/
11134562236bSHarry Wentland 
11144562236bSHarry Wentland static void power_down_encoders(struct core_dc *dc)
11154562236bSHarry Wentland {
11164562236bSHarry Wentland 	int i;
11174562236bSHarry Wentland 
11184562236bSHarry Wentland 	for (i = 0; i < dc->link_count; i++) {
11194562236bSHarry Wentland 		dc->links[i]->link_enc->funcs->disable_output(
11204562236bSHarry Wentland 				dc->links[i]->link_enc, SIGNAL_TYPE_NONE);
11214562236bSHarry Wentland 	}
11224562236bSHarry Wentland }
11234562236bSHarry Wentland 
11244562236bSHarry Wentland static void power_down_controllers(struct core_dc *dc)
11254562236bSHarry Wentland {
11264562236bSHarry Wentland 	int i;
11274562236bSHarry Wentland 
11284562236bSHarry Wentland 	for (i = 0; i < dc->res_pool->pipe_count; i++) {
11294562236bSHarry Wentland 		dc->res_pool->timing_generators[i]->funcs->disable_crtc(
11304562236bSHarry Wentland 				dc->res_pool->timing_generators[i]);
11314562236bSHarry Wentland 	}
11324562236bSHarry Wentland }
11334562236bSHarry Wentland 
11344562236bSHarry Wentland static void power_down_clock_sources(struct core_dc *dc)
11354562236bSHarry Wentland {
11364562236bSHarry Wentland 	int i;
11374562236bSHarry Wentland 
11384562236bSHarry Wentland 	if (dc->res_pool->dp_clock_source->funcs->cs_power_down(
11394562236bSHarry Wentland 		dc->res_pool->dp_clock_source) == false)
11404562236bSHarry Wentland 		dm_error("Failed to power down pll! (dp clk src)\n");
11414562236bSHarry Wentland 
11424562236bSHarry Wentland 	for (i = 0; i < dc->res_pool->clk_src_count; i++) {
11434562236bSHarry Wentland 		if (dc->res_pool->clock_sources[i]->funcs->cs_power_down(
11444562236bSHarry Wentland 				dc->res_pool->clock_sources[i]) == false)
11454562236bSHarry Wentland 			dm_error("Failed to power down pll! (clk src index=%d)\n", i);
11464562236bSHarry Wentland 	}
11474562236bSHarry Wentland }
11484562236bSHarry Wentland 
11494562236bSHarry Wentland static void power_down_all_hw_blocks(struct core_dc *dc)
11504562236bSHarry Wentland {
11514562236bSHarry Wentland 	power_down_encoders(dc);
11524562236bSHarry Wentland 
11534562236bSHarry Wentland 	power_down_controllers(dc);
11544562236bSHarry Wentland 
11554562236bSHarry Wentland 	power_down_clock_sources(dc);
11564562236bSHarry Wentland }
11574562236bSHarry Wentland 
11584562236bSHarry Wentland static void disable_vga_and_power_gate_all_controllers(
11594562236bSHarry Wentland 		struct core_dc *dc)
11604562236bSHarry Wentland {
11614562236bSHarry Wentland 	int i;
11624562236bSHarry Wentland 	struct timing_generator *tg;
11634562236bSHarry Wentland 	struct dc_context *ctx = dc->ctx;
11644562236bSHarry Wentland 
11654562236bSHarry Wentland 	for (i = 0; i < dc->res_pool->pipe_count; i++) {
11664562236bSHarry Wentland 		tg = dc->res_pool->timing_generators[i];
11674562236bSHarry Wentland 
11684562236bSHarry Wentland 		tg->funcs->disable_vga(tg);
11694562236bSHarry Wentland 
11704562236bSHarry Wentland 		/* Enable CLOCK gating for each pipe BEFORE controller
11714562236bSHarry Wentland 		 * powergating. */
11724562236bSHarry Wentland 		enable_display_pipe_clock_gating(ctx,
11734562236bSHarry Wentland 				true);
11744562236bSHarry Wentland 
11754562236bSHarry Wentland 		dc->hwss.power_down_front_end(
11764562236bSHarry Wentland 			dc, &dc->current_context->res_ctx.pipe_ctx[i]);
11774562236bSHarry Wentland 	}
11784562236bSHarry Wentland }
11794562236bSHarry Wentland 
11804562236bSHarry Wentland /**
11814562236bSHarry Wentland  * When ASIC goes from VBIOS/VGA mode to driver/accelerated mode we need:
11824562236bSHarry Wentland  *  1. Power down all DC HW blocks
11834562236bSHarry Wentland  *  2. Disable VGA engine on all controllers
11844562236bSHarry Wentland  *  3. Enable power gating for controller
11854562236bSHarry Wentland  *  4. Set acc_mode_change bit (VBIOS will clear this bit when going to FSDOS)
11864562236bSHarry Wentland  */
11874562236bSHarry Wentland void dce110_enable_accelerated_mode(struct core_dc *dc)
11884562236bSHarry Wentland {
11894562236bSHarry Wentland 	power_down_all_hw_blocks(dc);
11904562236bSHarry Wentland 
11914562236bSHarry Wentland 	disable_vga_and_power_gate_all_controllers(dc);
11924562236bSHarry Wentland 	bios_set_scratch_acc_mode_change(dc->ctx->dc_bios);
11934562236bSHarry Wentland }
11944562236bSHarry Wentland 
11954562236bSHarry Wentland static uint32_t compute_pstate_blackout_duration(
11964562236bSHarry Wentland 	struct bw_fixed blackout_duration,
11974562236bSHarry Wentland 	const struct core_stream *stream)
11984562236bSHarry Wentland {
11994562236bSHarry Wentland 	uint32_t total_dest_line_time_ns;
12004562236bSHarry Wentland 	uint32_t pstate_blackout_duration_ns;
12014562236bSHarry Wentland 
12024562236bSHarry Wentland 	pstate_blackout_duration_ns = 1000 * blackout_duration.value >> 24;
12034562236bSHarry Wentland 
12044562236bSHarry Wentland 	total_dest_line_time_ns = 1000000UL *
12054562236bSHarry Wentland 		stream->public.timing.h_total /
12064562236bSHarry Wentland 		stream->public.timing.pix_clk_khz +
12074562236bSHarry Wentland 		pstate_blackout_duration_ns;
12084562236bSHarry Wentland 
12094562236bSHarry Wentland 	return total_dest_line_time_ns;
12104562236bSHarry Wentland }
12114562236bSHarry Wentland 
12124562236bSHarry Wentland /* get the index of the pipe_ctx if there were no gaps in the pipe_ctx array*/
12134562236bSHarry Wentland int get_bw_result_idx(
12144562236bSHarry Wentland 		struct resource_context *res_ctx,
12154562236bSHarry Wentland 		int pipe_idx)
12164562236bSHarry Wentland {
12174562236bSHarry Wentland 	int i, collapsed_idx;
12184562236bSHarry Wentland 
12194562236bSHarry Wentland 	if (res_ctx->pipe_ctx[pipe_idx].top_pipe)
12204562236bSHarry Wentland 		return 3;
12214562236bSHarry Wentland 
12224562236bSHarry Wentland 	collapsed_idx = 0;
12234562236bSHarry Wentland 	for (i = 0; i < pipe_idx; i++) {
12244562236bSHarry Wentland 		if (res_ctx->pipe_ctx[i].stream)
12254562236bSHarry Wentland 			collapsed_idx++;
12264562236bSHarry Wentland 	}
12274562236bSHarry Wentland 
12284562236bSHarry Wentland 	return collapsed_idx;
12294562236bSHarry Wentland }
12304562236bSHarry Wentland 
12314562236bSHarry Wentland static bool is_watermark_set_a_greater(
12324562236bSHarry Wentland 		const struct bw_watermarks *set_a,
12334562236bSHarry Wentland 		const struct bw_watermarks *set_b)
12344562236bSHarry Wentland {
12354562236bSHarry Wentland 	if (set_a->a_mark > set_b->a_mark
12364562236bSHarry Wentland 			|| set_a->b_mark > set_b->b_mark
12374562236bSHarry Wentland 			|| set_a->c_mark > set_b->c_mark
12384562236bSHarry Wentland 			|| set_a->d_mark > set_b->d_mark)
12394562236bSHarry Wentland 		return true;
12404562236bSHarry Wentland 	return false;
12414562236bSHarry Wentland }
12424562236bSHarry Wentland 
12434562236bSHarry Wentland static bool did_watermarks_increase(
12444562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx,
12454562236bSHarry Wentland 		struct validate_context *context,
12464562236bSHarry Wentland 		struct validate_context *old_context)
12474562236bSHarry Wentland {
12484562236bSHarry Wentland 	int collapsed_pipe_idx = get_bw_result_idx(&context->res_ctx,
12494562236bSHarry Wentland 			pipe_ctx->pipe_idx);
12504562236bSHarry Wentland 	int old_collapsed_pipe_idx = get_bw_result_idx(&old_context->res_ctx,
12514562236bSHarry Wentland 			pipe_ctx->pipe_idx);
12524562236bSHarry Wentland 	struct pipe_ctx *old_pipe_ctx =  &old_context->res_ctx.pipe_ctx[pipe_ctx->pipe_idx];
12534562236bSHarry Wentland 
12544562236bSHarry Wentland 	if (!old_pipe_ctx->stream)
12554562236bSHarry Wentland 		return true;
12564562236bSHarry Wentland 
12574562236bSHarry Wentland 	if (is_watermark_set_a_greater(
12584562236bSHarry Wentland 			&context->bw_results.nbp_state_change_wm_ns[collapsed_pipe_idx],
12594562236bSHarry Wentland 			&old_context->bw_results.nbp_state_change_wm_ns[old_collapsed_pipe_idx]))
12604562236bSHarry Wentland 		return true;
12614562236bSHarry Wentland 	if (is_watermark_set_a_greater(
12624562236bSHarry Wentland 			&context->bw_results.stutter_exit_wm_ns[collapsed_pipe_idx],
12634562236bSHarry Wentland 			&old_context->bw_results.stutter_exit_wm_ns[old_collapsed_pipe_idx]))
12644562236bSHarry Wentland 		return true;
12654562236bSHarry Wentland 	if (is_watermark_set_a_greater(
12664562236bSHarry Wentland 			&context->bw_results.urgent_wm_ns[collapsed_pipe_idx],
12674562236bSHarry Wentland 			&old_context->bw_results.urgent_wm_ns[old_collapsed_pipe_idx]))
12684562236bSHarry Wentland 		return true;
12694562236bSHarry Wentland 
12704562236bSHarry Wentland 	return false;
12714562236bSHarry Wentland }
12724562236bSHarry Wentland 
12734562236bSHarry Wentland static void program_wm_for_pipe(struct core_dc *dc,
12744562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx,
12754562236bSHarry Wentland 		struct validate_context *context)
12764562236bSHarry Wentland {
12774562236bSHarry Wentland 	int total_dest_line_time_ns = compute_pstate_blackout_duration(
12784562236bSHarry Wentland 			dc->bw_vbios.blackout_duration,
12794562236bSHarry Wentland 			pipe_ctx->stream);
12804562236bSHarry Wentland 	int bw_result_idx = get_bw_result_idx(&context->res_ctx,
12814562236bSHarry Wentland 				pipe_ctx->pipe_idx);
12824562236bSHarry Wentland 
12834562236bSHarry Wentland 	pipe_ctx->mi->funcs->mem_input_program_display_marks(
12844562236bSHarry Wentland 		pipe_ctx->mi,
12854562236bSHarry Wentland 		context->bw_results.nbp_state_change_wm_ns[bw_result_idx],
12864562236bSHarry Wentland 		context->bw_results.stutter_exit_wm_ns[bw_result_idx],
12874562236bSHarry Wentland 		context->bw_results.urgent_wm_ns[bw_result_idx],
12884562236bSHarry Wentland 		total_dest_line_time_ns);
12894562236bSHarry Wentland 
12904562236bSHarry Wentland 	if (pipe_ctx->top_pipe)
12914562236bSHarry Wentland 		pipe_ctx->mi->funcs->mem_input_program_chroma_display_marks(
12924562236bSHarry Wentland 				pipe_ctx->mi,
12934562236bSHarry Wentland 				context->bw_results.nbp_state_change_wm_ns[bw_result_idx + 1],
12944562236bSHarry Wentland 				context->bw_results.stutter_exit_wm_ns[bw_result_idx + 1],
12954562236bSHarry Wentland 				context->bw_results.urgent_wm_ns[bw_result_idx + 1],
12964562236bSHarry Wentland 				total_dest_line_time_ns);
12974562236bSHarry Wentland }
12984562236bSHarry Wentland 
12994562236bSHarry Wentland void dce110_set_displaymarks(
13004562236bSHarry Wentland 	const struct core_dc *dc,
13014562236bSHarry Wentland 	struct validate_context *context)
13024562236bSHarry Wentland {
13034562236bSHarry Wentland 	uint8_t i, num_pipes;
13044562236bSHarry Wentland 	unsigned int underlay_idx = dc->res_pool->underlay_pipe_index;
13054562236bSHarry Wentland 
13064562236bSHarry Wentland 	for (i = 0, num_pipes = 0; i < MAX_PIPES; i++) {
13074562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i];
13084562236bSHarry Wentland 		uint32_t total_dest_line_time_ns;
13094562236bSHarry Wentland 
13104562236bSHarry Wentland 		if (pipe_ctx->stream == NULL)
13114562236bSHarry Wentland 			continue;
13124562236bSHarry Wentland 
13134562236bSHarry Wentland 		total_dest_line_time_ns = compute_pstate_blackout_duration(
13144562236bSHarry Wentland 			dc->bw_vbios.blackout_duration, pipe_ctx->stream);
13154562236bSHarry Wentland 		pipe_ctx->mi->funcs->mem_input_program_display_marks(
13164562236bSHarry Wentland 			pipe_ctx->mi,
13174562236bSHarry Wentland 			context->bw_results.nbp_state_change_wm_ns[num_pipes],
13184562236bSHarry Wentland 			context->bw_results.stutter_exit_wm_ns[num_pipes],
13194562236bSHarry Wentland 			context->bw_results.urgent_wm_ns[num_pipes],
13204562236bSHarry Wentland 			total_dest_line_time_ns);
13214562236bSHarry Wentland 		if (i == underlay_idx) {
13224562236bSHarry Wentland 			num_pipes++;
13234562236bSHarry Wentland 			pipe_ctx->mi->funcs->mem_input_program_chroma_display_marks(
13244562236bSHarry Wentland 				pipe_ctx->mi,
13254562236bSHarry Wentland 				context->bw_results.nbp_state_change_wm_ns[num_pipes],
13264562236bSHarry Wentland 				context->bw_results.stutter_exit_wm_ns[num_pipes],
13274562236bSHarry Wentland 				context->bw_results.urgent_wm_ns[num_pipes],
13284562236bSHarry Wentland 				total_dest_line_time_ns);
13294562236bSHarry Wentland 		}
13304562236bSHarry Wentland 		num_pipes++;
13314562236bSHarry Wentland 	}
13324562236bSHarry Wentland }
13334562236bSHarry Wentland 
13344562236bSHarry Wentland static void set_safe_displaymarks(struct resource_context *res_ctx)
13354562236bSHarry Wentland {
13364562236bSHarry Wentland 	int i;
13374562236bSHarry Wentland 	int underlay_idx = res_ctx->pool->underlay_pipe_index;
13384562236bSHarry Wentland 	struct bw_watermarks max_marks = {
13394562236bSHarry Wentland 		MAX_WATERMARK, MAX_WATERMARK, MAX_WATERMARK, MAX_WATERMARK };
13404562236bSHarry Wentland 	struct bw_watermarks nbp_marks = {
13414562236bSHarry Wentland 		SAFE_NBP_MARK, SAFE_NBP_MARK, SAFE_NBP_MARK, SAFE_NBP_MARK };
13424562236bSHarry Wentland 
13434562236bSHarry Wentland 	for (i = 0; i < MAX_PIPES; i++) {
13444562236bSHarry Wentland 		if (res_ctx->pipe_ctx[i].stream == NULL)
13454562236bSHarry Wentland 			continue;
13464562236bSHarry Wentland 
13474562236bSHarry Wentland 		res_ctx->pipe_ctx[i].mi->funcs->mem_input_program_display_marks(
13484562236bSHarry Wentland 				res_ctx->pipe_ctx[i].mi,
13494562236bSHarry Wentland 				nbp_marks,
13504562236bSHarry Wentland 				max_marks,
13514562236bSHarry Wentland 				max_marks,
13524562236bSHarry Wentland 				MAX_WATERMARK);
13534562236bSHarry Wentland 		if (i == underlay_idx)
13544562236bSHarry Wentland 			res_ctx->pipe_ctx[i].mi->funcs->mem_input_program_chroma_display_marks(
13554562236bSHarry Wentland 				res_ctx->pipe_ctx[i].mi,
13564562236bSHarry Wentland 				nbp_marks,
13574562236bSHarry Wentland 				max_marks,
13584562236bSHarry Wentland 				max_marks,
13594562236bSHarry Wentland 				MAX_WATERMARK);
13604562236bSHarry Wentland 	}
13614562236bSHarry Wentland }
13624562236bSHarry Wentland 
13634562236bSHarry Wentland static void switch_dp_clock_sources(
13644562236bSHarry Wentland 	const struct core_dc *dc,
13654562236bSHarry Wentland 	struct resource_context *res_ctx)
13664562236bSHarry Wentland {
13674562236bSHarry Wentland 	uint8_t i;
13684562236bSHarry Wentland 	for (i = 0; i < MAX_PIPES; i++) {
13694562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx = &res_ctx->pipe_ctx[i];
13704562236bSHarry Wentland 
13714562236bSHarry Wentland 		if (pipe_ctx->stream == NULL || pipe_ctx->top_pipe)
13724562236bSHarry Wentland 			continue;
13734562236bSHarry Wentland 
13744562236bSHarry Wentland 		if (dc_is_dp_signal(pipe_ctx->stream->signal)) {
13754562236bSHarry Wentland 			struct clock_source *clk_src =
13764562236bSHarry Wentland 				resource_find_used_clk_src_for_sharing(
13774562236bSHarry Wentland 						res_ctx, pipe_ctx);
13784562236bSHarry Wentland 
13794562236bSHarry Wentland 			if (clk_src &&
13804562236bSHarry Wentland 				clk_src != pipe_ctx->clock_source) {
13814562236bSHarry Wentland 				resource_unreference_clock_source(
13828c737fccSYongqiang Sun 					res_ctx, &pipe_ctx->clock_source);
13834562236bSHarry Wentland 				pipe_ctx->clock_source = clk_src;
13844562236bSHarry Wentland 				resource_reference_clock_source(res_ctx, clk_src);
13854562236bSHarry Wentland 
13864562236bSHarry Wentland 				dce_crtc_switch_to_clk_src(dc->hwseq, clk_src, i);
13874562236bSHarry Wentland 			}
13884562236bSHarry Wentland 		}
13894562236bSHarry Wentland 	}
13904562236bSHarry Wentland }
13914562236bSHarry Wentland 
13924562236bSHarry Wentland /*******************************************************************************
13934562236bSHarry Wentland  * Public functions
13944562236bSHarry Wentland  ******************************************************************************/
13954562236bSHarry Wentland 
13964562236bSHarry Wentland static void reset_single_pipe_hw_ctx(
13974562236bSHarry Wentland 		const struct core_dc *dc,
13984562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx,
13994562236bSHarry Wentland 		struct validate_context *context)
14004562236bSHarry Wentland {
14014562236bSHarry Wentland 	core_link_disable_stream(pipe_ctx);
14024b5e7d62SHersen Wu 	pipe_ctx->tg->funcs->set_blank(pipe_ctx->tg, true);
14034b5e7d62SHersen Wu 	if (!hwss_wait_for_blank_complete(pipe_ctx->tg)) {
14044562236bSHarry Wentland 		dm_error("DC: failed to blank crtc!\n");
14054562236bSHarry Wentland 		BREAK_TO_DEBUGGER();
14064562236bSHarry Wentland 	}
14074562236bSHarry Wentland 	pipe_ctx->tg->funcs->disable_crtc(pipe_ctx->tg);
14084562236bSHarry Wentland 	pipe_ctx->mi->funcs->free_mem_input(
1409ab2541b6SAric Cyr 				pipe_ctx->mi, context->stream_count);
14104562236bSHarry Wentland 	resource_unreference_clock_source(
14118c737fccSYongqiang Sun 			&context->res_ctx, &pipe_ctx->clock_source);
14124562236bSHarry Wentland 
14134562236bSHarry Wentland 	dc->hwss.power_down_front_end((struct core_dc *)dc, pipe_ctx);
14144562236bSHarry Wentland 
14154562236bSHarry Wentland 	pipe_ctx->stream = NULL;
14164562236bSHarry Wentland }
14174562236bSHarry Wentland 
14184562236bSHarry Wentland static void set_drr(struct pipe_ctx **pipe_ctx,
14194562236bSHarry Wentland 		int num_pipes, int vmin, int vmax)
14204562236bSHarry Wentland {
14214562236bSHarry Wentland 	int i = 0;
14224562236bSHarry Wentland 	struct drr_params params = {0};
14234562236bSHarry Wentland 
14244562236bSHarry Wentland 	params.vertical_total_max = vmax;
14254562236bSHarry Wentland 	params.vertical_total_min = vmin;
14264562236bSHarry Wentland 
14274562236bSHarry Wentland 	/* TODO: If multiple pipes are to be supported, you need
14284562236bSHarry Wentland 	 * some GSL stuff
14294562236bSHarry Wentland 	 */
14304562236bSHarry Wentland 
14314562236bSHarry Wentland 	for (i = 0; i < num_pipes; i++) {
14324562236bSHarry Wentland 		pipe_ctx[i]->tg->funcs->set_drr(pipe_ctx[i]->tg, &params);
14334562236bSHarry Wentland 	}
14344562236bSHarry Wentland }
14354562236bSHarry Wentland 
14364562236bSHarry Wentland static void set_static_screen_control(struct pipe_ctx **pipe_ctx,
14374562236bSHarry Wentland 		int num_pipes, int value)
14384562236bSHarry Wentland {
14394562236bSHarry Wentland 	unsigned int i;
14404562236bSHarry Wentland 
14414562236bSHarry Wentland 	for (i = 0; i < num_pipes; i++)
14424562236bSHarry Wentland 		pipe_ctx[i]->tg->funcs->
14434562236bSHarry Wentland 			set_static_screen_control(pipe_ctx[i]->tg, value);
14444562236bSHarry Wentland }
14454562236bSHarry Wentland 
14464562236bSHarry Wentland /* unit: in_khz before mode set, get pixel clock from context. ASIC register
14474562236bSHarry Wentland  * may not be programmed yet.
14484562236bSHarry Wentland  * TODO: after mode set, pre_mode_set = false,
14494562236bSHarry Wentland  * may read PLL register to get pixel clock
14504562236bSHarry Wentland  */
14514562236bSHarry Wentland static uint32_t get_max_pixel_clock_for_all_paths(
14524562236bSHarry Wentland 	struct core_dc *dc,
14534562236bSHarry Wentland 	struct validate_context *context,
14544562236bSHarry Wentland 	bool pre_mode_set)
14554562236bSHarry Wentland {
14564562236bSHarry Wentland 	uint32_t max_pix_clk = 0;
14574562236bSHarry Wentland 	int i;
14584562236bSHarry Wentland 
14594562236bSHarry Wentland 	if (!pre_mode_set) {
14604562236bSHarry Wentland 		/* TODO: read ASIC register to get pixel clock */
14614562236bSHarry Wentland 		ASSERT(0);
14624562236bSHarry Wentland 	}
14634562236bSHarry Wentland 
14644562236bSHarry Wentland 	for (i = 0; i < MAX_PIPES; i++) {
14654562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i];
14664562236bSHarry Wentland 
14674562236bSHarry Wentland 		if (pipe_ctx->stream == NULL)
14684562236bSHarry Wentland 			continue;
14694562236bSHarry Wentland 
14704562236bSHarry Wentland 		/* do not check under lay */
14714562236bSHarry Wentland 		if (pipe_ctx->top_pipe)
14724562236bSHarry Wentland 			continue;
14734562236bSHarry Wentland 
14744562236bSHarry Wentland 		if (pipe_ctx->pix_clk_params.requested_pix_clk > max_pix_clk)
14754562236bSHarry Wentland 			max_pix_clk =
14764562236bSHarry Wentland 				pipe_ctx->pix_clk_params.requested_pix_clk;
14774562236bSHarry Wentland 	}
14784562236bSHarry Wentland 
14794562236bSHarry Wentland 	if (max_pix_clk == 0)
14804562236bSHarry Wentland 		ASSERT(0);
14814562236bSHarry Wentland 
14824562236bSHarry Wentland 	return max_pix_clk;
14834562236bSHarry Wentland }
14844562236bSHarry Wentland 
14854562236bSHarry Wentland /*
14864562236bSHarry Wentland  * Find clock state based on clock requested. if clock value is 0, simply
14874562236bSHarry Wentland  * set clock state as requested without finding clock state by clock value
14884562236bSHarry Wentland  */
14894562236bSHarry Wentland static void apply_min_clocks(
14904562236bSHarry Wentland 	struct core_dc *dc,
14914562236bSHarry Wentland 	struct validate_context *context,
1492e9c58bb4SDmytro Laktyushkin 	enum dm_pp_clocks_state *clocks_state,
14934562236bSHarry Wentland 	bool pre_mode_set)
14944562236bSHarry Wentland {
14954562236bSHarry Wentland 	struct state_dependent_clocks req_clocks = {0};
14964562236bSHarry Wentland 	struct pipe_ctx *pipe_ctx;
14974562236bSHarry Wentland 	int i;
14984562236bSHarry Wentland 
14994562236bSHarry Wentland 	for (i = 0; i < MAX_PIPES; i++) {
15004562236bSHarry Wentland 		pipe_ctx = &context->res_ctx.pipe_ctx[i];
15014562236bSHarry Wentland 		if (pipe_ctx->dis_clk != NULL)
15024562236bSHarry Wentland 			break;
15034562236bSHarry Wentland 	}
15044562236bSHarry Wentland 
15054562236bSHarry Wentland 	if (!pre_mode_set) {
15064562236bSHarry Wentland 		/* set clock_state without verification */
15075d6d185fSDmytro Laktyushkin 		if (pipe_ctx->dis_clk->funcs->set_min_clocks_state) {
15085d6d185fSDmytro Laktyushkin 			pipe_ctx->dis_clk->funcs->set_min_clocks_state(
15095d6d185fSDmytro Laktyushkin 						pipe_ctx->dis_clk, *clocks_state);
15104562236bSHarry Wentland 			return;
15115d6d185fSDmytro Laktyushkin 		}
15124562236bSHarry Wentland 
15134562236bSHarry Wentland 		/* TODOFPGA */
15144562236bSHarry Wentland 	}
15154562236bSHarry Wentland 
15164562236bSHarry Wentland 	/* get the required state based on state dependent clocks:
15174562236bSHarry Wentland 	 * display clock and pixel clock
15184562236bSHarry Wentland 	 */
1519a99240d5SDmytro Laktyushkin 	req_clocks.display_clk_khz = context->dispclk_khz;
15204562236bSHarry Wentland 
15214562236bSHarry Wentland 	req_clocks.pixel_clk_khz = get_max_pixel_clock_for_all_paths(
15224562236bSHarry Wentland 			dc, context, true);
15234562236bSHarry Wentland 
15245d6d185fSDmytro Laktyushkin 	if (pipe_ctx->dis_clk->funcs->get_required_clocks_state) {
15255d6d185fSDmytro Laktyushkin 		*clocks_state = pipe_ctx->dis_clk->funcs->get_required_clocks_state(
15265d6d185fSDmytro Laktyushkin 				pipe_ctx->dis_clk, &req_clocks);
15275d6d185fSDmytro Laktyushkin 		pipe_ctx->dis_clk->funcs->set_min_clocks_state(
15284562236bSHarry Wentland 			pipe_ctx->dis_clk, *clocks_state);
15294562236bSHarry Wentland 	} else {
15304562236bSHarry Wentland 	}
15314562236bSHarry Wentland }
15324562236bSHarry Wentland 
15334562236bSHarry Wentland static enum dc_status apply_ctx_to_hw_fpga(
15344562236bSHarry Wentland 		struct core_dc *dc,
15354562236bSHarry Wentland 		struct validate_context *context)
15364562236bSHarry Wentland {
15374562236bSHarry Wentland 	enum dc_status status = DC_ERROR_UNEXPECTED;
15384562236bSHarry Wentland 	int i;
15394562236bSHarry Wentland 
15404562236bSHarry Wentland 	for (i = 0; i < context->res_ctx.pool->pipe_count; i++) {
15414562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx_old =
15424562236bSHarry Wentland 				&dc->current_context->res_ctx.pipe_ctx[i];
15434562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i];
15444562236bSHarry Wentland 
15454562236bSHarry Wentland 		if (pipe_ctx->stream == NULL)
15464562236bSHarry Wentland 			continue;
15474562236bSHarry Wentland 
15484562236bSHarry Wentland 		if (pipe_ctx->stream == pipe_ctx_old->stream)
15494562236bSHarry Wentland 			continue;
15504562236bSHarry Wentland 
15514562236bSHarry Wentland 		status = apply_single_controller_ctx_to_hw(
15524562236bSHarry Wentland 				pipe_ctx,
15534562236bSHarry Wentland 				context,
15544562236bSHarry Wentland 				dc);
15554562236bSHarry Wentland 
15564562236bSHarry Wentland 		if (status != DC_OK)
15574562236bSHarry Wentland 			return status;
15584562236bSHarry Wentland 	}
15594562236bSHarry Wentland 
15604562236bSHarry Wentland 	return DC_OK;
15614562236bSHarry Wentland }
15624562236bSHarry Wentland 
15634562236bSHarry Wentland static void reset_hw_ctx_wrap(
15644562236bSHarry Wentland 		struct core_dc *dc,
15654562236bSHarry Wentland 		struct validate_context *context)
15664562236bSHarry Wentland {
15674562236bSHarry Wentland 	int i;
15684562236bSHarry Wentland 
15694562236bSHarry Wentland 	/* Reset old context */
15704562236bSHarry Wentland 	/* look up the targets that have been removed since last commit */
15714562236bSHarry Wentland 	for (i = 0; i < context->res_ctx.pool->pipe_count; i++) {
15724562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx_old =
15734562236bSHarry Wentland 			&dc->current_context->res_ctx.pipe_ctx[i];
15744562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i];
15754562236bSHarry Wentland 
15764562236bSHarry Wentland 		/* Note: We need to disable output if clock sources change,
15774562236bSHarry Wentland 		 * since bios does optimization and doesn't apply if changing
15784562236bSHarry Wentland 		 * PHY when not already disabled.
15794562236bSHarry Wentland 		 */
15804562236bSHarry Wentland 
15814562236bSHarry Wentland 		/* Skip underlay pipe since it will be handled in commit surface*/
15824562236bSHarry Wentland 		if (!pipe_ctx_old->stream || pipe_ctx_old->top_pipe)
15834562236bSHarry Wentland 			continue;
15844562236bSHarry Wentland 
15854562236bSHarry Wentland 		if (!pipe_ctx->stream ||
15864562236bSHarry Wentland 				pipe_need_reprogram(pipe_ctx_old, pipe_ctx))
15874562236bSHarry Wentland 			reset_single_pipe_hw_ctx(
15884562236bSHarry Wentland 				dc, pipe_ctx_old, dc->current_context);
15894562236bSHarry Wentland 	}
15904562236bSHarry Wentland }
15914562236bSHarry Wentland 
15924562236bSHarry Wentland /*TODO: const validate_context*/
15934562236bSHarry Wentland enum dc_status dce110_apply_ctx_to_hw(
15944562236bSHarry Wentland 		struct core_dc *dc,
15954562236bSHarry Wentland 		struct validate_context *context)
15964562236bSHarry Wentland {
15974562236bSHarry Wentland 	struct dc_bios *dcb = dc->ctx->dc_bios;
15984562236bSHarry Wentland 	enum dc_status status;
15994562236bSHarry Wentland 	int i;
1600e9c58bb4SDmytro Laktyushkin 	enum dm_pp_clocks_state clocks_state = DM_PP_CLOCKS_STATE_INVALID;
16014562236bSHarry Wentland 
16024562236bSHarry Wentland 	/* Reset old context */
16034562236bSHarry Wentland 	/* look up the targets that have been removed since last commit */
16044562236bSHarry Wentland 	dc->hwss.reset_hw_ctx_wrap(dc, context);
16054562236bSHarry Wentland 
16064562236bSHarry Wentland 	/* Skip applying if no targets */
1607ab2541b6SAric Cyr 	if (context->stream_count <= 0)
16084562236bSHarry Wentland 		return DC_OK;
16094562236bSHarry Wentland 
16104562236bSHarry Wentland 	if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
16114562236bSHarry Wentland 		apply_ctx_to_hw_fpga(dc, context);
16124562236bSHarry Wentland 		return DC_OK;
16134562236bSHarry Wentland 	}
16144562236bSHarry Wentland 
16154562236bSHarry Wentland 	/* Apply new context */
16164562236bSHarry Wentland 	dcb->funcs->set_scratch_critical_state(dcb, true);
16174562236bSHarry Wentland 
16184562236bSHarry Wentland 	/* below is for real asic only */
16194562236bSHarry Wentland 	for (i = 0; i < context->res_ctx.pool->pipe_count; i++) {
16204562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx_old =
16214562236bSHarry Wentland 					&dc->current_context->res_ctx.pipe_ctx[i];
16224562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i];
16234562236bSHarry Wentland 
16244562236bSHarry Wentland 		if (pipe_ctx->stream == NULL || pipe_ctx->top_pipe)
16254562236bSHarry Wentland 			continue;
16264562236bSHarry Wentland 
16274562236bSHarry Wentland 		if (pipe_ctx->stream == pipe_ctx_old->stream) {
16284562236bSHarry Wentland 			if (pipe_ctx_old->clock_source != pipe_ctx->clock_source)
16294562236bSHarry Wentland 				dce_crtc_switch_to_clk_src(dc->hwseq,
16304562236bSHarry Wentland 						pipe_ctx->clock_source, i);
16314562236bSHarry Wentland 			continue;
16324562236bSHarry Wentland 		}
16334562236bSHarry Wentland 
16344562236bSHarry Wentland 		dc->hwss.enable_display_power_gating(
16354562236bSHarry Wentland 				dc, i, dc->ctx->dc_bios,
16364562236bSHarry Wentland 				PIPE_GATING_CONTROL_DISABLE);
16374562236bSHarry Wentland 	}
16384562236bSHarry Wentland 
16394562236bSHarry Wentland 	set_safe_displaymarks(&context->res_ctx);
16404562236bSHarry Wentland 	/*TODO: when pplib works*/
16414562236bSHarry Wentland 	apply_min_clocks(dc, context, &clocks_state, true);
16424562236bSHarry Wentland 
1643a99240d5SDmytro Laktyushkin 	if (context->dispclk_khz
1644a99240d5SDmytro Laktyushkin 			> dc->current_context->dispclk_khz)
16451a687574SDmytro Laktyushkin 		context->res_ctx.pool->display_clock->funcs->set_clock(
16461a687574SDmytro Laktyushkin 				context->res_ctx.pool->display_clock,
1647a99240d5SDmytro Laktyushkin 				context->dispclk_khz * 115 / 100);
16484562236bSHarry Wentland 
1649ab8812a3SHersen Wu 	/* program audio wall clock. use HDMI as clock source if HDMI
1650ab8812a3SHersen Wu 	 * audio active. Otherwise, use DP as clock source
1651ab8812a3SHersen Wu 	 * first, loop to find any HDMI audio, if not, loop find DP audio
1652ab8812a3SHersen Wu 	 */
16534562236bSHarry Wentland 	/* Setup audio rate clock source */
16544562236bSHarry Wentland 	/* Issue:
16554562236bSHarry Wentland 	* Audio lag happened on DP monitor when unplug a HDMI monitor
16564562236bSHarry Wentland 	*
16574562236bSHarry Wentland 	* Cause:
16584562236bSHarry Wentland 	* In case of DP and HDMI connected or HDMI only, DCCG_AUDIO_DTO_SEL
16594562236bSHarry Wentland 	* is set to either dto0 or dto1, audio should work fine.
16604562236bSHarry Wentland 	* In case of DP connected only, DCCG_AUDIO_DTO_SEL should be dto1,
16614562236bSHarry Wentland 	* set to dto0 will cause audio lag.
16624562236bSHarry Wentland 	*
16634562236bSHarry Wentland 	* Solution:
16644562236bSHarry Wentland 	* Not optimized audio wall dto setup. When mode set, iterate pipe_ctx,
16654562236bSHarry Wentland 	* find first available pipe with audio, setup audio wall DTO per topology
16664562236bSHarry Wentland 	* instead of per pipe.
16674562236bSHarry Wentland 	*/
1668ab8812a3SHersen Wu 	for (i = 0; i < context->res_ctx.pool->pipe_count; i++) {
1669ab8812a3SHersen Wu 		struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i];
1670ab8812a3SHersen Wu 
1671ab8812a3SHersen Wu 		if (pipe_ctx->stream == NULL)
1672ab8812a3SHersen Wu 			continue;
1673ab8812a3SHersen Wu 
1674ab8812a3SHersen Wu 		if (pipe_ctx->top_pipe)
1675ab8812a3SHersen Wu 			continue;
1676ab8812a3SHersen Wu 
1677ab8812a3SHersen Wu 		if (pipe_ctx->stream->signal != SIGNAL_TYPE_HDMI_TYPE_A)
1678ab8812a3SHersen Wu 			continue;
1679ab8812a3SHersen Wu 
1680ab8812a3SHersen Wu 		if (pipe_ctx->audio != NULL) {
1681ab8812a3SHersen Wu 			struct audio_output audio_output;
1682ab8812a3SHersen Wu 
1683ab8812a3SHersen Wu 			build_audio_output(pipe_ctx, &audio_output);
1684ab8812a3SHersen Wu 
1685ab8812a3SHersen Wu 			pipe_ctx->audio->funcs->wall_dto_setup(
1686ab8812a3SHersen Wu 				pipe_ctx->audio,
1687ab8812a3SHersen Wu 				pipe_ctx->stream->signal,
1688ab8812a3SHersen Wu 				&audio_output.crtc_info,
1689ab8812a3SHersen Wu 				&audio_output.pll_info);
1690ab8812a3SHersen Wu 			break;
1691ab8812a3SHersen Wu 		}
1692ab8812a3SHersen Wu 	}
1693ab8812a3SHersen Wu 
1694ab8812a3SHersen Wu 	/* no HDMI audio is found, try DP audio */
1695ab8812a3SHersen Wu 	if (i == context->res_ctx.pool->pipe_count) {
1696ab8812a3SHersen Wu 		for (i = 0; i < context->res_ctx.pool->pipe_count; i++) {
1697ab8812a3SHersen Wu 			struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i];
1698ab8812a3SHersen Wu 
1699ab8812a3SHersen Wu 			if (pipe_ctx->stream == NULL)
1700ab8812a3SHersen Wu 				continue;
1701ab8812a3SHersen Wu 
1702ab8812a3SHersen Wu 			if (pipe_ctx->top_pipe)
1703ab8812a3SHersen Wu 				continue;
1704ab8812a3SHersen Wu 
1705ab8812a3SHersen Wu 			if (!dc_is_dp_signal(pipe_ctx->stream->signal))
1706ab8812a3SHersen Wu 				continue;
1707ab8812a3SHersen Wu 
1708ab8812a3SHersen Wu 			if (pipe_ctx->audio != NULL) {
1709ab8812a3SHersen Wu 				struct audio_output audio_output;
1710ab8812a3SHersen Wu 
1711ab8812a3SHersen Wu 				build_audio_output(pipe_ctx, &audio_output);
1712ab8812a3SHersen Wu 
1713ab8812a3SHersen Wu 				pipe_ctx->audio->funcs->wall_dto_setup(
1714ab8812a3SHersen Wu 					pipe_ctx->audio,
1715ab8812a3SHersen Wu 					pipe_ctx->stream->signal,
1716ab8812a3SHersen Wu 					&audio_output.crtc_info,
1717ab8812a3SHersen Wu 					&audio_output.pll_info);
1718ab8812a3SHersen Wu 				break;
1719ab8812a3SHersen Wu 			}
1720ab8812a3SHersen Wu 		}
1721ab8812a3SHersen Wu 	}
1722ab8812a3SHersen Wu 
1723ab8812a3SHersen Wu 	for (i = 0; i < context->res_ctx.pool->pipe_count; i++) {
1724ab8812a3SHersen Wu 		struct pipe_ctx *pipe_ctx_old =
1725ab8812a3SHersen Wu 					&dc->current_context->res_ctx.pipe_ctx[i];
1726ab8812a3SHersen Wu 		struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i];
1727ab8812a3SHersen Wu 
1728ab8812a3SHersen Wu 		if (pipe_ctx->stream == NULL)
1729ab8812a3SHersen Wu 			continue;
1730ab8812a3SHersen Wu 
1731ab8812a3SHersen Wu 		if (pipe_ctx->stream == pipe_ctx_old->stream)
1732ab8812a3SHersen Wu 			continue;
1733ab8812a3SHersen Wu 
1734ab8812a3SHersen Wu 		if (pipe_ctx->top_pipe)
1735ab8812a3SHersen Wu 			continue;
1736ab8812a3SHersen Wu 
1737ab8812a3SHersen Wu 		if (context->res_ctx.pipe_ctx[i].audio != NULL) {
1738ab8812a3SHersen Wu 
17394562236bSHarry Wentland 			struct audio_output audio_output;
17404562236bSHarry Wentland 
17414562236bSHarry Wentland 			build_audio_output(pipe_ctx, &audio_output);
17424562236bSHarry Wentland 
17434562236bSHarry Wentland 			if (dc_is_dp_signal(pipe_ctx->stream->signal))
17444562236bSHarry Wentland 				pipe_ctx->stream_enc->funcs->dp_audio_setup(
17454562236bSHarry Wentland 						pipe_ctx->stream_enc,
17464562236bSHarry Wentland 						pipe_ctx->audio->inst,
17474562236bSHarry Wentland 						&pipe_ctx->stream->public.audio_info);
17484562236bSHarry Wentland 			else
17494562236bSHarry Wentland 				pipe_ctx->stream_enc->funcs->hdmi_audio_setup(
17504562236bSHarry Wentland 						pipe_ctx->stream_enc,
17514562236bSHarry Wentland 						pipe_ctx->audio->inst,
17524562236bSHarry Wentland 						&pipe_ctx->stream->public.audio_info,
17534562236bSHarry Wentland 						&audio_output.crtc_info);
17544562236bSHarry Wentland 
17554562236bSHarry Wentland 			pipe_ctx->audio->funcs->az_configure(
17564562236bSHarry Wentland 					pipe_ctx->audio,
17574562236bSHarry Wentland 					pipe_ctx->stream->signal,
17584562236bSHarry Wentland 					&audio_output.crtc_info,
17594562236bSHarry Wentland 					&pipe_ctx->stream->public.audio_info);
17604562236bSHarry Wentland 		}
17614562236bSHarry Wentland 
17624562236bSHarry Wentland 		status = apply_single_controller_ctx_to_hw(
17634562236bSHarry Wentland 				pipe_ctx,
17644562236bSHarry Wentland 				context,
17654562236bSHarry Wentland 				dc);
17664562236bSHarry Wentland 
17674562236bSHarry Wentland 		if (DC_OK != status)
17684562236bSHarry Wentland 			return status;
17694562236bSHarry Wentland 	}
17704562236bSHarry Wentland 
17714562236bSHarry Wentland 	dc->hwss.set_displaymarks(dc, context);
17724562236bSHarry Wentland 
17734562236bSHarry Wentland 	/* to save power */
17744562236bSHarry Wentland 	apply_min_clocks(dc, context, &clocks_state, false);
17754562236bSHarry Wentland 
17764562236bSHarry Wentland 	dcb->funcs->set_scratch_critical_state(dcb, false);
17774562236bSHarry Wentland 
17784562236bSHarry Wentland 	switch_dp_clock_sources(dc, &context->res_ctx);
17794562236bSHarry Wentland 
17804562236bSHarry Wentland 	return DC_OK;
17814562236bSHarry Wentland }
17824562236bSHarry Wentland 
17834562236bSHarry Wentland /*******************************************************************************
17844562236bSHarry Wentland  * Front End programming
17854562236bSHarry Wentland  ******************************************************************************/
17864562236bSHarry Wentland static void set_default_colors(struct pipe_ctx *pipe_ctx)
17874562236bSHarry Wentland {
17884562236bSHarry Wentland 	struct default_adjustment default_adjust = { 0 };
17894562236bSHarry Wentland 
17904562236bSHarry Wentland 	default_adjust.force_hw_default = false;
17914562236bSHarry Wentland 	if (pipe_ctx->surface == NULL)
17924562236bSHarry Wentland 		default_adjust.in_color_space = COLOR_SPACE_SRGB;
17934562236bSHarry Wentland 	else
17944562236bSHarry Wentland 		default_adjust.in_color_space =
17954562236bSHarry Wentland 				pipe_ctx->surface->public.color_space;
17964562236bSHarry Wentland 	if (pipe_ctx->stream == NULL)
17974562236bSHarry Wentland 		default_adjust.out_color_space = COLOR_SPACE_SRGB;
17984562236bSHarry Wentland 	else
17994562236bSHarry Wentland 		default_adjust.out_color_space =
18004562236bSHarry Wentland 				pipe_ctx->stream->public.output_color_space;
18014562236bSHarry Wentland 	default_adjust.csc_adjust_type = GRAPHICS_CSC_ADJUST_TYPE_SW;
18024562236bSHarry Wentland 	default_adjust.surface_pixel_format = pipe_ctx->scl_data.format;
18034562236bSHarry Wentland 
18044562236bSHarry Wentland 	/* display color depth */
18054562236bSHarry Wentland 	default_adjust.color_depth =
18064562236bSHarry Wentland 		pipe_ctx->stream->public.timing.display_color_depth;
18074562236bSHarry Wentland 
18084562236bSHarry Wentland 	/* Lb color depth */
18094562236bSHarry Wentland 	default_adjust.lb_color_depth = pipe_ctx->scl_data.lb_params.depth;
18104562236bSHarry Wentland 
18114562236bSHarry Wentland 	pipe_ctx->opp->funcs->opp_set_csc_default(
18124562236bSHarry Wentland 					pipe_ctx->opp, &default_adjust);
18134562236bSHarry Wentland }
18144562236bSHarry Wentland 
1815b06b7680SLeon Elazar 
1816b06b7680SLeon Elazar /*******************************************************************************
1817b06b7680SLeon Elazar  * In order to turn on/off specific surface we will program
1818b06b7680SLeon Elazar  * Blender + CRTC
1819b06b7680SLeon Elazar  *
1820b06b7680SLeon Elazar  * In case that we have two surfaces and they have a different visibility
1821b06b7680SLeon Elazar  * we can't turn off the CRTC since it will turn off the entire display
1822b06b7680SLeon Elazar  *
1823b06b7680SLeon Elazar  * |----------------------------------------------- |
1824b06b7680SLeon Elazar  * |bottom pipe|curr pipe  |              |         |
1825b06b7680SLeon Elazar  * |Surface    |Surface    | Blender      |  CRCT   |
1826b06b7680SLeon Elazar  * |visibility |visibility | Configuration|         |
1827b06b7680SLeon Elazar  * |------------------------------------------------|
1828b06b7680SLeon Elazar  * |   off     |    off    | CURRENT_PIPE | blank   |
1829b06b7680SLeon Elazar  * |   off     |    on     | CURRENT_PIPE | unblank |
1830b06b7680SLeon Elazar  * |   on      |    off    | OTHER_PIPE   | unblank |
1831b06b7680SLeon Elazar  * |   on      |    on     | BLENDING     | unblank |
1832b06b7680SLeon Elazar  * -------------------------------------------------|
1833b06b7680SLeon Elazar  *
1834b06b7680SLeon Elazar  ******************************************************************************/
1835b06b7680SLeon Elazar static void program_surface_visibility(const struct core_dc *dc,
18364562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx)
18374562236bSHarry Wentland {
18384562236bSHarry Wentland 	enum blnd_mode blender_mode = BLND_MODE_CURRENT_PIPE;
1839b06b7680SLeon Elazar 	bool blank_target = false;
18404562236bSHarry Wentland 
18414562236bSHarry Wentland 	if (pipe_ctx->bottom_pipe) {
1842b06b7680SLeon Elazar 
1843b06b7680SLeon Elazar 		/* For now we are supporting only two pipes */
1844b06b7680SLeon Elazar 		ASSERT(pipe_ctx->bottom_pipe->bottom_pipe == NULL);
1845b06b7680SLeon Elazar 
18464562236bSHarry Wentland 		if (pipe_ctx->bottom_pipe->surface->public.visible) {
18474562236bSHarry Wentland 			if (pipe_ctx->surface->public.visible)
18484562236bSHarry Wentland 				blender_mode = BLND_MODE_BLENDING;
18494562236bSHarry Wentland 			else
18504562236bSHarry Wentland 				blender_mode = BLND_MODE_OTHER_PIPE;
1851b06b7680SLeon Elazar 
1852b06b7680SLeon Elazar 		} else if (!pipe_ctx->surface->public.visible)
1853b06b7680SLeon Elazar 			blank_target = true;
1854b06b7680SLeon Elazar 
1855b06b7680SLeon Elazar 	} else if (!pipe_ctx->surface->public.visible)
1856b06b7680SLeon Elazar 		blank_target = true;
1857b06b7680SLeon Elazar 
18584562236bSHarry Wentland 	dce_set_blender_mode(dc->hwseq, pipe_ctx->pipe_idx, blender_mode);
1859b06b7680SLeon Elazar 	pipe_ctx->tg->funcs->set_blank(pipe_ctx->tg, blank_target);
1860b06b7680SLeon Elazar 
18614562236bSHarry Wentland }
18624562236bSHarry Wentland 
18634562236bSHarry Wentland /**
18644562236bSHarry Wentland  * TODO REMOVE, USE UPDATE INSTEAD
18654562236bSHarry Wentland  */
18664562236bSHarry Wentland static void set_plane_config(
18674562236bSHarry Wentland 	const struct core_dc *dc,
18684562236bSHarry Wentland 	struct pipe_ctx *pipe_ctx,
18694562236bSHarry Wentland 	struct resource_context *res_ctx)
18704562236bSHarry Wentland {
18714562236bSHarry Wentland 	struct mem_input *mi = pipe_ctx->mi;
18724562236bSHarry Wentland 	struct core_surface *surface = pipe_ctx->surface;
18734562236bSHarry Wentland 	struct xfm_grph_csc_adjustment adjust;
18744562236bSHarry Wentland 	struct out_csc_color_matrix tbl_entry;
18754562236bSHarry Wentland 	unsigned int i;
18764562236bSHarry Wentland 
18774562236bSHarry Wentland 	memset(&adjust, 0, sizeof(adjust));
18784562236bSHarry Wentland 	memset(&tbl_entry, 0, sizeof(tbl_entry));
18794562236bSHarry Wentland 	adjust.gamut_adjust_type = GRAPHICS_GAMUT_ADJUST_TYPE_BYPASS;
18804562236bSHarry Wentland 
18814562236bSHarry Wentland 	dce_enable_fe_clock(dc->hwseq, pipe_ctx->pipe_idx, true);
18824562236bSHarry Wentland 
18834562236bSHarry Wentland 	set_default_colors(pipe_ctx);
18844562236bSHarry Wentland 	if (pipe_ctx->stream->public.csc_color_matrix.enable_adjustment
18854562236bSHarry Wentland 			== true) {
18864562236bSHarry Wentland 		tbl_entry.color_space =
18874562236bSHarry Wentland 			pipe_ctx->stream->public.output_color_space;
18884562236bSHarry Wentland 
18894562236bSHarry Wentland 		for (i = 0; i < 12; i++)
18904562236bSHarry Wentland 			tbl_entry.regval[i] =
18914562236bSHarry Wentland 			pipe_ctx->stream->public.csc_color_matrix.matrix[i];
18924562236bSHarry Wentland 
18934562236bSHarry Wentland 		pipe_ctx->opp->funcs->opp_set_csc_adjustment
18944562236bSHarry Wentland 				(pipe_ctx->opp, &tbl_entry);
18954562236bSHarry Wentland 	}
18964562236bSHarry Wentland 
18974562236bSHarry Wentland 	if (pipe_ctx->stream->public.gamut_remap_matrix.enable_remap == true) {
18984562236bSHarry Wentland 		adjust.gamut_adjust_type = GRAPHICS_GAMUT_ADJUST_TYPE_SW;
18994562236bSHarry Wentland 		adjust.temperature_matrix[0] =
19004562236bSHarry Wentland 				pipe_ctx->stream->
19014562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[0];
19024562236bSHarry Wentland 		adjust.temperature_matrix[1] =
19034562236bSHarry Wentland 				pipe_ctx->stream->
19044562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[1];
19054562236bSHarry Wentland 		adjust.temperature_matrix[2] =
19064562236bSHarry Wentland 				pipe_ctx->stream->
19074562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[2];
19084562236bSHarry Wentland 		adjust.temperature_matrix[3] =
19094562236bSHarry Wentland 				pipe_ctx->stream->
19104562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[4];
19114562236bSHarry Wentland 		adjust.temperature_matrix[4] =
19124562236bSHarry Wentland 				pipe_ctx->stream->
19134562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[5];
19144562236bSHarry Wentland 		adjust.temperature_matrix[5] =
19154562236bSHarry Wentland 				pipe_ctx->stream->
19164562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[6];
19174562236bSHarry Wentland 		adjust.temperature_matrix[6] =
19184562236bSHarry Wentland 				pipe_ctx->stream->
19194562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[8];
19204562236bSHarry Wentland 		adjust.temperature_matrix[7] =
19214562236bSHarry Wentland 				pipe_ctx->stream->
19224562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[9];
19234562236bSHarry Wentland 		adjust.temperature_matrix[8] =
19244562236bSHarry Wentland 				pipe_ctx->stream->
19254562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[10];
19264562236bSHarry Wentland 	}
19274562236bSHarry Wentland 
19284562236bSHarry Wentland 	pipe_ctx->xfm->funcs->transform_set_gamut_remap(pipe_ctx->xfm, &adjust);
19294562236bSHarry Wentland 
19304562236bSHarry Wentland 	pipe_ctx->scl_data.lb_params.alpha_en = pipe_ctx->bottom_pipe != 0;
19314562236bSHarry Wentland 	program_scaler(dc, pipe_ctx);
19324562236bSHarry Wentland 
1933b06b7680SLeon Elazar 	program_surface_visibility(dc, pipe_ctx);
19344562236bSHarry Wentland 
19354562236bSHarry Wentland 	mi->funcs->mem_input_program_surface_config(
19364562236bSHarry Wentland 			mi,
19374562236bSHarry Wentland 			surface->public.format,
19384562236bSHarry Wentland 			&surface->public.tiling_info,
19394562236bSHarry Wentland 			&surface->public.plane_size,
19404562236bSHarry Wentland 			surface->public.rotation,
19414562236bSHarry Wentland 			NULL,
1942624d7c47SYongqiang Sun 			false,
1943624d7c47SYongqiang Sun 			pipe_ctx->surface->public.visible);
19444562236bSHarry Wentland 
19454562236bSHarry Wentland 	if (dc->public.config.gpu_vm_support)
19464562236bSHarry Wentland 		mi->funcs->mem_input_program_pte_vm(
19474562236bSHarry Wentland 				pipe_ctx->mi,
19484562236bSHarry Wentland 				surface->public.format,
19494562236bSHarry Wentland 				&surface->public.tiling_info,
19504562236bSHarry Wentland 				surface->public.rotation);
19514562236bSHarry Wentland }
19524562236bSHarry Wentland 
19534562236bSHarry Wentland static void update_plane_addr(const struct core_dc *dc,
19544562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx)
19554562236bSHarry Wentland {
19564562236bSHarry Wentland 	struct core_surface *surface = pipe_ctx->surface;
19574562236bSHarry Wentland 
19584562236bSHarry Wentland 	if (surface == NULL)
19594562236bSHarry Wentland 		return;
19604562236bSHarry Wentland 
19614562236bSHarry Wentland 	pipe_ctx->mi->funcs->mem_input_program_surface_flip_and_addr(
19624562236bSHarry Wentland 			pipe_ctx->mi,
19634562236bSHarry Wentland 			&surface->public.address,
19644562236bSHarry Wentland 			surface->public.flip_immediate);
19654562236bSHarry Wentland 
19664562236bSHarry Wentland 	surface->status.requested_address = surface->public.address;
19674562236bSHarry Wentland }
19684562236bSHarry Wentland 
19694562236bSHarry Wentland void dce110_update_pending_status(struct pipe_ctx *pipe_ctx)
19704562236bSHarry Wentland {
19714562236bSHarry Wentland 	struct core_surface *surface = pipe_ctx->surface;
19724562236bSHarry Wentland 
19734562236bSHarry Wentland 	if (surface == NULL)
19744562236bSHarry Wentland 		return;
19754562236bSHarry Wentland 
19764562236bSHarry Wentland 	surface->status.is_flip_pending =
19774562236bSHarry Wentland 			pipe_ctx->mi->funcs->mem_input_is_flip_pending(
19784562236bSHarry Wentland 					pipe_ctx->mi);
19794562236bSHarry Wentland 
19804562236bSHarry Wentland 	if (surface->status.is_flip_pending && !surface->public.visible)
19814562236bSHarry Wentland 		pipe_ctx->mi->current_address = pipe_ctx->mi->request_address;
19824562236bSHarry Wentland 
19834562236bSHarry Wentland 	surface->status.current_address = pipe_ctx->mi->current_address;
19844562236bSHarry Wentland }
19854562236bSHarry Wentland 
19864562236bSHarry Wentland void dce110_power_down(struct core_dc *dc)
19874562236bSHarry Wentland {
19884562236bSHarry Wentland 	power_down_all_hw_blocks(dc);
19894562236bSHarry Wentland 	disable_vga_and_power_gate_all_controllers(dc);
19904562236bSHarry Wentland }
19914562236bSHarry Wentland 
19924562236bSHarry Wentland static bool wait_for_reset_trigger_to_occur(
19934562236bSHarry Wentland 	struct dc_context *dc_ctx,
19944562236bSHarry Wentland 	struct timing_generator *tg)
19954562236bSHarry Wentland {
19964562236bSHarry Wentland 	bool rc = false;
19974562236bSHarry Wentland 
19984562236bSHarry Wentland 	/* To avoid endless loop we wait at most
19994562236bSHarry Wentland 	 * frames_to_wait_on_triggered_reset frames for the reset to occur. */
20004562236bSHarry Wentland 	const uint32_t frames_to_wait_on_triggered_reset = 10;
20014562236bSHarry Wentland 	uint32_t i;
20024562236bSHarry Wentland 
20034562236bSHarry Wentland 	for (i = 0; i < frames_to_wait_on_triggered_reset; i++) {
20044562236bSHarry Wentland 
20054562236bSHarry Wentland 		if (!tg->funcs->is_counter_moving(tg)) {
20064562236bSHarry Wentland 			DC_ERROR("TG counter is not moving!\n");
20074562236bSHarry Wentland 			break;
20084562236bSHarry Wentland 		}
20094562236bSHarry Wentland 
20104562236bSHarry Wentland 		if (tg->funcs->did_triggered_reset_occur(tg)) {
20114562236bSHarry Wentland 			rc = true;
20124562236bSHarry Wentland 			/* usually occurs at i=1 */
20134562236bSHarry Wentland 			DC_SYNC_INFO("GSL: reset occurred at wait count: %d\n",
20144562236bSHarry Wentland 					i);
20154562236bSHarry Wentland 			break;
20164562236bSHarry Wentland 		}
20174562236bSHarry Wentland 
20184562236bSHarry Wentland 		/* Wait for one frame. */
20194562236bSHarry Wentland 		tg->funcs->wait_for_state(tg, CRTC_STATE_VACTIVE);
20204562236bSHarry Wentland 		tg->funcs->wait_for_state(tg, CRTC_STATE_VBLANK);
20214562236bSHarry Wentland 	}
20224562236bSHarry Wentland 
20234562236bSHarry Wentland 	if (false == rc)
20244562236bSHarry Wentland 		DC_ERROR("GSL: Timeout on reset trigger!\n");
20254562236bSHarry Wentland 
20264562236bSHarry Wentland 	return rc;
20274562236bSHarry Wentland }
20284562236bSHarry Wentland 
20294562236bSHarry Wentland /* Enable timing synchronization for a group of Timing Generators. */
20304562236bSHarry Wentland static void dce110_enable_timing_synchronization(
20314562236bSHarry Wentland 		struct core_dc *dc,
20324562236bSHarry Wentland 		int group_index,
20334562236bSHarry Wentland 		int group_size,
20344562236bSHarry Wentland 		struct pipe_ctx *grouped_pipes[])
20354562236bSHarry Wentland {
20364562236bSHarry Wentland 	struct dc_context *dc_ctx = dc->ctx;
20374562236bSHarry Wentland 	struct dcp_gsl_params gsl_params = { 0 };
20384562236bSHarry Wentland 	int i;
20394562236bSHarry Wentland 
20404562236bSHarry Wentland 	DC_SYNC_INFO("GSL: Setting-up...\n");
20414562236bSHarry Wentland 
20424562236bSHarry Wentland 	/* Designate a single TG in the group as a master.
20434562236bSHarry Wentland 	 * Since HW doesn't care which one, we always assign
20444562236bSHarry Wentland 	 * the 1st one in the group. */
20454562236bSHarry Wentland 	gsl_params.gsl_group = 0;
20464562236bSHarry Wentland 	gsl_params.gsl_master = grouped_pipes[0]->tg->inst;
20474562236bSHarry Wentland 
20484562236bSHarry Wentland 	for (i = 0; i < group_size; i++)
20494562236bSHarry Wentland 		grouped_pipes[i]->tg->funcs->setup_global_swap_lock(
20504562236bSHarry Wentland 					grouped_pipes[i]->tg, &gsl_params);
20514562236bSHarry Wentland 
20524562236bSHarry Wentland 	/* Reset slave controllers on master VSync */
20534562236bSHarry Wentland 	DC_SYNC_INFO("GSL: enabling trigger-reset\n");
20544562236bSHarry Wentland 
20554562236bSHarry Wentland 	for (i = 1 /* skip the master */; i < group_size; i++)
20564562236bSHarry Wentland 		grouped_pipes[i]->tg->funcs->enable_reset_trigger(
20574562236bSHarry Wentland 					grouped_pipes[i]->tg, gsl_params.gsl_group);
20584562236bSHarry Wentland 
20594562236bSHarry Wentland 
20604562236bSHarry Wentland 
20614562236bSHarry Wentland 	for (i = 1 /* skip the master */; i < group_size; i++) {
20624562236bSHarry Wentland 		DC_SYNC_INFO("GSL: waiting for reset to occur.\n");
20634562236bSHarry Wentland 		wait_for_reset_trigger_to_occur(dc_ctx, grouped_pipes[i]->tg);
20644562236bSHarry Wentland 		/* Regardless of success of the wait above, remove the reset or
20654562236bSHarry Wentland 		 * the driver will start timing out on Display requests. */
20664562236bSHarry Wentland 		DC_SYNC_INFO("GSL: disabling trigger-reset.\n");
20674562236bSHarry Wentland 		grouped_pipes[i]->tg->funcs->disable_reset_trigger(grouped_pipes[i]->tg);
20684562236bSHarry Wentland 	}
20694562236bSHarry Wentland 
20704562236bSHarry Wentland 
20714562236bSHarry Wentland 	/* GSL Vblank synchronization is a one time sync mechanism, assumption
20724562236bSHarry Wentland 	 * is that the sync'ed displays will not drift out of sync over time*/
20734562236bSHarry Wentland 	DC_SYNC_INFO("GSL: Restoring register states.\n");
20744562236bSHarry Wentland 	for (i = 0; i < group_size; i++)
20754562236bSHarry Wentland 		grouped_pipes[i]->tg->funcs->tear_down_global_swap_lock(grouped_pipes[i]->tg);
20764562236bSHarry Wentland 
20774562236bSHarry Wentland 	DC_SYNC_INFO("GSL: Set-up complete.\n");
20784562236bSHarry Wentland }
20794562236bSHarry Wentland 
20804562236bSHarry Wentland static void init_hw(struct core_dc *dc)
20814562236bSHarry Wentland {
20824562236bSHarry Wentland 	int i;
20834562236bSHarry Wentland 	struct dc_bios *bp;
20844562236bSHarry Wentland 	struct transform *xfm;
20855e7773a2SAnthony Koo 	struct abm *abm;
20864562236bSHarry Wentland 
20874562236bSHarry Wentland 	bp = dc->ctx->dc_bios;
20884562236bSHarry Wentland 	for (i = 0; i < dc->res_pool->pipe_count; i++) {
20894562236bSHarry Wentland 		xfm = dc->res_pool->transforms[i];
20904562236bSHarry Wentland 		xfm->funcs->transform_reset(xfm);
20914562236bSHarry Wentland 
20924562236bSHarry Wentland 		dc->hwss.enable_display_power_gating(
20934562236bSHarry Wentland 				dc, i, bp,
20944562236bSHarry Wentland 				PIPE_GATING_CONTROL_INIT);
20954562236bSHarry Wentland 		dc->hwss.enable_display_power_gating(
20964562236bSHarry Wentland 				dc, i, bp,
20974562236bSHarry Wentland 				PIPE_GATING_CONTROL_DISABLE);
20984562236bSHarry Wentland 		dc->hwss.enable_display_pipe_clock_gating(
20994562236bSHarry Wentland 			dc->ctx,
21004562236bSHarry Wentland 			true);
21014562236bSHarry Wentland 	}
21024562236bSHarry Wentland 
2103e166ad43SJulia Lawall 	dce_clock_gating_power_up(dc->hwseq, false);
21044562236bSHarry Wentland 	/***************************************/
21054562236bSHarry Wentland 
21064562236bSHarry Wentland 	for (i = 0; i < dc->link_count; i++) {
21074562236bSHarry Wentland 		/****************************************/
21084562236bSHarry Wentland 		/* Power up AND update implementation according to the
21094562236bSHarry Wentland 		 * required signal (which may be different from the
21104562236bSHarry Wentland 		 * default signal on connector). */
21114562236bSHarry Wentland 		struct core_link *link = dc->links[i];
21124562236bSHarry Wentland 		link->link_enc->funcs->hw_init(link->link_enc);
21134562236bSHarry Wentland 	}
21144562236bSHarry Wentland 
21154562236bSHarry Wentland 	for (i = 0; i < dc->res_pool->pipe_count; i++) {
21164562236bSHarry Wentland 		struct timing_generator *tg = dc->res_pool->timing_generators[i];
21174562236bSHarry Wentland 
21184562236bSHarry Wentland 		tg->funcs->disable_vga(tg);
21194562236bSHarry Wentland 
21204562236bSHarry Wentland 		/* Blank controller using driver code instead of
21214562236bSHarry Wentland 		 * command table. */
21224562236bSHarry Wentland 		tg->funcs->set_blank(tg, true);
21234b5e7d62SHersen Wu 		hwss_wait_for_blank_complete(tg);
21244562236bSHarry Wentland 	}
21254562236bSHarry Wentland 
21264562236bSHarry Wentland 	for (i = 0; i < dc->res_pool->audio_count; i++) {
21274562236bSHarry Wentland 		struct audio *audio = dc->res_pool->audios[i];
21284562236bSHarry Wentland 		audio->funcs->hw_init(audio);
21294562236bSHarry Wentland 	}
21305e7773a2SAnthony Koo 
21315e7773a2SAnthony Koo 	abm = dc->res_pool->abm;
21326728b30cSAnthony Koo 	if (abm != NULL) {
21336728b30cSAnthony Koo 		abm->funcs->init_backlight(abm);
21345e7773a2SAnthony Koo 		abm->funcs->abm_init(abm);
21354562236bSHarry Wentland 	}
21366728b30cSAnthony Koo }
21374562236bSHarry Wentland 
21384562236bSHarry Wentland /* TODO: move this to apply_ctx_tohw some how?*/
21394562236bSHarry Wentland static void dce110_power_on_pipe_if_needed(
21404562236bSHarry Wentland 		struct core_dc *dc,
21414562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx,
21424562236bSHarry Wentland 		struct validate_context *context)
21434562236bSHarry Wentland {
21444562236bSHarry Wentland 	struct pipe_ctx *old_pipe_ctx = &dc->current_context->res_ctx.pipe_ctx[pipe_ctx->pipe_idx];
21454562236bSHarry Wentland 	struct dc_bios *dcb = dc->ctx->dc_bios;
21464562236bSHarry Wentland 	struct tg_color black_color = {0};
21474562236bSHarry Wentland 
21484562236bSHarry Wentland 	if (!old_pipe_ctx->stream && pipe_ctx->stream) {
21494562236bSHarry Wentland 		dc->hwss.enable_display_power_gating(
21504562236bSHarry Wentland 				dc,
21514562236bSHarry Wentland 				pipe_ctx->pipe_idx,
21524562236bSHarry Wentland 				dcb, PIPE_GATING_CONTROL_DISABLE);
21534562236bSHarry Wentland 
21544562236bSHarry Wentland 		/*
21554562236bSHarry Wentland 		 * This is for powering on underlay, so crtc does not
21564562236bSHarry Wentland 		 * need to be enabled
21574562236bSHarry Wentland 		 */
21584562236bSHarry Wentland 
21594562236bSHarry Wentland 		pipe_ctx->tg->funcs->program_timing(pipe_ctx->tg,
21604562236bSHarry Wentland 				&pipe_ctx->stream->public.timing,
21614562236bSHarry Wentland 				false);
21624562236bSHarry Wentland 
21634562236bSHarry Wentland 		pipe_ctx->tg->funcs->enable_advanced_request(
21644562236bSHarry Wentland 				pipe_ctx->tg,
21654562236bSHarry Wentland 				true,
21664562236bSHarry Wentland 				&pipe_ctx->stream->public.timing);
21674562236bSHarry Wentland 
21684562236bSHarry Wentland 		pipe_ctx->mi->funcs->allocate_mem_input(pipe_ctx->mi,
21694562236bSHarry Wentland 				pipe_ctx->stream->public.timing.h_total,
21704562236bSHarry Wentland 				pipe_ctx->stream->public.timing.v_total,
21714562236bSHarry Wentland 				pipe_ctx->stream->public.timing.pix_clk_khz,
2172ab2541b6SAric Cyr 				context->stream_count);
21734562236bSHarry Wentland 
21744562236bSHarry Wentland 		/* TODO unhardcode*/
21754562236bSHarry Wentland 		color_space_to_black_color(dc,
21764562236bSHarry Wentland 				COLOR_SPACE_YCBCR601, &black_color);
21774562236bSHarry Wentland 		pipe_ctx->tg->funcs->set_blank_color(
21784562236bSHarry Wentland 				pipe_ctx->tg,
21794562236bSHarry Wentland 				&black_color);
21804562236bSHarry Wentland 	}
21814562236bSHarry Wentland }
21824562236bSHarry Wentland 
21834562236bSHarry Wentland static void dce110_increase_watermarks_for_pipe(
21844562236bSHarry Wentland 		struct core_dc *dc,
21854562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx,
21864562236bSHarry Wentland 		struct validate_context *context)
21874562236bSHarry Wentland {
21884562236bSHarry Wentland 	if (did_watermarks_increase(pipe_ctx, context, dc->current_context))
21894562236bSHarry Wentland 		program_wm_for_pipe(dc, pipe_ctx, context);
21904562236bSHarry Wentland }
21914562236bSHarry Wentland 
21924562236bSHarry Wentland static void dce110_set_bandwidth(struct core_dc *dc)
21934562236bSHarry Wentland {
21944562236bSHarry Wentland 	int i;
21954562236bSHarry Wentland 
21964562236bSHarry Wentland 	for (i = 0; i < dc->current_context->res_ctx.pool->pipe_count; i++) {
21974562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx = &dc->current_context->res_ctx.pipe_ctx[i];
21984562236bSHarry Wentland 
21994562236bSHarry Wentland 		if (!pipe_ctx->stream)
22004562236bSHarry Wentland 			continue;
22014562236bSHarry Wentland 
22024562236bSHarry Wentland 		program_wm_for_pipe(dc, pipe_ctx, dc->current_context);
22034562236bSHarry Wentland 	}
22044562236bSHarry Wentland 
22051a687574SDmytro Laktyushkin 	dc->current_context->res_ctx.pool->display_clock->funcs->set_clock(
22061a687574SDmytro Laktyushkin 			dc->current_context->res_ctx.pool->display_clock,
2207a99240d5SDmytro Laktyushkin 			dc->current_context->dispclk_khz * 115 / 100);
22084562236bSHarry Wentland }
22094562236bSHarry Wentland 
22104562236bSHarry Wentland static void dce110_program_front_end_for_pipe(
22114562236bSHarry Wentland 		struct core_dc *dc, struct pipe_ctx *pipe_ctx)
22124562236bSHarry Wentland {
22134562236bSHarry Wentland 	struct mem_input *mi = pipe_ctx->mi;
22144562236bSHarry Wentland 	struct pipe_ctx *old_pipe = NULL;
22154562236bSHarry Wentland 	struct core_surface *surface = pipe_ctx->surface;
22164562236bSHarry Wentland 	struct xfm_grph_csc_adjustment adjust;
22174562236bSHarry Wentland 	struct out_csc_color_matrix tbl_entry;
22184562236bSHarry Wentland 	unsigned int i;
22194562236bSHarry Wentland 
22204562236bSHarry Wentland 	memset(&tbl_entry, 0, sizeof(tbl_entry));
22214562236bSHarry Wentland 
22224562236bSHarry Wentland 	if (dc->current_context)
22234562236bSHarry Wentland 		old_pipe = &dc->current_context->res_ctx.pipe_ctx[pipe_ctx->pipe_idx];
22244562236bSHarry Wentland 
22254562236bSHarry Wentland 	memset(&adjust, 0, sizeof(adjust));
22264562236bSHarry Wentland 	adjust.gamut_adjust_type = GRAPHICS_GAMUT_ADJUST_TYPE_BYPASS;
22274562236bSHarry Wentland 
22284562236bSHarry Wentland 	dce_enable_fe_clock(dc->hwseq, pipe_ctx->pipe_idx, true);
22294562236bSHarry Wentland 
22304562236bSHarry Wentland 	set_default_colors(pipe_ctx);
22314562236bSHarry Wentland 	if (pipe_ctx->stream->public.csc_color_matrix.enable_adjustment
22324562236bSHarry Wentland 			== true) {
22334562236bSHarry Wentland 		tbl_entry.color_space =
22344562236bSHarry Wentland 			pipe_ctx->stream->public.output_color_space;
22354562236bSHarry Wentland 
22364562236bSHarry Wentland 		for (i = 0; i < 12; i++)
22374562236bSHarry Wentland 			tbl_entry.regval[i] =
22384562236bSHarry Wentland 			pipe_ctx->stream->public.csc_color_matrix.matrix[i];
22394562236bSHarry Wentland 
22404562236bSHarry Wentland 		pipe_ctx->opp->funcs->opp_set_csc_adjustment
22414562236bSHarry Wentland 				(pipe_ctx->opp, &tbl_entry);
22424562236bSHarry Wentland 	}
22434562236bSHarry Wentland 
22444562236bSHarry Wentland 	if (pipe_ctx->stream->public.gamut_remap_matrix.enable_remap == true) {
22454562236bSHarry Wentland 		adjust.gamut_adjust_type = GRAPHICS_GAMUT_ADJUST_TYPE_SW;
22464562236bSHarry Wentland 		adjust.temperature_matrix[0] =
22474562236bSHarry Wentland 				pipe_ctx->stream->
22484562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[0];
22494562236bSHarry Wentland 		adjust.temperature_matrix[1] =
22504562236bSHarry Wentland 				pipe_ctx->stream->
22514562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[1];
22524562236bSHarry Wentland 		adjust.temperature_matrix[2] =
22534562236bSHarry Wentland 				pipe_ctx->stream->
22544562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[2];
22554562236bSHarry Wentland 		adjust.temperature_matrix[3] =
22564562236bSHarry Wentland 				pipe_ctx->stream->
22574562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[4];
22584562236bSHarry Wentland 		adjust.temperature_matrix[4] =
22594562236bSHarry Wentland 				pipe_ctx->stream->
22604562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[5];
22614562236bSHarry Wentland 		adjust.temperature_matrix[5] =
22624562236bSHarry Wentland 				pipe_ctx->stream->
22634562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[6];
22644562236bSHarry Wentland 		adjust.temperature_matrix[6] =
22654562236bSHarry Wentland 				pipe_ctx->stream->
22664562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[8];
22674562236bSHarry Wentland 		adjust.temperature_matrix[7] =
22684562236bSHarry Wentland 				pipe_ctx->stream->
22694562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[9];
22704562236bSHarry Wentland 		adjust.temperature_matrix[8] =
22714562236bSHarry Wentland 				pipe_ctx->stream->
22724562236bSHarry Wentland 				public.gamut_remap_matrix.matrix[10];
22734562236bSHarry Wentland 	}
22744562236bSHarry Wentland 
22754562236bSHarry Wentland 	pipe_ctx->xfm->funcs->transform_set_gamut_remap(pipe_ctx->xfm, &adjust);
22764562236bSHarry Wentland 
22774562236bSHarry Wentland 	pipe_ctx->scl_data.lb_params.alpha_en = pipe_ctx->bottom_pipe != 0;
22784562236bSHarry Wentland 	if (old_pipe && memcmp(&old_pipe->scl_data,
22794562236bSHarry Wentland 				&pipe_ctx->scl_data,
22804562236bSHarry Wentland 				sizeof(struct scaler_data)) != 0)
22814562236bSHarry Wentland 		program_scaler(dc, pipe_ctx);
22824562236bSHarry Wentland 
22834562236bSHarry Wentland 	mi->funcs->mem_input_program_surface_config(
22844562236bSHarry Wentland 			mi,
22854562236bSHarry Wentland 			surface->public.format,
22864562236bSHarry Wentland 			&surface->public.tiling_info,
22874562236bSHarry Wentland 			&surface->public.plane_size,
22884562236bSHarry Wentland 			surface->public.rotation,
2289624d7c47SYongqiang Sun 			NULL,
22904562236bSHarry Wentland 			false,
2291624d7c47SYongqiang Sun 			pipe_ctx->surface->public.visible);
22924562236bSHarry Wentland 
22934562236bSHarry Wentland 	if (dc->public.config.gpu_vm_support)
22944562236bSHarry Wentland 		mi->funcs->mem_input_program_pte_vm(
22954562236bSHarry Wentland 				pipe_ctx->mi,
22964562236bSHarry Wentland 				surface->public.format,
22974562236bSHarry Wentland 				&surface->public.tiling_info,
22984562236bSHarry Wentland 				surface->public.rotation);
22994562236bSHarry Wentland 
23004562236bSHarry Wentland 	dm_logger_write(dc->ctx->logger, LOG_SURFACE,
23014562236bSHarry Wentland 			"Pipe:%d 0x%x: addr hi:0x%x, "
23024562236bSHarry Wentland 			"addr low:0x%x, "
23034562236bSHarry Wentland 			"src: %d, %d, %d,"
23044562236bSHarry Wentland 			" %d; dst: %d, %d, %d, %d;"
23054562236bSHarry Wentland 			"clip: %d, %d, %d, %d\n",
23064562236bSHarry Wentland 			pipe_ctx->pipe_idx,
23074562236bSHarry Wentland 			pipe_ctx->surface,
23084562236bSHarry Wentland 			pipe_ctx->surface->public.address.grph.addr.high_part,
23094562236bSHarry Wentland 			pipe_ctx->surface->public.address.grph.addr.low_part,
23104562236bSHarry Wentland 			pipe_ctx->surface->public.src_rect.x,
23114562236bSHarry Wentland 			pipe_ctx->surface->public.src_rect.y,
23124562236bSHarry Wentland 			pipe_ctx->surface->public.src_rect.width,
23134562236bSHarry Wentland 			pipe_ctx->surface->public.src_rect.height,
23144562236bSHarry Wentland 			pipe_ctx->surface->public.dst_rect.x,
23154562236bSHarry Wentland 			pipe_ctx->surface->public.dst_rect.y,
23164562236bSHarry Wentland 			pipe_ctx->surface->public.dst_rect.width,
23174562236bSHarry Wentland 			pipe_ctx->surface->public.dst_rect.height,
23184562236bSHarry Wentland 			pipe_ctx->surface->public.clip_rect.x,
23194562236bSHarry Wentland 			pipe_ctx->surface->public.clip_rect.y,
23204562236bSHarry Wentland 			pipe_ctx->surface->public.clip_rect.width,
23214562236bSHarry Wentland 			pipe_ctx->surface->public.clip_rect.height);
23224562236bSHarry Wentland 
23234562236bSHarry Wentland 	dm_logger_write(dc->ctx->logger, LOG_SURFACE,
23244562236bSHarry Wentland 			"Pipe %d: width, height, x, y\n"
23254562236bSHarry Wentland 			"viewport:%d, %d, %d, %d\n"
23264562236bSHarry Wentland 			"recout:  %d, %d, %d, %d\n",
23274562236bSHarry Wentland 			pipe_ctx->pipe_idx,
23284562236bSHarry Wentland 			pipe_ctx->scl_data.viewport.width,
23294562236bSHarry Wentland 			pipe_ctx->scl_data.viewport.height,
23304562236bSHarry Wentland 			pipe_ctx->scl_data.viewport.x,
23314562236bSHarry Wentland 			pipe_ctx->scl_data.viewport.y,
23324562236bSHarry Wentland 			pipe_ctx->scl_data.recout.width,
23334562236bSHarry Wentland 			pipe_ctx->scl_data.recout.height,
23344562236bSHarry Wentland 			pipe_ctx->scl_data.recout.x,
23354562236bSHarry Wentland 			pipe_ctx->scl_data.recout.y);
23364562236bSHarry Wentland }
23374562236bSHarry Wentland 
23384562236bSHarry Wentland static void dce110_prepare_pipe_for_context(
23394562236bSHarry Wentland 		struct core_dc *dc,
23404562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx,
23414562236bSHarry Wentland 		struct validate_context *context)
23424562236bSHarry Wentland {
23434562236bSHarry Wentland 	dce110_power_on_pipe_if_needed(dc, pipe_ctx, context);
2344fb735a9fSAnthony Koo 	dc->hwss.increase_watermarks_for_pipe(dc, pipe_ctx, context);
23454562236bSHarry Wentland }
23464562236bSHarry Wentland 
23474562236bSHarry Wentland static void dce110_apply_ctx_for_surface(
23484562236bSHarry Wentland 		struct core_dc *dc,
23494562236bSHarry Wentland 		struct core_surface *surface,
23504562236bSHarry Wentland 		struct validate_context *context)
23514562236bSHarry Wentland {
23524562236bSHarry Wentland 	int i;
23534562236bSHarry Wentland 
23544562236bSHarry Wentland 	/* TODO remove when removing the surface reset workaroud*/
23554562236bSHarry Wentland 	if (!surface)
23564562236bSHarry Wentland 		return;
23574562236bSHarry Wentland 
23584562236bSHarry Wentland 	for (i = 0; i < context->res_ctx.pool->pipe_count; i++) {
23594562236bSHarry Wentland 		struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i];
23604562236bSHarry Wentland 
23614562236bSHarry Wentland 		if (pipe_ctx->surface != surface)
23624562236bSHarry Wentland 			continue;
23634562236bSHarry Wentland 
23644562236bSHarry Wentland 		dce110_program_front_end_for_pipe(dc, pipe_ctx);
2365b06b7680SLeon Elazar 		program_surface_visibility(dc, pipe_ctx);
23664562236bSHarry Wentland 
23674562236bSHarry Wentland 	}
23684562236bSHarry Wentland }
23694562236bSHarry Wentland 
23704562236bSHarry Wentland static void dce110_power_down_fe(struct core_dc *dc, struct pipe_ctx *pipe)
23714562236bSHarry Wentland {
23724562236bSHarry Wentland 	int i;
23734562236bSHarry Wentland 
23744562236bSHarry Wentland 	for (i = 0; i < dc->res_pool->pipe_count; i++)
23754562236bSHarry Wentland 		if (&dc->current_context->res_ctx.pipe_ctx[i] == pipe)
23764562236bSHarry Wentland 			break;
23774562236bSHarry Wentland 
23784562236bSHarry Wentland 	if (i == dc->res_pool->pipe_count)
23794562236bSHarry Wentland 		return;
23804562236bSHarry Wentland 
23814562236bSHarry Wentland 	dc->hwss.enable_display_power_gating(
23824562236bSHarry Wentland 		dc, i, dc->ctx->dc_bios, PIPE_GATING_CONTROL_ENABLE);
23834562236bSHarry Wentland 	if (pipe->xfm)
23844562236bSHarry Wentland 		pipe->xfm->funcs->transform_reset(pipe->xfm);
23854562236bSHarry Wentland 	memset(&pipe->scl_data, 0, sizeof(struct scaler_data));
23864562236bSHarry Wentland }
23874562236bSHarry Wentland 
23884562236bSHarry Wentland static const struct hw_sequencer_funcs dce110_funcs = {
23894562236bSHarry Wentland 	.init_hw = init_hw,
23904562236bSHarry Wentland 	.apply_ctx_to_hw = dce110_apply_ctx_to_hw,
23914562236bSHarry Wentland 	.prepare_pipe_for_context = dce110_prepare_pipe_for_context,
23924562236bSHarry Wentland 	.apply_ctx_for_surface = dce110_apply_ctx_for_surface,
23934562236bSHarry Wentland 	.set_plane_config = set_plane_config,
23944562236bSHarry Wentland 	.update_plane_addr = update_plane_addr,
23954562236bSHarry Wentland 	.update_pending_status = dce110_update_pending_status,
2396d7194cf6SAric Cyr 	.set_input_transfer_func = dce110_set_input_transfer_func,
239790e508baSAnthony Koo 	.set_output_transfer_func = dce110_set_output_transfer_func,
23984562236bSHarry Wentland 	.power_down = dce110_power_down,
23994562236bSHarry Wentland 	.enable_accelerated_mode = dce110_enable_accelerated_mode,
24004562236bSHarry Wentland 	.enable_timing_synchronization = dce110_enable_timing_synchronization,
24014562236bSHarry Wentland 	.update_info_frame = dce110_update_info_frame,
24024562236bSHarry Wentland 	.enable_stream = dce110_enable_stream,
24034562236bSHarry Wentland 	.disable_stream = dce110_disable_stream,
24044562236bSHarry Wentland 	.unblank_stream = dce110_unblank_stream,
24054562236bSHarry Wentland 	.enable_display_pipe_clock_gating = enable_display_pipe_clock_gating,
24064562236bSHarry Wentland 	.enable_display_power_gating = dce110_enable_display_power_gating,
24074562236bSHarry Wentland 	.power_down_front_end = dce110_power_down_fe,
24084562236bSHarry Wentland 	.pipe_control_lock = dce_pipe_control_lock,
24094562236bSHarry Wentland 	.set_displaymarks = dce110_set_displaymarks,
24104562236bSHarry Wentland 	.increase_watermarks_for_pipe = dce110_increase_watermarks_for_pipe,
24114562236bSHarry Wentland 	.set_bandwidth = dce110_set_bandwidth,
24124562236bSHarry Wentland 	.set_drr = set_drr,
24134562236bSHarry Wentland 	.set_static_screen_control = set_static_screen_control,
24144562236bSHarry Wentland 	.reset_hw_ctx_wrap = reset_hw_ctx_wrap,
24154b5e7d62SHersen Wu 	.prog_pixclk_crtc_otg = dce110_prog_pixclk_crtc_otg,
24164562236bSHarry Wentland };
24174562236bSHarry Wentland 
24184562236bSHarry Wentland bool dce110_hw_sequencer_construct(struct core_dc *dc)
24194562236bSHarry Wentland {
24204562236bSHarry Wentland 	dc->hwss = dce110_funcs;
24214562236bSHarry Wentland 
24224562236bSHarry Wentland 	return true;
24234562236bSHarry Wentland }
24244562236bSHarry Wentland 
2425