xref: /openbmc/linux/arch/x86/kvm/emulate.c (revision d15cb3da)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /******************************************************************************
3  * emulate.c
4  *
5  * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
6  *
7  * Copyright (c) 2005 Keir Fraser
8  *
9  * Linux coding style, mod r/m decoder, segment base fixes, real-mode
10  * privileged instructions:
11  *
12  * Copyright (C) 2006 Qumranet
13  * Copyright 2010 Red Hat, Inc. and/or its affiliates.
14  *
15  *   Avi Kivity <avi@qumranet.com>
16  *   Yaniv Kamay <yaniv@qumranet.com>
17  *
18  * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
19  */
20 
21 #include <linux/kvm_host.h>
22 #include "kvm_cache_regs.h"
23 #include "kvm_emulate.h"
24 #include <linux/stringify.h>
25 #include <asm/debugreg.h>
26 #include <asm/nospec-branch.h>
27 
28 #include "x86.h"
29 #include "tss.h"
30 #include "mmu.h"
31 #include "pmu.h"
32 
33 /*
34  * Operand types
35  */
36 #define OpNone             0ull
37 #define OpImplicit         1ull  /* No generic decode */
38 #define OpReg              2ull  /* Register */
39 #define OpMem              3ull  /* Memory */
40 #define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
41 #define OpDI               5ull  /* ES:DI/EDI/RDI */
42 #define OpMem64            6ull  /* Memory, 64-bit */
43 #define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
44 #define OpDX               8ull  /* DX register */
45 #define OpCL               9ull  /* CL register (for shifts) */
46 #define OpImmByte         10ull  /* 8-bit sign extended immediate */
47 #define OpOne             11ull  /* Implied 1 */
48 #define OpImm             12ull  /* Sign extended up to 32-bit immediate */
49 #define OpMem16           13ull  /* Memory operand (16-bit). */
50 #define OpMem32           14ull  /* Memory operand (32-bit). */
51 #define OpImmU            15ull  /* Immediate operand, zero extended */
52 #define OpSI              16ull  /* SI/ESI/RSI */
53 #define OpImmFAddr        17ull  /* Immediate far address */
54 #define OpMemFAddr        18ull  /* Far address in memory */
55 #define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
56 #define OpES              20ull  /* ES */
57 #define OpCS              21ull  /* CS */
58 #define OpSS              22ull  /* SS */
59 #define OpDS              23ull  /* DS */
60 #define OpFS              24ull  /* FS */
61 #define OpGS              25ull  /* GS */
62 #define OpMem8            26ull  /* 8-bit zero extended memory operand */
63 #define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
64 #define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
65 #define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
66 #define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
67 
68 #define OpBits             5  /* Width of operand field */
69 #define OpMask             ((1ull << OpBits) - 1)
70 
71 /*
72  * Opcode effective-address decode tables.
73  * Note that we only emulate instructions that have at least one memory
74  * operand (excluding implicit stack references). We assume that stack
75  * references and instruction fetches will never occur in special memory
76  * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
77  * not be handled.
78  */
79 
80 /* Operand sizes: 8-bit operands or specified/overridden size. */
81 #define ByteOp      (1<<0)	/* 8-bit operands. */
82 /* Destination operand type. */
83 #define DstShift    1
84 #define ImplicitOps (OpImplicit << DstShift)
85 #define DstReg      (OpReg << DstShift)
86 #define DstMem      (OpMem << DstShift)
87 #define DstAcc      (OpAcc << DstShift)
88 #define DstDI       (OpDI << DstShift)
89 #define DstMem64    (OpMem64 << DstShift)
90 #define DstMem16    (OpMem16 << DstShift)
91 #define DstImmUByte (OpImmUByte << DstShift)
92 #define DstDX       (OpDX << DstShift)
93 #define DstAccLo    (OpAccLo << DstShift)
94 #define DstMask     (OpMask << DstShift)
95 /* Source operand type. */
96 #define SrcShift    6
97 #define SrcNone     (OpNone << SrcShift)
98 #define SrcReg      (OpReg << SrcShift)
99 #define SrcMem      (OpMem << SrcShift)
100 #define SrcMem16    (OpMem16 << SrcShift)
101 #define SrcMem32    (OpMem32 << SrcShift)
102 #define SrcImm      (OpImm << SrcShift)
103 #define SrcImmByte  (OpImmByte << SrcShift)
104 #define SrcOne      (OpOne << SrcShift)
105 #define SrcImmUByte (OpImmUByte << SrcShift)
106 #define SrcImmU     (OpImmU << SrcShift)
107 #define SrcSI       (OpSI << SrcShift)
108 #define SrcXLat     (OpXLat << SrcShift)
109 #define SrcImmFAddr (OpImmFAddr << SrcShift)
110 #define SrcMemFAddr (OpMemFAddr << SrcShift)
111 #define SrcAcc      (OpAcc << SrcShift)
112 #define SrcImmU16   (OpImmU16 << SrcShift)
113 #define SrcImm64    (OpImm64 << SrcShift)
114 #define SrcDX       (OpDX << SrcShift)
115 #define SrcMem8     (OpMem8 << SrcShift)
116 #define SrcAccHi    (OpAccHi << SrcShift)
117 #define SrcMask     (OpMask << SrcShift)
118 #define BitOp       (1<<11)
119 #define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
120 #define String      (1<<13)     /* String instruction (rep capable) */
121 #define Stack       (1<<14)     /* Stack instruction (push/pop) */
122 #define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
123 #define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
124 #define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
125 #define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
126 #define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
127 #define Escape      (5<<15)     /* Escape to coprocessor instruction */
128 #define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
129 #define ModeDual    (7<<15)     /* Different instruction for 32/64 bit */
130 #define Sse         (1<<18)     /* SSE Vector instruction */
131 /* Generic ModRM decode. */
132 #define ModRM       (1<<19)
133 /* Destination is only written; never read. */
134 #define Mov         (1<<20)
135 /* Misc flags */
136 #define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
137 #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
138 #define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
139 #define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
140 #define Undefined   (1<<25) /* No Such Instruction */
141 #define Lock        (1<<26) /* lock prefix is allowed for the instruction */
142 #define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
143 #define No64	    (1<<28)
144 #define PageTable   (1 << 29)   /* instruction used to write page table */
145 #define NotImpl     (1 << 30)   /* instruction is not implemented */
146 /* Source 2 operand type */
147 #define Src2Shift   (31)
148 #define Src2None    (OpNone << Src2Shift)
149 #define Src2Mem     (OpMem << Src2Shift)
150 #define Src2CL      (OpCL << Src2Shift)
151 #define Src2ImmByte (OpImmByte << Src2Shift)
152 #define Src2One     (OpOne << Src2Shift)
153 #define Src2Imm     (OpImm << Src2Shift)
154 #define Src2ES      (OpES << Src2Shift)
155 #define Src2CS      (OpCS << Src2Shift)
156 #define Src2SS      (OpSS << Src2Shift)
157 #define Src2DS      (OpDS << Src2Shift)
158 #define Src2FS      (OpFS << Src2Shift)
159 #define Src2GS      (OpGS << Src2Shift)
160 #define Src2Mask    (OpMask << Src2Shift)
161 #define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
162 #define AlignMask   ((u64)7 << 41)
163 #define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
164 #define Unaligned   ((u64)2 << 41)  /* Explicitly unaligned (e.g. MOVDQU) */
165 #define Avx         ((u64)3 << 41)  /* Advanced Vector Extensions */
166 #define Aligned16   ((u64)4 << 41)  /* Aligned to 16 byte boundary (e.g. FXSAVE) */
167 #define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
168 #define NoWrite     ((u64)1 << 45)  /* No writeback */
169 #define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
170 #define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
171 #define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
172 #define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
173 #define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
174 #define NearBranch  ((u64)1 << 52)  /* Near branches */
175 #define No16	    ((u64)1 << 53)  /* No 16 bit operand */
176 #define IncSP       ((u64)1 << 54)  /* SP is incremented before ModRM calc */
177 #define TwoMemOp    ((u64)1 << 55)  /* Instruction has two memory operand */
178 #define IsBranch    ((u64)1 << 56)  /* Instruction is considered a branch. */
179 
180 #define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
181 
182 #define X2(x...) x, x
183 #define X3(x...) X2(x), x
184 #define X4(x...) X2(x), X2(x)
185 #define X5(x...) X4(x), x
186 #define X6(x...) X4(x), X2(x)
187 #define X7(x...) X4(x), X3(x)
188 #define X8(x...) X4(x), X4(x)
189 #define X16(x...) X8(x), X8(x)
190 
191 #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
192 #define FASTOP_SIZE (8 * (1 + HAS_KERNEL_IBT))
193 
194 struct opcode {
195 	u64 flags;
196 	u8 intercept;
197 	u8 pad[7];
198 	union {
199 		int (*execute)(struct x86_emulate_ctxt *ctxt);
200 		const struct opcode *group;
201 		const struct group_dual *gdual;
202 		const struct gprefix *gprefix;
203 		const struct escape *esc;
204 		const struct instr_dual *idual;
205 		const struct mode_dual *mdual;
206 		void (*fastop)(struct fastop *fake);
207 	} u;
208 	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
209 };
210 
211 struct group_dual {
212 	struct opcode mod012[8];
213 	struct opcode mod3[8];
214 };
215 
216 struct gprefix {
217 	struct opcode pfx_no;
218 	struct opcode pfx_66;
219 	struct opcode pfx_f2;
220 	struct opcode pfx_f3;
221 };
222 
223 struct escape {
224 	struct opcode op[8];
225 	struct opcode high[64];
226 };
227 
228 struct instr_dual {
229 	struct opcode mod012;
230 	struct opcode mod3;
231 };
232 
233 struct mode_dual {
234 	struct opcode mode32;
235 	struct opcode mode64;
236 };
237 
238 #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
239 
240 enum x86_transfer_type {
241 	X86_TRANSFER_NONE,
242 	X86_TRANSFER_CALL_JMP,
243 	X86_TRANSFER_RET,
244 	X86_TRANSFER_TASK_SWITCH,
245 };
246 
247 static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
248 {
249 	if (!(ctxt->regs_valid & (1 << nr))) {
250 		ctxt->regs_valid |= 1 << nr;
251 		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
252 	}
253 	return ctxt->_regs[nr];
254 }
255 
256 static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
257 {
258 	ctxt->regs_valid |= 1 << nr;
259 	ctxt->regs_dirty |= 1 << nr;
260 	return &ctxt->_regs[nr];
261 }
262 
263 static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
264 {
265 	reg_read(ctxt, nr);
266 	return reg_write(ctxt, nr);
267 }
268 
269 static void writeback_registers(struct x86_emulate_ctxt *ctxt)
270 {
271 	unsigned reg;
272 
273 	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
274 		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
275 }
276 
277 static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
278 {
279 	ctxt->regs_dirty = 0;
280 	ctxt->regs_valid = 0;
281 }
282 
283 /*
284  * These EFLAGS bits are restored from saved value during emulation, and
285  * any changes are written back to the saved value after emulation.
286  */
287 #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
288 		     X86_EFLAGS_PF|X86_EFLAGS_CF)
289 
290 #ifdef CONFIG_X86_64
291 #define ON64(x) x
292 #else
293 #define ON64(x)
294 #endif
295 
296 /*
297  * fastop functions have a special calling convention:
298  *
299  * dst:    rax        (in/out)
300  * src:    rdx        (in/out)
301  * src2:   rcx        (in)
302  * flags:  rflags     (in/out)
303  * ex:     rsi        (in:fastop pointer, out:zero if exception)
304  *
305  * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
306  * different operand sizes can be reached by calculation, rather than a jump
307  * table (which would be bigger than the code).
308  */
309 static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop);
310 
311 #define __FOP_FUNC(name) \
312 	".align " __stringify(FASTOP_SIZE) " \n\t" \
313 	".type " name ", @function \n\t" \
314 	name ":\n\t" \
315 	ASM_ENDBR
316 
317 #define FOP_FUNC(name) \
318 	__FOP_FUNC(#name)
319 
320 #define __FOP_RET(name) \
321 	"11: " ASM_RET \
322 	".size " name ", .-" name "\n\t"
323 
324 #define FOP_RET(name) \
325 	__FOP_RET(#name)
326 
327 #define FOP_START(op) \
328 	extern void em_##op(struct fastop *fake); \
329 	asm(".pushsection .text, \"ax\" \n\t" \
330 	    ".global em_" #op " \n\t" \
331 	    ".align " __stringify(FASTOP_SIZE) " \n\t" \
332 	    "em_" #op ":\n\t"
333 
334 #define FOP_END \
335 	    ".popsection")
336 
337 #define __FOPNOP(name) \
338 	__FOP_FUNC(name) \
339 	__FOP_RET(name)
340 
341 #define FOPNOP() \
342 	__FOPNOP(__stringify(__UNIQUE_ID(nop)))
343 
344 #define FOP1E(op,  dst) \
345 	__FOP_FUNC(#op "_" #dst) \
346 	"10: " #op " %" #dst " \n\t" \
347 	__FOP_RET(#op "_" #dst)
348 
349 #define FOP1EEX(op,  dst) \
350 	FOP1E(op, dst) _ASM_EXTABLE_TYPE_REG(10b, 11b, EX_TYPE_ZERO_REG, %%esi)
351 
352 #define FASTOP1(op) \
353 	FOP_START(op) \
354 	FOP1E(op##b, al) \
355 	FOP1E(op##w, ax) \
356 	FOP1E(op##l, eax) \
357 	ON64(FOP1E(op##q, rax))	\
358 	FOP_END
359 
360 /* 1-operand, using src2 (for MUL/DIV r/m) */
361 #define FASTOP1SRC2(op, name) \
362 	FOP_START(name) \
363 	FOP1E(op, cl) \
364 	FOP1E(op, cx) \
365 	FOP1E(op, ecx) \
366 	ON64(FOP1E(op, rcx)) \
367 	FOP_END
368 
369 /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
370 #define FASTOP1SRC2EX(op, name) \
371 	FOP_START(name) \
372 	FOP1EEX(op, cl) \
373 	FOP1EEX(op, cx) \
374 	FOP1EEX(op, ecx) \
375 	ON64(FOP1EEX(op, rcx)) \
376 	FOP_END
377 
378 #define FOP2E(op,  dst, src)	   \
379 	__FOP_FUNC(#op "_" #dst "_" #src) \
380 	#op " %" #src ", %" #dst " \n\t" \
381 	__FOP_RET(#op "_" #dst "_" #src)
382 
383 #define FASTOP2(op) \
384 	FOP_START(op) \
385 	FOP2E(op##b, al, dl) \
386 	FOP2E(op##w, ax, dx) \
387 	FOP2E(op##l, eax, edx) \
388 	ON64(FOP2E(op##q, rax, rdx)) \
389 	FOP_END
390 
391 /* 2 operand, word only */
392 #define FASTOP2W(op) \
393 	FOP_START(op) \
394 	FOPNOP() \
395 	FOP2E(op##w, ax, dx) \
396 	FOP2E(op##l, eax, edx) \
397 	ON64(FOP2E(op##q, rax, rdx)) \
398 	FOP_END
399 
400 /* 2 operand, src is CL */
401 #define FASTOP2CL(op) \
402 	FOP_START(op) \
403 	FOP2E(op##b, al, cl) \
404 	FOP2E(op##w, ax, cl) \
405 	FOP2E(op##l, eax, cl) \
406 	ON64(FOP2E(op##q, rax, cl)) \
407 	FOP_END
408 
409 /* 2 operand, src and dest are reversed */
410 #define FASTOP2R(op, name) \
411 	FOP_START(name) \
412 	FOP2E(op##b, dl, al) \
413 	FOP2E(op##w, dx, ax) \
414 	FOP2E(op##l, edx, eax) \
415 	ON64(FOP2E(op##q, rdx, rax)) \
416 	FOP_END
417 
418 #define FOP3E(op,  dst, src, src2) \
419 	__FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
420 	#op " %" #src2 ", %" #src ", %" #dst " \n\t"\
421 	__FOP_RET(#op "_" #dst "_" #src "_" #src2)
422 
423 /* 3-operand, word-only, src2=cl */
424 #define FASTOP3WCL(op) \
425 	FOP_START(op) \
426 	FOPNOP() \
427 	FOP3E(op##w, ax, dx, cl) \
428 	FOP3E(op##l, eax, edx, cl) \
429 	ON64(FOP3E(op##q, rax, rdx, cl)) \
430 	FOP_END
431 
432 /* Special case for SETcc - 1 instruction per cc */
433 #define FOP_SETCC(op) \
434 	".align 4 \n\t" \
435 	".type " #op ", @function \n\t" \
436 	#op ": \n\t" \
437 	ASM_ENDBR \
438 	#op " %al \n\t" \
439 	__FOP_RET(#op)
440 
441 FOP_START(setcc)
442 FOP_SETCC(seto)
443 FOP_SETCC(setno)
444 FOP_SETCC(setc)
445 FOP_SETCC(setnc)
446 FOP_SETCC(setz)
447 FOP_SETCC(setnz)
448 FOP_SETCC(setbe)
449 FOP_SETCC(setnbe)
450 FOP_SETCC(sets)
451 FOP_SETCC(setns)
452 FOP_SETCC(setp)
453 FOP_SETCC(setnp)
454 FOP_SETCC(setl)
455 FOP_SETCC(setnl)
456 FOP_SETCC(setle)
457 FOP_SETCC(setnle)
458 FOP_END;
459 
460 FOP_START(salc)
461 FOP_FUNC(salc)
462 "pushf; sbb %al, %al; popf \n\t"
463 FOP_RET(salc)
464 FOP_END;
465 
466 /*
467  * XXX: inoutclob user must know where the argument is being expanded.
468  *      Relying on CONFIG_CC_HAS_ASM_GOTO would allow us to remove _fault.
469  */
470 #define asm_safe(insn, inoutclob...) \
471 ({ \
472 	int _fault = 0; \
473  \
474 	asm volatile("1:" insn "\n" \
475 	             "2:\n" \
476 		     _ASM_EXTABLE_TYPE_REG(1b, 2b, EX_TYPE_ONE_REG, %[_fault]) \
477 	             : [_fault] "+r"(_fault) inoutclob ); \
478  \
479 	_fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
480 })
481 
482 static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
483 				    enum x86_intercept intercept,
484 				    enum x86_intercept_stage stage)
485 {
486 	struct x86_instruction_info info = {
487 		.intercept  = intercept,
488 		.rep_prefix = ctxt->rep_prefix,
489 		.modrm_mod  = ctxt->modrm_mod,
490 		.modrm_reg  = ctxt->modrm_reg,
491 		.modrm_rm   = ctxt->modrm_rm,
492 		.src_val    = ctxt->src.val64,
493 		.dst_val    = ctxt->dst.val64,
494 		.src_bytes  = ctxt->src.bytes,
495 		.dst_bytes  = ctxt->dst.bytes,
496 		.ad_bytes   = ctxt->ad_bytes,
497 		.next_rip   = ctxt->eip,
498 	};
499 
500 	return ctxt->ops->intercept(ctxt, &info, stage);
501 }
502 
503 static void assign_masked(ulong *dest, ulong src, ulong mask)
504 {
505 	*dest = (*dest & ~mask) | (src & mask);
506 }
507 
508 static void assign_register(unsigned long *reg, u64 val, int bytes)
509 {
510 	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
511 	switch (bytes) {
512 	case 1:
513 		*(u8 *)reg = (u8)val;
514 		break;
515 	case 2:
516 		*(u16 *)reg = (u16)val;
517 		break;
518 	case 4:
519 		*reg = (u32)val;
520 		break;	/* 64b: zero-extend */
521 	case 8:
522 		*reg = val;
523 		break;
524 	}
525 }
526 
527 static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
528 {
529 	return (1UL << (ctxt->ad_bytes << 3)) - 1;
530 }
531 
532 static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
533 {
534 	u16 sel;
535 	struct desc_struct ss;
536 
537 	if (ctxt->mode == X86EMUL_MODE_PROT64)
538 		return ~0UL;
539 	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
540 	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
541 }
542 
543 static int stack_size(struct x86_emulate_ctxt *ctxt)
544 {
545 	return (__fls(stack_mask(ctxt)) + 1) >> 3;
546 }
547 
548 /* Access/update address held in a register, based on addressing mode. */
549 static inline unsigned long
550 address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
551 {
552 	if (ctxt->ad_bytes == sizeof(unsigned long))
553 		return reg;
554 	else
555 		return reg & ad_mask(ctxt);
556 }
557 
558 static inline unsigned long
559 register_address(struct x86_emulate_ctxt *ctxt, int reg)
560 {
561 	return address_mask(ctxt, reg_read(ctxt, reg));
562 }
563 
564 static void masked_increment(ulong *reg, ulong mask, int inc)
565 {
566 	assign_masked(reg, *reg + inc, mask);
567 }
568 
569 static inline void
570 register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
571 {
572 	ulong *preg = reg_rmw(ctxt, reg);
573 
574 	assign_register(preg, *preg + inc, ctxt->ad_bytes);
575 }
576 
577 static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
578 {
579 	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
580 }
581 
582 static u32 desc_limit_scaled(struct desc_struct *desc)
583 {
584 	u32 limit = get_desc_limit(desc);
585 
586 	return desc->g ? (limit << 12) | 0xfff : limit;
587 }
588 
589 static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
590 {
591 	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
592 		return 0;
593 
594 	return ctxt->ops->get_cached_segment_base(ctxt, seg);
595 }
596 
597 static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
598 			     u32 error, bool valid)
599 {
600 	WARN_ON(vec > 0x1f);
601 	ctxt->exception.vector = vec;
602 	ctxt->exception.error_code = error;
603 	ctxt->exception.error_code_valid = valid;
604 	return X86EMUL_PROPAGATE_FAULT;
605 }
606 
607 static int emulate_db(struct x86_emulate_ctxt *ctxt)
608 {
609 	return emulate_exception(ctxt, DB_VECTOR, 0, false);
610 }
611 
612 static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
613 {
614 	return emulate_exception(ctxt, GP_VECTOR, err, true);
615 }
616 
617 static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
618 {
619 	return emulate_exception(ctxt, SS_VECTOR, err, true);
620 }
621 
622 static int emulate_ud(struct x86_emulate_ctxt *ctxt)
623 {
624 	return emulate_exception(ctxt, UD_VECTOR, 0, false);
625 }
626 
627 static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
628 {
629 	return emulate_exception(ctxt, TS_VECTOR, err, true);
630 }
631 
632 static int emulate_de(struct x86_emulate_ctxt *ctxt)
633 {
634 	return emulate_exception(ctxt, DE_VECTOR, 0, false);
635 }
636 
637 static int emulate_nm(struct x86_emulate_ctxt *ctxt)
638 {
639 	return emulate_exception(ctxt, NM_VECTOR, 0, false);
640 }
641 
642 static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
643 {
644 	u16 selector;
645 	struct desc_struct desc;
646 
647 	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
648 	return selector;
649 }
650 
651 static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
652 				 unsigned seg)
653 {
654 	u16 dummy;
655 	u32 base3;
656 	struct desc_struct desc;
657 
658 	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
659 	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
660 }
661 
662 static inline u8 ctxt_virt_addr_bits(struct x86_emulate_ctxt *ctxt)
663 {
664 	return (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_LA57) ? 57 : 48;
665 }
666 
667 static inline bool emul_is_noncanonical_address(u64 la,
668 						struct x86_emulate_ctxt *ctxt)
669 {
670 	return get_canonical(la, ctxt_virt_addr_bits(ctxt)) != la;
671 }
672 
673 /*
674  * x86 defines three classes of vector instructions: explicitly
675  * aligned, explicitly unaligned, and the rest, which change behaviour
676  * depending on whether they're AVX encoded or not.
677  *
678  * Also included is CMPXCHG16B which is not a vector instruction, yet it is
679  * subject to the same check.  FXSAVE and FXRSTOR are checked here too as their
680  * 512 bytes of data must be aligned to a 16 byte boundary.
681  */
682 static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
683 {
684 	u64 alignment = ctxt->d & AlignMask;
685 
686 	if (likely(size < 16))
687 		return 1;
688 
689 	switch (alignment) {
690 	case Unaligned:
691 	case Avx:
692 		return 1;
693 	case Aligned16:
694 		return 16;
695 	case Aligned:
696 	default:
697 		return size;
698 	}
699 }
700 
701 static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
702 				       struct segmented_address addr,
703 				       unsigned *max_size, unsigned size,
704 				       bool write, bool fetch,
705 				       enum x86emul_mode mode, ulong *linear)
706 {
707 	struct desc_struct desc;
708 	bool usable;
709 	ulong la;
710 	u32 lim;
711 	u16 sel;
712 	u8  va_bits;
713 
714 	la = seg_base(ctxt, addr.seg) + addr.ea;
715 	*max_size = 0;
716 	switch (mode) {
717 	case X86EMUL_MODE_PROT64:
718 		*linear = la;
719 		va_bits = ctxt_virt_addr_bits(ctxt);
720 		if (get_canonical(la, va_bits) != la)
721 			goto bad;
722 
723 		*max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
724 		if (size > *max_size)
725 			goto bad;
726 		break;
727 	default:
728 		*linear = la = (u32)la;
729 		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
730 						addr.seg);
731 		if (!usable)
732 			goto bad;
733 		/* code segment in protected mode or read-only data segment */
734 		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
735 					|| !(desc.type & 2)) && write)
736 			goto bad;
737 		/* unreadable code segment */
738 		if (!fetch && (desc.type & 8) && !(desc.type & 2))
739 			goto bad;
740 		lim = desc_limit_scaled(&desc);
741 		if (!(desc.type & 8) && (desc.type & 4)) {
742 			/* expand-down segment */
743 			if (addr.ea <= lim)
744 				goto bad;
745 			lim = desc.d ? 0xffffffff : 0xffff;
746 		}
747 		if (addr.ea > lim)
748 			goto bad;
749 		if (lim == 0xffffffff)
750 			*max_size = ~0u;
751 		else {
752 			*max_size = (u64)lim + 1 - addr.ea;
753 			if (size > *max_size)
754 				goto bad;
755 		}
756 		break;
757 	}
758 	if (la & (insn_alignment(ctxt, size) - 1))
759 		return emulate_gp(ctxt, 0);
760 	return X86EMUL_CONTINUE;
761 bad:
762 	if (addr.seg == VCPU_SREG_SS)
763 		return emulate_ss(ctxt, 0);
764 	else
765 		return emulate_gp(ctxt, 0);
766 }
767 
768 static int linearize(struct x86_emulate_ctxt *ctxt,
769 		     struct segmented_address addr,
770 		     unsigned size, bool write,
771 		     ulong *linear)
772 {
773 	unsigned max_size;
774 	return __linearize(ctxt, addr, &max_size, size, write, false,
775 			   ctxt->mode, linear);
776 }
777 
778 static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
779 			     enum x86emul_mode mode)
780 {
781 	ulong linear;
782 	int rc;
783 	unsigned max_size;
784 	struct segmented_address addr = { .seg = VCPU_SREG_CS,
785 					   .ea = dst };
786 
787 	if (ctxt->op_bytes != sizeof(unsigned long))
788 		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
789 	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
790 	if (rc == X86EMUL_CONTINUE)
791 		ctxt->_eip = addr.ea;
792 	return rc;
793 }
794 
795 static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
796 {
797 	return assign_eip(ctxt, dst, ctxt->mode);
798 }
799 
800 static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
801 			  const struct desc_struct *cs_desc)
802 {
803 	enum x86emul_mode mode = ctxt->mode;
804 	int rc;
805 
806 #ifdef CONFIG_X86_64
807 	if (ctxt->mode >= X86EMUL_MODE_PROT16) {
808 		if (cs_desc->l) {
809 			u64 efer = 0;
810 
811 			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
812 			if (efer & EFER_LMA)
813 				mode = X86EMUL_MODE_PROT64;
814 		} else
815 			mode = X86EMUL_MODE_PROT32; /* temporary value */
816 	}
817 #endif
818 	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
819 		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
820 	rc = assign_eip(ctxt, dst, mode);
821 	if (rc == X86EMUL_CONTINUE)
822 		ctxt->mode = mode;
823 	return rc;
824 }
825 
826 static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
827 {
828 	return assign_eip_near(ctxt, ctxt->_eip + rel);
829 }
830 
831 static int linear_read_system(struct x86_emulate_ctxt *ctxt, ulong linear,
832 			      void *data, unsigned size)
833 {
834 	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, true);
835 }
836 
837 static int linear_write_system(struct x86_emulate_ctxt *ctxt,
838 			       ulong linear, void *data,
839 			       unsigned int size)
840 {
841 	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, true);
842 }
843 
844 static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
845 			      struct segmented_address addr,
846 			      void *data,
847 			      unsigned size)
848 {
849 	int rc;
850 	ulong linear;
851 
852 	rc = linearize(ctxt, addr, size, false, &linear);
853 	if (rc != X86EMUL_CONTINUE)
854 		return rc;
855 	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, false);
856 }
857 
858 static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
859 			       struct segmented_address addr,
860 			       void *data,
861 			       unsigned int size)
862 {
863 	int rc;
864 	ulong linear;
865 
866 	rc = linearize(ctxt, addr, size, true, &linear);
867 	if (rc != X86EMUL_CONTINUE)
868 		return rc;
869 	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, false);
870 }
871 
872 /*
873  * Prefetch the remaining bytes of the instruction without crossing page
874  * boundary if they are not in fetch_cache yet.
875  */
876 static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
877 {
878 	int rc;
879 	unsigned size, max_size;
880 	unsigned long linear;
881 	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
882 	struct segmented_address addr = { .seg = VCPU_SREG_CS,
883 					   .ea = ctxt->eip + cur_size };
884 
885 	/*
886 	 * We do not know exactly how many bytes will be needed, and
887 	 * __linearize is expensive, so fetch as much as possible.  We
888 	 * just have to avoid going beyond the 15 byte limit, the end
889 	 * of the segment, or the end of the page.
890 	 *
891 	 * __linearize is called with size 0 so that it does not do any
892 	 * boundary check itself.  Instead, we use max_size to check
893 	 * against op_size.
894 	 */
895 	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
896 			 &linear);
897 	if (unlikely(rc != X86EMUL_CONTINUE))
898 		return rc;
899 
900 	size = min_t(unsigned, 15UL ^ cur_size, max_size);
901 	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
902 
903 	/*
904 	 * One instruction can only straddle two pages,
905 	 * and one has been loaded at the beginning of
906 	 * x86_decode_insn.  So, if not enough bytes
907 	 * still, we must have hit the 15-byte boundary.
908 	 */
909 	if (unlikely(size < op_size))
910 		return emulate_gp(ctxt, 0);
911 
912 	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
913 			      size, &ctxt->exception);
914 	if (unlikely(rc != X86EMUL_CONTINUE))
915 		return rc;
916 	ctxt->fetch.end += size;
917 	return X86EMUL_CONTINUE;
918 }
919 
920 static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
921 					       unsigned size)
922 {
923 	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
924 
925 	if (unlikely(done_size < size))
926 		return __do_insn_fetch_bytes(ctxt, size - done_size);
927 	else
928 		return X86EMUL_CONTINUE;
929 }
930 
931 /* Fetch next part of the instruction being emulated. */
932 #define insn_fetch(_type, _ctxt)					\
933 ({	_type _x;							\
934 									\
935 	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
936 	if (rc != X86EMUL_CONTINUE)					\
937 		goto done;						\
938 	ctxt->_eip += sizeof(_type);					\
939 	memcpy(&_x, ctxt->fetch.ptr, sizeof(_type));			\
940 	ctxt->fetch.ptr += sizeof(_type);				\
941 	_x;								\
942 })
943 
944 #define insn_fetch_arr(_arr, _size, _ctxt)				\
945 ({									\
946 	rc = do_insn_fetch_bytes(_ctxt, _size);				\
947 	if (rc != X86EMUL_CONTINUE)					\
948 		goto done;						\
949 	ctxt->_eip += (_size);						\
950 	memcpy(_arr, ctxt->fetch.ptr, _size);				\
951 	ctxt->fetch.ptr += (_size);					\
952 })
953 
954 /*
955  * Given the 'reg' portion of a ModRM byte, and a register block, return a
956  * pointer into the block that addresses the relevant register.
957  * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
958  */
959 static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
960 			     int byteop)
961 {
962 	void *p;
963 	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
964 
965 	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
966 		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
967 	else
968 		p = reg_rmw(ctxt, modrm_reg);
969 	return p;
970 }
971 
972 static int read_descriptor(struct x86_emulate_ctxt *ctxt,
973 			   struct segmented_address addr,
974 			   u16 *size, unsigned long *address, int op_bytes)
975 {
976 	int rc;
977 
978 	if (op_bytes == 2)
979 		op_bytes = 3;
980 	*address = 0;
981 	rc = segmented_read_std(ctxt, addr, size, 2);
982 	if (rc != X86EMUL_CONTINUE)
983 		return rc;
984 	addr.ea += 2;
985 	rc = segmented_read_std(ctxt, addr, address, op_bytes);
986 	return rc;
987 }
988 
989 FASTOP2(add);
990 FASTOP2(or);
991 FASTOP2(adc);
992 FASTOP2(sbb);
993 FASTOP2(and);
994 FASTOP2(sub);
995 FASTOP2(xor);
996 FASTOP2(cmp);
997 FASTOP2(test);
998 
999 FASTOP1SRC2(mul, mul_ex);
1000 FASTOP1SRC2(imul, imul_ex);
1001 FASTOP1SRC2EX(div, div_ex);
1002 FASTOP1SRC2EX(idiv, idiv_ex);
1003 
1004 FASTOP3WCL(shld);
1005 FASTOP3WCL(shrd);
1006 
1007 FASTOP2W(imul);
1008 
1009 FASTOP1(not);
1010 FASTOP1(neg);
1011 FASTOP1(inc);
1012 FASTOP1(dec);
1013 
1014 FASTOP2CL(rol);
1015 FASTOP2CL(ror);
1016 FASTOP2CL(rcl);
1017 FASTOP2CL(rcr);
1018 FASTOP2CL(shl);
1019 FASTOP2CL(shr);
1020 FASTOP2CL(sar);
1021 
1022 FASTOP2W(bsf);
1023 FASTOP2W(bsr);
1024 FASTOP2W(bt);
1025 FASTOP2W(bts);
1026 FASTOP2W(btr);
1027 FASTOP2W(btc);
1028 
1029 FASTOP2(xadd);
1030 
1031 FASTOP2R(cmp, cmp_r);
1032 
1033 static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
1034 {
1035 	/* If src is zero, do not writeback, but update flags */
1036 	if (ctxt->src.val == 0)
1037 		ctxt->dst.type = OP_NONE;
1038 	return fastop(ctxt, em_bsf);
1039 }
1040 
1041 static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
1042 {
1043 	/* If src is zero, do not writeback, but update flags */
1044 	if (ctxt->src.val == 0)
1045 		ctxt->dst.type = OP_NONE;
1046 	return fastop(ctxt, em_bsr);
1047 }
1048 
1049 static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
1050 {
1051 	u8 rc;
1052 	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1053 
1054 	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1055 	asm("push %[flags]; popf; " CALL_NOSPEC
1056 	    : "=a"(rc) : [thunk_target]"r"(fop), [flags]"r"(flags));
1057 	return rc;
1058 }
1059 
1060 static void fetch_register_operand(struct operand *op)
1061 {
1062 	switch (op->bytes) {
1063 	case 1:
1064 		op->val = *(u8 *)op->addr.reg;
1065 		break;
1066 	case 2:
1067 		op->val = *(u16 *)op->addr.reg;
1068 		break;
1069 	case 4:
1070 		op->val = *(u32 *)op->addr.reg;
1071 		break;
1072 	case 8:
1073 		op->val = *(u64 *)op->addr.reg;
1074 		break;
1075 	}
1076 }
1077 
1078 static int em_fninit(struct x86_emulate_ctxt *ctxt)
1079 {
1080 	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1081 		return emulate_nm(ctxt);
1082 
1083 	kvm_fpu_get();
1084 	asm volatile("fninit");
1085 	kvm_fpu_put();
1086 	return X86EMUL_CONTINUE;
1087 }
1088 
1089 static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
1090 {
1091 	u16 fcw;
1092 
1093 	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1094 		return emulate_nm(ctxt);
1095 
1096 	kvm_fpu_get();
1097 	asm volatile("fnstcw %0": "+m"(fcw));
1098 	kvm_fpu_put();
1099 
1100 	ctxt->dst.val = fcw;
1101 
1102 	return X86EMUL_CONTINUE;
1103 }
1104 
1105 static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
1106 {
1107 	u16 fsw;
1108 
1109 	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1110 		return emulate_nm(ctxt);
1111 
1112 	kvm_fpu_get();
1113 	asm volatile("fnstsw %0": "+m"(fsw));
1114 	kvm_fpu_put();
1115 
1116 	ctxt->dst.val = fsw;
1117 
1118 	return X86EMUL_CONTINUE;
1119 }
1120 
1121 static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1122 				    struct operand *op)
1123 {
1124 	unsigned reg = ctxt->modrm_reg;
1125 
1126 	if (!(ctxt->d & ModRM))
1127 		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
1128 
1129 	if (ctxt->d & Sse) {
1130 		op->type = OP_XMM;
1131 		op->bytes = 16;
1132 		op->addr.xmm = reg;
1133 		kvm_read_sse_reg(reg, &op->vec_val);
1134 		return;
1135 	}
1136 	if (ctxt->d & Mmx) {
1137 		reg &= 7;
1138 		op->type = OP_MM;
1139 		op->bytes = 8;
1140 		op->addr.mm = reg;
1141 		return;
1142 	}
1143 
1144 	op->type = OP_REG;
1145 	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1146 	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
1147 
1148 	fetch_register_operand(op);
1149 	op->orig_val = op->val;
1150 }
1151 
1152 static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
1153 {
1154 	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
1155 		ctxt->modrm_seg = VCPU_SREG_SS;
1156 }
1157 
1158 static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1159 			struct operand *op)
1160 {
1161 	u8 sib;
1162 	int index_reg, base_reg, scale;
1163 	int rc = X86EMUL_CONTINUE;
1164 	ulong modrm_ea = 0;
1165 
1166 	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
1167 	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
1168 	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1169 
1170 	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1171 	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
1172 	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1173 	ctxt->modrm_seg = VCPU_SREG_DS;
1174 
1175 	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1176 		op->type = OP_REG;
1177 		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1178 		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1179 				ctxt->d & ByteOp);
1180 		if (ctxt->d & Sse) {
1181 			op->type = OP_XMM;
1182 			op->bytes = 16;
1183 			op->addr.xmm = ctxt->modrm_rm;
1184 			kvm_read_sse_reg(ctxt->modrm_rm, &op->vec_val);
1185 			return rc;
1186 		}
1187 		if (ctxt->d & Mmx) {
1188 			op->type = OP_MM;
1189 			op->bytes = 8;
1190 			op->addr.mm = ctxt->modrm_rm & 7;
1191 			return rc;
1192 		}
1193 		fetch_register_operand(op);
1194 		return rc;
1195 	}
1196 
1197 	op->type = OP_MEM;
1198 
1199 	if (ctxt->ad_bytes == 2) {
1200 		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
1201 		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
1202 		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
1203 		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1204 
1205 		/* 16-bit ModR/M decode. */
1206 		switch (ctxt->modrm_mod) {
1207 		case 0:
1208 			if (ctxt->modrm_rm == 6)
1209 				modrm_ea += insn_fetch(u16, ctxt);
1210 			break;
1211 		case 1:
1212 			modrm_ea += insn_fetch(s8, ctxt);
1213 			break;
1214 		case 2:
1215 			modrm_ea += insn_fetch(u16, ctxt);
1216 			break;
1217 		}
1218 		switch (ctxt->modrm_rm) {
1219 		case 0:
1220 			modrm_ea += bx + si;
1221 			break;
1222 		case 1:
1223 			modrm_ea += bx + di;
1224 			break;
1225 		case 2:
1226 			modrm_ea += bp + si;
1227 			break;
1228 		case 3:
1229 			modrm_ea += bp + di;
1230 			break;
1231 		case 4:
1232 			modrm_ea += si;
1233 			break;
1234 		case 5:
1235 			modrm_ea += di;
1236 			break;
1237 		case 6:
1238 			if (ctxt->modrm_mod != 0)
1239 				modrm_ea += bp;
1240 			break;
1241 		case 7:
1242 			modrm_ea += bx;
1243 			break;
1244 		}
1245 		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1246 		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1247 			ctxt->modrm_seg = VCPU_SREG_SS;
1248 		modrm_ea = (u16)modrm_ea;
1249 	} else {
1250 		/* 32/64-bit ModR/M decode. */
1251 		if ((ctxt->modrm_rm & 7) == 4) {
1252 			sib = insn_fetch(u8, ctxt);
1253 			index_reg |= (sib >> 3) & 7;
1254 			base_reg |= sib & 7;
1255 			scale = sib >> 6;
1256 
1257 			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1258 				modrm_ea += insn_fetch(s32, ctxt);
1259 			else {
1260 				modrm_ea += reg_read(ctxt, base_reg);
1261 				adjust_modrm_seg(ctxt, base_reg);
1262 				/* Increment ESP on POP [ESP] */
1263 				if ((ctxt->d & IncSP) &&
1264 				    base_reg == VCPU_REGS_RSP)
1265 					modrm_ea += ctxt->op_bytes;
1266 			}
1267 			if (index_reg != 4)
1268 				modrm_ea += reg_read(ctxt, index_reg) << scale;
1269 		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1270 			modrm_ea += insn_fetch(s32, ctxt);
1271 			if (ctxt->mode == X86EMUL_MODE_PROT64)
1272 				ctxt->rip_relative = 1;
1273 		} else {
1274 			base_reg = ctxt->modrm_rm;
1275 			modrm_ea += reg_read(ctxt, base_reg);
1276 			adjust_modrm_seg(ctxt, base_reg);
1277 		}
1278 		switch (ctxt->modrm_mod) {
1279 		case 1:
1280 			modrm_ea += insn_fetch(s8, ctxt);
1281 			break;
1282 		case 2:
1283 			modrm_ea += insn_fetch(s32, ctxt);
1284 			break;
1285 		}
1286 	}
1287 	op->addr.mem.ea = modrm_ea;
1288 	if (ctxt->ad_bytes != 8)
1289 		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
1290 
1291 done:
1292 	return rc;
1293 }
1294 
1295 static int decode_abs(struct x86_emulate_ctxt *ctxt,
1296 		      struct operand *op)
1297 {
1298 	int rc = X86EMUL_CONTINUE;
1299 
1300 	op->type = OP_MEM;
1301 	switch (ctxt->ad_bytes) {
1302 	case 2:
1303 		op->addr.mem.ea = insn_fetch(u16, ctxt);
1304 		break;
1305 	case 4:
1306 		op->addr.mem.ea = insn_fetch(u32, ctxt);
1307 		break;
1308 	case 8:
1309 		op->addr.mem.ea = insn_fetch(u64, ctxt);
1310 		break;
1311 	}
1312 done:
1313 	return rc;
1314 }
1315 
1316 static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1317 {
1318 	long sv = 0, mask;
1319 
1320 	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1321 		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1322 
1323 		if (ctxt->src.bytes == 2)
1324 			sv = (s16)ctxt->src.val & (s16)mask;
1325 		else if (ctxt->src.bytes == 4)
1326 			sv = (s32)ctxt->src.val & (s32)mask;
1327 		else
1328 			sv = (s64)ctxt->src.val & (s64)mask;
1329 
1330 		ctxt->dst.addr.mem.ea = address_mask(ctxt,
1331 					   ctxt->dst.addr.mem.ea + (sv >> 3));
1332 	}
1333 
1334 	/* only subword offset */
1335 	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1336 }
1337 
1338 static int read_emulated(struct x86_emulate_ctxt *ctxt,
1339 			 unsigned long addr, void *dest, unsigned size)
1340 {
1341 	int rc;
1342 	struct read_cache *mc = &ctxt->mem_read;
1343 
1344 	if (mc->pos < mc->end)
1345 		goto read_cached;
1346 
1347 	WARN_ON((mc->end + size) >= sizeof(mc->data));
1348 
1349 	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
1350 				      &ctxt->exception);
1351 	if (rc != X86EMUL_CONTINUE)
1352 		return rc;
1353 
1354 	mc->end += size;
1355 
1356 read_cached:
1357 	memcpy(dest, mc->data + mc->pos, size);
1358 	mc->pos += size;
1359 	return X86EMUL_CONTINUE;
1360 }
1361 
1362 static int segmented_read(struct x86_emulate_ctxt *ctxt,
1363 			  struct segmented_address addr,
1364 			  void *data,
1365 			  unsigned size)
1366 {
1367 	int rc;
1368 	ulong linear;
1369 
1370 	rc = linearize(ctxt, addr, size, false, &linear);
1371 	if (rc != X86EMUL_CONTINUE)
1372 		return rc;
1373 	return read_emulated(ctxt, linear, data, size);
1374 }
1375 
1376 static int segmented_write(struct x86_emulate_ctxt *ctxt,
1377 			   struct segmented_address addr,
1378 			   const void *data,
1379 			   unsigned size)
1380 {
1381 	int rc;
1382 	ulong linear;
1383 
1384 	rc = linearize(ctxt, addr, size, true, &linear);
1385 	if (rc != X86EMUL_CONTINUE)
1386 		return rc;
1387 	return ctxt->ops->write_emulated(ctxt, linear, data, size,
1388 					 &ctxt->exception);
1389 }
1390 
1391 static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1392 			     struct segmented_address addr,
1393 			     const void *orig_data, const void *data,
1394 			     unsigned size)
1395 {
1396 	int rc;
1397 	ulong linear;
1398 
1399 	rc = linearize(ctxt, addr, size, true, &linear);
1400 	if (rc != X86EMUL_CONTINUE)
1401 		return rc;
1402 	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1403 					   size, &ctxt->exception);
1404 }
1405 
1406 static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1407 			   unsigned int size, unsigned short port,
1408 			   void *dest)
1409 {
1410 	struct read_cache *rc = &ctxt->io_read;
1411 
1412 	if (rc->pos == rc->end) { /* refill pio read ahead */
1413 		unsigned int in_page, n;
1414 		unsigned int count = ctxt->rep_prefix ?
1415 			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1416 		in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
1417 			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
1418 			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1419 		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1420 		if (n == 0)
1421 			n = 1;
1422 		rc->pos = rc->end = 0;
1423 		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1424 			return 0;
1425 		rc->end = n * size;
1426 	}
1427 
1428 	if (ctxt->rep_prefix && (ctxt->d & String) &&
1429 	    !(ctxt->eflags & X86_EFLAGS_DF)) {
1430 		ctxt->dst.data = rc->data + rc->pos;
1431 		ctxt->dst.type = OP_MEM_STR;
1432 		ctxt->dst.count = (rc->end - rc->pos) / size;
1433 		rc->pos = rc->end;
1434 	} else {
1435 		memcpy(dest, rc->data + rc->pos, size);
1436 		rc->pos += size;
1437 	}
1438 	return 1;
1439 }
1440 
1441 static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1442 				     u16 index, struct desc_struct *desc)
1443 {
1444 	struct desc_ptr dt;
1445 	ulong addr;
1446 
1447 	ctxt->ops->get_idt(ctxt, &dt);
1448 
1449 	if (dt.size < index * 8 + 7)
1450 		return emulate_gp(ctxt, index << 3 | 0x2);
1451 
1452 	addr = dt.address + index * 8;
1453 	return linear_read_system(ctxt, addr, desc, sizeof(*desc));
1454 }
1455 
1456 static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1457 				     u16 selector, struct desc_ptr *dt)
1458 {
1459 	const struct x86_emulate_ops *ops = ctxt->ops;
1460 	u32 base3 = 0;
1461 
1462 	if (selector & 1 << 2) {
1463 		struct desc_struct desc;
1464 		u16 sel;
1465 
1466 		memset(dt, 0, sizeof(*dt));
1467 		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
1468 				      VCPU_SREG_LDTR))
1469 			return;
1470 
1471 		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1472 		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1473 	} else
1474 		ops->get_gdt(ctxt, dt);
1475 }
1476 
1477 static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
1478 			      u16 selector, ulong *desc_addr_p)
1479 {
1480 	struct desc_ptr dt;
1481 	u16 index = selector >> 3;
1482 	ulong addr;
1483 
1484 	get_descriptor_table_ptr(ctxt, selector, &dt);
1485 
1486 	if (dt.size < index * 8 + 7)
1487 		return emulate_gp(ctxt, selector & 0xfffc);
1488 
1489 	addr = dt.address + index * 8;
1490 
1491 #ifdef CONFIG_X86_64
1492 	if (addr >> 32 != 0) {
1493 		u64 efer = 0;
1494 
1495 		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1496 		if (!(efer & EFER_LMA))
1497 			addr &= (u32)-1;
1498 	}
1499 #endif
1500 
1501 	*desc_addr_p = addr;
1502 	return X86EMUL_CONTINUE;
1503 }
1504 
1505 /* allowed just for 8 bytes segments */
1506 static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1507 				   u16 selector, struct desc_struct *desc,
1508 				   ulong *desc_addr_p)
1509 {
1510 	int rc;
1511 
1512 	rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
1513 	if (rc != X86EMUL_CONTINUE)
1514 		return rc;
1515 
1516 	return linear_read_system(ctxt, *desc_addr_p, desc, sizeof(*desc));
1517 }
1518 
1519 /* allowed just for 8 bytes segments */
1520 static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1521 				    u16 selector, struct desc_struct *desc)
1522 {
1523 	int rc;
1524 	ulong addr;
1525 
1526 	rc = get_descriptor_ptr(ctxt, selector, &addr);
1527 	if (rc != X86EMUL_CONTINUE)
1528 		return rc;
1529 
1530 	return linear_write_system(ctxt, addr, desc, sizeof(*desc));
1531 }
1532 
1533 static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1534 				     u16 selector, int seg, u8 cpl,
1535 				     enum x86_transfer_type transfer,
1536 				     struct desc_struct *desc)
1537 {
1538 	struct desc_struct seg_desc, old_desc;
1539 	u8 dpl, rpl;
1540 	unsigned err_vec = GP_VECTOR;
1541 	u32 err_code = 0;
1542 	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1543 	ulong desc_addr;
1544 	int ret;
1545 	u16 dummy;
1546 	u32 base3 = 0;
1547 
1548 	memset(&seg_desc, 0, sizeof(seg_desc));
1549 
1550 	if (ctxt->mode == X86EMUL_MODE_REAL) {
1551 		/* set real mode segment descriptor (keep limit etc. for
1552 		 * unreal mode) */
1553 		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1554 		set_desc_base(&seg_desc, selector << 4);
1555 		goto load;
1556 	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
1557 		/* VM86 needs a clean new segment descriptor */
1558 		set_desc_base(&seg_desc, selector << 4);
1559 		set_desc_limit(&seg_desc, 0xffff);
1560 		seg_desc.type = 3;
1561 		seg_desc.p = 1;
1562 		seg_desc.s = 1;
1563 		seg_desc.dpl = 3;
1564 		goto load;
1565 	}
1566 
1567 	rpl = selector & 3;
1568 
1569 	/* TR should be in GDT only */
1570 	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1571 		goto exception;
1572 
1573 	/* NULL selector is not valid for TR, CS and (except for long mode) SS */
1574 	if (null_selector) {
1575 		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
1576 			goto exception;
1577 
1578 		if (seg == VCPU_SREG_SS) {
1579 			if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
1580 				goto exception;
1581 
1582 			/*
1583 			 * ctxt->ops->set_segment expects the CPL to be in
1584 			 * SS.DPL, so fake an expand-up 32-bit data segment.
1585 			 */
1586 			seg_desc.type = 3;
1587 			seg_desc.p = 1;
1588 			seg_desc.s = 1;
1589 			seg_desc.dpl = cpl;
1590 			seg_desc.d = 1;
1591 			seg_desc.g = 1;
1592 		}
1593 
1594 		/* Skip all following checks */
1595 		goto load;
1596 	}
1597 
1598 	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1599 	if (ret != X86EMUL_CONTINUE)
1600 		return ret;
1601 
1602 	err_code = selector & 0xfffc;
1603 	err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
1604 							   GP_VECTOR;
1605 
1606 	/* can't load system descriptor into segment selector */
1607 	if (seg <= VCPU_SREG_GS && !seg_desc.s) {
1608 		if (transfer == X86_TRANSFER_CALL_JMP)
1609 			return X86EMUL_UNHANDLEABLE;
1610 		goto exception;
1611 	}
1612 
1613 	if (!seg_desc.p) {
1614 		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1615 		goto exception;
1616 	}
1617 
1618 	dpl = seg_desc.dpl;
1619 
1620 	switch (seg) {
1621 	case VCPU_SREG_SS:
1622 		/*
1623 		 * segment is not a writable data segment or segment
1624 		 * selector's RPL != CPL or segment selector's RPL != CPL
1625 		 */
1626 		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1627 			goto exception;
1628 		break;
1629 	case VCPU_SREG_CS:
1630 		if (!(seg_desc.type & 8))
1631 			goto exception;
1632 
1633 		if (seg_desc.type & 4) {
1634 			/* conforming */
1635 			if (dpl > cpl)
1636 				goto exception;
1637 		} else {
1638 			/* nonconforming */
1639 			if (rpl > cpl || dpl != cpl)
1640 				goto exception;
1641 		}
1642 		/* in long-mode d/b must be clear if l is set */
1643 		if (seg_desc.d && seg_desc.l) {
1644 			u64 efer = 0;
1645 
1646 			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1647 			if (efer & EFER_LMA)
1648 				goto exception;
1649 		}
1650 
1651 		/* CS(RPL) <- CPL */
1652 		selector = (selector & 0xfffc) | cpl;
1653 		break;
1654 	case VCPU_SREG_TR:
1655 		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1656 			goto exception;
1657 		old_desc = seg_desc;
1658 		seg_desc.type |= 2; /* busy */
1659 		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
1660 						  sizeof(seg_desc), &ctxt->exception);
1661 		if (ret != X86EMUL_CONTINUE)
1662 			return ret;
1663 		break;
1664 	case VCPU_SREG_LDTR:
1665 		if (seg_desc.s || seg_desc.type != 2)
1666 			goto exception;
1667 		break;
1668 	default: /*  DS, ES, FS, or GS */
1669 		/*
1670 		 * segment is not a data or readable code segment or
1671 		 * ((segment is a data or nonconforming code segment)
1672 		 * and (both RPL and CPL > DPL))
1673 		 */
1674 		if ((seg_desc.type & 0xa) == 0x8 ||
1675 		    (((seg_desc.type & 0xc) != 0xc) &&
1676 		     (rpl > dpl && cpl > dpl)))
1677 			goto exception;
1678 		break;
1679 	}
1680 
1681 	if (seg_desc.s) {
1682 		/* mark segment as accessed */
1683 		if (!(seg_desc.type & 1)) {
1684 			seg_desc.type |= 1;
1685 			ret = write_segment_descriptor(ctxt, selector,
1686 						       &seg_desc);
1687 			if (ret != X86EMUL_CONTINUE)
1688 				return ret;
1689 		}
1690 	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
1691 		ret = linear_read_system(ctxt, desc_addr+8, &base3, sizeof(base3));
1692 		if (ret != X86EMUL_CONTINUE)
1693 			return ret;
1694 		if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
1695 				((u64)base3 << 32), ctxt))
1696 			return emulate_gp(ctxt, 0);
1697 	}
1698 load:
1699 	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1700 	if (desc)
1701 		*desc = seg_desc;
1702 	return X86EMUL_CONTINUE;
1703 exception:
1704 	return emulate_exception(ctxt, err_vec, err_code, true);
1705 }
1706 
1707 static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1708 				   u16 selector, int seg)
1709 {
1710 	u8 cpl = ctxt->ops->cpl(ctxt);
1711 
1712 	/*
1713 	 * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
1714 	 * they can load it at CPL<3 (Intel's manual says only LSS can,
1715 	 * but it's wrong).
1716 	 *
1717 	 * However, the Intel manual says that putting IST=1/DPL=3 in
1718 	 * an interrupt gate will result in SS=3 (the AMD manual instead
1719 	 * says it doesn't), so allow SS=3 in __load_segment_descriptor
1720 	 * and only forbid it here.
1721 	 */
1722 	if (seg == VCPU_SREG_SS && selector == 3 &&
1723 	    ctxt->mode == X86EMUL_MODE_PROT64)
1724 		return emulate_exception(ctxt, GP_VECTOR, 0, true);
1725 
1726 	return __load_segment_descriptor(ctxt, selector, seg, cpl,
1727 					 X86_TRANSFER_NONE, NULL);
1728 }
1729 
1730 static void write_register_operand(struct operand *op)
1731 {
1732 	return assign_register(op->addr.reg, op->val, op->bytes);
1733 }
1734 
1735 static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1736 {
1737 	switch (op->type) {
1738 	case OP_REG:
1739 		write_register_operand(op);
1740 		break;
1741 	case OP_MEM:
1742 		if (ctxt->lock_prefix)
1743 			return segmented_cmpxchg(ctxt,
1744 						 op->addr.mem,
1745 						 &op->orig_val,
1746 						 &op->val,
1747 						 op->bytes);
1748 		else
1749 			return segmented_write(ctxt,
1750 					       op->addr.mem,
1751 					       &op->val,
1752 					       op->bytes);
1753 		break;
1754 	case OP_MEM_STR:
1755 		return segmented_write(ctxt,
1756 				       op->addr.mem,
1757 				       op->data,
1758 				       op->bytes * op->count);
1759 		break;
1760 	case OP_XMM:
1761 		kvm_write_sse_reg(op->addr.xmm, &op->vec_val);
1762 		break;
1763 	case OP_MM:
1764 		kvm_write_mmx_reg(op->addr.mm, &op->mm_val);
1765 		break;
1766 	case OP_NONE:
1767 		/* no writeback */
1768 		break;
1769 	default:
1770 		break;
1771 	}
1772 	return X86EMUL_CONTINUE;
1773 }
1774 
1775 static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1776 {
1777 	struct segmented_address addr;
1778 
1779 	rsp_increment(ctxt, -bytes);
1780 	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1781 	addr.seg = VCPU_SREG_SS;
1782 
1783 	return segmented_write(ctxt, addr, data, bytes);
1784 }
1785 
1786 static int em_push(struct x86_emulate_ctxt *ctxt)
1787 {
1788 	/* Disable writeback. */
1789 	ctxt->dst.type = OP_NONE;
1790 	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1791 }
1792 
1793 static int emulate_pop(struct x86_emulate_ctxt *ctxt,
1794 		       void *dest, int len)
1795 {
1796 	int rc;
1797 	struct segmented_address addr;
1798 
1799 	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1800 	addr.seg = VCPU_SREG_SS;
1801 	rc = segmented_read(ctxt, addr, dest, len);
1802 	if (rc != X86EMUL_CONTINUE)
1803 		return rc;
1804 
1805 	rsp_increment(ctxt, len);
1806 	return rc;
1807 }
1808 
1809 static int em_pop(struct x86_emulate_ctxt *ctxt)
1810 {
1811 	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1812 }
1813 
1814 static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1815 			void *dest, int len)
1816 {
1817 	int rc;
1818 	unsigned long val, change_mask;
1819 	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
1820 	int cpl = ctxt->ops->cpl(ctxt);
1821 
1822 	rc = emulate_pop(ctxt, &val, len);
1823 	if (rc != X86EMUL_CONTINUE)
1824 		return rc;
1825 
1826 	change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
1827 		      X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
1828 		      X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
1829 		      X86_EFLAGS_AC | X86_EFLAGS_ID;
1830 
1831 	switch(ctxt->mode) {
1832 	case X86EMUL_MODE_PROT64:
1833 	case X86EMUL_MODE_PROT32:
1834 	case X86EMUL_MODE_PROT16:
1835 		if (cpl == 0)
1836 			change_mask |= X86_EFLAGS_IOPL;
1837 		if (cpl <= iopl)
1838 			change_mask |= X86_EFLAGS_IF;
1839 		break;
1840 	case X86EMUL_MODE_VM86:
1841 		if (iopl < 3)
1842 			return emulate_gp(ctxt, 0);
1843 		change_mask |= X86_EFLAGS_IF;
1844 		break;
1845 	default: /* real mode */
1846 		change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
1847 		break;
1848 	}
1849 
1850 	*(unsigned long *)dest =
1851 		(ctxt->eflags & ~change_mask) | (val & change_mask);
1852 
1853 	return rc;
1854 }
1855 
1856 static int em_popf(struct x86_emulate_ctxt *ctxt)
1857 {
1858 	ctxt->dst.type = OP_REG;
1859 	ctxt->dst.addr.reg = &ctxt->eflags;
1860 	ctxt->dst.bytes = ctxt->op_bytes;
1861 	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1862 }
1863 
1864 static int em_enter(struct x86_emulate_ctxt *ctxt)
1865 {
1866 	int rc;
1867 	unsigned frame_size = ctxt->src.val;
1868 	unsigned nesting_level = ctxt->src2.val & 31;
1869 	ulong rbp;
1870 
1871 	if (nesting_level)
1872 		return X86EMUL_UNHANDLEABLE;
1873 
1874 	rbp = reg_read(ctxt, VCPU_REGS_RBP);
1875 	rc = push(ctxt, &rbp, stack_size(ctxt));
1876 	if (rc != X86EMUL_CONTINUE)
1877 		return rc;
1878 	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
1879 		      stack_mask(ctxt));
1880 	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
1881 		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
1882 		      stack_mask(ctxt));
1883 	return X86EMUL_CONTINUE;
1884 }
1885 
1886 static int em_leave(struct x86_emulate_ctxt *ctxt)
1887 {
1888 	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
1889 		      stack_mask(ctxt));
1890 	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
1891 }
1892 
1893 static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1894 {
1895 	int seg = ctxt->src2.val;
1896 
1897 	ctxt->src.val = get_segment_selector(ctxt, seg);
1898 	if (ctxt->op_bytes == 4) {
1899 		rsp_increment(ctxt, -2);
1900 		ctxt->op_bytes = 2;
1901 	}
1902 
1903 	return em_push(ctxt);
1904 }
1905 
1906 static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1907 {
1908 	int seg = ctxt->src2.val;
1909 	unsigned long selector;
1910 	int rc;
1911 
1912 	rc = emulate_pop(ctxt, &selector, 2);
1913 	if (rc != X86EMUL_CONTINUE)
1914 		return rc;
1915 
1916 	if (ctxt->modrm_reg == VCPU_SREG_SS)
1917 		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1918 	if (ctxt->op_bytes > 2)
1919 		rsp_increment(ctxt, ctxt->op_bytes - 2);
1920 
1921 	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1922 	return rc;
1923 }
1924 
1925 static int em_pusha(struct x86_emulate_ctxt *ctxt)
1926 {
1927 	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1928 	int rc = X86EMUL_CONTINUE;
1929 	int reg = VCPU_REGS_RAX;
1930 
1931 	while (reg <= VCPU_REGS_RDI) {
1932 		(reg == VCPU_REGS_RSP) ?
1933 		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1934 
1935 		rc = em_push(ctxt);
1936 		if (rc != X86EMUL_CONTINUE)
1937 			return rc;
1938 
1939 		++reg;
1940 	}
1941 
1942 	return rc;
1943 }
1944 
1945 static int em_pushf(struct x86_emulate_ctxt *ctxt)
1946 {
1947 	ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
1948 	return em_push(ctxt);
1949 }
1950 
1951 static int em_popa(struct x86_emulate_ctxt *ctxt)
1952 {
1953 	int rc = X86EMUL_CONTINUE;
1954 	int reg = VCPU_REGS_RDI;
1955 	u32 val;
1956 
1957 	while (reg >= VCPU_REGS_RAX) {
1958 		if (reg == VCPU_REGS_RSP) {
1959 			rsp_increment(ctxt, ctxt->op_bytes);
1960 			--reg;
1961 		}
1962 
1963 		rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
1964 		if (rc != X86EMUL_CONTINUE)
1965 			break;
1966 		assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
1967 		--reg;
1968 	}
1969 	return rc;
1970 }
1971 
1972 static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1973 {
1974 	const struct x86_emulate_ops *ops = ctxt->ops;
1975 	int rc;
1976 	struct desc_ptr dt;
1977 	gva_t cs_addr;
1978 	gva_t eip_addr;
1979 	u16 cs, eip;
1980 
1981 	/* TODO: Add limit checks */
1982 	ctxt->src.val = ctxt->eflags;
1983 	rc = em_push(ctxt);
1984 	if (rc != X86EMUL_CONTINUE)
1985 		return rc;
1986 
1987 	ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
1988 
1989 	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1990 	rc = em_push(ctxt);
1991 	if (rc != X86EMUL_CONTINUE)
1992 		return rc;
1993 
1994 	ctxt->src.val = ctxt->_eip;
1995 	rc = em_push(ctxt);
1996 	if (rc != X86EMUL_CONTINUE)
1997 		return rc;
1998 
1999 	ops->get_idt(ctxt, &dt);
2000 
2001 	eip_addr = dt.address + (irq << 2);
2002 	cs_addr = dt.address + (irq << 2) + 2;
2003 
2004 	rc = linear_read_system(ctxt, cs_addr, &cs, 2);
2005 	if (rc != X86EMUL_CONTINUE)
2006 		return rc;
2007 
2008 	rc = linear_read_system(ctxt, eip_addr, &eip, 2);
2009 	if (rc != X86EMUL_CONTINUE)
2010 		return rc;
2011 
2012 	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2013 	if (rc != X86EMUL_CONTINUE)
2014 		return rc;
2015 
2016 	ctxt->_eip = eip;
2017 
2018 	return rc;
2019 }
2020 
2021 int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2022 {
2023 	int rc;
2024 
2025 	invalidate_registers(ctxt);
2026 	rc = __emulate_int_real(ctxt, irq);
2027 	if (rc == X86EMUL_CONTINUE)
2028 		writeback_registers(ctxt);
2029 	return rc;
2030 }
2031 
2032 static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2033 {
2034 	switch(ctxt->mode) {
2035 	case X86EMUL_MODE_REAL:
2036 		return __emulate_int_real(ctxt, irq);
2037 	case X86EMUL_MODE_VM86:
2038 	case X86EMUL_MODE_PROT16:
2039 	case X86EMUL_MODE_PROT32:
2040 	case X86EMUL_MODE_PROT64:
2041 	default:
2042 		/* Protected mode interrupts unimplemented yet */
2043 		return X86EMUL_UNHANDLEABLE;
2044 	}
2045 }
2046 
2047 static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2048 {
2049 	int rc = X86EMUL_CONTINUE;
2050 	unsigned long temp_eip = 0;
2051 	unsigned long temp_eflags = 0;
2052 	unsigned long cs = 0;
2053 	unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
2054 			     X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
2055 			     X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
2056 			     X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
2057 			     X86_EFLAGS_AC | X86_EFLAGS_ID |
2058 			     X86_EFLAGS_FIXED;
2059 	unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
2060 				  X86_EFLAGS_VIP;
2061 
2062 	/* TODO: Add stack limit check */
2063 
2064 	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2065 
2066 	if (rc != X86EMUL_CONTINUE)
2067 		return rc;
2068 
2069 	if (temp_eip & ~0xffff)
2070 		return emulate_gp(ctxt, 0);
2071 
2072 	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2073 
2074 	if (rc != X86EMUL_CONTINUE)
2075 		return rc;
2076 
2077 	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2078 
2079 	if (rc != X86EMUL_CONTINUE)
2080 		return rc;
2081 
2082 	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2083 
2084 	if (rc != X86EMUL_CONTINUE)
2085 		return rc;
2086 
2087 	ctxt->_eip = temp_eip;
2088 
2089 	if (ctxt->op_bytes == 4)
2090 		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2091 	else if (ctxt->op_bytes == 2) {
2092 		ctxt->eflags &= ~0xffff;
2093 		ctxt->eflags |= temp_eflags;
2094 	}
2095 
2096 	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
2097 	ctxt->eflags |= X86_EFLAGS_FIXED;
2098 	ctxt->ops->set_nmi_mask(ctxt, false);
2099 
2100 	return rc;
2101 }
2102 
2103 static int em_iret(struct x86_emulate_ctxt *ctxt)
2104 {
2105 	switch(ctxt->mode) {
2106 	case X86EMUL_MODE_REAL:
2107 		return emulate_iret_real(ctxt);
2108 	case X86EMUL_MODE_VM86:
2109 	case X86EMUL_MODE_PROT16:
2110 	case X86EMUL_MODE_PROT32:
2111 	case X86EMUL_MODE_PROT64:
2112 	default:
2113 		/* iret from protected mode unimplemented yet */
2114 		return X86EMUL_UNHANDLEABLE;
2115 	}
2116 }
2117 
2118 static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
2119 {
2120 	int rc;
2121 	unsigned short sel;
2122 	struct desc_struct new_desc;
2123 	u8 cpl = ctxt->ops->cpl(ctxt);
2124 
2125 	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2126 
2127 	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
2128 				       X86_TRANSFER_CALL_JMP,
2129 				       &new_desc);
2130 	if (rc != X86EMUL_CONTINUE)
2131 		return rc;
2132 
2133 	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2134 	/* Error handling is not implemented. */
2135 	if (rc != X86EMUL_CONTINUE)
2136 		return X86EMUL_UNHANDLEABLE;
2137 
2138 	return rc;
2139 }
2140 
2141 static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2142 {
2143 	return assign_eip_near(ctxt, ctxt->src.val);
2144 }
2145 
2146 static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
2147 {
2148 	int rc;
2149 	long int old_eip;
2150 
2151 	old_eip = ctxt->_eip;
2152 	rc = assign_eip_near(ctxt, ctxt->src.val);
2153 	if (rc != X86EMUL_CONTINUE)
2154 		return rc;
2155 	ctxt->src.val = old_eip;
2156 	rc = em_push(ctxt);
2157 	return rc;
2158 }
2159 
2160 static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2161 {
2162 	u64 old = ctxt->dst.orig_val64;
2163 
2164 	if (ctxt->dst.bytes == 16)
2165 		return X86EMUL_UNHANDLEABLE;
2166 
2167 	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
2168 	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
2169 		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
2170 		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2171 		ctxt->eflags &= ~X86_EFLAGS_ZF;
2172 	} else {
2173 		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
2174 			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2175 
2176 		ctxt->eflags |= X86_EFLAGS_ZF;
2177 	}
2178 	return X86EMUL_CONTINUE;
2179 }
2180 
2181 static int em_ret(struct x86_emulate_ctxt *ctxt)
2182 {
2183 	int rc;
2184 	unsigned long eip;
2185 
2186 	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2187 	if (rc != X86EMUL_CONTINUE)
2188 		return rc;
2189 
2190 	return assign_eip_near(ctxt, eip);
2191 }
2192 
2193 static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2194 {
2195 	int rc;
2196 	unsigned long eip, cs;
2197 	int cpl = ctxt->ops->cpl(ctxt);
2198 	struct desc_struct new_desc;
2199 
2200 	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2201 	if (rc != X86EMUL_CONTINUE)
2202 		return rc;
2203 	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2204 	if (rc != X86EMUL_CONTINUE)
2205 		return rc;
2206 	/* Outer-privilege level return is not implemented */
2207 	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
2208 		return X86EMUL_UNHANDLEABLE;
2209 	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
2210 				       X86_TRANSFER_RET,
2211 				       &new_desc);
2212 	if (rc != X86EMUL_CONTINUE)
2213 		return rc;
2214 	rc = assign_eip_far(ctxt, eip, &new_desc);
2215 	/* Error handling is not implemented. */
2216 	if (rc != X86EMUL_CONTINUE)
2217 		return X86EMUL_UNHANDLEABLE;
2218 
2219 	return rc;
2220 }
2221 
2222 static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
2223 {
2224         int rc;
2225 
2226         rc = em_ret_far(ctxt);
2227         if (rc != X86EMUL_CONTINUE)
2228                 return rc;
2229         rsp_increment(ctxt, ctxt->src.val);
2230         return X86EMUL_CONTINUE;
2231 }
2232 
2233 static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
2234 {
2235 	/* Save real source value, then compare EAX against destination. */
2236 	ctxt->dst.orig_val = ctxt->dst.val;
2237 	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2238 	ctxt->src.orig_val = ctxt->src.val;
2239 	ctxt->src.val = ctxt->dst.orig_val;
2240 	fastop(ctxt, em_cmp);
2241 
2242 	if (ctxt->eflags & X86_EFLAGS_ZF) {
2243 		/* Success: write back to memory; no update of EAX */
2244 		ctxt->src.type = OP_NONE;
2245 		ctxt->dst.val = ctxt->src.orig_val;
2246 	} else {
2247 		/* Failure: write the value we saw to EAX. */
2248 		ctxt->src.type = OP_REG;
2249 		ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2250 		ctxt->src.val = ctxt->dst.orig_val;
2251 		/* Create write-cycle to dest by writing the same value */
2252 		ctxt->dst.val = ctxt->dst.orig_val;
2253 	}
2254 	return X86EMUL_CONTINUE;
2255 }
2256 
2257 static int em_lseg(struct x86_emulate_ctxt *ctxt)
2258 {
2259 	int seg = ctxt->src2.val;
2260 	unsigned short sel;
2261 	int rc;
2262 
2263 	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2264 
2265 	rc = load_segment_descriptor(ctxt, sel, seg);
2266 	if (rc != X86EMUL_CONTINUE)
2267 		return rc;
2268 
2269 	ctxt->dst.val = ctxt->src.val;
2270 	return rc;
2271 }
2272 
2273 static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
2274 {
2275 #ifdef CONFIG_X86_64
2276 	return ctxt->ops->guest_has_long_mode(ctxt);
2277 #else
2278 	return false;
2279 #endif
2280 }
2281 
2282 static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
2283 {
2284 	desc->g    = (flags >> 23) & 1;
2285 	desc->d    = (flags >> 22) & 1;
2286 	desc->l    = (flags >> 21) & 1;
2287 	desc->avl  = (flags >> 20) & 1;
2288 	desc->p    = (flags >> 15) & 1;
2289 	desc->dpl  = (flags >> 13) & 3;
2290 	desc->s    = (flags >> 12) & 1;
2291 	desc->type = (flags >>  8) & 15;
2292 }
2293 
2294 static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, const char *smstate,
2295 			   int n)
2296 {
2297 	struct desc_struct desc;
2298 	int offset;
2299 	u16 selector;
2300 
2301 	selector = GET_SMSTATE(u32, smstate, 0x7fa8 + n * 4);
2302 
2303 	if (n < 3)
2304 		offset = 0x7f84 + n * 12;
2305 	else
2306 		offset = 0x7f2c + (n - 3) * 12;
2307 
2308 	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
2309 	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
2310 	rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, offset));
2311 	ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
2312 	return X86EMUL_CONTINUE;
2313 }
2314 
2315 #ifdef CONFIG_X86_64
2316 static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, const char *smstate,
2317 			   int n)
2318 {
2319 	struct desc_struct desc;
2320 	int offset;
2321 	u16 selector;
2322 	u32 base3;
2323 
2324 	offset = 0x7e00 + n * 16;
2325 
2326 	selector =                GET_SMSTATE(u16, smstate, offset);
2327 	rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smstate, offset + 2) << 8);
2328 	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
2329 	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
2330 	base3 =                   GET_SMSTATE(u32, smstate, offset + 12);
2331 
2332 	ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
2333 	return X86EMUL_CONTINUE;
2334 }
2335 #endif
2336 
2337 static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
2338 				    u64 cr0, u64 cr3, u64 cr4)
2339 {
2340 	int bad;
2341 	u64 pcid;
2342 
2343 	/* In order to later set CR4.PCIDE, CR3[11:0] must be zero.  */
2344 	pcid = 0;
2345 	if (cr4 & X86_CR4_PCIDE) {
2346 		pcid = cr3 & 0xfff;
2347 		cr3 &= ~0xfff;
2348 	}
2349 
2350 	bad = ctxt->ops->set_cr(ctxt, 3, cr3);
2351 	if (bad)
2352 		return X86EMUL_UNHANDLEABLE;
2353 
2354 	/*
2355 	 * First enable PAE, long mode needs it before CR0.PG = 1 is set.
2356 	 * Then enable protected mode.	However, PCID cannot be enabled
2357 	 * if EFER.LMA=0, so set it separately.
2358 	 */
2359 	bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
2360 	if (bad)
2361 		return X86EMUL_UNHANDLEABLE;
2362 
2363 	bad = ctxt->ops->set_cr(ctxt, 0, cr0);
2364 	if (bad)
2365 		return X86EMUL_UNHANDLEABLE;
2366 
2367 	if (cr4 & X86_CR4_PCIDE) {
2368 		bad = ctxt->ops->set_cr(ctxt, 4, cr4);
2369 		if (bad)
2370 			return X86EMUL_UNHANDLEABLE;
2371 		if (pcid) {
2372 			bad = ctxt->ops->set_cr(ctxt, 3, cr3 | pcid);
2373 			if (bad)
2374 				return X86EMUL_UNHANDLEABLE;
2375 		}
2376 
2377 	}
2378 
2379 	return X86EMUL_CONTINUE;
2380 }
2381 
2382 static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt,
2383 			     const char *smstate)
2384 {
2385 	struct desc_struct desc;
2386 	struct desc_ptr dt;
2387 	u16 selector;
2388 	u32 val, cr0, cr3, cr4;
2389 	int i;
2390 
2391 	cr0 =                      GET_SMSTATE(u32, smstate, 0x7ffc);
2392 	cr3 =                      GET_SMSTATE(u32, smstate, 0x7ff8);
2393 	ctxt->eflags =             GET_SMSTATE(u32, smstate, 0x7ff4) | X86_EFLAGS_FIXED;
2394 	ctxt->_eip =               GET_SMSTATE(u32, smstate, 0x7ff0);
2395 
2396 	for (i = 0; i < 8; i++)
2397 		*reg_write(ctxt, i) = GET_SMSTATE(u32, smstate, 0x7fd0 + i * 4);
2398 
2399 	val = GET_SMSTATE(u32, smstate, 0x7fcc);
2400 
2401 	if (ctxt->ops->set_dr(ctxt, 6, val))
2402 		return X86EMUL_UNHANDLEABLE;
2403 
2404 	val = GET_SMSTATE(u32, smstate, 0x7fc8);
2405 
2406 	if (ctxt->ops->set_dr(ctxt, 7, val))
2407 		return X86EMUL_UNHANDLEABLE;
2408 
2409 	selector =                 GET_SMSTATE(u32, smstate, 0x7fc4);
2410 	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f64));
2411 	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f60));
2412 	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f5c));
2413 	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
2414 
2415 	selector =                 GET_SMSTATE(u32, smstate, 0x7fc0);
2416 	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f80));
2417 	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f7c));
2418 	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f78));
2419 	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
2420 
2421 	dt.address =               GET_SMSTATE(u32, smstate, 0x7f74);
2422 	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f70);
2423 	ctxt->ops->set_gdt(ctxt, &dt);
2424 
2425 	dt.address =               GET_SMSTATE(u32, smstate, 0x7f58);
2426 	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f54);
2427 	ctxt->ops->set_idt(ctxt, &dt);
2428 
2429 	for (i = 0; i < 6; i++) {
2430 		int r = rsm_load_seg_32(ctxt, smstate, i);
2431 		if (r != X86EMUL_CONTINUE)
2432 			return r;
2433 	}
2434 
2435 	cr4 = GET_SMSTATE(u32, smstate, 0x7f14);
2436 
2437 	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7ef8));
2438 
2439 	return rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2440 }
2441 
2442 #ifdef CONFIG_X86_64
2443 static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt,
2444 			     const char *smstate)
2445 {
2446 	struct desc_struct desc;
2447 	struct desc_ptr dt;
2448 	u64 val, cr0, cr3, cr4;
2449 	u32 base3;
2450 	u16 selector;
2451 	int i, r;
2452 
2453 	for (i = 0; i < 16; i++)
2454 		*reg_write(ctxt, i) = GET_SMSTATE(u64, smstate, 0x7ff8 - i * 8);
2455 
2456 	ctxt->_eip   = GET_SMSTATE(u64, smstate, 0x7f78);
2457 	ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7f70) | X86_EFLAGS_FIXED;
2458 
2459 	val = GET_SMSTATE(u64, smstate, 0x7f68);
2460 
2461 	if (ctxt->ops->set_dr(ctxt, 6, val))
2462 		return X86EMUL_UNHANDLEABLE;
2463 
2464 	val = GET_SMSTATE(u64, smstate, 0x7f60);
2465 
2466 	if (ctxt->ops->set_dr(ctxt, 7, val))
2467 		return X86EMUL_UNHANDLEABLE;
2468 
2469 	cr0 =                       GET_SMSTATE(u64, smstate, 0x7f58);
2470 	cr3 =                       GET_SMSTATE(u64, smstate, 0x7f50);
2471 	cr4 =                       GET_SMSTATE(u64, smstate, 0x7f48);
2472 	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7f00));
2473 	val =                       GET_SMSTATE(u64, smstate, 0x7ed0);
2474 
2475 	if (ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA))
2476 		return X86EMUL_UNHANDLEABLE;
2477 
2478 	selector =                  GET_SMSTATE(u32, smstate, 0x7e90);
2479 	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e92) << 8);
2480 	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e94));
2481 	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e98));
2482 	base3 =                     GET_SMSTATE(u32, smstate, 0x7e9c);
2483 	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
2484 
2485 	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e84);
2486 	dt.address =                GET_SMSTATE(u64, smstate, 0x7e88);
2487 	ctxt->ops->set_idt(ctxt, &dt);
2488 
2489 	selector =                  GET_SMSTATE(u32, smstate, 0x7e70);
2490 	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e72) << 8);
2491 	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e74));
2492 	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e78));
2493 	base3 =                     GET_SMSTATE(u32, smstate, 0x7e7c);
2494 	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
2495 
2496 	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e64);
2497 	dt.address =                GET_SMSTATE(u64, smstate, 0x7e68);
2498 	ctxt->ops->set_gdt(ctxt, &dt);
2499 
2500 	r = rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2501 	if (r != X86EMUL_CONTINUE)
2502 		return r;
2503 
2504 	for (i = 0; i < 6; i++) {
2505 		r = rsm_load_seg_64(ctxt, smstate, i);
2506 		if (r != X86EMUL_CONTINUE)
2507 			return r;
2508 	}
2509 
2510 	return X86EMUL_CONTINUE;
2511 }
2512 #endif
2513 
2514 static int em_rsm(struct x86_emulate_ctxt *ctxt)
2515 {
2516 	unsigned long cr0, cr4, efer;
2517 	char buf[512];
2518 	u64 smbase;
2519 	int ret;
2520 
2521 	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
2522 		return emulate_ud(ctxt);
2523 
2524 	smbase = ctxt->ops->get_smbase(ctxt);
2525 
2526 	ret = ctxt->ops->read_phys(ctxt, smbase + 0xfe00, buf, sizeof(buf));
2527 	if (ret != X86EMUL_CONTINUE)
2528 		return X86EMUL_UNHANDLEABLE;
2529 
2530 	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
2531 		ctxt->ops->set_nmi_mask(ctxt, false);
2532 
2533 	ctxt->ops->exiting_smm(ctxt);
2534 
2535 	/*
2536 	 * Get back to real mode, to prepare a safe state in which to load
2537 	 * CR0/CR3/CR4/EFER.  It's all a bit more complicated if the vCPU
2538 	 * supports long mode.
2539 	 */
2540 	if (emulator_has_longmode(ctxt)) {
2541 		struct desc_struct cs_desc;
2542 
2543 		/* Zero CR4.PCIDE before CR0.PG.  */
2544 		cr4 = ctxt->ops->get_cr(ctxt, 4);
2545 		if (cr4 & X86_CR4_PCIDE)
2546 			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
2547 
2548 		/* A 32-bit code segment is required to clear EFER.LMA.  */
2549 		memset(&cs_desc, 0, sizeof(cs_desc));
2550 		cs_desc.type = 0xb;
2551 		cs_desc.s = cs_desc.g = cs_desc.p = 1;
2552 		ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
2553 	}
2554 
2555 	/* For the 64-bit case, this will clear EFER.LMA.  */
2556 	cr0 = ctxt->ops->get_cr(ctxt, 0);
2557 	if (cr0 & X86_CR0_PE)
2558 		ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
2559 
2560 	if (emulator_has_longmode(ctxt)) {
2561 		/* Clear CR4.PAE before clearing EFER.LME. */
2562 		cr4 = ctxt->ops->get_cr(ctxt, 4);
2563 		if (cr4 & X86_CR4_PAE)
2564 			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
2565 
2566 		/* And finally go back to 32-bit mode.  */
2567 		efer = 0;
2568 		ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
2569 	}
2570 
2571 	/*
2572 	 * Give leave_smm() a chance to make ISA-specific changes to the vCPU
2573 	 * state (e.g. enter guest mode) before loading state from the SMM
2574 	 * state-save area.
2575 	 */
2576 	if (ctxt->ops->leave_smm(ctxt, buf))
2577 		goto emulate_shutdown;
2578 
2579 #ifdef CONFIG_X86_64
2580 	if (emulator_has_longmode(ctxt))
2581 		ret = rsm_load_state_64(ctxt, buf);
2582 	else
2583 #endif
2584 		ret = rsm_load_state_32(ctxt, buf);
2585 
2586 	if (ret != X86EMUL_CONTINUE)
2587 		goto emulate_shutdown;
2588 
2589 	/*
2590 	 * Note, the ctxt->ops callbacks are responsible for handling side
2591 	 * effects when writing MSRs and CRs, e.g. MMU context resets, CPUID
2592 	 * runtime updates, etc...  If that changes, e.g. this flow is moved
2593 	 * out of the emulator to make it look more like enter_smm(), then
2594 	 * those side effects need to be explicitly handled for both success
2595 	 * and shutdown.
2596 	 */
2597 	return X86EMUL_CONTINUE;
2598 
2599 emulate_shutdown:
2600 	ctxt->ops->triple_fault(ctxt);
2601 	return X86EMUL_CONTINUE;
2602 }
2603 
2604 static void
2605 setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2606 			struct desc_struct *cs, struct desc_struct *ss)
2607 {
2608 	cs->l = 0;		/* will be adjusted later */
2609 	set_desc_base(cs, 0);	/* flat segment */
2610 	cs->g = 1;		/* 4kb granularity */
2611 	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2612 	cs->type = 0x0b;	/* Read, Execute, Accessed */
2613 	cs->s = 1;
2614 	cs->dpl = 0;		/* will be adjusted later */
2615 	cs->p = 1;
2616 	cs->d = 1;
2617 	cs->avl = 0;
2618 
2619 	set_desc_base(ss, 0);	/* flat segment */
2620 	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2621 	ss->g = 1;		/* 4kb granularity */
2622 	ss->s = 1;
2623 	ss->type = 0x03;	/* Read/Write, Accessed */
2624 	ss->d = 1;		/* 32bit stack segment */
2625 	ss->dpl = 0;
2626 	ss->p = 1;
2627 	ss->l = 0;
2628 	ss->avl = 0;
2629 }
2630 
2631 static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
2632 {
2633 	u32 eax, ebx, ecx, edx;
2634 
2635 	eax = ecx = 0;
2636 	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
2637 	return is_guest_vendor_intel(ebx, ecx, edx);
2638 }
2639 
2640 static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
2641 {
2642 	const struct x86_emulate_ops *ops = ctxt->ops;
2643 	u32 eax, ebx, ecx, edx;
2644 
2645 	/*
2646 	 * syscall should always be enabled in longmode - so only become
2647 	 * vendor specific (cpuid) if other modes are active...
2648 	 */
2649 	if (ctxt->mode == X86EMUL_MODE_PROT64)
2650 		return true;
2651 
2652 	eax = 0x00000000;
2653 	ecx = 0x00000000;
2654 	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
2655 	/*
2656 	 * remark: Intel CPUs only support "syscall" in 64bit longmode. Also a
2657 	 * 64bit guest with a 32bit compat-app running will #UD !! While this
2658 	 * behaviour can be fixed (by emulating) into AMD response - CPUs of
2659 	 * AMD can't behave like Intel.
2660 	 */
2661 	if (is_guest_vendor_intel(ebx, ecx, edx))
2662 		return false;
2663 
2664 	if (is_guest_vendor_amd(ebx, ecx, edx) ||
2665 	    is_guest_vendor_hygon(ebx, ecx, edx))
2666 		return true;
2667 
2668 	/*
2669 	 * default: (not Intel, not AMD, not Hygon), apply Intel's
2670 	 * stricter rules...
2671 	 */
2672 	return false;
2673 }
2674 
2675 static int em_syscall(struct x86_emulate_ctxt *ctxt)
2676 {
2677 	const struct x86_emulate_ops *ops = ctxt->ops;
2678 	struct desc_struct cs, ss;
2679 	u64 msr_data;
2680 	u16 cs_sel, ss_sel;
2681 	u64 efer = 0;
2682 
2683 	/* syscall is not available in real mode */
2684 	if (ctxt->mode == X86EMUL_MODE_REAL ||
2685 	    ctxt->mode == X86EMUL_MODE_VM86)
2686 		return emulate_ud(ctxt);
2687 
2688 	if (!(em_syscall_is_enabled(ctxt)))
2689 		return emulate_ud(ctxt);
2690 
2691 	ops->get_msr(ctxt, MSR_EFER, &efer);
2692 	if (!(efer & EFER_SCE))
2693 		return emulate_ud(ctxt);
2694 
2695 	setup_syscalls_segments(ctxt, &cs, &ss);
2696 	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2697 	msr_data >>= 32;
2698 	cs_sel = (u16)(msr_data & 0xfffc);
2699 	ss_sel = (u16)(msr_data + 8);
2700 
2701 	if (efer & EFER_LMA) {
2702 		cs.d = 0;
2703 		cs.l = 1;
2704 	}
2705 	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2706 	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2707 
2708 	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2709 	if (efer & EFER_LMA) {
2710 #ifdef CONFIG_X86_64
2711 		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2712 
2713 		ops->get_msr(ctxt,
2714 			     ctxt->mode == X86EMUL_MODE_PROT64 ?
2715 			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2716 		ctxt->_eip = msr_data;
2717 
2718 		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2719 		ctxt->eflags &= ~msr_data;
2720 		ctxt->eflags |= X86_EFLAGS_FIXED;
2721 #endif
2722 	} else {
2723 		/* legacy mode */
2724 		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2725 		ctxt->_eip = (u32)msr_data;
2726 
2727 		ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2728 	}
2729 
2730 	ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
2731 	return X86EMUL_CONTINUE;
2732 }
2733 
2734 static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2735 {
2736 	const struct x86_emulate_ops *ops = ctxt->ops;
2737 	struct desc_struct cs, ss;
2738 	u64 msr_data;
2739 	u16 cs_sel, ss_sel;
2740 	u64 efer = 0;
2741 
2742 	ops->get_msr(ctxt, MSR_EFER, &efer);
2743 	/* inject #GP if in real mode */
2744 	if (ctxt->mode == X86EMUL_MODE_REAL)
2745 		return emulate_gp(ctxt, 0);
2746 
2747 	/*
2748 	 * Not recognized on AMD in compat mode (but is recognized in legacy
2749 	 * mode).
2750 	 */
2751 	if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
2752 	    && !vendor_intel(ctxt))
2753 		return emulate_ud(ctxt);
2754 
2755 	/* sysenter/sysexit have not been tested in 64bit mode. */
2756 	if (ctxt->mode == X86EMUL_MODE_PROT64)
2757 		return X86EMUL_UNHANDLEABLE;
2758 
2759 	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2760 	if ((msr_data & 0xfffc) == 0x0)
2761 		return emulate_gp(ctxt, 0);
2762 
2763 	setup_syscalls_segments(ctxt, &cs, &ss);
2764 	ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2765 	cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
2766 	ss_sel = cs_sel + 8;
2767 	if (efer & EFER_LMA) {
2768 		cs.d = 0;
2769 		cs.l = 1;
2770 	}
2771 
2772 	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2773 	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2774 
2775 	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2776 	ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
2777 
2778 	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2779 	*reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
2780 							      (u32)msr_data;
2781 	if (efer & EFER_LMA)
2782 		ctxt->mode = X86EMUL_MODE_PROT64;
2783 
2784 	return X86EMUL_CONTINUE;
2785 }
2786 
2787 static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2788 {
2789 	const struct x86_emulate_ops *ops = ctxt->ops;
2790 	struct desc_struct cs, ss;
2791 	u64 msr_data, rcx, rdx;
2792 	int usermode;
2793 	u16 cs_sel = 0, ss_sel = 0;
2794 
2795 	/* inject #GP if in real mode or Virtual 8086 mode */
2796 	if (ctxt->mode == X86EMUL_MODE_REAL ||
2797 	    ctxt->mode == X86EMUL_MODE_VM86)
2798 		return emulate_gp(ctxt, 0);
2799 
2800 	setup_syscalls_segments(ctxt, &cs, &ss);
2801 
2802 	if ((ctxt->rex_prefix & 0x8) != 0x0)
2803 		usermode = X86EMUL_MODE_PROT64;
2804 	else
2805 		usermode = X86EMUL_MODE_PROT32;
2806 
2807 	rcx = reg_read(ctxt, VCPU_REGS_RCX);
2808 	rdx = reg_read(ctxt, VCPU_REGS_RDX);
2809 
2810 	cs.dpl = 3;
2811 	ss.dpl = 3;
2812 	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2813 	switch (usermode) {
2814 	case X86EMUL_MODE_PROT32:
2815 		cs_sel = (u16)(msr_data + 16);
2816 		if ((msr_data & 0xfffc) == 0x0)
2817 			return emulate_gp(ctxt, 0);
2818 		ss_sel = (u16)(msr_data + 24);
2819 		rcx = (u32)rcx;
2820 		rdx = (u32)rdx;
2821 		break;
2822 	case X86EMUL_MODE_PROT64:
2823 		cs_sel = (u16)(msr_data + 32);
2824 		if (msr_data == 0x0)
2825 			return emulate_gp(ctxt, 0);
2826 		ss_sel = cs_sel + 8;
2827 		cs.d = 0;
2828 		cs.l = 1;
2829 		if (emul_is_noncanonical_address(rcx, ctxt) ||
2830 		    emul_is_noncanonical_address(rdx, ctxt))
2831 			return emulate_gp(ctxt, 0);
2832 		break;
2833 	}
2834 	cs_sel |= SEGMENT_RPL_MASK;
2835 	ss_sel |= SEGMENT_RPL_MASK;
2836 
2837 	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2838 	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2839 
2840 	ctxt->_eip = rdx;
2841 	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2842 
2843 	return X86EMUL_CONTINUE;
2844 }
2845 
2846 static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2847 {
2848 	int iopl;
2849 	if (ctxt->mode == X86EMUL_MODE_REAL)
2850 		return false;
2851 	if (ctxt->mode == X86EMUL_MODE_VM86)
2852 		return true;
2853 	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
2854 	return ctxt->ops->cpl(ctxt) > iopl;
2855 }
2856 
2857 #define VMWARE_PORT_VMPORT	(0x5658)
2858 #define VMWARE_PORT_VMRPC	(0x5659)
2859 
2860 static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2861 					    u16 port, u16 len)
2862 {
2863 	const struct x86_emulate_ops *ops = ctxt->ops;
2864 	struct desc_struct tr_seg;
2865 	u32 base3;
2866 	int r;
2867 	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2868 	unsigned mask = (1 << len) - 1;
2869 	unsigned long base;
2870 
2871 	/*
2872 	 * VMware allows access to these ports even if denied
2873 	 * by TSS I/O permission bitmap. Mimic behavior.
2874 	 */
2875 	if (enable_vmware_backdoor &&
2876 	    ((port == VMWARE_PORT_VMPORT) || (port == VMWARE_PORT_VMRPC)))
2877 		return true;
2878 
2879 	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2880 	if (!tr_seg.p)
2881 		return false;
2882 	if (desc_limit_scaled(&tr_seg) < 103)
2883 		return false;
2884 	base = get_desc_base(&tr_seg);
2885 #ifdef CONFIG_X86_64
2886 	base |= ((u64)base3) << 32;
2887 #endif
2888 	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL, true);
2889 	if (r != X86EMUL_CONTINUE)
2890 		return false;
2891 	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2892 		return false;
2893 	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL, true);
2894 	if (r != X86EMUL_CONTINUE)
2895 		return false;
2896 	if ((perm >> bit_idx) & mask)
2897 		return false;
2898 	return true;
2899 }
2900 
2901 static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2902 				 u16 port, u16 len)
2903 {
2904 	if (ctxt->perm_ok)
2905 		return true;
2906 
2907 	if (emulator_bad_iopl(ctxt))
2908 		if (!emulator_io_port_access_allowed(ctxt, port, len))
2909 			return false;
2910 
2911 	ctxt->perm_ok = true;
2912 
2913 	return true;
2914 }
2915 
2916 static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
2917 {
2918 	/*
2919 	 * Intel CPUs mask the counter and pointers in quite strange
2920 	 * manner when ECX is zero due to REP-string optimizations.
2921 	 */
2922 #ifdef CONFIG_X86_64
2923 	if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
2924 		return;
2925 
2926 	*reg_write(ctxt, VCPU_REGS_RCX) = 0;
2927 
2928 	switch (ctxt->b) {
2929 	case 0xa4:	/* movsb */
2930 	case 0xa5:	/* movsd/w */
2931 		*reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
2932 		fallthrough;
2933 	case 0xaa:	/* stosb */
2934 	case 0xab:	/* stosd/w */
2935 		*reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
2936 	}
2937 #endif
2938 }
2939 
2940 static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2941 				struct tss_segment_16 *tss)
2942 {
2943 	tss->ip = ctxt->_eip;
2944 	tss->flag = ctxt->eflags;
2945 	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
2946 	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
2947 	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
2948 	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
2949 	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
2950 	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
2951 	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
2952 	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2953 
2954 	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2955 	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2956 	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2957 	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2958 	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2959 }
2960 
2961 static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2962 				 struct tss_segment_16 *tss)
2963 {
2964 	int ret;
2965 	u8 cpl;
2966 
2967 	ctxt->_eip = tss->ip;
2968 	ctxt->eflags = tss->flag | 2;
2969 	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
2970 	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
2971 	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
2972 	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
2973 	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
2974 	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
2975 	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
2976 	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2977 
2978 	/*
2979 	 * SDM says that segment selectors are loaded before segment
2980 	 * descriptors
2981 	 */
2982 	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
2983 	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2984 	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2985 	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2986 	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2987 
2988 	cpl = tss->cs & 3;
2989 
2990 	/*
2991 	 * Now load segment descriptors. If fault happens at this stage
2992 	 * it is handled in a context of new task
2993 	 */
2994 	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
2995 					X86_TRANSFER_TASK_SWITCH, NULL);
2996 	if (ret != X86EMUL_CONTINUE)
2997 		return ret;
2998 	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2999 					X86_TRANSFER_TASK_SWITCH, NULL);
3000 	if (ret != X86EMUL_CONTINUE)
3001 		return ret;
3002 	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3003 					X86_TRANSFER_TASK_SWITCH, NULL);
3004 	if (ret != X86EMUL_CONTINUE)
3005 		return ret;
3006 	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3007 					X86_TRANSFER_TASK_SWITCH, NULL);
3008 	if (ret != X86EMUL_CONTINUE)
3009 		return ret;
3010 	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3011 					X86_TRANSFER_TASK_SWITCH, NULL);
3012 	if (ret != X86EMUL_CONTINUE)
3013 		return ret;
3014 
3015 	return X86EMUL_CONTINUE;
3016 }
3017 
3018 static int task_switch_16(struct x86_emulate_ctxt *ctxt,
3019 			  u16 tss_selector, u16 old_tss_sel,
3020 			  ulong old_tss_base, struct desc_struct *new_desc)
3021 {
3022 	struct tss_segment_16 tss_seg;
3023 	int ret;
3024 	u32 new_tss_base = get_desc_base(new_desc);
3025 
3026 	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3027 	if (ret != X86EMUL_CONTINUE)
3028 		return ret;
3029 
3030 	save_state_to_tss16(ctxt, &tss_seg);
3031 
3032 	ret = linear_write_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3033 	if (ret != X86EMUL_CONTINUE)
3034 		return ret;
3035 
3036 	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3037 	if (ret != X86EMUL_CONTINUE)
3038 		return ret;
3039 
3040 	if (old_tss_sel != 0xffff) {
3041 		tss_seg.prev_task_link = old_tss_sel;
3042 
3043 		ret = linear_write_system(ctxt, new_tss_base,
3044 					  &tss_seg.prev_task_link,
3045 					  sizeof(tss_seg.prev_task_link));
3046 		if (ret != X86EMUL_CONTINUE)
3047 			return ret;
3048 	}
3049 
3050 	return load_state_from_tss16(ctxt, &tss_seg);
3051 }
3052 
3053 static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
3054 				struct tss_segment_32 *tss)
3055 {
3056 	/* CR3 and ldt selector are not saved intentionally */
3057 	tss->eip = ctxt->_eip;
3058 	tss->eflags = ctxt->eflags;
3059 	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
3060 	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
3061 	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
3062 	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
3063 	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
3064 	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
3065 	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
3066 	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
3067 
3068 	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
3069 	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3070 	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
3071 	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
3072 	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
3073 	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
3074 }
3075 
3076 static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
3077 				 struct tss_segment_32 *tss)
3078 {
3079 	int ret;
3080 	u8 cpl;
3081 
3082 	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
3083 		return emulate_gp(ctxt, 0);
3084 	ctxt->_eip = tss->eip;
3085 	ctxt->eflags = tss->eflags | 2;
3086 
3087 	/* General purpose registers */
3088 	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
3089 	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
3090 	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
3091 	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
3092 	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
3093 	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
3094 	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
3095 	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
3096 
3097 	/*
3098 	 * SDM says that segment selectors are loaded before segment
3099 	 * descriptors.  This is important because CPL checks will
3100 	 * use CS.RPL.
3101 	 */
3102 	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
3103 	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
3104 	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
3105 	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
3106 	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
3107 	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
3108 	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
3109 
3110 	/*
3111 	 * If we're switching between Protected Mode and VM86, we need to make
3112 	 * sure to update the mode before loading the segment descriptors so
3113 	 * that the selectors are interpreted correctly.
3114 	 */
3115 	if (ctxt->eflags & X86_EFLAGS_VM) {
3116 		ctxt->mode = X86EMUL_MODE_VM86;
3117 		cpl = 3;
3118 	} else {
3119 		ctxt->mode = X86EMUL_MODE_PROT32;
3120 		cpl = tss->cs & 3;
3121 	}
3122 
3123 	/*
3124 	 * Now load segment descriptors. If fault happens at this stage
3125 	 * it is handled in a context of new task
3126 	 */
3127 	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
3128 					cpl, X86_TRANSFER_TASK_SWITCH, NULL);
3129 	if (ret != X86EMUL_CONTINUE)
3130 		return ret;
3131 	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3132 					X86_TRANSFER_TASK_SWITCH, NULL);
3133 	if (ret != X86EMUL_CONTINUE)
3134 		return ret;
3135 	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3136 					X86_TRANSFER_TASK_SWITCH, NULL);
3137 	if (ret != X86EMUL_CONTINUE)
3138 		return ret;
3139 	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3140 					X86_TRANSFER_TASK_SWITCH, NULL);
3141 	if (ret != X86EMUL_CONTINUE)
3142 		return ret;
3143 	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3144 					X86_TRANSFER_TASK_SWITCH, NULL);
3145 	if (ret != X86EMUL_CONTINUE)
3146 		return ret;
3147 	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
3148 					X86_TRANSFER_TASK_SWITCH, NULL);
3149 	if (ret != X86EMUL_CONTINUE)
3150 		return ret;
3151 	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
3152 					X86_TRANSFER_TASK_SWITCH, NULL);
3153 
3154 	return ret;
3155 }
3156 
3157 static int task_switch_32(struct x86_emulate_ctxt *ctxt,
3158 			  u16 tss_selector, u16 old_tss_sel,
3159 			  ulong old_tss_base, struct desc_struct *new_desc)
3160 {
3161 	struct tss_segment_32 tss_seg;
3162 	int ret;
3163 	u32 new_tss_base = get_desc_base(new_desc);
3164 	u32 eip_offset = offsetof(struct tss_segment_32, eip);
3165 	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
3166 
3167 	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3168 	if (ret != X86EMUL_CONTINUE)
3169 		return ret;
3170 
3171 	save_state_to_tss32(ctxt, &tss_seg);
3172 
3173 	/* Only GP registers and segment selectors are saved */
3174 	ret = linear_write_system(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
3175 				  ldt_sel_offset - eip_offset);
3176 	if (ret != X86EMUL_CONTINUE)
3177 		return ret;
3178 
3179 	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3180 	if (ret != X86EMUL_CONTINUE)
3181 		return ret;
3182 
3183 	if (old_tss_sel != 0xffff) {
3184 		tss_seg.prev_task_link = old_tss_sel;
3185 
3186 		ret = linear_write_system(ctxt, new_tss_base,
3187 					  &tss_seg.prev_task_link,
3188 					  sizeof(tss_seg.prev_task_link));
3189 		if (ret != X86EMUL_CONTINUE)
3190 			return ret;
3191 	}
3192 
3193 	return load_state_from_tss32(ctxt, &tss_seg);
3194 }
3195 
3196 static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
3197 				   u16 tss_selector, int idt_index, int reason,
3198 				   bool has_error_code, u32 error_code)
3199 {
3200 	const struct x86_emulate_ops *ops = ctxt->ops;
3201 	struct desc_struct curr_tss_desc, next_tss_desc;
3202 	int ret;
3203 	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
3204 	ulong old_tss_base =
3205 		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
3206 	u32 desc_limit;
3207 	ulong desc_addr, dr7;
3208 
3209 	/* FIXME: old_tss_base == ~0 ? */
3210 
3211 	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
3212 	if (ret != X86EMUL_CONTINUE)
3213 		return ret;
3214 	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
3215 	if (ret != X86EMUL_CONTINUE)
3216 		return ret;
3217 
3218 	/* FIXME: check that next_tss_desc is tss */
3219 
3220 	/*
3221 	 * Check privileges. The three cases are task switch caused by...
3222 	 *
3223 	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
3224 	 * 2. Exception/IRQ/iret: No check is performed
3225 	 * 3. jmp/call to TSS/task-gate: No check is performed since the
3226 	 *    hardware checks it before exiting.
3227 	 */
3228 	if (reason == TASK_SWITCH_GATE) {
3229 		if (idt_index != -1) {
3230 			/* Software interrupts */
3231 			struct desc_struct task_gate_desc;
3232 			int dpl;
3233 
3234 			ret = read_interrupt_descriptor(ctxt, idt_index,
3235 							&task_gate_desc);
3236 			if (ret != X86EMUL_CONTINUE)
3237 				return ret;
3238 
3239 			dpl = task_gate_desc.dpl;
3240 			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
3241 				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
3242 		}
3243 	}
3244 
3245 	desc_limit = desc_limit_scaled(&next_tss_desc);
3246 	if (!next_tss_desc.p ||
3247 	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
3248 	     desc_limit < 0x2b)) {
3249 		return emulate_ts(ctxt, tss_selector & 0xfffc);
3250 	}
3251 
3252 	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
3253 		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
3254 		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
3255 	}
3256 
3257 	if (reason == TASK_SWITCH_IRET)
3258 		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
3259 
3260 	/* set back link to prev task only if NT bit is set in eflags
3261 	   note that old_tss_sel is not used after this point */
3262 	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
3263 		old_tss_sel = 0xffff;
3264 
3265 	if (next_tss_desc.type & 8)
3266 		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
3267 				     old_tss_base, &next_tss_desc);
3268 	else
3269 		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
3270 				     old_tss_base, &next_tss_desc);
3271 	if (ret != X86EMUL_CONTINUE)
3272 		return ret;
3273 
3274 	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
3275 		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
3276 
3277 	if (reason != TASK_SWITCH_IRET) {
3278 		next_tss_desc.type |= (1 << 1); /* set busy flag */
3279 		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
3280 	}
3281 
3282 	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
3283 	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
3284 
3285 	if (has_error_code) {
3286 		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
3287 		ctxt->lock_prefix = 0;
3288 		ctxt->src.val = (unsigned long) error_code;
3289 		ret = em_push(ctxt);
3290 	}
3291 
3292 	ops->get_dr(ctxt, 7, &dr7);
3293 	ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
3294 
3295 	return ret;
3296 }
3297 
3298 int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
3299 			 u16 tss_selector, int idt_index, int reason,
3300 			 bool has_error_code, u32 error_code)
3301 {
3302 	int rc;
3303 
3304 	invalidate_registers(ctxt);
3305 	ctxt->_eip = ctxt->eip;
3306 	ctxt->dst.type = OP_NONE;
3307 
3308 	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
3309 				     has_error_code, error_code);
3310 
3311 	if (rc == X86EMUL_CONTINUE) {
3312 		ctxt->eip = ctxt->_eip;
3313 		writeback_registers(ctxt);
3314 	}
3315 
3316 	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3317 }
3318 
3319 static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
3320 		struct operand *op)
3321 {
3322 	int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
3323 
3324 	register_address_increment(ctxt, reg, df * op->bytes);
3325 	op->addr.mem.ea = register_address(ctxt, reg);
3326 }
3327 
3328 static int em_das(struct x86_emulate_ctxt *ctxt)
3329 {
3330 	u8 al, old_al;
3331 	bool af, cf, old_cf;
3332 
3333 	cf = ctxt->eflags & X86_EFLAGS_CF;
3334 	al = ctxt->dst.val;
3335 
3336 	old_al = al;
3337 	old_cf = cf;
3338 	cf = false;
3339 	af = ctxt->eflags & X86_EFLAGS_AF;
3340 	if ((al & 0x0f) > 9 || af) {
3341 		al -= 6;
3342 		cf = old_cf | (al >= 250);
3343 		af = true;
3344 	} else {
3345 		af = false;
3346 	}
3347 	if (old_al > 0x99 || old_cf) {
3348 		al -= 0x60;
3349 		cf = true;
3350 	}
3351 
3352 	ctxt->dst.val = al;
3353 	/* Set PF, ZF, SF */
3354 	ctxt->src.type = OP_IMM;
3355 	ctxt->src.val = 0;
3356 	ctxt->src.bytes = 1;
3357 	fastop(ctxt, em_or);
3358 	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
3359 	if (cf)
3360 		ctxt->eflags |= X86_EFLAGS_CF;
3361 	if (af)
3362 		ctxt->eflags |= X86_EFLAGS_AF;
3363 	return X86EMUL_CONTINUE;
3364 }
3365 
3366 static int em_aam(struct x86_emulate_ctxt *ctxt)
3367 {
3368 	u8 al, ah;
3369 
3370 	if (ctxt->src.val == 0)
3371 		return emulate_de(ctxt);
3372 
3373 	al = ctxt->dst.val & 0xff;
3374 	ah = al / ctxt->src.val;
3375 	al %= ctxt->src.val;
3376 
3377 	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
3378 
3379 	/* Set PF, ZF, SF */
3380 	ctxt->src.type = OP_IMM;
3381 	ctxt->src.val = 0;
3382 	ctxt->src.bytes = 1;
3383 	fastop(ctxt, em_or);
3384 
3385 	return X86EMUL_CONTINUE;
3386 }
3387 
3388 static int em_aad(struct x86_emulate_ctxt *ctxt)
3389 {
3390 	u8 al = ctxt->dst.val & 0xff;
3391 	u8 ah = (ctxt->dst.val >> 8) & 0xff;
3392 
3393 	al = (al + (ah * ctxt->src.val)) & 0xff;
3394 
3395 	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
3396 
3397 	/* Set PF, ZF, SF */
3398 	ctxt->src.type = OP_IMM;
3399 	ctxt->src.val = 0;
3400 	ctxt->src.bytes = 1;
3401 	fastop(ctxt, em_or);
3402 
3403 	return X86EMUL_CONTINUE;
3404 }
3405 
3406 static int em_call(struct x86_emulate_ctxt *ctxt)
3407 {
3408 	int rc;
3409 	long rel = ctxt->src.val;
3410 
3411 	ctxt->src.val = (unsigned long)ctxt->_eip;
3412 	rc = jmp_rel(ctxt, rel);
3413 	if (rc != X86EMUL_CONTINUE)
3414 		return rc;
3415 	return em_push(ctxt);
3416 }
3417 
3418 static int em_call_far(struct x86_emulate_ctxt *ctxt)
3419 {
3420 	u16 sel, old_cs;
3421 	ulong old_eip;
3422 	int rc;
3423 	struct desc_struct old_desc, new_desc;
3424 	const struct x86_emulate_ops *ops = ctxt->ops;
3425 	int cpl = ctxt->ops->cpl(ctxt);
3426 	enum x86emul_mode prev_mode = ctxt->mode;
3427 
3428 	old_eip = ctxt->_eip;
3429 	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3430 
3431 	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3432 	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
3433 				       X86_TRANSFER_CALL_JMP, &new_desc);
3434 	if (rc != X86EMUL_CONTINUE)
3435 		return rc;
3436 
3437 	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3438 	if (rc != X86EMUL_CONTINUE)
3439 		goto fail;
3440 
3441 	ctxt->src.val = old_cs;
3442 	rc = em_push(ctxt);
3443 	if (rc != X86EMUL_CONTINUE)
3444 		goto fail;
3445 
3446 	ctxt->src.val = old_eip;
3447 	rc = em_push(ctxt);
3448 	/* If we failed, we tainted the memory, but the very least we should
3449 	   restore cs */
3450 	if (rc != X86EMUL_CONTINUE) {
3451 		pr_warn_once("faulting far call emulation tainted memory\n");
3452 		goto fail;
3453 	}
3454 	return rc;
3455 fail:
3456 	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3457 	ctxt->mode = prev_mode;
3458 	return rc;
3459 
3460 }
3461 
3462 static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
3463 {
3464 	int rc;
3465 	unsigned long eip;
3466 
3467 	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
3468 	if (rc != X86EMUL_CONTINUE)
3469 		return rc;
3470 	rc = assign_eip_near(ctxt, eip);
3471 	if (rc != X86EMUL_CONTINUE)
3472 		return rc;
3473 	rsp_increment(ctxt, ctxt->src.val);
3474 	return X86EMUL_CONTINUE;
3475 }
3476 
3477 static int em_xchg(struct x86_emulate_ctxt *ctxt)
3478 {
3479 	/* Write back the register source. */
3480 	ctxt->src.val = ctxt->dst.val;
3481 	write_register_operand(&ctxt->src);
3482 
3483 	/* Write back the memory destination with implicit LOCK prefix. */
3484 	ctxt->dst.val = ctxt->src.orig_val;
3485 	ctxt->lock_prefix = 1;
3486 	return X86EMUL_CONTINUE;
3487 }
3488 
3489 static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
3490 {
3491 	ctxt->dst.val = ctxt->src2.val;
3492 	return fastop(ctxt, em_imul);
3493 }
3494 
3495 static int em_cwd(struct x86_emulate_ctxt *ctxt)
3496 {
3497 	ctxt->dst.type = OP_REG;
3498 	ctxt->dst.bytes = ctxt->src.bytes;
3499 	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3500 	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3501 
3502 	return X86EMUL_CONTINUE;
3503 }
3504 
3505 static int em_rdpid(struct x86_emulate_ctxt *ctxt)
3506 {
3507 	u64 tsc_aux = 0;
3508 
3509 	if (ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux))
3510 		return emulate_ud(ctxt);
3511 	ctxt->dst.val = tsc_aux;
3512 	return X86EMUL_CONTINUE;
3513 }
3514 
3515 static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
3516 {
3517 	u64 tsc = 0;
3518 
3519 	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3520 	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
3521 	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3522 	return X86EMUL_CONTINUE;
3523 }
3524 
3525 static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
3526 {
3527 	u64 pmc;
3528 
3529 	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3530 		return emulate_gp(ctxt, 0);
3531 	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
3532 	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3533 	return X86EMUL_CONTINUE;
3534 }
3535 
3536 static int em_mov(struct x86_emulate_ctxt *ctxt)
3537 {
3538 	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3539 	return X86EMUL_CONTINUE;
3540 }
3541 
3542 static int em_movbe(struct x86_emulate_ctxt *ctxt)
3543 {
3544 	u16 tmp;
3545 
3546 	if (!ctxt->ops->guest_has_movbe(ctxt))
3547 		return emulate_ud(ctxt);
3548 
3549 	switch (ctxt->op_bytes) {
3550 	case 2:
3551 		/*
3552 		 * From MOVBE definition: "...When the operand size is 16 bits,
3553 		 * the upper word of the destination register remains unchanged
3554 		 * ..."
3555 		 *
3556 		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
3557 		 * rules so we have to do the operation almost per hand.
3558 		 */
3559 		tmp = (u16)ctxt->src.val;
3560 		ctxt->dst.val &= ~0xffffUL;
3561 		ctxt->dst.val |= (unsigned long)swab16(tmp);
3562 		break;
3563 	case 4:
3564 		ctxt->dst.val = swab32((u32)ctxt->src.val);
3565 		break;
3566 	case 8:
3567 		ctxt->dst.val = swab64(ctxt->src.val);
3568 		break;
3569 	default:
3570 		BUG();
3571 	}
3572 	return X86EMUL_CONTINUE;
3573 }
3574 
3575 static int em_cr_write(struct x86_emulate_ctxt *ctxt)
3576 {
3577 	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
3578 		return emulate_gp(ctxt, 0);
3579 
3580 	/* Disable writeback. */
3581 	ctxt->dst.type = OP_NONE;
3582 	return X86EMUL_CONTINUE;
3583 }
3584 
3585 static int em_dr_write(struct x86_emulate_ctxt *ctxt)
3586 {
3587 	unsigned long val;
3588 
3589 	if (ctxt->mode == X86EMUL_MODE_PROT64)
3590 		val = ctxt->src.val & ~0ULL;
3591 	else
3592 		val = ctxt->src.val & ~0U;
3593 
3594 	/* #UD condition is already handled. */
3595 	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
3596 		return emulate_gp(ctxt, 0);
3597 
3598 	/* Disable writeback. */
3599 	ctxt->dst.type = OP_NONE;
3600 	return X86EMUL_CONTINUE;
3601 }
3602 
3603 static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
3604 {
3605 	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3606 	u64 msr_data;
3607 	int r;
3608 
3609 	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
3610 		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3611 	r = ctxt->ops->set_msr(ctxt, msr_index, msr_data);
3612 
3613 	if (r == X86EMUL_IO_NEEDED)
3614 		return r;
3615 
3616 	if (r > 0)
3617 		return emulate_gp(ctxt, 0);
3618 
3619 	return r < 0 ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
3620 }
3621 
3622 static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
3623 {
3624 	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3625 	u64 msr_data;
3626 	int r;
3627 
3628 	r = ctxt->ops->get_msr(ctxt, msr_index, &msr_data);
3629 
3630 	if (r == X86EMUL_IO_NEEDED)
3631 		return r;
3632 
3633 	if (r)
3634 		return emulate_gp(ctxt, 0);
3635 
3636 	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
3637 	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3638 	return X86EMUL_CONTINUE;
3639 }
3640 
3641 static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
3642 {
3643 	if (segment > VCPU_SREG_GS &&
3644 	    (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3645 	    ctxt->ops->cpl(ctxt) > 0)
3646 		return emulate_gp(ctxt, 0);
3647 
3648 	ctxt->dst.val = get_segment_selector(ctxt, segment);
3649 	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
3650 		ctxt->dst.bytes = 2;
3651 	return X86EMUL_CONTINUE;
3652 }
3653 
3654 static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
3655 {
3656 	if (ctxt->modrm_reg > VCPU_SREG_GS)
3657 		return emulate_ud(ctxt);
3658 
3659 	return em_store_sreg(ctxt, ctxt->modrm_reg);
3660 }
3661 
3662 static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
3663 {
3664 	u16 sel = ctxt->src.val;
3665 
3666 	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3667 		return emulate_ud(ctxt);
3668 
3669 	if (ctxt->modrm_reg == VCPU_SREG_SS)
3670 		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3671 
3672 	/* Disable writeback. */
3673 	ctxt->dst.type = OP_NONE;
3674 	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3675 }
3676 
3677 static int em_sldt(struct x86_emulate_ctxt *ctxt)
3678 {
3679 	return em_store_sreg(ctxt, VCPU_SREG_LDTR);
3680 }
3681 
3682 static int em_lldt(struct x86_emulate_ctxt *ctxt)
3683 {
3684 	u16 sel = ctxt->src.val;
3685 
3686 	/* Disable writeback. */
3687 	ctxt->dst.type = OP_NONE;
3688 	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
3689 }
3690 
3691 static int em_str(struct x86_emulate_ctxt *ctxt)
3692 {
3693 	return em_store_sreg(ctxt, VCPU_SREG_TR);
3694 }
3695 
3696 static int em_ltr(struct x86_emulate_ctxt *ctxt)
3697 {
3698 	u16 sel = ctxt->src.val;
3699 
3700 	/* Disable writeback. */
3701 	ctxt->dst.type = OP_NONE;
3702 	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
3703 }
3704 
3705 static int em_invlpg(struct x86_emulate_ctxt *ctxt)
3706 {
3707 	int rc;
3708 	ulong linear;
3709 
3710 	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3711 	if (rc == X86EMUL_CONTINUE)
3712 		ctxt->ops->invlpg(ctxt, linear);
3713 	/* Disable writeback. */
3714 	ctxt->dst.type = OP_NONE;
3715 	return X86EMUL_CONTINUE;
3716 }
3717 
3718 static int em_clts(struct x86_emulate_ctxt *ctxt)
3719 {
3720 	ulong cr0;
3721 
3722 	cr0 = ctxt->ops->get_cr(ctxt, 0);
3723 	cr0 &= ~X86_CR0_TS;
3724 	ctxt->ops->set_cr(ctxt, 0, cr0);
3725 	return X86EMUL_CONTINUE;
3726 }
3727 
3728 static int em_hypercall(struct x86_emulate_ctxt *ctxt)
3729 {
3730 	int rc = ctxt->ops->fix_hypercall(ctxt);
3731 
3732 	if (rc != X86EMUL_CONTINUE)
3733 		return rc;
3734 
3735 	/* Let the processor re-execute the fixed hypercall */
3736 	ctxt->_eip = ctxt->eip;
3737 	/* Disable writeback. */
3738 	ctxt->dst.type = OP_NONE;
3739 	return X86EMUL_CONTINUE;
3740 }
3741 
3742 static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
3743 				  void (*get)(struct x86_emulate_ctxt *ctxt,
3744 					      struct desc_ptr *ptr))
3745 {
3746 	struct desc_ptr desc_ptr;
3747 
3748 	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3749 	    ctxt->ops->cpl(ctxt) > 0)
3750 		return emulate_gp(ctxt, 0);
3751 
3752 	if (ctxt->mode == X86EMUL_MODE_PROT64)
3753 		ctxt->op_bytes = 8;
3754 	get(ctxt, &desc_ptr);
3755 	if (ctxt->op_bytes == 2) {
3756 		ctxt->op_bytes = 4;
3757 		desc_ptr.address &= 0x00ffffff;
3758 	}
3759 	/* Disable writeback. */
3760 	ctxt->dst.type = OP_NONE;
3761 	return segmented_write_std(ctxt, ctxt->dst.addr.mem,
3762 				   &desc_ptr, 2 + ctxt->op_bytes);
3763 }
3764 
3765 static int em_sgdt(struct x86_emulate_ctxt *ctxt)
3766 {
3767 	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
3768 }
3769 
3770 static int em_sidt(struct x86_emulate_ctxt *ctxt)
3771 {
3772 	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
3773 }
3774 
3775 static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3776 {
3777 	struct desc_ptr desc_ptr;
3778 	int rc;
3779 
3780 	if (ctxt->mode == X86EMUL_MODE_PROT64)
3781 		ctxt->op_bytes = 8;
3782 	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3783 			     &desc_ptr.size, &desc_ptr.address,
3784 			     ctxt->op_bytes);
3785 	if (rc != X86EMUL_CONTINUE)
3786 		return rc;
3787 	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
3788 	    emul_is_noncanonical_address(desc_ptr.address, ctxt))
3789 		return emulate_gp(ctxt, 0);
3790 	if (lgdt)
3791 		ctxt->ops->set_gdt(ctxt, &desc_ptr);
3792 	else
3793 		ctxt->ops->set_idt(ctxt, &desc_ptr);
3794 	/* Disable writeback. */
3795 	ctxt->dst.type = OP_NONE;
3796 	return X86EMUL_CONTINUE;
3797 }
3798 
3799 static int em_lgdt(struct x86_emulate_ctxt *ctxt)
3800 {
3801 	return em_lgdt_lidt(ctxt, true);
3802 }
3803 
3804 static int em_lidt(struct x86_emulate_ctxt *ctxt)
3805 {
3806 	return em_lgdt_lidt(ctxt, false);
3807 }
3808 
3809 static int em_smsw(struct x86_emulate_ctxt *ctxt)
3810 {
3811 	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3812 	    ctxt->ops->cpl(ctxt) > 0)
3813 		return emulate_gp(ctxt, 0);
3814 
3815 	if (ctxt->dst.type == OP_MEM)
3816 		ctxt->dst.bytes = 2;
3817 	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3818 	return X86EMUL_CONTINUE;
3819 }
3820 
3821 static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3822 {
3823 	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3824 			  | (ctxt->src.val & 0x0f));
3825 	ctxt->dst.type = OP_NONE;
3826 	return X86EMUL_CONTINUE;
3827 }
3828 
3829 static int em_loop(struct x86_emulate_ctxt *ctxt)
3830 {
3831 	int rc = X86EMUL_CONTINUE;
3832 
3833 	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3834 	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3835 	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3836 		rc = jmp_rel(ctxt, ctxt->src.val);
3837 
3838 	return rc;
3839 }
3840 
3841 static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3842 {
3843 	int rc = X86EMUL_CONTINUE;
3844 
3845 	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3846 		rc = jmp_rel(ctxt, ctxt->src.val);
3847 
3848 	return rc;
3849 }
3850 
3851 static int em_in(struct x86_emulate_ctxt *ctxt)
3852 {
3853 	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3854 			     &ctxt->dst.val))
3855 		return X86EMUL_IO_NEEDED;
3856 
3857 	return X86EMUL_CONTINUE;
3858 }
3859 
3860 static int em_out(struct x86_emulate_ctxt *ctxt)
3861 {
3862 	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3863 				    &ctxt->src.val, 1);
3864 	/* Disable writeback. */
3865 	ctxt->dst.type = OP_NONE;
3866 	return X86EMUL_CONTINUE;
3867 }
3868 
3869 static int em_cli(struct x86_emulate_ctxt *ctxt)
3870 {
3871 	if (emulator_bad_iopl(ctxt))
3872 		return emulate_gp(ctxt, 0);
3873 
3874 	ctxt->eflags &= ~X86_EFLAGS_IF;
3875 	return X86EMUL_CONTINUE;
3876 }
3877 
3878 static int em_sti(struct x86_emulate_ctxt *ctxt)
3879 {
3880 	if (emulator_bad_iopl(ctxt))
3881 		return emulate_gp(ctxt, 0);
3882 
3883 	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3884 	ctxt->eflags |= X86_EFLAGS_IF;
3885 	return X86EMUL_CONTINUE;
3886 }
3887 
3888 static int em_cpuid(struct x86_emulate_ctxt *ctxt)
3889 {
3890 	u32 eax, ebx, ecx, edx;
3891 	u64 msr = 0;
3892 
3893 	ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
3894 	if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
3895 	    ctxt->ops->cpl(ctxt)) {
3896 		return emulate_gp(ctxt, 0);
3897 	}
3898 
3899 	eax = reg_read(ctxt, VCPU_REGS_RAX);
3900 	ecx = reg_read(ctxt, VCPU_REGS_RCX);
3901 	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
3902 	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
3903 	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
3904 	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
3905 	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
3906 	return X86EMUL_CONTINUE;
3907 }
3908 
3909 static int em_sahf(struct x86_emulate_ctxt *ctxt)
3910 {
3911 	u32 flags;
3912 
3913 	flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
3914 		X86_EFLAGS_SF;
3915 	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
3916 
3917 	ctxt->eflags &= ~0xffUL;
3918 	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
3919 	return X86EMUL_CONTINUE;
3920 }
3921 
3922 static int em_lahf(struct x86_emulate_ctxt *ctxt)
3923 {
3924 	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
3925 	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
3926 	return X86EMUL_CONTINUE;
3927 }
3928 
3929 static int em_bswap(struct x86_emulate_ctxt *ctxt)
3930 {
3931 	switch (ctxt->op_bytes) {
3932 #ifdef CONFIG_X86_64
3933 	case 8:
3934 		asm("bswap %0" : "+r"(ctxt->dst.val));
3935 		break;
3936 #endif
3937 	default:
3938 		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
3939 		break;
3940 	}
3941 	return X86EMUL_CONTINUE;
3942 }
3943 
3944 static int em_clflush(struct x86_emulate_ctxt *ctxt)
3945 {
3946 	/* emulating clflush regardless of cpuid */
3947 	return X86EMUL_CONTINUE;
3948 }
3949 
3950 static int em_clflushopt(struct x86_emulate_ctxt *ctxt)
3951 {
3952 	/* emulating clflushopt regardless of cpuid */
3953 	return X86EMUL_CONTINUE;
3954 }
3955 
3956 static int em_movsxd(struct x86_emulate_ctxt *ctxt)
3957 {
3958 	ctxt->dst.val = (s32) ctxt->src.val;
3959 	return X86EMUL_CONTINUE;
3960 }
3961 
3962 static int check_fxsr(struct x86_emulate_ctxt *ctxt)
3963 {
3964 	if (!ctxt->ops->guest_has_fxsr(ctxt))
3965 		return emulate_ud(ctxt);
3966 
3967 	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
3968 		return emulate_nm(ctxt);
3969 
3970 	/*
3971 	 * Don't emulate a case that should never be hit, instead of working
3972 	 * around a lack of fxsave64/fxrstor64 on old compilers.
3973 	 */
3974 	if (ctxt->mode >= X86EMUL_MODE_PROT64)
3975 		return X86EMUL_UNHANDLEABLE;
3976 
3977 	return X86EMUL_CONTINUE;
3978 }
3979 
3980 /*
3981  * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
3982  * and restore MXCSR.
3983  */
3984 static size_t __fxstate_size(int nregs)
3985 {
3986 	return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
3987 }
3988 
3989 static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
3990 {
3991 	bool cr4_osfxsr;
3992 	if (ctxt->mode == X86EMUL_MODE_PROT64)
3993 		return __fxstate_size(16);
3994 
3995 	cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
3996 	return __fxstate_size(cr4_osfxsr ? 8 : 0);
3997 }
3998 
3999 /*
4000  * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
4001  *  1) 16 bit mode
4002  *  2) 32 bit mode
4003  *     - like (1), but FIP and FDP (foo) are only 16 bit.  At least Intel CPUs
4004  *       preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
4005  *       save and restore
4006  *  3) 64-bit mode with REX.W prefix
4007  *     - like (2), but XMM 8-15 are being saved and restored
4008  *  4) 64-bit mode without REX.W prefix
4009  *     - like (3), but FIP and FDP are 64 bit
4010  *
4011  * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
4012  * desired result.  (4) is not emulated.
4013  *
4014  * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
4015  * and FPU DS) should match.
4016  */
4017 static int em_fxsave(struct x86_emulate_ctxt *ctxt)
4018 {
4019 	struct fxregs_state fx_state;
4020 	int rc;
4021 
4022 	rc = check_fxsr(ctxt);
4023 	if (rc != X86EMUL_CONTINUE)
4024 		return rc;
4025 
4026 	kvm_fpu_get();
4027 
4028 	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
4029 
4030 	kvm_fpu_put();
4031 
4032 	if (rc != X86EMUL_CONTINUE)
4033 		return rc;
4034 
4035 	return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
4036 		                   fxstate_size(ctxt));
4037 }
4038 
4039 /*
4040  * FXRSTOR might restore XMM registers not provided by the guest. Fill
4041  * in the host registers (via FXSAVE) instead, so they won't be modified.
4042  * (preemption has to stay disabled until FXRSTOR).
4043  *
4044  * Use noinline to keep the stack for other functions called by callers small.
4045  */
4046 static noinline int fxregs_fixup(struct fxregs_state *fx_state,
4047 				 const size_t used_size)
4048 {
4049 	struct fxregs_state fx_tmp;
4050 	int rc;
4051 
4052 	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
4053 	memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
4054 	       __fxstate_size(16) - used_size);
4055 
4056 	return rc;
4057 }
4058 
4059 static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
4060 {
4061 	struct fxregs_state fx_state;
4062 	int rc;
4063 	size_t size;
4064 
4065 	rc = check_fxsr(ctxt);
4066 	if (rc != X86EMUL_CONTINUE)
4067 		return rc;
4068 
4069 	size = fxstate_size(ctxt);
4070 	rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
4071 	if (rc != X86EMUL_CONTINUE)
4072 		return rc;
4073 
4074 	kvm_fpu_get();
4075 
4076 	if (size < __fxstate_size(16)) {
4077 		rc = fxregs_fixup(&fx_state, size);
4078 		if (rc != X86EMUL_CONTINUE)
4079 			goto out;
4080 	}
4081 
4082 	if (fx_state.mxcsr >> 16) {
4083 		rc = emulate_gp(ctxt, 0);
4084 		goto out;
4085 	}
4086 
4087 	if (rc == X86EMUL_CONTINUE)
4088 		rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));
4089 
4090 out:
4091 	kvm_fpu_put();
4092 
4093 	return rc;
4094 }
4095 
4096 static int em_xsetbv(struct x86_emulate_ctxt *ctxt)
4097 {
4098 	u32 eax, ecx, edx;
4099 
4100 	eax = reg_read(ctxt, VCPU_REGS_RAX);
4101 	edx = reg_read(ctxt, VCPU_REGS_RDX);
4102 	ecx = reg_read(ctxt, VCPU_REGS_RCX);
4103 
4104 	if (ctxt->ops->set_xcr(ctxt, ecx, ((u64)edx << 32) | eax))
4105 		return emulate_gp(ctxt, 0);
4106 
4107 	return X86EMUL_CONTINUE;
4108 }
4109 
4110 static bool valid_cr(int nr)
4111 {
4112 	switch (nr) {
4113 	case 0:
4114 	case 2 ... 4:
4115 	case 8:
4116 		return true;
4117 	default:
4118 		return false;
4119 	}
4120 }
4121 
4122 static int check_cr_access(struct x86_emulate_ctxt *ctxt)
4123 {
4124 	if (!valid_cr(ctxt->modrm_reg))
4125 		return emulate_ud(ctxt);
4126 
4127 	return X86EMUL_CONTINUE;
4128 }
4129 
4130 static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
4131 {
4132 	unsigned long dr7;
4133 
4134 	ctxt->ops->get_dr(ctxt, 7, &dr7);
4135 
4136 	/* Check if DR7.Global_Enable is set */
4137 	return dr7 & (1 << 13);
4138 }
4139 
4140 static int check_dr_read(struct x86_emulate_ctxt *ctxt)
4141 {
4142 	int dr = ctxt->modrm_reg;
4143 	u64 cr4;
4144 
4145 	if (dr > 7)
4146 		return emulate_ud(ctxt);
4147 
4148 	cr4 = ctxt->ops->get_cr(ctxt, 4);
4149 	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
4150 		return emulate_ud(ctxt);
4151 
4152 	if (check_dr7_gd(ctxt)) {
4153 		ulong dr6;
4154 
4155 		ctxt->ops->get_dr(ctxt, 6, &dr6);
4156 		dr6 &= ~DR_TRAP_BITS;
4157 		dr6 |= DR6_BD | DR6_ACTIVE_LOW;
4158 		ctxt->ops->set_dr(ctxt, 6, dr6);
4159 		return emulate_db(ctxt);
4160 	}
4161 
4162 	return X86EMUL_CONTINUE;
4163 }
4164 
4165 static int check_dr_write(struct x86_emulate_ctxt *ctxt)
4166 {
4167 	u64 new_val = ctxt->src.val64;
4168 	int dr = ctxt->modrm_reg;
4169 
4170 	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
4171 		return emulate_gp(ctxt, 0);
4172 
4173 	return check_dr_read(ctxt);
4174 }
4175 
4176 static int check_svme(struct x86_emulate_ctxt *ctxt)
4177 {
4178 	u64 efer = 0;
4179 
4180 	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4181 
4182 	if (!(efer & EFER_SVME))
4183 		return emulate_ud(ctxt);
4184 
4185 	return X86EMUL_CONTINUE;
4186 }
4187 
4188 static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
4189 {
4190 	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
4191 
4192 	/* Valid physical address? */
4193 	if (rax & 0xffff000000000000ULL)
4194 		return emulate_gp(ctxt, 0);
4195 
4196 	return check_svme(ctxt);
4197 }
4198 
4199 static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
4200 {
4201 	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4202 
4203 	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
4204 		return emulate_gp(ctxt, 0);
4205 
4206 	return X86EMUL_CONTINUE;
4207 }
4208 
4209 static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
4210 {
4211 	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4212 	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
4213 
4214 	/*
4215 	 * VMware allows access to these Pseduo-PMCs even when read via RDPMC
4216 	 * in Ring3 when CR4.PCE=0.
4217 	 */
4218 	if (enable_vmware_backdoor && is_vmware_backdoor_pmc(rcx))
4219 		return X86EMUL_CONTINUE;
4220 
4221 	/*
4222 	 * If CR4.PCE is set, the SDM requires CPL=0 or CR0.PE=0.  The CR0.PE
4223 	 * check however is unnecessary because CPL is always 0 outside
4224 	 * protected mode.
4225 	 */
4226 	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
4227 	    ctxt->ops->check_pmc(ctxt, rcx))
4228 		return emulate_gp(ctxt, 0);
4229 
4230 	return X86EMUL_CONTINUE;
4231 }
4232 
4233 static int check_perm_in(struct x86_emulate_ctxt *ctxt)
4234 {
4235 	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
4236 	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
4237 		return emulate_gp(ctxt, 0);
4238 
4239 	return X86EMUL_CONTINUE;
4240 }
4241 
4242 static int check_perm_out(struct x86_emulate_ctxt *ctxt)
4243 {
4244 	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
4245 	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
4246 		return emulate_gp(ctxt, 0);
4247 
4248 	return X86EMUL_CONTINUE;
4249 }
4250 
4251 #define D(_y) { .flags = (_y) }
4252 #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
4253 #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
4254 		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
4255 #define N    D(NotImpl)
4256 #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
4257 #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
4258 #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
4259 #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
4260 #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
4261 #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
4262 #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
4263 #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
4264 #define II(_f, _e, _i) \
4265 	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
4266 #define IIP(_f, _e, _i, _p) \
4267 	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
4268 	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
4269 #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
4270 
4271 #define D2bv(_f)      D((_f) | ByteOp), D(_f)
4272 #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
4273 #define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
4274 #define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
4275 #define I2bvIP(_f, _e, _i, _p) \
4276 	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
4277 
4278 #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
4279 		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
4280 		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
4281 
4282 static const struct opcode group7_rm0[] = {
4283 	N,
4284 	I(SrcNone | Priv | EmulateOnUD,	em_hypercall),
4285 	N, N, N, N, N, N,
4286 };
4287 
4288 static const struct opcode group7_rm1[] = {
4289 	DI(SrcNone | Priv, monitor),
4290 	DI(SrcNone | Priv, mwait),
4291 	N, N, N, N, N, N,
4292 };
4293 
4294 static const struct opcode group7_rm2[] = {
4295 	N,
4296 	II(ImplicitOps | Priv,			em_xsetbv,	xsetbv),
4297 	N, N, N, N, N, N,
4298 };
4299 
4300 static const struct opcode group7_rm3[] = {
4301 	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
4302 	II(SrcNone  | Prot | EmulateOnUD,	em_hypercall,	vmmcall),
4303 	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
4304 	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
4305 	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
4306 	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
4307 	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
4308 	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
4309 };
4310 
4311 static const struct opcode group7_rm7[] = {
4312 	N,
4313 	DIP(SrcNone, rdtscp, check_rdtsc),
4314 	N, N, N, N, N, N,
4315 };
4316 
4317 static const struct opcode group1[] = {
4318 	F(Lock, em_add),
4319 	F(Lock | PageTable, em_or),
4320 	F(Lock, em_adc),
4321 	F(Lock, em_sbb),
4322 	F(Lock | PageTable, em_and),
4323 	F(Lock, em_sub),
4324 	F(Lock, em_xor),
4325 	F(NoWrite, em_cmp),
4326 };
4327 
4328 static const struct opcode group1A[] = {
4329 	I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
4330 };
4331 
4332 static const struct opcode group2[] = {
4333 	F(DstMem | ModRM, em_rol),
4334 	F(DstMem | ModRM, em_ror),
4335 	F(DstMem | ModRM, em_rcl),
4336 	F(DstMem | ModRM, em_rcr),
4337 	F(DstMem | ModRM, em_shl),
4338 	F(DstMem | ModRM, em_shr),
4339 	F(DstMem | ModRM, em_shl),
4340 	F(DstMem | ModRM, em_sar),
4341 };
4342 
4343 static const struct opcode group3[] = {
4344 	F(DstMem | SrcImm | NoWrite, em_test),
4345 	F(DstMem | SrcImm | NoWrite, em_test),
4346 	F(DstMem | SrcNone | Lock, em_not),
4347 	F(DstMem | SrcNone | Lock, em_neg),
4348 	F(DstXacc | Src2Mem, em_mul_ex),
4349 	F(DstXacc | Src2Mem, em_imul_ex),
4350 	F(DstXacc | Src2Mem, em_div_ex),
4351 	F(DstXacc | Src2Mem, em_idiv_ex),
4352 };
4353 
4354 static const struct opcode group4[] = {
4355 	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
4356 	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
4357 	N, N, N, N, N, N,
4358 };
4359 
4360 static const struct opcode group5[] = {
4361 	F(DstMem | SrcNone | Lock,		em_inc),
4362 	F(DstMem | SrcNone | Lock,		em_dec),
4363 	I(SrcMem | NearBranch | IsBranch,       em_call_near_abs),
4364 	I(SrcMemFAddr | ImplicitOps | IsBranch, em_call_far),
4365 	I(SrcMem | NearBranch | IsBranch,       em_jmp_abs),
4366 	I(SrcMemFAddr | ImplicitOps | IsBranch, em_jmp_far),
4367 	I(SrcMem | Stack | TwoMemOp,		em_push), D(Undefined),
4368 };
4369 
4370 static const struct opcode group6[] = {
4371 	II(Prot | DstMem,	   em_sldt, sldt),
4372 	II(Prot | DstMem,	   em_str, str),
4373 	II(Prot | Priv | SrcMem16, em_lldt, lldt),
4374 	II(Prot | Priv | SrcMem16, em_ltr, ltr),
4375 	N, N, N, N,
4376 };
4377 
4378 static const struct group_dual group7 = { {
4379 	II(Mov | DstMem,			em_sgdt, sgdt),
4380 	II(Mov | DstMem,			em_sidt, sidt),
4381 	II(SrcMem | Priv,			em_lgdt, lgdt),
4382 	II(SrcMem | Priv,			em_lidt, lidt),
4383 	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
4384 	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
4385 	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
4386 }, {
4387 	EXT(0, group7_rm0),
4388 	EXT(0, group7_rm1),
4389 	EXT(0, group7_rm2),
4390 	EXT(0, group7_rm3),
4391 	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
4392 	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
4393 	EXT(0, group7_rm7),
4394 } };
4395 
4396 static const struct opcode group8[] = {
4397 	N, N, N, N,
4398 	F(DstMem | SrcImmByte | NoWrite,		em_bt),
4399 	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
4400 	F(DstMem | SrcImmByte | Lock,			em_btr),
4401 	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
4402 };
4403 
4404 /*
4405  * The "memory" destination is actually always a register, since we come
4406  * from the register case of group9.
4407  */
4408 static const struct gprefix pfx_0f_c7_7 = {
4409 	N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdpid),
4410 };
4411 
4412 
4413 static const struct group_dual group9 = { {
4414 	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
4415 }, {
4416 	N, N, N, N, N, N, N,
4417 	GP(0, &pfx_0f_c7_7),
4418 } };
4419 
4420 static const struct opcode group11[] = {
4421 	I(DstMem | SrcImm | Mov | PageTable, em_mov),
4422 	X7(D(Undefined)),
4423 };
4424 
4425 static const struct gprefix pfx_0f_ae_7 = {
4426 	I(SrcMem | ByteOp, em_clflush), I(SrcMem | ByteOp, em_clflushopt), N, N,
4427 };
4428 
4429 static const struct group_dual group15 = { {
4430 	I(ModRM | Aligned16, em_fxsave),
4431 	I(ModRM | Aligned16, em_fxrstor),
4432 	N, N, N, N, N, GP(0, &pfx_0f_ae_7),
4433 }, {
4434 	N, N, N, N, N, N, N, N,
4435 } };
4436 
4437 static const struct gprefix pfx_0f_6f_0f_7f = {
4438 	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
4439 };
4440 
4441 static const struct instr_dual instr_dual_0f_2b = {
4442 	I(0, em_mov), N
4443 };
4444 
4445 static const struct gprefix pfx_0f_2b = {
4446 	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
4447 };
4448 
4449 static const struct gprefix pfx_0f_10_0f_11 = {
4450 	I(Unaligned, em_mov), I(Unaligned, em_mov), N, N,
4451 };
4452 
4453 static const struct gprefix pfx_0f_28_0f_29 = {
4454 	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
4455 };
4456 
4457 static const struct gprefix pfx_0f_e7 = {
4458 	N, I(Sse, em_mov), N, N,
4459 };
4460 
4461 static const struct escape escape_d9 = { {
4462 	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
4463 }, {
4464 	/* 0xC0 - 0xC7 */
4465 	N, N, N, N, N, N, N, N,
4466 	/* 0xC8 - 0xCF */
4467 	N, N, N, N, N, N, N, N,
4468 	/* 0xD0 - 0xC7 */
4469 	N, N, N, N, N, N, N, N,
4470 	/* 0xD8 - 0xDF */
4471 	N, N, N, N, N, N, N, N,
4472 	/* 0xE0 - 0xE7 */
4473 	N, N, N, N, N, N, N, N,
4474 	/* 0xE8 - 0xEF */
4475 	N, N, N, N, N, N, N, N,
4476 	/* 0xF0 - 0xF7 */
4477 	N, N, N, N, N, N, N, N,
4478 	/* 0xF8 - 0xFF */
4479 	N, N, N, N, N, N, N, N,
4480 } };
4481 
4482 static const struct escape escape_db = { {
4483 	N, N, N, N, N, N, N, N,
4484 }, {
4485 	/* 0xC0 - 0xC7 */
4486 	N, N, N, N, N, N, N, N,
4487 	/* 0xC8 - 0xCF */
4488 	N, N, N, N, N, N, N, N,
4489 	/* 0xD0 - 0xC7 */
4490 	N, N, N, N, N, N, N, N,
4491 	/* 0xD8 - 0xDF */
4492 	N, N, N, N, N, N, N, N,
4493 	/* 0xE0 - 0xE7 */
4494 	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
4495 	/* 0xE8 - 0xEF */
4496 	N, N, N, N, N, N, N, N,
4497 	/* 0xF0 - 0xF7 */
4498 	N, N, N, N, N, N, N, N,
4499 	/* 0xF8 - 0xFF */
4500 	N, N, N, N, N, N, N, N,
4501 } };
4502 
4503 static const struct escape escape_dd = { {
4504 	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
4505 }, {
4506 	/* 0xC0 - 0xC7 */
4507 	N, N, N, N, N, N, N, N,
4508 	/* 0xC8 - 0xCF */
4509 	N, N, N, N, N, N, N, N,
4510 	/* 0xD0 - 0xC7 */
4511 	N, N, N, N, N, N, N, N,
4512 	/* 0xD8 - 0xDF */
4513 	N, N, N, N, N, N, N, N,
4514 	/* 0xE0 - 0xE7 */
4515 	N, N, N, N, N, N, N, N,
4516 	/* 0xE8 - 0xEF */
4517 	N, N, N, N, N, N, N, N,
4518 	/* 0xF0 - 0xF7 */
4519 	N, N, N, N, N, N, N, N,
4520 	/* 0xF8 - 0xFF */
4521 	N, N, N, N, N, N, N, N,
4522 } };
4523 
4524 static const struct instr_dual instr_dual_0f_c3 = {
4525 	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
4526 };
4527 
4528 static const struct mode_dual mode_dual_63 = {
4529 	N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
4530 };
4531 
4532 static const struct opcode opcode_table[256] = {
4533 	/* 0x00 - 0x07 */
4534 	F6ALU(Lock, em_add),
4535 	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
4536 	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
4537 	/* 0x08 - 0x0F */
4538 	F6ALU(Lock | PageTable, em_or),
4539 	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
4540 	N,
4541 	/* 0x10 - 0x17 */
4542 	F6ALU(Lock, em_adc),
4543 	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
4544 	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4545 	/* 0x18 - 0x1F */
4546 	F6ALU(Lock, em_sbb),
4547 	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
4548 	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4549 	/* 0x20 - 0x27 */
4550 	F6ALU(Lock | PageTable, em_and), N, N,
4551 	/* 0x28 - 0x2F */
4552 	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4553 	/* 0x30 - 0x37 */
4554 	F6ALU(Lock, em_xor), N, N,
4555 	/* 0x38 - 0x3F */
4556 	F6ALU(NoWrite, em_cmp), N, N,
4557 	/* 0x40 - 0x4F */
4558 	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4559 	/* 0x50 - 0x57 */
4560 	X8(I(SrcReg | Stack, em_push)),
4561 	/* 0x58 - 0x5F */
4562 	X8(I(DstReg | Stack, em_pop)),
4563 	/* 0x60 - 0x67 */
4564 	I(ImplicitOps | Stack | No64, em_pusha),
4565 	I(ImplicitOps | Stack | No64, em_popa),
4566 	N, MD(ModRM, &mode_dual_63),
4567 	N, N, N, N,
4568 	/* 0x68 - 0x6F */
4569 	I(SrcImm | Mov | Stack, em_push),
4570 	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4571 	I(SrcImmByte | Mov | Stack, em_push),
4572 	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4573 	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4574 	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4575 	/* 0x70 - 0x7F */
4576 	X16(D(SrcImmByte | NearBranch | IsBranch)),
4577 	/* 0x80 - 0x87 */
4578 	G(ByteOp | DstMem | SrcImm, group1),
4579 	G(DstMem | SrcImm, group1),
4580 	G(ByteOp | DstMem | SrcImm | No64, group1),
4581 	G(DstMem | SrcImmByte, group1),
4582 	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4583 	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4584 	/* 0x88 - 0x8F */
4585 	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4586 	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4587 	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4588 	D(ModRM | SrcMem | NoAccess | DstReg),
4589 	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
4590 	G(0, group1A),
4591 	/* 0x90 - 0x97 */
4592 	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4593 	/* 0x98 - 0x9F */
4594 	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4595 	I(SrcImmFAddr | No64 | IsBranch, em_call_far), N,
4596 	II(ImplicitOps | Stack, em_pushf, pushf),
4597 	II(ImplicitOps | Stack, em_popf, popf),
4598 	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4599 	/* 0xA0 - 0xA7 */
4600 	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4601 	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4602 	I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
4603 	F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
4604 	/* 0xA8 - 0xAF */
4605 	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4606 	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
4607 	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4608 	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4609 	/* 0xB0 - 0xB7 */
4610 	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4611 	/* 0xB8 - 0xBF */
4612 	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4613 	/* 0xC0 - 0xC7 */
4614 	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4615 	I(ImplicitOps | NearBranch | SrcImmU16 | IsBranch, em_ret_near_imm),
4616 	I(ImplicitOps | NearBranch | IsBranch, em_ret),
4617 	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
4618 	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4619 	G(ByteOp, group11), G(0, group11),
4620 	/* 0xC8 - 0xCF */
4621 	I(Stack | SrcImmU16 | Src2ImmByte | IsBranch, em_enter),
4622 	I(Stack | IsBranch, em_leave),
4623 	I(ImplicitOps | SrcImmU16 | IsBranch, em_ret_far_imm),
4624 	I(ImplicitOps | IsBranch, em_ret_far),
4625 	D(ImplicitOps | IsBranch), DI(SrcImmByte | IsBranch, intn),
4626 	D(ImplicitOps | No64 | IsBranch),
4627 	II(ImplicitOps | IsBranch, em_iret, iret),
4628 	/* 0xD0 - 0xD7 */
4629 	G(Src2One | ByteOp, group2), G(Src2One, group2),
4630 	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
4631 	I(DstAcc | SrcImmUByte | No64, em_aam),
4632 	I(DstAcc | SrcImmUByte | No64, em_aad),
4633 	F(DstAcc | ByteOp | No64, em_salc),
4634 	I(DstAcc | SrcXLat | ByteOp, em_mov),
4635 	/* 0xD8 - 0xDF */
4636 	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4637 	/* 0xE0 - 0xE7 */
4638 	X3(I(SrcImmByte | NearBranch | IsBranch, em_loop)),
4639 	I(SrcImmByte | NearBranch | IsBranch, em_jcxz),
4640 	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
4641 	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4642 	/* 0xE8 - 0xEF */
4643 	I(SrcImm | NearBranch | IsBranch, em_call),
4644 	D(SrcImm | ImplicitOps | NearBranch | IsBranch),
4645 	I(SrcImmFAddr | No64 | IsBranch, em_jmp_far),
4646 	D(SrcImmByte | ImplicitOps | NearBranch | IsBranch),
4647 	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
4648 	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4649 	/* 0xF0 - 0xF7 */
4650 	N, DI(ImplicitOps, icebp), N, N,
4651 	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
4652 	G(ByteOp, group3), G(0, group3),
4653 	/* 0xF8 - 0xFF */
4654 	D(ImplicitOps), D(ImplicitOps),
4655 	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4656 	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
4657 };
4658 
4659 static const struct opcode twobyte_table[256] = {
4660 	/* 0x00 - 0x0F */
4661 	G(0, group6), GD(0, &group7), N, N,
4662 	N, I(ImplicitOps | EmulateOnUD | IsBranch, em_syscall),
4663 	II(ImplicitOps | Priv, em_clts, clts), N,
4664 	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4665 	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4666 	/* 0x10 - 0x1F */
4667 	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_10_0f_11),
4668 	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_10_0f_11),
4669 	N, N, N, N, N, N,
4670 	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 4 * prefetch + 4 * reserved NOP */
4671 	D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4672 	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
4673 	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
4674 	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
4675 	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* NOP + 7 * reserved NOP */
4676 	/* 0x20 - 0x2F */
4677 	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_access),
4678 	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
4679 	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4680 						check_cr_access),
4681 	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
4682 						check_dr_write),
4683 	N, N, N, N,
4684 	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
4685 	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4686 	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4687 	N, N, N, N,
4688 	/* 0x30 - 0x3F */
4689 	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4690 	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4691 	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4692 	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4693 	I(ImplicitOps | EmulateOnUD | IsBranch, em_sysenter),
4694 	I(ImplicitOps | Priv | EmulateOnUD | IsBranch, em_sysexit),
4695 	N, N,
4696 	N, N, N, N, N, N, N, N,
4697 	/* 0x40 - 0x4F */
4698 	X16(D(DstReg | SrcMem | ModRM)),
4699 	/* 0x50 - 0x5F */
4700 	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4701 	/* 0x60 - 0x6F */
4702 	N, N, N, N,
4703 	N, N, N, N,
4704 	N, N, N, N,
4705 	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4706 	/* 0x70 - 0x7F */
4707 	N, N, N, N,
4708 	N, N, N, N,
4709 	N, N, N, N,
4710 	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4711 	/* 0x80 - 0x8F */
4712 	X16(D(SrcImm | NearBranch | IsBranch)),
4713 	/* 0x90 - 0x9F */
4714 	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4715 	/* 0xA0 - 0xA7 */
4716 	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4717 	II(ImplicitOps, em_cpuid, cpuid),
4718 	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4719 	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
4720 	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4721 	/* 0xA8 - 0xAF */
4722 	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4723 	II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
4724 	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4725 	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
4726 	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4727 	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4728 	/* 0xB0 - 0xB7 */
4729 	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4730 	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4731 	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4732 	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
4733 	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4734 	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4735 	/* 0xB8 - 0xBF */
4736 	N, N,
4737 	G(BitOp, group8),
4738 	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4739 	I(DstReg | SrcMem | ModRM, em_bsf_c),
4740 	I(DstReg | SrcMem | ModRM, em_bsr_c),
4741 	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4742 	/* 0xC0 - 0xC7 */
4743 	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4744 	N, ID(0, &instr_dual_0f_c3),
4745 	N, N, N, GD(0, &group9),
4746 	/* 0xC8 - 0xCF */
4747 	X8(I(DstReg, em_bswap)),
4748 	/* 0xD0 - 0xDF */
4749 	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4750 	/* 0xE0 - 0xEF */
4751 	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
4752 	N, N, N, N, N, N, N, N,
4753 	/* 0xF0 - 0xFF */
4754 	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
4755 };
4756 
4757 static const struct instr_dual instr_dual_0f_38_f0 = {
4758 	I(DstReg | SrcMem | Mov, em_movbe), N
4759 };
4760 
4761 static const struct instr_dual instr_dual_0f_38_f1 = {
4762 	I(DstMem | SrcReg | Mov, em_movbe), N
4763 };
4764 
4765 static const struct gprefix three_byte_0f_38_f0 = {
4766 	ID(0, &instr_dual_0f_38_f0), N, N, N
4767 };
4768 
4769 static const struct gprefix three_byte_0f_38_f1 = {
4770 	ID(0, &instr_dual_0f_38_f1), N, N, N
4771 };
4772 
4773 /*
4774  * Insns below are selected by the prefix which indexed by the third opcode
4775  * byte.
4776  */
4777 static const struct opcode opcode_map_0f_38[256] = {
4778 	/* 0x00 - 0x7f */
4779 	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4780 	/* 0x80 - 0xef */
4781 	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4782 	/* 0xf0 - 0xf1 */
4783 	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
4784 	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
4785 	/* 0xf2 - 0xff */
4786 	N, N, X4(N), X8(N)
4787 };
4788 
4789 #undef D
4790 #undef N
4791 #undef G
4792 #undef GD
4793 #undef I
4794 #undef GP
4795 #undef EXT
4796 #undef MD
4797 #undef ID
4798 
4799 #undef D2bv
4800 #undef D2bvIP
4801 #undef I2bv
4802 #undef I2bvIP
4803 #undef I6ALU
4804 
4805 static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4806 {
4807 	unsigned size;
4808 
4809 	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4810 	if (size == 8)
4811 		size = 4;
4812 	return size;
4813 }
4814 
4815 static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
4816 		      unsigned size, bool sign_extension)
4817 {
4818 	int rc = X86EMUL_CONTINUE;
4819 
4820 	op->type = OP_IMM;
4821 	op->bytes = size;
4822 	op->addr.mem.ea = ctxt->_eip;
4823 	/* NB. Immediates are sign-extended as necessary. */
4824 	switch (op->bytes) {
4825 	case 1:
4826 		op->val = insn_fetch(s8, ctxt);
4827 		break;
4828 	case 2:
4829 		op->val = insn_fetch(s16, ctxt);
4830 		break;
4831 	case 4:
4832 		op->val = insn_fetch(s32, ctxt);
4833 		break;
4834 	case 8:
4835 		op->val = insn_fetch(s64, ctxt);
4836 		break;
4837 	}
4838 	if (!sign_extension) {
4839 		switch (op->bytes) {
4840 		case 1:
4841 			op->val &= 0xff;
4842 			break;
4843 		case 2:
4844 			op->val &= 0xffff;
4845 			break;
4846 		case 4:
4847 			op->val &= 0xffffffff;
4848 			break;
4849 		}
4850 	}
4851 done:
4852 	return rc;
4853 }
4854 
4855 static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
4856 			  unsigned d)
4857 {
4858 	int rc = X86EMUL_CONTINUE;
4859 
4860 	switch (d) {
4861 	case OpReg:
4862 		decode_register_operand(ctxt, op);
4863 		break;
4864 	case OpImmUByte:
4865 		rc = decode_imm(ctxt, op, 1, false);
4866 		break;
4867 	case OpMem:
4868 		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4869 	mem_common:
4870 		*op = ctxt->memop;
4871 		ctxt->memopp = op;
4872 		if (ctxt->d & BitOp)
4873 			fetch_bit_operand(ctxt);
4874 		op->orig_val = op->val;
4875 		break;
4876 	case OpMem64:
4877 		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4878 		goto mem_common;
4879 	case OpAcc:
4880 		op->type = OP_REG;
4881 		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4882 		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4883 		fetch_register_operand(op);
4884 		op->orig_val = op->val;
4885 		break;
4886 	case OpAccLo:
4887 		op->type = OP_REG;
4888 		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
4889 		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4890 		fetch_register_operand(op);
4891 		op->orig_val = op->val;
4892 		break;
4893 	case OpAccHi:
4894 		if (ctxt->d & ByteOp) {
4895 			op->type = OP_NONE;
4896 			break;
4897 		}
4898 		op->type = OP_REG;
4899 		op->bytes = ctxt->op_bytes;
4900 		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4901 		fetch_register_operand(op);
4902 		op->orig_val = op->val;
4903 		break;
4904 	case OpDI:
4905 		op->type = OP_MEM;
4906 		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4907 		op->addr.mem.ea =
4908 			register_address(ctxt, VCPU_REGS_RDI);
4909 		op->addr.mem.seg = VCPU_SREG_ES;
4910 		op->val = 0;
4911 		op->count = 1;
4912 		break;
4913 	case OpDX:
4914 		op->type = OP_REG;
4915 		op->bytes = 2;
4916 		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4917 		fetch_register_operand(op);
4918 		break;
4919 	case OpCL:
4920 		op->type = OP_IMM;
4921 		op->bytes = 1;
4922 		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4923 		break;
4924 	case OpImmByte:
4925 		rc = decode_imm(ctxt, op, 1, true);
4926 		break;
4927 	case OpOne:
4928 		op->type = OP_IMM;
4929 		op->bytes = 1;
4930 		op->val = 1;
4931 		break;
4932 	case OpImm:
4933 		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
4934 		break;
4935 	case OpImm64:
4936 		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
4937 		break;
4938 	case OpMem8:
4939 		ctxt->memop.bytes = 1;
4940 		if (ctxt->memop.type == OP_REG) {
4941 			ctxt->memop.addr.reg = decode_register(ctxt,
4942 					ctxt->modrm_rm, true);
4943 			fetch_register_operand(&ctxt->memop);
4944 		}
4945 		goto mem_common;
4946 	case OpMem16:
4947 		ctxt->memop.bytes = 2;
4948 		goto mem_common;
4949 	case OpMem32:
4950 		ctxt->memop.bytes = 4;
4951 		goto mem_common;
4952 	case OpImmU16:
4953 		rc = decode_imm(ctxt, op, 2, false);
4954 		break;
4955 	case OpImmU:
4956 		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
4957 		break;
4958 	case OpSI:
4959 		op->type = OP_MEM;
4960 		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4961 		op->addr.mem.ea =
4962 			register_address(ctxt, VCPU_REGS_RSI);
4963 		op->addr.mem.seg = ctxt->seg_override;
4964 		op->val = 0;
4965 		op->count = 1;
4966 		break;
4967 	case OpXLat:
4968 		op->type = OP_MEM;
4969 		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4970 		op->addr.mem.ea =
4971 			address_mask(ctxt,
4972 				reg_read(ctxt, VCPU_REGS_RBX) +
4973 				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
4974 		op->addr.mem.seg = ctxt->seg_override;
4975 		op->val = 0;
4976 		break;
4977 	case OpImmFAddr:
4978 		op->type = OP_IMM;
4979 		op->addr.mem.ea = ctxt->_eip;
4980 		op->bytes = ctxt->op_bytes + 2;
4981 		insn_fetch_arr(op->valptr, op->bytes, ctxt);
4982 		break;
4983 	case OpMemFAddr:
4984 		ctxt->memop.bytes = ctxt->op_bytes + 2;
4985 		goto mem_common;
4986 	case OpES:
4987 		op->type = OP_IMM;
4988 		op->val = VCPU_SREG_ES;
4989 		break;
4990 	case OpCS:
4991 		op->type = OP_IMM;
4992 		op->val = VCPU_SREG_CS;
4993 		break;
4994 	case OpSS:
4995 		op->type = OP_IMM;
4996 		op->val = VCPU_SREG_SS;
4997 		break;
4998 	case OpDS:
4999 		op->type = OP_IMM;
5000 		op->val = VCPU_SREG_DS;
5001 		break;
5002 	case OpFS:
5003 		op->type = OP_IMM;
5004 		op->val = VCPU_SREG_FS;
5005 		break;
5006 	case OpGS:
5007 		op->type = OP_IMM;
5008 		op->val = VCPU_SREG_GS;
5009 		break;
5010 	case OpImplicit:
5011 		/* Special instructions do their own operand decoding. */
5012 	default:
5013 		op->type = OP_NONE; /* Disable writeback. */
5014 		break;
5015 	}
5016 
5017 done:
5018 	return rc;
5019 }
5020 
5021 int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len, int emulation_type)
5022 {
5023 	int rc = X86EMUL_CONTINUE;
5024 	int mode = ctxt->mode;
5025 	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
5026 	bool op_prefix = false;
5027 	bool has_seg_override = false;
5028 	struct opcode opcode;
5029 	u16 dummy;
5030 	struct desc_struct desc;
5031 
5032 	ctxt->memop.type = OP_NONE;
5033 	ctxt->memopp = NULL;
5034 	ctxt->_eip = ctxt->eip;
5035 	ctxt->fetch.ptr = ctxt->fetch.data;
5036 	ctxt->fetch.end = ctxt->fetch.data + insn_len;
5037 	ctxt->opcode_len = 1;
5038 	ctxt->intercept = x86_intercept_none;
5039 	if (insn_len > 0)
5040 		memcpy(ctxt->fetch.data, insn, insn_len);
5041 	else {
5042 		rc = __do_insn_fetch_bytes(ctxt, 1);
5043 		if (rc != X86EMUL_CONTINUE)
5044 			goto done;
5045 	}
5046 
5047 	switch (mode) {
5048 	case X86EMUL_MODE_REAL:
5049 	case X86EMUL_MODE_VM86:
5050 		def_op_bytes = def_ad_bytes = 2;
5051 		ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
5052 		if (desc.d)
5053 			def_op_bytes = def_ad_bytes = 4;
5054 		break;
5055 	case X86EMUL_MODE_PROT16:
5056 		def_op_bytes = def_ad_bytes = 2;
5057 		break;
5058 	case X86EMUL_MODE_PROT32:
5059 		def_op_bytes = def_ad_bytes = 4;
5060 		break;
5061 #ifdef CONFIG_X86_64
5062 	case X86EMUL_MODE_PROT64:
5063 		def_op_bytes = 4;
5064 		def_ad_bytes = 8;
5065 		break;
5066 #endif
5067 	default:
5068 		return EMULATION_FAILED;
5069 	}
5070 
5071 	ctxt->op_bytes = def_op_bytes;
5072 	ctxt->ad_bytes = def_ad_bytes;
5073 
5074 	/* Legacy prefixes. */
5075 	for (;;) {
5076 		switch (ctxt->b = insn_fetch(u8, ctxt)) {
5077 		case 0x66:	/* operand-size override */
5078 			op_prefix = true;
5079 			/* switch between 2/4 bytes */
5080 			ctxt->op_bytes = def_op_bytes ^ 6;
5081 			break;
5082 		case 0x67:	/* address-size override */
5083 			if (mode == X86EMUL_MODE_PROT64)
5084 				/* switch between 4/8 bytes */
5085 				ctxt->ad_bytes = def_ad_bytes ^ 12;
5086 			else
5087 				/* switch between 2/4 bytes */
5088 				ctxt->ad_bytes = def_ad_bytes ^ 6;
5089 			break;
5090 		case 0x26:	/* ES override */
5091 			has_seg_override = true;
5092 			ctxt->seg_override = VCPU_SREG_ES;
5093 			break;
5094 		case 0x2e:	/* CS override */
5095 			has_seg_override = true;
5096 			ctxt->seg_override = VCPU_SREG_CS;
5097 			break;
5098 		case 0x36:	/* SS override */
5099 			has_seg_override = true;
5100 			ctxt->seg_override = VCPU_SREG_SS;
5101 			break;
5102 		case 0x3e:	/* DS override */
5103 			has_seg_override = true;
5104 			ctxt->seg_override = VCPU_SREG_DS;
5105 			break;
5106 		case 0x64:	/* FS override */
5107 			has_seg_override = true;
5108 			ctxt->seg_override = VCPU_SREG_FS;
5109 			break;
5110 		case 0x65:	/* GS override */
5111 			has_seg_override = true;
5112 			ctxt->seg_override = VCPU_SREG_GS;
5113 			break;
5114 		case 0x40 ... 0x4f: /* REX */
5115 			if (mode != X86EMUL_MODE_PROT64)
5116 				goto done_prefixes;
5117 			ctxt->rex_prefix = ctxt->b;
5118 			continue;
5119 		case 0xf0:	/* LOCK */
5120 			ctxt->lock_prefix = 1;
5121 			break;
5122 		case 0xf2:	/* REPNE/REPNZ */
5123 		case 0xf3:	/* REP/REPE/REPZ */
5124 			ctxt->rep_prefix = ctxt->b;
5125 			break;
5126 		default:
5127 			goto done_prefixes;
5128 		}
5129 
5130 		/* Any legacy prefix after a REX prefix nullifies its effect. */
5131 
5132 		ctxt->rex_prefix = 0;
5133 	}
5134 
5135 done_prefixes:
5136 
5137 	/* REX prefix. */
5138 	if (ctxt->rex_prefix & 8)
5139 		ctxt->op_bytes = 8;	/* REX.W */
5140 
5141 	/* Opcode byte(s). */
5142 	opcode = opcode_table[ctxt->b];
5143 	/* Two-byte opcode? */
5144 	if (ctxt->b == 0x0f) {
5145 		ctxt->opcode_len = 2;
5146 		ctxt->b = insn_fetch(u8, ctxt);
5147 		opcode = twobyte_table[ctxt->b];
5148 
5149 		/* 0F_38 opcode map */
5150 		if (ctxt->b == 0x38) {
5151 			ctxt->opcode_len = 3;
5152 			ctxt->b = insn_fetch(u8, ctxt);
5153 			opcode = opcode_map_0f_38[ctxt->b];
5154 		}
5155 	}
5156 	ctxt->d = opcode.flags;
5157 
5158 	if (ctxt->d & ModRM)
5159 		ctxt->modrm = insn_fetch(u8, ctxt);
5160 
5161 	/* vex-prefix instructions are not implemented */
5162 	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
5163 	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
5164 		ctxt->d = NotImpl;
5165 	}
5166 
5167 	while (ctxt->d & GroupMask) {
5168 		switch (ctxt->d & GroupMask) {
5169 		case Group:
5170 			goffset = (ctxt->modrm >> 3) & 7;
5171 			opcode = opcode.u.group[goffset];
5172 			break;
5173 		case GroupDual:
5174 			goffset = (ctxt->modrm >> 3) & 7;
5175 			if ((ctxt->modrm >> 6) == 3)
5176 				opcode = opcode.u.gdual->mod3[goffset];
5177 			else
5178 				opcode = opcode.u.gdual->mod012[goffset];
5179 			break;
5180 		case RMExt:
5181 			goffset = ctxt->modrm & 7;
5182 			opcode = opcode.u.group[goffset];
5183 			break;
5184 		case Prefix:
5185 			if (ctxt->rep_prefix && op_prefix)
5186 				return EMULATION_FAILED;
5187 			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
5188 			switch (simd_prefix) {
5189 			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
5190 			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
5191 			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
5192 			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
5193 			}
5194 			break;
5195 		case Escape:
5196 			if (ctxt->modrm > 0xbf) {
5197 				size_t size = ARRAY_SIZE(opcode.u.esc->high);
5198 				u32 index = array_index_nospec(
5199 					ctxt->modrm - 0xc0, size);
5200 
5201 				opcode = opcode.u.esc->high[index];
5202 			} else {
5203 				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
5204 			}
5205 			break;
5206 		case InstrDual:
5207 			if ((ctxt->modrm >> 6) == 3)
5208 				opcode = opcode.u.idual->mod3;
5209 			else
5210 				opcode = opcode.u.idual->mod012;
5211 			break;
5212 		case ModeDual:
5213 			if (ctxt->mode == X86EMUL_MODE_PROT64)
5214 				opcode = opcode.u.mdual->mode64;
5215 			else
5216 				opcode = opcode.u.mdual->mode32;
5217 			break;
5218 		default:
5219 			return EMULATION_FAILED;
5220 		}
5221 
5222 		ctxt->d &= ~(u64)GroupMask;
5223 		ctxt->d |= opcode.flags;
5224 	}
5225 
5226 	ctxt->is_branch = opcode.flags & IsBranch;
5227 
5228 	/* Unrecognised? */
5229 	if (ctxt->d == 0)
5230 		return EMULATION_FAILED;
5231 
5232 	ctxt->execute = opcode.u.execute;
5233 
5234 	if (unlikely(emulation_type & EMULTYPE_TRAP_UD) &&
5235 	    likely(!(ctxt->d & EmulateOnUD)))
5236 		return EMULATION_FAILED;
5237 
5238 	if (unlikely(ctxt->d &
5239 	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
5240 	     No16))) {
5241 		/*
5242 		 * These are copied unconditionally here, and checked unconditionally
5243 		 * in x86_emulate_insn.
5244 		 */
5245 		ctxt->check_perm = opcode.check_perm;
5246 		ctxt->intercept = opcode.intercept;
5247 
5248 		if (ctxt->d & NotImpl)
5249 			return EMULATION_FAILED;
5250 
5251 		if (mode == X86EMUL_MODE_PROT64) {
5252 			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
5253 				ctxt->op_bytes = 8;
5254 			else if (ctxt->d & NearBranch)
5255 				ctxt->op_bytes = 8;
5256 		}
5257 
5258 		if (ctxt->d & Op3264) {
5259 			if (mode == X86EMUL_MODE_PROT64)
5260 				ctxt->op_bytes = 8;
5261 			else
5262 				ctxt->op_bytes = 4;
5263 		}
5264 
5265 		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
5266 			ctxt->op_bytes = 4;
5267 
5268 		if (ctxt->d & Sse)
5269 			ctxt->op_bytes = 16;
5270 		else if (ctxt->d & Mmx)
5271 			ctxt->op_bytes = 8;
5272 	}
5273 
5274 	/* ModRM and SIB bytes. */
5275 	if (ctxt->d & ModRM) {
5276 		rc = decode_modrm(ctxt, &ctxt->memop);
5277 		if (!has_seg_override) {
5278 			has_seg_override = true;
5279 			ctxt->seg_override = ctxt->modrm_seg;
5280 		}
5281 	} else if (ctxt->d & MemAbs)
5282 		rc = decode_abs(ctxt, &ctxt->memop);
5283 	if (rc != X86EMUL_CONTINUE)
5284 		goto done;
5285 
5286 	if (!has_seg_override)
5287 		ctxt->seg_override = VCPU_SREG_DS;
5288 
5289 	ctxt->memop.addr.mem.seg = ctxt->seg_override;
5290 
5291 	/*
5292 	 * Decode and fetch the source operand: register, memory
5293 	 * or immediate.
5294 	 */
5295 	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
5296 	if (rc != X86EMUL_CONTINUE)
5297 		goto done;
5298 
5299 	/*
5300 	 * Decode and fetch the second source operand: register, memory
5301 	 * or immediate.
5302 	 */
5303 	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
5304 	if (rc != X86EMUL_CONTINUE)
5305 		goto done;
5306 
5307 	/* Decode and fetch the destination operand: register or memory. */
5308 	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
5309 
5310 	if (ctxt->rip_relative && likely(ctxt->memopp))
5311 		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
5312 					ctxt->memopp->addr.mem.ea + ctxt->_eip);
5313 
5314 done:
5315 	if (rc == X86EMUL_PROPAGATE_FAULT)
5316 		ctxt->have_exception = true;
5317 	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
5318 }
5319 
5320 bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
5321 {
5322 	return ctxt->d & PageTable;
5323 }
5324 
5325 static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
5326 {
5327 	/* The second termination condition only applies for REPE
5328 	 * and REPNE. Test if the repeat string operation prefix is
5329 	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
5330 	 * corresponding termination condition according to:
5331 	 * 	- if REPE/REPZ and ZF = 0 then done
5332 	 * 	- if REPNE/REPNZ and ZF = 1 then done
5333 	 */
5334 	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
5335 	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
5336 	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
5337 		 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
5338 		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
5339 		    ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
5340 		return true;
5341 
5342 	return false;
5343 }
5344 
5345 static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
5346 {
5347 	int rc;
5348 
5349 	kvm_fpu_get();
5350 	rc = asm_safe("fwait");
5351 	kvm_fpu_put();
5352 
5353 	if (unlikely(rc != X86EMUL_CONTINUE))
5354 		return emulate_exception(ctxt, MF_VECTOR, 0, false);
5355 
5356 	return X86EMUL_CONTINUE;
5357 }
5358 
5359 static void fetch_possible_mmx_operand(struct operand *op)
5360 {
5361 	if (op->type == OP_MM)
5362 		kvm_read_mmx_reg(op->addr.mm, &op->mm_val);
5363 }
5364 
5365 static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop)
5366 {
5367 	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
5368 
5369 	if (!(ctxt->d & ByteOp))
5370 		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
5371 
5372 	asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
5373 	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
5374 	      [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
5375 	    : "c"(ctxt->src2.val));
5376 
5377 	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
5378 	if (!fop) /* exception is returned in fop variable */
5379 		return emulate_de(ctxt);
5380 	return X86EMUL_CONTINUE;
5381 }
5382 
5383 void init_decode_cache(struct x86_emulate_ctxt *ctxt)
5384 {
5385 	memset(&ctxt->rip_relative, 0,
5386 	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
5387 
5388 	ctxt->io_read.pos = 0;
5389 	ctxt->io_read.end = 0;
5390 	ctxt->mem_read.end = 0;
5391 }
5392 
5393 int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
5394 {
5395 	const struct x86_emulate_ops *ops = ctxt->ops;
5396 	int rc = X86EMUL_CONTINUE;
5397 	int saved_dst_type = ctxt->dst.type;
5398 	unsigned emul_flags;
5399 
5400 	ctxt->mem_read.pos = 0;
5401 
5402 	/* LOCK prefix is allowed only with some instructions */
5403 	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
5404 		rc = emulate_ud(ctxt);
5405 		goto done;
5406 	}
5407 
5408 	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
5409 		rc = emulate_ud(ctxt);
5410 		goto done;
5411 	}
5412 
5413 	emul_flags = ctxt->ops->get_hflags(ctxt);
5414 	if (unlikely(ctxt->d &
5415 		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
5416 		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
5417 				(ctxt->d & Undefined)) {
5418 			rc = emulate_ud(ctxt);
5419 			goto done;
5420 		}
5421 
5422 		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
5423 		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
5424 			rc = emulate_ud(ctxt);
5425 			goto done;
5426 		}
5427 
5428 		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
5429 			rc = emulate_nm(ctxt);
5430 			goto done;
5431 		}
5432 
5433 		if (ctxt->d & Mmx) {
5434 			rc = flush_pending_x87_faults(ctxt);
5435 			if (rc != X86EMUL_CONTINUE)
5436 				goto done;
5437 			/*
5438 			 * Now that we know the fpu is exception safe, we can fetch
5439 			 * operands from it.
5440 			 */
5441 			fetch_possible_mmx_operand(&ctxt->src);
5442 			fetch_possible_mmx_operand(&ctxt->src2);
5443 			if (!(ctxt->d & Mov))
5444 				fetch_possible_mmx_operand(&ctxt->dst);
5445 		}
5446 
5447 		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
5448 			rc = emulator_check_intercept(ctxt, ctxt->intercept,
5449 						      X86_ICPT_PRE_EXCEPT);
5450 			if (rc != X86EMUL_CONTINUE)
5451 				goto done;
5452 		}
5453 
5454 		/* Instruction can only be executed in protected mode */
5455 		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
5456 			rc = emulate_ud(ctxt);
5457 			goto done;
5458 		}
5459 
5460 		/* Privileged instruction can be executed only in CPL=0 */
5461 		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
5462 			if (ctxt->d & PrivUD)
5463 				rc = emulate_ud(ctxt);
5464 			else
5465 				rc = emulate_gp(ctxt, 0);
5466 			goto done;
5467 		}
5468 
5469 		/* Do instruction specific permission checks */
5470 		if (ctxt->d & CheckPerm) {
5471 			rc = ctxt->check_perm(ctxt);
5472 			if (rc != X86EMUL_CONTINUE)
5473 				goto done;
5474 		}
5475 
5476 		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5477 			rc = emulator_check_intercept(ctxt, ctxt->intercept,
5478 						      X86_ICPT_POST_EXCEPT);
5479 			if (rc != X86EMUL_CONTINUE)
5480 				goto done;
5481 		}
5482 
5483 		if (ctxt->rep_prefix && (ctxt->d & String)) {
5484 			/* All REP prefixes have the same first termination condition */
5485 			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
5486 				string_registers_quirk(ctxt);
5487 				ctxt->eip = ctxt->_eip;
5488 				ctxt->eflags &= ~X86_EFLAGS_RF;
5489 				goto done;
5490 			}
5491 		}
5492 	}
5493 
5494 	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
5495 		rc = segmented_read(ctxt, ctxt->src.addr.mem,
5496 				    ctxt->src.valptr, ctxt->src.bytes);
5497 		if (rc != X86EMUL_CONTINUE)
5498 			goto done;
5499 		ctxt->src.orig_val64 = ctxt->src.val64;
5500 	}
5501 
5502 	if (ctxt->src2.type == OP_MEM) {
5503 		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
5504 				    &ctxt->src2.val, ctxt->src2.bytes);
5505 		if (rc != X86EMUL_CONTINUE)
5506 			goto done;
5507 	}
5508 
5509 	if ((ctxt->d & DstMask) == ImplicitOps)
5510 		goto special_insn;
5511 
5512 
5513 	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
5514 		/* optimisation - avoid slow emulated read if Mov */
5515 		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
5516 				   &ctxt->dst.val, ctxt->dst.bytes);
5517 		if (rc != X86EMUL_CONTINUE) {
5518 			if (!(ctxt->d & NoWrite) &&
5519 			    rc == X86EMUL_PROPAGATE_FAULT &&
5520 			    ctxt->exception.vector == PF_VECTOR)
5521 				ctxt->exception.error_code |= PFERR_WRITE_MASK;
5522 			goto done;
5523 		}
5524 	}
5525 	/* Copy full 64-bit value for CMPXCHG8B.  */
5526 	ctxt->dst.orig_val64 = ctxt->dst.val64;
5527 
5528 special_insn:
5529 
5530 	if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5531 		rc = emulator_check_intercept(ctxt, ctxt->intercept,
5532 					      X86_ICPT_POST_MEMACCESS);
5533 		if (rc != X86EMUL_CONTINUE)
5534 			goto done;
5535 	}
5536 
5537 	if (ctxt->rep_prefix && (ctxt->d & String))
5538 		ctxt->eflags |= X86_EFLAGS_RF;
5539 	else
5540 		ctxt->eflags &= ~X86_EFLAGS_RF;
5541 
5542 	if (ctxt->execute) {
5543 		if (ctxt->d & Fastop)
5544 			rc = fastop(ctxt, ctxt->fop);
5545 		else
5546 			rc = ctxt->execute(ctxt);
5547 		if (rc != X86EMUL_CONTINUE)
5548 			goto done;
5549 		goto writeback;
5550 	}
5551 
5552 	if (ctxt->opcode_len == 2)
5553 		goto twobyte_insn;
5554 	else if (ctxt->opcode_len == 3)
5555 		goto threebyte_insn;
5556 
5557 	switch (ctxt->b) {
5558 	case 0x70 ... 0x7f: /* jcc (short) */
5559 		if (test_cc(ctxt->b, ctxt->eflags))
5560 			rc = jmp_rel(ctxt, ctxt->src.val);
5561 		break;
5562 	case 0x8d: /* lea r16/r32, m */
5563 		ctxt->dst.val = ctxt->src.addr.mem.ea;
5564 		break;
5565 	case 0x90 ... 0x97: /* nop / xchg reg, rax */
5566 		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
5567 			ctxt->dst.type = OP_NONE;
5568 		else
5569 			rc = em_xchg(ctxt);
5570 		break;
5571 	case 0x98: /* cbw/cwde/cdqe */
5572 		switch (ctxt->op_bytes) {
5573 		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
5574 		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
5575 		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5576 		}
5577 		break;
5578 	case 0xcc:		/* int3 */
5579 		rc = emulate_int(ctxt, 3);
5580 		break;
5581 	case 0xcd:		/* int n */
5582 		rc = emulate_int(ctxt, ctxt->src.val);
5583 		break;
5584 	case 0xce:		/* into */
5585 		if (ctxt->eflags & X86_EFLAGS_OF)
5586 			rc = emulate_int(ctxt, 4);
5587 		break;
5588 	case 0xe9: /* jmp rel */
5589 	case 0xeb: /* jmp rel short */
5590 		rc = jmp_rel(ctxt, ctxt->src.val);
5591 		ctxt->dst.type = OP_NONE; /* Disable writeback. */
5592 		break;
5593 	case 0xf4:              /* hlt */
5594 		ctxt->ops->halt(ctxt);
5595 		break;
5596 	case 0xf5:	/* cmc */
5597 		/* complement carry flag from eflags reg */
5598 		ctxt->eflags ^= X86_EFLAGS_CF;
5599 		break;
5600 	case 0xf8: /* clc */
5601 		ctxt->eflags &= ~X86_EFLAGS_CF;
5602 		break;
5603 	case 0xf9: /* stc */
5604 		ctxt->eflags |= X86_EFLAGS_CF;
5605 		break;
5606 	case 0xfc: /* cld */
5607 		ctxt->eflags &= ~X86_EFLAGS_DF;
5608 		break;
5609 	case 0xfd: /* std */
5610 		ctxt->eflags |= X86_EFLAGS_DF;
5611 		break;
5612 	default:
5613 		goto cannot_emulate;
5614 	}
5615 
5616 	if (rc != X86EMUL_CONTINUE)
5617 		goto done;
5618 
5619 writeback:
5620 	if (ctxt->d & SrcWrite) {
5621 		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
5622 		rc = writeback(ctxt, &ctxt->src);
5623 		if (rc != X86EMUL_CONTINUE)
5624 			goto done;
5625 	}
5626 	if (!(ctxt->d & NoWrite)) {
5627 		rc = writeback(ctxt, &ctxt->dst);
5628 		if (rc != X86EMUL_CONTINUE)
5629 			goto done;
5630 	}
5631 
5632 	/*
5633 	 * restore dst type in case the decoding will be reused
5634 	 * (happens for string instruction )
5635 	 */
5636 	ctxt->dst.type = saved_dst_type;
5637 
5638 	if ((ctxt->d & SrcMask) == SrcSI)
5639 		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5640 
5641 	if ((ctxt->d & DstMask) == DstDI)
5642 		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5643 
5644 	if (ctxt->rep_prefix && (ctxt->d & String)) {
5645 		unsigned int count;
5646 		struct read_cache *r = &ctxt->io_read;
5647 		if ((ctxt->d & SrcMask) == SrcSI)
5648 			count = ctxt->src.count;
5649 		else
5650 			count = ctxt->dst.count;
5651 		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5652 
5653 		if (!string_insn_completed(ctxt)) {
5654 			/*
5655 			 * Re-enter guest when pio read ahead buffer is empty
5656 			 * or, if it is not used, after each 1024 iteration.
5657 			 */
5658 			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5659 			    (r->end == 0 || r->end != r->pos)) {
5660 				/*
5661 				 * Reset read cache. Usually happens before
5662 				 * decode, but since instruction is restarted
5663 				 * we have to do it here.
5664 				 */
5665 				ctxt->mem_read.end = 0;
5666 				writeback_registers(ctxt);
5667 				return EMULATION_RESTART;
5668 			}
5669 			goto done; /* skip rip writeback */
5670 		}
5671 		ctxt->eflags &= ~X86_EFLAGS_RF;
5672 	}
5673 
5674 	ctxt->eip = ctxt->_eip;
5675 	if (ctxt->mode != X86EMUL_MODE_PROT64)
5676 		ctxt->eip = (u32)ctxt->_eip;
5677 
5678 done:
5679 	if (rc == X86EMUL_PROPAGATE_FAULT) {
5680 		WARN_ON(ctxt->exception.vector > 0x1f);
5681 		ctxt->have_exception = true;
5682 	}
5683 	if (rc == X86EMUL_INTERCEPTED)
5684 		return EMULATION_INTERCEPTED;
5685 
5686 	if (rc == X86EMUL_CONTINUE)
5687 		writeback_registers(ctxt);
5688 
5689 	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
5690 
5691 twobyte_insn:
5692 	switch (ctxt->b) {
5693 	case 0x09:		/* wbinvd */
5694 		(ctxt->ops->wbinvd)(ctxt);
5695 		break;
5696 	case 0x08:		/* invd */
5697 	case 0x0d:		/* GrpP (prefetch) */
5698 	case 0x18:		/* Grp16 (prefetch/nop) */
5699 	case 0x1f:		/* nop */
5700 		break;
5701 	case 0x20: /* mov cr, reg */
5702 		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5703 		break;
5704 	case 0x21: /* mov from dr to reg */
5705 		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
5706 		break;
5707 	case 0x40 ... 0x4f:	/* cmov */
5708 		if (test_cc(ctxt->b, ctxt->eflags))
5709 			ctxt->dst.val = ctxt->src.val;
5710 		else if (ctxt->op_bytes != 4)
5711 			ctxt->dst.type = OP_NONE; /* no writeback */
5712 		break;
5713 	case 0x80 ... 0x8f: /* jnz rel, etc*/
5714 		if (test_cc(ctxt->b, ctxt->eflags))
5715 			rc = jmp_rel(ctxt, ctxt->src.val);
5716 		break;
5717 	case 0x90 ... 0x9f:     /* setcc r/m8 */
5718 		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5719 		break;
5720 	case 0xb6 ... 0xb7:	/* movzx */
5721 		ctxt->dst.bytes = ctxt->op_bytes;
5722 		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5723 						       : (u16) ctxt->src.val;
5724 		break;
5725 	case 0xbe ... 0xbf:	/* movsx */
5726 		ctxt->dst.bytes = ctxt->op_bytes;
5727 		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5728 							(s16) ctxt->src.val;
5729 		break;
5730 	default:
5731 		goto cannot_emulate;
5732 	}
5733 
5734 threebyte_insn:
5735 
5736 	if (rc != X86EMUL_CONTINUE)
5737 		goto done;
5738 
5739 	goto writeback;
5740 
5741 cannot_emulate:
5742 	return EMULATION_FAILED;
5743 }
5744 
5745 void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
5746 {
5747 	invalidate_registers(ctxt);
5748 }
5749 
5750 void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
5751 {
5752 	writeback_registers(ctxt);
5753 }
5754 
5755 bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
5756 {
5757 	if (ctxt->rep_prefix && (ctxt->d & String))
5758 		return false;
5759 
5760 	if (ctxt->d & TwoMemOp)
5761 		return false;
5762 
5763 	return true;
5764 }
5765