xref: /openbmc/linux/arch/x86/kernel/head_64.S (revision bc5aa3a0)
1/*
2 *  linux/arch/x86/kernel/head_64.S -- start in 32bit and switch to 64bit
3 *
4 *  Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
5 *  Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
6 *  Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
7 *  Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
8 *  Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
9 */
10
11
12#include <linux/linkage.h>
13#include <linux/threads.h>
14#include <linux/init.h>
15#include <asm/segment.h>
16#include <asm/pgtable.h>
17#include <asm/page.h>
18#include <asm/msr.h>
19#include <asm/cache.h>
20#include <asm/processor-flags.h>
21#include <asm/percpu.h>
22#include <asm/nops.h>
23#include "../entry/calling.h"
24
25#ifdef CONFIG_PARAVIRT
26#include <asm/asm-offsets.h>
27#include <asm/paravirt.h>
28#define GET_CR2_INTO(reg) GET_CR2_INTO_RAX ; movq %rax, reg
29#else
30#define GET_CR2_INTO(reg) movq %cr2, reg
31#define INTERRUPT_RETURN iretq
32#endif
33
34/* we are not able to switch in one step to the final KERNEL ADDRESS SPACE
35 * because we need identity-mapped pages.
36 *
37 */
38
39#define pud_index(x)	(((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
40
41L4_PAGE_OFFSET = pgd_index(__PAGE_OFFSET_BASE)
42L4_START_KERNEL = pgd_index(__START_KERNEL_map)
43L3_START_KERNEL = pud_index(__START_KERNEL_map)
44
45	.text
46	__HEAD
47	.code64
48	.globl startup_64
49startup_64:
50	/*
51	 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0,
52	 * and someone has loaded an identity mapped page table
53	 * for us.  These identity mapped page tables map all of the
54	 * kernel pages and possibly all of memory.
55	 *
56	 * %rsi holds a physical pointer to real_mode_data.
57	 *
58	 * We come here either directly from a 64bit bootloader, or from
59	 * arch/x86/boot/compressed/head_64.S.
60	 *
61	 * We only come here initially at boot nothing else comes here.
62	 *
63	 * Since we may be loaded at an address different from what we were
64	 * compiled to run at we first fixup the physical addresses in our page
65	 * tables and then reload them.
66	 */
67
68	/*
69	 * Setup stack for verify_cpu(). "-8" because stack_start is defined
70	 * this way, see below. Our best guess is a NULL ptr for stack
71	 * termination heuristics and we don't want to break anything which
72	 * might depend on it (kgdb, ...).
73	 */
74	leaq	(__end_init_task - 8)(%rip), %rsp
75
76	/* Sanitize CPU configuration */
77	call verify_cpu
78
79	/*
80	 * Compute the delta between the address I am compiled to run at and the
81	 * address I am actually running at.
82	 */
83	leaq	_text(%rip), %rbp
84	subq	$_text - __START_KERNEL_map, %rbp
85
86	/* Is the address not 2M aligned? */
87	testl	$~PMD_PAGE_MASK, %ebp
88	jnz	bad_address
89
90	/*
91	 * Is the address too large?
92	 */
93	leaq	_text(%rip), %rax
94	shrq	$MAX_PHYSMEM_BITS, %rax
95	jnz	bad_address
96
97	/*
98	 * Fixup the physical addresses in the page table
99	 */
100	addq	%rbp, early_level4_pgt + (L4_START_KERNEL*8)(%rip)
101
102	addq	%rbp, level3_kernel_pgt + (510*8)(%rip)
103	addq	%rbp, level3_kernel_pgt + (511*8)(%rip)
104
105	addq	%rbp, level2_fixmap_pgt + (506*8)(%rip)
106
107	/*
108	 * Set up the identity mapping for the switchover.  These
109	 * entries should *NOT* have the global bit set!  This also
110	 * creates a bunch of nonsense entries but that is fine --
111	 * it avoids problems around wraparound.
112	 */
113	leaq	_text(%rip), %rdi
114	leaq	early_level4_pgt(%rip), %rbx
115
116	movq	%rdi, %rax
117	shrq	$PGDIR_SHIFT, %rax
118
119	leaq	(4096 + _KERNPG_TABLE)(%rbx), %rdx
120	movq	%rdx, 0(%rbx,%rax,8)
121	movq	%rdx, 8(%rbx,%rax,8)
122
123	addq	$4096, %rdx
124	movq	%rdi, %rax
125	shrq	$PUD_SHIFT, %rax
126	andl	$(PTRS_PER_PUD-1), %eax
127	movq	%rdx, 4096(%rbx,%rax,8)
128	incl	%eax
129	andl	$(PTRS_PER_PUD-1), %eax
130	movq	%rdx, 4096(%rbx,%rax,8)
131
132	addq	$8192, %rbx
133	movq	%rdi, %rax
134	shrq	$PMD_SHIFT, %rdi
135	addq	$(__PAGE_KERNEL_LARGE_EXEC & ~_PAGE_GLOBAL), %rax
136	leaq	(_end - 1)(%rip), %rcx
137	shrq	$PMD_SHIFT, %rcx
138	subq	%rdi, %rcx
139	incl	%ecx
140
1411:
142	andq	$(PTRS_PER_PMD - 1), %rdi
143	movq	%rax, (%rbx,%rdi,8)
144	incq	%rdi
145	addq	$PMD_SIZE, %rax
146	decl	%ecx
147	jnz	1b
148
149	/*
150	 * Fixup the kernel text+data virtual addresses. Note that
151	 * we might write invalid pmds, when the kernel is relocated
152	 * cleanup_highmap() fixes this up along with the mappings
153	 * beyond _end.
154	 */
155	leaq	level2_kernel_pgt(%rip), %rdi
156	leaq	4096(%rdi), %r8
157	/* See if it is a valid page table entry */
1581:	testb	$1, 0(%rdi)
159	jz	2f
160	addq	%rbp, 0(%rdi)
161	/* Go to the next page */
1622:	addq	$8, %rdi
163	cmp	%r8, %rdi
164	jne	1b
165
166	/* Fixup phys_base */
167	addq	%rbp, phys_base(%rip)
168
169	movq	$(early_level4_pgt - __START_KERNEL_map), %rax
170	jmp 1f
171ENTRY(secondary_startup_64)
172	/*
173	 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0,
174	 * and someone has loaded a mapped page table.
175	 *
176	 * %rsi holds a physical pointer to real_mode_data.
177	 *
178	 * We come here either from startup_64 (using physical addresses)
179	 * or from trampoline.S (using virtual addresses).
180	 *
181	 * Using virtual addresses from trampoline.S removes the need
182	 * to have any identity mapped pages in the kernel page table
183	 * after the boot processor executes this code.
184	 */
185
186	/* Sanitize CPU configuration */
187	call verify_cpu
188
189	movq	$(init_level4_pgt - __START_KERNEL_map), %rax
1901:
191
192	/* Enable PAE mode and PGE */
193	movl	$(X86_CR4_PAE | X86_CR4_PGE), %ecx
194	movq	%rcx, %cr4
195
196	/* Setup early boot stage 4 level pagetables. */
197	addq	phys_base(%rip), %rax
198	movq	%rax, %cr3
199
200	/* Ensure I am executing from virtual addresses */
201	movq	$1f, %rax
202	jmp	*%rax
2031:
204
205	/* Check if nx is implemented */
206	movl	$0x80000001, %eax
207	cpuid
208	movl	%edx,%edi
209
210	/* Setup EFER (Extended Feature Enable Register) */
211	movl	$MSR_EFER, %ecx
212	rdmsr
213	btsl	$_EFER_SCE, %eax	/* Enable System Call */
214	btl	$20,%edi		/* No Execute supported? */
215	jnc     1f
216	btsl	$_EFER_NX, %eax
217	btsq	$_PAGE_BIT_NX,early_pmd_flags(%rip)
2181:	wrmsr				/* Make changes effective */
219
220	/* Setup cr0 */
221#define CR0_STATE	(X86_CR0_PE | X86_CR0_MP | X86_CR0_ET | \
222			 X86_CR0_NE | X86_CR0_WP | X86_CR0_AM | \
223			 X86_CR0_PG)
224	movl	$CR0_STATE, %eax
225	/* Make changes effective */
226	movq	%rax, %cr0
227
228	/* Setup a boot time stack */
229	movq stack_start(%rip), %rsp
230
231	/* zero EFLAGS after setting rsp */
232	pushq $0
233	popfq
234
235	/*
236	 * We must switch to a new descriptor in kernel space for the GDT
237	 * because soon the kernel won't have access anymore to the userspace
238	 * addresses where we're currently running on. We have to do that here
239	 * because in 32bit we couldn't load a 64bit linear address.
240	 */
241	lgdt	early_gdt_descr(%rip)
242
243	/* set up data segments */
244	xorl %eax,%eax
245	movl %eax,%ds
246	movl %eax,%ss
247	movl %eax,%es
248
249	/*
250	 * We don't really need to load %fs or %gs, but load them anyway
251	 * to kill any stale realmode selectors.  This allows execution
252	 * under VT hardware.
253	 */
254	movl %eax,%fs
255	movl %eax,%gs
256
257	/* Set up %gs.
258	 *
259	 * The base of %gs always points to the bottom of the irqstack
260	 * union.  If the stack protector canary is enabled, it is
261	 * located at %gs:40.  Note that, on SMP, the boot cpu uses
262	 * init data section till per cpu areas are set up.
263	 */
264	movl	$MSR_GS_BASE,%ecx
265	movl	initial_gs(%rip),%eax
266	movl	initial_gs+4(%rip),%edx
267	wrmsr
268
269	/* rsi is pointer to real mode structure with interesting info.
270	   pass it to C */
271	movq	%rsi, %rdi
272
273	/* Finally jump to run C code and to be on real kernel address
274	 * Since we are running on identity-mapped space we have to jump
275	 * to the full 64bit address, this is only possible as indirect
276	 * jump.  In addition we need to ensure %cs is set so we make this
277	 * a far return.
278	 *
279	 * Note: do not change to far jump indirect with 64bit offset.
280	 *
281	 * AMD does not support far jump indirect with 64bit offset.
282	 * AMD64 Architecture Programmer's Manual, Volume 3: states only
283	 *	JMP FAR mem16:16 FF /5 Far jump indirect,
284	 *		with the target specified by a far pointer in memory.
285	 *	JMP FAR mem16:32 FF /5 Far jump indirect,
286	 *		with the target specified by a far pointer in memory.
287	 *
288	 * Intel64 does support 64bit offset.
289	 * Software Developer Manual Vol 2: states:
290	 *	FF /5 JMP m16:16 Jump far, absolute indirect,
291	 *		address given in m16:16
292	 *	FF /5 JMP m16:32 Jump far, absolute indirect,
293	 *		address given in m16:32.
294	 *	REX.W + FF /5 JMP m16:64 Jump far, absolute indirect,
295	 *		address given in m16:64.
296	 */
297	movq	initial_code(%rip),%rax
298	pushq	$0		# fake return address to stop unwinder
299	pushq	$__KERNEL_CS	# set correct cs
300	pushq	%rax		# target address in negative space
301	lretq
302ENDPROC(secondary_startup_64)
303
304#include "verify_cpu.S"
305
306#ifdef CONFIG_HOTPLUG_CPU
307/*
308 * Boot CPU0 entry point. It's called from play_dead(). Everything has been set
309 * up already except stack. We just set up stack here. Then call
310 * start_secondary().
311 */
312ENTRY(start_cpu0)
313	movq stack_start(%rip),%rsp
314	movq	initial_code(%rip),%rax
315	pushq	$0		# fake return address to stop unwinder
316	pushq	$__KERNEL_CS	# set correct cs
317	pushq	%rax		# target address in negative space
318	lretq
319ENDPROC(start_cpu0)
320#endif
321
322	/* SMP bootup changes these two */
323	__REFDATA
324	.balign	8
325	GLOBAL(initial_code)
326	.quad	x86_64_start_kernel
327	GLOBAL(initial_gs)
328	.quad	INIT_PER_CPU_VAR(irq_stack_union)
329
330	GLOBAL(stack_start)
331	.quad  init_thread_union+THREAD_SIZE-8
332	.word  0
333	__FINITDATA
334
335bad_address:
336	jmp bad_address
337
338	__INIT
339ENTRY(early_idt_handler_array)
340	# 104(%rsp) %rflags
341	#  96(%rsp) %cs
342	#  88(%rsp) %rip
343	#  80(%rsp) error code
344	i = 0
345	.rept NUM_EXCEPTION_VECTORS
346	.ifeq (EXCEPTION_ERRCODE_MASK >> i) & 1
347	pushq $0		# Dummy error code, to make stack frame uniform
348	.endif
349	pushq $i		# 72(%rsp) Vector number
350	jmp early_idt_handler_common
351	i = i + 1
352	.fill early_idt_handler_array + i*EARLY_IDT_HANDLER_SIZE - ., 1, 0xcc
353	.endr
354ENDPROC(early_idt_handler_array)
355
356early_idt_handler_common:
357	/*
358	 * The stack is the hardware frame, an error code or zero, and the
359	 * vector number.
360	 */
361	cld
362
363	incl early_recursion_flag(%rip)
364
365	/* The vector number is currently in the pt_regs->di slot. */
366	pushq %rsi				/* pt_regs->si */
367	movq 8(%rsp), %rsi			/* RSI = vector number */
368	movq %rdi, 8(%rsp)			/* pt_regs->di = RDI */
369	pushq %rdx				/* pt_regs->dx */
370	pushq %rcx				/* pt_regs->cx */
371	pushq %rax				/* pt_regs->ax */
372	pushq %r8				/* pt_regs->r8 */
373	pushq %r9				/* pt_regs->r9 */
374	pushq %r10				/* pt_regs->r10 */
375	pushq %r11				/* pt_regs->r11 */
376	pushq %rbx				/* pt_regs->bx */
377	pushq %rbp				/* pt_regs->bp */
378	pushq %r12				/* pt_regs->r12 */
379	pushq %r13				/* pt_regs->r13 */
380	pushq %r14				/* pt_regs->r14 */
381	pushq %r15				/* pt_regs->r15 */
382
383	cmpq $14,%rsi		/* Page fault? */
384	jnz 10f
385	GET_CR2_INTO(%rdi)	/* Can clobber any volatile register if pv */
386	call early_make_pgtable
387	andl %eax,%eax
388	jz 20f			/* All good */
389
39010:
391	movq %rsp,%rdi		/* RDI = pt_regs; RSI is already trapnr */
392	call early_fixup_exception
393
39420:
395	decl early_recursion_flag(%rip)
396	jmp restore_regs_and_iret
397ENDPROC(early_idt_handler_common)
398
399	__INITDATA
400
401	.balign 4
402GLOBAL(early_recursion_flag)
403	.long 0
404
405#define NEXT_PAGE(name) \
406	.balign	PAGE_SIZE; \
407GLOBAL(name)
408
409/* Automate the creation of 1 to 1 mapping pmd entries */
410#define PMDS(START, PERM, COUNT)			\
411	i = 0 ;						\
412	.rept (COUNT) ;					\
413	.quad	(START) + (i << PMD_SHIFT) + (PERM) ;	\
414	i = i + 1 ;					\
415	.endr
416
417	__INITDATA
418NEXT_PAGE(early_level4_pgt)
419	.fill	511,8,0
420	.quad	level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE
421
422NEXT_PAGE(early_dynamic_pgts)
423	.fill	512*EARLY_DYNAMIC_PAGE_TABLES,8,0
424
425	.data
426
427#ifndef CONFIG_XEN
428NEXT_PAGE(init_level4_pgt)
429	.fill	512,8,0
430#else
431NEXT_PAGE(init_level4_pgt)
432	.quad   level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
433	.org    init_level4_pgt + L4_PAGE_OFFSET*8, 0
434	.quad   level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
435	.org    init_level4_pgt + L4_START_KERNEL*8, 0
436	/* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
437	.quad   level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE
438
439NEXT_PAGE(level3_ident_pgt)
440	.quad	level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
441	.fill	511, 8, 0
442NEXT_PAGE(level2_ident_pgt)
443	/* Since I easily can, map the first 1G.
444	 * Don't set NX because code runs from these pages.
445	 */
446	PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD)
447#endif
448
449NEXT_PAGE(level3_kernel_pgt)
450	.fill	L3_START_KERNEL,8,0
451	/* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
452	.quad	level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE
453	.quad	level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
454
455NEXT_PAGE(level2_kernel_pgt)
456	/*
457	 * 512 MB kernel mapping. We spend a full page on this pagetable
458	 * anyway.
459	 *
460	 * The kernel code+data+bss must not be bigger than that.
461	 *
462	 * (NOTE: at +512MB starts the module area, see MODULES_VADDR.
463	 *  If you want to increase this then increase MODULES_VADDR
464	 *  too.)
465	 */
466	PMDS(0, __PAGE_KERNEL_LARGE_EXEC,
467		KERNEL_IMAGE_SIZE/PMD_SIZE)
468
469NEXT_PAGE(level2_fixmap_pgt)
470	.fill	506,8,0
471	.quad	level1_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
472	/* 8MB reserved for vsyscalls + a 2MB hole = 4 + 1 entries */
473	.fill	5,8,0
474
475NEXT_PAGE(level1_fixmap_pgt)
476	.fill	512,8,0
477
478#undef PMDS
479
480	.data
481	.align 16
482	.globl early_gdt_descr
483early_gdt_descr:
484	.word	GDT_ENTRIES*8-1
485early_gdt_descr_base:
486	.quad	INIT_PER_CPU_VAR(gdt_page)
487
488ENTRY(phys_base)
489	/* This must match the first entry in level2_kernel_pgt */
490	.quad   0x0000000000000000
491
492#include "../../x86/xen/xen-head.S"
493
494	__PAGE_ALIGNED_BSS
495NEXT_PAGE(empty_zero_page)
496	.skip PAGE_SIZE
497
498