xref: /openbmc/linux/arch/x86/kernel/head_64.S (revision ddc4ad52)
1/* SPDX-License-Identifier: GPL-2.0 */
2/*
3 *  linux/arch/x86/kernel/head_64.S -- start in 32bit and switch to 64bit
4 *
5 *  Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
6 *  Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
7 *  Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
8 *  Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
9 *  Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
10 */
11
12
13#include <linux/linkage.h>
14#include <linux/threads.h>
15#include <linux/init.h>
16#include <linux/pgtable.h>
17#include <asm/segment.h>
18#include <asm/page.h>
19#include <asm/msr.h>
20#include <asm/cache.h>
21#include <asm/processor-flags.h>
22#include <asm/percpu.h>
23#include <asm/nops.h>
24#include "../entry/calling.h"
25#include <asm/export.h>
26#include <asm/nospec-branch.h>
27#include <asm/apicdef.h>
28#include <asm/fixmap.h>
29#include <asm/smp.h>
30
31/*
32 * We are not able to switch in one step to the final KERNEL ADDRESS SPACE
33 * because we need identity-mapped pages.
34 */
35#define l4_index(x)	(((x) >> 39) & 511)
36#define pud_index(x)	(((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
37
38L4_PAGE_OFFSET = l4_index(__PAGE_OFFSET_BASE_L4)
39L4_START_KERNEL = l4_index(__START_KERNEL_map)
40
41L3_START_KERNEL = pud_index(__START_KERNEL_map)
42
43	.text
44	__HEAD
45	.code64
46SYM_CODE_START_NOALIGN(startup_64)
47	UNWIND_HINT_END_OF_STACK
48	/*
49	 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0,
50	 * and someone has loaded an identity mapped page table
51	 * for us.  These identity mapped page tables map all of the
52	 * kernel pages and possibly all of memory.
53	 *
54	 * %RSI holds the physical address of the boot_params structure
55	 * provided by the bootloader. Preserve it in %R15 so C function calls
56	 * will not clobber it.
57	 *
58	 * We come here either directly from a 64bit bootloader, or from
59	 * arch/x86/boot/compressed/head_64.S.
60	 *
61	 * We only come here initially at boot nothing else comes here.
62	 *
63	 * Since we may be loaded at an address different from what we were
64	 * compiled to run at we first fixup the physical addresses in our page
65	 * tables and then reload them.
66	 */
67	mov	%rsi, %r15
68
69	/* Set up the stack for verify_cpu() */
70	leaq	(__end_init_task - PTREGS_SIZE)(%rip), %rsp
71
72	leaq	_text(%rip), %rdi
73
74	/* Setup GSBASE to allow stack canary access for C code */
75	movl	$MSR_GS_BASE, %ecx
76	leaq	INIT_PER_CPU_VAR(fixed_percpu_data)(%rip), %rdx
77	movl	%edx, %eax
78	shrq	$32,  %rdx
79	wrmsr
80
81	call	startup_64_setup_env
82
83	/* Now switch to __KERNEL_CS so IRET works reliably */
84	pushq	$__KERNEL_CS
85	leaq	.Lon_kernel_cs(%rip), %rax
86	pushq	%rax
87	lretq
88
89.Lon_kernel_cs:
90	UNWIND_HINT_END_OF_STACK
91
92#ifdef CONFIG_AMD_MEM_ENCRYPT
93	/*
94	 * Activate SEV/SME memory encryption if supported/enabled. This needs to
95	 * be done now, since this also includes setup of the SEV-SNP CPUID table,
96	 * which needs to be done before any CPUID instructions are executed in
97	 * subsequent code. Pass the boot_params pointer as the first argument.
98	 */
99	movq	%r15, %rdi
100	call	sme_enable
101#endif
102
103	/* Sanitize CPU configuration */
104	call verify_cpu
105
106	/*
107	 * Perform pagetable fixups. Additionally, if SME is active, encrypt
108	 * the kernel and retrieve the modifier (SME encryption mask if SME
109	 * is active) to be added to the initial pgdir entry that will be
110	 * programmed into CR3.
111	 */
112	leaq	_text(%rip), %rdi
113	movq	%r15, %rsi
114	call	__startup_64
115
116	/* Form the CR3 value being sure to include the CR3 modifier */
117	addq	$(early_top_pgt - __START_KERNEL_map), %rax
118	jmp 1f
119SYM_CODE_END(startup_64)
120
121SYM_CODE_START(secondary_startup_64)
122	UNWIND_HINT_END_OF_STACK
123	ANNOTATE_NOENDBR
124	/*
125	 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0,
126	 * and someone has loaded a mapped page table.
127	 *
128	 * We come here either from startup_64 (using physical addresses)
129	 * or from trampoline.S (using virtual addresses).
130	 *
131	 * Using virtual addresses from trampoline.S removes the need
132	 * to have any identity mapped pages in the kernel page table
133	 * after the boot processor executes this code.
134	 */
135
136	/* Sanitize CPU configuration */
137	call verify_cpu
138
139	/*
140	 * The secondary_startup_64_no_verify entry point is only used by
141	 * SEV-ES guests. In those guests the call to verify_cpu() would cause
142	 * #VC exceptions which can not be handled at this stage of secondary
143	 * CPU bringup.
144	 *
145	 * All non SEV-ES systems, especially Intel systems, need to execute
146	 * verify_cpu() above to make sure NX is enabled.
147	 */
148SYM_INNER_LABEL(secondary_startup_64_no_verify, SYM_L_GLOBAL)
149	UNWIND_HINT_END_OF_STACK
150	ANNOTATE_NOENDBR
151
152	/* Clear %R15 which holds the boot_params pointer on the boot CPU */
153	xorq	%r15, %r15
154
155	/*
156	 * Retrieve the modifier (SME encryption mask if SME is active) to be
157	 * added to the initial pgdir entry that will be programmed into CR3.
158	 */
159#ifdef CONFIG_AMD_MEM_ENCRYPT
160	movq	sme_me_mask, %rax
161#else
162	xorq	%rax, %rax
163#endif
164
165	/* Form the CR3 value being sure to include the CR3 modifier */
166	addq	$(init_top_pgt - __START_KERNEL_map), %rax
1671:
168
169#ifdef CONFIG_X86_MCE
170	/*
171	 * Preserve CR4.MCE if the kernel will enable #MC support.
172	 * Clearing MCE may fault in some environments (that also force #MC
173	 * support). Any machine check that occurs before #MC support is fully
174	 * configured will crash the system regardless of the CR4.MCE value set
175	 * here.
176	 */
177	movq	%cr4, %rcx
178	andl	$X86_CR4_MCE, %ecx
179#else
180	movl	$0, %ecx
181#endif
182
183	/* Enable PAE mode, PGE and LA57 */
184	orl	$(X86_CR4_PAE | X86_CR4_PGE), %ecx
185#ifdef CONFIG_X86_5LEVEL
186	testl	$1, __pgtable_l5_enabled(%rip)
187	jz	1f
188	orl	$X86_CR4_LA57, %ecx
1891:
190#endif
191	movq	%rcx, %cr4
192
193	/* Setup early boot stage 4-/5-level pagetables. */
194	addq	phys_base(%rip), %rax
195
196	/*
197	 * For SEV guests: Verify that the C-bit is correct. A malicious
198	 * hypervisor could lie about the C-bit position to perform a ROP
199	 * attack on the guest by writing to the unencrypted stack and wait for
200	 * the next RET instruction.
201	 */
202	movq	%rax, %rdi
203	call	sev_verify_cbit
204
205	/*
206	 * Switch to new page-table
207	 *
208	 * For the boot CPU this switches to early_top_pgt which still has the
209	 * indentity mappings present. The secondary CPUs will switch to the
210	 * init_top_pgt here, away from the trampoline_pgd and unmap the
211	 * indentity mapped ranges.
212	 */
213	movq	%rax, %cr3
214
215	/*
216	 * Do a global TLB flush after the CR3 switch to make sure the TLB
217	 * entries from the identity mapping are flushed.
218	 */
219	movq	%cr4, %rcx
220	movq	%rcx, %rax
221	xorq	$X86_CR4_PGE, %rcx
222	movq	%rcx, %cr4
223	movq	%rax, %cr4
224
225	/* Ensure I am executing from virtual addresses */
226	movq	$1f, %rax
227	ANNOTATE_RETPOLINE_SAFE
228	jmp	*%rax
2291:
230	UNWIND_HINT_END_OF_STACK
231	ANNOTATE_NOENDBR // above
232
233#ifdef CONFIG_SMP
234	/*
235	 * For parallel boot, the APIC ID is read from the APIC, and then
236	 * used to look up the CPU number.  For booting a single CPU, the
237	 * CPU number is encoded in smpboot_control.
238	 *
239	 * Bit 31	STARTUP_READ_APICID (Read APICID from APIC)
240	 * Bit 0-23	CPU# if STARTUP_xx flags are not set
241	 */
242	movl	smpboot_control(%rip), %ecx
243	testl	$STARTUP_READ_APICID, %ecx
244	jnz	.Lread_apicid
245	/*
246	 * No control bit set, single CPU bringup. CPU number is provided
247	 * in bit 0-23. This is also the boot CPU case (CPU number 0).
248	 */
249	andl	$(~STARTUP_PARALLEL_MASK), %ecx
250	jmp	.Lsetup_cpu
251
252.Lread_apicid:
253	/* Check whether X2APIC mode is already enabled */
254	mov	$MSR_IA32_APICBASE, %ecx
255	rdmsr
256	testl	$X2APIC_ENABLE, %eax
257	jnz	.Lread_apicid_msr
258
259#ifdef CONFIG_X86_X2APIC
260	/*
261	 * If system is in X2APIC mode then MMIO base might not be
262	 * mapped causing the MMIO read below to fault. Faults can't
263	 * be handled at that point.
264	 */
265	cmpl	$0, x2apic_mode(%rip)
266	jz	.Lread_apicid_mmio
267
268	/* Force the AP into X2APIC mode. */
269	orl	$X2APIC_ENABLE, %eax
270	wrmsr
271	jmp	.Lread_apicid_msr
272#endif
273
274.Lread_apicid_mmio:
275	/* Read the APIC ID from the fix-mapped MMIO space. */
276	movq	apic_mmio_base(%rip), %rcx
277	addq	$APIC_ID, %rcx
278	movl	(%rcx), %eax
279	shr	$24, %eax
280	jmp	.Llookup_AP
281
282.Lread_apicid_msr:
283	mov	$APIC_X2APIC_ID_MSR, %ecx
284	rdmsr
285
286.Llookup_AP:
287	/* EAX contains the APIC ID of the current CPU */
288	xorq	%rcx, %rcx
289	leaq	cpuid_to_apicid(%rip), %rbx
290
291.Lfind_cpunr:
292	cmpl	(%rbx,%rcx,4), %eax
293	jz	.Lsetup_cpu
294	inc	%ecx
295#ifdef CONFIG_FORCE_NR_CPUS
296	cmpl	$NR_CPUS, %ecx
297#else
298	cmpl	nr_cpu_ids(%rip), %ecx
299#endif
300	jb	.Lfind_cpunr
301
302	/*  APIC ID not found in the table. Drop the trampoline lock and bail. */
303	movq	trampoline_lock(%rip), %rax
304	movl	$0, (%rax)
305
3061:	cli
307	hlt
308	jmp	1b
309
310.Lsetup_cpu:
311	/* Get the per cpu offset for the given CPU# which is in ECX */
312	movq	__per_cpu_offset(,%rcx,8), %rdx
313#else
314	xorl	%edx, %edx /* zero-extended to clear all of RDX */
315#endif /* CONFIG_SMP */
316
317	/*
318	 * Setup a boot time stack - Any secondary CPU will have lost its stack
319	 * by now because the cr3-switch above unmaps the real-mode stack.
320	 *
321	 * RDX contains the per-cpu offset
322	 */
323	movq	pcpu_hot + X86_current_task(%rdx), %rax
324	movq	TASK_threadsp(%rax), %rsp
325
326	/*
327	 * Now that this CPU is running on its own stack, drop the realmode
328	 * protection. For the boot CPU the pointer is NULL!
329	 */
330	movq	trampoline_lock(%rip), %rax
331	testq	%rax, %rax
332	jz	.Lsetup_gdt
333	movl	$0, (%rax)
334
335.Lsetup_gdt:
336	/*
337	 * We must switch to a new descriptor in kernel space for the GDT
338	 * because soon the kernel won't have access anymore to the userspace
339	 * addresses where we're currently running on. We have to do that here
340	 * because in 32bit we couldn't load a 64bit linear address.
341	 */
342	subq	$16, %rsp
343	movw	$(GDT_SIZE-1), (%rsp)
344	leaq	gdt_page(%rdx), %rax
345	movq	%rax, 2(%rsp)
346	lgdt	(%rsp)
347	addq	$16, %rsp
348
349	/* set up data segments */
350	xorl %eax,%eax
351	movl %eax,%ds
352	movl %eax,%ss
353	movl %eax,%es
354
355	/*
356	 * We don't really need to load %fs or %gs, but load them anyway
357	 * to kill any stale realmode selectors.  This allows execution
358	 * under VT hardware.
359	 */
360	movl %eax,%fs
361	movl %eax,%gs
362
363	/* Set up %gs.
364	 *
365	 * The base of %gs always points to fixed_percpu_data. If the
366	 * stack protector canary is enabled, it is located at %gs:40.
367	 * Note that, on SMP, the boot cpu uses init data section until
368	 * the per cpu areas are set up.
369	 */
370	movl	$MSR_GS_BASE,%ecx
371#ifndef CONFIG_SMP
372	leaq	INIT_PER_CPU_VAR(fixed_percpu_data)(%rip), %rdx
373#endif
374	movl	%edx, %eax
375	shrq	$32, %rdx
376	wrmsr
377
378	/* Setup and Load IDT */
379	call	early_setup_idt
380
381	/* Check if nx is implemented */
382	movl	$0x80000001, %eax
383	cpuid
384	movl	%edx,%edi
385
386	/* Setup EFER (Extended Feature Enable Register) */
387	movl	$MSR_EFER, %ecx
388	rdmsr
389	/*
390	 * Preserve current value of EFER for comparison and to skip
391	 * EFER writes if no change was made (for TDX guest)
392	 */
393	movl    %eax, %edx
394	btsl	$_EFER_SCE, %eax	/* Enable System Call */
395	btl	$20,%edi		/* No Execute supported? */
396	jnc     1f
397	btsl	$_EFER_NX, %eax
398	btsq	$_PAGE_BIT_NX,early_pmd_flags(%rip)
399
400	/* Avoid writing EFER if no change was made (for TDX guest) */
4011:	cmpl	%edx, %eax
402	je	1f
403	xor	%edx, %edx
404	wrmsr				/* Make changes effective */
4051:
406	/* Setup cr0 */
407	movl	$CR0_STATE, %eax
408	/* Make changes effective */
409	movq	%rax, %cr0
410
411	/* zero EFLAGS after setting rsp */
412	pushq $0
413	popfq
414
415	/* Pass the boot_params pointer as first argument */
416	movq	%r15, %rdi
417
418.Ljump_to_C_code:
419	/*
420	 * Jump to run C code and to be on a real kernel address.
421	 * Since we are running on identity-mapped space we have to jump
422	 * to the full 64bit address, this is only possible as indirect
423	 * jump.  In addition we need to ensure %cs is set so we make this
424	 * a far return.
425	 *
426	 * Note: do not change to far jump indirect with 64bit offset.
427	 *
428	 * AMD does not support far jump indirect with 64bit offset.
429	 * AMD64 Architecture Programmer's Manual, Volume 3: states only
430	 *	JMP FAR mem16:16 FF /5 Far jump indirect,
431	 *		with the target specified by a far pointer in memory.
432	 *	JMP FAR mem16:32 FF /5 Far jump indirect,
433	 *		with the target specified by a far pointer in memory.
434	 *
435	 * Intel64 does support 64bit offset.
436	 * Software Developer Manual Vol 2: states:
437	 *	FF /5 JMP m16:16 Jump far, absolute indirect,
438	 *		address given in m16:16
439	 *	FF /5 JMP m16:32 Jump far, absolute indirect,
440	 *		address given in m16:32.
441	 *	REX.W + FF /5 JMP m16:64 Jump far, absolute indirect,
442	 *		address given in m16:64.
443	 */
444	pushq	$.Lafter_lret	# put return address on stack for unwinder
445	xorl	%ebp, %ebp	# clear frame pointer
446	movq	initial_code(%rip), %rax
447	pushq	$__KERNEL_CS	# set correct cs
448	pushq	%rax		# target address in negative space
449	lretq
450.Lafter_lret:
451	ANNOTATE_NOENDBR
452SYM_CODE_END(secondary_startup_64)
453
454#include "verify_cpu.S"
455#include "sev_verify_cbit.S"
456
457#if defined(CONFIG_HOTPLUG_CPU) && defined(CONFIG_AMD_MEM_ENCRYPT)
458/*
459 * Entry point for soft restart of a CPU. Invoked from xxx_play_dead() for
460 * restarting the boot CPU or for restarting SEV guest CPUs after CPU hot
461 * unplug. Everything is set up already except the stack.
462 */
463SYM_CODE_START(soft_restart_cpu)
464	ANNOTATE_NOENDBR
465	UNWIND_HINT_END_OF_STACK
466
467	/* Find the idle task stack */
468	movq	PER_CPU_VAR(pcpu_hot) + X86_current_task, %rcx
469	movq	TASK_threadsp(%rcx), %rsp
470
471	jmp	.Ljump_to_C_code
472SYM_CODE_END(soft_restart_cpu)
473#endif
474
475#ifdef CONFIG_AMD_MEM_ENCRYPT
476/*
477 * VC Exception handler used during early boot when running on kernel
478 * addresses, but before the switch to the idt_table can be made.
479 * The early_idt_handler_array can't be used here because it calls into a lot
480 * of __init code and this handler is also used during CPU offlining/onlining.
481 * Therefore this handler ends up in the .text section so that it stays around
482 * when .init.text is freed.
483 */
484SYM_CODE_START_NOALIGN(vc_boot_ghcb)
485	UNWIND_HINT_IRET_REGS offset=8
486	ENDBR
487
488	/* Build pt_regs */
489	PUSH_AND_CLEAR_REGS
490
491	/* Call C handler */
492	movq    %rsp, %rdi
493	movq	ORIG_RAX(%rsp), %rsi
494	movq	initial_vc_handler(%rip), %rax
495	ANNOTATE_RETPOLINE_SAFE
496	call	*%rax
497
498	/* Unwind pt_regs */
499	POP_REGS
500
501	/* Remove Error Code */
502	addq    $8, %rsp
503
504	iretq
505SYM_CODE_END(vc_boot_ghcb)
506#endif
507
508	/* Both SMP bootup and ACPI suspend change these variables */
509	__REFDATA
510	.balign	8
511SYM_DATA(initial_code,	.quad x86_64_start_kernel)
512#ifdef CONFIG_AMD_MEM_ENCRYPT
513SYM_DATA(initial_vc_handler,	.quad handle_vc_boot_ghcb)
514#endif
515
516SYM_DATA(trampoline_lock, .quad 0);
517	__FINITDATA
518
519	__INIT
520SYM_CODE_START(early_idt_handler_array)
521	i = 0
522	.rept NUM_EXCEPTION_VECTORS
523	.if ((EXCEPTION_ERRCODE_MASK >> i) & 1) == 0
524		UNWIND_HINT_IRET_REGS
525		ENDBR
526		pushq $0	# Dummy error code, to make stack frame uniform
527	.else
528		UNWIND_HINT_IRET_REGS offset=8
529		ENDBR
530	.endif
531	pushq $i		# 72(%rsp) Vector number
532	jmp early_idt_handler_common
533	UNWIND_HINT_IRET_REGS
534	i = i + 1
535	.fill early_idt_handler_array + i*EARLY_IDT_HANDLER_SIZE - ., 1, 0xcc
536	.endr
537SYM_CODE_END(early_idt_handler_array)
538	ANNOTATE_NOENDBR // early_idt_handler_array[NUM_EXCEPTION_VECTORS]
539
540SYM_CODE_START_LOCAL(early_idt_handler_common)
541	UNWIND_HINT_IRET_REGS offset=16
542	/*
543	 * The stack is the hardware frame, an error code or zero, and the
544	 * vector number.
545	 */
546	cld
547
548	incl early_recursion_flag(%rip)
549
550	/* The vector number is currently in the pt_regs->di slot. */
551	pushq %rsi				/* pt_regs->si */
552	movq 8(%rsp), %rsi			/* RSI = vector number */
553	movq %rdi, 8(%rsp)			/* pt_regs->di = RDI */
554	pushq %rdx				/* pt_regs->dx */
555	pushq %rcx				/* pt_regs->cx */
556	pushq %rax				/* pt_regs->ax */
557	pushq %r8				/* pt_regs->r8 */
558	pushq %r9				/* pt_regs->r9 */
559	pushq %r10				/* pt_regs->r10 */
560	pushq %r11				/* pt_regs->r11 */
561	pushq %rbx				/* pt_regs->bx */
562	pushq %rbp				/* pt_regs->bp */
563	pushq %r12				/* pt_regs->r12 */
564	pushq %r13				/* pt_regs->r13 */
565	pushq %r14				/* pt_regs->r14 */
566	pushq %r15				/* pt_regs->r15 */
567	UNWIND_HINT_REGS
568
569	movq %rsp,%rdi		/* RDI = pt_regs; RSI is already trapnr */
570	call do_early_exception
571
572	decl early_recursion_flag(%rip)
573	jmp restore_regs_and_return_to_kernel
574SYM_CODE_END(early_idt_handler_common)
575
576#ifdef CONFIG_AMD_MEM_ENCRYPT
577/*
578 * VC Exception handler used during very early boot. The
579 * early_idt_handler_array can't be used because it returns via the
580 * paravirtualized INTERRUPT_RETURN and pv-ops don't work that early.
581 *
582 * XXX it does, fix this.
583 *
584 * This handler will end up in the .init.text section and not be
585 * available to boot secondary CPUs.
586 */
587SYM_CODE_START_NOALIGN(vc_no_ghcb)
588	UNWIND_HINT_IRET_REGS offset=8
589	ENDBR
590
591	/* Build pt_regs */
592	PUSH_AND_CLEAR_REGS
593
594	/* Call C handler */
595	movq    %rsp, %rdi
596	movq	ORIG_RAX(%rsp), %rsi
597	call    do_vc_no_ghcb
598
599	/* Unwind pt_regs */
600	POP_REGS
601
602	/* Remove Error Code */
603	addq    $8, %rsp
604
605	/* Pure iret required here - don't use INTERRUPT_RETURN */
606	iretq
607SYM_CODE_END(vc_no_ghcb)
608#endif
609
610#define SYM_DATA_START_PAGE_ALIGNED(name)			\
611	SYM_START(name, SYM_L_GLOBAL, .balign PAGE_SIZE)
612
613#ifdef CONFIG_PAGE_TABLE_ISOLATION
614/*
615 * Each PGD needs to be 8k long and 8k aligned.  We do not
616 * ever go out to userspace with these, so we do not
617 * strictly *need* the second page, but this allows us to
618 * have a single set_pgd() implementation that does not
619 * need to worry about whether it has 4k or 8k to work
620 * with.
621 *
622 * This ensures PGDs are 8k long:
623 */
624#define PTI_USER_PGD_FILL	512
625/* This ensures they are 8k-aligned: */
626#define SYM_DATA_START_PTI_ALIGNED(name) \
627	SYM_START(name, SYM_L_GLOBAL, .balign 2 * PAGE_SIZE)
628#else
629#define SYM_DATA_START_PTI_ALIGNED(name) \
630	SYM_DATA_START_PAGE_ALIGNED(name)
631#define PTI_USER_PGD_FILL	0
632#endif
633
634/* Automate the creation of 1 to 1 mapping pmd entries */
635#define PMDS(START, PERM, COUNT)			\
636	i = 0 ;						\
637	.rept (COUNT) ;					\
638	.quad	(START) + (i << PMD_SHIFT) + (PERM) ;	\
639	i = i + 1 ;					\
640	.endr
641
642	__INITDATA
643	.balign 4
644
645SYM_DATA_START_PTI_ALIGNED(early_top_pgt)
646	.fill	512,8,0
647	.fill	PTI_USER_PGD_FILL,8,0
648SYM_DATA_END(early_top_pgt)
649
650SYM_DATA_START_PAGE_ALIGNED(early_dynamic_pgts)
651	.fill	512*EARLY_DYNAMIC_PAGE_TABLES,8,0
652SYM_DATA_END(early_dynamic_pgts)
653
654SYM_DATA(early_recursion_flag, .long 0)
655
656	.data
657
658#if defined(CONFIG_XEN_PV) || defined(CONFIG_PVH)
659SYM_DATA_START_PTI_ALIGNED(init_top_pgt)
660	.quad   level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
661	.org    init_top_pgt + L4_PAGE_OFFSET*8, 0
662	.quad   level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
663	.org    init_top_pgt + L4_START_KERNEL*8, 0
664	/* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
665	.quad   level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
666	.fill	PTI_USER_PGD_FILL,8,0
667SYM_DATA_END(init_top_pgt)
668
669SYM_DATA_START_PAGE_ALIGNED(level3_ident_pgt)
670	.quad	level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
671	.fill	511, 8, 0
672SYM_DATA_END(level3_ident_pgt)
673SYM_DATA_START_PAGE_ALIGNED(level2_ident_pgt)
674	/*
675	 * Since I easily can, map the first 1G.
676	 * Don't set NX because code runs from these pages.
677	 *
678	 * Note: This sets _PAGE_GLOBAL despite whether
679	 * the CPU supports it or it is enabled.  But,
680	 * the CPU should ignore the bit.
681	 */
682	PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD)
683SYM_DATA_END(level2_ident_pgt)
684#else
685SYM_DATA_START_PTI_ALIGNED(init_top_pgt)
686	.fill	512,8,0
687	.fill	PTI_USER_PGD_FILL,8,0
688SYM_DATA_END(init_top_pgt)
689#endif
690
691#ifdef CONFIG_X86_5LEVEL
692SYM_DATA_START_PAGE_ALIGNED(level4_kernel_pgt)
693	.fill	511,8,0
694	.quad	level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
695SYM_DATA_END(level4_kernel_pgt)
696#endif
697
698SYM_DATA_START_PAGE_ALIGNED(level3_kernel_pgt)
699	.fill	L3_START_KERNEL,8,0
700	/* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
701	.quad	level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
702	.quad	level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
703SYM_DATA_END(level3_kernel_pgt)
704
705SYM_DATA_START_PAGE_ALIGNED(level2_kernel_pgt)
706	/*
707	 * Kernel high mapping.
708	 *
709	 * The kernel code+data+bss must be located below KERNEL_IMAGE_SIZE in
710	 * virtual address space, which is 1 GiB if RANDOMIZE_BASE is enabled,
711	 * 512 MiB otherwise.
712	 *
713	 * (NOTE: after that starts the module area, see MODULES_VADDR.)
714	 *
715	 * This table is eventually used by the kernel during normal runtime.
716	 * Care must be taken to clear out undesired bits later, like _PAGE_RW
717	 * or _PAGE_GLOBAL in some cases.
718	 */
719	PMDS(0, __PAGE_KERNEL_LARGE_EXEC, KERNEL_IMAGE_SIZE/PMD_SIZE)
720SYM_DATA_END(level2_kernel_pgt)
721
722SYM_DATA_START_PAGE_ALIGNED(level2_fixmap_pgt)
723	.fill	(512 - 4 - FIXMAP_PMD_NUM),8,0
724	pgtno = 0
725	.rept (FIXMAP_PMD_NUM)
726	.quad level1_fixmap_pgt + (pgtno << PAGE_SHIFT) - __START_KERNEL_map \
727		+ _PAGE_TABLE_NOENC;
728	pgtno = pgtno + 1
729	.endr
730	/* 6 MB reserved space + a 2MB hole */
731	.fill	4,8,0
732SYM_DATA_END(level2_fixmap_pgt)
733
734SYM_DATA_START_PAGE_ALIGNED(level1_fixmap_pgt)
735	.rept (FIXMAP_PMD_NUM)
736	.fill	512,8,0
737	.endr
738SYM_DATA_END(level1_fixmap_pgt)
739
740#undef PMDS
741
742	.data
743	.align 16
744
745SYM_DATA(smpboot_control,		.long 0)
746
747	.align 16
748/* This must match the first entry in level2_kernel_pgt */
749SYM_DATA(phys_base, .quad 0x0)
750EXPORT_SYMBOL(phys_base)
751
752#include "../../x86/xen/xen-head.S"
753
754	__PAGE_ALIGNED_BSS
755SYM_DATA_START_PAGE_ALIGNED(empty_zero_page)
756	.skip PAGE_SIZE
757SYM_DATA_END(empty_zero_page)
758EXPORT_SYMBOL(empty_zero_page)
759
760