1/* SPDX-License-Identifier: GPL-2.0 */ 2/* 3 * linux/arch/x86/kernel/head_64.S -- start in 32bit and switch to 64bit 4 * 5 * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE 6 * Copyright (C) 2000 Pavel Machek <pavel@suse.cz> 7 * Copyright (C) 2000 Karsten Keil <kkeil@suse.de> 8 * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de> 9 * Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com> 10 */ 11 12 13#include <linux/linkage.h> 14#include <linux/threads.h> 15#include <linux/init.h> 16#include <asm/segment.h> 17#include <asm/pgtable.h> 18#include <asm/page.h> 19#include <asm/msr.h> 20#include <asm/cache.h> 21#include <asm/processor-flags.h> 22#include <asm/percpu.h> 23#include <asm/nops.h> 24#include "../entry/calling.h" 25#include <asm/export.h> 26 27#ifdef CONFIG_PARAVIRT 28#include <asm/asm-offsets.h> 29#include <asm/paravirt.h> 30#define GET_CR2_INTO(reg) GET_CR2_INTO_RAX ; movq %rax, reg 31#else 32#define GET_CR2_INTO(reg) movq %cr2, reg 33#define INTERRUPT_RETURN iretq 34#endif 35 36/* we are not able to switch in one step to the final KERNEL ADDRESS SPACE 37 * because we need identity-mapped pages. 38 * 39 */ 40 41#define pud_index(x) (((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1)) 42 43#if defined(CONFIG_XEN_PV) || defined(CONFIG_XEN_PVH) 44PGD_PAGE_OFFSET = pgd_index(__PAGE_OFFSET_BASE) 45PGD_START_KERNEL = pgd_index(__START_KERNEL_map) 46#endif 47L3_START_KERNEL = pud_index(__START_KERNEL_map) 48 49 .text 50 __HEAD 51 .code64 52 .globl startup_64 53startup_64: 54 UNWIND_HINT_EMPTY 55 /* 56 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0, 57 * and someone has loaded an identity mapped page table 58 * for us. These identity mapped page tables map all of the 59 * kernel pages and possibly all of memory. 60 * 61 * %rsi holds a physical pointer to real_mode_data. 62 * 63 * We come here either directly from a 64bit bootloader, or from 64 * arch/x86/boot/compressed/head_64.S. 65 * 66 * We only come here initially at boot nothing else comes here. 67 * 68 * Since we may be loaded at an address different from what we were 69 * compiled to run at we first fixup the physical addresses in our page 70 * tables and then reload them. 71 */ 72 73 /* Set up the stack for verify_cpu(), similar to initial_stack below */ 74 leaq (__end_init_task - SIZEOF_PTREGS)(%rip), %rsp 75 76 /* Sanitize CPU configuration */ 77 call verify_cpu 78 79 /* 80 * Perform pagetable fixups. Additionally, if SME is active, encrypt 81 * the kernel and retrieve the modifier (SME encryption mask if SME 82 * is active) to be added to the initial pgdir entry that will be 83 * programmed into CR3. 84 */ 85 leaq _text(%rip), %rdi 86 pushq %rsi 87 call __startup_64 88 popq %rsi 89 90 /* Form the CR3 value being sure to include the CR3 modifier */ 91 addq $(early_top_pgt - __START_KERNEL_map), %rax 92 jmp 1f 93ENTRY(secondary_startup_64) 94 UNWIND_HINT_EMPTY 95 /* 96 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0, 97 * and someone has loaded a mapped page table. 98 * 99 * %rsi holds a physical pointer to real_mode_data. 100 * 101 * We come here either from startup_64 (using physical addresses) 102 * or from trampoline.S (using virtual addresses). 103 * 104 * Using virtual addresses from trampoline.S removes the need 105 * to have any identity mapped pages in the kernel page table 106 * after the boot processor executes this code. 107 */ 108 109 /* Sanitize CPU configuration */ 110 call verify_cpu 111 112 /* 113 * Retrieve the modifier (SME encryption mask if SME is active) to be 114 * added to the initial pgdir entry that will be programmed into CR3. 115 */ 116 pushq %rsi 117 call __startup_secondary_64 118 popq %rsi 119 120 /* Form the CR3 value being sure to include the CR3 modifier */ 121 addq $(init_top_pgt - __START_KERNEL_map), %rax 1221: 123 124 /* Enable PAE mode, PGE and LA57 */ 125 movl $(X86_CR4_PAE | X86_CR4_PGE), %ecx 126#ifdef CONFIG_X86_5LEVEL 127 orl $X86_CR4_LA57, %ecx 128#endif 129 movq %rcx, %cr4 130 131 /* Setup early boot stage 4-/5-level pagetables. */ 132 addq phys_base(%rip), %rax 133 movq %rax, %cr3 134 135 /* Ensure I am executing from virtual addresses */ 136 movq $1f, %rax 137 jmp *%rax 1381: 139 UNWIND_HINT_EMPTY 140 141 /* Check if nx is implemented */ 142 movl $0x80000001, %eax 143 cpuid 144 movl %edx,%edi 145 146 /* Setup EFER (Extended Feature Enable Register) */ 147 movl $MSR_EFER, %ecx 148 rdmsr 149 btsl $_EFER_SCE, %eax /* Enable System Call */ 150 btl $20,%edi /* No Execute supported? */ 151 jnc 1f 152 btsl $_EFER_NX, %eax 153 btsq $_PAGE_BIT_NX,early_pmd_flags(%rip) 1541: wrmsr /* Make changes effective */ 155 156 /* Setup cr0 */ 157 movl $CR0_STATE, %eax 158 /* Make changes effective */ 159 movq %rax, %cr0 160 161 /* Setup a boot time stack */ 162 movq initial_stack(%rip), %rsp 163 164 /* zero EFLAGS after setting rsp */ 165 pushq $0 166 popfq 167 168 /* 169 * We must switch to a new descriptor in kernel space for the GDT 170 * because soon the kernel won't have access anymore to the userspace 171 * addresses where we're currently running on. We have to do that here 172 * because in 32bit we couldn't load a 64bit linear address. 173 */ 174 lgdt early_gdt_descr(%rip) 175 176 /* set up data segments */ 177 xorl %eax,%eax 178 movl %eax,%ds 179 movl %eax,%ss 180 movl %eax,%es 181 182 /* 183 * We don't really need to load %fs or %gs, but load them anyway 184 * to kill any stale realmode selectors. This allows execution 185 * under VT hardware. 186 */ 187 movl %eax,%fs 188 movl %eax,%gs 189 190 /* Set up %gs. 191 * 192 * The base of %gs always points to the bottom of the irqstack 193 * union. If the stack protector canary is enabled, it is 194 * located at %gs:40. Note that, on SMP, the boot cpu uses 195 * init data section till per cpu areas are set up. 196 */ 197 movl $MSR_GS_BASE,%ecx 198 movl initial_gs(%rip),%eax 199 movl initial_gs+4(%rip),%edx 200 wrmsr 201 202 /* rsi is pointer to real mode structure with interesting info. 203 pass it to C */ 204 movq %rsi, %rdi 205 206.Ljump_to_C_code: 207 /* 208 * Jump to run C code and to be on a real kernel address. 209 * Since we are running on identity-mapped space we have to jump 210 * to the full 64bit address, this is only possible as indirect 211 * jump. In addition we need to ensure %cs is set so we make this 212 * a far return. 213 * 214 * Note: do not change to far jump indirect with 64bit offset. 215 * 216 * AMD does not support far jump indirect with 64bit offset. 217 * AMD64 Architecture Programmer's Manual, Volume 3: states only 218 * JMP FAR mem16:16 FF /5 Far jump indirect, 219 * with the target specified by a far pointer in memory. 220 * JMP FAR mem16:32 FF /5 Far jump indirect, 221 * with the target specified by a far pointer in memory. 222 * 223 * Intel64 does support 64bit offset. 224 * Software Developer Manual Vol 2: states: 225 * FF /5 JMP m16:16 Jump far, absolute indirect, 226 * address given in m16:16 227 * FF /5 JMP m16:32 Jump far, absolute indirect, 228 * address given in m16:32. 229 * REX.W + FF /5 JMP m16:64 Jump far, absolute indirect, 230 * address given in m16:64. 231 */ 232 pushq $.Lafter_lret # put return address on stack for unwinder 233 xorq %rbp, %rbp # clear frame pointer 234 movq initial_code(%rip), %rax 235 pushq $__KERNEL_CS # set correct cs 236 pushq %rax # target address in negative space 237 lretq 238.Lafter_lret: 239END(secondary_startup_64) 240 241#include "verify_cpu.S" 242 243#ifdef CONFIG_HOTPLUG_CPU 244/* 245 * Boot CPU0 entry point. It's called from play_dead(). Everything has been set 246 * up already except stack. We just set up stack here. Then call 247 * start_secondary() via .Ljump_to_C_code. 248 */ 249ENTRY(start_cpu0) 250 movq initial_stack(%rip), %rsp 251 UNWIND_HINT_EMPTY 252 jmp .Ljump_to_C_code 253ENDPROC(start_cpu0) 254#endif 255 256 /* Both SMP bootup and ACPI suspend change these variables */ 257 __REFDATA 258 .balign 8 259 GLOBAL(initial_code) 260 .quad x86_64_start_kernel 261 GLOBAL(initial_gs) 262 .quad INIT_PER_CPU_VAR(irq_stack_union) 263 GLOBAL(initial_stack) 264 /* 265 * The SIZEOF_PTREGS gap is a convention which helps the in-kernel 266 * unwinder reliably detect the end of the stack. 267 */ 268 .quad init_thread_union + THREAD_SIZE - SIZEOF_PTREGS 269 __FINITDATA 270 271 __INIT 272ENTRY(early_idt_handler_array) 273 i = 0 274 .rept NUM_EXCEPTION_VECTORS 275 .if ((EXCEPTION_ERRCODE_MASK >> i) & 1) == 0 276 UNWIND_HINT_IRET_REGS 277 pushq $0 # Dummy error code, to make stack frame uniform 278 .else 279 UNWIND_HINT_IRET_REGS offset=8 280 .endif 281 pushq $i # 72(%rsp) Vector number 282 jmp early_idt_handler_common 283 UNWIND_HINT_IRET_REGS 284 i = i + 1 285 .fill early_idt_handler_array + i*EARLY_IDT_HANDLER_SIZE - ., 1, 0xcc 286 .endr 287 UNWIND_HINT_IRET_REGS offset=16 288END(early_idt_handler_array) 289 290early_idt_handler_common: 291 /* 292 * The stack is the hardware frame, an error code or zero, and the 293 * vector number. 294 */ 295 cld 296 297 incl early_recursion_flag(%rip) 298 299 /* The vector number is currently in the pt_regs->di slot. */ 300 pushq %rsi /* pt_regs->si */ 301 movq 8(%rsp), %rsi /* RSI = vector number */ 302 movq %rdi, 8(%rsp) /* pt_regs->di = RDI */ 303 pushq %rdx /* pt_regs->dx */ 304 pushq %rcx /* pt_regs->cx */ 305 pushq %rax /* pt_regs->ax */ 306 pushq %r8 /* pt_regs->r8 */ 307 pushq %r9 /* pt_regs->r9 */ 308 pushq %r10 /* pt_regs->r10 */ 309 pushq %r11 /* pt_regs->r11 */ 310 pushq %rbx /* pt_regs->bx */ 311 pushq %rbp /* pt_regs->bp */ 312 pushq %r12 /* pt_regs->r12 */ 313 pushq %r13 /* pt_regs->r13 */ 314 pushq %r14 /* pt_regs->r14 */ 315 pushq %r15 /* pt_regs->r15 */ 316 UNWIND_HINT_REGS 317 318 cmpq $14,%rsi /* Page fault? */ 319 jnz 10f 320 GET_CR2_INTO(%rdi) /* Can clobber any volatile register if pv */ 321 call early_make_pgtable 322 andl %eax,%eax 323 jz 20f /* All good */ 324 32510: 326 movq %rsp,%rdi /* RDI = pt_regs; RSI is already trapnr */ 327 call early_fixup_exception 328 32920: 330 decl early_recursion_flag(%rip) 331 jmp restore_regs_and_return_to_kernel 332END(early_idt_handler_common) 333 334 __INITDATA 335 336 .balign 4 337GLOBAL(early_recursion_flag) 338 .long 0 339 340#define NEXT_PAGE(name) \ 341 .balign PAGE_SIZE; \ 342GLOBAL(name) 343 344/* Automate the creation of 1 to 1 mapping pmd entries */ 345#define PMDS(START, PERM, COUNT) \ 346 i = 0 ; \ 347 .rept (COUNT) ; \ 348 .quad (START) + (i << PMD_SHIFT) + (PERM) ; \ 349 i = i + 1 ; \ 350 .endr 351 352 __INITDATA 353NEXT_PAGE(early_top_pgt) 354 .fill 511,8,0 355#ifdef CONFIG_X86_5LEVEL 356 .quad level4_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 357#else 358 .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 359#endif 360 361NEXT_PAGE(early_dynamic_pgts) 362 .fill 512*EARLY_DYNAMIC_PAGE_TABLES,8,0 363 364 .data 365 366#if defined(CONFIG_XEN_PV) || defined(CONFIG_XEN_PVH) 367NEXT_PAGE(init_top_pgt) 368 .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 369 .org init_top_pgt + PGD_PAGE_OFFSET*8, 0 370 .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 371 .org init_top_pgt + PGD_START_KERNEL*8, 0 372 /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */ 373 .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 374 375NEXT_PAGE(level3_ident_pgt) 376 .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 377 .fill 511, 8, 0 378NEXT_PAGE(level2_ident_pgt) 379 /* Since I easily can, map the first 1G. 380 * Don't set NX because code runs from these pages. 381 */ 382 PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD) 383#else 384NEXT_PAGE(init_top_pgt) 385 .fill 512,8,0 386#endif 387 388#ifdef CONFIG_X86_5LEVEL 389NEXT_PAGE(level4_kernel_pgt) 390 .fill 511,8,0 391 .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 392#endif 393 394NEXT_PAGE(level3_kernel_pgt) 395 .fill L3_START_KERNEL,8,0 396 /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */ 397 .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 398 .quad level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 399 400NEXT_PAGE(level2_kernel_pgt) 401 /* 402 * 512 MB kernel mapping. We spend a full page on this pagetable 403 * anyway. 404 * 405 * The kernel code+data+bss must not be bigger than that. 406 * 407 * (NOTE: at +512MB starts the module area, see MODULES_VADDR. 408 * If you want to increase this then increase MODULES_VADDR 409 * too.) 410 */ 411 PMDS(0, __PAGE_KERNEL_LARGE_EXEC, 412 KERNEL_IMAGE_SIZE/PMD_SIZE) 413 414NEXT_PAGE(level2_fixmap_pgt) 415 .fill 506,8,0 416 .quad level1_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 417 /* 8MB reserved for vsyscalls + a 2MB hole = 4 + 1 entries */ 418 .fill 5,8,0 419 420NEXT_PAGE(level1_fixmap_pgt) 421 .fill 512,8,0 422 423#undef PMDS 424 425 .data 426 .align 16 427 .globl early_gdt_descr 428early_gdt_descr: 429 .word GDT_ENTRIES*8-1 430early_gdt_descr_base: 431 .quad INIT_PER_CPU_VAR(gdt_page) 432 433ENTRY(phys_base) 434 /* This must match the first entry in level2_kernel_pgt */ 435 .quad 0x0000000000000000 436EXPORT_SYMBOL(phys_base) 437 438#include "../../x86/xen/xen-head.S" 439 440 __PAGE_ALIGNED_BSS 441NEXT_PAGE(empty_zero_page) 442 .skip PAGE_SIZE 443EXPORT_SYMBOL(empty_zero_page) 444 445