xref: /openbmc/linux/arch/x86/kernel/head_64.S (revision 8f93402b)
1b2441318SGreg Kroah-Hartman/* SPDX-License-Identifier: GPL-2.0 */
2250c2277SThomas Gleixner/*
35b171e82SAlexander Kuleshov *  linux/arch/x86/kernel/head_64.S -- start in 32bit and switch to 64bit
4250c2277SThomas Gleixner *
5250c2277SThomas Gleixner *  Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
6250c2277SThomas Gleixner *  Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
7250c2277SThomas Gleixner *  Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
8250c2277SThomas Gleixner *  Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
9250c2277SThomas Gleixner *  Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
10250c2277SThomas Gleixner */
11250c2277SThomas Gleixner
12250c2277SThomas Gleixner
13250c2277SThomas Gleixner#include <linux/linkage.h>
14250c2277SThomas Gleixner#include <linux/threads.h>
15250c2277SThomas Gleixner#include <linux/init.h>
16ca5999fdSMike Rapoport#include <linux/pgtable.h>
1765fddcfcSMike Rapoport#include <asm/segment.h>
18250c2277SThomas Gleixner#include <asm/page.h>
19250c2277SThomas Gleixner#include <asm/msr.h>
20250c2277SThomas Gleixner#include <asm/cache.h>
21369101daSCyrill Gorcunov#include <asm/processor-flags.h>
22b12d8db8STejun Heo#include <asm/percpu.h>
239900aa2fSH. Peter Anvin#include <asm/nops.h>
247bbcdb1cSAndy Lutomirski#include "../entry/calling.h"
25784d5699SAl Viro#include <asm/export.h>
26bd89004fSPeter Zijlstra#include <asm/nospec-branch.h>
2705ab1d8aSFeng Tang#include <asm/fixmap.h>
28250c2277SThomas Gleixner
2975da04f7SThomas Gleixner/*
3075da04f7SThomas Gleixner * We are not able to switch in one step to the final KERNEL ADDRESS SPACE
31250c2277SThomas Gleixner * because we need identity-mapped pages.
32250c2277SThomas Gleixner */
33b9952ec7SKirill A. Shutemov#define l4_index(x)	(((x) >> 39) & 511)
34a6523748SEduardo Habkost#define pud_index(x)	(((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
35a6523748SEduardo Habkost
36b9952ec7SKirill A. ShutemovL4_PAGE_OFFSET = l4_index(__PAGE_OFFSET_BASE_L4)
37b9952ec7SKirill A. ShutemovL4_START_KERNEL = l4_index(__START_KERNEL_map)
38b9952ec7SKirill A. Shutemov
39a6523748SEduardo HabkostL3_START_KERNEL = pud_index(__START_KERNEL_map)
40a6523748SEduardo Habkost
41250c2277SThomas Gleixner	.text
424ae59b91STim Abbott	__HEAD
43250c2277SThomas Gleixner	.code64
4437818afdSJiri SlabySYM_CODE_START_NOALIGN(startup_64)
452704fbb6SJosh Poimboeuf	UNWIND_HINT_EMPTY
46250c2277SThomas Gleixner	/*
471256276cSKonrad Rzeszutek Wilk	 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0,
48250c2277SThomas Gleixner	 * and someone has loaded an identity mapped page table
49250c2277SThomas Gleixner	 * for us.  These identity mapped page tables map all of the
50250c2277SThomas Gleixner	 * kernel pages and possibly all of memory.
51250c2277SThomas Gleixner	 *
528170e6beSH. Peter Anvin	 * %rsi holds a physical pointer to real_mode_data.
53250c2277SThomas Gleixner	 *
54250c2277SThomas Gleixner	 * We come here either directly from a 64bit bootloader, or from
555b171e82SAlexander Kuleshov	 * arch/x86/boot/compressed/head_64.S.
56250c2277SThomas Gleixner	 *
57250c2277SThomas Gleixner	 * We only come here initially at boot nothing else comes here.
58250c2277SThomas Gleixner	 *
59250c2277SThomas Gleixner	 * Since we may be loaded at an address different from what we were
60250c2277SThomas Gleixner	 * compiled to run at we first fixup the physical addresses in our page
61250c2277SThomas Gleixner	 * tables and then reload them.
62250c2277SThomas Gleixner	 */
63250c2277SThomas Gleixner
6422dc3918SJosh Poimboeuf	/* Set up the stack for verify_cpu(), similar to initial_stack below */
656627eb25SH. Peter Anvin (Intel)	leaq	(__end_init_task - FRAME_SIZE)(%rip), %rsp
6691ed140dSBorislav Petkov
67866b556eSJoerg Roedel	leaq	_text(%rip), %rdi
68866b556eSJoerg Roedel	pushq	%rsi
69866b556eSJoerg Roedel	call	startup_64_setup_env
70866b556eSJoerg Roedel	popq	%rsi
71866b556eSJoerg Roedel
72866b556eSJoerg Roedel	/* Now switch to __KERNEL_CS so IRET works reliably */
73866b556eSJoerg Roedel	pushq	$__KERNEL_CS
74866b556eSJoerg Roedel	leaq	.Lon_kernel_cs(%rip), %rax
75866b556eSJoerg Roedel	pushq	%rax
76866b556eSJoerg Roedel	lretq
77866b556eSJoerg Roedel
78866b556eSJoerg Roedel.Lon_kernel_cs:
79866b556eSJoerg Roedel	UNWIND_HINT_EMPTY
80866b556eSJoerg Roedel
8104633df0SBorislav Petkov	/* Sanitize CPU configuration */
8204633df0SBorislav Petkov	call verify_cpu
8304633df0SBorislav Petkov
845868f365STom Lendacky	/*
855868f365STom Lendacky	 * Perform pagetable fixups. Additionally, if SME is active, encrypt
865868f365STom Lendacky	 * the kernel and retrieve the modifier (SME encryption mask if SME
875868f365STom Lendacky	 * is active) to be added to the initial pgdir entry that will be
885868f365STom Lendacky	 * programmed into CR3.
895868f365STom Lendacky	 */
90250c2277SThomas Gleixner	leaq	_text(%rip), %rdi
91c88d7150SKirill A. Shutemov	pushq	%rsi
92c88d7150SKirill A. Shutemov	call	__startup_64
93c88d7150SKirill A. Shutemov	popq	%rsi
94250c2277SThomas Gleixner
955868f365STom Lendacky	/* Form the CR3 value being sure to include the CR3 modifier */
965868f365STom Lendacky	addq	$(early_top_pgt - __START_KERNEL_map), %rax
978170e6beSH. Peter Anvin	jmp 1f
9837818afdSJiri SlabySYM_CODE_END(startup_64)
9937818afdSJiri Slaby
100bc7b11c0SJiri SlabySYM_CODE_START(secondary_startup_64)
1012704fbb6SJosh Poimboeuf	UNWIND_HINT_EMPTY
102250c2277SThomas Gleixner	/*
1031256276cSKonrad Rzeszutek Wilk	 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0,
104250c2277SThomas Gleixner	 * and someone has loaded a mapped page table.
105250c2277SThomas Gleixner	 *
1068170e6beSH. Peter Anvin	 * %rsi holds a physical pointer to real_mode_data.
107250c2277SThomas Gleixner	 *
108250c2277SThomas Gleixner	 * We come here either from startup_64 (using physical addresses)
109250c2277SThomas Gleixner	 * or from trampoline.S (using virtual addresses).
110250c2277SThomas Gleixner	 *
111250c2277SThomas Gleixner	 * Using virtual addresses from trampoline.S removes the need
112250c2277SThomas Gleixner	 * to have any identity mapped pages in the kernel page table
113250c2277SThomas Gleixner	 * after the boot processor executes this code.
114250c2277SThomas Gleixner	 */
115250c2277SThomas Gleixner
11604633df0SBorislav Petkov	/* Sanitize CPU configuration */
11704633df0SBorislav Petkov	call verify_cpu
11804633df0SBorislav Petkov
1195868f365STom Lendacky	/*
1203ecacdbdSJoerg Roedel	 * The secondary_startup_64_no_verify entry point is only used by
1213ecacdbdSJoerg Roedel	 * SEV-ES guests. In those guests the call to verify_cpu() would cause
1223ecacdbdSJoerg Roedel	 * #VC exceptions which can not be handled at this stage of secondary
1233ecacdbdSJoerg Roedel	 * CPU bringup.
1243ecacdbdSJoerg Roedel	 *
1253ecacdbdSJoerg Roedel	 * All non SEV-ES systems, especially Intel systems, need to execute
1263ecacdbdSJoerg Roedel	 * verify_cpu() above to make sure NX is enabled.
1273ecacdbdSJoerg Roedel	 */
1283ecacdbdSJoerg RoedelSYM_INNER_LABEL(secondary_startup_64_no_verify, SYM_L_GLOBAL)
1293ecacdbdSJoerg Roedel	UNWIND_HINT_EMPTY
1303ecacdbdSJoerg Roedel
1313ecacdbdSJoerg Roedel	/*
1325868f365STom Lendacky	 * Retrieve the modifier (SME encryption mask if SME is active) to be
1335868f365STom Lendacky	 * added to the initial pgdir entry that will be programmed into CR3.
1345868f365STom Lendacky	 */
1355868f365STom Lendacky	pushq	%rsi
1365868f365STom Lendacky	call	__startup_secondary_64
1375868f365STom Lendacky	popq	%rsi
1385868f365STom Lendacky
1395868f365STom Lendacky	/* Form the CR3 value being sure to include the CR3 modifier */
1405868f365STom Lendacky	addq	$(init_top_pgt - __START_KERNEL_map), %rax
1418170e6beSH. Peter Anvin1:
1428170e6beSH. Peter Anvin
143032370b9SKirill A. Shutemov	/* Enable PAE mode, PGE and LA57 */
1448170e6beSH. Peter Anvin	movl	$(X86_CR4_PAE | X86_CR4_PGE), %ecx
145032370b9SKirill A. Shutemov#ifdef CONFIG_X86_5LEVEL
14639b95522SKirill A. Shutemov	testl	$1, __pgtable_l5_enabled(%rip)
1476f9dd329SKirill A. Shutemov	jz	1f
148032370b9SKirill A. Shutemov	orl	$X86_CR4_LA57, %ecx
1496f9dd329SKirill A. Shutemov1:
150032370b9SKirill A. Shutemov#endif
1518170e6beSH. Peter Anvin	movq	%rcx, %cr4
152250c2277SThomas Gleixner
153032370b9SKirill A. Shutemov	/* Setup early boot stage 4-/5-level pagetables. */
154250c2277SThomas Gleixner	addq	phys_base(%rip), %rax
155c9f09539SJoerg Roedel
156c9f09539SJoerg Roedel	/*
157c9f09539SJoerg Roedel	 * For SEV guests: Verify that the C-bit is correct. A malicious
158c9f09539SJoerg Roedel	 * hypervisor could lie about the C-bit position to perform a ROP
159c9f09539SJoerg Roedel	 * attack on the guest by writing to the unencrypted stack and wait for
160c9f09539SJoerg Roedel	 * the next RET instruction.
161c9f09539SJoerg Roedel	 * %rsi carries pointer to realmode data and is callee-clobbered. Save
162c9f09539SJoerg Roedel	 * and restore it.
163c9f09539SJoerg Roedel	 */
164c9f09539SJoerg Roedel	pushq	%rsi
165c9f09539SJoerg Roedel	movq	%rax, %rdi
166c9f09539SJoerg Roedel	call	sev_verify_cbit
167c9f09539SJoerg Roedel	popq	%rsi
168c9f09539SJoerg Roedel
169f154f290SJoerg Roedel	/*
170f154f290SJoerg Roedel	 * Switch to new page-table
171f154f290SJoerg Roedel	 *
172f154f290SJoerg Roedel	 * For the boot CPU this switches to early_top_pgt which still has the
173f154f290SJoerg Roedel	 * indentity mappings present. The secondary CPUs will switch to the
174f154f290SJoerg Roedel	 * init_top_pgt here, away from the trampoline_pgd and unmap the
175f154f290SJoerg Roedel	 * indentity mapped ranges.
176f154f290SJoerg Roedel	 */
177250c2277SThomas Gleixner	movq	%rax, %cr3
178250c2277SThomas Gleixner
179f154f290SJoerg Roedel	/*
180f154f290SJoerg Roedel	 * Do a global TLB flush after the CR3 switch to make sure the TLB
181f154f290SJoerg Roedel	 * entries from the identity mapping are flushed.
182f154f290SJoerg Roedel	 */
183f154f290SJoerg Roedel	movq	%cr4, %rcx
184f154f290SJoerg Roedel	movq	%rcx, %rax
185f154f290SJoerg Roedel	xorq	$X86_CR4_PGE, %rcx
186f154f290SJoerg Roedel	movq	%rcx, %cr4
187f154f290SJoerg Roedel	movq	%rax, %cr4
188f154f290SJoerg Roedel
189250c2277SThomas Gleixner	/* Ensure I am executing from virtual addresses */
190250c2277SThomas Gleixner	movq	$1f, %rax
191bd89004fSPeter Zijlstra	ANNOTATE_RETPOLINE_SAFE
192250c2277SThomas Gleixner	jmp	*%rax
193250c2277SThomas Gleixner1:
1942704fbb6SJosh Poimboeuf	UNWIND_HINT_EMPTY
195250c2277SThomas Gleixner
196e04b8833SJoerg Roedel	/*
197e04b8833SJoerg Roedel	 * We must switch to a new descriptor in kernel space for the GDT
198e04b8833SJoerg Roedel	 * because soon the kernel won't have access anymore to the userspace
199e04b8833SJoerg Roedel	 * addresses where we're currently running on. We have to do that here
200e04b8833SJoerg Roedel	 * because in 32bit we couldn't load a 64bit linear address.
201e04b8833SJoerg Roedel	 */
202e04b8833SJoerg Roedel	lgdt	early_gdt_descr(%rip)
203e04b8833SJoerg Roedel
2047b99819dSJoerg Roedel	/* set up data segments */
2057b99819dSJoerg Roedel	xorl %eax,%eax
2067b99819dSJoerg Roedel	movl %eax,%ds
2077b99819dSJoerg Roedel	movl %eax,%ss
2087b99819dSJoerg Roedel	movl %eax,%es
2097b99819dSJoerg Roedel
2107b99819dSJoerg Roedel	/*
2117b99819dSJoerg Roedel	 * We don't really need to load %fs or %gs, but load them anyway
2127b99819dSJoerg Roedel	 * to kill any stale realmode selectors.  This allows execution
2137b99819dSJoerg Roedel	 * under VT hardware.
2147b99819dSJoerg Roedel	 */
2157b99819dSJoerg Roedel	movl %eax,%fs
2167b99819dSJoerg Roedel	movl %eax,%gs
2177b99819dSJoerg Roedel
2187b99819dSJoerg Roedel	/* Set up %gs.
2197b99819dSJoerg Roedel	 *
2207b99819dSJoerg Roedel	 * The base of %gs always points to fixed_percpu_data. If the
2217b99819dSJoerg Roedel	 * stack protector canary is enabled, it is located at %gs:40.
2227b99819dSJoerg Roedel	 * Note that, on SMP, the boot cpu uses init data section until
2237b99819dSJoerg Roedel	 * the per cpu areas are set up.
2247b99819dSJoerg Roedel	 */
2257b99819dSJoerg Roedel	movl	$MSR_GS_BASE,%ecx
2267b99819dSJoerg Roedel	movl	initial_gs(%rip),%eax
2277b99819dSJoerg Roedel	movl	initial_gs+4(%rip),%edx
2287b99819dSJoerg Roedel	wrmsr
2297b99819dSJoerg Roedel
2303add38cbSJoerg Roedel	/*
2313add38cbSJoerg Roedel	 * Setup a boot time stack - Any secondary CPU will have lost its stack
2323add38cbSJoerg Roedel	 * by now because the cr3-switch above unmaps the real-mode stack
2333add38cbSJoerg Roedel	 */
2343add38cbSJoerg Roedel	movq initial_stack(%rip), %rsp
2353add38cbSJoerg Roedel
236f5963ba7SJoerg Roedel	/* Setup and Load IDT */
237f5963ba7SJoerg Roedel	pushq	%rsi
238f5963ba7SJoerg Roedel	call	early_setup_idt
239f5963ba7SJoerg Roedel	popq	%rsi
240f5963ba7SJoerg Roedel
241250c2277SThomas Gleixner	/* Check if nx is implemented */
242250c2277SThomas Gleixner	movl	$0x80000001, %eax
243250c2277SThomas Gleixner	cpuid
244250c2277SThomas Gleixner	movl	%edx,%edi
245250c2277SThomas Gleixner
246250c2277SThomas Gleixner	/* Setup EFER (Extended Feature Enable Register) */
247250c2277SThomas Gleixner	movl	$MSR_EFER, %ecx
248250c2277SThomas Gleixner	rdmsr
249250c2277SThomas Gleixner	btsl	$_EFER_SCE, %eax	/* Enable System Call */
250250c2277SThomas Gleixner	btl	$20,%edi		/* No Execute supported? */
251250c2277SThomas Gleixner	jnc     1f
252250c2277SThomas Gleixner	btsl	$_EFER_NX, %eax
25378d77df7SH. Peter Anvin	btsq	$_PAGE_BIT_NX,early_pmd_flags(%rip)
254250c2277SThomas Gleixner1:	wrmsr				/* Make changes effective */
255250c2277SThomas Gleixner
256250c2277SThomas Gleixner	/* Setup cr0 */
257369101daSCyrill Gorcunov	movl	$CR0_STATE, %eax
258250c2277SThomas Gleixner	/* Make changes effective */
259250c2277SThomas Gleixner	movq	%rax, %cr0
260250c2277SThomas Gleixner
261250c2277SThomas Gleixner	/* zero EFLAGS after setting rsp */
262250c2277SThomas Gleixner	pushq $0
263250c2277SThomas Gleixner	popfq
264250c2277SThomas Gleixner
2658170e6beSH. Peter Anvin	/* rsi is pointer to real mode structure with interesting info.
266250c2277SThomas Gleixner	   pass it to C */
2678170e6beSH. Peter Anvin	movq	%rsi, %rdi
268250c2277SThomas Gleixner
26979d243a0SBorislav Petkov.Ljump_to_C_code:
270a9468df5SJosh Poimboeuf	/*
271a9468df5SJosh Poimboeuf	 * Jump to run C code and to be on a real kernel address.
272250c2277SThomas Gleixner	 * Since we are running on identity-mapped space we have to jump
273250c2277SThomas Gleixner	 * to the full 64bit address, this is only possible as indirect
274250c2277SThomas Gleixner	 * jump.  In addition we need to ensure %cs is set so we make this
275250c2277SThomas Gleixner	 * a far return.
2768170e6beSH. Peter Anvin	 *
2778170e6beSH. Peter Anvin	 * Note: do not change to far jump indirect with 64bit offset.
2788170e6beSH. Peter Anvin	 *
2798170e6beSH. Peter Anvin	 * AMD does not support far jump indirect with 64bit offset.
2808170e6beSH. Peter Anvin	 * AMD64 Architecture Programmer's Manual, Volume 3: states only
2818170e6beSH. Peter Anvin	 *	JMP FAR mem16:16 FF /5 Far jump indirect,
2828170e6beSH. Peter Anvin	 *		with the target specified by a far pointer in memory.
2838170e6beSH. Peter Anvin	 *	JMP FAR mem16:32 FF /5 Far jump indirect,
2848170e6beSH. Peter Anvin	 *		with the target specified by a far pointer in memory.
2858170e6beSH. Peter Anvin	 *
2868170e6beSH. Peter Anvin	 * Intel64 does support 64bit offset.
2878170e6beSH. Peter Anvin	 * Software Developer Manual Vol 2: states:
2888170e6beSH. Peter Anvin	 *	FF /5 JMP m16:16 Jump far, absolute indirect,
2898170e6beSH. Peter Anvin	 *		address given in m16:16
2908170e6beSH. Peter Anvin	 *	FF /5 JMP m16:32 Jump far, absolute indirect,
2918170e6beSH. Peter Anvin	 *		address given in m16:32.
2928170e6beSH. Peter Anvin	 *	REX.W + FF /5 JMP m16:64 Jump far, absolute indirect,
2938170e6beSH. Peter Anvin	 *		address given in m16:64.
294250c2277SThomas Gleixner	 */
29531dcfec1SJosh Poimboeuf	pushq	$.Lafter_lret	# put return address on stack for unwinder
296a7bea830SJan Beulich	xorl	%ebp, %ebp	# clear frame pointer
297250c2277SThomas Gleixner	movq	initial_code(%rip), %rax
298250c2277SThomas Gleixner	pushq	$__KERNEL_CS	# set correct cs
299250c2277SThomas Gleixner	pushq	%rax		# target address in negative space
300250c2277SThomas Gleixner	lretq
30131dcfec1SJosh Poimboeuf.Lafter_lret:
302bc7b11c0SJiri SlabySYM_CODE_END(secondary_startup_64)
303250c2277SThomas Gleixner
30404633df0SBorislav Petkov#include "verify_cpu.S"
305c9f09539SJoerg Roedel#include "sev_verify_cbit.S"
30604633df0SBorislav Petkov
30742e78e97SFenghua Yu#ifdef CONFIG_HOTPLUG_CPU
30842e78e97SFenghua Yu/*
30942e78e97SFenghua Yu * Boot CPU0 entry point. It's called from play_dead(). Everything has been set
31042e78e97SFenghua Yu * up already except stack. We just set up stack here. Then call
31179d243a0SBorislav Petkov * start_secondary() via .Ljump_to_C_code.
31242e78e97SFenghua Yu */
313bc7b11c0SJiri SlabySYM_CODE_START(start_cpu0)
3142704fbb6SJosh Poimboeuf	UNWIND_HINT_EMPTY
31561a73f5cSJosh Poimboeuf	movq	initial_stack(%rip), %rsp
31679d243a0SBorislav Petkov	jmp	.Ljump_to_C_code
317bc7b11c0SJiri SlabySYM_CODE_END(start_cpu0)
31842e78e97SFenghua Yu#endif
31942e78e97SFenghua Yu
3201aa9aa8eSJoerg Roedel#ifdef CONFIG_AMD_MEM_ENCRYPT
3211aa9aa8eSJoerg Roedel/*
3221aa9aa8eSJoerg Roedel * VC Exception handler used during early boot when running on kernel
3231aa9aa8eSJoerg Roedel * addresses, but before the switch to the idt_table can be made.
3241aa9aa8eSJoerg Roedel * The early_idt_handler_array can't be used here because it calls into a lot
3251aa9aa8eSJoerg Roedel * of __init code and this handler is also used during CPU offlining/onlining.
3261aa9aa8eSJoerg Roedel * Therefore this handler ends up in the .text section so that it stays around
3271aa9aa8eSJoerg Roedel * when .init.text is freed.
3281aa9aa8eSJoerg Roedel */
3291aa9aa8eSJoerg RoedelSYM_CODE_START_NOALIGN(vc_boot_ghcb)
3301aa9aa8eSJoerg Roedel	UNWIND_HINT_IRET_REGS offset=8
3311aa9aa8eSJoerg Roedel
3321aa9aa8eSJoerg Roedel	/* Build pt_regs */
3331aa9aa8eSJoerg Roedel	PUSH_AND_CLEAR_REGS
3341aa9aa8eSJoerg Roedel
3351aa9aa8eSJoerg Roedel	/* Call C handler */
3361aa9aa8eSJoerg Roedel	movq    %rsp, %rdi
3371aa9aa8eSJoerg Roedel	movq	ORIG_RAX(%rsp), %rsi
3381aa9aa8eSJoerg Roedel	movq	initial_vc_handler(%rip), %rax
3391aa9aa8eSJoerg Roedel	ANNOTATE_RETPOLINE_SAFE
3401aa9aa8eSJoerg Roedel	call	*%rax
3411aa9aa8eSJoerg Roedel
3421aa9aa8eSJoerg Roedel	/* Unwind pt_regs */
3431aa9aa8eSJoerg Roedel	POP_REGS
3441aa9aa8eSJoerg Roedel
3451aa9aa8eSJoerg Roedel	/* Remove Error Code */
3461aa9aa8eSJoerg Roedel	addq    $8, %rsp
3471aa9aa8eSJoerg Roedel
3481aa9aa8eSJoerg Roedel	iretq
3491aa9aa8eSJoerg RoedelSYM_CODE_END(vc_boot_ghcb)
3501aa9aa8eSJoerg Roedel#endif
3511aa9aa8eSJoerg Roedel
352b32f96c7SJosh Poimboeuf	/* Both SMP bootup and ACPI suspend change these variables */
353da5968aeSSam Ravnborg	__REFDATA
3548170e6beSH. Peter Anvin	.balign	8
355b1bd27b9SJiri SlabySYM_DATA(initial_code,	.quad x86_64_start_kernel)
356b1bd27b9SJiri SlabySYM_DATA(initial_gs,	.quad INIT_PER_CPU_VAR(fixed_percpu_data))
3571aa9aa8eSJoerg Roedel#ifdef CONFIG_AMD_MEM_ENCRYPT
3581aa9aa8eSJoerg RoedelSYM_DATA(initial_vc_handler,	.quad handle_vc_boot_ghcb)
3591aa9aa8eSJoerg Roedel#endif
360b1bd27b9SJiri Slaby
36122dc3918SJosh Poimboeuf/*
3626627eb25SH. Peter Anvin (Intel) * The FRAME_SIZE gap is a convention which helps the in-kernel unwinder
363b1bd27b9SJiri Slaby * reliably detect the end of the stack.
36422dc3918SJosh Poimboeuf */
3656627eb25SH. Peter Anvin (Intel)SYM_DATA(initial_stack, .quad init_thread_union + THREAD_SIZE - FRAME_SIZE)
366b9af7c0dSSuresh Siddha	__FINITDATA
367250c2277SThomas Gleixner
3688170e6beSH. Peter Anvin	__INIT
369bc7b11c0SJiri SlabySYM_CODE_START(early_idt_handler_array)
370749c970aSAndi Kleen	i = 0
371749c970aSAndi Kleen	.rept NUM_EXCEPTION_VECTORS
37282c62fa0SJosh Poimboeuf	.if ((EXCEPTION_ERRCODE_MASK >> i) & 1) == 0
3732704fbb6SJosh Poimboeuf		UNWIND_HINT_IRET_REGS
374*8f93402bSPeter Zijlstra		ENDBR
3759900aa2fSH. Peter Anvin		pushq $0	# Dummy error code, to make stack frame uniform
3762704fbb6SJosh Poimboeuf	.else
3772704fbb6SJosh Poimboeuf		UNWIND_HINT_IRET_REGS offset=8
378*8f93402bSPeter Zijlstra		ENDBR
3799900aa2fSH. Peter Anvin	.endif
3809900aa2fSH. Peter Anvin	pushq $i		# 72(%rsp) Vector number
381cdeb6048SAndy Lutomirski	jmp early_idt_handler_common
3822704fbb6SJosh Poimboeuf	UNWIND_HINT_IRET_REGS
383749c970aSAndi Kleen	i = i + 1
384cdeb6048SAndy Lutomirski	.fill early_idt_handler_array + i*EARLY_IDT_HANDLER_SIZE - ., 1, 0xcc
385749c970aSAndi Kleen	.endr
386bc7b11c0SJiri SlabySYM_CODE_END(early_idt_handler_array)
3875b2fc515SPeter Zijlstra	ANNOTATE_NOENDBR // early_idt_handler_array[NUM_EXCEPTION_VECTORS]
3888866cd9dSRoland McGrath
389ef77e688SJiri SlabySYM_CODE_START_LOCAL(early_idt_handler_common)
390*8f93402bSPeter Zijlstra	UNWIND_HINT_IRET_REGS offset=16
391cdeb6048SAndy Lutomirski	/*
392cdeb6048SAndy Lutomirski	 * The stack is the hardware frame, an error code or zero, and the
393cdeb6048SAndy Lutomirski	 * vector number.
394cdeb6048SAndy Lutomirski	 */
3959900aa2fSH. Peter Anvin	cld
3969900aa2fSH. Peter Anvin
397250c2277SThomas Gleixner	incl early_recursion_flag(%rip)
3989900aa2fSH. Peter Anvin
3997bbcdb1cSAndy Lutomirski	/* The vector number is currently in the pt_regs->di slot. */
4007bbcdb1cSAndy Lutomirski	pushq %rsi				/* pt_regs->si */
4017bbcdb1cSAndy Lutomirski	movq 8(%rsp), %rsi			/* RSI = vector number */
4027bbcdb1cSAndy Lutomirski	movq %rdi, 8(%rsp)			/* pt_regs->di = RDI */
4037bbcdb1cSAndy Lutomirski	pushq %rdx				/* pt_regs->dx */
4047bbcdb1cSAndy Lutomirski	pushq %rcx				/* pt_regs->cx */
4057bbcdb1cSAndy Lutomirski	pushq %rax				/* pt_regs->ax */
4067bbcdb1cSAndy Lutomirski	pushq %r8				/* pt_regs->r8 */
4077bbcdb1cSAndy Lutomirski	pushq %r9				/* pt_regs->r9 */
4087bbcdb1cSAndy Lutomirski	pushq %r10				/* pt_regs->r10 */
4097bbcdb1cSAndy Lutomirski	pushq %r11				/* pt_regs->r11 */
4107bbcdb1cSAndy Lutomirski	pushq %rbx				/* pt_regs->bx */
4117bbcdb1cSAndy Lutomirski	pushq %rbp				/* pt_regs->bp */
4127bbcdb1cSAndy Lutomirski	pushq %r12				/* pt_regs->r12 */
4137bbcdb1cSAndy Lutomirski	pushq %r13				/* pt_regs->r13 */
4147bbcdb1cSAndy Lutomirski	pushq %r14				/* pt_regs->r14 */
4157bbcdb1cSAndy Lutomirski	pushq %r15				/* pt_regs->r15 */
4162704fbb6SJosh Poimboeuf	UNWIND_HINT_REGS
4179900aa2fSH. Peter Anvin
4187bbcdb1cSAndy Lutomirski	movq %rsp,%rdi		/* RDI = pt_regs; RSI is already trapnr */
4194b47cdbdSJoerg Roedel	call do_early_exception
4209900aa2fSH. Peter Anvin
4219900aa2fSH. Peter Anvin	decl early_recursion_flag(%rip)
42226c4ef9cSAndy Lutomirski	jmp restore_regs_and_return_to_kernel
423ef77e688SJiri SlabySYM_CODE_END(early_idt_handler_common)
4249900aa2fSH. Peter Anvin
42574d8d9d5SJoerg Roedel#ifdef CONFIG_AMD_MEM_ENCRYPT
42674d8d9d5SJoerg Roedel/*
42774d8d9d5SJoerg Roedel * VC Exception handler used during very early boot. The
42874d8d9d5SJoerg Roedel * early_idt_handler_array can't be used because it returns via the
42974d8d9d5SJoerg Roedel * paravirtualized INTERRUPT_RETURN and pv-ops don't work that early.
43074d8d9d5SJoerg Roedel *
4318b87d8ceSPeter Zijlstra * XXX it does, fix this.
4328b87d8ceSPeter Zijlstra *
43374d8d9d5SJoerg Roedel * This handler will end up in the .init.text section and not be
43474d8d9d5SJoerg Roedel * available to boot secondary CPUs.
43574d8d9d5SJoerg Roedel */
43674d8d9d5SJoerg RoedelSYM_CODE_START_NOALIGN(vc_no_ghcb)
43774d8d9d5SJoerg Roedel	UNWIND_HINT_IRET_REGS offset=8
43874d8d9d5SJoerg Roedel
43974d8d9d5SJoerg Roedel	/* Build pt_regs */
44074d8d9d5SJoerg Roedel	PUSH_AND_CLEAR_REGS
44174d8d9d5SJoerg Roedel
44274d8d9d5SJoerg Roedel	/* Call C handler */
44374d8d9d5SJoerg Roedel	movq    %rsp, %rdi
44474d8d9d5SJoerg Roedel	movq	ORIG_RAX(%rsp), %rsi
44574d8d9d5SJoerg Roedel	call    do_vc_no_ghcb
44674d8d9d5SJoerg Roedel
44774d8d9d5SJoerg Roedel	/* Unwind pt_regs */
44874d8d9d5SJoerg Roedel	POP_REGS
44974d8d9d5SJoerg Roedel
45074d8d9d5SJoerg Roedel	/* Remove Error Code */
45174d8d9d5SJoerg Roedel	addq    $8, %rsp
45274d8d9d5SJoerg Roedel
45374d8d9d5SJoerg Roedel	/* Pure iret required here - don't use INTERRUPT_RETURN */
45474d8d9d5SJoerg Roedel	iretq
45574d8d9d5SJoerg RoedelSYM_CODE_END(vc_no_ghcb)
45674d8d9d5SJoerg Roedel#endif
457b1bd27b9SJiri Slaby
458b1bd27b9SJiri Slaby#define SYM_DATA_START_PAGE_ALIGNED(name)			\
459b1bd27b9SJiri Slaby	SYM_START(name, SYM_L_GLOBAL, .balign PAGE_SIZE)
460250c2277SThomas Gleixner
461d9e9a641SDave Hansen#ifdef CONFIG_PAGE_TABLE_ISOLATION
462d9e9a641SDave Hansen/*
463d9e9a641SDave Hansen * Each PGD needs to be 8k long and 8k aligned.  We do not
464d9e9a641SDave Hansen * ever go out to userspace with these, so we do not
465d9e9a641SDave Hansen * strictly *need* the second page, but this allows us to
466d9e9a641SDave Hansen * have a single set_pgd() implementation that does not
467d9e9a641SDave Hansen * need to worry about whether it has 4k or 8k to work
468d9e9a641SDave Hansen * with.
469d9e9a641SDave Hansen *
470d9e9a641SDave Hansen * This ensures PGDs are 8k long:
471d9e9a641SDave Hansen */
472d9e9a641SDave Hansen#define PTI_USER_PGD_FILL	512
473d9e9a641SDave Hansen/* This ensures they are 8k-aligned: */
474b1bd27b9SJiri Slaby#define SYM_DATA_START_PTI_ALIGNED(name) \
475b1bd27b9SJiri Slaby	SYM_START(name, SYM_L_GLOBAL, .balign 2 * PAGE_SIZE)
476d9e9a641SDave Hansen#else
477b1bd27b9SJiri Slaby#define SYM_DATA_START_PTI_ALIGNED(name) \
478b1bd27b9SJiri Slaby	SYM_DATA_START_PAGE_ALIGNED(name)
479d9e9a641SDave Hansen#define PTI_USER_PGD_FILL	0
480d9e9a641SDave Hansen#endif
481d9e9a641SDave Hansen
482250c2277SThomas Gleixner/* Automate the creation of 1 to 1 mapping pmd entries */
483250c2277SThomas Gleixner#define PMDS(START, PERM, COUNT)			\
484250c2277SThomas Gleixner	i = 0 ;						\
485250c2277SThomas Gleixner	.rept (COUNT) ;					\
4860e192b99SCyrill Gorcunov	.quad	(START) + (i << PMD_SHIFT) + (PERM) ;	\
487250c2277SThomas Gleixner	i = i + 1 ;					\
488250c2277SThomas Gleixner	.endr
489250c2277SThomas Gleixner
4908170e6beSH. Peter Anvin	__INITDATA
4911a8770b7SJiri Slaby	.balign 4
4921a8770b7SJiri Slaby
493b1bd27b9SJiri SlabySYM_DATA_START_PTI_ALIGNED(early_top_pgt)
4946f9dd329SKirill A. Shutemov	.fill	512,8,0
495d9e9a641SDave Hansen	.fill	PTI_USER_PGD_FILL,8,0
496b1bd27b9SJiri SlabySYM_DATA_END(early_top_pgt)
4978170e6beSH. Peter Anvin
498b1bd27b9SJiri SlabySYM_DATA_START_PAGE_ALIGNED(early_dynamic_pgts)
4998170e6beSH. Peter Anvin	.fill	512*EARLY_DYNAMIC_PAGE_TABLES,8,0
500b1bd27b9SJiri SlabySYM_DATA_END(early_dynamic_pgts)
5018170e6beSH. Peter Anvin
502b1bd27b9SJiri SlabySYM_DATA(early_recursion_flag, .long 0)
5031a8770b7SJiri Slaby
504b9af7c0dSSuresh Siddha	.data
5058170e6beSH. Peter Anvin
5067733607fSMaran Wilson#if defined(CONFIG_XEN_PV) || defined(CONFIG_PVH)
507b1bd27b9SJiri SlabySYM_DATA_START_PTI_ALIGNED(init_top_pgt)
50821729f81STom Lendacky	.quad   level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
509b9952ec7SKirill A. Shutemov	.org    init_top_pgt + L4_PAGE_OFFSET*8, 0
51021729f81STom Lendacky	.quad   level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
511b9952ec7SKirill A. Shutemov	.org    init_top_pgt + L4_START_KERNEL*8, 0
512250c2277SThomas Gleixner	/* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
51321729f81STom Lendacky	.quad   level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
514d9e9a641SDave Hansen	.fill	PTI_USER_PGD_FILL,8,0
515b1bd27b9SJiri SlabySYM_DATA_END(init_top_pgt)
516250c2277SThomas Gleixner
517b1bd27b9SJiri SlabySYM_DATA_START_PAGE_ALIGNED(level3_ident_pgt)
51821729f81STom Lendacky	.quad	level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
519250c2277SThomas Gleixner	.fill	511, 8, 0
520b1bd27b9SJiri SlabySYM_DATA_END(level3_ident_pgt)
521b1bd27b9SJiri SlabySYM_DATA_START_PAGE_ALIGNED(level2_ident_pgt)
522430d4005SDave Hansen	/*
523430d4005SDave Hansen	 * Since I easily can, map the first 1G.
5248170e6beSH. Peter Anvin	 * Don't set NX because code runs from these pages.
525430d4005SDave Hansen	 *
526430d4005SDave Hansen	 * Note: This sets _PAGE_GLOBAL despite whether
527430d4005SDave Hansen	 * the CPU supports it or it is enabled.  But,
528430d4005SDave Hansen	 * the CPU should ignore the bit.
5298170e6beSH. Peter Anvin	 */
5308170e6beSH. Peter Anvin	PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD)
531b1bd27b9SJiri SlabySYM_DATA_END(level2_ident_pgt)
5324375c299SKirill A. Shutemov#else
533b1bd27b9SJiri SlabySYM_DATA_START_PTI_ALIGNED(init_top_pgt)
5344375c299SKirill A. Shutemov	.fill	512,8,0
535d9e9a641SDave Hansen	.fill	PTI_USER_PGD_FILL,8,0
536b1bd27b9SJiri SlabySYM_DATA_END(init_top_pgt)
5378170e6beSH. Peter Anvin#endif
538250c2277SThomas Gleixner
539032370b9SKirill A. Shutemov#ifdef CONFIG_X86_5LEVEL
540b1bd27b9SJiri SlabySYM_DATA_START_PAGE_ALIGNED(level4_kernel_pgt)
541032370b9SKirill A. Shutemov	.fill	511,8,0
54221729f81STom Lendacky	.quad	level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
543b1bd27b9SJiri SlabySYM_DATA_END(level4_kernel_pgt)
544032370b9SKirill A. Shutemov#endif
545032370b9SKirill A. Shutemov
546b1bd27b9SJiri SlabySYM_DATA_START_PAGE_ALIGNED(level3_kernel_pgt)
547a6523748SEduardo Habkost	.fill	L3_START_KERNEL,8,0
548250c2277SThomas Gleixner	/* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
54921729f81STom Lendacky	.quad	level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
55021729f81STom Lendacky	.quad	level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
551b1bd27b9SJiri SlabySYM_DATA_END(level3_kernel_pgt)
552250c2277SThomas Gleixner
553b1bd27b9SJiri SlabySYM_DATA_START_PAGE_ALIGNED(level2_kernel_pgt)
55488f3aec7SIngo Molnar	/*
555ea3186b9SArvind Sankar	 * Kernel high mapping.
55688f3aec7SIngo Molnar	 *
557ea3186b9SArvind Sankar	 * The kernel code+data+bss must be located below KERNEL_IMAGE_SIZE in
558ea3186b9SArvind Sankar	 * virtual address space, which is 1 GiB if RANDOMIZE_BASE is enabled,
559ea3186b9SArvind Sankar	 * 512 MiB otherwise.
56088f3aec7SIngo Molnar	 *
561ea3186b9SArvind Sankar	 * (NOTE: after that starts the module area, see MODULES_VADDR.)
562430d4005SDave Hansen	 *
563ea3186b9SArvind Sankar	 * This table is eventually used by the kernel during normal runtime.
564ea3186b9SArvind Sankar	 * Care must be taken to clear out undesired bits later, like _PAGE_RW
565ea3186b9SArvind Sankar	 * or _PAGE_GLOBAL in some cases.
56688f3aec7SIngo Molnar	 */
567ea3186b9SArvind Sankar	PMDS(0, __PAGE_KERNEL_LARGE_EXEC, KERNEL_IMAGE_SIZE/PMD_SIZE)
568b1bd27b9SJiri SlabySYM_DATA_END(level2_kernel_pgt)
569250c2277SThomas Gleixner
570b1bd27b9SJiri SlabySYM_DATA_START_PAGE_ALIGNED(level2_fixmap_pgt)
57105ab1d8aSFeng Tang	.fill	(512 - 4 - FIXMAP_PMD_NUM),8,0
57205ab1d8aSFeng Tang	pgtno = 0
57305ab1d8aSFeng Tang	.rept (FIXMAP_PMD_NUM)
57405ab1d8aSFeng Tang	.quad level1_fixmap_pgt + (pgtno << PAGE_SHIFT) - __START_KERNEL_map \
57505ab1d8aSFeng Tang		+ _PAGE_TABLE_NOENC;
57605ab1d8aSFeng Tang	pgtno = pgtno + 1
57705ab1d8aSFeng Tang	.endr
57805ab1d8aSFeng Tang	/* 6 MB reserved space + a 2MB hole */
57905ab1d8aSFeng Tang	.fill	4,8,0
580b1bd27b9SJiri SlabySYM_DATA_END(level2_fixmap_pgt)
5818170e6beSH. Peter Anvin
582b1bd27b9SJiri SlabySYM_DATA_START_PAGE_ALIGNED(level1_fixmap_pgt)
58305ab1d8aSFeng Tang	.rept (FIXMAP_PMD_NUM)
584250c2277SThomas Gleixner	.fill	512,8,0
58505ab1d8aSFeng Tang	.endr
586b1bd27b9SJiri SlabySYM_DATA_END(level1_fixmap_pgt)
587250c2277SThomas Gleixner
588250c2277SThomas Gleixner#undef PMDS
589250c2277SThomas Gleixner
590250c2277SThomas Gleixner	.data
591250c2277SThomas Gleixner	.align 16
592250c2277SThomas Gleixner
593b1bd27b9SJiri SlabySYM_DATA(early_gdt_descr,		.word GDT_ENTRIES*8-1)
594b1bd27b9SJiri SlabySYM_DATA_LOCAL(early_gdt_descr_base,	.quad INIT_PER_CPU_VAR(gdt_page))
595b1bd27b9SJiri Slaby
596b1bd27b9SJiri Slaby	.align 16
597250c2277SThomas Gleixner/* This must match the first entry in level2_kernel_pgt */
598b1bd27b9SJiri SlabySYM_DATA(phys_base, .quad 0x0)
599784d5699SAl ViroEXPORT_SYMBOL(phys_base)
600250c2277SThomas Gleixner
6018c5e5ac3SJeremy Fitzhardinge#include "../../x86/xen/xen-head.S"
602250c2277SThomas Gleixner
60302b7da37STim Abbott	__PAGE_ALIGNED_BSS
604b1bd27b9SJiri SlabySYM_DATA_START_PAGE_ALIGNED(empty_zero_page)
605250c2277SThomas Gleixner	.skip PAGE_SIZE
606b1bd27b9SJiri SlabySYM_DATA_END(empty_zero_page)
607784d5699SAl ViroEXPORT_SYMBOL(empty_zero_page)
608ef7f0d6aSAndrey Ryabinin
609