xref: /openbmc/linux/arch/x86/kernel/head_64.S (revision 4ae59b91)
1250c2277SThomas Gleixner/*
2250c2277SThomas Gleixner *  linux/arch/x86_64/kernel/head.S -- start in 32bit and switch to 64bit
3250c2277SThomas Gleixner *
4250c2277SThomas Gleixner *  Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
5250c2277SThomas Gleixner *  Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
6250c2277SThomas Gleixner *  Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
7250c2277SThomas Gleixner *  Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
8250c2277SThomas Gleixner *  Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
9250c2277SThomas Gleixner */
10250c2277SThomas Gleixner
11250c2277SThomas Gleixner
12250c2277SThomas Gleixner#include <linux/linkage.h>
13250c2277SThomas Gleixner#include <linux/threads.h>
14250c2277SThomas Gleixner#include <linux/init.h>
15250c2277SThomas Gleixner#include <asm/segment.h>
16250c2277SThomas Gleixner#include <asm/pgtable.h>
17250c2277SThomas Gleixner#include <asm/page.h>
18250c2277SThomas Gleixner#include <asm/msr.h>
19250c2277SThomas Gleixner#include <asm/cache.h>
20369101daSCyrill Gorcunov#include <asm/processor-flags.h>
21b12d8db8STejun Heo#include <asm/percpu.h>
22250c2277SThomas Gleixner
2349a69787SGlauber de Oliveira Costa#ifdef CONFIG_PARAVIRT
2449a69787SGlauber de Oliveira Costa#include <asm/asm-offsets.h>
2549a69787SGlauber de Oliveira Costa#include <asm/paravirt.h>
2649a69787SGlauber de Oliveira Costa#else
2749a69787SGlauber de Oliveira Costa#define GET_CR2_INTO_RCX movq %cr2, %rcx
2849a69787SGlauber de Oliveira Costa#endif
2949a69787SGlauber de Oliveira Costa
30250c2277SThomas Gleixner/* we are not able to switch in one step to the final KERNEL ADRESS SPACE
31250c2277SThomas Gleixner * because we need identity-mapped pages.
32250c2277SThomas Gleixner *
33250c2277SThomas Gleixner */
34250c2277SThomas Gleixner
35a6523748SEduardo Habkost#define pud_index(x)	(((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
36a6523748SEduardo Habkost
37a6523748SEduardo HabkostL4_PAGE_OFFSET = pgd_index(__PAGE_OFFSET)
38a6523748SEduardo HabkostL3_PAGE_OFFSET = pud_index(__PAGE_OFFSET)
39a6523748SEduardo HabkostL4_START_KERNEL = pgd_index(__START_KERNEL_map)
40a6523748SEduardo HabkostL3_START_KERNEL = pud_index(__START_KERNEL_map)
41a6523748SEduardo Habkost
42250c2277SThomas Gleixner	.text
434ae59b91STim Abbott	__HEAD
44250c2277SThomas Gleixner	.code64
45250c2277SThomas Gleixner	.globl startup_64
46250c2277SThomas Gleixnerstartup_64:
47250c2277SThomas Gleixner
48250c2277SThomas Gleixner	/*
49250c2277SThomas Gleixner	 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
50250c2277SThomas Gleixner	 * and someone has loaded an identity mapped page table
51250c2277SThomas Gleixner	 * for us.  These identity mapped page tables map all of the
52250c2277SThomas Gleixner	 * kernel pages and possibly all of memory.
53250c2277SThomas Gleixner	 *
54250c2277SThomas Gleixner	 * %esi holds a physical pointer to real_mode_data.
55250c2277SThomas Gleixner	 *
56250c2277SThomas Gleixner	 * We come here either directly from a 64bit bootloader, or from
57250c2277SThomas Gleixner	 * arch/x86_64/boot/compressed/head.S.
58250c2277SThomas Gleixner	 *
59250c2277SThomas Gleixner	 * We only come here initially at boot nothing else comes here.
60250c2277SThomas Gleixner	 *
61250c2277SThomas Gleixner	 * Since we may be loaded at an address different from what we were
62250c2277SThomas Gleixner	 * compiled to run at we first fixup the physical addresses in our page
63250c2277SThomas Gleixner	 * tables and then reload them.
64250c2277SThomas Gleixner	 */
65250c2277SThomas Gleixner
66250c2277SThomas Gleixner	/* Compute the delta between the address I am compiled to run at and the
67250c2277SThomas Gleixner	 * address I am actually running at.
68250c2277SThomas Gleixner	 */
69250c2277SThomas Gleixner	leaq	_text(%rip), %rbp
70250c2277SThomas Gleixner	subq	$_text - __START_KERNEL_map, %rbp
71250c2277SThomas Gleixner
72250c2277SThomas Gleixner	/* Is the address not 2M aligned? */
73250c2277SThomas Gleixner	movq	%rbp, %rax
7431422c51SAndi Kleen	andl	$~PMD_PAGE_MASK, %eax
75250c2277SThomas Gleixner	testl	%eax, %eax
76250c2277SThomas Gleixner	jnz	bad_address
77250c2277SThomas Gleixner
78250c2277SThomas Gleixner	/* Is the address too large? */
79250c2277SThomas Gleixner	leaq	_text(%rip), %rdx
80250c2277SThomas Gleixner	movq	$PGDIR_SIZE, %rax
81250c2277SThomas Gleixner	cmpq	%rax, %rdx
82250c2277SThomas Gleixner	jae	bad_address
83250c2277SThomas Gleixner
84250c2277SThomas Gleixner	/* Fixup the physical addresses in the page table
85250c2277SThomas Gleixner	 */
86250c2277SThomas Gleixner	addq	%rbp, init_level4_pgt + 0(%rip)
87a6523748SEduardo Habkost	addq	%rbp, init_level4_pgt + (L4_PAGE_OFFSET*8)(%rip)
88a6523748SEduardo Habkost	addq	%rbp, init_level4_pgt + (L4_START_KERNEL*8)(%rip)
89250c2277SThomas Gleixner
90250c2277SThomas Gleixner	addq	%rbp, level3_ident_pgt + 0(%rip)
91250c2277SThomas Gleixner
92250c2277SThomas Gleixner	addq	%rbp, level3_kernel_pgt + (510*8)(%rip)
93250c2277SThomas Gleixner	addq	%rbp, level3_kernel_pgt + (511*8)(%rip)
94250c2277SThomas Gleixner
95250c2277SThomas Gleixner	addq	%rbp, level2_fixmap_pgt + (506*8)(%rip)
96250c2277SThomas Gleixner
97250c2277SThomas Gleixner	/* Add an Identity mapping if I am above 1G */
98250c2277SThomas Gleixner	leaq	_text(%rip), %rdi
9931422c51SAndi Kleen	andq	$PMD_PAGE_MASK, %rdi
100250c2277SThomas Gleixner
101250c2277SThomas Gleixner	movq	%rdi, %rax
102250c2277SThomas Gleixner	shrq	$PUD_SHIFT, %rax
103250c2277SThomas Gleixner	andq	$(PTRS_PER_PUD - 1), %rax
104250c2277SThomas Gleixner	jz	ident_complete
105250c2277SThomas Gleixner
106250c2277SThomas Gleixner	leaq	(level2_spare_pgt - __START_KERNEL_map + _KERNPG_TABLE)(%rbp), %rdx
107250c2277SThomas Gleixner	leaq	level3_ident_pgt(%rip), %rbx
108250c2277SThomas Gleixner	movq	%rdx, 0(%rbx, %rax, 8)
109250c2277SThomas Gleixner
110250c2277SThomas Gleixner	movq	%rdi, %rax
111250c2277SThomas Gleixner	shrq	$PMD_SHIFT, %rax
112250c2277SThomas Gleixner	andq	$(PTRS_PER_PMD - 1), %rax
113b2bc2731SSuresh Siddha	leaq	__PAGE_KERNEL_IDENT_LARGE_EXEC(%rdi), %rdx
114250c2277SThomas Gleixner	leaq	level2_spare_pgt(%rip), %rbx
115250c2277SThomas Gleixner	movq	%rdx, 0(%rbx, %rax, 8)
116250c2277SThomas Gleixnerident_complete:
117250c2277SThomas Gleixner
11831eedd82SThomas Gleixner	/*
11931eedd82SThomas Gleixner	 * Fixup the kernel text+data virtual addresses. Note that
12031eedd82SThomas Gleixner	 * we might write invalid pmds, when the kernel is relocated
12131eedd82SThomas Gleixner	 * cleanup_highmap() fixes this up along with the mappings
12231eedd82SThomas Gleixner	 * beyond _end.
123250c2277SThomas Gleixner	 */
12431eedd82SThomas Gleixner
125250c2277SThomas Gleixner	leaq	level2_kernel_pgt(%rip), %rdi
126250c2277SThomas Gleixner	leaq	4096(%rdi), %r8
127250c2277SThomas Gleixner	/* See if it is a valid page table entry */
128250c2277SThomas Gleixner1:	testq	$1, 0(%rdi)
129250c2277SThomas Gleixner	jz	2f
130250c2277SThomas Gleixner	addq	%rbp, 0(%rdi)
131250c2277SThomas Gleixner	/* Go to the next page */
132250c2277SThomas Gleixner2:	addq	$8, %rdi
133250c2277SThomas Gleixner	cmp	%r8, %rdi
134250c2277SThomas Gleixner	jne	1b
135250c2277SThomas Gleixner
136250c2277SThomas Gleixner	/* Fixup phys_base */
137250c2277SThomas Gleixner	addq	%rbp, phys_base(%rip)
138250c2277SThomas Gleixner
13964e83b5aSRafael J. Wysocki#ifdef CONFIG_X86_TRAMPOLINE
140250c2277SThomas Gleixner	addq	%rbp, trampoline_level4_pgt + 0(%rip)
141250c2277SThomas Gleixner	addq	%rbp, trampoline_level4_pgt + (511*8)(%rip)
142250c2277SThomas Gleixner#endif
143250c2277SThomas Gleixner
144250c2277SThomas Gleixner	/* Due to ENTRY(), sometimes the empty space gets filled with
145250c2277SThomas Gleixner	 * zeros. Better take a jmp than relying on empty space being
146250c2277SThomas Gleixner	 * filled with 0x90 (nop)
147250c2277SThomas Gleixner	 */
148250c2277SThomas Gleixner	jmp secondary_startup_64
149250c2277SThomas GleixnerENTRY(secondary_startup_64)
150250c2277SThomas Gleixner	/*
151250c2277SThomas Gleixner	 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
152250c2277SThomas Gleixner	 * and someone has loaded a mapped page table.
153250c2277SThomas Gleixner	 *
154250c2277SThomas Gleixner	 * %esi holds a physical pointer to real_mode_data.
155250c2277SThomas Gleixner	 *
156250c2277SThomas Gleixner	 * We come here either from startup_64 (using physical addresses)
157250c2277SThomas Gleixner	 * or from trampoline.S (using virtual addresses).
158250c2277SThomas Gleixner	 *
159250c2277SThomas Gleixner	 * Using virtual addresses from trampoline.S removes the need
160250c2277SThomas Gleixner	 * to have any identity mapped pages in the kernel page table
161250c2277SThomas Gleixner	 * after the boot processor executes this code.
162250c2277SThomas Gleixner	 */
163250c2277SThomas Gleixner
164250c2277SThomas Gleixner	/* Enable PAE mode and PGE */
16505139d8fSCyrill Gorcunov	movl	$(X86_CR4_PAE | X86_CR4_PGE), %eax
166250c2277SThomas Gleixner	movq	%rax, %cr4
167250c2277SThomas Gleixner
168250c2277SThomas Gleixner	/* Setup early boot stage 4 level pagetables. */
169250c2277SThomas Gleixner	movq	$(init_level4_pgt - __START_KERNEL_map), %rax
170250c2277SThomas Gleixner	addq	phys_base(%rip), %rax
171250c2277SThomas Gleixner	movq	%rax, %cr3
172250c2277SThomas Gleixner
173250c2277SThomas Gleixner	/* Ensure I am executing from virtual addresses */
174250c2277SThomas Gleixner	movq	$1f, %rax
175250c2277SThomas Gleixner	jmp	*%rax
176250c2277SThomas Gleixner1:
177250c2277SThomas Gleixner
178250c2277SThomas Gleixner	/* Check if nx is implemented */
179250c2277SThomas Gleixner	movl	$0x80000001, %eax
180250c2277SThomas Gleixner	cpuid
181250c2277SThomas Gleixner	movl	%edx,%edi
182250c2277SThomas Gleixner
183250c2277SThomas Gleixner	/* Setup EFER (Extended Feature Enable Register) */
184250c2277SThomas Gleixner	movl	$MSR_EFER, %ecx
185250c2277SThomas Gleixner	rdmsr
186250c2277SThomas Gleixner	btsl	$_EFER_SCE, %eax	/* Enable System Call */
187250c2277SThomas Gleixner	btl	$20,%edi		/* No Execute supported? */
188250c2277SThomas Gleixner	jnc     1f
189250c2277SThomas Gleixner	btsl	$_EFER_NX, %eax
190250c2277SThomas Gleixner1:	wrmsr				/* Make changes effective */
191250c2277SThomas Gleixner
192250c2277SThomas Gleixner	/* Setup cr0 */
193369101daSCyrill Gorcunov#define CR0_STATE	(X86_CR0_PE | X86_CR0_MP | X86_CR0_ET | \
194369101daSCyrill Gorcunov			 X86_CR0_NE | X86_CR0_WP | X86_CR0_AM | \
195369101daSCyrill Gorcunov			 X86_CR0_PG)
196369101daSCyrill Gorcunov	movl	$CR0_STATE, %eax
197250c2277SThomas Gleixner	/* Make changes effective */
198250c2277SThomas Gleixner	movq	%rax, %cr0
199250c2277SThomas Gleixner
200250c2277SThomas Gleixner	/* Setup a boot time stack */
2019cf4f298SGlauber Costa	movq stack_start(%rip),%rsp
202250c2277SThomas Gleixner
203250c2277SThomas Gleixner	/* zero EFLAGS after setting rsp */
204250c2277SThomas Gleixner	pushq $0
205250c2277SThomas Gleixner	popfq
206250c2277SThomas Gleixner
207250c2277SThomas Gleixner	/*
208250c2277SThomas Gleixner	 * We must switch to a new descriptor in kernel space for the GDT
209250c2277SThomas Gleixner	 * because soon the kernel won't have access anymore to the userspace
210250c2277SThomas Gleixner	 * addresses where we're currently running on. We have to do that here
211250c2277SThomas Gleixner	 * because in 32bit we couldn't load a 64bit linear address.
212250c2277SThomas Gleixner	 */
213a939098aSGlauber Costa	lgdt	early_gdt_descr(%rip)
214250c2277SThomas Gleixner
215250c2277SThomas Gleixner	/* set up data segments. actually 0 would do too */
216250c2277SThomas Gleixner	movl $__KERNEL_DS,%eax
217250c2277SThomas Gleixner	movl %eax,%ds
218250c2277SThomas Gleixner	movl %eax,%ss
219250c2277SThomas Gleixner	movl %eax,%es
220250c2277SThomas Gleixner
221250c2277SThomas Gleixner	/*
222250c2277SThomas Gleixner	 * We don't really need to load %fs or %gs, but load them anyway
223250c2277SThomas Gleixner	 * to kill any stale realmode selectors.  This allows execution
224250c2277SThomas Gleixner	 * under VT hardware.
225250c2277SThomas Gleixner	 */
226250c2277SThomas Gleixner	movl %eax,%fs
227250c2277SThomas Gleixner	movl %eax,%gs
228250c2277SThomas Gleixner
229f32ff538STejun Heo	/* Set up %gs.
230f32ff538STejun Heo	 *
231947e76cdSBrian Gerst	 * The base of %gs always points to the bottom of the irqstack
232947e76cdSBrian Gerst	 * union.  If the stack protector canary is enabled, it is
233947e76cdSBrian Gerst	 * located at %gs:40.  Note that, on SMP, the boot cpu uses
234947e76cdSBrian Gerst	 * init data section till per cpu areas are set up.
235250c2277SThomas Gleixner	 */
236250c2277SThomas Gleixner	movl	$MSR_GS_BASE,%ecx
237f32ff538STejun Heo	movq	initial_gs(%rip),%rax
238250c2277SThomas Gleixner	movq    %rax,%rdx
239250c2277SThomas Gleixner	shrq	$32,%rdx
240250c2277SThomas Gleixner	wrmsr
241250c2277SThomas Gleixner
242250c2277SThomas Gleixner	/* esi is pointer to real mode structure with interesting info.
243250c2277SThomas Gleixner	   pass it to C */
244250c2277SThomas Gleixner	movl	%esi, %edi
245250c2277SThomas Gleixner
246250c2277SThomas Gleixner	/* Finally jump to run C code and to be on real kernel address
247250c2277SThomas Gleixner	 * Since we are running on identity-mapped space we have to jump
248250c2277SThomas Gleixner	 * to the full 64bit address, this is only possible as indirect
249250c2277SThomas Gleixner	 * jump.  In addition we need to ensure %cs is set so we make this
250250c2277SThomas Gleixner	 * a far return.
251250c2277SThomas Gleixner	 */
252250c2277SThomas Gleixner	movq	initial_code(%rip),%rax
253250c2277SThomas Gleixner	pushq	$0		# fake return address to stop unwinder
254250c2277SThomas Gleixner	pushq	$__KERNEL_CS	# set correct cs
255250c2277SThomas Gleixner	pushq	%rax		# target address in negative space
256250c2277SThomas Gleixner	lretq
257250c2277SThomas Gleixner
258250c2277SThomas Gleixner	/* SMP bootup changes these two */
259da5968aeSSam Ravnborg	__REFDATA
260250c2277SThomas Gleixner	.align	8
261f1fbabb3SSam Ravnborg	ENTRY(initial_code)
262250c2277SThomas Gleixner	.quad	x86_64_start_kernel
263f32ff538STejun Heo	ENTRY(initial_gs)
2642add8e23SBrian Gerst	.quad	INIT_PER_CPU_VAR(irq_stack_union)
265f1fbabb3SSam Ravnborg	__FINITDATA
266f1fbabb3SSam Ravnborg
2679cf4f298SGlauber Costa	ENTRY(stack_start)
268250c2277SThomas Gleixner	.quad  init_thread_union+THREAD_SIZE-8
2699cf4f298SGlauber Costa	.word  0
270250c2277SThomas Gleixner
271250c2277SThomas Gleixnerbad_address:
272250c2277SThomas Gleixner	jmp bad_address
273250c2277SThomas Gleixner
27441bd4eacSAndi Kleen	.section ".init.text","ax"
275076f9776SIngo Molnar#ifdef CONFIG_EARLY_PRINTK
2768866cd9dSRoland McGrath	.globl early_idt_handlers
2778866cd9dSRoland McGrathearly_idt_handlers:
278749c970aSAndi Kleen	i = 0
279749c970aSAndi Kleen	.rept NUM_EXCEPTION_VECTORS
280749c970aSAndi Kleen	movl $i, %esi
281749c970aSAndi Kleen	jmp early_idt_handler
282749c970aSAndi Kleen	i = i + 1
283749c970aSAndi Kleen	.endr
284076f9776SIngo Molnar#endif
2858866cd9dSRoland McGrath
286250c2277SThomas GleixnerENTRY(early_idt_handler)
287076f9776SIngo Molnar#ifdef CONFIG_EARLY_PRINTK
288250c2277SThomas Gleixner	cmpl $2,early_recursion_flag(%rip)
289250c2277SThomas Gleixner	jz  1f
290250c2277SThomas Gleixner	incl early_recursion_flag(%rip)
29149a69787SGlauber de Oliveira Costa	GET_CR2_INTO_RCX
2928866cd9dSRoland McGrath	movq %rcx,%r9
2938866cd9dSRoland McGrath	xorl %r8d,%r8d		# zero for error code
2948866cd9dSRoland McGrath	movl %esi,%ecx		# get vector number
2958866cd9dSRoland McGrath	# Test %ecx against mask of vectors that push error code.
2968866cd9dSRoland McGrath	cmpl $31,%ecx
2978866cd9dSRoland McGrath	ja 0f
2988866cd9dSRoland McGrath	movl $1,%eax
2998866cd9dSRoland McGrath	salq %cl,%rax
3008866cd9dSRoland McGrath	testl $0x27d00,%eax
3018866cd9dSRoland McGrath	je 0f
3028866cd9dSRoland McGrath	popq %r8		# get error code
3038866cd9dSRoland McGrath0:	movq 0(%rsp),%rcx	# get ip
3048866cd9dSRoland McGrath	movq 8(%rsp),%rdx	# get cs
3058866cd9dSRoland McGrath	xorl %eax,%eax
306250c2277SThomas Gleixner	leaq early_idt_msg(%rip),%rdi
307250c2277SThomas Gleixner	call early_printk
308250c2277SThomas Gleixner	cmpl $2,early_recursion_flag(%rip)
309250c2277SThomas Gleixner	jz  1f
310250c2277SThomas Gleixner	call dump_stack
311250c2277SThomas Gleixner#ifdef CONFIG_KALLSYMS
312250c2277SThomas Gleixner	leaq early_idt_ripmsg(%rip),%rdi
3137aed55d1SJiri Slaby	movq 0(%rsp),%rsi	# get rip again
314250c2277SThomas Gleixner	call __print_symbol
315250c2277SThomas Gleixner#endif
316076f9776SIngo Molnar#endif /* EARLY_PRINTK */
317250c2277SThomas Gleixner1:	hlt
318250c2277SThomas Gleixner	jmp 1b
319076f9776SIngo Molnar
320076f9776SIngo Molnar#ifdef CONFIG_EARLY_PRINTK
321250c2277SThomas Gleixnerearly_recursion_flag:
322250c2277SThomas Gleixner	.long 0
323250c2277SThomas Gleixner
324250c2277SThomas Gleixnerearly_idt_msg:
3258866cd9dSRoland McGrath	.asciz "PANIC: early exception %02lx rip %lx:%lx error %lx cr2 %lx\n"
326250c2277SThomas Gleixnerearly_idt_ripmsg:
327250c2277SThomas Gleixner	.asciz "RIP %s\n"
328076f9776SIngo Molnar#endif /* CONFIG_EARLY_PRINTK */
32941bd4eacSAndi Kleen	.previous
330250c2277SThomas Gleixner
331250c2277SThomas Gleixner#define NEXT_PAGE(name) \
332250c2277SThomas Gleixner	.balign	PAGE_SIZE; \
333250c2277SThomas GleixnerENTRY(name)
334250c2277SThomas Gleixner
335250c2277SThomas Gleixner/* Automate the creation of 1 to 1 mapping pmd entries */
336250c2277SThomas Gleixner#define PMDS(START, PERM, COUNT)			\
337250c2277SThomas Gleixner	i = 0 ;						\
338250c2277SThomas Gleixner	.rept (COUNT) ;					\
3390e192b99SCyrill Gorcunov	.quad	(START) + (i << PMD_SHIFT) + (PERM) ;	\
340250c2277SThomas Gleixner	i = i + 1 ;					\
341250c2277SThomas Gleixner	.endr
342250c2277SThomas Gleixner
343250c2277SThomas Gleixner	/*
344250c2277SThomas Gleixner	 * This default setting generates an ident mapping at address 0x100000
345250c2277SThomas Gleixner	 * and a mapping for the kernel that precisely maps virtual address
346250c2277SThomas Gleixner	 * 0xffffffff80000000 to physical address 0x000000. (always using
347250c2277SThomas Gleixner	 * 2Mbyte large pages provided by PAE mode)
348250c2277SThomas Gleixner	 */
349250c2277SThomas GleixnerNEXT_PAGE(init_level4_pgt)
350250c2277SThomas Gleixner	.quad	level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
351a6523748SEduardo Habkost	.org	init_level4_pgt + L4_PAGE_OFFSET*8, 0
352250c2277SThomas Gleixner	.quad	level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
353a6523748SEduardo Habkost	.org	init_level4_pgt + L4_START_KERNEL*8, 0
354250c2277SThomas Gleixner	/* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
355250c2277SThomas Gleixner	.quad	level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE
356250c2277SThomas Gleixner
357250c2277SThomas GleixnerNEXT_PAGE(level3_ident_pgt)
358250c2277SThomas Gleixner	.quad	level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
359250c2277SThomas Gleixner	.fill	511,8,0
360250c2277SThomas Gleixner
361250c2277SThomas GleixnerNEXT_PAGE(level3_kernel_pgt)
362a6523748SEduardo Habkost	.fill	L3_START_KERNEL,8,0
363250c2277SThomas Gleixner	/* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
364250c2277SThomas Gleixner	.quad	level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE
365250c2277SThomas Gleixner	.quad	level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
366250c2277SThomas Gleixner
367250c2277SThomas GleixnerNEXT_PAGE(level2_fixmap_pgt)
3686596f242SIngo Molnar	.fill	506,8,0
3696596f242SIngo Molnar	.quad	level1_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
3706596f242SIngo Molnar	/* 8MB reserved for vsyscalls + a 2MB hole = 4 + 1 entries */
3716596f242SIngo Molnar	.fill	5,8,0
3726596f242SIngo Molnar
3736596f242SIngo MolnarNEXT_PAGE(level1_fixmap_pgt)
374250c2277SThomas Gleixner	.fill	512,8,0
375250c2277SThomas Gleixner
376250c2277SThomas GleixnerNEXT_PAGE(level2_ident_pgt)
377250c2277SThomas Gleixner	/* Since I easily can, map the first 1G.
378250c2277SThomas Gleixner	 * Don't set NX because code runs from these pages.
379250c2277SThomas Gleixner	 */
380b2bc2731SSuresh Siddha	PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD)
381250c2277SThomas Gleixner
382250c2277SThomas GleixnerNEXT_PAGE(level2_kernel_pgt)
38388f3aec7SIngo Molnar	/*
38485eb69a1SIngo Molnar	 * 512 MB kernel mapping. We spend a full page on this pagetable
38588f3aec7SIngo Molnar	 * anyway.
38688f3aec7SIngo Molnar	 *
38788f3aec7SIngo Molnar	 * The kernel code+data+bss must not be bigger than that.
38888f3aec7SIngo Molnar	 *
38985eb69a1SIngo Molnar	 * (NOTE: at +512MB starts the module area, see MODULES_VADDR.
39088f3aec7SIngo Molnar	 *  If you want to increase this then increase MODULES_VADDR
39188f3aec7SIngo Molnar	 *  too.)
39288f3aec7SIngo Molnar	 */
3938490638cSJeremy Fitzhardinge	PMDS(0, __PAGE_KERNEL_LARGE_EXEC,
394d4afe414SIngo Molnar		KERNEL_IMAGE_SIZE/PMD_SIZE)
395250c2277SThomas Gleixner
396250c2277SThomas GleixnerNEXT_PAGE(level2_spare_pgt)
397250c2277SThomas Gleixner	.fill   512, 8, 0
398250c2277SThomas Gleixner
399250c2277SThomas Gleixner#undef PMDS
400250c2277SThomas Gleixner#undef NEXT_PAGE
401250c2277SThomas Gleixner
402250c2277SThomas Gleixner	.data
403250c2277SThomas Gleixner	.align 16
404a939098aSGlauber Costa	.globl early_gdt_descr
405a939098aSGlauber Costaearly_gdt_descr:
406a939098aSGlauber Costa	.word	GDT_ENTRIES*8-1
4073e5d8f97STejun Heoearly_gdt_descr_base:
4082add8e23SBrian Gerst	.quad	INIT_PER_CPU_VAR(gdt_page)
409250c2277SThomas Gleixner
410250c2277SThomas GleixnerENTRY(phys_base)
411250c2277SThomas Gleixner	/* This must match the first entry in level2_kernel_pgt */
412250c2277SThomas Gleixner	.quad   0x0000000000000000
413250c2277SThomas Gleixner
4148c5e5ac3SJeremy Fitzhardinge#include "../../x86/xen/xen-head.S"
415250c2277SThomas Gleixner
416250c2277SThomas Gleixner	.section .bss, "aw", @nobits
417250c2277SThomas Gleixner	.align L1_CACHE_BYTES
418250c2277SThomas GleixnerENTRY(idt_table)
4195e112ae2SCyrill Gorcunov	.skip IDT_ENTRIES * 16
420250c2277SThomas Gleixner
421250c2277SThomas Gleixner	.section .bss.page_aligned, "aw", @nobits
422250c2277SThomas Gleixner	.align PAGE_SIZE
423250c2277SThomas GleixnerENTRY(empty_zero_page)
424250c2277SThomas Gleixner	.skip PAGE_SIZE
425