1184cd4a3SBenjamin Herrenschmidt /*
2184cd4a3SBenjamin Herrenschmidt  * Support PCI/PCIe on PowerNV platforms
3184cd4a3SBenjamin Herrenschmidt  *
4184cd4a3SBenjamin Herrenschmidt  * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5184cd4a3SBenjamin Herrenschmidt  *
6184cd4a3SBenjamin Herrenschmidt  * This program is free software; you can redistribute it and/or
7184cd4a3SBenjamin Herrenschmidt  * modify it under the terms of the GNU General Public License
8184cd4a3SBenjamin Herrenschmidt  * as published by the Free Software Foundation; either version
9184cd4a3SBenjamin Herrenschmidt  * 2 of the License, or (at your option) any later version.
10184cd4a3SBenjamin Herrenschmidt  */
11184cd4a3SBenjamin Herrenschmidt 
12cee72d5bSBenjamin Herrenschmidt #undef DEBUG
13184cd4a3SBenjamin Herrenschmidt 
14184cd4a3SBenjamin Herrenschmidt #include <linux/kernel.h>
15184cd4a3SBenjamin Herrenschmidt #include <linux/pci.h>
16361f2a2aSGavin Shan #include <linux/crash_dump.h>
1737c367f2SGavin Shan #include <linux/debugfs.h>
18184cd4a3SBenjamin Herrenschmidt #include <linux/delay.h>
19184cd4a3SBenjamin Herrenschmidt #include <linux/string.h>
20184cd4a3SBenjamin Herrenschmidt #include <linux/init.h>
21184cd4a3SBenjamin Herrenschmidt #include <linux/bootmem.h>
22184cd4a3SBenjamin Herrenschmidt #include <linux/irq.h>
23184cd4a3SBenjamin Herrenschmidt #include <linux/io.h>
24184cd4a3SBenjamin Herrenschmidt #include <linux/msi.h>
25cd15b048SBenjamin Herrenschmidt #include <linux/memblock.h>
26ac9a5889SAlexey Kardashevskiy #include <linux/iommu.h>
27e57080f1SAlexey Kardashevskiy #include <linux/rculist.h>
284793d65dSAlexey Kardashevskiy #include <linux/sizes.h>
29184cd4a3SBenjamin Herrenschmidt 
30184cd4a3SBenjamin Herrenschmidt #include <asm/sections.h>
31184cd4a3SBenjamin Herrenschmidt #include <asm/io.h>
32184cd4a3SBenjamin Herrenschmidt #include <asm/prom.h>
33184cd4a3SBenjamin Herrenschmidt #include <asm/pci-bridge.h>
34184cd4a3SBenjamin Herrenschmidt #include <asm/machdep.h>
35fb1b55d6SGavin Shan #include <asm/msi_bitmap.h>
36184cd4a3SBenjamin Herrenschmidt #include <asm/ppc-pci.h>
37184cd4a3SBenjamin Herrenschmidt #include <asm/opal.h>
38184cd4a3SBenjamin Herrenschmidt #include <asm/iommu.h>
39184cd4a3SBenjamin Herrenschmidt #include <asm/tce.h>
40137436c9SGavin Shan #include <asm/xics.h>
4137c367f2SGavin Shan #include <asm/debug.h>
42262af557SGuo Chao #include <asm/firmware.h>
4380c49c7eSIan Munsie #include <asm/pnv-pci.h>
44aca6913fSAlexey Kardashevskiy #include <asm/mmzone.h>
4580c49c7eSIan Munsie 
46ec249dd8SMichael Neuling #include <misc/cxl-base.h>
47184cd4a3SBenjamin Herrenschmidt 
48184cd4a3SBenjamin Herrenschmidt #include "powernv.h"
49184cd4a3SBenjamin Herrenschmidt #include "pci.h"
50184cd4a3SBenjamin Herrenschmidt 
51781a868fSWei Yang /* 256M DMA window, 4K TCE pages, 8 bytes TCE */
52781a868fSWei Yang #define TCE32_TABLE_SIZE	((0x10000000 / 0x1000) * 8)
53781a868fSWei Yang 
54bbb845c4SAlexey Kardashevskiy #define POWERNV_IOMMU_DEFAULT_LEVELS	1
55bbb845c4SAlexey Kardashevskiy #define POWERNV_IOMMU_MAX_LEVELS	5
56bbb845c4SAlexey Kardashevskiy 
57aca6913fSAlexey Kardashevskiy static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
58aca6913fSAlexey Kardashevskiy 
596d31c2faSJoe Perches static void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
606d31c2faSJoe Perches 			    const char *fmt, ...)
616d31c2faSJoe Perches {
626d31c2faSJoe Perches 	struct va_format vaf;
636d31c2faSJoe Perches 	va_list args;
646d31c2faSJoe Perches 	char pfix[32];
65184cd4a3SBenjamin Herrenschmidt 
666d31c2faSJoe Perches 	va_start(args, fmt);
676d31c2faSJoe Perches 
686d31c2faSJoe Perches 	vaf.fmt = fmt;
696d31c2faSJoe Perches 	vaf.va = &args;
706d31c2faSJoe Perches 
71781a868fSWei Yang 	if (pe->flags & PNV_IODA_PE_DEV)
726d31c2faSJoe Perches 		strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
73781a868fSWei Yang 	else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
746d31c2faSJoe Perches 		sprintf(pfix, "%04x:%02x     ",
756d31c2faSJoe Perches 			pci_domain_nr(pe->pbus), pe->pbus->number);
76781a868fSWei Yang #ifdef CONFIG_PCI_IOV
77781a868fSWei Yang 	else if (pe->flags & PNV_IODA_PE_VF)
78781a868fSWei Yang 		sprintf(pfix, "%04x:%02x:%2x.%d",
79781a868fSWei Yang 			pci_domain_nr(pe->parent_dev->bus),
80781a868fSWei Yang 			(pe->rid & 0xff00) >> 8,
81781a868fSWei Yang 			PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
82781a868fSWei Yang #endif /* CONFIG_PCI_IOV*/
836d31c2faSJoe Perches 
846d31c2faSJoe Perches 	printk("%spci %s: [PE# %.3d] %pV",
856d31c2faSJoe Perches 	       level, pfix, pe->pe_number, &vaf);
866d31c2faSJoe Perches 
876d31c2faSJoe Perches 	va_end(args);
886d31c2faSJoe Perches }
896d31c2faSJoe Perches 
906d31c2faSJoe Perches #define pe_err(pe, fmt, ...)					\
916d31c2faSJoe Perches 	pe_level_printk(pe, KERN_ERR, fmt, ##__VA_ARGS__)
926d31c2faSJoe Perches #define pe_warn(pe, fmt, ...)					\
936d31c2faSJoe Perches 	pe_level_printk(pe, KERN_WARNING, fmt, ##__VA_ARGS__)
946d31c2faSJoe Perches #define pe_info(pe, fmt, ...)					\
956d31c2faSJoe Perches 	pe_level_printk(pe, KERN_INFO, fmt, ##__VA_ARGS__)
96184cd4a3SBenjamin Herrenschmidt 
974e287840SThadeu Lima de Souza Cascardo static bool pnv_iommu_bypass_disabled __read_mostly;
984e287840SThadeu Lima de Souza Cascardo 
994e287840SThadeu Lima de Souza Cascardo static int __init iommu_setup(char *str)
1004e287840SThadeu Lima de Souza Cascardo {
1014e287840SThadeu Lima de Souza Cascardo 	if (!str)
1024e287840SThadeu Lima de Souza Cascardo 		return -EINVAL;
1034e287840SThadeu Lima de Souza Cascardo 
1044e287840SThadeu Lima de Souza Cascardo 	while (*str) {
1054e287840SThadeu Lima de Souza Cascardo 		if (!strncmp(str, "nobypass", 8)) {
1064e287840SThadeu Lima de Souza Cascardo 			pnv_iommu_bypass_disabled = true;
1074e287840SThadeu Lima de Souza Cascardo 			pr_info("PowerNV: IOMMU bypass window disabled.\n");
1084e287840SThadeu Lima de Souza Cascardo 			break;
1094e287840SThadeu Lima de Souza Cascardo 		}
1104e287840SThadeu Lima de Souza Cascardo 		str += strcspn(str, ",");
1114e287840SThadeu Lima de Souza Cascardo 		if (*str == ',')
1124e287840SThadeu Lima de Souza Cascardo 			str++;
1134e287840SThadeu Lima de Souza Cascardo 	}
1144e287840SThadeu Lima de Souza Cascardo 
1154e287840SThadeu Lima de Souza Cascardo 	return 0;
1164e287840SThadeu Lima de Souza Cascardo }
1174e287840SThadeu Lima de Souza Cascardo early_param("iommu", iommu_setup);
1184e287840SThadeu Lima de Souza Cascardo 
1198e0a1611SAlexey Kardashevskiy /*
1208e0a1611SAlexey Kardashevskiy  * stdcix is only supposed to be used in hypervisor real mode as per
1218e0a1611SAlexey Kardashevskiy  * the architecture spec
1228e0a1611SAlexey Kardashevskiy  */
1238e0a1611SAlexey Kardashevskiy static inline void __raw_rm_writeq(u64 val, volatile void __iomem *paddr)
1248e0a1611SAlexey Kardashevskiy {
1258e0a1611SAlexey Kardashevskiy 	__asm__ __volatile__("stdcix %0,0,%1"
1268e0a1611SAlexey Kardashevskiy 		: : "r" (val), "r" (paddr) : "memory");
1278e0a1611SAlexey Kardashevskiy }
1288e0a1611SAlexey Kardashevskiy 
129262af557SGuo Chao static inline bool pnv_pci_is_mem_pref_64(unsigned long flags)
130262af557SGuo Chao {
131262af557SGuo Chao 	return ((flags & (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH)) ==
132262af557SGuo Chao 		(IORESOURCE_MEM_64 | IORESOURCE_PREFETCH));
133262af557SGuo Chao }
134262af557SGuo Chao 
1354b82ab18SGavin Shan static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
1364b82ab18SGavin Shan {
1374b82ab18SGavin Shan 	if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe)) {
1384b82ab18SGavin Shan 		pr_warn("%s: Invalid PE %d on PHB#%x\n",
1394b82ab18SGavin Shan 			__func__, pe_no, phb->hose->global_number);
1404b82ab18SGavin Shan 		return;
1414b82ab18SGavin Shan 	}
1424b82ab18SGavin Shan 
143e9dc4d7fSGavin Shan 	if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
144e9dc4d7fSGavin Shan 		pr_debug("%s: PE %d was reserved on PHB#%x\n",
1454b82ab18SGavin Shan 			 __func__, pe_no, phb->hose->global_number);
1464b82ab18SGavin Shan 
1474b82ab18SGavin Shan 	phb->ioda.pe_array[pe_no].phb = phb;
1484b82ab18SGavin Shan 	phb->ioda.pe_array[pe_no].pe_number = pe_no;
1494b82ab18SGavin Shan }
1504b82ab18SGavin Shan 
151cad5cef6SGreg Kroah-Hartman static int pnv_ioda_alloc_pe(struct pnv_phb *phb)
152184cd4a3SBenjamin Herrenschmidt {
153184cd4a3SBenjamin Herrenschmidt 	unsigned long pe;
154184cd4a3SBenjamin Herrenschmidt 
155184cd4a3SBenjamin Herrenschmidt 	do {
156184cd4a3SBenjamin Herrenschmidt 		pe = find_next_zero_bit(phb->ioda.pe_alloc,
157184cd4a3SBenjamin Herrenschmidt 					phb->ioda.total_pe, 0);
158184cd4a3SBenjamin Herrenschmidt 		if (pe >= phb->ioda.total_pe)
159184cd4a3SBenjamin Herrenschmidt 			return IODA_INVALID_PE;
160184cd4a3SBenjamin Herrenschmidt 	} while(test_and_set_bit(pe, phb->ioda.pe_alloc));
161184cd4a3SBenjamin Herrenschmidt 
1624cce9550SGavin Shan 	phb->ioda.pe_array[pe].phb = phb;
163184cd4a3SBenjamin Herrenschmidt 	phb->ioda.pe_array[pe].pe_number = pe;
164184cd4a3SBenjamin Herrenschmidt 	return pe;
165184cd4a3SBenjamin Herrenschmidt }
166184cd4a3SBenjamin Herrenschmidt 
167cad5cef6SGreg Kroah-Hartman static void pnv_ioda_free_pe(struct pnv_phb *phb, int pe)
168184cd4a3SBenjamin Herrenschmidt {
169184cd4a3SBenjamin Herrenschmidt 	WARN_ON(phb->ioda.pe_array[pe].pdev);
170184cd4a3SBenjamin Herrenschmidt 
171184cd4a3SBenjamin Herrenschmidt 	memset(&phb->ioda.pe_array[pe], 0, sizeof(struct pnv_ioda_pe));
172184cd4a3SBenjamin Herrenschmidt 	clear_bit(pe, phb->ioda.pe_alloc);
173184cd4a3SBenjamin Herrenschmidt }
174184cd4a3SBenjamin Herrenschmidt 
175262af557SGuo Chao /* The default M64 BAR is shared by all PEs */
176262af557SGuo Chao static int pnv_ioda2_init_m64(struct pnv_phb *phb)
177262af557SGuo Chao {
178262af557SGuo Chao 	const char *desc;
179262af557SGuo Chao 	struct resource *r;
180262af557SGuo Chao 	s64 rc;
181262af557SGuo Chao 
182262af557SGuo Chao 	/* Configure the default M64 BAR */
183262af557SGuo Chao 	rc = opal_pci_set_phb_mem_window(phb->opal_id,
184262af557SGuo Chao 					 OPAL_M64_WINDOW_TYPE,
185262af557SGuo Chao 					 phb->ioda.m64_bar_idx,
186262af557SGuo Chao 					 phb->ioda.m64_base,
187262af557SGuo Chao 					 0, /* unused */
188262af557SGuo Chao 					 phb->ioda.m64_size);
189262af557SGuo Chao 	if (rc != OPAL_SUCCESS) {
190262af557SGuo Chao 		desc = "configuring";
191262af557SGuo Chao 		goto fail;
192262af557SGuo Chao 	}
193262af557SGuo Chao 
194262af557SGuo Chao 	/* Enable the default M64 BAR */
195262af557SGuo Chao 	rc = opal_pci_phb_mmio_enable(phb->opal_id,
196262af557SGuo Chao 				      OPAL_M64_WINDOW_TYPE,
197262af557SGuo Chao 				      phb->ioda.m64_bar_idx,
198262af557SGuo Chao 				      OPAL_ENABLE_M64_SPLIT);
199262af557SGuo Chao 	if (rc != OPAL_SUCCESS) {
200262af557SGuo Chao 		desc = "enabling";
201262af557SGuo Chao 		goto fail;
202262af557SGuo Chao 	}
203262af557SGuo Chao 
204262af557SGuo Chao 	/* Mark the M64 BAR assigned */
205262af557SGuo Chao 	set_bit(phb->ioda.m64_bar_idx, &phb->ioda.m64_bar_alloc);
206262af557SGuo Chao 
207262af557SGuo Chao 	/*
208262af557SGuo Chao 	 * Strip off the segment used by the reserved PE, which is
209262af557SGuo Chao 	 * expected to be 0 or last one of PE capabicity.
210262af557SGuo Chao 	 */
211262af557SGuo Chao 	r = &phb->hose->mem_resources[1];
212262af557SGuo Chao 	if (phb->ioda.reserved_pe == 0)
213262af557SGuo Chao 		r->start += phb->ioda.m64_segsize;
214262af557SGuo Chao 	else if (phb->ioda.reserved_pe == (phb->ioda.total_pe - 1))
215262af557SGuo Chao 		r->end -= phb->ioda.m64_segsize;
216262af557SGuo Chao 	else
217262af557SGuo Chao 		pr_warn("  Cannot strip M64 segment for reserved PE#%d\n",
218262af557SGuo Chao 			phb->ioda.reserved_pe);
219262af557SGuo Chao 
220262af557SGuo Chao 	return 0;
221262af557SGuo Chao 
222262af557SGuo Chao fail:
223262af557SGuo Chao 	pr_warn("  Failure %lld %s M64 BAR#%d\n",
224262af557SGuo Chao 		rc, desc, phb->ioda.m64_bar_idx);
225262af557SGuo Chao 	opal_pci_phb_mmio_enable(phb->opal_id,
226262af557SGuo Chao 				 OPAL_M64_WINDOW_TYPE,
227262af557SGuo Chao 				 phb->ioda.m64_bar_idx,
228262af557SGuo Chao 				 OPAL_DISABLE_M64);
229262af557SGuo Chao 	return -EIO;
230262af557SGuo Chao }
231262af557SGuo Chao 
2325ef73567SGavin Shan static void pnv_ioda2_reserve_m64_pe(struct pnv_phb *phb)
233262af557SGuo Chao {
234262af557SGuo Chao 	resource_size_t sgsz = phb->ioda.m64_segsize;
235262af557SGuo Chao 	struct pci_dev *pdev;
236262af557SGuo Chao 	struct resource *r;
237262af557SGuo Chao 	int base, step, i;
238262af557SGuo Chao 
239262af557SGuo Chao 	/*
240262af557SGuo Chao 	 * Root bus always has full M64 range and root port has
241262af557SGuo Chao 	 * M64 range used in reality. So we're checking root port
242262af557SGuo Chao 	 * instead of root bus.
243262af557SGuo Chao 	 */
244262af557SGuo Chao 	list_for_each_entry(pdev, &phb->hose->bus->devices, bus_list) {
2454b82ab18SGavin Shan 		for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
2464b82ab18SGavin Shan 			r = &pdev->resource[PCI_BRIDGE_RESOURCES + i];
247262af557SGuo Chao 			if (!r->parent ||
248262af557SGuo Chao 			    !pnv_pci_is_mem_pref_64(r->flags))
249262af557SGuo Chao 				continue;
250262af557SGuo Chao 
251262af557SGuo Chao 			base = (r->start - phb->ioda.m64_base) / sgsz;
252262af557SGuo Chao 			for (step = 0; step < resource_size(r) / sgsz; step++)
2534b82ab18SGavin Shan 				pnv_ioda_reserve_pe(phb, base + step);
254262af557SGuo Chao 		}
255262af557SGuo Chao 	}
256262af557SGuo Chao }
257262af557SGuo Chao 
258262af557SGuo Chao static int pnv_ioda2_pick_m64_pe(struct pnv_phb *phb,
259262af557SGuo Chao 				 struct pci_bus *bus, int all)
260262af557SGuo Chao {
261262af557SGuo Chao 	resource_size_t segsz = phb->ioda.m64_segsize;
262262af557SGuo Chao 	struct pci_dev *pdev;
263262af557SGuo Chao 	struct resource *r;
264262af557SGuo Chao 	struct pnv_ioda_pe *master_pe, *pe;
265262af557SGuo Chao 	unsigned long size, *pe_alloc;
266262af557SGuo Chao 	bool found;
267262af557SGuo Chao 	int start, i, j;
268262af557SGuo Chao 
269262af557SGuo Chao 	/* Root bus shouldn't use M64 */
270262af557SGuo Chao 	if (pci_is_root_bus(bus))
271262af557SGuo Chao 		return IODA_INVALID_PE;
272262af557SGuo Chao 
273262af557SGuo Chao 	/* We support only one M64 window on each bus */
274262af557SGuo Chao 	found = false;
275262af557SGuo Chao 	pci_bus_for_each_resource(bus, r, i) {
276262af557SGuo Chao 		if (r && r->parent &&
277262af557SGuo Chao 		    pnv_pci_is_mem_pref_64(r->flags)) {
278262af557SGuo Chao 			found = true;
279262af557SGuo Chao 			break;
280262af557SGuo Chao 		}
281262af557SGuo Chao 	}
282262af557SGuo Chao 
283262af557SGuo Chao 	/* No M64 window found ? */
284262af557SGuo Chao 	if (!found)
285262af557SGuo Chao 		return IODA_INVALID_PE;
286262af557SGuo Chao 
287262af557SGuo Chao 	/* Allocate bitmap */
288262af557SGuo Chao 	size = _ALIGN_UP(phb->ioda.total_pe / 8, sizeof(unsigned long));
289262af557SGuo Chao 	pe_alloc = kzalloc(size, GFP_KERNEL);
290262af557SGuo Chao 	if (!pe_alloc) {
291262af557SGuo Chao 		pr_warn("%s: Out of memory !\n",
292262af557SGuo Chao 			__func__);
293262af557SGuo Chao 		return IODA_INVALID_PE;
294262af557SGuo Chao 	}
295262af557SGuo Chao 
296262af557SGuo Chao 	/*
297262af557SGuo Chao 	 * Figure out reserved PE numbers by the PE
298262af557SGuo Chao 	 * the its child PEs.
299262af557SGuo Chao 	 */
300262af557SGuo Chao 	start = (r->start - phb->ioda.m64_base) / segsz;
301262af557SGuo Chao 	for (i = 0; i < resource_size(r) / segsz; i++)
302262af557SGuo Chao 		set_bit(start + i, pe_alloc);
303262af557SGuo Chao 
304262af557SGuo Chao 	if (all)
305262af557SGuo Chao 		goto done;
306262af557SGuo Chao 
307262af557SGuo Chao 	/*
308262af557SGuo Chao 	 * If the PE doesn't cover all subordinate buses,
309262af557SGuo Chao 	 * we need subtract from reserved PEs for children.
310262af557SGuo Chao 	 */
311262af557SGuo Chao 	list_for_each_entry(pdev, &bus->devices, bus_list) {
312262af557SGuo Chao 		if (!pdev->subordinate)
313262af557SGuo Chao 			continue;
314262af557SGuo Chao 
315262af557SGuo Chao 		pci_bus_for_each_resource(pdev->subordinate, r, i) {
316262af557SGuo Chao 			if (!r || !r->parent ||
317262af557SGuo Chao 			    !pnv_pci_is_mem_pref_64(r->flags))
318262af557SGuo Chao 				continue;
319262af557SGuo Chao 
320262af557SGuo Chao 			start = (r->start - phb->ioda.m64_base) / segsz;
321262af557SGuo Chao 			for (j = 0; j < resource_size(r) / segsz ; j++)
322262af557SGuo Chao 				clear_bit(start + j, pe_alloc);
323262af557SGuo Chao                 }
324262af557SGuo Chao         }
325262af557SGuo Chao 
326262af557SGuo Chao 	/*
327262af557SGuo Chao 	 * the current bus might not own M64 window and that's all
328262af557SGuo Chao 	 * contributed by its child buses. For the case, we needn't
329262af557SGuo Chao 	 * pick M64 dependent PE#.
330262af557SGuo Chao 	 */
331262af557SGuo Chao 	if (bitmap_empty(pe_alloc, phb->ioda.total_pe)) {
332262af557SGuo Chao 		kfree(pe_alloc);
333262af557SGuo Chao 		return IODA_INVALID_PE;
334262af557SGuo Chao 	}
335262af557SGuo Chao 
336262af557SGuo Chao 	/*
337262af557SGuo Chao 	 * Figure out the master PE and put all slave PEs to master
338262af557SGuo Chao 	 * PE's list to form compound PE.
339262af557SGuo Chao 	 */
340262af557SGuo Chao done:
341262af557SGuo Chao 	master_pe = NULL;
342262af557SGuo Chao 	i = -1;
343262af557SGuo Chao 	while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe, i + 1)) <
344262af557SGuo Chao 		phb->ioda.total_pe) {
345262af557SGuo Chao 		pe = &phb->ioda.pe_array[i];
346262af557SGuo Chao 
347262af557SGuo Chao 		if (!master_pe) {
348262af557SGuo Chao 			pe->flags |= PNV_IODA_PE_MASTER;
349262af557SGuo Chao 			INIT_LIST_HEAD(&pe->slaves);
350262af557SGuo Chao 			master_pe = pe;
351262af557SGuo Chao 		} else {
352262af557SGuo Chao 			pe->flags |= PNV_IODA_PE_SLAVE;
353262af557SGuo Chao 			pe->master = master_pe;
354262af557SGuo Chao 			list_add_tail(&pe->list, &master_pe->slaves);
355262af557SGuo Chao 		}
356262af557SGuo Chao 	}
357262af557SGuo Chao 
358262af557SGuo Chao 	kfree(pe_alloc);
359262af557SGuo Chao 	return master_pe->pe_number;
360262af557SGuo Chao }
361262af557SGuo Chao 
362262af557SGuo Chao static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
363262af557SGuo Chao {
364262af557SGuo Chao 	struct pci_controller *hose = phb->hose;
365262af557SGuo Chao 	struct device_node *dn = hose->dn;
366262af557SGuo Chao 	struct resource *res;
367262af557SGuo Chao 	const u32 *r;
368262af557SGuo Chao 	u64 pci_addr;
369262af557SGuo Chao 
3701665c4a8SGavin Shan 	/* FIXME: Support M64 for P7IOC */
3711665c4a8SGavin Shan 	if (phb->type != PNV_PHB_IODA2) {
3721665c4a8SGavin Shan 		pr_info("  Not support M64 window\n");
3731665c4a8SGavin Shan 		return;
3741665c4a8SGavin Shan 	}
3751665c4a8SGavin Shan 
376262af557SGuo Chao 	if (!firmware_has_feature(FW_FEATURE_OPALv3)) {
377262af557SGuo Chao 		pr_info("  Firmware too old to support M64 window\n");
378262af557SGuo Chao 		return;
379262af557SGuo Chao 	}
380262af557SGuo Chao 
381262af557SGuo Chao 	r = of_get_property(dn, "ibm,opal-m64-window", NULL);
382262af557SGuo Chao 	if (!r) {
383262af557SGuo Chao 		pr_info("  No <ibm,opal-m64-window> on %s\n",
384262af557SGuo Chao 			dn->full_name);
385262af557SGuo Chao 		return;
386262af557SGuo Chao 	}
387262af557SGuo Chao 
388262af557SGuo Chao 	res = &hose->mem_resources[1];
389262af557SGuo Chao 	res->start = of_translate_address(dn, r + 2);
390262af557SGuo Chao 	res->end = res->start + of_read_number(r + 4, 2) - 1;
391262af557SGuo Chao 	res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
392262af557SGuo Chao 	pci_addr = of_read_number(r, 2);
393262af557SGuo Chao 	hose->mem_offset[1] = res->start - pci_addr;
394262af557SGuo Chao 
395262af557SGuo Chao 	phb->ioda.m64_size = resource_size(res);
396262af557SGuo Chao 	phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe;
397262af557SGuo Chao 	phb->ioda.m64_base = pci_addr;
398262af557SGuo Chao 
399e9863e68SWei Yang 	pr_info(" MEM64 0x%016llx..0x%016llx -> 0x%016llx\n",
400e9863e68SWei Yang 			res->start, res->end, pci_addr);
401e9863e68SWei Yang 
402262af557SGuo Chao 	/* Use last M64 BAR to cover M64 window */
403262af557SGuo Chao 	phb->ioda.m64_bar_idx = 15;
404262af557SGuo Chao 	phb->init_m64 = pnv_ioda2_init_m64;
4055ef73567SGavin Shan 	phb->reserve_m64_pe = pnv_ioda2_reserve_m64_pe;
406262af557SGuo Chao 	phb->pick_m64_pe = pnv_ioda2_pick_m64_pe;
407262af557SGuo Chao }
408262af557SGuo Chao 
40949dec922SGavin Shan static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
41049dec922SGavin Shan {
41149dec922SGavin Shan 	struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
41249dec922SGavin Shan 	struct pnv_ioda_pe *slave;
41349dec922SGavin Shan 	s64 rc;
41449dec922SGavin Shan 
41549dec922SGavin Shan 	/* Fetch master PE */
41649dec922SGavin Shan 	if (pe->flags & PNV_IODA_PE_SLAVE) {
41749dec922SGavin Shan 		pe = pe->master;
418ec8e4e9dSGavin Shan 		if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
419ec8e4e9dSGavin Shan 			return;
420ec8e4e9dSGavin Shan 
42149dec922SGavin Shan 		pe_no = pe->pe_number;
42249dec922SGavin Shan 	}
42349dec922SGavin Shan 
42449dec922SGavin Shan 	/* Freeze master PE */
42549dec922SGavin Shan 	rc = opal_pci_eeh_freeze_set(phb->opal_id,
42649dec922SGavin Shan 				     pe_no,
42749dec922SGavin Shan 				     OPAL_EEH_ACTION_SET_FREEZE_ALL);
42849dec922SGavin Shan 	if (rc != OPAL_SUCCESS) {
42949dec922SGavin Shan 		pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
43049dec922SGavin Shan 			__func__, rc, phb->hose->global_number, pe_no);
43149dec922SGavin Shan 		return;
43249dec922SGavin Shan 	}
43349dec922SGavin Shan 
43449dec922SGavin Shan 	/* Freeze slave PEs */
43549dec922SGavin Shan 	if (!(pe->flags & PNV_IODA_PE_MASTER))
43649dec922SGavin Shan 		return;
43749dec922SGavin Shan 
43849dec922SGavin Shan 	list_for_each_entry(slave, &pe->slaves, list) {
43949dec922SGavin Shan 		rc = opal_pci_eeh_freeze_set(phb->opal_id,
44049dec922SGavin Shan 					     slave->pe_number,
44149dec922SGavin Shan 					     OPAL_EEH_ACTION_SET_FREEZE_ALL);
44249dec922SGavin Shan 		if (rc != OPAL_SUCCESS)
44349dec922SGavin Shan 			pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
44449dec922SGavin Shan 				__func__, rc, phb->hose->global_number,
44549dec922SGavin Shan 				slave->pe_number);
44649dec922SGavin Shan 	}
44749dec922SGavin Shan }
44849dec922SGavin Shan 
449e51df2c1SAnton Blanchard static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
45049dec922SGavin Shan {
45149dec922SGavin Shan 	struct pnv_ioda_pe *pe, *slave;
45249dec922SGavin Shan 	s64 rc;
45349dec922SGavin Shan 
45449dec922SGavin Shan 	/* Find master PE */
45549dec922SGavin Shan 	pe = &phb->ioda.pe_array[pe_no];
45649dec922SGavin Shan 	if (pe->flags & PNV_IODA_PE_SLAVE) {
45749dec922SGavin Shan 		pe = pe->master;
45849dec922SGavin Shan 		WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
45949dec922SGavin Shan 		pe_no = pe->pe_number;
46049dec922SGavin Shan 	}
46149dec922SGavin Shan 
46249dec922SGavin Shan 	/* Clear frozen state for master PE */
46349dec922SGavin Shan 	rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
46449dec922SGavin Shan 	if (rc != OPAL_SUCCESS) {
46549dec922SGavin Shan 		pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
46649dec922SGavin Shan 			__func__, rc, opt, phb->hose->global_number, pe_no);
46749dec922SGavin Shan 		return -EIO;
46849dec922SGavin Shan 	}
46949dec922SGavin Shan 
47049dec922SGavin Shan 	if (!(pe->flags & PNV_IODA_PE_MASTER))
47149dec922SGavin Shan 		return 0;
47249dec922SGavin Shan 
47349dec922SGavin Shan 	/* Clear frozen state for slave PEs */
47449dec922SGavin Shan 	list_for_each_entry(slave, &pe->slaves, list) {
47549dec922SGavin Shan 		rc = opal_pci_eeh_freeze_clear(phb->opal_id,
47649dec922SGavin Shan 					     slave->pe_number,
47749dec922SGavin Shan 					     opt);
47849dec922SGavin Shan 		if (rc != OPAL_SUCCESS) {
47949dec922SGavin Shan 			pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
48049dec922SGavin Shan 				__func__, rc, opt, phb->hose->global_number,
48149dec922SGavin Shan 				slave->pe_number);
48249dec922SGavin Shan 			return -EIO;
48349dec922SGavin Shan 		}
48449dec922SGavin Shan 	}
48549dec922SGavin Shan 
48649dec922SGavin Shan 	return 0;
48749dec922SGavin Shan }
48849dec922SGavin Shan 
48949dec922SGavin Shan static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
49049dec922SGavin Shan {
49149dec922SGavin Shan 	struct pnv_ioda_pe *slave, *pe;
49249dec922SGavin Shan 	u8 fstate, state;
49349dec922SGavin Shan 	__be16 pcierr;
49449dec922SGavin Shan 	s64 rc;
49549dec922SGavin Shan 
49649dec922SGavin Shan 	/* Sanity check on PE number */
49749dec922SGavin Shan 	if (pe_no < 0 || pe_no >= phb->ioda.total_pe)
49849dec922SGavin Shan 		return OPAL_EEH_STOPPED_PERM_UNAVAIL;
49949dec922SGavin Shan 
50049dec922SGavin Shan 	/*
50149dec922SGavin Shan 	 * Fetch the master PE and the PE instance might be
50249dec922SGavin Shan 	 * not initialized yet.
50349dec922SGavin Shan 	 */
50449dec922SGavin Shan 	pe = &phb->ioda.pe_array[pe_no];
50549dec922SGavin Shan 	if (pe->flags & PNV_IODA_PE_SLAVE) {
50649dec922SGavin Shan 		pe = pe->master;
50749dec922SGavin Shan 		WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
50849dec922SGavin Shan 		pe_no = pe->pe_number;
50949dec922SGavin Shan 	}
51049dec922SGavin Shan 
51149dec922SGavin Shan 	/* Check the master PE */
51249dec922SGavin Shan 	rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
51349dec922SGavin Shan 					&state, &pcierr, NULL);
51449dec922SGavin Shan 	if (rc != OPAL_SUCCESS) {
51549dec922SGavin Shan 		pr_warn("%s: Failure %lld getting "
51649dec922SGavin Shan 			"PHB#%x-PE#%x state\n",
51749dec922SGavin Shan 			__func__, rc,
51849dec922SGavin Shan 			phb->hose->global_number, pe_no);
51949dec922SGavin Shan 		return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
52049dec922SGavin Shan 	}
52149dec922SGavin Shan 
52249dec922SGavin Shan 	/* Check the slave PE */
52349dec922SGavin Shan 	if (!(pe->flags & PNV_IODA_PE_MASTER))
52449dec922SGavin Shan 		return state;
52549dec922SGavin Shan 
52649dec922SGavin Shan 	list_for_each_entry(slave, &pe->slaves, list) {
52749dec922SGavin Shan 		rc = opal_pci_eeh_freeze_status(phb->opal_id,
52849dec922SGavin Shan 						slave->pe_number,
52949dec922SGavin Shan 						&fstate,
53049dec922SGavin Shan 						&pcierr,
53149dec922SGavin Shan 						NULL);
53249dec922SGavin Shan 		if (rc != OPAL_SUCCESS) {
53349dec922SGavin Shan 			pr_warn("%s: Failure %lld getting "
53449dec922SGavin Shan 				"PHB#%x-PE#%x state\n",
53549dec922SGavin Shan 				__func__, rc,
53649dec922SGavin Shan 				phb->hose->global_number, slave->pe_number);
53749dec922SGavin Shan 			return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
53849dec922SGavin Shan 		}
53949dec922SGavin Shan 
54049dec922SGavin Shan 		/*
54149dec922SGavin Shan 		 * Override the result based on the ascending
54249dec922SGavin Shan 		 * priority.
54349dec922SGavin Shan 		 */
54449dec922SGavin Shan 		if (fstate > state)
54549dec922SGavin Shan 			state = fstate;
54649dec922SGavin Shan 	}
54749dec922SGavin Shan 
54849dec922SGavin Shan 	return state;
54949dec922SGavin Shan }
55049dec922SGavin Shan 
551184cd4a3SBenjamin Herrenschmidt /* Currently those 2 are only used when MSIs are enabled, this will change
552184cd4a3SBenjamin Herrenschmidt  * but in the meantime, we need to protect them to avoid warnings
553184cd4a3SBenjamin Herrenschmidt  */
554184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_PCI_MSI
555cad5cef6SGreg Kroah-Hartman static struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
556184cd4a3SBenjamin Herrenschmidt {
557184cd4a3SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
558184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb = hose->private_data;
559b72c1f65SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(dev);
560184cd4a3SBenjamin Herrenschmidt 
561184cd4a3SBenjamin Herrenschmidt 	if (!pdn)
562184cd4a3SBenjamin Herrenschmidt 		return NULL;
563184cd4a3SBenjamin Herrenschmidt 	if (pdn->pe_number == IODA_INVALID_PE)
564184cd4a3SBenjamin Herrenschmidt 		return NULL;
565184cd4a3SBenjamin Herrenschmidt 	return &phb->ioda.pe_array[pdn->pe_number];
566184cd4a3SBenjamin Herrenschmidt }
567184cd4a3SBenjamin Herrenschmidt #endif /* CONFIG_PCI_MSI */
568184cd4a3SBenjamin Herrenschmidt 
569b131a842SGavin Shan static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
570b131a842SGavin Shan 				  struct pnv_ioda_pe *parent,
571b131a842SGavin Shan 				  struct pnv_ioda_pe *child,
572b131a842SGavin Shan 				  bool is_add)
573b131a842SGavin Shan {
574b131a842SGavin Shan 	const char *desc = is_add ? "adding" : "removing";
575b131a842SGavin Shan 	uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
576b131a842SGavin Shan 			      OPAL_REMOVE_PE_FROM_DOMAIN;
577b131a842SGavin Shan 	struct pnv_ioda_pe *slave;
578b131a842SGavin Shan 	long rc;
579b131a842SGavin Shan 
580b131a842SGavin Shan 	/* Parent PE affects child PE */
581b131a842SGavin Shan 	rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
582b131a842SGavin Shan 				child->pe_number, op);
583b131a842SGavin Shan 	if (rc != OPAL_SUCCESS) {
584b131a842SGavin Shan 		pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
585b131a842SGavin Shan 			rc, desc);
586b131a842SGavin Shan 		return -ENXIO;
587b131a842SGavin Shan 	}
588b131a842SGavin Shan 
589b131a842SGavin Shan 	if (!(child->flags & PNV_IODA_PE_MASTER))
590b131a842SGavin Shan 		return 0;
591b131a842SGavin Shan 
592b131a842SGavin Shan 	/* Compound case: parent PE affects slave PEs */
593b131a842SGavin Shan 	list_for_each_entry(slave, &child->slaves, list) {
594b131a842SGavin Shan 		rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
595b131a842SGavin Shan 					slave->pe_number, op);
596b131a842SGavin Shan 		if (rc != OPAL_SUCCESS) {
597b131a842SGavin Shan 			pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
598b131a842SGavin Shan 				rc, desc);
599b131a842SGavin Shan 			return -ENXIO;
600b131a842SGavin Shan 		}
601b131a842SGavin Shan 	}
602b131a842SGavin Shan 
603b131a842SGavin Shan 	return 0;
604b131a842SGavin Shan }
605b131a842SGavin Shan 
606b131a842SGavin Shan static int pnv_ioda_set_peltv(struct pnv_phb *phb,
607b131a842SGavin Shan 			      struct pnv_ioda_pe *pe,
608b131a842SGavin Shan 			      bool is_add)
609b131a842SGavin Shan {
610b131a842SGavin Shan 	struct pnv_ioda_pe *slave;
611781a868fSWei Yang 	struct pci_dev *pdev = NULL;
612b131a842SGavin Shan 	int ret;
613b131a842SGavin Shan 
614b131a842SGavin Shan 	/*
615b131a842SGavin Shan 	 * Clear PE frozen state. If it's master PE, we need
616b131a842SGavin Shan 	 * clear slave PE frozen state as well.
617b131a842SGavin Shan 	 */
618b131a842SGavin Shan 	if (is_add) {
619b131a842SGavin Shan 		opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
620b131a842SGavin Shan 					  OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
621b131a842SGavin Shan 		if (pe->flags & PNV_IODA_PE_MASTER) {
622b131a842SGavin Shan 			list_for_each_entry(slave, &pe->slaves, list)
623b131a842SGavin Shan 				opal_pci_eeh_freeze_clear(phb->opal_id,
624b131a842SGavin Shan 							  slave->pe_number,
625b131a842SGavin Shan 							  OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
626b131a842SGavin Shan 		}
627b131a842SGavin Shan 	}
628b131a842SGavin Shan 
629b131a842SGavin Shan 	/*
630b131a842SGavin Shan 	 * Associate PE in PELT. We need add the PE into the
631b131a842SGavin Shan 	 * corresponding PELT-V as well. Otherwise, the error
632b131a842SGavin Shan 	 * originated from the PE might contribute to other
633b131a842SGavin Shan 	 * PEs.
634b131a842SGavin Shan 	 */
635b131a842SGavin Shan 	ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
636b131a842SGavin Shan 	if (ret)
637b131a842SGavin Shan 		return ret;
638b131a842SGavin Shan 
639b131a842SGavin Shan 	/* For compound PEs, any one affects all of them */
640b131a842SGavin Shan 	if (pe->flags & PNV_IODA_PE_MASTER) {
641b131a842SGavin Shan 		list_for_each_entry(slave, &pe->slaves, list) {
642b131a842SGavin Shan 			ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
643b131a842SGavin Shan 			if (ret)
644b131a842SGavin Shan 				return ret;
645b131a842SGavin Shan 		}
646b131a842SGavin Shan 	}
647b131a842SGavin Shan 
648b131a842SGavin Shan 	if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
649b131a842SGavin Shan 		pdev = pe->pbus->self;
650781a868fSWei Yang 	else if (pe->flags & PNV_IODA_PE_DEV)
651b131a842SGavin Shan 		pdev = pe->pdev->bus->self;
652781a868fSWei Yang #ifdef CONFIG_PCI_IOV
653781a868fSWei Yang 	else if (pe->flags & PNV_IODA_PE_VF)
654781a868fSWei Yang 		pdev = pe->parent_dev->bus->self;
655781a868fSWei Yang #endif /* CONFIG_PCI_IOV */
656b131a842SGavin Shan 	while (pdev) {
657b131a842SGavin Shan 		struct pci_dn *pdn = pci_get_pdn(pdev);
658b131a842SGavin Shan 		struct pnv_ioda_pe *parent;
659b131a842SGavin Shan 
660b131a842SGavin Shan 		if (pdn && pdn->pe_number != IODA_INVALID_PE) {
661b131a842SGavin Shan 			parent = &phb->ioda.pe_array[pdn->pe_number];
662b131a842SGavin Shan 			ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
663b131a842SGavin Shan 			if (ret)
664b131a842SGavin Shan 				return ret;
665b131a842SGavin Shan 		}
666b131a842SGavin Shan 
667b131a842SGavin Shan 		pdev = pdev->bus->self;
668b131a842SGavin Shan 	}
669b131a842SGavin Shan 
670b131a842SGavin Shan 	return 0;
671b131a842SGavin Shan }
672b131a842SGavin Shan 
673781a868fSWei Yang #ifdef CONFIG_PCI_IOV
674781a868fSWei Yang static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
675781a868fSWei Yang {
676781a868fSWei Yang 	struct pci_dev *parent;
677781a868fSWei Yang 	uint8_t bcomp, dcomp, fcomp;
678781a868fSWei Yang 	int64_t rc;
679781a868fSWei Yang 	long rid_end, rid;
680781a868fSWei Yang 
681781a868fSWei Yang 	/* Currently, we just deconfigure VF PE. Bus PE will always there.*/
682781a868fSWei Yang 	if (pe->pbus) {
683781a868fSWei Yang 		int count;
684781a868fSWei Yang 
685781a868fSWei Yang 		dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
686781a868fSWei Yang 		fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
687781a868fSWei Yang 		parent = pe->pbus->self;
688781a868fSWei Yang 		if (pe->flags & PNV_IODA_PE_BUS_ALL)
689781a868fSWei Yang 			count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
690781a868fSWei Yang 		else
691781a868fSWei Yang 			count = 1;
692781a868fSWei Yang 
693781a868fSWei Yang 		switch(count) {
694781a868fSWei Yang 		case  1: bcomp = OpalPciBusAll;         break;
695781a868fSWei Yang 		case  2: bcomp = OpalPciBus7Bits;       break;
696781a868fSWei Yang 		case  4: bcomp = OpalPciBus6Bits;       break;
697781a868fSWei Yang 		case  8: bcomp = OpalPciBus5Bits;       break;
698781a868fSWei Yang 		case 16: bcomp = OpalPciBus4Bits;       break;
699781a868fSWei Yang 		case 32: bcomp = OpalPciBus3Bits;       break;
700781a868fSWei Yang 		default:
701781a868fSWei Yang 			dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
702781a868fSWei Yang 			        count);
703781a868fSWei Yang 			/* Do an exact match only */
704781a868fSWei Yang 			bcomp = OpalPciBusAll;
705781a868fSWei Yang 		}
706781a868fSWei Yang 		rid_end = pe->rid + (count << 8);
707781a868fSWei Yang 	} else {
708781a868fSWei Yang 		if (pe->flags & PNV_IODA_PE_VF)
709781a868fSWei Yang 			parent = pe->parent_dev;
710781a868fSWei Yang 		else
711781a868fSWei Yang 			parent = pe->pdev->bus->self;
712781a868fSWei Yang 		bcomp = OpalPciBusAll;
713781a868fSWei Yang 		dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
714781a868fSWei Yang 		fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
715781a868fSWei Yang 		rid_end = pe->rid + 1;
716781a868fSWei Yang 	}
717781a868fSWei Yang 
718781a868fSWei Yang 	/* Clear the reverse map */
719781a868fSWei Yang 	for (rid = pe->rid; rid < rid_end; rid++)
720781a868fSWei Yang 		phb->ioda.pe_rmap[rid] = 0;
721781a868fSWei Yang 
722781a868fSWei Yang 	/* Release from all parents PELT-V */
723781a868fSWei Yang 	while (parent) {
724781a868fSWei Yang 		struct pci_dn *pdn = pci_get_pdn(parent);
725781a868fSWei Yang 		if (pdn && pdn->pe_number != IODA_INVALID_PE) {
726781a868fSWei Yang 			rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
727781a868fSWei Yang 						pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
728781a868fSWei Yang 			/* XXX What to do in case of error ? */
729781a868fSWei Yang 		}
730781a868fSWei Yang 		parent = parent->bus->self;
731781a868fSWei Yang 	}
732781a868fSWei Yang 
733781a868fSWei Yang 	opal_pci_eeh_freeze_set(phb->opal_id, pe->pe_number,
734781a868fSWei Yang 				  OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
735781a868fSWei Yang 
736781a868fSWei Yang 	/* Disassociate PE in PELT */
737781a868fSWei Yang 	rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
738781a868fSWei Yang 				pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
739781a868fSWei Yang 	if (rc)
740781a868fSWei Yang 		pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
741781a868fSWei Yang 	rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
742781a868fSWei Yang 			     bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
743781a868fSWei Yang 	if (rc)
744781a868fSWei Yang 		pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
745781a868fSWei Yang 
746781a868fSWei Yang 	pe->pbus = NULL;
747781a868fSWei Yang 	pe->pdev = NULL;
748781a868fSWei Yang 	pe->parent_dev = NULL;
749781a868fSWei Yang 
750781a868fSWei Yang 	return 0;
751781a868fSWei Yang }
752781a868fSWei Yang #endif /* CONFIG_PCI_IOV */
753781a868fSWei Yang 
754cad5cef6SGreg Kroah-Hartman static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
755184cd4a3SBenjamin Herrenschmidt {
756184cd4a3SBenjamin Herrenschmidt 	struct pci_dev *parent;
757184cd4a3SBenjamin Herrenschmidt 	uint8_t bcomp, dcomp, fcomp;
758184cd4a3SBenjamin Herrenschmidt 	long rc, rid_end, rid;
759184cd4a3SBenjamin Herrenschmidt 
760184cd4a3SBenjamin Herrenschmidt 	/* Bus validation ? */
761184cd4a3SBenjamin Herrenschmidt 	if (pe->pbus) {
762184cd4a3SBenjamin Herrenschmidt 		int count;
763184cd4a3SBenjamin Herrenschmidt 
764184cd4a3SBenjamin Herrenschmidt 		dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
765184cd4a3SBenjamin Herrenschmidt 		fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
766184cd4a3SBenjamin Herrenschmidt 		parent = pe->pbus->self;
767fb446ad0SGavin Shan 		if (pe->flags & PNV_IODA_PE_BUS_ALL)
768b918c62eSYinghai Lu 			count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
769fb446ad0SGavin Shan 		else
770fb446ad0SGavin Shan 			count = 1;
771fb446ad0SGavin Shan 
772184cd4a3SBenjamin Herrenschmidt 		switch(count) {
773184cd4a3SBenjamin Herrenschmidt 		case  1: bcomp = OpalPciBusAll;		break;
774184cd4a3SBenjamin Herrenschmidt 		case  2: bcomp = OpalPciBus7Bits;	break;
775184cd4a3SBenjamin Herrenschmidt 		case  4: bcomp = OpalPciBus6Bits;	break;
776184cd4a3SBenjamin Herrenschmidt 		case  8: bcomp = OpalPciBus5Bits;	break;
777184cd4a3SBenjamin Herrenschmidt 		case 16: bcomp = OpalPciBus4Bits;	break;
778184cd4a3SBenjamin Herrenschmidt 		case 32: bcomp = OpalPciBus3Bits;	break;
779184cd4a3SBenjamin Herrenschmidt 		default:
780781a868fSWei Yang 			dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
781781a868fSWei Yang 			        count);
782184cd4a3SBenjamin Herrenschmidt 			/* Do an exact match only */
783184cd4a3SBenjamin Herrenschmidt 			bcomp = OpalPciBusAll;
784184cd4a3SBenjamin Herrenschmidt 		}
785184cd4a3SBenjamin Herrenschmidt 		rid_end = pe->rid + (count << 8);
786184cd4a3SBenjamin Herrenschmidt 	} else {
787781a868fSWei Yang #ifdef CONFIG_PCI_IOV
788781a868fSWei Yang 		if (pe->flags & PNV_IODA_PE_VF)
789781a868fSWei Yang 			parent = pe->parent_dev;
790781a868fSWei Yang 		else
791781a868fSWei Yang #endif /* CONFIG_PCI_IOV */
792184cd4a3SBenjamin Herrenschmidt 			parent = pe->pdev->bus->self;
793184cd4a3SBenjamin Herrenschmidt 		bcomp = OpalPciBusAll;
794184cd4a3SBenjamin Herrenschmidt 		dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
795184cd4a3SBenjamin Herrenschmidt 		fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
796184cd4a3SBenjamin Herrenschmidt 		rid_end = pe->rid + 1;
797184cd4a3SBenjamin Herrenschmidt 	}
798184cd4a3SBenjamin Herrenschmidt 
799631ad691SGavin Shan 	/*
800631ad691SGavin Shan 	 * Associate PE in PELT. We need add the PE into the
801631ad691SGavin Shan 	 * corresponding PELT-V as well. Otherwise, the error
802631ad691SGavin Shan 	 * originated from the PE might contribute to other
803631ad691SGavin Shan 	 * PEs.
804631ad691SGavin Shan 	 */
805184cd4a3SBenjamin Herrenschmidt 	rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
806184cd4a3SBenjamin Herrenschmidt 			     bcomp, dcomp, fcomp, OPAL_MAP_PE);
807184cd4a3SBenjamin Herrenschmidt 	if (rc) {
808184cd4a3SBenjamin Herrenschmidt 		pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
809184cd4a3SBenjamin Herrenschmidt 		return -ENXIO;
810184cd4a3SBenjamin Herrenschmidt 	}
811631ad691SGavin Shan 
812b131a842SGavin Shan 	/* Configure PELTV */
813b131a842SGavin Shan 	pnv_ioda_set_peltv(phb, pe, true);
814184cd4a3SBenjamin Herrenschmidt 
815184cd4a3SBenjamin Herrenschmidt 	/* Setup reverse map */
816184cd4a3SBenjamin Herrenschmidt 	for (rid = pe->rid; rid < rid_end; rid++)
817184cd4a3SBenjamin Herrenschmidt 		phb->ioda.pe_rmap[rid] = pe->pe_number;
818184cd4a3SBenjamin Herrenschmidt 
819184cd4a3SBenjamin Herrenschmidt 	/* Setup one MVTs on IODA1 */
8204773f76bSGavin Shan 	if (phb->type != PNV_PHB_IODA1) {
8214773f76bSGavin Shan 		pe->mve_number = 0;
8224773f76bSGavin Shan 		goto out;
8234773f76bSGavin Shan 	}
8244773f76bSGavin Shan 
825184cd4a3SBenjamin Herrenschmidt 	pe->mve_number = pe->pe_number;
8264773f76bSGavin Shan 	rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
8274773f76bSGavin Shan 	if (rc != OPAL_SUCCESS) {
828184cd4a3SBenjamin Herrenschmidt 		pe_err(pe, "OPAL error %ld setting up MVE %d\n",
829184cd4a3SBenjamin Herrenschmidt 		       rc, pe->mve_number);
830184cd4a3SBenjamin Herrenschmidt 		pe->mve_number = -1;
831184cd4a3SBenjamin Herrenschmidt 	} else {
832184cd4a3SBenjamin Herrenschmidt 		rc = opal_pci_set_mve_enable(phb->opal_id,
833cee72d5bSBenjamin Herrenschmidt 					     pe->mve_number, OPAL_ENABLE_MVE);
834184cd4a3SBenjamin Herrenschmidt 		if (rc) {
835184cd4a3SBenjamin Herrenschmidt 			pe_err(pe, "OPAL error %ld enabling MVE %d\n",
836184cd4a3SBenjamin Herrenschmidt 			       rc, pe->mve_number);
837184cd4a3SBenjamin Herrenschmidt 			pe->mve_number = -1;
838184cd4a3SBenjamin Herrenschmidt 		}
839184cd4a3SBenjamin Herrenschmidt 	}
840184cd4a3SBenjamin Herrenschmidt 
8414773f76bSGavin Shan out:
842184cd4a3SBenjamin Herrenschmidt 	return 0;
843184cd4a3SBenjamin Herrenschmidt }
844184cd4a3SBenjamin Herrenschmidt 
845cad5cef6SGreg Kroah-Hartman static void pnv_ioda_link_pe_by_weight(struct pnv_phb *phb,
846184cd4a3SBenjamin Herrenschmidt 				       struct pnv_ioda_pe *pe)
847184cd4a3SBenjamin Herrenschmidt {
848184cd4a3SBenjamin Herrenschmidt 	struct pnv_ioda_pe *lpe;
849184cd4a3SBenjamin Herrenschmidt 
8507ebdf956SGavin Shan 	list_for_each_entry(lpe, &phb->ioda.pe_dma_list, dma_link) {
851184cd4a3SBenjamin Herrenschmidt 		if (lpe->dma_weight < pe->dma_weight) {
8527ebdf956SGavin Shan 			list_add_tail(&pe->dma_link, &lpe->dma_link);
853184cd4a3SBenjamin Herrenschmidt 			return;
854184cd4a3SBenjamin Herrenschmidt 		}
855184cd4a3SBenjamin Herrenschmidt 	}
8567ebdf956SGavin Shan 	list_add_tail(&pe->dma_link, &phb->ioda.pe_dma_list);
857184cd4a3SBenjamin Herrenschmidt }
858184cd4a3SBenjamin Herrenschmidt 
859184cd4a3SBenjamin Herrenschmidt static unsigned int pnv_ioda_dma_weight(struct pci_dev *dev)
860184cd4a3SBenjamin Herrenschmidt {
861184cd4a3SBenjamin Herrenschmidt 	/* This is quite simplistic. The "base" weight of a device
862184cd4a3SBenjamin Herrenschmidt 	 * is 10. 0 means no DMA is to be accounted for it.
863184cd4a3SBenjamin Herrenschmidt 	 */
864184cd4a3SBenjamin Herrenschmidt 
865184cd4a3SBenjamin Herrenschmidt 	/* If it's a bridge, no DMA */
866184cd4a3SBenjamin Herrenschmidt 	if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
867184cd4a3SBenjamin Herrenschmidt 		return 0;
868184cd4a3SBenjamin Herrenschmidt 
869184cd4a3SBenjamin Herrenschmidt 	/* Reduce the weight of slow USB controllers */
870184cd4a3SBenjamin Herrenschmidt 	if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
871184cd4a3SBenjamin Herrenschmidt 	    dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
872184cd4a3SBenjamin Herrenschmidt 	    dev->class == PCI_CLASS_SERIAL_USB_EHCI)
873184cd4a3SBenjamin Herrenschmidt 		return 3;
874184cd4a3SBenjamin Herrenschmidt 
875184cd4a3SBenjamin Herrenschmidt 	/* Increase the weight of RAID (includes Obsidian) */
876184cd4a3SBenjamin Herrenschmidt 	if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
877184cd4a3SBenjamin Herrenschmidt 		return 15;
878184cd4a3SBenjamin Herrenschmidt 
879184cd4a3SBenjamin Herrenschmidt 	/* Default */
880184cd4a3SBenjamin Herrenschmidt 	return 10;
881184cd4a3SBenjamin Herrenschmidt }
882184cd4a3SBenjamin Herrenschmidt 
883781a868fSWei Yang #ifdef CONFIG_PCI_IOV
884781a868fSWei Yang static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
885781a868fSWei Yang {
886781a868fSWei Yang 	struct pci_dn *pdn = pci_get_pdn(dev);
887781a868fSWei Yang 	int i;
888781a868fSWei Yang 	struct resource *res, res2;
889781a868fSWei Yang 	resource_size_t size;
890781a868fSWei Yang 	u16 num_vfs;
891781a868fSWei Yang 
892781a868fSWei Yang 	if (!dev->is_physfn)
893781a868fSWei Yang 		return -EINVAL;
894781a868fSWei Yang 
895781a868fSWei Yang 	/*
896781a868fSWei Yang 	 * "offset" is in VFs.  The M64 windows are sized so that when they
897781a868fSWei Yang 	 * are segmented, each segment is the same size as the IOV BAR.
898781a868fSWei Yang 	 * Each segment is in a separate PE, and the high order bits of the
899781a868fSWei Yang 	 * address are the PE number.  Therefore, each VF's BAR is in a
900781a868fSWei Yang 	 * separate PE, and changing the IOV BAR start address changes the
901781a868fSWei Yang 	 * range of PEs the VFs are in.
902781a868fSWei Yang 	 */
903781a868fSWei Yang 	num_vfs = pdn->num_vfs;
904781a868fSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
905781a868fSWei Yang 		res = &dev->resource[i + PCI_IOV_RESOURCES];
906781a868fSWei Yang 		if (!res->flags || !res->parent)
907781a868fSWei Yang 			continue;
908781a868fSWei Yang 
909781a868fSWei Yang 		if (!pnv_pci_is_mem_pref_64(res->flags))
910781a868fSWei Yang 			continue;
911781a868fSWei Yang 
912781a868fSWei Yang 		/*
913781a868fSWei Yang 		 * The actual IOV BAR range is determined by the start address
914781a868fSWei Yang 		 * and the actual size for num_vfs VFs BAR.  This check is to
915781a868fSWei Yang 		 * make sure that after shifting, the range will not overlap
916781a868fSWei Yang 		 * with another device.
917781a868fSWei Yang 		 */
918781a868fSWei Yang 		size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
919781a868fSWei Yang 		res2.flags = res->flags;
920781a868fSWei Yang 		res2.start = res->start + (size * offset);
921781a868fSWei Yang 		res2.end = res2.start + (size * num_vfs) - 1;
922781a868fSWei Yang 
923781a868fSWei Yang 		if (res2.end > res->end) {
924781a868fSWei Yang 			dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
925781a868fSWei Yang 				i, &res2, res, num_vfs, offset);
926781a868fSWei Yang 			return -EBUSY;
927781a868fSWei Yang 		}
928781a868fSWei Yang 	}
929781a868fSWei Yang 
930781a868fSWei Yang 	/*
931781a868fSWei Yang 	 * After doing so, there would be a "hole" in the /proc/iomem when
932781a868fSWei Yang 	 * offset is a positive value. It looks like the device return some
933781a868fSWei Yang 	 * mmio back to the system, which actually no one could use it.
934781a868fSWei Yang 	 */
935781a868fSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
936781a868fSWei Yang 		res = &dev->resource[i + PCI_IOV_RESOURCES];
937781a868fSWei Yang 		if (!res->flags || !res->parent)
938781a868fSWei Yang 			continue;
939781a868fSWei Yang 
940781a868fSWei Yang 		if (!pnv_pci_is_mem_pref_64(res->flags))
941781a868fSWei Yang 			continue;
942781a868fSWei Yang 
943781a868fSWei Yang 		size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
944781a868fSWei Yang 		res2 = *res;
945781a868fSWei Yang 		res->start += size * offset;
946781a868fSWei Yang 
947781a868fSWei Yang 		dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (enabling %d VFs shifted by %d)\n",
948781a868fSWei Yang 			 i, &res2, res, num_vfs, offset);
949781a868fSWei Yang 		pci_update_resource(dev, i + PCI_IOV_RESOURCES);
950781a868fSWei Yang 	}
951781a868fSWei Yang 	return 0;
952781a868fSWei Yang }
953781a868fSWei Yang #endif /* CONFIG_PCI_IOV */
954781a868fSWei Yang 
955fb446ad0SGavin Shan #if 0
956cad5cef6SGreg Kroah-Hartman static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
957184cd4a3SBenjamin Herrenschmidt {
958184cd4a3SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
959184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb = hose->private_data;
960b72c1f65SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(dev);
961184cd4a3SBenjamin Herrenschmidt 	struct pnv_ioda_pe *pe;
962184cd4a3SBenjamin Herrenschmidt 	int pe_num;
963184cd4a3SBenjamin Herrenschmidt 
964184cd4a3SBenjamin Herrenschmidt 	if (!pdn) {
965184cd4a3SBenjamin Herrenschmidt 		pr_err("%s: Device tree node not associated properly\n",
966184cd4a3SBenjamin Herrenschmidt 			   pci_name(dev));
967184cd4a3SBenjamin Herrenschmidt 		return NULL;
968184cd4a3SBenjamin Herrenschmidt 	}
969184cd4a3SBenjamin Herrenschmidt 	if (pdn->pe_number != IODA_INVALID_PE)
970184cd4a3SBenjamin Herrenschmidt 		return NULL;
971184cd4a3SBenjamin Herrenschmidt 
972184cd4a3SBenjamin Herrenschmidt 	/* PE#0 has been pre-set */
973184cd4a3SBenjamin Herrenschmidt 	if (dev->bus->number == 0)
974184cd4a3SBenjamin Herrenschmidt 		pe_num = 0;
975184cd4a3SBenjamin Herrenschmidt 	else
976184cd4a3SBenjamin Herrenschmidt 		pe_num = pnv_ioda_alloc_pe(phb);
977184cd4a3SBenjamin Herrenschmidt 	if (pe_num == IODA_INVALID_PE) {
978184cd4a3SBenjamin Herrenschmidt 		pr_warning("%s: Not enough PE# available, disabling device\n",
979184cd4a3SBenjamin Herrenschmidt 			   pci_name(dev));
980184cd4a3SBenjamin Herrenschmidt 		return NULL;
981184cd4a3SBenjamin Herrenschmidt 	}
982184cd4a3SBenjamin Herrenschmidt 
983184cd4a3SBenjamin Herrenschmidt 	/* NOTE: We get only one ref to the pci_dev for the pdn, not for the
984184cd4a3SBenjamin Herrenschmidt 	 * pointer in the PE data structure, both should be destroyed at the
985184cd4a3SBenjamin Herrenschmidt 	 * same time. However, this needs to be looked at more closely again
986184cd4a3SBenjamin Herrenschmidt 	 * once we actually start removing things (Hotplug, SR-IOV, ...)
987184cd4a3SBenjamin Herrenschmidt 	 *
988184cd4a3SBenjamin Herrenschmidt 	 * At some point we want to remove the PDN completely anyways
989184cd4a3SBenjamin Herrenschmidt 	 */
990184cd4a3SBenjamin Herrenschmidt 	pe = &phb->ioda.pe_array[pe_num];
991184cd4a3SBenjamin Herrenschmidt 	pci_dev_get(dev);
992184cd4a3SBenjamin Herrenschmidt 	pdn->pcidev = dev;
993184cd4a3SBenjamin Herrenschmidt 	pdn->pe_number = pe_num;
994184cd4a3SBenjamin Herrenschmidt 	pe->pdev = dev;
995184cd4a3SBenjamin Herrenschmidt 	pe->pbus = NULL;
996184cd4a3SBenjamin Herrenschmidt 	pe->tce32_seg = -1;
997184cd4a3SBenjamin Herrenschmidt 	pe->mve_number = -1;
998184cd4a3SBenjamin Herrenschmidt 	pe->rid = dev->bus->number << 8 | pdn->devfn;
999184cd4a3SBenjamin Herrenschmidt 
1000184cd4a3SBenjamin Herrenschmidt 	pe_info(pe, "Associated device to PE\n");
1001184cd4a3SBenjamin Herrenschmidt 
1002184cd4a3SBenjamin Herrenschmidt 	if (pnv_ioda_configure_pe(phb, pe)) {
1003184cd4a3SBenjamin Herrenschmidt 		/* XXX What do we do here ? */
1004184cd4a3SBenjamin Herrenschmidt 		if (pe_num)
1005184cd4a3SBenjamin Herrenschmidt 			pnv_ioda_free_pe(phb, pe_num);
1006184cd4a3SBenjamin Herrenschmidt 		pdn->pe_number = IODA_INVALID_PE;
1007184cd4a3SBenjamin Herrenschmidt 		pe->pdev = NULL;
1008184cd4a3SBenjamin Herrenschmidt 		pci_dev_put(dev);
1009184cd4a3SBenjamin Herrenschmidt 		return NULL;
1010184cd4a3SBenjamin Herrenschmidt 	}
1011184cd4a3SBenjamin Herrenschmidt 
1012184cd4a3SBenjamin Herrenschmidt 	/* Assign a DMA weight to the device */
1013184cd4a3SBenjamin Herrenschmidt 	pe->dma_weight = pnv_ioda_dma_weight(dev);
1014184cd4a3SBenjamin Herrenschmidt 	if (pe->dma_weight != 0) {
1015184cd4a3SBenjamin Herrenschmidt 		phb->ioda.dma_weight += pe->dma_weight;
1016184cd4a3SBenjamin Herrenschmidt 		phb->ioda.dma_pe_count++;
1017184cd4a3SBenjamin Herrenschmidt 	}
1018184cd4a3SBenjamin Herrenschmidt 
1019184cd4a3SBenjamin Herrenschmidt 	/* Link the PE */
1020184cd4a3SBenjamin Herrenschmidt 	pnv_ioda_link_pe_by_weight(phb, pe);
1021184cd4a3SBenjamin Herrenschmidt 
1022184cd4a3SBenjamin Herrenschmidt 	return pe;
1023184cd4a3SBenjamin Herrenschmidt }
1024fb446ad0SGavin Shan #endif /* Useful for SRIOV case */
1025184cd4a3SBenjamin Herrenschmidt 
1026184cd4a3SBenjamin Herrenschmidt static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1027184cd4a3SBenjamin Herrenschmidt {
1028184cd4a3SBenjamin Herrenschmidt 	struct pci_dev *dev;
1029184cd4a3SBenjamin Herrenschmidt 
1030184cd4a3SBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
1031b72c1f65SBenjamin Herrenschmidt 		struct pci_dn *pdn = pci_get_pdn(dev);
1032184cd4a3SBenjamin Herrenschmidt 
1033184cd4a3SBenjamin Herrenschmidt 		if (pdn == NULL) {
1034184cd4a3SBenjamin Herrenschmidt 			pr_warn("%s: No device node associated with device !\n",
1035184cd4a3SBenjamin Herrenschmidt 				pci_name(dev));
1036184cd4a3SBenjamin Herrenschmidt 			continue;
1037184cd4a3SBenjamin Herrenschmidt 		}
1038184cd4a3SBenjamin Herrenschmidt 		pdn->pe_number = pe->pe_number;
1039184cd4a3SBenjamin Herrenschmidt 		pe->dma_weight += pnv_ioda_dma_weight(dev);
1040fb446ad0SGavin Shan 		if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
1041184cd4a3SBenjamin Herrenschmidt 			pnv_ioda_setup_same_PE(dev->subordinate, pe);
1042184cd4a3SBenjamin Herrenschmidt 	}
1043184cd4a3SBenjamin Herrenschmidt }
1044184cd4a3SBenjamin Herrenschmidt 
1045fb446ad0SGavin Shan /*
1046fb446ad0SGavin Shan  * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1047fb446ad0SGavin Shan  * single PCI bus. Another one that contains the primary PCI bus and its
1048fb446ad0SGavin Shan  * subordinate PCI devices and buses. The second type of PE is normally
1049fb446ad0SGavin Shan  * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1050fb446ad0SGavin Shan  */
1051cad5cef6SGreg Kroah-Hartman static void pnv_ioda_setup_bus_PE(struct pci_bus *bus, int all)
1052184cd4a3SBenjamin Herrenschmidt {
1053fb446ad0SGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
1054184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb = hose->private_data;
1055184cd4a3SBenjamin Herrenschmidt 	struct pnv_ioda_pe *pe;
1056262af557SGuo Chao 	int pe_num = IODA_INVALID_PE;
1057184cd4a3SBenjamin Herrenschmidt 
1058262af557SGuo Chao 	/* Check if PE is determined by M64 */
1059262af557SGuo Chao 	if (phb->pick_m64_pe)
1060262af557SGuo Chao 		pe_num = phb->pick_m64_pe(phb, bus, all);
1061262af557SGuo Chao 
1062262af557SGuo Chao 	/* The PE number isn't pinned by M64 */
1063262af557SGuo Chao 	if (pe_num == IODA_INVALID_PE)
1064184cd4a3SBenjamin Herrenschmidt 		pe_num = pnv_ioda_alloc_pe(phb);
1065262af557SGuo Chao 
1066184cd4a3SBenjamin Herrenschmidt 	if (pe_num == IODA_INVALID_PE) {
1067fb446ad0SGavin Shan 		pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1068fb446ad0SGavin Shan 			__func__, pci_domain_nr(bus), bus->number);
1069184cd4a3SBenjamin Herrenschmidt 		return;
1070184cd4a3SBenjamin Herrenschmidt 	}
1071184cd4a3SBenjamin Herrenschmidt 
1072184cd4a3SBenjamin Herrenschmidt 	pe = &phb->ioda.pe_array[pe_num];
1073262af557SGuo Chao 	pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
1074184cd4a3SBenjamin Herrenschmidt 	pe->pbus = bus;
1075184cd4a3SBenjamin Herrenschmidt 	pe->pdev = NULL;
1076184cd4a3SBenjamin Herrenschmidt 	pe->tce32_seg = -1;
1077184cd4a3SBenjamin Herrenschmidt 	pe->mve_number = -1;
1078b918c62eSYinghai Lu 	pe->rid = bus->busn_res.start << 8;
1079184cd4a3SBenjamin Herrenschmidt 	pe->dma_weight = 0;
1080184cd4a3SBenjamin Herrenschmidt 
1081fb446ad0SGavin Shan 	if (all)
1082fb446ad0SGavin Shan 		pe_info(pe, "Secondary bus %d..%d associated with PE#%d\n",
1083fb446ad0SGavin Shan 			bus->busn_res.start, bus->busn_res.end, pe_num);
1084fb446ad0SGavin Shan 	else
1085fb446ad0SGavin Shan 		pe_info(pe, "Secondary bus %d associated with PE#%d\n",
1086fb446ad0SGavin Shan 			bus->busn_res.start, pe_num);
1087184cd4a3SBenjamin Herrenschmidt 
1088184cd4a3SBenjamin Herrenschmidt 	if (pnv_ioda_configure_pe(phb, pe)) {
1089184cd4a3SBenjamin Herrenschmidt 		/* XXX What do we do here ? */
1090184cd4a3SBenjamin Herrenschmidt 		if (pe_num)
1091184cd4a3SBenjamin Herrenschmidt 			pnv_ioda_free_pe(phb, pe_num);
1092184cd4a3SBenjamin Herrenschmidt 		pe->pbus = NULL;
1093184cd4a3SBenjamin Herrenschmidt 		return;
1094184cd4a3SBenjamin Herrenschmidt 	}
1095184cd4a3SBenjamin Herrenschmidt 
1096184cd4a3SBenjamin Herrenschmidt 	/* Associate it with all child devices */
1097184cd4a3SBenjamin Herrenschmidt 	pnv_ioda_setup_same_PE(bus, pe);
1098184cd4a3SBenjamin Herrenschmidt 
10997ebdf956SGavin Shan 	/* Put PE to the list */
11007ebdf956SGavin Shan 	list_add_tail(&pe->list, &phb->ioda.pe_list);
11017ebdf956SGavin Shan 
1102184cd4a3SBenjamin Herrenschmidt 	/* Account for one DMA PE if at least one DMA capable device exist
1103184cd4a3SBenjamin Herrenschmidt 	 * below the bridge
1104184cd4a3SBenjamin Herrenschmidt 	 */
1105184cd4a3SBenjamin Herrenschmidt 	if (pe->dma_weight != 0) {
1106184cd4a3SBenjamin Herrenschmidt 		phb->ioda.dma_weight += pe->dma_weight;
1107184cd4a3SBenjamin Herrenschmidt 		phb->ioda.dma_pe_count++;
1108184cd4a3SBenjamin Herrenschmidt 	}
1109184cd4a3SBenjamin Herrenschmidt 
1110184cd4a3SBenjamin Herrenschmidt 	/* Link the PE */
1111184cd4a3SBenjamin Herrenschmidt 	pnv_ioda_link_pe_by_weight(phb, pe);
1112184cd4a3SBenjamin Herrenschmidt }
1113184cd4a3SBenjamin Herrenschmidt 
1114cad5cef6SGreg Kroah-Hartman static void pnv_ioda_setup_PEs(struct pci_bus *bus)
1115184cd4a3SBenjamin Herrenschmidt {
1116184cd4a3SBenjamin Herrenschmidt 	struct pci_dev *dev;
1117fb446ad0SGavin Shan 
1118fb446ad0SGavin Shan 	pnv_ioda_setup_bus_PE(bus, 0);
1119184cd4a3SBenjamin Herrenschmidt 
1120184cd4a3SBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
1121fb446ad0SGavin Shan 		if (dev->subordinate) {
112262f87c0eSYijing Wang 			if (pci_pcie_type(dev) == PCI_EXP_TYPE_PCI_BRIDGE)
1123fb446ad0SGavin Shan 				pnv_ioda_setup_bus_PE(dev->subordinate, 1);
1124fb446ad0SGavin Shan 			else
1125184cd4a3SBenjamin Herrenschmidt 				pnv_ioda_setup_PEs(dev->subordinate);
1126184cd4a3SBenjamin Herrenschmidt 		}
1127184cd4a3SBenjamin Herrenschmidt 	}
1128fb446ad0SGavin Shan }
1129fb446ad0SGavin Shan 
1130fb446ad0SGavin Shan /*
1131fb446ad0SGavin Shan  * Configure PEs so that the downstream PCI buses and devices
1132fb446ad0SGavin Shan  * could have their associated PE#. Unfortunately, we didn't
1133fb446ad0SGavin Shan  * figure out the way to identify the PLX bridge yet. So we
1134fb446ad0SGavin Shan  * simply put the PCI bus and the subordinate behind the root
1135fb446ad0SGavin Shan  * port to PE# here. The game rule here is expected to be changed
1136fb446ad0SGavin Shan  * as soon as we can detected PLX bridge correctly.
1137fb446ad0SGavin Shan  */
1138cad5cef6SGreg Kroah-Hartman static void pnv_pci_ioda_setup_PEs(void)
1139fb446ad0SGavin Shan {
1140fb446ad0SGavin Shan 	struct pci_controller *hose, *tmp;
1141262af557SGuo Chao 	struct pnv_phb *phb;
1142fb446ad0SGavin Shan 
1143fb446ad0SGavin Shan 	list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1144262af557SGuo Chao 		phb = hose->private_data;
1145262af557SGuo Chao 
1146262af557SGuo Chao 		/* M64 layout might affect PE allocation */
11475ef73567SGavin Shan 		if (phb->reserve_m64_pe)
11485ef73567SGavin Shan 			phb->reserve_m64_pe(phb);
1149262af557SGuo Chao 
1150fb446ad0SGavin Shan 		pnv_ioda_setup_PEs(hose->bus);
1151fb446ad0SGavin Shan 	}
1152fb446ad0SGavin Shan }
1153184cd4a3SBenjamin Herrenschmidt 
1154a8b2f828SGavin Shan #ifdef CONFIG_PCI_IOV
1155781a868fSWei Yang static int pnv_pci_vf_release_m64(struct pci_dev *pdev)
1156781a868fSWei Yang {
1157781a868fSWei Yang 	struct pci_bus        *bus;
1158781a868fSWei Yang 	struct pci_controller *hose;
1159781a868fSWei Yang 	struct pnv_phb        *phb;
1160781a868fSWei Yang 	struct pci_dn         *pdn;
116102639b0eSWei Yang 	int                    i, j;
1162781a868fSWei Yang 
1163781a868fSWei Yang 	bus = pdev->bus;
1164781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1165781a868fSWei Yang 	phb = hose->private_data;
1166781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1167781a868fSWei Yang 
116802639b0eSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
116902639b0eSWei Yang 		for (j = 0; j < M64_PER_IOV; j++) {
117002639b0eSWei Yang 			if (pdn->m64_wins[i][j] == IODA_INVALID_M64)
1171781a868fSWei Yang 				continue;
1172781a868fSWei Yang 			opal_pci_phb_mmio_enable(phb->opal_id,
117302639b0eSWei Yang 				OPAL_M64_WINDOW_TYPE, pdn->m64_wins[i][j], 0);
117402639b0eSWei Yang 			clear_bit(pdn->m64_wins[i][j], &phb->ioda.m64_bar_alloc);
117502639b0eSWei Yang 			pdn->m64_wins[i][j] = IODA_INVALID_M64;
1176781a868fSWei Yang 		}
1177781a868fSWei Yang 
1178781a868fSWei Yang 	return 0;
1179781a868fSWei Yang }
1180781a868fSWei Yang 
118102639b0eSWei Yang static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
1182781a868fSWei Yang {
1183781a868fSWei Yang 	struct pci_bus        *bus;
1184781a868fSWei Yang 	struct pci_controller *hose;
1185781a868fSWei Yang 	struct pnv_phb        *phb;
1186781a868fSWei Yang 	struct pci_dn         *pdn;
1187781a868fSWei Yang 	unsigned int           win;
1188781a868fSWei Yang 	struct resource       *res;
118902639b0eSWei Yang 	int                    i, j;
1190781a868fSWei Yang 	int64_t                rc;
119102639b0eSWei Yang 	int                    total_vfs;
119202639b0eSWei Yang 	resource_size_t        size, start;
119302639b0eSWei Yang 	int                    pe_num;
119402639b0eSWei Yang 	int                    vf_groups;
119502639b0eSWei Yang 	int                    vf_per_group;
1196781a868fSWei Yang 
1197781a868fSWei Yang 	bus = pdev->bus;
1198781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1199781a868fSWei Yang 	phb = hose->private_data;
1200781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
120102639b0eSWei Yang 	total_vfs = pci_sriov_get_totalvfs(pdev);
1202781a868fSWei Yang 
1203781a868fSWei Yang 	/* Initialize the m64_wins to IODA_INVALID_M64 */
1204781a868fSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
120502639b0eSWei Yang 		for (j = 0; j < M64_PER_IOV; j++)
120602639b0eSWei Yang 			pdn->m64_wins[i][j] = IODA_INVALID_M64;
120702639b0eSWei Yang 
120802639b0eSWei Yang 	if (pdn->m64_per_iov == M64_PER_IOV) {
120902639b0eSWei Yang 		vf_groups = (num_vfs <= M64_PER_IOV) ? num_vfs: M64_PER_IOV;
121002639b0eSWei Yang 		vf_per_group = (num_vfs <= M64_PER_IOV)? 1:
121102639b0eSWei Yang 			roundup_pow_of_two(num_vfs) / pdn->m64_per_iov;
121202639b0eSWei Yang 	} else {
121302639b0eSWei Yang 		vf_groups = 1;
121402639b0eSWei Yang 		vf_per_group = 1;
121502639b0eSWei Yang 	}
1216781a868fSWei Yang 
1217781a868fSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1218781a868fSWei Yang 		res = &pdev->resource[i + PCI_IOV_RESOURCES];
1219781a868fSWei Yang 		if (!res->flags || !res->parent)
1220781a868fSWei Yang 			continue;
1221781a868fSWei Yang 
1222781a868fSWei Yang 		if (!pnv_pci_is_mem_pref_64(res->flags))
1223781a868fSWei Yang 			continue;
1224781a868fSWei Yang 
122502639b0eSWei Yang 		for (j = 0; j < vf_groups; j++) {
1226781a868fSWei Yang 			do {
1227781a868fSWei Yang 				win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1228781a868fSWei Yang 						phb->ioda.m64_bar_idx + 1, 0);
1229781a868fSWei Yang 
1230781a868fSWei Yang 				if (win >= phb->ioda.m64_bar_idx + 1)
1231781a868fSWei Yang 					goto m64_failed;
1232781a868fSWei Yang 			} while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
1233781a868fSWei Yang 
123402639b0eSWei Yang 			pdn->m64_wins[i][j] = win;
123502639b0eSWei Yang 
123602639b0eSWei Yang 			if (pdn->m64_per_iov == M64_PER_IOV) {
123702639b0eSWei Yang 				size = pci_iov_resource_size(pdev,
123802639b0eSWei Yang 							PCI_IOV_RESOURCES + i);
123902639b0eSWei Yang 				size = size * vf_per_group;
124002639b0eSWei Yang 				start = res->start + size * j;
124102639b0eSWei Yang 			} else {
124202639b0eSWei Yang 				size = resource_size(res);
124302639b0eSWei Yang 				start = res->start;
124402639b0eSWei Yang 			}
1245781a868fSWei Yang 
1246781a868fSWei Yang 			/* Map the M64 here */
124702639b0eSWei Yang 			if (pdn->m64_per_iov == M64_PER_IOV) {
124802639b0eSWei Yang 				pe_num = pdn->offset + j;
124902639b0eSWei Yang 				rc = opal_pci_map_pe_mmio_window(phb->opal_id,
125002639b0eSWei Yang 						pe_num, OPAL_M64_WINDOW_TYPE,
125102639b0eSWei Yang 						pdn->m64_wins[i][j], 0);
125202639b0eSWei Yang 			}
125302639b0eSWei Yang 
1254781a868fSWei Yang 			rc = opal_pci_set_phb_mem_window(phb->opal_id,
1255781a868fSWei Yang 						 OPAL_M64_WINDOW_TYPE,
125602639b0eSWei Yang 						 pdn->m64_wins[i][j],
125702639b0eSWei Yang 						 start,
1258781a868fSWei Yang 						 0, /* unused */
125902639b0eSWei Yang 						 size);
126002639b0eSWei Yang 
126102639b0eSWei Yang 
1262781a868fSWei Yang 			if (rc != OPAL_SUCCESS) {
1263781a868fSWei Yang 				dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1264781a868fSWei Yang 					win, rc);
1265781a868fSWei Yang 				goto m64_failed;
1266781a868fSWei Yang 			}
1267781a868fSWei Yang 
126802639b0eSWei Yang 			if (pdn->m64_per_iov == M64_PER_IOV)
1269781a868fSWei Yang 				rc = opal_pci_phb_mmio_enable(phb->opal_id,
127002639b0eSWei Yang 				     OPAL_M64_WINDOW_TYPE, pdn->m64_wins[i][j], 2);
127102639b0eSWei Yang 			else
127202639b0eSWei Yang 				rc = opal_pci_phb_mmio_enable(phb->opal_id,
127302639b0eSWei Yang 				     OPAL_M64_WINDOW_TYPE, pdn->m64_wins[i][j], 1);
127402639b0eSWei Yang 
1275781a868fSWei Yang 			if (rc != OPAL_SUCCESS) {
1276781a868fSWei Yang 				dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1277781a868fSWei Yang 					win, rc);
1278781a868fSWei Yang 				goto m64_failed;
1279781a868fSWei Yang 			}
1280781a868fSWei Yang 		}
128102639b0eSWei Yang 	}
1282781a868fSWei Yang 	return 0;
1283781a868fSWei Yang 
1284781a868fSWei Yang m64_failed:
1285781a868fSWei Yang 	pnv_pci_vf_release_m64(pdev);
1286781a868fSWei Yang 	return -EBUSY;
1287781a868fSWei Yang }
1288781a868fSWei Yang 
1289c035e37bSAlexey Kardashevskiy static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1290c035e37bSAlexey Kardashevskiy 		int num);
1291c035e37bSAlexey Kardashevskiy static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable);
1292c035e37bSAlexey Kardashevskiy 
1293781a868fSWei Yang static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1294781a868fSWei Yang {
1295781a868fSWei Yang 	struct iommu_table    *tbl;
1296781a868fSWei Yang 	int64_t               rc;
1297781a868fSWei Yang 
1298b348aa65SAlexey Kardashevskiy 	tbl = pe->table_group.tables[0];
1299c035e37bSAlexey Kardashevskiy 	rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
1300781a868fSWei Yang 	if (rc)
1301781a868fSWei Yang 		pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1302781a868fSWei Yang 
1303c035e37bSAlexey Kardashevskiy 	pnv_pci_ioda2_set_bypass(pe, false);
13040eaf4defSAlexey Kardashevskiy 	if (pe->table_group.group) {
13050eaf4defSAlexey Kardashevskiy 		iommu_group_put(pe->table_group.group);
13060eaf4defSAlexey Kardashevskiy 		BUG_ON(pe->table_group.group);
1307ac9a5889SAlexey Kardashevskiy 	}
1308aca6913fSAlexey Kardashevskiy 	pnv_pci_ioda2_table_free_pages(tbl);
1309781a868fSWei Yang 	iommu_free_table(tbl, of_node_full_name(dev->dev.of_node));
1310781a868fSWei Yang }
1311781a868fSWei Yang 
131202639b0eSWei Yang static void pnv_ioda_release_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1313781a868fSWei Yang {
1314781a868fSWei Yang 	struct pci_bus        *bus;
1315781a868fSWei Yang 	struct pci_controller *hose;
1316781a868fSWei Yang 	struct pnv_phb        *phb;
1317781a868fSWei Yang 	struct pnv_ioda_pe    *pe, *pe_n;
1318781a868fSWei Yang 	struct pci_dn         *pdn;
131902639b0eSWei Yang 	u16                    vf_index;
132002639b0eSWei Yang 	int64_t                rc;
1321781a868fSWei Yang 
1322781a868fSWei Yang 	bus = pdev->bus;
1323781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1324781a868fSWei Yang 	phb = hose->private_data;
132502639b0eSWei Yang 	pdn = pci_get_pdn(pdev);
1326781a868fSWei Yang 
1327781a868fSWei Yang 	if (!pdev->is_physfn)
1328781a868fSWei Yang 		return;
1329781a868fSWei Yang 
133002639b0eSWei Yang 	if (pdn->m64_per_iov == M64_PER_IOV && num_vfs > M64_PER_IOV) {
133102639b0eSWei Yang 		int   vf_group;
133202639b0eSWei Yang 		int   vf_per_group;
133302639b0eSWei Yang 		int   vf_index1;
133402639b0eSWei Yang 
133502639b0eSWei Yang 		vf_per_group = roundup_pow_of_two(num_vfs) / pdn->m64_per_iov;
133602639b0eSWei Yang 
133702639b0eSWei Yang 		for (vf_group = 0; vf_group < M64_PER_IOV; vf_group++)
133802639b0eSWei Yang 			for (vf_index = vf_group * vf_per_group;
133902639b0eSWei Yang 				vf_index < (vf_group + 1) * vf_per_group &&
134002639b0eSWei Yang 				vf_index < num_vfs;
134102639b0eSWei Yang 				vf_index++)
134202639b0eSWei Yang 				for (vf_index1 = vf_group * vf_per_group;
134302639b0eSWei Yang 					vf_index1 < (vf_group + 1) * vf_per_group &&
134402639b0eSWei Yang 					vf_index1 < num_vfs;
134502639b0eSWei Yang 					vf_index1++){
134602639b0eSWei Yang 
134702639b0eSWei Yang 					rc = opal_pci_set_peltv(phb->opal_id,
134802639b0eSWei Yang 						pdn->offset + vf_index,
134902639b0eSWei Yang 						pdn->offset + vf_index1,
135002639b0eSWei Yang 						OPAL_REMOVE_PE_FROM_DOMAIN);
135102639b0eSWei Yang 
135202639b0eSWei Yang 					if (rc)
135302639b0eSWei Yang 					    dev_warn(&pdev->dev, "%s: Failed to unlink same group PE#%d(%lld)\n",
135402639b0eSWei Yang 						__func__,
135502639b0eSWei Yang 						pdn->offset + vf_index1, rc);
135602639b0eSWei Yang 				}
135702639b0eSWei Yang 	}
135802639b0eSWei Yang 
1359781a868fSWei Yang 	list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1360781a868fSWei Yang 		if (pe->parent_dev != pdev)
1361781a868fSWei Yang 			continue;
1362781a868fSWei Yang 
1363781a868fSWei Yang 		pnv_pci_ioda2_release_dma_pe(pdev, pe);
1364781a868fSWei Yang 
1365781a868fSWei Yang 		/* Remove from list */
1366781a868fSWei Yang 		mutex_lock(&phb->ioda.pe_list_mutex);
1367781a868fSWei Yang 		list_del(&pe->list);
1368781a868fSWei Yang 		mutex_unlock(&phb->ioda.pe_list_mutex);
1369781a868fSWei Yang 
1370781a868fSWei Yang 		pnv_ioda_deconfigure_pe(phb, pe);
1371781a868fSWei Yang 
1372781a868fSWei Yang 		pnv_ioda_free_pe(phb, pe->pe_number);
1373781a868fSWei Yang 	}
1374781a868fSWei Yang }
1375781a868fSWei Yang 
1376781a868fSWei Yang void pnv_pci_sriov_disable(struct pci_dev *pdev)
1377781a868fSWei Yang {
1378781a868fSWei Yang 	struct pci_bus        *bus;
1379781a868fSWei Yang 	struct pci_controller *hose;
1380781a868fSWei Yang 	struct pnv_phb        *phb;
1381781a868fSWei Yang 	struct pci_dn         *pdn;
1382781a868fSWei Yang 	struct pci_sriov      *iov;
1383781a868fSWei Yang 	u16 num_vfs;
1384781a868fSWei Yang 
1385781a868fSWei Yang 	bus = pdev->bus;
1386781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1387781a868fSWei Yang 	phb = hose->private_data;
1388781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1389781a868fSWei Yang 	iov = pdev->sriov;
1390781a868fSWei Yang 	num_vfs = pdn->num_vfs;
1391781a868fSWei Yang 
1392781a868fSWei Yang 	/* Release VF PEs */
139302639b0eSWei Yang 	pnv_ioda_release_vf_PE(pdev, num_vfs);
1394781a868fSWei Yang 
1395781a868fSWei Yang 	if (phb->type == PNV_PHB_IODA2) {
139602639b0eSWei Yang 		if (pdn->m64_per_iov == 1)
1397781a868fSWei Yang 			pnv_pci_vf_resource_shift(pdev, -pdn->offset);
1398781a868fSWei Yang 
1399781a868fSWei Yang 		/* Release M64 windows */
1400781a868fSWei Yang 		pnv_pci_vf_release_m64(pdev);
1401781a868fSWei Yang 
1402781a868fSWei Yang 		/* Release PE numbers */
1403781a868fSWei Yang 		bitmap_clear(phb->ioda.pe_alloc, pdn->offset, num_vfs);
1404781a868fSWei Yang 		pdn->offset = 0;
1405781a868fSWei Yang 	}
1406781a868fSWei Yang }
1407781a868fSWei Yang 
1408781a868fSWei Yang static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1409781a868fSWei Yang 				       struct pnv_ioda_pe *pe);
1410781a868fSWei Yang static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1411781a868fSWei Yang {
1412781a868fSWei Yang 	struct pci_bus        *bus;
1413781a868fSWei Yang 	struct pci_controller *hose;
1414781a868fSWei Yang 	struct pnv_phb        *phb;
1415781a868fSWei Yang 	struct pnv_ioda_pe    *pe;
1416781a868fSWei Yang 	int                    pe_num;
1417781a868fSWei Yang 	u16                    vf_index;
1418781a868fSWei Yang 	struct pci_dn         *pdn;
141902639b0eSWei Yang 	int64_t                rc;
1420781a868fSWei Yang 
1421781a868fSWei Yang 	bus = pdev->bus;
1422781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1423781a868fSWei Yang 	phb = hose->private_data;
1424781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1425781a868fSWei Yang 
1426781a868fSWei Yang 	if (!pdev->is_physfn)
1427781a868fSWei Yang 		return;
1428781a868fSWei Yang 
1429781a868fSWei Yang 	/* Reserve PE for each VF */
1430781a868fSWei Yang 	for (vf_index = 0; vf_index < num_vfs; vf_index++) {
1431781a868fSWei Yang 		pe_num = pdn->offset + vf_index;
1432781a868fSWei Yang 
1433781a868fSWei Yang 		pe = &phb->ioda.pe_array[pe_num];
1434781a868fSWei Yang 		pe->pe_number = pe_num;
1435781a868fSWei Yang 		pe->phb = phb;
1436781a868fSWei Yang 		pe->flags = PNV_IODA_PE_VF;
1437781a868fSWei Yang 		pe->pbus = NULL;
1438781a868fSWei Yang 		pe->parent_dev = pdev;
1439781a868fSWei Yang 		pe->tce32_seg = -1;
1440781a868fSWei Yang 		pe->mve_number = -1;
1441781a868fSWei Yang 		pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1442781a868fSWei Yang 			   pci_iov_virtfn_devfn(pdev, vf_index);
1443781a868fSWei Yang 
1444781a868fSWei Yang 		pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%d\n",
1445781a868fSWei Yang 			hose->global_number, pdev->bus->number,
1446781a868fSWei Yang 			PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1447781a868fSWei Yang 			PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1448781a868fSWei Yang 
1449781a868fSWei Yang 		if (pnv_ioda_configure_pe(phb, pe)) {
1450781a868fSWei Yang 			/* XXX What do we do here ? */
1451781a868fSWei Yang 			if (pe_num)
1452781a868fSWei Yang 				pnv_ioda_free_pe(phb, pe_num);
1453781a868fSWei Yang 			pe->pdev = NULL;
1454781a868fSWei Yang 			continue;
1455781a868fSWei Yang 		}
1456781a868fSWei Yang 
1457781a868fSWei Yang 		/* Put PE to the list */
1458781a868fSWei Yang 		mutex_lock(&phb->ioda.pe_list_mutex);
1459781a868fSWei Yang 		list_add_tail(&pe->list, &phb->ioda.pe_list);
1460781a868fSWei Yang 		mutex_unlock(&phb->ioda.pe_list_mutex);
1461781a868fSWei Yang 
1462781a868fSWei Yang 		pnv_pci_ioda2_setup_dma_pe(phb, pe);
1463781a868fSWei Yang 	}
146402639b0eSWei Yang 
146502639b0eSWei Yang 	if (pdn->m64_per_iov == M64_PER_IOV && num_vfs > M64_PER_IOV) {
146602639b0eSWei Yang 		int   vf_group;
146702639b0eSWei Yang 		int   vf_per_group;
146802639b0eSWei Yang 		int   vf_index1;
146902639b0eSWei Yang 
147002639b0eSWei Yang 		vf_per_group = roundup_pow_of_two(num_vfs) / pdn->m64_per_iov;
147102639b0eSWei Yang 
147202639b0eSWei Yang 		for (vf_group = 0; vf_group < M64_PER_IOV; vf_group++) {
147302639b0eSWei Yang 			for (vf_index = vf_group * vf_per_group;
147402639b0eSWei Yang 			     vf_index < (vf_group + 1) * vf_per_group &&
147502639b0eSWei Yang 			     vf_index < num_vfs;
147602639b0eSWei Yang 			     vf_index++) {
147702639b0eSWei Yang 				for (vf_index1 = vf_group * vf_per_group;
147802639b0eSWei Yang 				     vf_index1 < (vf_group + 1) * vf_per_group &&
147902639b0eSWei Yang 				     vf_index1 < num_vfs;
148002639b0eSWei Yang 				     vf_index1++) {
148102639b0eSWei Yang 
148202639b0eSWei Yang 					rc = opal_pci_set_peltv(phb->opal_id,
148302639b0eSWei Yang 						pdn->offset + vf_index,
148402639b0eSWei Yang 						pdn->offset + vf_index1,
148502639b0eSWei Yang 						OPAL_ADD_PE_TO_DOMAIN);
148602639b0eSWei Yang 
148702639b0eSWei Yang 					if (rc)
148802639b0eSWei Yang 					    dev_warn(&pdev->dev, "%s: Failed to link same group PE#%d(%lld)\n",
148902639b0eSWei Yang 						__func__,
149002639b0eSWei Yang 						pdn->offset + vf_index1, rc);
149102639b0eSWei Yang 				}
149202639b0eSWei Yang 			}
149302639b0eSWei Yang 		}
149402639b0eSWei Yang 	}
1495781a868fSWei Yang }
1496781a868fSWei Yang 
1497781a868fSWei Yang int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1498781a868fSWei Yang {
1499781a868fSWei Yang 	struct pci_bus        *bus;
1500781a868fSWei Yang 	struct pci_controller *hose;
1501781a868fSWei Yang 	struct pnv_phb        *phb;
1502781a868fSWei Yang 	struct pci_dn         *pdn;
1503781a868fSWei Yang 	int                    ret;
1504781a868fSWei Yang 
1505781a868fSWei Yang 	bus = pdev->bus;
1506781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1507781a868fSWei Yang 	phb = hose->private_data;
1508781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1509781a868fSWei Yang 
1510781a868fSWei Yang 	if (phb->type == PNV_PHB_IODA2) {
1511781a868fSWei Yang 		/* Calculate available PE for required VFs */
1512781a868fSWei Yang 		mutex_lock(&phb->ioda.pe_alloc_mutex);
1513781a868fSWei Yang 		pdn->offset = bitmap_find_next_zero_area(
1514781a868fSWei Yang 			phb->ioda.pe_alloc, phb->ioda.total_pe,
1515781a868fSWei Yang 			0, num_vfs, 0);
1516781a868fSWei Yang 		if (pdn->offset >= phb->ioda.total_pe) {
1517781a868fSWei Yang 			mutex_unlock(&phb->ioda.pe_alloc_mutex);
1518781a868fSWei Yang 			dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1519781a868fSWei Yang 			pdn->offset = 0;
1520781a868fSWei Yang 			return -EBUSY;
1521781a868fSWei Yang 		}
1522781a868fSWei Yang 		bitmap_set(phb->ioda.pe_alloc, pdn->offset, num_vfs);
1523781a868fSWei Yang 		pdn->num_vfs = num_vfs;
1524781a868fSWei Yang 		mutex_unlock(&phb->ioda.pe_alloc_mutex);
1525781a868fSWei Yang 
1526781a868fSWei Yang 		/* Assign M64 window accordingly */
152702639b0eSWei Yang 		ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
1528781a868fSWei Yang 		if (ret) {
1529781a868fSWei Yang 			dev_info(&pdev->dev, "Not enough M64 window resources\n");
1530781a868fSWei Yang 			goto m64_failed;
1531781a868fSWei Yang 		}
1532781a868fSWei Yang 
1533781a868fSWei Yang 		/*
1534781a868fSWei Yang 		 * When using one M64 BAR to map one IOV BAR, we need to shift
1535781a868fSWei Yang 		 * the IOV BAR according to the PE# allocated to the VFs.
1536781a868fSWei Yang 		 * Otherwise, the PE# for the VF will conflict with others.
1537781a868fSWei Yang 		 */
153802639b0eSWei Yang 		if (pdn->m64_per_iov == 1) {
1539781a868fSWei Yang 			ret = pnv_pci_vf_resource_shift(pdev, pdn->offset);
1540781a868fSWei Yang 			if (ret)
1541781a868fSWei Yang 				goto m64_failed;
1542781a868fSWei Yang 		}
154302639b0eSWei Yang 	}
1544781a868fSWei Yang 
1545781a868fSWei Yang 	/* Setup VF PEs */
1546781a868fSWei Yang 	pnv_ioda_setup_vf_PE(pdev, num_vfs);
1547781a868fSWei Yang 
1548781a868fSWei Yang 	return 0;
1549781a868fSWei Yang 
1550781a868fSWei Yang m64_failed:
1551781a868fSWei Yang 	bitmap_clear(phb->ioda.pe_alloc, pdn->offset, num_vfs);
1552781a868fSWei Yang 	pdn->offset = 0;
1553781a868fSWei Yang 
1554781a868fSWei Yang 	return ret;
1555781a868fSWei Yang }
1556781a868fSWei Yang 
1557a8b2f828SGavin Shan int pcibios_sriov_disable(struct pci_dev *pdev)
1558a8b2f828SGavin Shan {
1559781a868fSWei Yang 	pnv_pci_sriov_disable(pdev);
1560781a868fSWei Yang 
1561a8b2f828SGavin Shan 	/* Release PCI data */
1562a8b2f828SGavin Shan 	remove_dev_pci_data(pdev);
1563a8b2f828SGavin Shan 	return 0;
1564a8b2f828SGavin Shan }
1565a8b2f828SGavin Shan 
1566a8b2f828SGavin Shan int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1567a8b2f828SGavin Shan {
1568a8b2f828SGavin Shan 	/* Allocate PCI data */
1569a8b2f828SGavin Shan 	add_dev_pci_data(pdev);
1570781a868fSWei Yang 
1571781a868fSWei Yang 	pnv_pci_sriov_enable(pdev, num_vfs);
1572a8b2f828SGavin Shan 	return 0;
1573a8b2f828SGavin Shan }
1574a8b2f828SGavin Shan #endif /* CONFIG_PCI_IOV */
1575a8b2f828SGavin Shan 
1576959c9bddSGavin Shan static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
1577184cd4a3SBenjamin Herrenschmidt {
1578b72c1f65SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(pdev);
1579959c9bddSGavin Shan 	struct pnv_ioda_pe *pe;
1580184cd4a3SBenjamin Herrenschmidt 
1581959c9bddSGavin Shan 	/*
1582959c9bddSGavin Shan 	 * The function can be called while the PE#
1583959c9bddSGavin Shan 	 * hasn't been assigned. Do nothing for the
1584959c9bddSGavin Shan 	 * case.
1585959c9bddSGavin Shan 	 */
1586959c9bddSGavin Shan 	if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1587959c9bddSGavin Shan 		return;
1588184cd4a3SBenjamin Herrenschmidt 
1589959c9bddSGavin Shan 	pe = &phb->ioda.pe_array[pdn->pe_number];
1590cd15b048SBenjamin Herrenschmidt 	WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
1591b348aa65SAlexey Kardashevskiy 	set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
15924617082eSAlexey Kardashevskiy 	/*
15934617082eSAlexey Kardashevskiy 	 * Note: iommu_add_device() will fail here as
15944617082eSAlexey Kardashevskiy 	 * for physical PE: the device is already added by now;
15954617082eSAlexey Kardashevskiy 	 * for virtual PE: sysfs entries are not ready yet and
15964617082eSAlexey Kardashevskiy 	 * tce_iommu_bus_notifier will add the device to a group later.
15974617082eSAlexey Kardashevskiy 	 */
1598184cd4a3SBenjamin Herrenschmidt }
1599184cd4a3SBenjamin Herrenschmidt 
1600763d2d8dSDaniel Axtens static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
1601cd15b048SBenjamin Herrenschmidt {
1602763d2d8dSDaniel Axtens 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1603763d2d8dSDaniel Axtens 	struct pnv_phb *phb = hose->private_data;
1604cd15b048SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(pdev);
1605cd15b048SBenjamin Herrenschmidt 	struct pnv_ioda_pe *pe;
1606cd15b048SBenjamin Herrenschmidt 	uint64_t top;
1607cd15b048SBenjamin Herrenschmidt 	bool bypass = false;
1608cd15b048SBenjamin Herrenschmidt 
1609cd15b048SBenjamin Herrenschmidt 	if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1610cd15b048SBenjamin Herrenschmidt 		return -ENODEV;;
1611cd15b048SBenjamin Herrenschmidt 
1612cd15b048SBenjamin Herrenschmidt 	pe = &phb->ioda.pe_array[pdn->pe_number];
1613cd15b048SBenjamin Herrenschmidt 	if (pe->tce_bypass_enabled) {
1614cd15b048SBenjamin Herrenschmidt 		top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1615cd15b048SBenjamin Herrenschmidt 		bypass = (dma_mask >= top);
1616cd15b048SBenjamin Herrenschmidt 	}
1617cd15b048SBenjamin Herrenschmidt 
1618cd15b048SBenjamin Herrenschmidt 	if (bypass) {
1619cd15b048SBenjamin Herrenschmidt 		dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1620cd15b048SBenjamin Herrenschmidt 		set_dma_ops(&pdev->dev, &dma_direct_ops);
1621cd15b048SBenjamin Herrenschmidt 	} else {
1622cd15b048SBenjamin Herrenschmidt 		dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1623cd15b048SBenjamin Herrenschmidt 		set_dma_ops(&pdev->dev, &dma_iommu_ops);
1624cd15b048SBenjamin Herrenschmidt 	}
1625a32305bfSBrian W Hart 	*pdev->dev.dma_mask = dma_mask;
1626cd15b048SBenjamin Herrenschmidt 	return 0;
1627cd15b048SBenjamin Herrenschmidt }
1628cd15b048SBenjamin Herrenschmidt 
1629fe7e85c6SGavin Shan static u64 pnv_pci_ioda_dma_get_required_mask(struct pnv_phb *phb,
1630fe7e85c6SGavin Shan 					      struct pci_dev *pdev)
1631fe7e85c6SGavin Shan {
1632fe7e85c6SGavin Shan 	struct pci_dn *pdn = pci_get_pdn(pdev);
1633fe7e85c6SGavin Shan 	struct pnv_ioda_pe *pe;
1634fe7e85c6SGavin Shan 	u64 end, mask;
1635fe7e85c6SGavin Shan 
1636fe7e85c6SGavin Shan 	if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1637fe7e85c6SGavin Shan 		return 0;
1638fe7e85c6SGavin Shan 
1639fe7e85c6SGavin Shan 	pe = &phb->ioda.pe_array[pdn->pe_number];
1640fe7e85c6SGavin Shan 	if (!pe->tce_bypass_enabled)
1641fe7e85c6SGavin Shan 		return __dma_get_required_mask(&pdev->dev);
1642fe7e85c6SGavin Shan 
1643fe7e85c6SGavin Shan 
1644fe7e85c6SGavin Shan 	end = pe->tce_bypass_base + memblock_end_of_DRAM();
1645fe7e85c6SGavin Shan 	mask = 1ULL << (fls64(end) - 1);
1646fe7e85c6SGavin Shan 	mask += mask - 1;
1647fe7e85c6SGavin Shan 
1648fe7e85c6SGavin Shan 	return mask;
1649fe7e85c6SGavin Shan }
1650fe7e85c6SGavin Shan 
1651dff4a39eSGavin Shan static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
1652ea30e99eSAlexey Kardashevskiy 				   struct pci_bus *bus)
165374251fe2SBenjamin Herrenschmidt {
165474251fe2SBenjamin Herrenschmidt 	struct pci_dev *dev;
165574251fe2SBenjamin Herrenschmidt 
165674251fe2SBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
1657b348aa65SAlexey Kardashevskiy 		set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
1658e91c2511SBenjamin Herrenschmidt 		set_dma_offset(&dev->dev, pe->tce_bypass_base);
16594617082eSAlexey Kardashevskiy 		iommu_add_device(&dev->dev);
1660dff4a39eSGavin Shan 
16615c89a87dSAlexey Kardashevskiy 		if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
1662ea30e99eSAlexey Kardashevskiy 			pnv_ioda_setup_bus_dma(pe, dev->subordinate);
166374251fe2SBenjamin Herrenschmidt 	}
166474251fe2SBenjamin Herrenschmidt }
166574251fe2SBenjamin Herrenschmidt 
1666decbda25SAlexey Kardashevskiy static void pnv_pci_ioda1_tce_invalidate(struct iommu_table *tbl,
1667decbda25SAlexey Kardashevskiy 		unsigned long index, unsigned long npages, bool rm)
16684cce9550SGavin Shan {
16690eaf4defSAlexey Kardashevskiy 	struct iommu_table_group_link *tgl = list_first_entry_or_null(
16700eaf4defSAlexey Kardashevskiy 			&tbl->it_group_list, struct iommu_table_group_link,
16710eaf4defSAlexey Kardashevskiy 			next);
16720eaf4defSAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1673b348aa65SAlexey Kardashevskiy 			struct pnv_ioda_pe, table_group);
16743ad26e5cSBenjamin Herrenschmidt 	__be64 __iomem *invalidate = rm ?
16755780fb04SAlexey Kardashevskiy 		(__be64 __iomem *)pe->phb->ioda.tce_inval_reg_phys :
16765780fb04SAlexey Kardashevskiy 		pe->phb->ioda.tce_inval_reg;
16774cce9550SGavin Shan 	unsigned long start, end, inc;
1678b0376c9bSAlexey Kardashevskiy 	const unsigned shift = tbl->it_page_shift;
16794cce9550SGavin Shan 
1680decbda25SAlexey Kardashevskiy 	start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1681decbda25SAlexey Kardashevskiy 	end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1682decbda25SAlexey Kardashevskiy 			npages - 1);
16834cce9550SGavin Shan 
16844cce9550SGavin Shan 	/* BML uses this case for p6/p7/galaxy2: Shift addr and put in node */
16854cce9550SGavin Shan 	if (tbl->it_busno) {
1686b0376c9bSAlexey Kardashevskiy 		start <<= shift;
1687b0376c9bSAlexey Kardashevskiy 		end <<= shift;
1688b0376c9bSAlexey Kardashevskiy 		inc = 128ull << shift;
16894cce9550SGavin Shan 		start |= tbl->it_busno;
16904cce9550SGavin Shan 		end |= tbl->it_busno;
16914cce9550SGavin Shan 	} else if (tbl->it_type & TCE_PCI_SWINV_PAIR) {
16924cce9550SGavin Shan 		/* p7ioc-style invalidation, 2 TCEs per write */
16934cce9550SGavin Shan 		start |= (1ull << 63);
16944cce9550SGavin Shan 		end |= (1ull << 63);
16954cce9550SGavin Shan 		inc = 16;
16964cce9550SGavin Shan         } else {
16974cce9550SGavin Shan 		/* Default (older HW) */
16984cce9550SGavin Shan                 inc = 128;
16994cce9550SGavin Shan 	}
17004cce9550SGavin Shan 
17014cce9550SGavin Shan         end |= inc - 1;	/* round up end to be different than start */
17024cce9550SGavin Shan 
17034cce9550SGavin Shan         mb(); /* Ensure above stores are visible */
17044cce9550SGavin Shan         while (start <= end) {
17058e0a1611SAlexey Kardashevskiy 		if (rm)
17063ad26e5cSBenjamin Herrenschmidt 			__raw_rm_writeq(cpu_to_be64(start), invalidate);
17078e0a1611SAlexey Kardashevskiy 		else
17083a1a4661SBenjamin Herrenschmidt 			__raw_writeq(cpu_to_be64(start), invalidate);
17094cce9550SGavin Shan                 start += inc;
17104cce9550SGavin Shan         }
17114cce9550SGavin Shan 
17124cce9550SGavin Shan 	/*
17134cce9550SGavin Shan 	 * The iommu layer will do another mb() for us on build()
17144cce9550SGavin Shan 	 * and we don't care on free()
17154cce9550SGavin Shan 	 */
17164cce9550SGavin Shan }
17174cce9550SGavin Shan 
1718decbda25SAlexey Kardashevskiy static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1719decbda25SAlexey Kardashevskiy 		long npages, unsigned long uaddr,
1720decbda25SAlexey Kardashevskiy 		enum dma_data_direction direction,
1721decbda25SAlexey Kardashevskiy 		struct dma_attrs *attrs)
1722decbda25SAlexey Kardashevskiy {
1723decbda25SAlexey Kardashevskiy 	int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1724decbda25SAlexey Kardashevskiy 			attrs);
1725decbda25SAlexey Kardashevskiy 
1726decbda25SAlexey Kardashevskiy 	if (!ret && (tbl->it_type & TCE_PCI_SWINV_CREATE))
1727decbda25SAlexey Kardashevskiy 		pnv_pci_ioda1_tce_invalidate(tbl, index, npages, false);
1728decbda25SAlexey Kardashevskiy 
1729decbda25SAlexey Kardashevskiy 	return ret;
1730decbda25SAlexey Kardashevskiy }
1731decbda25SAlexey Kardashevskiy 
173205c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
173305c6cfb9SAlexey Kardashevskiy static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
173405c6cfb9SAlexey Kardashevskiy 		unsigned long *hpa, enum dma_data_direction *direction)
173505c6cfb9SAlexey Kardashevskiy {
173605c6cfb9SAlexey Kardashevskiy 	long ret = pnv_tce_xchg(tbl, index, hpa, direction);
173705c6cfb9SAlexey Kardashevskiy 
173805c6cfb9SAlexey Kardashevskiy 	if (!ret && (tbl->it_type &
173905c6cfb9SAlexey Kardashevskiy 			(TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE)))
174005c6cfb9SAlexey Kardashevskiy 		pnv_pci_ioda1_tce_invalidate(tbl, index, 1, false);
174105c6cfb9SAlexey Kardashevskiy 
174205c6cfb9SAlexey Kardashevskiy 	return ret;
174305c6cfb9SAlexey Kardashevskiy }
174405c6cfb9SAlexey Kardashevskiy #endif
174505c6cfb9SAlexey Kardashevskiy 
1746decbda25SAlexey Kardashevskiy static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
1747decbda25SAlexey Kardashevskiy 		long npages)
1748decbda25SAlexey Kardashevskiy {
1749decbda25SAlexey Kardashevskiy 	pnv_tce_free(tbl, index, npages);
1750decbda25SAlexey Kardashevskiy 
1751decbda25SAlexey Kardashevskiy 	if (tbl->it_type & TCE_PCI_SWINV_FREE)
1752decbda25SAlexey Kardashevskiy 		pnv_pci_ioda1_tce_invalidate(tbl, index, npages, false);
1753decbda25SAlexey Kardashevskiy }
1754decbda25SAlexey Kardashevskiy 
1755da004c36SAlexey Kardashevskiy static struct iommu_table_ops pnv_ioda1_iommu_ops = {
1756decbda25SAlexey Kardashevskiy 	.set = pnv_ioda1_tce_build,
175705c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
175805c6cfb9SAlexey Kardashevskiy 	.exchange = pnv_ioda1_tce_xchg,
175905c6cfb9SAlexey Kardashevskiy #endif
1760decbda25SAlexey Kardashevskiy 	.clear = pnv_ioda1_tce_free,
1761da004c36SAlexey Kardashevskiy 	.get = pnv_tce_get,
1762da004c36SAlexey Kardashevskiy };
1763da004c36SAlexey Kardashevskiy 
17645780fb04SAlexey Kardashevskiy static inline void pnv_pci_ioda2_tce_invalidate_entire(struct pnv_ioda_pe *pe)
17655780fb04SAlexey Kardashevskiy {
17665780fb04SAlexey Kardashevskiy 	/* 01xb - invalidate TCEs that match the specified PE# */
17675780fb04SAlexey Kardashevskiy 	unsigned long val = (0x4ull << 60) | (pe->pe_number & 0xFF);
17685780fb04SAlexey Kardashevskiy 	struct pnv_phb *phb = pe->phb;
17695780fb04SAlexey Kardashevskiy 
17705780fb04SAlexey Kardashevskiy 	if (!phb->ioda.tce_inval_reg)
17715780fb04SAlexey Kardashevskiy 		return;
17725780fb04SAlexey Kardashevskiy 
17735780fb04SAlexey Kardashevskiy 	mb(); /* Ensure above stores are visible */
17745780fb04SAlexey Kardashevskiy 	__raw_writeq(cpu_to_be64(val), phb->ioda.tce_inval_reg);
17755780fb04SAlexey Kardashevskiy }
17765780fb04SAlexey Kardashevskiy 
1777e57080f1SAlexey Kardashevskiy static void pnv_pci_ioda2_do_tce_invalidate(unsigned pe_number, bool rm,
1778e57080f1SAlexey Kardashevskiy 		__be64 __iomem *invalidate, unsigned shift,
1779e57080f1SAlexey Kardashevskiy 		unsigned long index, unsigned long npages)
17804cce9550SGavin Shan {
17814cce9550SGavin Shan 	unsigned long start, end, inc;
17824cce9550SGavin Shan 
17834cce9550SGavin Shan 	/* We'll invalidate DMA address in PE scope */
1784b0376c9bSAlexey Kardashevskiy 	start = 0x2ull << 60;
1785e57080f1SAlexey Kardashevskiy 	start |= (pe_number & 0xFF);
17864cce9550SGavin Shan 	end = start;
17874cce9550SGavin Shan 
17884cce9550SGavin Shan 	/* Figure out the start, end and step */
1789decbda25SAlexey Kardashevskiy 	start |= (index << shift);
1790decbda25SAlexey Kardashevskiy 	end |= ((index + npages - 1) << shift);
1791b0376c9bSAlexey Kardashevskiy 	inc = (0x1ull << shift);
17924cce9550SGavin Shan 	mb();
17934cce9550SGavin Shan 
17944cce9550SGavin Shan 	while (start <= end) {
17958e0a1611SAlexey Kardashevskiy 		if (rm)
17963ad26e5cSBenjamin Herrenschmidt 			__raw_rm_writeq(cpu_to_be64(start), invalidate);
17978e0a1611SAlexey Kardashevskiy 		else
17983a1a4661SBenjamin Herrenschmidt 			__raw_writeq(cpu_to_be64(start), invalidate);
17994cce9550SGavin Shan 		start += inc;
18004cce9550SGavin Shan 	}
18014cce9550SGavin Shan }
18024cce9550SGavin Shan 
1803e57080f1SAlexey Kardashevskiy static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
1804e57080f1SAlexey Kardashevskiy 		unsigned long index, unsigned long npages, bool rm)
1805e57080f1SAlexey Kardashevskiy {
1806e57080f1SAlexey Kardashevskiy 	struct iommu_table_group_link *tgl;
1807e57080f1SAlexey Kardashevskiy 
1808e57080f1SAlexey Kardashevskiy 	list_for_each_entry_rcu(tgl, &tbl->it_group_list, next) {
1809e57080f1SAlexey Kardashevskiy 		struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1810e57080f1SAlexey Kardashevskiy 				struct pnv_ioda_pe, table_group);
1811e57080f1SAlexey Kardashevskiy 		__be64 __iomem *invalidate = rm ?
1812e57080f1SAlexey Kardashevskiy 			(__be64 __iomem *)pe->phb->ioda.tce_inval_reg_phys :
1813e57080f1SAlexey Kardashevskiy 			pe->phb->ioda.tce_inval_reg;
1814e57080f1SAlexey Kardashevskiy 
1815e57080f1SAlexey Kardashevskiy 		pnv_pci_ioda2_do_tce_invalidate(pe->pe_number, rm,
1816e57080f1SAlexey Kardashevskiy 			invalidate, tbl->it_page_shift,
1817e57080f1SAlexey Kardashevskiy 			index, npages);
1818e57080f1SAlexey Kardashevskiy 	}
1819e57080f1SAlexey Kardashevskiy }
1820e57080f1SAlexey Kardashevskiy 
1821decbda25SAlexey Kardashevskiy static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
1822decbda25SAlexey Kardashevskiy 		long npages, unsigned long uaddr,
1823decbda25SAlexey Kardashevskiy 		enum dma_data_direction direction,
1824decbda25SAlexey Kardashevskiy 		struct dma_attrs *attrs)
18254cce9550SGavin Shan {
1826decbda25SAlexey Kardashevskiy 	int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1827decbda25SAlexey Kardashevskiy 			attrs);
18284cce9550SGavin Shan 
1829decbda25SAlexey Kardashevskiy 	if (!ret && (tbl->it_type & TCE_PCI_SWINV_CREATE))
1830decbda25SAlexey Kardashevskiy 		pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
1831decbda25SAlexey Kardashevskiy 
1832decbda25SAlexey Kardashevskiy 	return ret;
1833decbda25SAlexey Kardashevskiy }
1834decbda25SAlexey Kardashevskiy 
183505c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
183605c6cfb9SAlexey Kardashevskiy static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
183705c6cfb9SAlexey Kardashevskiy 		unsigned long *hpa, enum dma_data_direction *direction)
183805c6cfb9SAlexey Kardashevskiy {
183905c6cfb9SAlexey Kardashevskiy 	long ret = pnv_tce_xchg(tbl, index, hpa, direction);
184005c6cfb9SAlexey Kardashevskiy 
184105c6cfb9SAlexey Kardashevskiy 	if (!ret && (tbl->it_type &
184205c6cfb9SAlexey Kardashevskiy 			(TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE)))
184305c6cfb9SAlexey Kardashevskiy 		pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
184405c6cfb9SAlexey Kardashevskiy 
184505c6cfb9SAlexey Kardashevskiy 	return ret;
184605c6cfb9SAlexey Kardashevskiy }
184705c6cfb9SAlexey Kardashevskiy #endif
184805c6cfb9SAlexey Kardashevskiy 
1849decbda25SAlexey Kardashevskiy static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
1850decbda25SAlexey Kardashevskiy 		long npages)
1851decbda25SAlexey Kardashevskiy {
1852decbda25SAlexey Kardashevskiy 	pnv_tce_free(tbl, index, npages);
1853decbda25SAlexey Kardashevskiy 
1854decbda25SAlexey Kardashevskiy 	if (tbl->it_type & TCE_PCI_SWINV_FREE)
1855decbda25SAlexey Kardashevskiy 		pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
18564cce9550SGavin Shan }
18574cce9550SGavin Shan 
18584793d65dSAlexey Kardashevskiy static void pnv_ioda2_table_free(struct iommu_table *tbl)
18594793d65dSAlexey Kardashevskiy {
18604793d65dSAlexey Kardashevskiy 	pnv_pci_ioda2_table_free_pages(tbl);
18614793d65dSAlexey Kardashevskiy 	iommu_free_table(tbl, "pnv");
18624793d65dSAlexey Kardashevskiy }
18634793d65dSAlexey Kardashevskiy 
1864da004c36SAlexey Kardashevskiy static struct iommu_table_ops pnv_ioda2_iommu_ops = {
1865decbda25SAlexey Kardashevskiy 	.set = pnv_ioda2_tce_build,
186605c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
186705c6cfb9SAlexey Kardashevskiy 	.exchange = pnv_ioda2_tce_xchg,
186805c6cfb9SAlexey Kardashevskiy #endif
1869decbda25SAlexey Kardashevskiy 	.clear = pnv_ioda2_tce_free,
1870da004c36SAlexey Kardashevskiy 	.get = pnv_tce_get,
18714793d65dSAlexey Kardashevskiy 	.free = pnv_ioda2_table_free,
1872da004c36SAlexey Kardashevskiy };
1873da004c36SAlexey Kardashevskiy 
1874cad5cef6SGreg Kroah-Hartman static void pnv_pci_ioda_setup_dma_pe(struct pnv_phb *phb,
1875cad5cef6SGreg Kroah-Hartman 				      struct pnv_ioda_pe *pe, unsigned int base,
1876184cd4a3SBenjamin Herrenschmidt 				      unsigned int segs)
1877184cd4a3SBenjamin Herrenschmidt {
1878184cd4a3SBenjamin Herrenschmidt 
1879184cd4a3SBenjamin Herrenschmidt 	struct page *tce_mem = NULL;
1880184cd4a3SBenjamin Herrenschmidt 	struct iommu_table *tbl;
1881184cd4a3SBenjamin Herrenschmidt 	unsigned int i;
1882184cd4a3SBenjamin Herrenschmidt 	int64_t rc;
1883184cd4a3SBenjamin Herrenschmidt 	void *addr;
1884184cd4a3SBenjamin Herrenschmidt 
1885184cd4a3SBenjamin Herrenschmidt 	/* XXX FIXME: Handle 64-bit only DMA devices */
1886184cd4a3SBenjamin Herrenschmidt 	/* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
1887184cd4a3SBenjamin Herrenschmidt 	/* XXX FIXME: Allocate multi-level tables on PHB3 */
1888184cd4a3SBenjamin Herrenschmidt 
1889184cd4a3SBenjamin Herrenschmidt 	/* We shouldn't already have a 32-bit DMA associated */
1890184cd4a3SBenjamin Herrenschmidt 	if (WARN_ON(pe->tce32_seg >= 0))
1891184cd4a3SBenjamin Herrenschmidt 		return;
1892184cd4a3SBenjamin Herrenschmidt 
18930eaf4defSAlexey Kardashevskiy 	tbl = pnv_pci_table_alloc(phb->hose->node);
1894b348aa65SAlexey Kardashevskiy 	iommu_register_group(&pe->table_group, phb->hose->global_number,
1895b348aa65SAlexey Kardashevskiy 			pe->pe_number);
18960eaf4defSAlexey Kardashevskiy 	pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
1897c5773822SAlexey Kardashevskiy 
1898184cd4a3SBenjamin Herrenschmidt 	/* Grab a 32-bit TCE table */
1899184cd4a3SBenjamin Herrenschmidt 	pe->tce32_seg = base;
1900184cd4a3SBenjamin Herrenschmidt 	pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
1901184cd4a3SBenjamin Herrenschmidt 		(base << 28), ((base + segs) << 28) - 1);
1902184cd4a3SBenjamin Herrenschmidt 
1903184cd4a3SBenjamin Herrenschmidt 	/* XXX Currently, we allocate one big contiguous table for the
1904184cd4a3SBenjamin Herrenschmidt 	 * TCEs. We only really need one chunk per 256M of TCE space
1905184cd4a3SBenjamin Herrenschmidt 	 * (ie per segment) but that's an optimization for later, it
1906184cd4a3SBenjamin Herrenschmidt 	 * requires some added smarts with our get/put_tce implementation
1907184cd4a3SBenjamin Herrenschmidt 	 */
1908184cd4a3SBenjamin Herrenschmidt 	tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
1909184cd4a3SBenjamin Herrenschmidt 				   get_order(TCE32_TABLE_SIZE * segs));
1910184cd4a3SBenjamin Herrenschmidt 	if (!tce_mem) {
1911184cd4a3SBenjamin Herrenschmidt 		pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
1912184cd4a3SBenjamin Herrenschmidt 		goto fail;
1913184cd4a3SBenjamin Herrenschmidt 	}
1914184cd4a3SBenjamin Herrenschmidt 	addr = page_address(tce_mem);
1915184cd4a3SBenjamin Herrenschmidt 	memset(addr, 0, TCE32_TABLE_SIZE * segs);
1916184cd4a3SBenjamin Herrenschmidt 
1917184cd4a3SBenjamin Herrenschmidt 	/* Configure HW */
1918184cd4a3SBenjamin Herrenschmidt 	for (i = 0; i < segs; i++) {
1919184cd4a3SBenjamin Herrenschmidt 		rc = opal_pci_map_pe_dma_window(phb->opal_id,
1920184cd4a3SBenjamin Herrenschmidt 					      pe->pe_number,
1921184cd4a3SBenjamin Herrenschmidt 					      base + i, 1,
1922184cd4a3SBenjamin Herrenschmidt 					      __pa(addr) + TCE32_TABLE_SIZE * i,
1923184cd4a3SBenjamin Herrenschmidt 					      TCE32_TABLE_SIZE, 0x1000);
1924184cd4a3SBenjamin Herrenschmidt 		if (rc) {
1925184cd4a3SBenjamin Herrenschmidt 			pe_err(pe, " Failed to configure 32-bit TCE table,"
1926184cd4a3SBenjamin Herrenschmidt 			       " err %ld\n", rc);
1927184cd4a3SBenjamin Herrenschmidt 			goto fail;
1928184cd4a3SBenjamin Herrenschmidt 		}
1929184cd4a3SBenjamin Herrenschmidt 	}
1930184cd4a3SBenjamin Herrenschmidt 
1931184cd4a3SBenjamin Herrenschmidt 	/* Setup linux iommu table */
1932184cd4a3SBenjamin Herrenschmidt 	pnv_pci_setup_iommu_table(tbl, addr, TCE32_TABLE_SIZE * segs,
19338fa5d454SAlexey Kardashevskiy 				  base << 28, IOMMU_PAGE_SHIFT_4K);
1934184cd4a3SBenjamin Herrenschmidt 
1935184cd4a3SBenjamin Herrenschmidt 	/* OPAL variant of P7IOC SW invalidated TCEs */
19365780fb04SAlexey Kardashevskiy 	if (phb->ioda.tce_inval_reg)
193765fd766bSGavin Shan 		tbl->it_type |= (TCE_PCI_SWINV_CREATE |
193865fd766bSGavin Shan 				 TCE_PCI_SWINV_FREE   |
193965fd766bSGavin Shan 				 TCE_PCI_SWINV_PAIR);
19405780fb04SAlexey Kardashevskiy 
1941da004c36SAlexey Kardashevskiy 	tbl->it_ops = &pnv_ioda1_iommu_ops;
19424793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
19434793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
1944184cd4a3SBenjamin Herrenschmidt 	iommu_init_table(tbl, phb->hose->node);
1945184cd4a3SBenjamin Herrenschmidt 
1946781a868fSWei Yang 	if (pe->flags & PNV_IODA_PE_DEV) {
19474617082eSAlexey Kardashevskiy 		/*
19484617082eSAlexey Kardashevskiy 		 * Setting table base here only for carrying iommu_group
19494617082eSAlexey Kardashevskiy 		 * further down to let iommu_add_device() do the job.
19504617082eSAlexey Kardashevskiy 		 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
19514617082eSAlexey Kardashevskiy 		 */
19524617082eSAlexey Kardashevskiy 		set_iommu_table_base(&pe->pdev->dev, tbl);
19534617082eSAlexey Kardashevskiy 		iommu_add_device(&pe->pdev->dev);
1954c5773822SAlexey Kardashevskiy 	} else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
1955ea30e99eSAlexey Kardashevskiy 		pnv_ioda_setup_bus_dma(pe, pe->pbus);
195674251fe2SBenjamin Herrenschmidt 
1957184cd4a3SBenjamin Herrenschmidt 	return;
1958184cd4a3SBenjamin Herrenschmidt  fail:
1959184cd4a3SBenjamin Herrenschmidt 	/* XXX Failure: Try to fallback to 64-bit only ? */
1960184cd4a3SBenjamin Herrenschmidt 	if (pe->tce32_seg >= 0)
1961184cd4a3SBenjamin Herrenschmidt 		pe->tce32_seg = -1;
1962184cd4a3SBenjamin Herrenschmidt 	if (tce_mem)
1963184cd4a3SBenjamin Herrenschmidt 		__free_pages(tce_mem, get_order(TCE32_TABLE_SIZE * segs));
19640eaf4defSAlexey Kardashevskiy 	if (tbl) {
19650eaf4defSAlexey Kardashevskiy 		pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
19660eaf4defSAlexey Kardashevskiy 		iommu_free_table(tbl, "pnv");
19670eaf4defSAlexey Kardashevskiy 	}
1968184cd4a3SBenjamin Herrenschmidt }
1969184cd4a3SBenjamin Herrenschmidt 
197043cb60abSAlexey Kardashevskiy static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
197143cb60abSAlexey Kardashevskiy 		int num, struct iommu_table *tbl)
197243cb60abSAlexey Kardashevskiy {
197343cb60abSAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
197443cb60abSAlexey Kardashevskiy 			table_group);
197543cb60abSAlexey Kardashevskiy 	struct pnv_phb *phb = pe->phb;
197643cb60abSAlexey Kardashevskiy 	int64_t rc;
1977bbb845c4SAlexey Kardashevskiy 	const unsigned long size = tbl->it_indirect_levels ?
1978bbb845c4SAlexey Kardashevskiy 			tbl->it_level_size : tbl->it_size;
197943cb60abSAlexey Kardashevskiy 	const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
198043cb60abSAlexey Kardashevskiy 	const __u64 win_size = tbl->it_size << tbl->it_page_shift;
198143cb60abSAlexey Kardashevskiy 
19824793d65dSAlexey Kardashevskiy 	pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
198343cb60abSAlexey Kardashevskiy 			start_addr, start_addr + win_size - 1,
198443cb60abSAlexey Kardashevskiy 			IOMMU_PAGE_SIZE(tbl));
198543cb60abSAlexey Kardashevskiy 
198643cb60abSAlexey Kardashevskiy 	/*
198743cb60abSAlexey Kardashevskiy 	 * Map TCE table through TVT. The TVE index is the PE number
198843cb60abSAlexey Kardashevskiy 	 * shifted by 1 bit for 32-bits DMA space.
198943cb60abSAlexey Kardashevskiy 	 */
199043cb60abSAlexey Kardashevskiy 	rc = opal_pci_map_pe_dma_window(phb->opal_id,
199143cb60abSAlexey Kardashevskiy 			pe->pe_number,
19924793d65dSAlexey Kardashevskiy 			(pe->pe_number << 1) + num,
1993bbb845c4SAlexey Kardashevskiy 			tbl->it_indirect_levels + 1,
199443cb60abSAlexey Kardashevskiy 			__pa(tbl->it_base),
1995bbb845c4SAlexey Kardashevskiy 			size << 3,
199643cb60abSAlexey Kardashevskiy 			IOMMU_PAGE_SIZE(tbl));
199743cb60abSAlexey Kardashevskiy 	if (rc) {
199843cb60abSAlexey Kardashevskiy 		pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
199943cb60abSAlexey Kardashevskiy 		return rc;
200043cb60abSAlexey Kardashevskiy 	}
200143cb60abSAlexey Kardashevskiy 
200243cb60abSAlexey Kardashevskiy 	pnv_pci_link_table_and_group(phb->hose->node, num,
200343cb60abSAlexey Kardashevskiy 			tbl, &pe->table_group);
200443cb60abSAlexey Kardashevskiy 	pnv_pci_ioda2_tce_invalidate_entire(pe);
200543cb60abSAlexey Kardashevskiy 
200643cb60abSAlexey Kardashevskiy 	return 0;
200743cb60abSAlexey Kardashevskiy }
200843cb60abSAlexey Kardashevskiy 
2009f87a8864SAlexey Kardashevskiy static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
2010cd15b048SBenjamin Herrenschmidt {
2011cd15b048SBenjamin Herrenschmidt 	uint16_t window_id = (pe->pe_number << 1 ) + 1;
2012cd15b048SBenjamin Herrenschmidt 	int64_t rc;
2013cd15b048SBenjamin Herrenschmidt 
2014cd15b048SBenjamin Herrenschmidt 	pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2015cd15b048SBenjamin Herrenschmidt 	if (enable) {
2016cd15b048SBenjamin Herrenschmidt 		phys_addr_t top = memblock_end_of_DRAM();
2017cd15b048SBenjamin Herrenschmidt 
2018cd15b048SBenjamin Herrenschmidt 		top = roundup_pow_of_two(top);
2019cd15b048SBenjamin Herrenschmidt 		rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2020cd15b048SBenjamin Herrenschmidt 						     pe->pe_number,
2021cd15b048SBenjamin Herrenschmidt 						     window_id,
2022cd15b048SBenjamin Herrenschmidt 						     pe->tce_bypass_base,
2023cd15b048SBenjamin Herrenschmidt 						     top);
2024cd15b048SBenjamin Herrenschmidt 	} else {
2025cd15b048SBenjamin Herrenschmidt 		rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2026cd15b048SBenjamin Herrenschmidt 						     pe->pe_number,
2027cd15b048SBenjamin Herrenschmidt 						     window_id,
2028cd15b048SBenjamin Herrenschmidt 						     pe->tce_bypass_base,
2029cd15b048SBenjamin Herrenschmidt 						     0);
2030cd15b048SBenjamin Herrenschmidt 	}
2031cd15b048SBenjamin Herrenschmidt 	if (rc)
2032cd15b048SBenjamin Herrenschmidt 		pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2033cd15b048SBenjamin Herrenschmidt 	else
2034cd15b048SBenjamin Herrenschmidt 		pe->tce_bypass_enabled = enable;
2035cd15b048SBenjamin Herrenschmidt }
2036cd15b048SBenjamin Herrenschmidt 
20374793d65dSAlexey Kardashevskiy static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
20384793d65dSAlexey Kardashevskiy 		__u32 page_shift, __u64 window_size, __u32 levels,
20394793d65dSAlexey Kardashevskiy 		struct iommu_table *tbl);
20404793d65dSAlexey Kardashevskiy 
20414793d65dSAlexey Kardashevskiy static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
20424793d65dSAlexey Kardashevskiy 		int num, __u32 page_shift, __u64 window_size, __u32 levels,
20434793d65dSAlexey Kardashevskiy 		struct iommu_table **ptbl)
20444793d65dSAlexey Kardashevskiy {
20454793d65dSAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
20464793d65dSAlexey Kardashevskiy 			table_group);
20474793d65dSAlexey Kardashevskiy 	int nid = pe->phb->hose->node;
20484793d65dSAlexey Kardashevskiy 	__u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
20494793d65dSAlexey Kardashevskiy 	long ret;
20504793d65dSAlexey Kardashevskiy 	struct iommu_table *tbl;
20514793d65dSAlexey Kardashevskiy 
20524793d65dSAlexey Kardashevskiy 	tbl = pnv_pci_table_alloc(nid);
20534793d65dSAlexey Kardashevskiy 	if (!tbl)
20544793d65dSAlexey Kardashevskiy 		return -ENOMEM;
20554793d65dSAlexey Kardashevskiy 
20564793d65dSAlexey Kardashevskiy 	ret = pnv_pci_ioda2_table_alloc_pages(nid,
20574793d65dSAlexey Kardashevskiy 			bus_offset, page_shift, window_size,
20584793d65dSAlexey Kardashevskiy 			levels, tbl);
20594793d65dSAlexey Kardashevskiy 	if (ret) {
20604793d65dSAlexey Kardashevskiy 		iommu_free_table(tbl, "pnv");
20614793d65dSAlexey Kardashevskiy 		return ret;
20624793d65dSAlexey Kardashevskiy 	}
20634793d65dSAlexey Kardashevskiy 
20644793d65dSAlexey Kardashevskiy 	tbl->it_ops = &pnv_ioda2_iommu_ops;
20654793d65dSAlexey Kardashevskiy 	if (pe->phb->ioda.tce_inval_reg)
20664793d65dSAlexey Kardashevskiy 		tbl->it_type |= (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE);
20674793d65dSAlexey Kardashevskiy 
20684793d65dSAlexey Kardashevskiy 	*ptbl = tbl;
20694793d65dSAlexey Kardashevskiy 
20704793d65dSAlexey Kardashevskiy 	return 0;
20714793d65dSAlexey Kardashevskiy }
20724793d65dSAlexey Kardashevskiy 
207346d3e1e1SAlexey Kardashevskiy static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
207446d3e1e1SAlexey Kardashevskiy {
207546d3e1e1SAlexey Kardashevskiy 	struct iommu_table *tbl = NULL;
207646d3e1e1SAlexey Kardashevskiy 	long rc;
207746d3e1e1SAlexey Kardashevskiy 
207846d3e1e1SAlexey Kardashevskiy 	rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
207946d3e1e1SAlexey Kardashevskiy 			IOMMU_PAGE_SHIFT_4K,
208046d3e1e1SAlexey Kardashevskiy 			pe->table_group.tce32_size,
208146d3e1e1SAlexey Kardashevskiy 			POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
208246d3e1e1SAlexey Kardashevskiy 	if (rc) {
208346d3e1e1SAlexey Kardashevskiy 		pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
208446d3e1e1SAlexey Kardashevskiy 				rc);
208546d3e1e1SAlexey Kardashevskiy 		return rc;
208646d3e1e1SAlexey Kardashevskiy 	}
208746d3e1e1SAlexey Kardashevskiy 
208846d3e1e1SAlexey Kardashevskiy 	iommu_init_table(tbl, pe->phb->hose->node);
208946d3e1e1SAlexey Kardashevskiy 
209046d3e1e1SAlexey Kardashevskiy 	rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
209146d3e1e1SAlexey Kardashevskiy 	if (rc) {
209246d3e1e1SAlexey Kardashevskiy 		pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
209346d3e1e1SAlexey Kardashevskiy 				rc);
209446d3e1e1SAlexey Kardashevskiy 		pnv_ioda2_table_free(tbl);
209546d3e1e1SAlexey Kardashevskiy 		return rc;
209646d3e1e1SAlexey Kardashevskiy 	}
209746d3e1e1SAlexey Kardashevskiy 
209846d3e1e1SAlexey Kardashevskiy 	if (!pnv_iommu_bypass_disabled)
209946d3e1e1SAlexey Kardashevskiy 		pnv_pci_ioda2_set_bypass(pe, true);
210046d3e1e1SAlexey Kardashevskiy 
210146d3e1e1SAlexey Kardashevskiy 	/* OPAL variant of PHB3 invalidated TCEs */
210246d3e1e1SAlexey Kardashevskiy 	if (pe->phb->ioda.tce_inval_reg)
210346d3e1e1SAlexey Kardashevskiy 		tbl->it_type |= (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE);
210446d3e1e1SAlexey Kardashevskiy 
210546d3e1e1SAlexey Kardashevskiy 	/*
210646d3e1e1SAlexey Kardashevskiy 	 * Setting table base here only for carrying iommu_group
210746d3e1e1SAlexey Kardashevskiy 	 * further down to let iommu_add_device() do the job.
210846d3e1e1SAlexey Kardashevskiy 	 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
210946d3e1e1SAlexey Kardashevskiy 	 */
211046d3e1e1SAlexey Kardashevskiy 	if (pe->flags & PNV_IODA_PE_DEV)
211146d3e1e1SAlexey Kardashevskiy 		set_iommu_table_base(&pe->pdev->dev, tbl);
211246d3e1e1SAlexey Kardashevskiy 
211346d3e1e1SAlexey Kardashevskiy 	return 0;
211446d3e1e1SAlexey Kardashevskiy }
211546d3e1e1SAlexey Kardashevskiy 
2116b5926430SAlexey Kardashevskiy #if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2117b5926430SAlexey Kardashevskiy static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2118b5926430SAlexey Kardashevskiy 		int num)
2119b5926430SAlexey Kardashevskiy {
2120b5926430SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2121b5926430SAlexey Kardashevskiy 			table_group);
2122b5926430SAlexey Kardashevskiy 	struct pnv_phb *phb = pe->phb;
2123b5926430SAlexey Kardashevskiy 	long ret;
2124b5926430SAlexey Kardashevskiy 
2125b5926430SAlexey Kardashevskiy 	pe_info(pe, "Removing DMA window #%d\n", num);
2126b5926430SAlexey Kardashevskiy 
2127b5926430SAlexey Kardashevskiy 	ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2128b5926430SAlexey Kardashevskiy 			(pe->pe_number << 1) + num,
2129b5926430SAlexey Kardashevskiy 			0/* levels */, 0/* table address */,
2130b5926430SAlexey Kardashevskiy 			0/* table size */, 0/* page size */);
2131b5926430SAlexey Kardashevskiy 	if (ret)
2132b5926430SAlexey Kardashevskiy 		pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2133b5926430SAlexey Kardashevskiy 	else
2134b5926430SAlexey Kardashevskiy 		pnv_pci_ioda2_tce_invalidate_entire(pe);
2135b5926430SAlexey Kardashevskiy 
2136b5926430SAlexey Kardashevskiy 	pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2137b5926430SAlexey Kardashevskiy 
2138b5926430SAlexey Kardashevskiy 	return ret;
2139b5926430SAlexey Kardashevskiy }
2140b5926430SAlexey Kardashevskiy #endif
2141b5926430SAlexey Kardashevskiy 
2142f87a8864SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
214300547193SAlexey Kardashevskiy static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
214400547193SAlexey Kardashevskiy 		__u64 window_size, __u32 levels)
214500547193SAlexey Kardashevskiy {
214600547193SAlexey Kardashevskiy 	unsigned long bytes = 0;
214700547193SAlexey Kardashevskiy 	const unsigned window_shift = ilog2(window_size);
214800547193SAlexey Kardashevskiy 	unsigned entries_shift = window_shift - page_shift;
214900547193SAlexey Kardashevskiy 	unsigned table_shift = entries_shift + 3;
215000547193SAlexey Kardashevskiy 	unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
215100547193SAlexey Kardashevskiy 	unsigned long direct_table_size;
215200547193SAlexey Kardashevskiy 
215300547193SAlexey Kardashevskiy 	if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
215400547193SAlexey Kardashevskiy 			(window_size > memory_hotplug_max()) ||
215500547193SAlexey Kardashevskiy 			!is_power_of_2(window_size))
215600547193SAlexey Kardashevskiy 		return 0;
215700547193SAlexey Kardashevskiy 
215800547193SAlexey Kardashevskiy 	/* Calculate a direct table size from window_size and levels */
215900547193SAlexey Kardashevskiy 	entries_shift = (entries_shift + levels - 1) / levels;
216000547193SAlexey Kardashevskiy 	table_shift = entries_shift + 3;
216100547193SAlexey Kardashevskiy 	table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
216200547193SAlexey Kardashevskiy 	direct_table_size =  1UL << table_shift;
216300547193SAlexey Kardashevskiy 
216400547193SAlexey Kardashevskiy 	for ( ; levels; --levels) {
216500547193SAlexey Kardashevskiy 		bytes += _ALIGN_UP(tce_table_size, direct_table_size);
216600547193SAlexey Kardashevskiy 
216700547193SAlexey Kardashevskiy 		tce_table_size /= direct_table_size;
216800547193SAlexey Kardashevskiy 		tce_table_size <<= 3;
216900547193SAlexey Kardashevskiy 		tce_table_size = _ALIGN_UP(tce_table_size, direct_table_size);
217000547193SAlexey Kardashevskiy 	}
217100547193SAlexey Kardashevskiy 
217200547193SAlexey Kardashevskiy 	return bytes;
217300547193SAlexey Kardashevskiy }
217400547193SAlexey Kardashevskiy 
2175f87a8864SAlexey Kardashevskiy static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
2176cd15b048SBenjamin Herrenschmidt {
2177f87a8864SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2178f87a8864SAlexey Kardashevskiy 						table_group);
217946d3e1e1SAlexey Kardashevskiy 	/* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
218046d3e1e1SAlexey Kardashevskiy 	struct iommu_table *tbl = pe->table_group.tables[0];
2181cd15b048SBenjamin Herrenschmidt 
2182f87a8864SAlexey Kardashevskiy 	pnv_pci_ioda2_set_bypass(pe, false);
218346d3e1e1SAlexey Kardashevskiy 	pnv_pci_ioda2_unset_window(&pe->table_group, 0);
218446d3e1e1SAlexey Kardashevskiy 	pnv_ioda2_table_free(tbl);
2185cd15b048SBenjamin Herrenschmidt }
2186cd15b048SBenjamin Herrenschmidt 
2187f87a8864SAlexey Kardashevskiy static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2188f87a8864SAlexey Kardashevskiy {
2189f87a8864SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2190f87a8864SAlexey Kardashevskiy 						table_group);
2191f87a8864SAlexey Kardashevskiy 
219246d3e1e1SAlexey Kardashevskiy 	pnv_pci_ioda2_setup_default_config(pe);
2193f87a8864SAlexey Kardashevskiy }
2194f87a8864SAlexey Kardashevskiy 
2195f87a8864SAlexey Kardashevskiy static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
219600547193SAlexey Kardashevskiy 	.get_table_size = pnv_pci_ioda2_get_table_size,
21974793d65dSAlexey Kardashevskiy 	.create_table = pnv_pci_ioda2_create_table,
21984793d65dSAlexey Kardashevskiy 	.set_window = pnv_pci_ioda2_set_window,
21994793d65dSAlexey Kardashevskiy 	.unset_window = pnv_pci_ioda2_unset_window,
2200f87a8864SAlexey Kardashevskiy 	.take_ownership = pnv_ioda2_take_ownership,
2201f87a8864SAlexey Kardashevskiy 	.release_ownership = pnv_ioda2_release_ownership,
2202f87a8864SAlexey Kardashevskiy };
2203f87a8864SAlexey Kardashevskiy #endif
2204f87a8864SAlexey Kardashevskiy 
22055780fb04SAlexey Kardashevskiy static void pnv_pci_ioda_setup_opal_tce_kill(struct pnv_phb *phb)
22065780fb04SAlexey Kardashevskiy {
22075780fb04SAlexey Kardashevskiy 	const __be64 *swinvp;
22085780fb04SAlexey Kardashevskiy 
22095780fb04SAlexey Kardashevskiy 	/* OPAL variant of PHB3 invalidated TCEs */
22105780fb04SAlexey Kardashevskiy 	swinvp = of_get_property(phb->hose->dn, "ibm,opal-tce-kill", NULL);
22115780fb04SAlexey Kardashevskiy 	if (!swinvp)
22125780fb04SAlexey Kardashevskiy 		return;
22135780fb04SAlexey Kardashevskiy 
22145780fb04SAlexey Kardashevskiy 	phb->ioda.tce_inval_reg_phys = be64_to_cpup(swinvp);
22155780fb04SAlexey Kardashevskiy 	phb->ioda.tce_inval_reg = ioremap(phb->ioda.tce_inval_reg_phys, 8);
22165780fb04SAlexey Kardashevskiy }
22175780fb04SAlexey Kardashevskiy 
2218bbb845c4SAlexey Kardashevskiy static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2219bbb845c4SAlexey Kardashevskiy 		unsigned levels, unsigned long limit,
2220bbb845c4SAlexey Kardashevskiy 		unsigned long *current_offset)
2221aca6913fSAlexey Kardashevskiy {
2222aca6913fSAlexey Kardashevskiy 	struct page *tce_mem = NULL;
2223bbb845c4SAlexey Kardashevskiy 	__be64 *addr, *tmp;
2224aca6913fSAlexey Kardashevskiy 	unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
2225bbb845c4SAlexey Kardashevskiy 	unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2226bbb845c4SAlexey Kardashevskiy 	unsigned entries = 1UL << (shift - 3);
2227bbb845c4SAlexey Kardashevskiy 	long i;
2228aca6913fSAlexey Kardashevskiy 
2229aca6913fSAlexey Kardashevskiy 	tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2230aca6913fSAlexey Kardashevskiy 	if (!tce_mem) {
2231aca6913fSAlexey Kardashevskiy 		pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2232aca6913fSAlexey Kardashevskiy 		return NULL;
2233aca6913fSAlexey Kardashevskiy 	}
2234aca6913fSAlexey Kardashevskiy 	addr = page_address(tce_mem);
2235bbb845c4SAlexey Kardashevskiy 	memset(addr, 0, allocated);
2236bbb845c4SAlexey Kardashevskiy 
2237bbb845c4SAlexey Kardashevskiy 	--levels;
2238bbb845c4SAlexey Kardashevskiy 	if (!levels) {
2239bbb845c4SAlexey Kardashevskiy 		*current_offset += allocated;
2240bbb845c4SAlexey Kardashevskiy 		return addr;
2241bbb845c4SAlexey Kardashevskiy 	}
2242bbb845c4SAlexey Kardashevskiy 
2243bbb845c4SAlexey Kardashevskiy 	for (i = 0; i < entries; ++i) {
2244bbb845c4SAlexey Kardashevskiy 		tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
2245bbb845c4SAlexey Kardashevskiy 				levels, limit, current_offset);
2246bbb845c4SAlexey Kardashevskiy 		if (!tmp)
2247bbb845c4SAlexey Kardashevskiy 			break;
2248bbb845c4SAlexey Kardashevskiy 
2249bbb845c4SAlexey Kardashevskiy 		addr[i] = cpu_to_be64(__pa(tmp) |
2250bbb845c4SAlexey Kardashevskiy 				TCE_PCI_READ | TCE_PCI_WRITE);
2251bbb845c4SAlexey Kardashevskiy 
2252bbb845c4SAlexey Kardashevskiy 		if (*current_offset >= limit)
2253bbb845c4SAlexey Kardashevskiy 			break;
2254bbb845c4SAlexey Kardashevskiy 	}
2255aca6913fSAlexey Kardashevskiy 
2256aca6913fSAlexey Kardashevskiy 	return addr;
2257aca6913fSAlexey Kardashevskiy }
2258aca6913fSAlexey Kardashevskiy 
2259bbb845c4SAlexey Kardashevskiy static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2260bbb845c4SAlexey Kardashevskiy 		unsigned long size, unsigned level);
2261bbb845c4SAlexey Kardashevskiy 
2262aca6913fSAlexey Kardashevskiy static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2263bbb845c4SAlexey Kardashevskiy 		__u32 page_shift, __u64 window_size, __u32 levels,
2264bbb845c4SAlexey Kardashevskiy 		struct iommu_table *tbl)
2265aca6913fSAlexey Kardashevskiy {
2266aca6913fSAlexey Kardashevskiy 	void *addr;
2267bbb845c4SAlexey Kardashevskiy 	unsigned long offset = 0, level_shift;
2268aca6913fSAlexey Kardashevskiy 	const unsigned window_shift = ilog2(window_size);
2269aca6913fSAlexey Kardashevskiy 	unsigned entries_shift = window_shift - page_shift;
2270aca6913fSAlexey Kardashevskiy 	unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2271aca6913fSAlexey Kardashevskiy 	const unsigned long tce_table_size = 1UL << table_shift;
2272aca6913fSAlexey Kardashevskiy 
2273bbb845c4SAlexey Kardashevskiy 	if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2274bbb845c4SAlexey Kardashevskiy 		return -EINVAL;
2275bbb845c4SAlexey Kardashevskiy 
2276aca6913fSAlexey Kardashevskiy 	if ((window_size > memory_hotplug_max()) || !is_power_of_2(window_size))
2277aca6913fSAlexey Kardashevskiy 		return -EINVAL;
2278aca6913fSAlexey Kardashevskiy 
2279bbb845c4SAlexey Kardashevskiy 	/* Adjust direct table size from window_size and levels */
2280bbb845c4SAlexey Kardashevskiy 	entries_shift = (entries_shift + levels - 1) / levels;
2281bbb845c4SAlexey Kardashevskiy 	level_shift = entries_shift + 3;
2282bbb845c4SAlexey Kardashevskiy 	level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2283bbb845c4SAlexey Kardashevskiy 
2284aca6913fSAlexey Kardashevskiy 	/* Allocate TCE table */
2285bbb845c4SAlexey Kardashevskiy 	addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
2286bbb845c4SAlexey Kardashevskiy 			levels, tce_table_size, &offset);
2287bbb845c4SAlexey Kardashevskiy 
2288bbb845c4SAlexey Kardashevskiy 	/* addr==NULL means that the first level allocation failed */
2289aca6913fSAlexey Kardashevskiy 	if (!addr)
2290aca6913fSAlexey Kardashevskiy 		return -ENOMEM;
2291aca6913fSAlexey Kardashevskiy 
2292bbb845c4SAlexey Kardashevskiy 	/*
2293bbb845c4SAlexey Kardashevskiy 	 * First level was allocated but some lower level failed as
2294bbb845c4SAlexey Kardashevskiy 	 * we did not allocate as much as we wanted,
2295bbb845c4SAlexey Kardashevskiy 	 * release partially allocated table.
2296bbb845c4SAlexey Kardashevskiy 	 */
2297bbb845c4SAlexey Kardashevskiy 	if (offset < tce_table_size) {
2298bbb845c4SAlexey Kardashevskiy 		pnv_pci_ioda2_table_do_free_pages(addr,
2299bbb845c4SAlexey Kardashevskiy 				1ULL << (level_shift - 3), levels - 1);
2300bbb845c4SAlexey Kardashevskiy 		return -ENOMEM;
2301bbb845c4SAlexey Kardashevskiy 	}
2302bbb845c4SAlexey Kardashevskiy 
2303aca6913fSAlexey Kardashevskiy 	/* Setup linux iommu table */
2304aca6913fSAlexey Kardashevskiy 	pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2305aca6913fSAlexey Kardashevskiy 			page_shift);
2306bbb845c4SAlexey Kardashevskiy 	tbl->it_level_size = 1ULL << (level_shift - 3);
2307bbb845c4SAlexey Kardashevskiy 	tbl->it_indirect_levels = levels - 1;
230800547193SAlexey Kardashevskiy 	tbl->it_allocated_size = offset;
2309aca6913fSAlexey Kardashevskiy 
2310aca6913fSAlexey Kardashevskiy 	pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2311aca6913fSAlexey Kardashevskiy 			window_size, tce_table_size, bus_offset);
2312aca6913fSAlexey Kardashevskiy 
2313aca6913fSAlexey Kardashevskiy 	return 0;
2314aca6913fSAlexey Kardashevskiy }
2315aca6913fSAlexey Kardashevskiy 
2316bbb845c4SAlexey Kardashevskiy static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2317bbb845c4SAlexey Kardashevskiy 		unsigned long size, unsigned level)
2318bbb845c4SAlexey Kardashevskiy {
2319bbb845c4SAlexey Kardashevskiy 	const unsigned long addr_ul = (unsigned long) addr &
2320bbb845c4SAlexey Kardashevskiy 			~(TCE_PCI_READ | TCE_PCI_WRITE);
2321bbb845c4SAlexey Kardashevskiy 
2322bbb845c4SAlexey Kardashevskiy 	if (level) {
2323bbb845c4SAlexey Kardashevskiy 		long i;
2324bbb845c4SAlexey Kardashevskiy 		u64 *tmp = (u64 *) addr_ul;
2325bbb845c4SAlexey Kardashevskiy 
2326bbb845c4SAlexey Kardashevskiy 		for (i = 0; i < size; ++i) {
2327bbb845c4SAlexey Kardashevskiy 			unsigned long hpa = be64_to_cpu(tmp[i]);
2328bbb845c4SAlexey Kardashevskiy 
2329bbb845c4SAlexey Kardashevskiy 			if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2330bbb845c4SAlexey Kardashevskiy 				continue;
2331bbb845c4SAlexey Kardashevskiy 
2332bbb845c4SAlexey Kardashevskiy 			pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2333bbb845c4SAlexey Kardashevskiy 					level - 1);
2334bbb845c4SAlexey Kardashevskiy 		}
2335bbb845c4SAlexey Kardashevskiy 	}
2336bbb845c4SAlexey Kardashevskiy 
2337bbb845c4SAlexey Kardashevskiy 	free_pages(addr_ul, get_order(size << 3));
2338bbb845c4SAlexey Kardashevskiy }
2339bbb845c4SAlexey Kardashevskiy 
2340aca6913fSAlexey Kardashevskiy static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2341aca6913fSAlexey Kardashevskiy {
2342bbb845c4SAlexey Kardashevskiy 	const unsigned long size = tbl->it_indirect_levels ?
2343bbb845c4SAlexey Kardashevskiy 			tbl->it_level_size : tbl->it_size;
2344bbb845c4SAlexey Kardashevskiy 
2345aca6913fSAlexey Kardashevskiy 	if (!tbl->it_size)
2346aca6913fSAlexey Kardashevskiy 		return;
2347aca6913fSAlexey Kardashevskiy 
2348bbb845c4SAlexey Kardashevskiy 	pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2349bbb845c4SAlexey Kardashevskiy 			tbl->it_indirect_levels);
2350aca6913fSAlexey Kardashevskiy }
2351aca6913fSAlexey Kardashevskiy 
2352373f5657SGavin Shan static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2353373f5657SGavin Shan 				       struct pnv_ioda_pe *pe)
2354373f5657SGavin Shan {
2355373f5657SGavin Shan 	int64_t rc;
2356373f5657SGavin Shan 
2357373f5657SGavin Shan 	/* We shouldn't already have a 32-bit DMA associated */
2358373f5657SGavin Shan 	if (WARN_ON(pe->tce32_seg >= 0))
2359373f5657SGavin Shan 		return;
2360373f5657SGavin Shan 
2361f87a8864SAlexey Kardashevskiy 	/* TVE #1 is selected by PCI address bit 59 */
2362f87a8864SAlexey Kardashevskiy 	pe->tce_bypass_base = 1ull << 59;
2363f87a8864SAlexey Kardashevskiy 
2364b348aa65SAlexey Kardashevskiy 	iommu_register_group(&pe->table_group, phb->hose->global_number,
2365b348aa65SAlexey Kardashevskiy 			pe->pe_number);
2366c5773822SAlexey Kardashevskiy 
2367373f5657SGavin Shan 	/* The PE will reserve all possible 32-bits space */
2368373f5657SGavin Shan 	pe->tce32_seg = 0;
2369373f5657SGavin Shan 	pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
2370aca6913fSAlexey Kardashevskiy 		phb->ioda.m32_pci_base);
2371373f5657SGavin Shan 
2372e5aad1e6SAlexey Kardashevskiy 	/* Setup linux iommu table */
23734793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_start = 0;
23744793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_size = phb->ioda.m32_pci_base;
23754793d65dSAlexey Kardashevskiy 	pe->table_group.max_dynamic_windows_supported =
23764793d65dSAlexey Kardashevskiy 			IOMMU_TABLE_GROUP_MAX_TABLES;
23774793d65dSAlexey Kardashevskiy 	pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
23784793d65dSAlexey Kardashevskiy 	pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
2379e5aad1e6SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
2380e5aad1e6SAlexey Kardashevskiy 	pe->table_group.ops = &pnv_pci_ioda2_ops;
2381e5aad1e6SAlexey Kardashevskiy #endif
2382e5aad1e6SAlexey Kardashevskiy 
238346d3e1e1SAlexey Kardashevskiy 	rc = pnv_pci_ioda2_setup_default_config(pe);
2384373f5657SGavin Shan 	if (rc) {
2385373f5657SGavin Shan 		if (pe->tce32_seg >= 0)
2386373f5657SGavin Shan 			pe->tce32_seg = -1;
238746d3e1e1SAlexey Kardashevskiy 		return;
23880eaf4defSAlexey Kardashevskiy 	}
238946d3e1e1SAlexey Kardashevskiy 
239046d3e1e1SAlexey Kardashevskiy 	if (pe->flags & PNV_IODA_PE_DEV)
239146d3e1e1SAlexey Kardashevskiy 		iommu_add_device(&pe->pdev->dev);
239246d3e1e1SAlexey Kardashevskiy 	else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
239346d3e1e1SAlexey Kardashevskiy 		pnv_ioda_setup_bus_dma(pe, pe->pbus);
2394373f5657SGavin Shan }
2395373f5657SGavin Shan 
2396cad5cef6SGreg Kroah-Hartman static void pnv_ioda_setup_dma(struct pnv_phb *phb)
2397184cd4a3SBenjamin Herrenschmidt {
2398184cd4a3SBenjamin Herrenschmidt 	struct pci_controller *hose = phb->hose;
2399184cd4a3SBenjamin Herrenschmidt 	unsigned int residual, remaining, segs, tw, base;
2400184cd4a3SBenjamin Herrenschmidt 	struct pnv_ioda_pe *pe;
2401184cd4a3SBenjamin Herrenschmidt 
2402184cd4a3SBenjamin Herrenschmidt 	/* If we have more PE# than segments available, hand out one
2403184cd4a3SBenjamin Herrenschmidt 	 * per PE until we run out and let the rest fail. If not,
2404184cd4a3SBenjamin Herrenschmidt 	 * then we assign at least one segment per PE, plus more based
2405184cd4a3SBenjamin Herrenschmidt 	 * on the amount of devices under that PE
2406184cd4a3SBenjamin Herrenschmidt 	 */
2407184cd4a3SBenjamin Herrenschmidt 	if (phb->ioda.dma_pe_count > phb->ioda.tce32_count)
2408184cd4a3SBenjamin Herrenschmidt 		residual = 0;
2409184cd4a3SBenjamin Herrenschmidt 	else
2410184cd4a3SBenjamin Herrenschmidt 		residual = phb->ioda.tce32_count -
2411184cd4a3SBenjamin Herrenschmidt 			phb->ioda.dma_pe_count;
2412184cd4a3SBenjamin Herrenschmidt 
2413184cd4a3SBenjamin Herrenschmidt 	pr_info("PCI: Domain %04x has %ld available 32-bit DMA segments\n",
2414184cd4a3SBenjamin Herrenschmidt 		hose->global_number, phb->ioda.tce32_count);
2415184cd4a3SBenjamin Herrenschmidt 	pr_info("PCI: %d PE# for a total weight of %d\n",
2416184cd4a3SBenjamin Herrenschmidt 		phb->ioda.dma_pe_count, phb->ioda.dma_weight);
2417184cd4a3SBenjamin Herrenschmidt 
24185780fb04SAlexey Kardashevskiy 	pnv_pci_ioda_setup_opal_tce_kill(phb);
24195780fb04SAlexey Kardashevskiy 
2420184cd4a3SBenjamin Herrenschmidt 	/* Walk our PE list and configure their DMA segments, hand them
2421184cd4a3SBenjamin Herrenschmidt 	 * out one base segment plus any residual segments based on
2422184cd4a3SBenjamin Herrenschmidt 	 * weight
2423184cd4a3SBenjamin Herrenschmidt 	 */
2424184cd4a3SBenjamin Herrenschmidt 	remaining = phb->ioda.tce32_count;
2425184cd4a3SBenjamin Herrenschmidt 	tw = phb->ioda.dma_weight;
2426184cd4a3SBenjamin Herrenschmidt 	base = 0;
24277ebdf956SGavin Shan 	list_for_each_entry(pe, &phb->ioda.pe_dma_list, dma_link) {
2428184cd4a3SBenjamin Herrenschmidt 		if (!pe->dma_weight)
2429184cd4a3SBenjamin Herrenschmidt 			continue;
2430184cd4a3SBenjamin Herrenschmidt 		if (!remaining) {
2431184cd4a3SBenjamin Herrenschmidt 			pe_warn(pe, "No DMA32 resources available\n");
2432184cd4a3SBenjamin Herrenschmidt 			continue;
2433184cd4a3SBenjamin Herrenschmidt 		}
2434184cd4a3SBenjamin Herrenschmidt 		segs = 1;
2435184cd4a3SBenjamin Herrenschmidt 		if (residual) {
2436184cd4a3SBenjamin Herrenschmidt 			segs += ((pe->dma_weight * residual)  + (tw / 2)) / tw;
2437184cd4a3SBenjamin Herrenschmidt 			if (segs > remaining)
2438184cd4a3SBenjamin Herrenschmidt 				segs = remaining;
2439184cd4a3SBenjamin Herrenschmidt 		}
2440373f5657SGavin Shan 
2441373f5657SGavin Shan 		/*
2442373f5657SGavin Shan 		 * For IODA2 compliant PHB3, we needn't care about the weight.
2443373f5657SGavin Shan 		 * The all available 32-bits DMA space will be assigned to
2444373f5657SGavin Shan 		 * the specific PE.
2445373f5657SGavin Shan 		 */
2446373f5657SGavin Shan 		if (phb->type == PNV_PHB_IODA1) {
2447184cd4a3SBenjamin Herrenschmidt 			pe_info(pe, "DMA weight %d, assigned %d DMA32 segments\n",
2448184cd4a3SBenjamin Herrenschmidt 				pe->dma_weight, segs);
2449184cd4a3SBenjamin Herrenschmidt 			pnv_pci_ioda_setup_dma_pe(phb, pe, base, segs);
2450373f5657SGavin Shan 		} else {
2451373f5657SGavin Shan 			pe_info(pe, "Assign DMA32 space\n");
2452373f5657SGavin Shan 			segs = 0;
2453373f5657SGavin Shan 			pnv_pci_ioda2_setup_dma_pe(phb, pe);
2454373f5657SGavin Shan 		}
2455373f5657SGavin Shan 
2456184cd4a3SBenjamin Herrenschmidt 		remaining -= segs;
2457184cd4a3SBenjamin Herrenschmidt 		base += segs;
2458184cd4a3SBenjamin Herrenschmidt 	}
2459184cd4a3SBenjamin Herrenschmidt }
2460184cd4a3SBenjamin Herrenschmidt 
2461184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_PCI_MSI
2462137436c9SGavin Shan static void pnv_ioda2_msi_eoi(struct irq_data *d)
2463137436c9SGavin Shan {
2464137436c9SGavin Shan 	unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2465137436c9SGavin Shan 	struct irq_chip *chip = irq_data_get_irq_chip(d);
2466137436c9SGavin Shan 	struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2467137436c9SGavin Shan 					   ioda.irq_chip);
2468137436c9SGavin Shan 	int64_t rc;
2469137436c9SGavin Shan 
2470137436c9SGavin Shan 	rc = opal_pci_msi_eoi(phb->opal_id, hw_irq);
2471137436c9SGavin Shan 	WARN_ON_ONCE(rc);
2472137436c9SGavin Shan 
2473137436c9SGavin Shan 	icp_native_eoi(d);
2474137436c9SGavin Shan }
2475137436c9SGavin Shan 
2476fd9a1c26SIan Munsie 
2477fd9a1c26SIan Munsie static void set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
2478fd9a1c26SIan Munsie {
2479fd9a1c26SIan Munsie 	struct irq_data *idata;
2480fd9a1c26SIan Munsie 	struct irq_chip *ichip;
2481fd9a1c26SIan Munsie 
2482fd9a1c26SIan Munsie 	if (phb->type != PNV_PHB_IODA2)
2483fd9a1c26SIan Munsie 		return;
2484fd9a1c26SIan Munsie 
2485fd9a1c26SIan Munsie 	if (!phb->ioda.irq_chip_init) {
2486fd9a1c26SIan Munsie 		/*
2487fd9a1c26SIan Munsie 		 * First time we setup an MSI IRQ, we need to setup the
2488fd9a1c26SIan Munsie 		 * corresponding IRQ chip to route correctly.
2489fd9a1c26SIan Munsie 		 */
2490fd9a1c26SIan Munsie 		idata = irq_get_irq_data(virq);
2491fd9a1c26SIan Munsie 		ichip = irq_data_get_irq_chip(idata);
2492fd9a1c26SIan Munsie 		phb->ioda.irq_chip_init = 1;
2493fd9a1c26SIan Munsie 		phb->ioda.irq_chip = *ichip;
2494fd9a1c26SIan Munsie 		phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2495fd9a1c26SIan Munsie 	}
2496fd9a1c26SIan Munsie 	irq_set_chip(virq, &phb->ioda.irq_chip);
2497fd9a1c26SIan Munsie }
2498fd9a1c26SIan Munsie 
249980c49c7eSIan Munsie #ifdef CONFIG_CXL_BASE
250080c49c7eSIan Munsie 
25016f963ec2SRyan Grimm struct device_node *pnv_pci_get_phb_node(struct pci_dev *dev)
250280c49c7eSIan Munsie {
250380c49c7eSIan Munsie 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
250480c49c7eSIan Munsie 
25056f963ec2SRyan Grimm 	return of_node_get(hose->dn);
250680c49c7eSIan Munsie }
25076f963ec2SRyan Grimm EXPORT_SYMBOL(pnv_pci_get_phb_node);
250880c49c7eSIan Munsie 
25091212aa1cSRyan Grimm int pnv_phb_to_cxl_mode(struct pci_dev *dev, uint64_t mode)
251080c49c7eSIan Munsie {
251180c49c7eSIan Munsie 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
251280c49c7eSIan Munsie 	struct pnv_phb *phb = hose->private_data;
251380c49c7eSIan Munsie 	struct pnv_ioda_pe *pe;
251480c49c7eSIan Munsie 	int rc;
251580c49c7eSIan Munsie 
251680c49c7eSIan Munsie 	pe = pnv_ioda_get_pe(dev);
251780c49c7eSIan Munsie 	if (!pe)
251880c49c7eSIan Munsie 		return -ENODEV;
251980c49c7eSIan Munsie 
252080c49c7eSIan Munsie 	pe_info(pe, "Switching PHB to CXL\n");
252180c49c7eSIan Munsie 
25221212aa1cSRyan Grimm 	rc = opal_pci_set_phb_cxl_mode(phb->opal_id, mode, pe->pe_number);
252380c49c7eSIan Munsie 	if (rc)
252480c49c7eSIan Munsie 		dev_err(&dev->dev, "opal_pci_set_phb_cxl_mode failed: %i\n", rc);
252580c49c7eSIan Munsie 
252680c49c7eSIan Munsie 	return rc;
252780c49c7eSIan Munsie }
25281212aa1cSRyan Grimm EXPORT_SYMBOL(pnv_phb_to_cxl_mode);
252980c49c7eSIan Munsie 
253080c49c7eSIan Munsie /* Find PHB for cxl dev and allocate MSI hwirqs?
253180c49c7eSIan Munsie  * Returns the absolute hardware IRQ number
253280c49c7eSIan Munsie  */
253380c49c7eSIan Munsie int pnv_cxl_alloc_hwirqs(struct pci_dev *dev, int num)
253480c49c7eSIan Munsie {
253580c49c7eSIan Munsie 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
253680c49c7eSIan Munsie 	struct pnv_phb *phb = hose->private_data;
253780c49c7eSIan Munsie 	int hwirq = msi_bitmap_alloc_hwirqs(&phb->msi_bmp, num);
253880c49c7eSIan Munsie 
253980c49c7eSIan Munsie 	if (hwirq < 0) {
254080c49c7eSIan Munsie 		dev_warn(&dev->dev, "Failed to find a free MSI\n");
254180c49c7eSIan Munsie 		return -ENOSPC;
254280c49c7eSIan Munsie 	}
254380c49c7eSIan Munsie 
254480c49c7eSIan Munsie 	return phb->msi_base + hwirq;
254580c49c7eSIan Munsie }
254680c49c7eSIan Munsie EXPORT_SYMBOL(pnv_cxl_alloc_hwirqs);
254780c49c7eSIan Munsie 
254880c49c7eSIan Munsie void pnv_cxl_release_hwirqs(struct pci_dev *dev, int hwirq, int num)
254980c49c7eSIan Munsie {
255080c49c7eSIan Munsie 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
255180c49c7eSIan Munsie 	struct pnv_phb *phb = hose->private_data;
255280c49c7eSIan Munsie 
255380c49c7eSIan Munsie 	msi_bitmap_free_hwirqs(&phb->msi_bmp, hwirq - phb->msi_base, num);
255480c49c7eSIan Munsie }
255580c49c7eSIan Munsie EXPORT_SYMBOL(pnv_cxl_release_hwirqs);
255680c49c7eSIan Munsie 
255780c49c7eSIan Munsie void pnv_cxl_release_hwirq_ranges(struct cxl_irq_ranges *irqs,
255880c49c7eSIan Munsie 				  struct pci_dev *dev)
255980c49c7eSIan Munsie {
256080c49c7eSIan Munsie 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
256180c49c7eSIan Munsie 	struct pnv_phb *phb = hose->private_data;
256280c49c7eSIan Munsie 	int i, hwirq;
256380c49c7eSIan Munsie 
256480c49c7eSIan Munsie 	for (i = 1; i < CXL_IRQ_RANGES; i++) {
256580c49c7eSIan Munsie 		if (!irqs->range[i])
256680c49c7eSIan Munsie 			continue;
256780c49c7eSIan Munsie 		pr_devel("cxl release irq range 0x%x: offset: 0x%lx  limit: %ld\n",
256880c49c7eSIan Munsie 			 i, irqs->offset[i],
256980c49c7eSIan Munsie 			 irqs->range[i]);
257080c49c7eSIan Munsie 		hwirq = irqs->offset[i] - phb->msi_base;
257180c49c7eSIan Munsie 		msi_bitmap_free_hwirqs(&phb->msi_bmp, hwirq,
257280c49c7eSIan Munsie 				       irqs->range[i]);
257380c49c7eSIan Munsie 	}
257480c49c7eSIan Munsie }
257580c49c7eSIan Munsie EXPORT_SYMBOL(pnv_cxl_release_hwirq_ranges);
257680c49c7eSIan Munsie 
257780c49c7eSIan Munsie int pnv_cxl_alloc_hwirq_ranges(struct cxl_irq_ranges *irqs,
257880c49c7eSIan Munsie 			       struct pci_dev *dev, int num)
257980c49c7eSIan Munsie {
258080c49c7eSIan Munsie 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
258180c49c7eSIan Munsie 	struct pnv_phb *phb = hose->private_data;
258280c49c7eSIan Munsie 	int i, hwirq, try;
258380c49c7eSIan Munsie 
258480c49c7eSIan Munsie 	memset(irqs, 0, sizeof(struct cxl_irq_ranges));
258580c49c7eSIan Munsie 
258680c49c7eSIan Munsie 	/* 0 is reserved for the multiplexed PSL DSI interrupt */
258780c49c7eSIan Munsie 	for (i = 1; i < CXL_IRQ_RANGES && num; i++) {
258880c49c7eSIan Munsie 		try = num;
258980c49c7eSIan Munsie 		while (try) {
259080c49c7eSIan Munsie 			hwirq = msi_bitmap_alloc_hwirqs(&phb->msi_bmp, try);
259180c49c7eSIan Munsie 			if (hwirq >= 0)
259280c49c7eSIan Munsie 				break;
259380c49c7eSIan Munsie 			try /= 2;
259480c49c7eSIan Munsie 		}
259580c49c7eSIan Munsie 		if (!try)
259680c49c7eSIan Munsie 			goto fail;
259780c49c7eSIan Munsie 
259880c49c7eSIan Munsie 		irqs->offset[i] = phb->msi_base + hwirq;
259980c49c7eSIan Munsie 		irqs->range[i] = try;
260080c49c7eSIan Munsie 		pr_devel("cxl alloc irq range 0x%x: offset: 0x%lx  limit: %li\n",
260180c49c7eSIan Munsie 			 i, irqs->offset[i], irqs->range[i]);
260280c49c7eSIan Munsie 		num -= try;
260380c49c7eSIan Munsie 	}
260480c49c7eSIan Munsie 	if (num)
260580c49c7eSIan Munsie 		goto fail;
260680c49c7eSIan Munsie 
260780c49c7eSIan Munsie 	return 0;
260880c49c7eSIan Munsie fail:
260980c49c7eSIan Munsie 	pnv_cxl_release_hwirq_ranges(irqs, dev);
261080c49c7eSIan Munsie 	return -ENOSPC;
261180c49c7eSIan Munsie }
261280c49c7eSIan Munsie EXPORT_SYMBOL(pnv_cxl_alloc_hwirq_ranges);
261380c49c7eSIan Munsie 
261480c49c7eSIan Munsie int pnv_cxl_get_irq_count(struct pci_dev *dev)
261580c49c7eSIan Munsie {
261680c49c7eSIan Munsie 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
261780c49c7eSIan Munsie 	struct pnv_phb *phb = hose->private_data;
261880c49c7eSIan Munsie 
261980c49c7eSIan Munsie 	return phb->msi_bmp.irq_count;
262080c49c7eSIan Munsie }
262180c49c7eSIan Munsie EXPORT_SYMBOL(pnv_cxl_get_irq_count);
262280c49c7eSIan Munsie 
262380c49c7eSIan Munsie int pnv_cxl_ioda_msi_setup(struct pci_dev *dev, unsigned int hwirq,
262480c49c7eSIan Munsie 			   unsigned int virq)
262580c49c7eSIan Munsie {
262680c49c7eSIan Munsie 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
262780c49c7eSIan Munsie 	struct pnv_phb *phb = hose->private_data;
262880c49c7eSIan Munsie 	unsigned int xive_num = hwirq - phb->msi_base;
262980c49c7eSIan Munsie 	struct pnv_ioda_pe *pe;
263080c49c7eSIan Munsie 	int rc;
263180c49c7eSIan Munsie 
263280c49c7eSIan Munsie 	if (!(pe = pnv_ioda_get_pe(dev)))
263380c49c7eSIan Munsie 		return -ENODEV;
263480c49c7eSIan Munsie 
263580c49c7eSIan Munsie 	/* Assign XIVE to PE */
263680c49c7eSIan Munsie 	rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
263780c49c7eSIan Munsie 	if (rc) {
263880c49c7eSIan Munsie 		pe_warn(pe, "%s: OPAL error %d setting msi_base 0x%x "
263980c49c7eSIan Munsie 			"hwirq 0x%x XIVE 0x%x PE\n",
264080c49c7eSIan Munsie 			pci_name(dev), rc, phb->msi_base, hwirq, xive_num);
264180c49c7eSIan Munsie 		return -EIO;
264280c49c7eSIan Munsie 	}
264380c49c7eSIan Munsie 	set_msi_irq_chip(phb, virq);
264480c49c7eSIan Munsie 
264580c49c7eSIan Munsie 	return 0;
264680c49c7eSIan Munsie }
264780c49c7eSIan Munsie EXPORT_SYMBOL(pnv_cxl_ioda_msi_setup);
264880c49c7eSIan Munsie #endif
264980c49c7eSIan Munsie 
2650184cd4a3SBenjamin Herrenschmidt static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
2651137436c9SGavin Shan 				  unsigned int hwirq, unsigned int virq,
2652137436c9SGavin Shan 				  unsigned int is_64, struct msi_msg *msg)
2653184cd4a3SBenjamin Herrenschmidt {
2654184cd4a3SBenjamin Herrenschmidt 	struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2655184cd4a3SBenjamin Herrenschmidt 	unsigned int xive_num = hwirq - phb->msi_base;
26563a1a4661SBenjamin Herrenschmidt 	__be32 data;
2657184cd4a3SBenjamin Herrenschmidt 	int rc;
2658184cd4a3SBenjamin Herrenschmidt 
2659184cd4a3SBenjamin Herrenschmidt 	/* No PE assigned ? bail out ... no MSI for you ! */
2660184cd4a3SBenjamin Herrenschmidt 	if (pe == NULL)
2661184cd4a3SBenjamin Herrenschmidt 		return -ENXIO;
2662184cd4a3SBenjamin Herrenschmidt 
2663184cd4a3SBenjamin Herrenschmidt 	/* Check if we have an MVE */
2664184cd4a3SBenjamin Herrenschmidt 	if (pe->mve_number < 0)
2665184cd4a3SBenjamin Herrenschmidt 		return -ENXIO;
2666184cd4a3SBenjamin Herrenschmidt 
2667b72c1f65SBenjamin Herrenschmidt 	/* Force 32-bit MSI on some broken devices */
266836074381SBenjamin Herrenschmidt 	if (dev->no_64bit_msi)
2669b72c1f65SBenjamin Herrenschmidt 		is_64 = 0;
2670b72c1f65SBenjamin Herrenschmidt 
2671184cd4a3SBenjamin Herrenschmidt 	/* Assign XIVE to PE */
2672184cd4a3SBenjamin Herrenschmidt 	rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2673184cd4a3SBenjamin Herrenschmidt 	if (rc) {
2674184cd4a3SBenjamin Herrenschmidt 		pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2675184cd4a3SBenjamin Herrenschmidt 			pci_name(dev), rc, xive_num);
2676184cd4a3SBenjamin Herrenschmidt 		return -EIO;
2677184cd4a3SBenjamin Herrenschmidt 	}
2678184cd4a3SBenjamin Herrenschmidt 
2679184cd4a3SBenjamin Herrenschmidt 	if (is_64) {
26803a1a4661SBenjamin Herrenschmidt 		__be64 addr64;
26813a1a4661SBenjamin Herrenschmidt 
2682184cd4a3SBenjamin Herrenschmidt 		rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2683184cd4a3SBenjamin Herrenschmidt 				     &addr64, &data);
2684184cd4a3SBenjamin Herrenschmidt 		if (rc) {
2685184cd4a3SBenjamin Herrenschmidt 			pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2686184cd4a3SBenjamin Herrenschmidt 				pci_name(dev), rc);
2687184cd4a3SBenjamin Herrenschmidt 			return -EIO;
2688184cd4a3SBenjamin Herrenschmidt 		}
26893a1a4661SBenjamin Herrenschmidt 		msg->address_hi = be64_to_cpu(addr64) >> 32;
26903a1a4661SBenjamin Herrenschmidt 		msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
2691184cd4a3SBenjamin Herrenschmidt 	} else {
26923a1a4661SBenjamin Herrenschmidt 		__be32 addr32;
26933a1a4661SBenjamin Herrenschmidt 
2694184cd4a3SBenjamin Herrenschmidt 		rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2695184cd4a3SBenjamin Herrenschmidt 				     &addr32, &data);
2696184cd4a3SBenjamin Herrenschmidt 		if (rc) {
2697184cd4a3SBenjamin Herrenschmidt 			pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2698184cd4a3SBenjamin Herrenschmidt 				pci_name(dev), rc);
2699184cd4a3SBenjamin Herrenschmidt 			return -EIO;
2700184cd4a3SBenjamin Herrenschmidt 		}
2701184cd4a3SBenjamin Herrenschmidt 		msg->address_hi = 0;
27023a1a4661SBenjamin Herrenschmidt 		msg->address_lo = be32_to_cpu(addr32);
2703184cd4a3SBenjamin Herrenschmidt 	}
27043a1a4661SBenjamin Herrenschmidt 	msg->data = be32_to_cpu(data);
2705184cd4a3SBenjamin Herrenschmidt 
2706fd9a1c26SIan Munsie 	set_msi_irq_chip(phb, virq);
2707137436c9SGavin Shan 
2708184cd4a3SBenjamin Herrenschmidt 	pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
2709184cd4a3SBenjamin Herrenschmidt 		 " address=%x_%08x data=%x PE# %d\n",
2710184cd4a3SBenjamin Herrenschmidt 		 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
2711184cd4a3SBenjamin Herrenschmidt 		 msg->address_hi, msg->address_lo, data, pe->pe_number);
2712184cd4a3SBenjamin Herrenschmidt 
2713184cd4a3SBenjamin Herrenschmidt 	return 0;
2714184cd4a3SBenjamin Herrenschmidt }
2715184cd4a3SBenjamin Herrenschmidt 
2716184cd4a3SBenjamin Herrenschmidt static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
2717184cd4a3SBenjamin Herrenschmidt {
2718fb1b55d6SGavin Shan 	unsigned int count;
2719184cd4a3SBenjamin Herrenschmidt 	const __be32 *prop = of_get_property(phb->hose->dn,
2720184cd4a3SBenjamin Herrenschmidt 					     "ibm,opal-msi-ranges", NULL);
2721184cd4a3SBenjamin Herrenschmidt 	if (!prop) {
2722184cd4a3SBenjamin Herrenschmidt 		/* BML Fallback */
2723184cd4a3SBenjamin Herrenschmidt 		prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
2724184cd4a3SBenjamin Herrenschmidt 	}
2725184cd4a3SBenjamin Herrenschmidt 	if (!prop)
2726184cd4a3SBenjamin Herrenschmidt 		return;
2727184cd4a3SBenjamin Herrenschmidt 
2728184cd4a3SBenjamin Herrenschmidt 	phb->msi_base = be32_to_cpup(prop);
2729fb1b55d6SGavin Shan 	count = be32_to_cpup(prop + 1);
2730fb1b55d6SGavin Shan 	if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
2731184cd4a3SBenjamin Herrenschmidt 		pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
2732184cd4a3SBenjamin Herrenschmidt 		       phb->hose->global_number);
2733184cd4a3SBenjamin Herrenschmidt 		return;
2734184cd4a3SBenjamin Herrenschmidt 	}
2735fb1b55d6SGavin Shan 
2736184cd4a3SBenjamin Herrenschmidt 	phb->msi_setup = pnv_pci_ioda_msi_setup;
2737184cd4a3SBenjamin Herrenschmidt 	phb->msi32_support = 1;
2738184cd4a3SBenjamin Herrenschmidt 	pr_info("  Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
2739fb1b55d6SGavin Shan 		count, phb->msi_base);
2740184cd4a3SBenjamin Herrenschmidt }
2741184cd4a3SBenjamin Herrenschmidt #else
2742184cd4a3SBenjamin Herrenschmidt static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
2743184cd4a3SBenjamin Herrenschmidt #endif /* CONFIG_PCI_MSI */
2744184cd4a3SBenjamin Herrenschmidt 
27456e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
27466e628c7dSWei Yang static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
27476e628c7dSWei Yang {
27486e628c7dSWei Yang 	struct pci_controller *hose;
27496e628c7dSWei Yang 	struct pnv_phb *phb;
27506e628c7dSWei Yang 	struct resource *res;
27516e628c7dSWei Yang 	int i;
27526e628c7dSWei Yang 	resource_size_t size;
27536e628c7dSWei Yang 	struct pci_dn *pdn;
27545b88ec22SWei Yang 	int mul, total_vfs;
27556e628c7dSWei Yang 
27566e628c7dSWei Yang 	if (!pdev->is_physfn || pdev->is_added)
27576e628c7dSWei Yang 		return;
27586e628c7dSWei Yang 
27596e628c7dSWei Yang 	hose = pci_bus_to_host(pdev->bus);
27606e628c7dSWei Yang 	phb = hose->private_data;
27616e628c7dSWei Yang 
27626e628c7dSWei Yang 	pdn = pci_get_pdn(pdev);
27636e628c7dSWei Yang 	pdn->vfs_expanded = 0;
27646e628c7dSWei Yang 
27655b88ec22SWei Yang 	total_vfs = pci_sriov_get_totalvfs(pdev);
27665b88ec22SWei Yang 	pdn->m64_per_iov = 1;
27675b88ec22SWei Yang 	mul = phb->ioda.total_pe;
27685b88ec22SWei Yang 
27695b88ec22SWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
27705b88ec22SWei Yang 		res = &pdev->resource[i + PCI_IOV_RESOURCES];
27715b88ec22SWei Yang 		if (!res->flags || res->parent)
27725b88ec22SWei Yang 			continue;
27735b88ec22SWei Yang 		if (!pnv_pci_is_mem_pref_64(res->flags)) {
27745b88ec22SWei Yang 			dev_warn(&pdev->dev, " non M64 VF BAR%d: %pR\n",
27755b88ec22SWei Yang 				 i, res);
27765b88ec22SWei Yang 			continue;
27775b88ec22SWei Yang 		}
27785b88ec22SWei Yang 
27795b88ec22SWei Yang 		size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
27805b88ec22SWei Yang 
27815b88ec22SWei Yang 		/* bigger than 64M */
27825b88ec22SWei Yang 		if (size > (1 << 26)) {
27835b88ec22SWei Yang 			dev_info(&pdev->dev, "PowerNV: VF BAR%d: %pR IOV size is bigger than 64M, roundup power2\n",
27845b88ec22SWei Yang 				 i, res);
27855b88ec22SWei Yang 			pdn->m64_per_iov = M64_PER_IOV;
27865b88ec22SWei Yang 			mul = roundup_pow_of_two(total_vfs);
27875b88ec22SWei Yang 			break;
27885b88ec22SWei Yang 		}
27895b88ec22SWei Yang 	}
27905b88ec22SWei Yang 
27916e628c7dSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
27926e628c7dSWei Yang 		res = &pdev->resource[i + PCI_IOV_RESOURCES];
27936e628c7dSWei Yang 		if (!res->flags || res->parent)
27946e628c7dSWei Yang 			continue;
27956e628c7dSWei Yang 		if (!pnv_pci_is_mem_pref_64(res->flags)) {
27966e628c7dSWei Yang 			dev_warn(&pdev->dev, "Skipping expanding VF BAR%d: %pR\n",
27976e628c7dSWei Yang 				 i, res);
27986e628c7dSWei Yang 			continue;
27996e628c7dSWei Yang 		}
28006e628c7dSWei Yang 
28016e628c7dSWei Yang 		dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
28026e628c7dSWei Yang 		size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
28035b88ec22SWei Yang 		res->end = res->start + size * mul - 1;
28046e628c7dSWei Yang 		dev_dbg(&pdev->dev, "                       %pR\n", res);
28056e628c7dSWei Yang 		dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
28065b88ec22SWei Yang 			 i, res, mul);
28076e628c7dSWei Yang 	}
28085b88ec22SWei Yang 	pdn->vfs_expanded = mul;
28096e628c7dSWei Yang }
28106e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */
28116e628c7dSWei Yang 
281211685becSGavin Shan /*
281311685becSGavin Shan  * This function is supposed to be called on basis of PE from top
281411685becSGavin Shan  * to bottom style. So the the I/O or MMIO segment assigned to
281511685becSGavin Shan  * parent PE could be overrided by its child PEs if necessary.
281611685becSGavin Shan  */
2817cad5cef6SGreg Kroah-Hartman static void pnv_ioda_setup_pe_seg(struct pci_controller *hose,
281811685becSGavin Shan 				  struct pnv_ioda_pe *pe)
281911685becSGavin Shan {
282011685becSGavin Shan 	struct pnv_phb *phb = hose->private_data;
282111685becSGavin Shan 	struct pci_bus_region region;
282211685becSGavin Shan 	struct resource *res;
282311685becSGavin Shan 	int i, index;
282411685becSGavin Shan 	int rc;
282511685becSGavin Shan 
282611685becSGavin Shan 	/*
282711685becSGavin Shan 	 * NOTE: We only care PCI bus based PE for now. For PCI
282811685becSGavin Shan 	 * device based PE, for example SRIOV sensitive VF should
282911685becSGavin Shan 	 * be figured out later.
283011685becSGavin Shan 	 */
283111685becSGavin Shan 	BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
283211685becSGavin Shan 
283311685becSGavin Shan 	pci_bus_for_each_resource(pe->pbus, res, i) {
283411685becSGavin Shan 		if (!res || !res->flags ||
283511685becSGavin Shan 		    res->start > res->end)
283611685becSGavin Shan 			continue;
283711685becSGavin Shan 
283811685becSGavin Shan 		if (res->flags & IORESOURCE_IO) {
283911685becSGavin Shan 			region.start = res->start - phb->ioda.io_pci_base;
284011685becSGavin Shan 			region.end   = res->end - phb->ioda.io_pci_base;
284111685becSGavin Shan 			index = region.start / phb->ioda.io_segsize;
284211685becSGavin Shan 
284311685becSGavin Shan 			while (index < phb->ioda.total_pe &&
284411685becSGavin Shan 			       region.start <= region.end) {
284511685becSGavin Shan 				phb->ioda.io_segmap[index] = pe->pe_number;
284611685becSGavin Shan 				rc = opal_pci_map_pe_mmio_window(phb->opal_id,
284711685becSGavin Shan 					pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
284811685becSGavin Shan 				if (rc != OPAL_SUCCESS) {
284911685becSGavin Shan 					pr_err("%s: OPAL error %d when mapping IO "
285011685becSGavin Shan 					       "segment #%d to PE#%d\n",
285111685becSGavin Shan 					       __func__, rc, index, pe->pe_number);
285211685becSGavin Shan 					break;
285311685becSGavin Shan 				}
285411685becSGavin Shan 
285511685becSGavin Shan 				region.start += phb->ioda.io_segsize;
285611685becSGavin Shan 				index++;
285711685becSGavin Shan 			}
2858027fa02fSGavin Shan 		} else if ((res->flags & IORESOURCE_MEM) &&
2859027fa02fSGavin Shan 			   !pnv_pci_is_mem_pref_64(res->flags)) {
286011685becSGavin Shan 			region.start = res->start -
28613fd47f06SBenjamin Herrenschmidt 				       hose->mem_offset[0] -
286211685becSGavin Shan 				       phb->ioda.m32_pci_base;
286311685becSGavin Shan 			region.end   = res->end -
28643fd47f06SBenjamin Herrenschmidt 				       hose->mem_offset[0] -
286511685becSGavin Shan 				       phb->ioda.m32_pci_base;
286611685becSGavin Shan 			index = region.start / phb->ioda.m32_segsize;
286711685becSGavin Shan 
286811685becSGavin Shan 			while (index < phb->ioda.total_pe &&
286911685becSGavin Shan 			       region.start <= region.end) {
287011685becSGavin Shan 				phb->ioda.m32_segmap[index] = pe->pe_number;
287111685becSGavin Shan 				rc = opal_pci_map_pe_mmio_window(phb->opal_id,
287211685becSGavin Shan 					pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
287311685becSGavin Shan 				if (rc != OPAL_SUCCESS) {
287411685becSGavin Shan 					pr_err("%s: OPAL error %d when mapping M32 "
287511685becSGavin Shan 					       "segment#%d to PE#%d",
287611685becSGavin Shan 					       __func__, rc, index, pe->pe_number);
287711685becSGavin Shan 					break;
287811685becSGavin Shan 				}
287911685becSGavin Shan 
288011685becSGavin Shan 				region.start += phb->ioda.m32_segsize;
288111685becSGavin Shan 				index++;
288211685becSGavin Shan 			}
288311685becSGavin Shan 		}
288411685becSGavin Shan 	}
288511685becSGavin Shan }
288611685becSGavin Shan 
2887cad5cef6SGreg Kroah-Hartman static void pnv_pci_ioda_setup_seg(void)
288811685becSGavin Shan {
288911685becSGavin Shan 	struct pci_controller *tmp, *hose;
289011685becSGavin Shan 	struct pnv_phb *phb;
289111685becSGavin Shan 	struct pnv_ioda_pe *pe;
289211685becSGavin Shan 
289311685becSGavin Shan 	list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
289411685becSGavin Shan 		phb = hose->private_data;
289511685becSGavin Shan 		list_for_each_entry(pe, &phb->ioda.pe_list, list) {
289611685becSGavin Shan 			pnv_ioda_setup_pe_seg(hose, pe);
289711685becSGavin Shan 		}
289811685becSGavin Shan 	}
289911685becSGavin Shan }
290011685becSGavin Shan 
2901cad5cef6SGreg Kroah-Hartman static void pnv_pci_ioda_setup_DMA(void)
290213395c48SGavin Shan {
290313395c48SGavin Shan 	struct pci_controller *hose, *tmp;
2904db1266c8SGavin Shan 	struct pnv_phb *phb;
290513395c48SGavin Shan 
290613395c48SGavin Shan 	list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
290713395c48SGavin Shan 		pnv_ioda_setup_dma(hose->private_data);
2908db1266c8SGavin Shan 
2909db1266c8SGavin Shan 		/* Mark the PHB initialization done */
2910db1266c8SGavin Shan 		phb = hose->private_data;
2911db1266c8SGavin Shan 		phb->initialized = 1;
291213395c48SGavin Shan 	}
291313395c48SGavin Shan }
291413395c48SGavin Shan 
291537c367f2SGavin Shan static void pnv_pci_ioda_create_dbgfs(void)
291637c367f2SGavin Shan {
291737c367f2SGavin Shan #ifdef CONFIG_DEBUG_FS
291837c367f2SGavin Shan 	struct pci_controller *hose, *tmp;
291937c367f2SGavin Shan 	struct pnv_phb *phb;
292037c367f2SGavin Shan 	char name[16];
292137c367f2SGavin Shan 
292237c367f2SGavin Shan 	list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
292337c367f2SGavin Shan 		phb = hose->private_data;
292437c367f2SGavin Shan 
292537c367f2SGavin Shan 		sprintf(name, "PCI%04x", hose->global_number);
292637c367f2SGavin Shan 		phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
292737c367f2SGavin Shan 		if (!phb->dbgfs)
292837c367f2SGavin Shan 			pr_warning("%s: Error on creating debugfs on PHB#%x\n",
292937c367f2SGavin Shan 				__func__, hose->global_number);
293037c367f2SGavin Shan 	}
293137c367f2SGavin Shan #endif /* CONFIG_DEBUG_FS */
293237c367f2SGavin Shan }
293337c367f2SGavin Shan 
2934cad5cef6SGreg Kroah-Hartman static void pnv_pci_ioda_fixup(void)
2935fb446ad0SGavin Shan {
2936fb446ad0SGavin Shan 	pnv_pci_ioda_setup_PEs();
293711685becSGavin Shan 	pnv_pci_ioda_setup_seg();
293813395c48SGavin Shan 	pnv_pci_ioda_setup_DMA();
2939e9cc17d4SGavin Shan 
294037c367f2SGavin Shan 	pnv_pci_ioda_create_dbgfs();
294137c367f2SGavin Shan 
2942e9cc17d4SGavin Shan #ifdef CONFIG_EEH
2943e9cc17d4SGavin Shan 	eeh_init();
2944dadcd6d6SMike Qiu 	eeh_addr_cache_build();
2945e9cc17d4SGavin Shan #endif
2946fb446ad0SGavin Shan }
2947fb446ad0SGavin Shan 
2948271fd03aSGavin Shan /*
2949271fd03aSGavin Shan  * Returns the alignment for I/O or memory windows for P2P
2950271fd03aSGavin Shan  * bridges. That actually depends on how PEs are segmented.
2951271fd03aSGavin Shan  * For now, we return I/O or M32 segment size for PE sensitive
2952271fd03aSGavin Shan  * P2P bridges. Otherwise, the default values (4KiB for I/O,
2953271fd03aSGavin Shan  * 1MiB for memory) will be returned.
2954271fd03aSGavin Shan  *
2955271fd03aSGavin Shan  * The current PCI bus might be put into one PE, which was
2956271fd03aSGavin Shan  * create against the parent PCI bridge. For that case, we
2957271fd03aSGavin Shan  * needn't enlarge the alignment so that we can save some
2958271fd03aSGavin Shan  * resources.
2959271fd03aSGavin Shan  */
2960271fd03aSGavin Shan static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
2961271fd03aSGavin Shan 						unsigned long type)
2962271fd03aSGavin Shan {
2963271fd03aSGavin Shan 	struct pci_dev *bridge;
2964271fd03aSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
2965271fd03aSGavin Shan 	struct pnv_phb *phb = hose->private_data;
2966271fd03aSGavin Shan 	int num_pci_bridges = 0;
2967271fd03aSGavin Shan 
2968271fd03aSGavin Shan 	bridge = bus->self;
2969271fd03aSGavin Shan 	while (bridge) {
2970271fd03aSGavin Shan 		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
2971271fd03aSGavin Shan 			num_pci_bridges++;
2972271fd03aSGavin Shan 			if (num_pci_bridges >= 2)
2973271fd03aSGavin Shan 				return 1;
2974271fd03aSGavin Shan 		}
2975271fd03aSGavin Shan 
2976271fd03aSGavin Shan 		bridge = bridge->bus->self;
2977271fd03aSGavin Shan 	}
2978271fd03aSGavin Shan 
2979262af557SGuo Chao 	/* We fail back to M32 if M64 isn't supported */
2980262af557SGuo Chao 	if (phb->ioda.m64_segsize &&
2981262af557SGuo Chao 	    pnv_pci_is_mem_pref_64(type))
2982262af557SGuo Chao 		return phb->ioda.m64_segsize;
2983271fd03aSGavin Shan 	if (type & IORESOURCE_MEM)
2984271fd03aSGavin Shan 		return phb->ioda.m32_segsize;
2985271fd03aSGavin Shan 
2986271fd03aSGavin Shan 	return phb->ioda.io_segsize;
2987271fd03aSGavin Shan }
2988271fd03aSGavin Shan 
29895350ab3fSWei Yang #ifdef CONFIG_PCI_IOV
29905350ab3fSWei Yang static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
29915350ab3fSWei Yang 						      int resno)
29925350ab3fSWei Yang {
29935350ab3fSWei Yang 	struct pci_dn *pdn = pci_get_pdn(pdev);
29945350ab3fSWei Yang 	resource_size_t align, iov_align;
29955350ab3fSWei Yang 
29965350ab3fSWei Yang 	iov_align = resource_size(&pdev->resource[resno]);
29975350ab3fSWei Yang 	if (iov_align)
29985350ab3fSWei Yang 		return iov_align;
29995350ab3fSWei Yang 
30005350ab3fSWei Yang 	align = pci_iov_resource_size(pdev, resno);
30015350ab3fSWei Yang 	if (pdn->vfs_expanded)
30025350ab3fSWei Yang 		return pdn->vfs_expanded * align;
30035350ab3fSWei Yang 
30045350ab3fSWei Yang 	return align;
30055350ab3fSWei Yang }
30065350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */
30075350ab3fSWei Yang 
3008184cd4a3SBenjamin Herrenschmidt /* Prevent enabling devices for which we couldn't properly
3009184cd4a3SBenjamin Herrenschmidt  * assign a PE
3010184cd4a3SBenjamin Herrenschmidt  */
3011c88c2a18SDaniel Axtens static bool pnv_pci_enable_device_hook(struct pci_dev *dev)
3012184cd4a3SBenjamin Herrenschmidt {
3013db1266c8SGavin Shan 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
3014db1266c8SGavin Shan 	struct pnv_phb *phb = hose->private_data;
3015db1266c8SGavin Shan 	struct pci_dn *pdn;
3016184cd4a3SBenjamin Herrenschmidt 
3017db1266c8SGavin Shan 	/* The function is probably called while the PEs have
3018db1266c8SGavin Shan 	 * not be created yet. For example, resource reassignment
3019db1266c8SGavin Shan 	 * during PCI probe period. We just skip the check if
3020db1266c8SGavin Shan 	 * PEs isn't ready.
3021db1266c8SGavin Shan 	 */
3022db1266c8SGavin Shan 	if (!phb->initialized)
3023c88c2a18SDaniel Axtens 		return true;
3024db1266c8SGavin Shan 
3025b72c1f65SBenjamin Herrenschmidt 	pdn = pci_get_pdn(dev);
3026184cd4a3SBenjamin Herrenschmidt 	if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3027c88c2a18SDaniel Axtens 		return false;
3028db1266c8SGavin Shan 
3029c88c2a18SDaniel Axtens 	return true;
3030184cd4a3SBenjamin Herrenschmidt }
3031184cd4a3SBenjamin Herrenschmidt 
3032184cd4a3SBenjamin Herrenschmidt static u32 pnv_ioda_bdfn_to_pe(struct pnv_phb *phb, struct pci_bus *bus,
3033184cd4a3SBenjamin Herrenschmidt 			       u32 devfn)
3034184cd4a3SBenjamin Herrenschmidt {
3035184cd4a3SBenjamin Herrenschmidt 	return phb->ioda.pe_rmap[(bus->number << 8) | devfn];
3036184cd4a3SBenjamin Herrenschmidt }
3037184cd4a3SBenjamin Herrenschmidt 
30387a8e6bbfSMichael Neuling static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
303973ed148aSBenjamin Herrenschmidt {
30407a8e6bbfSMichael Neuling 	struct pnv_phb *phb = hose->private_data;
30417a8e6bbfSMichael Neuling 
3042d1a85eeeSGavin Shan 	opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
304373ed148aSBenjamin Herrenschmidt 		       OPAL_ASSERT_RESET);
304473ed148aSBenjamin Herrenschmidt }
304573ed148aSBenjamin Herrenschmidt 
304692ae0353SDaniel Axtens static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
304792ae0353SDaniel Axtens        .dma_dev_setup = pnv_pci_dma_dev_setup,
304892ae0353SDaniel Axtens #ifdef CONFIG_PCI_MSI
304992ae0353SDaniel Axtens        .setup_msi_irqs = pnv_setup_msi_irqs,
305092ae0353SDaniel Axtens        .teardown_msi_irqs = pnv_teardown_msi_irqs,
305192ae0353SDaniel Axtens #endif
305292ae0353SDaniel Axtens        .enable_device_hook = pnv_pci_enable_device_hook,
305392ae0353SDaniel Axtens        .window_alignment = pnv_pci_window_alignment,
305492ae0353SDaniel Axtens        .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3055763d2d8dSDaniel Axtens        .dma_set_mask = pnv_pci_ioda_dma_set_mask,
30567a8e6bbfSMichael Neuling        .shutdown = pnv_pci_ioda_shutdown,
305792ae0353SDaniel Axtens };
305892ae0353SDaniel Axtens 
3059e51df2c1SAnton Blanchard static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3060e9cc17d4SGavin Shan 					 u64 hub_id, int ioda_type)
3061184cd4a3SBenjamin Herrenschmidt {
3062184cd4a3SBenjamin Herrenschmidt 	struct pci_controller *hose;
3063184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb;
30648184616fSGavin Shan 	unsigned long size, m32map_off, pemap_off, iomap_off = 0;
3065c681b93cSAlistair Popple 	const __be64 *prop64;
30663a1a4661SBenjamin Herrenschmidt 	const __be32 *prop32;
3067f1b7cc3eSGavin Shan 	int len;
3068184cd4a3SBenjamin Herrenschmidt 	u64 phb_id;
3069184cd4a3SBenjamin Herrenschmidt 	void *aux;
3070184cd4a3SBenjamin Herrenschmidt 	long rc;
3071184cd4a3SBenjamin Herrenschmidt 
3072aa0c033fSGavin Shan 	pr_info("Initializing IODA%d OPAL PHB %s\n", ioda_type, np->full_name);
3073184cd4a3SBenjamin Herrenschmidt 
3074184cd4a3SBenjamin Herrenschmidt 	prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3075184cd4a3SBenjamin Herrenschmidt 	if (!prop64) {
3076184cd4a3SBenjamin Herrenschmidt 		pr_err("  Missing \"ibm,opal-phbid\" property !\n");
3077184cd4a3SBenjamin Herrenschmidt 		return;
3078184cd4a3SBenjamin Herrenschmidt 	}
3079184cd4a3SBenjamin Herrenschmidt 	phb_id = be64_to_cpup(prop64);
3080184cd4a3SBenjamin Herrenschmidt 	pr_debug("  PHB-ID  : 0x%016llx\n", phb_id);
3081184cd4a3SBenjamin Herrenschmidt 
3082e39f223fSMichael Ellerman 	phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
308358d714ecSGavin Shan 
308458d714ecSGavin Shan 	/* Allocate PCI controller */
3085184cd4a3SBenjamin Herrenschmidt 	phb->hose = hose = pcibios_alloc_controller(np);
308658d714ecSGavin Shan 	if (!phb->hose) {
308758d714ecSGavin Shan 		pr_err("  Can't allocate PCI controller for %s\n",
3088184cd4a3SBenjamin Herrenschmidt 		       np->full_name);
3089e39f223fSMichael Ellerman 		memblock_free(__pa(phb), sizeof(struct pnv_phb));
3090184cd4a3SBenjamin Herrenschmidt 		return;
3091184cd4a3SBenjamin Herrenschmidt 	}
3092184cd4a3SBenjamin Herrenschmidt 
3093184cd4a3SBenjamin Herrenschmidt 	spin_lock_init(&phb->lock);
3094f1b7cc3eSGavin Shan 	prop32 = of_get_property(np, "bus-range", &len);
3095f1b7cc3eSGavin Shan 	if (prop32 && len == 8) {
30963a1a4661SBenjamin Herrenschmidt 		hose->first_busno = be32_to_cpu(prop32[0]);
30973a1a4661SBenjamin Herrenschmidt 		hose->last_busno = be32_to_cpu(prop32[1]);
3098f1b7cc3eSGavin Shan 	} else {
3099f1b7cc3eSGavin Shan 		pr_warn("  Broken <bus-range> on %s\n", np->full_name);
3100184cd4a3SBenjamin Herrenschmidt 		hose->first_busno = 0;
3101184cd4a3SBenjamin Herrenschmidt 		hose->last_busno = 0xff;
3102f1b7cc3eSGavin Shan 	}
3103184cd4a3SBenjamin Herrenschmidt 	hose->private_data = phb;
3104e9cc17d4SGavin Shan 	phb->hub_id = hub_id;
3105184cd4a3SBenjamin Herrenschmidt 	phb->opal_id = phb_id;
3106aa0c033fSGavin Shan 	phb->type = ioda_type;
3107781a868fSWei Yang 	mutex_init(&phb->ioda.pe_alloc_mutex);
3108184cd4a3SBenjamin Herrenschmidt 
3109cee72d5bSBenjamin Herrenschmidt 	/* Detect specific models for error handling */
3110cee72d5bSBenjamin Herrenschmidt 	if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3111cee72d5bSBenjamin Herrenschmidt 		phb->model = PNV_PHB_MODEL_P7IOC;
3112f3d40c25SBenjamin Herrenschmidt 	else if (of_device_is_compatible(np, "ibm,power8-pciex"))
3113aa0c033fSGavin Shan 		phb->model = PNV_PHB_MODEL_PHB3;
3114cee72d5bSBenjamin Herrenschmidt 	else
3115cee72d5bSBenjamin Herrenschmidt 		phb->model = PNV_PHB_MODEL_UNKNOWN;
3116cee72d5bSBenjamin Herrenschmidt 
3117aa0c033fSGavin Shan 	/* Parse 32-bit and IO ranges (if any) */
31182f1ec02eSGavin Shan 	pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
3119184cd4a3SBenjamin Herrenschmidt 
3120aa0c033fSGavin Shan 	/* Get registers */
3121184cd4a3SBenjamin Herrenschmidt 	phb->regs = of_iomap(np, 0);
3122184cd4a3SBenjamin Herrenschmidt 	if (phb->regs == NULL)
3123184cd4a3SBenjamin Herrenschmidt 		pr_err("  Failed to map registers !\n");
3124184cd4a3SBenjamin Herrenschmidt 
3125184cd4a3SBenjamin Herrenschmidt 	/* Initialize more IODA stuff */
3126aa0c033fSGavin Shan 	phb->ioda.total_pe = 1;
312736954dc7SGavin Shan 	prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
312836954dc7SGavin Shan 	if (prop32)
31293a1a4661SBenjamin Herrenschmidt 		phb->ioda.total_pe = be32_to_cpup(prop32);
313036954dc7SGavin Shan 	prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
313136954dc7SGavin Shan 	if (prop32)
313236954dc7SGavin Shan 		phb->ioda.reserved_pe = be32_to_cpup(prop32);
3133262af557SGuo Chao 
3134262af557SGuo Chao 	/* Parse 64-bit MMIO range */
3135262af557SGuo Chao 	pnv_ioda_parse_m64_window(phb);
3136262af557SGuo Chao 
3137184cd4a3SBenjamin Herrenschmidt 	phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
3138aa0c033fSGavin Shan 	/* FW Has already off top 64k of M32 space (MSI space) */
3139184cd4a3SBenjamin Herrenschmidt 	phb->ioda.m32_size += 0x10000;
3140184cd4a3SBenjamin Herrenschmidt 
3141184cd4a3SBenjamin Herrenschmidt 	phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe;
31423fd47f06SBenjamin Herrenschmidt 	phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
3143184cd4a3SBenjamin Herrenschmidt 	phb->ioda.io_size = hose->pci_io_size;
3144184cd4a3SBenjamin Herrenschmidt 	phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe;
3145184cd4a3SBenjamin Herrenschmidt 	phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3146184cd4a3SBenjamin Herrenschmidt 
3147c35d2a8cSGavin Shan 	/* Allocate aux data & arrays. We don't have IO ports on PHB3 */
3148184cd4a3SBenjamin Herrenschmidt 	size = _ALIGN_UP(phb->ioda.total_pe / 8, sizeof(unsigned long));
3149184cd4a3SBenjamin Herrenschmidt 	m32map_off = size;
3150e47747f4SGavin Shan 	size += phb->ioda.total_pe * sizeof(phb->ioda.m32_segmap[0]);
3151c35d2a8cSGavin Shan 	if (phb->type == PNV_PHB_IODA1) {
3152c35d2a8cSGavin Shan 		iomap_off = size;
3153e47747f4SGavin Shan 		size += phb->ioda.total_pe * sizeof(phb->ioda.io_segmap[0]);
3154c35d2a8cSGavin Shan 	}
3155184cd4a3SBenjamin Herrenschmidt 	pemap_off = size;
3156184cd4a3SBenjamin Herrenschmidt 	size += phb->ioda.total_pe * sizeof(struct pnv_ioda_pe);
3157e39f223fSMichael Ellerman 	aux = memblock_virt_alloc(size, 0);
3158184cd4a3SBenjamin Herrenschmidt 	phb->ioda.pe_alloc = aux;
3159184cd4a3SBenjamin Herrenschmidt 	phb->ioda.m32_segmap = aux + m32map_off;
3160c35d2a8cSGavin Shan 	if (phb->type == PNV_PHB_IODA1)
3161184cd4a3SBenjamin Herrenschmidt 		phb->ioda.io_segmap = aux + iomap_off;
3162184cd4a3SBenjamin Herrenschmidt 	phb->ioda.pe_array = aux + pemap_off;
316336954dc7SGavin Shan 	set_bit(phb->ioda.reserved_pe, phb->ioda.pe_alloc);
3164184cd4a3SBenjamin Herrenschmidt 
31657ebdf956SGavin Shan 	INIT_LIST_HEAD(&phb->ioda.pe_dma_list);
3166184cd4a3SBenjamin Herrenschmidt 	INIT_LIST_HEAD(&phb->ioda.pe_list);
3167781a868fSWei Yang 	mutex_init(&phb->ioda.pe_list_mutex);
3168184cd4a3SBenjamin Herrenschmidt 
3169184cd4a3SBenjamin Herrenschmidt 	/* Calculate how many 32-bit TCE segments we have */
3170184cd4a3SBenjamin Herrenschmidt 	phb->ioda.tce32_count = phb->ioda.m32_pci_base >> 28;
3171184cd4a3SBenjamin Herrenschmidt 
3172aa0c033fSGavin Shan #if 0 /* We should really do that ... */
3173184cd4a3SBenjamin Herrenschmidt 	rc = opal_pci_set_phb_mem_window(opal->phb_id,
3174184cd4a3SBenjamin Herrenschmidt 					 window_type,
3175184cd4a3SBenjamin Herrenschmidt 					 window_num,
3176184cd4a3SBenjamin Herrenschmidt 					 starting_real_address,
3177184cd4a3SBenjamin Herrenschmidt 					 starting_pci_address,
3178184cd4a3SBenjamin Herrenschmidt 					 segment_size);
3179184cd4a3SBenjamin Herrenschmidt #endif
3180184cd4a3SBenjamin Herrenschmidt 
3181262af557SGuo Chao 	pr_info("  %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
3182262af557SGuo Chao 		phb->ioda.total_pe, phb->ioda.reserved_pe,
3183262af557SGuo Chao 		phb->ioda.m32_size, phb->ioda.m32_segsize);
3184262af557SGuo Chao 	if (phb->ioda.m64_size)
3185262af557SGuo Chao 		pr_info("                 M64: 0x%lx [segment=0x%lx]\n",
3186262af557SGuo Chao 			phb->ioda.m64_size, phb->ioda.m64_segsize);
3187262af557SGuo Chao 	if (phb->ioda.io_size)
3188262af557SGuo Chao 		pr_info("                  IO: 0x%x [segment=0x%x]\n",
3189184cd4a3SBenjamin Herrenschmidt 			phb->ioda.io_size, phb->ioda.io_segsize);
3190184cd4a3SBenjamin Herrenschmidt 
3191262af557SGuo Chao 
3192184cd4a3SBenjamin Herrenschmidt 	phb->hose->ops = &pnv_pci_ops;
319349dec922SGavin Shan 	phb->get_pe_state = pnv_ioda_get_pe_state;
319449dec922SGavin Shan 	phb->freeze_pe = pnv_ioda_freeze_pe;
319549dec922SGavin Shan 	phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
3196184cd4a3SBenjamin Herrenschmidt 
3197184cd4a3SBenjamin Herrenschmidt 	/* Setup RID -> PE mapping function */
3198184cd4a3SBenjamin Herrenschmidt 	phb->bdfn_to_pe = pnv_ioda_bdfn_to_pe;
3199184cd4a3SBenjamin Herrenschmidt 
3200184cd4a3SBenjamin Herrenschmidt 	/* Setup TCEs */
3201184cd4a3SBenjamin Herrenschmidt 	phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
3202fe7e85c6SGavin Shan 	phb->dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask;
3203184cd4a3SBenjamin Herrenschmidt 
3204184cd4a3SBenjamin Herrenschmidt 	/* Setup MSI support */
3205184cd4a3SBenjamin Herrenschmidt 	pnv_pci_init_ioda_msis(phb);
3206184cd4a3SBenjamin Herrenschmidt 
3207c40a4210SGavin Shan 	/*
3208c40a4210SGavin Shan 	 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3209c40a4210SGavin Shan 	 * to let the PCI core do resource assignment. It's supposed
3210c40a4210SGavin Shan 	 * that the PCI core will do correct I/O and MMIO alignment
3211c40a4210SGavin Shan 	 * for the P2P bridge bars so that each PCI bus (excluding
3212c40a4210SGavin Shan 	 * the child P2P bridges) can form individual PE.
3213184cd4a3SBenjamin Herrenschmidt 	 */
3214fb446ad0SGavin Shan 	ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
321592ae0353SDaniel Axtens 	hose->controller_ops = pnv_pci_ioda_controller_ops;
3216ad30cb99SMichael Ellerman 
32176e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
32186e628c7dSWei Yang 	ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
32195350ab3fSWei Yang 	ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
3220ad30cb99SMichael Ellerman #endif
3221ad30cb99SMichael Ellerman 
3222c40a4210SGavin Shan 	pci_add_flags(PCI_REASSIGN_ALL_RSRC);
3223184cd4a3SBenjamin Herrenschmidt 
3224184cd4a3SBenjamin Herrenschmidt 	/* Reset IODA tables to a clean state */
3225d1a85eeeSGavin Shan 	rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
3226184cd4a3SBenjamin Herrenschmidt 	if (rc)
3227f11fe552SBenjamin Herrenschmidt 		pr_warning("  OPAL Error %ld performing IODA table reset !\n", rc);
3228361f2a2aSGavin Shan 
3229361f2a2aSGavin Shan 	/* If we're running in kdump kerenl, the previous kerenl never
3230361f2a2aSGavin Shan 	 * shutdown PCI devices correctly. We already got IODA table
3231361f2a2aSGavin Shan 	 * cleaned out. So we have to issue PHB reset to stop all PCI
3232361f2a2aSGavin Shan 	 * transactions from previous kerenl.
3233361f2a2aSGavin Shan 	 */
3234361f2a2aSGavin Shan 	if (is_kdump_kernel()) {
3235361f2a2aSGavin Shan 		pr_info("  Issue PHB reset ...\n");
3236cadf364dSGavin Shan 		pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
3237cadf364dSGavin Shan 		pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
3238361f2a2aSGavin Shan 	}
3239262af557SGuo Chao 
32409e9e8935SGavin Shan 	/* Remove M64 resource if we can't configure it successfully */
32419e9e8935SGavin Shan 	if (!phb->init_m64 || phb->init_m64(phb))
3242262af557SGuo Chao 		hose->mem_resources[1].flags = 0;
3243184cd4a3SBenjamin Herrenschmidt }
3244184cd4a3SBenjamin Herrenschmidt 
324567975005SBjorn Helgaas void __init pnv_pci_init_ioda2_phb(struct device_node *np)
3246aa0c033fSGavin Shan {
3247e9cc17d4SGavin Shan 	pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
3248aa0c033fSGavin Shan }
3249aa0c033fSGavin Shan 
3250184cd4a3SBenjamin Herrenschmidt void __init pnv_pci_init_ioda_hub(struct device_node *np)
3251184cd4a3SBenjamin Herrenschmidt {
3252184cd4a3SBenjamin Herrenschmidt 	struct device_node *phbn;
3253c681b93cSAlistair Popple 	const __be64 *prop64;
3254184cd4a3SBenjamin Herrenschmidt 	u64 hub_id;
3255184cd4a3SBenjamin Herrenschmidt 
3256184cd4a3SBenjamin Herrenschmidt 	pr_info("Probing IODA IO-Hub %s\n", np->full_name);
3257184cd4a3SBenjamin Herrenschmidt 
3258184cd4a3SBenjamin Herrenschmidt 	prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
3259184cd4a3SBenjamin Herrenschmidt 	if (!prop64) {
3260184cd4a3SBenjamin Herrenschmidt 		pr_err(" Missing \"ibm,opal-hubid\" property !\n");
3261184cd4a3SBenjamin Herrenschmidt 		return;
3262184cd4a3SBenjamin Herrenschmidt 	}
3263184cd4a3SBenjamin Herrenschmidt 	hub_id = be64_to_cpup(prop64);
3264184cd4a3SBenjamin Herrenschmidt 	pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
3265184cd4a3SBenjamin Herrenschmidt 
3266184cd4a3SBenjamin Herrenschmidt 	/* Count child PHBs */
3267184cd4a3SBenjamin Herrenschmidt 	for_each_child_of_node(np, phbn) {
3268184cd4a3SBenjamin Herrenschmidt 		/* Look for IODA1 PHBs */
3269184cd4a3SBenjamin Herrenschmidt 		if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
3270e9cc17d4SGavin Shan 			pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
3271184cd4a3SBenjamin Herrenschmidt 	}
3272184cd4a3SBenjamin Herrenschmidt }
3273