1184cd4a3SBenjamin Herrenschmidt /*
2184cd4a3SBenjamin Herrenschmidt  * Support PCI/PCIe on PowerNV platforms
3184cd4a3SBenjamin Herrenschmidt  *
4184cd4a3SBenjamin Herrenschmidt  * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5184cd4a3SBenjamin Herrenschmidt  *
6184cd4a3SBenjamin Herrenschmidt  * This program is free software; you can redistribute it and/or
7184cd4a3SBenjamin Herrenschmidt  * modify it under the terms of the GNU General Public License
8184cd4a3SBenjamin Herrenschmidt  * as published by the Free Software Foundation; either version
9184cd4a3SBenjamin Herrenschmidt  * 2 of the License, or (at your option) any later version.
10184cd4a3SBenjamin Herrenschmidt  */
11184cd4a3SBenjamin Herrenschmidt 
12cee72d5bSBenjamin Herrenschmidt #undef DEBUG
13184cd4a3SBenjamin Herrenschmidt 
14184cd4a3SBenjamin Herrenschmidt #include <linux/kernel.h>
15184cd4a3SBenjamin Herrenschmidt #include <linux/pci.h>
16361f2a2aSGavin Shan #include <linux/crash_dump.h>
17184cd4a3SBenjamin Herrenschmidt #include <linux/delay.h>
18184cd4a3SBenjamin Herrenschmidt #include <linux/string.h>
19184cd4a3SBenjamin Herrenschmidt #include <linux/init.h>
2057c8a661SMike Rapoport #include <linux/memblock.h>
21184cd4a3SBenjamin Herrenschmidt #include <linux/irq.h>
22184cd4a3SBenjamin Herrenschmidt #include <linux/io.h>
23184cd4a3SBenjamin Herrenschmidt #include <linux/msi.h>
24ac9a5889SAlexey Kardashevskiy #include <linux/iommu.h>
25e57080f1SAlexey Kardashevskiy #include <linux/rculist.h>
264793d65dSAlexey Kardashevskiy #include <linux/sizes.h>
27184cd4a3SBenjamin Herrenschmidt 
28184cd4a3SBenjamin Herrenschmidt #include <asm/sections.h>
29184cd4a3SBenjamin Herrenschmidt #include <asm/io.h>
30184cd4a3SBenjamin Herrenschmidt #include <asm/prom.h>
31184cd4a3SBenjamin Herrenschmidt #include <asm/pci-bridge.h>
32184cd4a3SBenjamin Herrenschmidt #include <asm/machdep.h>
33fb1b55d6SGavin Shan #include <asm/msi_bitmap.h>
34184cd4a3SBenjamin Herrenschmidt #include <asm/ppc-pci.h>
35184cd4a3SBenjamin Herrenschmidt #include <asm/opal.h>
36184cd4a3SBenjamin Herrenschmidt #include <asm/iommu.h>
37184cd4a3SBenjamin Herrenschmidt #include <asm/tce.h>
38137436c9SGavin Shan #include <asm/xics.h>
397644d581SMichael Ellerman #include <asm/debugfs.h>
40262af557SGuo Chao #include <asm/firmware.h>
4180c49c7eSIan Munsie #include <asm/pnv-pci.h>
42aca6913fSAlexey Kardashevskiy #include <asm/mmzone.h>
4380c49c7eSIan Munsie 
44ec249dd8SMichael Neuling #include <misc/cxl-base.h>
45184cd4a3SBenjamin Herrenschmidt 
46184cd4a3SBenjamin Herrenschmidt #include "powernv.h"
47184cd4a3SBenjamin Herrenschmidt #include "pci.h"
4844bda4b7SHari Vyas #include "../../../../drivers/pci/pci.h"
49184cd4a3SBenjamin Herrenschmidt 
5099451551SGavin Shan #define PNV_IODA1_M64_NUM	16	/* Number of M64 BARs	*/
5199451551SGavin Shan #define PNV_IODA1_M64_SEGS	8	/* Segments per M64 BAR	*/
52acce971cSGavin Shan #define PNV_IODA1_DMA32_SEGSIZE	0x10000000
53781a868fSWei Yang 
547f2c39e9SFrederic Barrat static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU_NVLINK",
557f2c39e9SFrederic Barrat 					      "NPU_OCAPI" };
56aca6913fSAlexey Kardashevskiy 
577d623e42SAlexey Kardashevskiy void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
586d31c2faSJoe Perches 			    const char *fmt, ...)
596d31c2faSJoe Perches {
606d31c2faSJoe Perches 	struct va_format vaf;
616d31c2faSJoe Perches 	va_list args;
626d31c2faSJoe Perches 	char pfix[32];
63184cd4a3SBenjamin Herrenschmidt 
646d31c2faSJoe Perches 	va_start(args, fmt);
656d31c2faSJoe Perches 
666d31c2faSJoe Perches 	vaf.fmt = fmt;
676d31c2faSJoe Perches 	vaf.va = &args;
686d31c2faSJoe Perches 
69781a868fSWei Yang 	if (pe->flags & PNV_IODA_PE_DEV)
706d31c2faSJoe Perches 		strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
71781a868fSWei Yang 	else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
726d31c2faSJoe Perches 		sprintf(pfix, "%04x:%02x     ",
736d31c2faSJoe Perches 			pci_domain_nr(pe->pbus), pe->pbus->number);
74781a868fSWei Yang #ifdef CONFIG_PCI_IOV
75781a868fSWei Yang 	else if (pe->flags & PNV_IODA_PE_VF)
76781a868fSWei Yang 		sprintf(pfix, "%04x:%02x:%2x.%d",
77781a868fSWei Yang 			pci_domain_nr(pe->parent_dev->bus),
78781a868fSWei Yang 			(pe->rid & 0xff00) >> 8,
79781a868fSWei Yang 			PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
80781a868fSWei Yang #endif /* CONFIG_PCI_IOV*/
816d31c2faSJoe Perches 
821f52f176SRussell Currey 	printk("%spci %s: [PE# %.2x] %pV",
836d31c2faSJoe Perches 	       level, pfix, pe->pe_number, &vaf);
846d31c2faSJoe Perches 
856d31c2faSJoe Perches 	va_end(args);
866d31c2faSJoe Perches }
876d31c2faSJoe Perches 
884e287840SThadeu Lima de Souza Cascardo static bool pnv_iommu_bypass_disabled __read_mostly;
8945baee14SGuilherme G. Piccoli static bool pci_reset_phbs __read_mostly;
904e287840SThadeu Lima de Souza Cascardo 
914e287840SThadeu Lima de Souza Cascardo static int __init iommu_setup(char *str)
924e287840SThadeu Lima de Souza Cascardo {
934e287840SThadeu Lima de Souza Cascardo 	if (!str)
944e287840SThadeu Lima de Souza Cascardo 		return -EINVAL;
954e287840SThadeu Lima de Souza Cascardo 
964e287840SThadeu Lima de Souza Cascardo 	while (*str) {
974e287840SThadeu Lima de Souza Cascardo 		if (!strncmp(str, "nobypass", 8)) {
984e287840SThadeu Lima de Souza Cascardo 			pnv_iommu_bypass_disabled = true;
994e287840SThadeu Lima de Souza Cascardo 			pr_info("PowerNV: IOMMU bypass window disabled.\n");
1004e287840SThadeu Lima de Souza Cascardo 			break;
1014e287840SThadeu Lima de Souza Cascardo 		}
1024e287840SThadeu Lima de Souza Cascardo 		str += strcspn(str, ",");
1034e287840SThadeu Lima de Souza Cascardo 		if (*str == ',')
1044e287840SThadeu Lima de Souza Cascardo 			str++;
1054e287840SThadeu Lima de Souza Cascardo 	}
1064e287840SThadeu Lima de Souza Cascardo 
1074e287840SThadeu Lima de Souza Cascardo 	return 0;
1084e287840SThadeu Lima de Souza Cascardo }
1094e287840SThadeu Lima de Souza Cascardo early_param("iommu", iommu_setup);
1104e287840SThadeu Lima de Souza Cascardo 
11145baee14SGuilherme G. Piccoli static int __init pci_reset_phbs_setup(char *str)
11245baee14SGuilherme G. Piccoli {
11345baee14SGuilherme G. Piccoli 	pci_reset_phbs = true;
11445baee14SGuilherme G. Piccoli 	return 0;
11545baee14SGuilherme G. Piccoli }
11645baee14SGuilherme G. Piccoli 
11745baee14SGuilherme G. Piccoli early_param("ppc_pci_reset_phbs", pci_reset_phbs_setup);
11845baee14SGuilherme G. Piccoli 
1195958d19aSBenjamin Herrenschmidt static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
120262af557SGuo Chao {
1215958d19aSBenjamin Herrenschmidt 	/*
1225958d19aSBenjamin Herrenschmidt 	 * WARNING: We cannot rely on the resource flags. The Linux PCI
1235958d19aSBenjamin Herrenschmidt 	 * allocation code sometimes decides to put a 64-bit prefetchable
1245958d19aSBenjamin Herrenschmidt 	 * BAR in the 32-bit window, so we have to compare the addresses.
1255958d19aSBenjamin Herrenschmidt 	 *
1265958d19aSBenjamin Herrenschmidt 	 * For simplicity we only test resource start.
1275958d19aSBenjamin Herrenschmidt 	 */
1285958d19aSBenjamin Herrenschmidt 	return (r->start >= phb->ioda.m64_base &&
1295958d19aSBenjamin Herrenschmidt 		r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
130262af557SGuo Chao }
131262af557SGuo Chao 
132b79331a5SRussell Currey static inline bool pnv_pci_is_m64_flags(unsigned long resource_flags)
133b79331a5SRussell Currey {
134b79331a5SRussell Currey 	unsigned long flags = (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
135b79331a5SRussell Currey 
136b79331a5SRussell Currey 	return (resource_flags & flags) == flags;
137b79331a5SRussell Currey }
138b79331a5SRussell Currey 
1391e916772SGavin Shan static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
1401e916772SGavin Shan {
141313483ddSGavin Shan 	s64 rc;
142313483ddSGavin Shan 
1431e916772SGavin Shan 	phb->ioda.pe_array[pe_no].phb = phb;
1441e916772SGavin Shan 	phb->ioda.pe_array[pe_no].pe_number = pe_no;
1451e916772SGavin Shan 
146313483ddSGavin Shan 	/*
147313483ddSGavin Shan 	 * Clear the PE frozen state as it might be put into frozen state
148313483ddSGavin Shan 	 * in the last PCI remove path. It's not harmful to do so when the
149313483ddSGavin Shan 	 * PE is already in unfrozen state.
150313483ddSGavin Shan 	 */
151313483ddSGavin Shan 	rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no,
152313483ddSGavin Shan 				       OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
153d4791db5SRussell Currey 	if (rc != OPAL_SUCCESS && rc != OPAL_UNSUPPORTED)
1541f52f176SRussell Currey 		pr_warn("%s: Error %lld unfreezing PHB#%x-PE#%x\n",
155313483ddSGavin Shan 			__func__, rc, phb->hose->global_number, pe_no);
156313483ddSGavin Shan 
1571e916772SGavin Shan 	return &phb->ioda.pe_array[pe_no];
1581e916772SGavin Shan }
1591e916772SGavin Shan 
1604b82ab18SGavin Shan static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
1614b82ab18SGavin Shan {
16292b8f137SGavin Shan 	if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
1631f52f176SRussell Currey 		pr_warn("%s: Invalid PE %x on PHB#%x\n",
1644b82ab18SGavin Shan 			__func__, pe_no, phb->hose->global_number);
1654b82ab18SGavin Shan 		return;
1664b82ab18SGavin Shan 	}
1674b82ab18SGavin Shan 
168e9dc4d7fSGavin Shan 	if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
1691f52f176SRussell Currey 		pr_debug("%s: PE %x was reserved on PHB#%x\n",
1704b82ab18SGavin Shan 			 __func__, pe_no, phb->hose->global_number);
1714b82ab18SGavin Shan 
1721e916772SGavin Shan 	pnv_ioda_init_pe(phb, pe_no);
1734b82ab18SGavin Shan }
1744b82ab18SGavin Shan 
1751e916772SGavin Shan static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
176184cd4a3SBenjamin Herrenschmidt {
17760964816SAndrzej Hajda 	long pe;
178184cd4a3SBenjamin Herrenschmidt 
1799fcd6f4aSGavin Shan 	for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
1809fcd6f4aSGavin Shan 		if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
1811e916772SGavin Shan 			return pnv_ioda_init_pe(phb, pe);
182184cd4a3SBenjamin Herrenschmidt 	}
183184cd4a3SBenjamin Herrenschmidt 
1849fcd6f4aSGavin Shan 	return NULL;
1859fcd6f4aSGavin Shan }
1869fcd6f4aSGavin Shan 
1871e916772SGavin Shan static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
188184cd4a3SBenjamin Herrenschmidt {
1891e916772SGavin Shan 	struct pnv_phb *phb = pe->phb;
190caa58f80SGavin Shan 	unsigned int pe_num = pe->pe_number;
191184cd4a3SBenjamin Herrenschmidt 
1921e916772SGavin Shan 	WARN_ON(pe->pdev);
1930bd97167SAlexey Kardashevskiy 	WARN_ON(pe->npucomp); /* NPUs are not supposed to be freed */
1940bd97167SAlexey Kardashevskiy 	kfree(pe->npucomp);
1951e916772SGavin Shan 	memset(pe, 0, sizeof(struct pnv_ioda_pe));
196caa58f80SGavin Shan 	clear_bit(pe_num, phb->ioda.pe_alloc);
197184cd4a3SBenjamin Herrenschmidt }
198184cd4a3SBenjamin Herrenschmidt 
199262af557SGuo Chao /* The default M64 BAR is shared by all PEs */
200262af557SGuo Chao static int pnv_ioda2_init_m64(struct pnv_phb *phb)
201262af557SGuo Chao {
202262af557SGuo Chao 	const char *desc;
203262af557SGuo Chao 	struct resource *r;
204262af557SGuo Chao 	s64 rc;
205262af557SGuo Chao 
206262af557SGuo Chao 	/* Configure the default M64 BAR */
207262af557SGuo Chao 	rc = opal_pci_set_phb_mem_window(phb->opal_id,
208262af557SGuo Chao 					 OPAL_M64_WINDOW_TYPE,
209262af557SGuo Chao 					 phb->ioda.m64_bar_idx,
210262af557SGuo Chao 					 phb->ioda.m64_base,
211262af557SGuo Chao 					 0, /* unused */
212262af557SGuo Chao 					 phb->ioda.m64_size);
213262af557SGuo Chao 	if (rc != OPAL_SUCCESS) {
214262af557SGuo Chao 		desc = "configuring";
215262af557SGuo Chao 		goto fail;
216262af557SGuo Chao 	}
217262af557SGuo Chao 
218262af557SGuo Chao 	/* Enable the default M64 BAR */
219262af557SGuo Chao 	rc = opal_pci_phb_mmio_enable(phb->opal_id,
220262af557SGuo Chao 				      OPAL_M64_WINDOW_TYPE,
221262af557SGuo Chao 				      phb->ioda.m64_bar_idx,
222262af557SGuo Chao 				      OPAL_ENABLE_M64_SPLIT);
223262af557SGuo Chao 	if (rc != OPAL_SUCCESS) {
224262af557SGuo Chao 		desc = "enabling";
225262af557SGuo Chao 		goto fail;
226262af557SGuo Chao 	}
227262af557SGuo Chao 
228262af557SGuo Chao 	/*
22963803c39SGavin Shan 	 * Exclude the segments for reserved and root bus PE, which
23063803c39SGavin Shan 	 * are first or last two PEs.
231262af557SGuo Chao 	 */
232262af557SGuo Chao 	r = &phb->hose->mem_resources[1];
23392b8f137SGavin Shan 	if (phb->ioda.reserved_pe_idx == 0)
23463803c39SGavin Shan 		r->start += (2 * phb->ioda.m64_segsize);
23592b8f137SGavin Shan 	else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
23663803c39SGavin Shan 		r->end -= (2 * phb->ioda.m64_segsize);
237262af557SGuo Chao 	else
2381f52f176SRussell Currey 		pr_warn("  Cannot strip M64 segment for reserved PE#%x\n",
23992b8f137SGavin Shan 			phb->ioda.reserved_pe_idx);
240262af557SGuo Chao 
241262af557SGuo Chao 	return 0;
242262af557SGuo Chao 
243262af557SGuo Chao fail:
244262af557SGuo Chao 	pr_warn("  Failure %lld %s M64 BAR#%d\n",
245262af557SGuo Chao 		rc, desc, phb->ioda.m64_bar_idx);
246262af557SGuo Chao 	opal_pci_phb_mmio_enable(phb->opal_id,
247262af557SGuo Chao 				 OPAL_M64_WINDOW_TYPE,
248262af557SGuo Chao 				 phb->ioda.m64_bar_idx,
249262af557SGuo Chao 				 OPAL_DISABLE_M64);
250262af557SGuo Chao 	return -EIO;
251262af557SGuo Chao }
252262af557SGuo Chao 
253c430670aSGavin Shan static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
25496a2f92bSGavin Shan 					 unsigned long *pe_bitmap)
255262af557SGuo Chao {
25696a2f92bSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
25796a2f92bSGavin Shan 	struct pnv_phb *phb = hose->private_data;
258262af557SGuo Chao 	struct resource *r;
25996a2f92bSGavin Shan 	resource_size_t base, sgsz, start, end;
26096a2f92bSGavin Shan 	int segno, i;
261262af557SGuo Chao 
26296a2f92bSGavin Shan 	base = phb->ioda.m64_base;
26396a2f92bSGavin Shan 	sgsz = phb->ioda.m64_segsize;
26496a2f92bSGavin Shan 	for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
26596a2f92bSGavin Shan 		r = &pdev->resource[i];
2665958d19aSBenjamin Herrenschmidt 		if (!r->parent || !pnv_pci_is_m64(phb, r))
267262af557SGuo Chao 			continue;
268262af557SGuo Chao 
26996a2f92bSGavin Shan 		start = _ALIGN_DOWN(r->start - base, sgsz);
27096a2f92bSGavin Shan 		end = _ALIGN_UP(r->end - base, sgsz);
27196a2f92bSGavin Shan 		for (segno = start / sgsz; segno < end / sgsz; segno++) {
27296a2f92bSGavin Shan 			if (pe_bitmap)
27396a2f92bSGavin Shan 				set_bit(segno, pe_bitmap);
27496a2f92bSGavin Shan 			else
27596a2f92bSGavin Shan 				pnv_ioda_reserve_pe(phb, segno);
276262af557SGuo Chao 		}
277262af557SGuo Chao 	}
278262af557SGuo Chao }
279262af557SGuo Chao 
28099451551SGavin Shan static int pnv_ioda1_init_m64(struct pnv_phb *phb)
28199451551SGavin Shan {
28299451551SGavin Shan 	struct resource *r;
28399451551SGavin Shan 	int index;
28499451551SGavin Shan 
28599451551SGavin Shan 	/*
28699451551SGavin Shan 	 * There are 16 M64 BARs, each of which has 8 segments. So
28799451551SGavin Shan 	 * there are as many M64 segments as the maximum number of
28899451551SGavin Shan 	 * PEs, which is 128.
28999451551SGavin Shan 	 */
29099451551SGavin Shan 	for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
29199451551SGavin Shan 		unsigned long base, segsz = phb->ioda.m64_segsize;
29299451551SGavin Shan 		int64_t rc;
29399451551SGavin Shan 
29499451551SGavin Shan 		base = phb->ioda.m64_base +
29599451551SGavin Shan 		       index * PNV_IODA1_M64_SEGS * segsz;
29699451551SGavin Shan 		rc = opal_pci_set_phb_mem_window(phb->opal_id,
29799451551SGavin Shan 				OPAL_M64_WINDOW_TYPE, index, base, 0,
29899451551SGavin Shan 				PNV_IODA1_M64_SEGS * segsz);
29999451551SGavin Shan 		if (rc != OPAL_SUCCESS) {
3001f52f176SRussell Currey 			pr_warn("  Error %lld setting M64 PHB#%x-BAR#%d\n",
30199451551SGavin Shan 				rc, phb->hose->global_number, index);
30299451551SGavin Shan 			goto fail;
30399451551SGavin Shan 		}
30499451551SGavin Shan 
30599451551SGavin Shan 		rc = opal_pci_phb_mmio_enable(phb->opal_id,
30699451551SGavin Shan 				OPAL_M64_WINDOW_TYPE, index,
30799451551SGavin Shan 				OPAL_ENABLE_M64_SPLIT);
30899451551SGavin Shan 		if (rc != OPAL_SUCCESS) {
3091f52f176SRussell Currey 			pr_warn("  Error %lld enabling M64 PHB#%x-BAR#%d\n",
31099451551SGavin Shan 				rc, phb->hose->global_number, index);
31199451551SGavin Shan 			goto fail;
31299451551SGavin Shan 		}
31399451551SGavin Shan 	}
31499451551SGavin Shan 
31599451551SGavin Shan 	/*
31663803c39SGavin Shan 	 * Exclude the segments for reserved and root bus PE, which
31763803c39SGavin Shan 	 * are first or last two PEs.
31899451551SGavin Shan 	 */
31999451551SGavin Shan 	r = &phb->hose->mem_resources[1];
32099451551SGavin Shan 	if (phb->ioda.reserved_pe_idx == 0)
32163803c39SGavin Shan 		r->start += (2 * phb->ioda.m64_segsize);
32299451551SGavin Shan 	else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
32363803c39SGavin Shan 		r->end -= (2 * phb->ioda.m64_segsize);
32499451551SGavin Shan 	else
3251f52f176SRussell Currey 		WARN(1, "Wrong reserved PE#%x on PHB#%x\n",
32699451551SGavin Shan 		     phb->ioda.reserved_pe_idx, phb->hose->global_number);
32799451551SGavin Shan 
32899451551SGavin Shan 	return 0;
32999451551SGavin Shan 
33099451551SGavin Shan fail:
33199451551SGavin Shan 	for ( ; index >= 0; index--)
33299451551SGavin Shan 		opal_pci_phb_mmio_enable(phb->opal_id,
33399451551SGavin Shan 			OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
33499451551SGavin Shan 
33599451551SGavin Shan 	return -EIO;
33699451551SGavin Shan }
33799451551SGavin Shan 
338c430670aSGavin Shan static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
33996a2f92bSGavin Shan 				    unsigned long *pe_bitmap,
34096a2f92bSGavin Shan 				    bool all)
341262af557SGuo Chao {
342262af557SGuo Chao 	struct pci_dev *pdev;
34396a2f92bSGavin Shan 
34496a2f92bSGavin Shan 	list_for_each_entry(pdev, &bus->devices, bus_list) {
345c430670aSGavin Shan 		pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
34696a2f92bSGavin Shan 
34796a2f92bSGavin Shan 		if (all && pdev->subordinate)
348c430670aSGavin Shan 			pnv_ioda_reserve_m64_pe(pdev->subordinate,
34996a2f92bSGavin Shan 						pe_bitmap, all);
35096a2f92bSGavin Shan 	}
35196a2f92bSGavin Shan }
35296a2f92bSGavin Shan 
3531e916772SGavin Shan static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
354262af557SGuo Chao {
35526ba248dSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
35626ba248dSGavin Shan 	struct pnv_phb *phb = hose->private_data;
357262af557SGuo Chao 	struct pnv_ioda_pe *master_pe, *pe;
358262af557SGuo Chao 	unsigned long size, *pe_alloc;
35926ba248dSGavin Shan 	int i;
360262af557SGuo Chao 
361262af557SGuo Chao 	/* Root bus shouldn't use M64 */
362262af557SGuo Chao 	if (pci_is_root_bus(bus))
3631e916772SGavin Shan 		return NULL;
364262af557SGuo Chao 
365262af557SGuo Chao 	/* Allocate bitmap */
36692b8f137SGavin Shan 	size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
367262af557SGuo Chao 	pe_alloc = kzalloc(size, GFP_KERNEL);
368262af557SGuo Chao 	if (!pe_alloc) {
369262af557SGuo Chao 		pr_warn("%s: Out of memory !\n",
370262af557SGuo Chao 			__func__);
3711e916772SGavin Shan 		return NULL;
372262af557SGuo Chao 	}
373262af557SGuo Chao 
37426ba248dSGavin Shan 	/* Figure out reserved PE numbers by the PE */
375c430670aSGavin Shan 	pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
376262af557SGuo Chao 
377262af557SGuo Chao 	/*
378262af557SGuo Chao 	 * the current bus might not own M64 window and that's all
379262af557SGuo Chao 	 * contributed by its child buses. For the case, we needn't
380262af557SGuo Chao 	 * pick M64 dependent PE#.
381262af557SGuo Chao 	 */
38292b8f137SGavin Shan 	if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
383262af557SGuo Chao 		kfree(pe_alloc);
3841e916772SGavin Shan 		return NULL;
385262af557SGuo Chao 	}
386262af557SGuo Chao 
387262af557SGuo Chao 	/*
388262af557SGuo Chao 	 * Figure out the master PE and put all slave PEs to master
389262af557SGuo Chao 	 * PE's list to form compound PE.
390262af557SGuo Chao 	 */
391262af557SGuo Chao 	master_pe = NULL;
392262af557SGuo Chao 	i = -1;
39392b8f137SGavin Shan 	while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
39492b8f137SGavin Shan 		phb->ioda.total_pe_num) {
395262af557SGuo Chao 		pe = &phb->ioda.pe_array[i];
396262af557SGuo Chao 
39793289d8cSGavin Shan 		phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
398262af557SGuo Chao 		if (!master_pe) {
399262af557SGuo Chao 			pe->flags |= PNV_IODA_PE_MASTER;
400262af557SGuo Chao 			INIT_LIST_HEAD(&pe->slaves);
401262af557SGuo Chao 			master_pe = pe;
402262af557SGuo Chao 		} else {
403262af557SGuo Chao 			pe->flags |= PNV_IODA_PE_SLAVE;
404262af557SGuo Chao 			pe->master = master_pe;
405262af557SGuo Chao 			list_add_tail(&pe->list, &master_pe->slaves);
406262af557SGuo Chao 		}
40799451551SGavin Shan 
40899451551SGavin Shan 		/*
40999451551SGavin Shan 		 * P7IOC supports M64DT, which helps mapping M64 segment
41099451551SGavin Shan 		 * to one particular PE#. However, PHB3 has fixed mapping
41199451551SGavin Shan 		 * between M64 segment and PE#. In order to have same logic
41299451551SGavin Shan 		 * for P7IOC and PHB3, we enforce fixed mapping between M64
41399451551SGavin Shan 		 * segment and PE# on P7IOC.
41499451551SGavin Shan 		 */
41599451551SGavin Shan 		if (phb->type == PNV_PHB_IODA1) {
41699451551SGavin Shan 			int64_t rc;
41799451551SGavin Shan 
41899451551SGavin Shan 			rc = opal_pci_map_pe_mmio_window(phb->opal_id,
41999451551SGavin Shan 					pe->pe_number, OPAL_M64_WINDOW_TYPE,
42099451551SGavin Shan 					pe->pe_number / PNV_IODA1_M64_SEGS,
42199451551SGavin Shan 					pe->pe_number % PNV_IODA1_M64_SEGS);
42299451551SGavin Shan 			if (rc != OPAL_SUCCESS)
4231f52f176SRussell Currey 				pr_warn("%s: Error %lld mapping M64 for PHB#%x-PE#%x\n",
42499451551SGavin Shan 					__func__, rc, phb->hose->global_number,
42599451551SGavin Shan 					pe->pe_number);
42699451551SGavin Shan 		}
427262af557SGuo Chao 	}
428262af557SGuo Chao 
429262af557SGuo Chao 	kfree(pe_alloc);
4301e916772SGavin Shan 	return master_pe;
431262af557SGuo Chao }
432262af557SGuo Chao 
433262af557SGuo Chao static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
434262af557SGuo Chao {
435262af557SGuo Chao 	struct pci_controller *hose = phb->hose;
436262af557SGuo Chao 	struct device_node *dn = hose->dn;
437262af557SGuo Chao 	struct resource *res;
438a1339fafSBenjamin Herrenschmidt 	u32 m64_range[2], i;
4390e7736c6SGavin Shan 	const __be32 *r;
440262af557SGuo Chao 	u64 pci_addr;
441262af557SGuo Chao 
44299451551SGavin Shan 	if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
4431665c4a8SGavin Shan 		pr_info("  Not support M64 window\n");
4441665c4a8SGavin Shan 		return;
4451665c4a8SGavin Shan 	}
4461665c4a8SGavin Shan 
447e4d54f71SStewart Smith 	if (!firmware_has_feature(FW_FEATURE_OPAL)) {
448262af557SGuo Chao 		pr_info("  Firmware too old to support M64 window\n");
449262af557SGuo Chao 		return;
450262af557SGuo Chao 	}
451262af557SGuo Chao 
452262af557SGuo Chao 	r = of_get_property(dn, "ibm,opal-m64-window", NULL);
453262af557SGuo Chao 	if (!r) {
454b7c670d6SRob Herring 		pr_info("  No <ibm,opal-m64-window> on %pOF\n",
455b7c670d6SRob Herring 			dn);
456262af557SGuo Chao 		return;
457262af557SGuo Chao 	}
458262af557SGuo Chao 
459a1339fafSBenjamin Herrenschmidt 	/*
460a1339fafSBenjamin Herrenschmidt 	 * Find the available M64 BAR range and pickup the last one for
461a1339fafSBenjamin Herrenschmidt 	 * covering the whole 64-bits space. We support only one range.
462a1339fafSBenjamin Herrenschmidt 	 */
463a1339fafSBenjamin Herrenschmidt 	if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
464a1339fafSBenjamin Herrenschmidt 				       m64_range, 2)) {
465a1339fafSBenjamin Herrenschmidt 		/* In absence of the property, assume 0..15 */
466a1339fafSBenjamin Herrenschmidt 		m64_range[0] = 0;
467a1339fafSBenjamin Herrenschmidt 		m64_range[1] = 16;
468a1339fafSBenjamin Herrenschmidt 	}
469a1339fafSBenjamin Herrenschmidt 	/* We only support 64 bits in our allocator */
470a1339fafSBenjamin Herrenschmidt 	if (m64_range[1] > 63) {
471a1339fafSBenjamin Herrenschmidt 		pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
472a1339fafSBenjamin Herrenschmidt 			__func__, m64_range[1], phb->hose->global_number);
473a1339fafSBenjamin Herrenschmidt 		m64_range[1] = 63;
474a1339fafSBenjamin Herrenschmidt 	}
475a1339fafSBenjamin Herrenschmidt 	/* Empty range, no m64 */
476a1339fafSBenjamin Herrenschmidt 	if (m64_range[1] <= m64_range[0]) {
477a1339fafSBenjamin Herrenschmidt 		pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
478a1339fafSBenjamin Herrenschmidt 			__func__, phb->hose->global_number);
479a1339fafSBenjamin Herrenschmidt 		return;
480a1339fafSBenjamin Herrenschmidt 	}
481a1339fafSBenjamin Herrenschmidt 
482a1339fafSBenjamin Herrenschmidt 	/* Configure M64 informations */
483262af557SGuo Chao 	res = &hose->mem_resources[1];
484e80c4e7cSGavin Shan 	res->name = dn->full_name;
485262af557SGuo Chao 	res->start = of_translate_address(dn, r + 2);
486262af557SGuo Chao 	res->end = res->start + of_read_number(r + 4, 2) - 1;
487262af557SGuo Chao 	res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
488262af557SGuo Chao 	pci_addr = of_read_number(r, 2);
489262af557SGuo Chao 	hose->mem_offset[1] = res->start - pci_addr;
490262af557SGuo Chao 
491262af557SGuo Chao 	phb->ioda.m64_size = resource_size(res);
49292b8f137SGavin Shan 	phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
493262af557SGuo Chao 	phb->ioda.m64_base = pci_addr;
494262af557SGuo Chao 
495a1339fafSBenjamin Herrenschmidt 	/* This lines up nicely with the display from processing OF ranges */
496a1339fafSBenjamin Herrenschmidt 	pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
497a1339fafSBenjamin Herrenschmidt 		res->start, res->end, pci_addr, m64_range[0],
498a1339fafSBenjamin Herrenschmidt 		m64_range[0] + m64_range[1] - 1);
499a1339fafSBenjamin Herrenschmidt 
500a1339fafSBenjamin Herrenschmidt 	/* Mark all M64 used up by default */
501a1339fafSBenjamin Herrenschmidt 	phb->ioda.m64_bar_alloc = (unsigned long)-1;
502e9863e68SWei Yang 
503262af557SGuo Chao 	/* Use last M64 BAR to cover M64 window */
504a1339fafSBenjamin Herrenschmidt 	m64_range[1]--;
505a1339fafSBenjamin Herrenschmidt 	phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
506a1339fafSBenjamin Herrenschmidt 
507a1339fafSBenjamin Herrenschmidt 	pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
508a1339fafSBenjamin Herrenschmidt 
509a1339fafSBenjamin Herrenschmidt 	/* Mark remaining ones free */
510a1339fafSBenjamin Herrenschmidt 	for (i = m64_range[0]; i < m64_range[1]; i++)
511a1339fafSBenjamin Herrenschmidt 		clear_bit(i, &phb->ioda.m64_bar_alloc);
512a1339fafSBenjamin Herrenschmidt 
513a1339fafSBenjamin Herrenschmidt 	/*
514a1339fafSBenjamin Herrenschmidt 	 * Setup init functions for M64 based on IODA version, IODA3 uses
515a1339fafSBenjamin Herrenschmidt 	 * the IODA2 code.
516a1339fafSBenjamin Herrenschmidt 	 */
51799451551SGavin Shan 	if (phb->type == PNV_PHB_IODA1)
51899451551SGavin Shan 		phb->init_m64 = pnv_ioda1_init_m64;
51999451551SGavin Shan 	else
520262af557SGuo Chao 		phb->init_m64 = pnv_ioda2_init_m64;
521262af557SGuo Chao }
522262af557SGuo Chao 
52349dec922SGavin Shan static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
52449dec922SGavin Shan {
52549dec922SGavin Shan 	struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
52649dec922SGavin Shan 	struct pnv_ioda_pe *slave;
52749dec922SGavin Shan 	s64 rc;
52849dec922SGavin Shan 
52949dec922SGavin Shan 	/* Fetch master PE */
53049dec922SGavin Shan 	if (pe->flags & PNV_IODA_PE_SLAVE) {
53149dec922SGavin Shan 		pe = pe->master;
532ec8e4e9dSGavin Shan 		if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
533ec8e4e9dSGavin Shan 			return;
534ec8e4e9dSGavin Shan 
53549dec922SGavin Shan 		pe_no = pe->pe_number;
53649dec922SGavin Shan 	}
53749dec922SGavin Shan 
53849dec922SGavin Shan 	/* Freeze master PE */
53949dec922SGavin Shan 	rc = opal_pci_eeh_freeze_set(phb->opal_id,
54049dec922SGavin Shan 				     pe_no,
54149dec922SGavin Shan 				     OPAL_EEH_ACTION_SET_FREEZE_ALL);
54249dec922SGavin Shan 	if (rc != OPAL_SUCCESS) {
54349dec922SGavin Shan 		pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
54449dec922SGavin Shan 			__func__, rc, phb->hose->global_number, pe_no);
54549dec922SGavin Shan 		return;
54649dec922SGavin Shan 	}
54749dec922SGavin Shan 
54849dec922SGavin Shan 	/* Freeze slave PEs */
54949dec922SGavin Shan 	if (!(pe->flags & PNV_IODA_PE_MASTER))
55049dec922SGavin Shan 		return;
55149dec922SGavin Shan 
55249dec922SGavin Shan 	list_for_each_entry(slave, &pe->slaves, list) {
55349dec922SGavin Shan 		rc = opal_pci_eeh_freeze_set(phb->opal_id,
55449dec922SGavin Shan 					     slave->pe_number,
55549dec922SGavin Shan 					     OPAL_EEH_ACTION_SET_FREEZE_ALL);
55649dec922SGavin Shan 		if (rc != OPAL_SUCCESS)
55749dec922SGavin Shan 			pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
55849dec922SGavin Shan 				__func__, rc, phb->hose->global_number,
55949dec922SGavin Shan 				slave->pe_number);
56049dec922SGavin Shan 	}
56149dec922SGavin Shan }
56249dec922SGavin Shan 
563e51df2c1SAnton Blanchard static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
56449dec922SGavin Shan {
56549dec922SGavin Shan 	struct pnv_ioda_pe *pe, *slave;
56649dec922SGavin Shan 	s64 rc;
56749dec922SGavin Shan 
56849dec922SGavin Shan 	/* Find master PE */
56949dec922SGavin Shan 	pe = &phb->ioda.pe_array[pe_no];
57049dec922SGavin Shan 	if (pe->flags & PNV_IODA_PE_SLAVE) {
57149dec922SGavin Shan 		pe = pe->master;
57249dec922SGavin Shan 		WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
57349dec922SGavin Shan 		pe_no = pe->pe_number;
57449dec922SGavin Shan 	}
57549dec922SGavin Shan 
57649dec922SGavin Shan 	/* Clear frozen state for master PE */
57749dec922SGavin Shan 	rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
57849dec922SGavin Shan 	if (rc != OPAL_SUCCESS) {
57949dec922SGavin Shan 		pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
58049dec922SGavin Shan 			__func__, rc, opt, phb->hose->global_number, pe_no);
58149dec922SGavin Shan 		return -EIO;
58249dec922SGavin Shan 	}
58349dec922SGavin Shan 
58449dec922SGavin Shan 	if (!(pe->flags & PNV_IODA_PE_MASTER))
58549dec922SGavin Shan 		return 0;
58649dec922SGavin Shan 
58749dec922SGavin Shan 	/* Clear frozen state for slave PEs */
58849dec922SGavin Shan 	list_for_each_entry(slave, &pe->slaves, list) {
58949dec922SGavin Shan 		rc = opal_pci_eeh_freeze_clear(phb->opal_id,
59049dec922SGavin Shan 					     slave->pe_number,
59149dec922SGavin Shan 					     opt);
59249dec922SGavin Shan 		if (rc != OPAL_SUCCESS) {
59349dec922SGavin Shan 			pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
59449dec922SGavin Shan 				__func__, rc, opt, phb->hose->global_number,
59549dec922SGavin Shan 				slave->pe_number);
59649dec922SGavin Shan 			return -EIO;
59749dec922SGavin Shan 		}
59849dec922SGavin Shan 	}
59949dec922SGavin Shan 
60049dec922SGavin Shan 	return 0;
60149dec922SGavin Shan }
60249dec922SGavin Shan 
60349dec922SGavin Shan static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
60449dec922SGavin Shan {
60549dec922SGavin Shan 	struct pnv_ioda_pe *slave, *pe;
606c2057701SAlexey Kardashevskiy 	u8 fstate = 0, state;
607c2057701SAlexey Kardashevskiy 	__be16 pcierr = 0;
60849dec922SGavin Shan 	s64 rc;
60949dec922SGavin Shan 
61049dec922SGavin Shan 	/* Sanity check on PE number */
61192b8f137SGavin Shan 	if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
61249dec922SGavin Shan 		return OPAL_EEH_STOPPED_PERM_UNAVAIL;
61349dec922SGavin Shan 
61449dec922SGavin Shan 	/*
61549dec922SGavin Shan 	 * Fetch the master PE and the PE instance might be
61649dec922SGavin Shan 	 * not initialized yet.
61749dec922SGavin Shan 	 */
61849dec922SGavin Shan 	pe = &phb->ioda.pe_array[pe_no];
61949dec922SGavin Shan 	if (pe->flags & PNV_IODA_PE_SLAVE) {
62049dec922SGavin Shan 		pe = pe->master;
62149dec922SGavin Shan 		WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
62249dec922SGavin Shan 		pe_no = pe->pe_number;
62349dec922SGavin Shan 	}
62449dec922SGavin Shan 
62549dec922SGavin Shan 	/* Check the master PE */
62649dec922SGavin Shan 	rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
62749dec922SGavin Shan 					&state, &pcierr, NULL);
62849dec922SGavin Shan 	if (rc != OPAL_SUCCESS) {
62949dec922SGavin Shan 		pr_warn("%s: Failure %lld getting "
63049dec922SGavin Shan 			"PHB#%x-PE#%x state\n",
63149dec922SGavin Shan 			__func__, rc,
63249dec922SGavin Shan 			phb->hose->global_number, pe_no);
63349dec922SGavin Shan 		return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
63449dec922SGavin Shan 	}
63549dec922SGavin Shan 
63649dec922SGavin Shan 	/* Check the slave PE */
63749dec922SGavin Shan 	if (!(pe->flags & PNV_IODA_PE_MASTER))
63849dec922SGavin Shan 		return state;
63949dec922SGavin Shan 
64049dec922SGavin Shan 	list_for_each_entry(slave, &pe->slaves, list) {
64149dec922SGavin Shan 		rc = opal_pci_eeh_freeze_status(phb->opal_id,
64249dec922SGavin Shan 						slave->pe_number,
64349dec922SGavin Shan 						&fstate,
64449dec922SGavin Shan 						&pcierr,
64549dec922SGavin Shan 						NULL);
64649dec922SGavin Shan 		if (rc != OPAL_SUCCESS) {
64749dec922SGavin Shan 			pr_warn("%s: Failure %lld getting "
64849dec922SGavin Shan 				"PHB#%x-PE#%x state\n",
64949dec922SGavin Shan 				__func__, rc,
65049dec922SGavin Shan 				phb->hose->global_number, slave->pe_number);
65149dec922SGavin Shan 			return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
65249dec922SGavin Shan 		}
65349dec922SGavin Shan 
65449dec922SGavin Shan 		/*
65549dec922SGavin Shan 		 * Override the result based on the ascending
65649dec922SGavin Shan 		 * priority.
65749dec922SGavin Shan 		 */
65849dec922SGavin Shan 		if (fstate > state)
65949dec922SGavin Shan 			state = fstate;
66049dec922SGavin Shan 	}
66149dec922SGavin Shan 
66249dec922SGavin Shan 	return state;
66349dec922SGavin Shan }
66449dec922SGavin Shan 
665f456834aSIan Munsie struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
666184cd4a3SBenjamin Herrenschmidt {
667184cd4a3SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
668184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb = hose->private_data;
669b72c1f65SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(dev);
670184cd4a3SBenjamin Herrenschmidt 
671184cd4a3SBenjamin Herrenschmidt 	if (!pdn)
672184cd4a3SBenjamin Herrenschmidt 		return NULL;
673184cd4a3SBenjamin Herrenschmidt 	if (pdn->pe_number == IODA_INVALID_PE)
674184cd4a3SBenjamin Herrenschmidt 		return NULL;
675184cd4a3SBenjamin Herrenschmidt 	return &phb->ioda.pe_array[pdn->pe_number];
676184cd4a3SBenjamin Herrenschmidt }
677184cd4a3SBenjamin Herrenschmidt 
678b131a842SGavin Shan static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
679b131a842SGavin Shan 				  struct pnv_ioda_pe *parent,
680b131a842SGavin Shan 				  struct pnv_ioda_pe *child,
681b131a842SGavin Shan 				  bool is_add)
682b131a842SGavin Shan {
683b131a842SGavin Shan 	const char *desc = is_add ? "adding" : "removing";
684b131a842SGavin Shan 	uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
685b131a842SGavin Shan 			      OPAL_REMOVE_PE_FROM_DOMAIN;
686b131a842SGavin Shan 	struct pnv_ioda_pe *slave;
687b131a842SGavin Shan 	long rc;
688b131a842SGavin Shan 
689b131a842SGavin Shan 	/* Parent PE affects child PE */
690b131a842SGavin Shan 	rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
691b131a842SGavin Shan 				child->pe_number, op);
692b131a842SGavin Shan 	if (rc != OPAL_SUCCESS) {
693b131a842SGavin Shan 		pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
694b131a842SGavin Shan 			rc, desc);
695b131a842SGavin Shan 		return -ENXIO;
696b131a842SGavin Shan 	}
697b131a842SGavin Shan 
698b131a842SGavin Shan 	if (!(child->flags & PNV_IODA_PE_MASTER))
699b131a842SGavin Shan 		return 0;
700b131a842SGavin Shan 
701b131a842SGavin Shan 	/* Compound case: parent PE affects slave PEs */
702b131a842SGavin Shan 	list_for_each_entry(slave, &child->slaves, list) {
703b131a842SGavin Shan 		rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
704b131a842SGavin Shan 					slave->pe_number, op);
705b131a842SGavin Shan 		if (rc != OPAL_SUCCESS) {
706b131a842SGavin Shan 			pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
707b131a842SGavin Shan 				rc, desc);
708b131a842SGavin Shan 			return -ENXIO;
709b131a842SGavin Shan 		}
710b131a842SGavin Shan 	}
711b131a842SGavin Shan 
712b131a842SGavin Shan 	return 0;
713b131a842SGavin Shan }
714b131a842SGavin Shan 
715b131a842SGavin Shan static int pnv_ioda_set_peltv(struct pnv_phb *phb,
716b131a842SGavin Shan 			      struct pnv_ioda_pe *pe,
717b131a842SGavin Shan 			      bool is_add)
718b131a842SGavin Shan {
719b131a842SGavin Shan 	struct pnv_ioda_pe *slave;
720781a868fSWei Yang 	struct pci_dev *pdev = NULL;
721b131a842SGavin Shan 	int ret;
722b131a842SGavin Shan 
723b131a842SGavin Shan 	/*
724b131a842SGavin Shan 	 * Clear PE frozen state. If it's master PE, we need
725b131a842SGavin Shan 	 * clear slave PE frozen state as well.
726b131a842SGavin Shan 	 */
727b131a842SGavin Shan 	if (is_add) {
728b131a842SGavin Shan 		opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
729b131a842SGavin Shan 					  OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
730b131a842SGavin Shan 		if (pe->flags & PNV_IODA_PE_MASTER) {
731b131a842SGavin Shan 			list_for_each_entry(slave, &pe->slaves, list)
732b131a842SGavin Shan 				opal_pci_eeh_freeze_clear(phb->opal_id,
733b131a842SGavin Shan 							  slave->pe_number,
734b131a842SGavin Shan 							  OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
735b131a842SGavin Shan 		}
736b131a842SGavin Shan 	}
737b131a842SGavin Shan 
738b131a842SGavin Shan 	/*
739b131a842SGavin Shan 	 * Associate PE in PELT. We need add the PE into the
740b131a842SGavin Shan 	 * corresponding PELT-V as well. Otherwise, the error
741b131a842SGavin Shan 	 * originated from the PE might contribute to other
742b131a842SGavin Shan 	 * PEs.
743b131a842SGavin Shan 	 */
744b131a842SGavin Shan 	ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
745b131a842SGavin Shan 	if (ret)
746b131a842SGavin Shan 		return ret;
747b131a842SGavin Shan 
748b131a842SGavin Shan 	/* For compound PEs, any one affects all of them */
749b131a842SGavin Shan 	if (pe->flags & PNV_IODA_PE_MASTER) {
750b131a842SGavin Shan 		list_for_each_entry(slave, &pe->slaves, list) {
751b131a842SGavin Shan 			ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
752b131a842SGavin Shan 			if (ret)
753b131a842SGavin Shan 				return ret;
754b131a842SGavin Shan 		}
755b131a842SGavin Shan 	}
756b131a842SGavin Shan 
757b131a842SGavin Shan 	if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
758b131a842SGavin Shan 		pdev = pe->pbus->self;
759781a868fSWei Yang 	else if (pe->flags & PNV_IODA_PE_DEV)
760b131a842SGavin Shan 		pdev = pe->pdev->bus->self;
761781a868fSWei Yang #ifdef CONFIG_PCI_IOV
762781a868fSWei Yang 	else if (pe->flags & PNV_IODA_PE_VF)
763283e2d8aSGavin Shan 		pdev = pe->parent_dev;
764781a868fSWei Yang #endif /* CONFIG_PCI_IOV */
765b131a842SGavin Shan 	while (pdev) {
766b131a842SGavin Shan 		struct pci_dn *pdn = pci_get_pdn(pdev);
767b131a842SGavin Shan 		struct pnv_ioda_pe *parent;
768b131a842SGavin Shan 
769b131a842SGavin Shan 		if (pdn && pdn->pe_number != IODA_INVALID_PE) {
770b131a842SGavin Shan 			parent = &phb->ioda.pe_array[pdn->pe_number];
771b131a842SGavin Shan 			ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
772b131a842SGavin Shan 			if (ret)
773b131a842SGavin Shan 				return ret;
774b131a842SGavin Shan 		}
775b131a842SGavin Shan 
776b131a842SGavin Shan 		pdev = pdev->bus->self;
777b131a842SGavin Shan 	}
778b131a842SGavin Shan 
779b131a842SGavin Shan 	return 0;
780b131a842SGavin Shan }
781b131a842SGavin Shan 
782781a868fSWei Yang static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
783781a868fSWei Yang {
784781a868fSWei Yang 	struct pci_dev *parent;
785781a868fSWei Yang 	uint8_t bcomp, dcomp, fcomp;
786781a868fSWei Yang 	int64_t rc;
787781a868fSWei Yang 	long rid_end, rid;
788781a868fSWei Yang 
789781a868fSWei Yang 	/* Currently, we just deconfigure VF PE. Bus PE will always there.*/
790781a868fSWei Yang 	if (pe->pbus) {
791781a868fSWei Yang 		int count;
792781a868fSWei Yang 
793781a868fSWei Yang 		dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
794781a868fSWei Yang 		fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
795781a868fSWei Yang 		parent = pe->pbus->self;
796781a868fSWei Yang 		if (pe->flags & PNV_IODA_PE_BUS_ALL)
797781a868fSWei Yang 			count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
798781a868fSWei Yang 		else
799781a868fSWei Yang 			count = 1;
800781a868fSWei Yang 
801781a868fSWei Yang 		switch(count) {
802781a868fSWei Yang 		case  1: bcomp = OpalPciBusAll;         break;
803781a868fSWei Yang 		case  2: bcomp = OpalPciBus7Bits;       break;
804781a868fSWei Yang 		case  4: bcomp = OpalPciBus6Bits;       break;
805781a868fSWei Yang 		case  8: bcomp = OpalPciBus5Bits;       break;
806781a868fSWei Yang 		case 16: bcomp = OpalPciBus4Bits;       break;
807781a868fSWei Yang 		case 32: bcomp = OpalPciBus3Bits;       break;
808781a868fSWei Yang 		default:
809781a868fSWei Yang 			dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
810781a868fSWei Yang 			        count);
811781a868fSWei Yang 			/* Do an exact match only */
812781a868fSWei Yang 			bcomp = OpalPciBusAll;
813781a868fSWei Yang 		}
814781a868fSWei Yang 		rid_end = pe->rid + (count << 8);
815781a868fSWei Yang 	} else {
81693e01a50SGavin Shan #ifdef CONFIG_PCI_IOV
817781a868fSWei Yang 		if (pe->flags & PNV_IODA_PE_VF)
818781a868fSWei Yang 			parent = pe->parent_dev;
819781a868fSWei Yang 		else
82093e01a50SGavin Shan #endif
821781a868fSWei Yang 			parent = pe->pdev->bus->self;
822781a868fSWei Yang 		bcomp = OpalPciBusAll;
823781a868fSWei Yang 		dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
824781a868fSWei Yang 		fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
825781a868fSWei Yang 		rid_end = pe->rid + 1;
826781a868fSWei Yang 	}
827781a868fSWei Yang 
828781a868fSWei Yang 	/* Clear the reverse map */
829781a868fSWei Yang 	for (rid = pe->rid; rid < rid_end; rid++)
830c127562aSGavin Shan 		phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
831781a868fSWei Yang 
832781a868fSWei Yang 	/* Release from all parents PELT-V */
833781a868fSWei Yang 	while (parent) {
834781a868fSWei Yang 		struct pci_dn *pdn = pci_get_pdn(parent);
835781a868fSWei Yang 		if (pdn && pdn->pe_number != IODA_INVALID_PE) {
836781a868fSWei Yang 			rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
837781a868fSWei Yang 						pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
838781a868fSWei Yang 			/* XXX What to do in case of error ? */
839781a868fSWei Yang 		}
840781a868fSWei Yang 		parent = parent->bus->self;
841781a868fSWei Yang 	}
842781a868fSWei Yang 
843f951e510SGavin Shan 	opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
844781a868fSWei Yang 				  OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
845781a868fSWei Yang 
846781a868fSWei Yang 	/* Disassociate PE in PELT */
847781a868fSWei Yang 	rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
848781a868fSWei Yang 				pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
849781a868fSWei Yang 	if (rc)
850781a868fSWei Yang 		pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
851781a868fSWei Yang 	rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
852781a868fSWei Yang 			     bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
853781a868fSWei Yang 	if (rc)
854781a868fSWei Yang 		pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
855781a868fSWei Yang 
856781a868fSWei Yang 	pe->pbus = NULL;
857781a868fSWei Yang 	pe->pdev = NULL;
85893e01a50SGavin Shan #ifdef CONFIG_PCI_IOV
859781a868fSWei Yang 	pe->parent_dev = NULL;
86093e01a50SGavin Shan #endif
861781a868fSWei Yang 
862781a868fSWei Yang 	return 0;
863781a868fSWei Yang }
864781a868fSWei Yang 
865cad5cef6SGreg Kroah-Hartman static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
866184cd4a3SBenjamin Herrenschmidt {
867184cd4a3SBenjamin Herrenschmidt 	struct pci_dev *parent;
868184cd4a3SBenjamin Herrenschmidt 	uint8_t bcomp, dcomp, fcomp;
869184cd4a3SBenjamin Herrenschmidt 	long rc, rid_end, rid;
870184cd4a3SBenjamin Herrenschmidt 
871184cd4a3SBenjamin Herrenschmidt 	/* Bus validation ? */
872184cd4a3SBenjamin Herrenschmidt 	if (pe->pbus) {
873184cd4a3SBenjamin Herrenschmidt 		int count;
874184cd4a3SBenjamin Herrenschmidt 
875184cd4a3SBenjamin Herrenschmidt 		dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
876184cd4a3SBenjamin Herrenschmidt 		fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
877184cd4a3SBenjamin Herrenschmidt 		parent = pe->pbus->self;
878fb446ad0SGavin Shan 		if (pe->flags & PNV_IODA_PE_BUS_ALL)
879b918c62eSYinghai Lu 			count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
880fb446ad0SGavin Shan 		else
881fb446ad0SGavin Shan 			count = 1;
882fb446ad0SGavin Shan 
883184cd4a3SBenjamin Herrenschmidt 		switch(count) {
884184cd4a3SBenjamin Herrenschmidt 		case  1: bcomp = OpalPciBusAll;		break;
885184cd4a3SBenjamin Herrenschmidt 		case  2: bcomp = OpalPciBus7Bits;	break;
886184cd4a3SBenjamin Herrenschmidt 		case  4: bcomp = OpalPciBus6Bits;	break;
887184cd4a3SBenjamin Herrenschmidt 		case  8: bcomp = OpalPciBus5Bits;	break;
888184cd4a3SBenjamin Herrenschmidt 		case 16: bcomp = OpalPciBus4Bits;	break;
889184cd4a3SBenjamin Herrenschmidt 		case 32: bcomp = OpalPciBus3Bits;	break;
890184cd4a3SBenjamin Herrenschmidt 		default:
891781a868fSWei Yang 			dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
892781a868fSWei Yang 			        count);
893184cd4a3SBenjamin Herrenschmidt 			/* Do an exact match only */
894184cd4a3SBenjamin Herrenschmidt 			bcomp = OpalPciBusAll;
895184cd4a3SBenjamin Herrenschmidt 		}
896184cd4a3SBenjamin Herrenschmidt 		rid_end = pe->rid + (count << 8);
897184cd4a3SBenjamin Herrenschmidt 	} else {
898781a868fSWei Yang #ifdef CONFIG_PCI_IOV
899781a868fSWei Yang 		if (pe->flags & PNV_IODA_PE_VF)
900781a868fSWei Yang 			parent = pe->parent_dev;
901781a868fSWei Yang 		else
902781a868fSWei Yang #endif /* CONFIG_PCI_IOV */
903184cd4a3SBenjamin Herrenschmidt 			parent = pe->pdev->bus->self;
904184cd4a3SBenjamin Herrenschmidt 		bcomp = OpalPciBusAll;
905184cd4a3SBenjamin Herrenschmidt 		dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
906184cd4a3SBenjamin Herrenschmidt 		fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
907184cd4a3SBenjamin Herrenschmidt 		rid_end = pe->rid + 1;
908184cd4a3SBenjamin Herrenschmidt 	}
909184cd4a3SBenjamin Herrenschmidt 
910631ad691SGavin Shan 	/*
911631ad691SGavin Shan 	 * Associate PE in PELT. We need add the PE into the
912631ad691SGavin Shan 	 * corresponding PELT-V as well. Otherwise, the error
913631ad691SGavin Shan 	 * originated from the PE might contribute to other
914631ad691SGavin Shan 	 * PEs.
915631ad691SGavin Shan 	 */
916184cd4a3SBenjamin Herrenschmidt 	rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
917184cd4a3SBenjamin Herrenschmidt 			     bcomp, dcomp, fcomp, OPAL_MAP_PE);
918184cd4a3SBenjamin Herrenschmidt 	if (rc) {
919184cd4a3SBenjamin Herrenschmidt 		pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
920184cd4a3SBenjamin Herrenschmidt 		return -ENXIO;
921184cd4a3SBenjamin Herrenschmidt 	}
922631ad691SGavin Shan 
9235d2aa710SAlistair Popple 	/*
9245d2aa710SAlistair Popple 	 * Configure PELTV. NPUs don't have a PELTV table so skip
9255d2aa710SAlistair Popple 	 * configuration on them.
9265d2aa710SAlistair Popple 	 */
9277f2c39e9SFrederic Barrat 	if (phb->type != PNV_PHB_NPU_NVLINK && phb->type != PNV_PHB_NPU_OCAPI)
928b131a842SGavin Shan 		pnv_ioda_set_peltv(phb, pe, true);
929184cd4a3SBenjamin Herrenschmidt 
930184cd4a3SBenjamin Herrenschmidt 	/* Setup reverse map */
931184cd4a3SBenjamin Herrenschmidt 	for (rid = pe->rid; rid < rid_end; rid++)
932184cd4a3SBenjamin Herrenschmidt 		phb->ioda.pe_rmap[rid] = pe->pe_number;
933184cd4a3SBenjamin Herrenschmidt 
934184cd4a3SBenjamin Herrenschmidt 	/* Setup one MVTs on IODA1 */
9354773f76bSGavin Shan 	if (phb->type != PNV_PHB_IODA1) {
9364773f76bSGavin Shan 		pe->mve_number = 0;
9374773f76bSGavin Shan 		goto out;
9384773f76bSGavin Shan 	}
9394773f76bSGavin Shan 
940184cd4a3SBenjamin Herrenschmidt 	pe->mve_number = pe->pe_number;
9414773f76bSGavin Shan 	rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
9424773f76bSGavin Shan 	if (rc != OPAL_SUCCESS) {
9431f52f176SRussell Currey 		pe_err(pe, "OPAL error %ld setting up MVE %x\n",
944184cd4a3SBenjamin Herrenschmidt 		       rc, pe->mve_number);
945184cd4a3SBenjamin Herrenschmidt 		pe->mve_number = -1;
946184cd4a3SBenjamin Herrenschmidt 	} else {
947184cd4a3SBenjamin Herrenschmidt 		rc = opal_pci_set_mve_enable(phb->opal_id,
948cee72d5bSBenjamin Herrenschmidt 					     pe->mve_number, OPAL_ENABLE_MVE);
949184cd4a3SBenjamin Herrenschmidt 		if (rc) {
9501f52f176SRussell Currey 			pe_err(pe, "OPAL error %ld enabling MVE %x\n",
951184cd4a3SBenjamin Herrenschmidt 			       rc, pe->mve_number);
952184cd4a3SBenjamin Herrenschmidt 			pe->mve_number = -1;
953184cd4a3SBenjamin Herrenschmidt 		}
954184cd4a3SBenjamin Herrenschmidt 	}
955184cd4a3SBenjamin Herrenschmidt 
9564773f76bSGavin Shan out:
957184cd4a3SBenjamin Herrenschmidt 	return 0;
958184cd4a3SBenjamin Herrenschmidt }
959184cd4a3SBenjamin Herrenschmidt 
960781a868fSWei Yang #ifdef CONFIG_PCI_IOV
961781a868fSWei Yang static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
962781a868fSWei Yang {
963781a868fSWei Yang 	struct pci_dn *pdn = pci_get_pdn(dev);
964781a868fSWei Yang 	int i;
965781a868fSWei Yang 	struct resource *res, res2;
966781a868fSWei Yang 	resource_size_t size;
967781a868fSWei Yang 	u16 num_vfs;
968781a868fSWei Yang 
969781a868fSWei Yang 	if (!dev->is_physfn)
970781a868fSWei Yang 		return -EINVAL;
971781a868fSWei Yang 
972781a868fSWei Yang 	/*
973781a868fSWei Yang 	 * "offset" is in VFs.  The M64 windows are sized so that when they
974781a868fSWei Yang 	 * are segmented, each segment is the same size as the IOV BAR.
975781a868fSWei Yang 	 * Each segment is in a separate PE, and the high order bits of the
976781a868fSWei Yang 	 * address are the PE number.  Therefore, each VF's BAR is in a
977781a868fSWei Yang 	 * separate PE, and changing the IOV BAR start address changes the
978781a868fSWei Yang 	 * range of PEs the VFs are in.
979781a868fSWei Yang 	 */
980781a868fSWei Yang 	num_vfs = pdn->num_vfs;
981781a868fSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
982781a868fSWei Yang 		res = &dev->resource[i + PCI_IOV_RESOURCES];
983781a868fSWei Yang 		if (!res->flags || !res->parent)
984781a868fSWei Yang 			continue;
985781a868fSWei Yang 
986781a868fSWei Yang 		/*
987781a868fSWei Yang 		 * The actual IOV BAR range is determined by the start address
988781a868fSWei Yang 		 * and the actual size for num_vfs VFs BAR.  This check is to
989781a868fSWei Yang 		 * make sure that after shifting, the range will not overlap
990781a868fSWei Yang 		 * with another device.
991781a868fSWei Yang 		 */
992781a868fSWei Yang 		size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
993781a868fSWei Yang 		res2.flags = res->flags;
994781a868fSWei Yang 		res2.start = res->start + (size * offset);
995781a868fSWei Yang 		res2.end = res2.start + (size * num_vfs) - 1;
996781a868fSWei Yang 
997781a868fSWei Yang 		if (res2.end > res->end) {
998781a868fSWei Yang 			dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
999781a868fSWei Yang 				i, &res2, res, num_vfs, offset);
1000781a868fSWei Yang 			return -EBUSY;
1001781a868fSWei Yang 		}
1002781a868fSWei Yang 	}
1003781a868fSWei Yang 
1004781a868fSWei Yang 	/*
1005d6f934fdSAlexey Kardashevskiy 	 * Since M64 BAR shares segments among all possible 256 PEs,
1006d6f934fdSAlexey Kardashevskiy 	 * we have to shift the beginning of PF IOV BAR to make it start from
1007d6f934fdSAlexey Kardashevskiy 	 * the segment which belongs to the PE number assigned to the first VF.
1008d6f934fdSAlexey Kardashevskiy 	 * This creates a "hole" in the /proc/iomem which could be used for
1009d6f934fdSAlexey Kardashevskiy 	 * allocating other resources so we reserve this area below and
1010d6f934fdSAlexey Kardashevskiy 	 * release when IOV is released.
1011781a868fSWei Yang 	 */
1012781a868fSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1013781a868fSWei Yang 		res = &dev->resource[i + PCI_IOV_RESOURCES];
1014781a868fSWei Yang 		if (!res->flags || !res->parent)
1015781a868fSWei Yang 			continue;
1016781a868fSWei Yang 
1017781a868fSWei Yang 		size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1018781a868fSWei Yang 		res2 = *res;
1019781a868fSWei Yang 		res->start += size * offset;
1020781a868fSWei Yang 
102174703cc4SWei Yang 		dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
102274703cc4SWei Yang 			 i, &res2, res, (offset > 0) ? "En" : "Dis",
102374703cc4SWei Yang 			 num_vfs, offset);
1024d6f934fdSAlexey Kardashevskiy 
1025d6f934fdSAlexey Kardashevskiy 		if (offset < 0) {
1026d6f934fdSAlexey Kardashevskiy 			devm_release_resource(&dev->dev, &pdn->holes[i]);
1027d6f934fdSAlexey Kardashevskiy 			memset(&pdn->holes[i], 0, sizeof(pdn->holes[i]));
1028d6f934fdSAlexey Kardashevskiy 		}
1029d6f934fdSAlexey Kardashevskiy 
1030781a868fSWei Yang 		pci_update_resource(dev, i + PCI_IOV_RESOURCES);
1031d6f934fdSAlexey Kardashevskiy 
1032d6f934fdSAlexey Kardashevskiy 		if (offset > 0) {
1033d6f934fdSAlexey Kardashevskiy 			pdn->holes[i].start = res2.start;
1034d6f934fdSAlexey Kardashevskiy 			pdn->holes[i].end = res2.start + size * offset - 1;
1035d6f934fdSAlexey Kardashevskiy 			pdn->holes[i].flags = IORESOURCE_BUS;
1036d6f934fdSAlexey Kardashevskiy 			pdn->holes[i].name = "pnv_iov_reserved";
1037d6f934fdSAlexey Kardashevskiy 			devm_request_resource(&dev->dev, res->parent,
1038d6f934fdSAlexey Kardashevskiy 					&pdn->holes[i]);
1039d6f934fdSAlexey Kardashevskiy 		}
1040781a868fSWei Yang 	}
1041781a868fSWei Yang 	return 0;
1042781a868fSWei Yang }
1043781a868fSWei Yang #endif /* CONFIG_PCI_IOV */
1044781a868fSWei Yang 
1045cad5cef6SGreg Kroah-Hartman static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
1046184cd4a3SBenjamin Herrenschmidt {
1047184cd4a3SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
1048184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb = hose->private_data;
1049b72c1f65SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(dev);
1050184cd4a3SBenjamin Herrenschmidt 	struct pnv_ioda_pe *pe;
1051184cd4a3SBenjamin Herrenschmidt 
1052184cd4a3SBenjamin Herrenschmidt 	if (!pdn) {
1053184cd4a3SBenjamin Herrenschmidt 		pr_err("%s: Device tree node not associated properly\n",
1054184cd4a3SBenjamin Herrenschmidt 			   pci_name(dev));
1055184cd4a3SBenjamin Herrenschmidt 		return NULL;
1056184cd4a3SBenjamin Herrenschmidt 	}
1057184cd4a3SBenjamin Herrenschmidt 	if (pdn->pe_number != IODA_INVALID_PE)
1058184cd4a3SBenjamin Herrenschmidt 		return NULL;
1059184cd4a3SBenjamin Herrenschmidt 
10601e916772SGavin Shan 	pe = pnv_ioda_alloc_pe(phb);
10611e916772SGavin Shan 	if (!pe) {
1062f2c2cbccSJoe Perches 		pr_warn("%s: Not enough PE# available, disabling device\n",
1063184cd4a3SBenjamin Herrenschmidt 			pci_name(dev));
1064184cd4a3SBenjamin Herrenschmidt 		return NULL;
1065184cd4a3SBenjamin Herrenschmidt 	}
1066184cd4a3SBenjamin Herrenschmidt 
1067184cd4a3SBenjamin Herrenschmidt 	/* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1068184cd4a3SBenjamin Herrenschmidt 	 * pointer in the PE data structure, both should be destroyed at the
1069184cd4a3SBenjamin Herrenschmidt 	 * same time. However, this needs to be looked at more closely again
1070184cd4a3SBenjamin Herrenschmidt 	 * once we actually start removing things (Hotplug, SR-IOV, ...)
1071184cd4a3SBenjamin Herrenschmidt 	 *
1072184cd4a3SBenjamin Herrenschmidt 	 * At some point we want to remove the PDN completely anyways
1073184cd4a3SBenjamin Herrenschmidt 	 */
1074184cd4a3SBenjamin Herrenschmidt 	pci_dev_get(dev);
10751e916772SGavin Shan 	pdn->pe_number = pe->pe_number;
10765d2aa710SAlistair Popple 	pe->flags = PNV_IODA_PE_DEV;
1077184cd4a3SBenjamin Herrenschmidt 	pe->pdev = dev;
1078184cd4a3SBenjamin Herrenschmidt 	pe->pbus = NULL;
1079184cd4a3SBenjamin Herrenschmidt 	pe->mve_number = -1;
1080184cd4a3SBenjamin Herrenschmidt 	pe->rid = dev->bus->number << 8 | pdn->devfn;
1081184cd4a3SBenjamin Herrenschmidt 
1082184cd4a3SBenjamin Herrenschmidt 	pe_info(pe, "Associated device to PE\n");
1083184cd4a3SBenjamin Herrenschmidt 
1084184cd4a3SBenjamin Herrenschmidt 	if (pnv_ioda_configure_pe(phb, pe)) {
1085184cd4a3SBenjamin Herrenschmidt 		/* XXX What do we do here ? */
10861e916772SGavin Shan 		pnv_ioda_free_pe(pe);
1087184cd4a3SBenjamin Herrenschmidt 		pdn->pe_number = IODA_INVALID_PE;
1088184cd4a3SBenjamin Herrenschmidt 		pe->pdev = NULL;
1089184cd4a3SBenjamin Herrenschmidt 		pci_dev_put(dev);
1090184cd4a3SBenjamin Herrenschmidt 		return NULL;
1091184cd4a3SBenjamin Herrenschmidt 	}
1092184cd4a3SBenjamin Herrenschmidt 
10931d4e89cfSAlexey Kardashevskiy 	/* Put PE to the list */
10941d4e89cfSAlexey Kardashevskiy 	list_add_tail(&pe->list, &phb->ioda.pe_list);
10951d4e89cfSAlexey Kardashevskiy 
1096184cd4a3SBenjamin Herrenschmidt 	return pe;
1097184cd4a3SBenjamin Herrenschmidt }
1098184cd4a3SBenjamin Herrenschmidt 
1099184cd4a3SBenjamin Herrenschmidt static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1100184cd4a3SBenjamin Herrenschmidt {
1101184cd4a3SBenjamin Herrenschmidt 	struct pci_dev *dev;
1102184cd4a3SBenjamin Herrenschmidt 
1103184cd4a3SBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
1104b72c1f65SBenjamin Herrenschmidt 		struct pci_dn *pdn = pci_get_pdn(dev);
1105184cd4a3SBenjamin Herrenschmidt 
1106184cd4a3SBenjamin Herrenschmidt 		if (pdn == NULL) {
1107184cd4a3SBenjamin Herrenschmidt 			pr_warn("%s: No device node associated with device !\n",
1108184cd4a3SBenjamin Herrenschmidt 				pci_name(dev));
1109184cd4a3SBenjamin Herrenschmidt 			continue;
1110184cd4a3SBenjamin Herrenschmidt 		}
1111ccd1c191SGavin Shan 
1112ccd1c191SGavin Shan 		/*
1113ccd1c191SGavin Shan 		 * In partial hotplug case, the PCI device might be still
1114ccd1c191SGavin Shan 		 * associated with the PE and needn't attach it to the PE
1115ccd1c191SGavin Shan 		 * again.
1116ccd1c191SGavin Shan 		 */
1117ccd1c191SGavin Shan 		if (pdn->pe_number != IODA_INVALID_PE)
1118ccd1c191SGavin Shan 			continue;
1119ccd1c191SGavin Shan 
1120c5f7700bSGavin Shan 		pe->device_count++;
1121184cd4a3SBenjamin Herrenschmidt 		pdn->pe_number = pe->pe_number;
1122fb446ad0SGavin Shan 		if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
1123184cd4a3SBenjamin Herrenschmidt 			pnv_ioda_setup_same_PE(dev->subordinate, pe);
1124184cd4a3SBenjamin Herrenschmidt 	}
1125184cd4a3SBenjamin Herrenschmidt }
1126184cd4a3SBenjamin Herrenschmidt 
1127fb446ad0SGavin Shan /*
1128fb446ad0SGavin Shan  * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1129fb446ad0SGavin Shan  * single PCI bus. Another one that contains the primary PCI bus and its
1130fb446ad0SGavin Shan  * subordinate PCI devices and buses. The second type of PE is normally
1131fb446ad0SGavin Shan  * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1132fb446ad0SGavin Shan  */
11331e916772SGavin Shan static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
1134184cd4a3SBenjamin Herrenschmidt {
1135fb446ad0SGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
1136184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb = hose->private_data;
11371e916772SGavin Shan 	struct pnv_ioda_pe *pe = NULL;
1138ccd1c191SGavin Shan 	unsigned int pe_num;
1139ccd1c191SGavin Shan 
1140ccd1c191SGavin Shan 	/*
1141ccd1c191SGavin Shan 	 * In partial hotplug case, the PE instance might be still alive.
1142ccd1c191SGavin Shan 	 * We should reuse it instead of allocating a new one.
1143ccd1c191SGavin Shan 	 */
1144ccd1c191SGavin Shan 	pe_num = phb->ioda.pe_rmap[bus->number << 8];
1145ccd1c191SGavin Shan 	if (pe_num != IODA_INVALID_PE) {
1146ccd1c191SGavin Shan 		pe = &phb->ioda.pe_array[pe_num];
1147ccd1c191SGavin Shan 		pnv_ioda_setup_same_PE(bus, pe);
1148ccd1c191SGavin Shan 		return NULL;
1149ccd1c191SGavin Shan 	}
1150184cd4a3SBenjamin Herrenschmidt 
115163803c39SGavin Shan 	/* PE number for root bus should have been reserved */
115263803c39SGavin Shan 	if (pci_is_root_bus(bus) &&
115363803c39SGavin Shan 	    phb->ioda.root_pe_idx != IODA_INVALID_PE)
115463803c39SGavin Shan 		pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
115563803c39SGavin Shan 
1156262af557SGuo Chao 	/* Check if PE is determined by M64 */
1157a25de7afSAlexey Kardashevskiy 	if (!pe)
1158a25de7afSAlexey Kardashevskiy 		pe = pnv_ioda_pick_m64_pe(bus, all);
1159262af557SGuo Chao 
1160262af557SGuo Chao 	/* The PE number isn't pinned by M64 */
11611e916772SGavin Shan 	if (!pe)
11621e916772SGavin Shan 		pe = pnv_ioda_alloc_pe(phb);
1163262af557SGuo Chao 
11641e916772SGavin Shan 	if (!pe) {
1165f2c2cbccSJoe Perches 		pr_warn("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1166fb446ad0SGavin Shan 			__func__, pci_domain_nr(bus), bus->number);
11671e916772SGavin Shan 		return NULL;
1168184cd4a3SBenjamin Herrenschmidt 	}
1169184cd4a3SBenjamin Herrenschmidt 
1170262af557SGuo Chao 	pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
1171184cd4a3SBenjamin Herrenschmidt 	pe->pbus = bus;
1172184cd4a3SBenjamin Herrenschmidt 	pe->pdev = NULL;
1173184cd4a3SBenjamin Herrenschmidt 	pe->mve_number = -1;
1174b918c62eSYinghai Lu 	pe->rid = bus->busn_res.start << 8;
1175184cd4a3SBenjamin Herrenschmidt 
1176fb446ad0SGavin Shan 	if (all)
11771f52f176SRussell Currey 		pe_info(pe, "Secondary bus %d..%d associated with PE#%x\n",
11781e916772SGavin Shan 			bus->busn_res.start, bus->busn_res.end, pe->pe_number);
1179fb446ad0SGavin Shan 	else
11801f52f176SRussell Currey 		pe_info(pe, "Secondary bus %d associated with PE#%x\n",
11811e916772SGavin Shan 			bus->busn_res.start, pe->pe_number);
1182184cd4a3SBenjamin Herrenschmidt 
1183184cd4a3SBenjamin Herrenschmidt 	if (pnv_ioda_configure_pe(phb, pe)) {
1184184cd4a3SBenjamin Herrenschmidt 		/* XXX What do we do here ? */
11851e916772SGavin Shan 		pnv_ioda_free_pe(pe);
1186184cd4a3SBenjamin Herrenschmidt 		pe->pbus = NULL;
11871e916772SGavin Shan 		return NULL;
1188184cd4a3SBenjamin Herrenschmidt 	}
1189184cd4a3SBenjamin Herrenschmidt 
1190184cd4a3SBenjamin Herrenschmidt 	/* Associate it with all child devices */
1191184cd4a3SBenjamin Herrenschmidt 	pnv_ioda_setup_same_PE(bus, pe);
1192184cd4a3SBenjamin Herrenschmidt 
11937ebdf956SGavin Shan 	/* Put PE to the list */
11947ebdf956SGavin Shan 	list_add_tail(&pe->list, &phb->ioda.pe_list);
11951e916772SGavin Shan 
11961e916772SGavin Shan 	return pe;
1197184cd4a3SBenjamin Herrenschmidt }
1198184cd4a3SBenjamin Herrenschmidt 
1199b521549aSAlistair Popple static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
12005d2aa710SAlistair Popple {
1201b521549aSAlistair Popple 	int pe_num, found_pe = false, rc;
1202b521549aSAlistair Popple 	long rid;
1203b521549aSAlistair Popple 	struct pnv_ioda_pe *pe;
1204b521549aSAlistair Popple 	struct pci_dev *gpu_pdev;
1205b521549aSAlistair Popple 	struct pci_dn *npu_pdn;
1206b521549aSAlistair Popple 	struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1207b521549aSAlistair Popple 	struct pnv_phb *phb = hose->private_data;
1208b521549aSAlistair Popple 
1209b521549aSAlistair Popple 	/*
1210b521549aSAlistair Popple 	 * Due to a hardware errata PE#0 on the NPU is reserved for
1211b521549aSAlistair Popple 	 * error handling. This means we only have three PEs remaining
1212b521549aSAlistair Popple 	 * which need to be assigned to four links, implying some
1213b521549aSAlistair Popple 	 * links must share PEs.
1214b521549aSAlistair Popple 	 *
1215b521549aSAlistair Popple 	 * To achieve this we assign PEs such that NPUs linking the
1216b521549aSAlistair Popple 	 * same GPU get assigned the same PE.
1217b521549aSAlistair Popple 	 */
1218b521549aSAlistair Popple 	gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
121992b8f137SGavin Shan 	for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
1220b521549aSAlistair Popple 		pe = &phb->ioda.pe_array[pe_num];
1221b521549aSAlistair Popple 		if (!pe->pdev)
1222b521549aSAlistair Popple 			continue;
1223b521549aSAlistair Popple 
1224b521549aSAlistair Popple 		if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1225b521549aSAlistair Popple 			/*
1226b521549aSAlistair Popple 			 * This device has the same peer GPU so should
1227b521549aSAlistair Popple 			 * be assigned the same PE as the existing
1228b521549aSAlistair Popple 			 * peer NPU.
1229b521549aSAlistair Popple 			 */
1230b521549aSAlistair Popple 			dev_info(&npu_pdev->dev,
12311f52f176SRussell Currey 				"Associating to existing PE %x\n", pe_num);
1232b521549aSAlistair Popple 			pci_dev_get(npu_pdev);
1233b521549aSAlistair Popple 			npu_pdn = pci_get_pdn(npu_pdev);
1234b521549aSAlistair Popple 			rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1235b521549aSAlistair Popple 			npu_pdn->pe_number = pe_num;
1236b521549aSAlistair Popple 			phb->ioda.pe_rmap[rid] = pe->pe_number;
1237b521549aSAlistair Popple 
1238b521549aSAlistair Popple 			/* Map the PE to this link */
1239b521549aSAlistair Popple 			rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1240b521549aSAlistair Popple 					OpalPciBusAll,
1241b521549aSAlistair Popple 					OPAL_COMPARE_RID_DEVICE_NUMBER,
1242b521549aSAlistair Popple 					OPAL_COMPARE_RID_FUNCTION_NUMBER,
1243b521549aSAlistair Popple 					OPAL_MAP_PE);
1244b521549aSAlistair Popple 			WARN_ON(rc != OPAL_SUCCESS);
1245b521549aSAlistair Popple 			found_pe = true;
1246b521549aSAlistair Popple 			break;
1247b521549aSAlistair Popple 		}
1248b521549aSAlistair Popple 	}
1249b521549aSAlistair Popple 
1250b521549aSAlistair Popple 	if (!found_pe)
1251b521549aSAlistair Popple 		/*
1252b521549aSAlistair Popple 		 * Could not find an existing PE so allocate a new
1253b521549aSAlistair Popple 		 * one.
1254b521549aSAlistair Popple 		 */
1255b521549aSAlistair Popple 		return pnv_ioda_setup_dev_PE(npu_pdev);
1256b521549aSAlistair Popple 	else
1257b521549aSAlistair Popple 		return pe;
1258b521549aSAlistair Popple }
1259b521549aSAlistair Popple 
1260b521549aSAlistair Popple static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1261b521549aSAlistair Popple {
12625d2aa710SAlistair Popple 	struct pci_dev *pdev;
12635d2aa710SAlistair Popple 
12645d2aa710SAlistair Popple 	list_for_each_entry(pdev, &bus->devices, bus_list)
1265b521549aSAlistair Popple 		pnv_ioda_setup_npu_PE(pdev);
12665d2aa710SAlistair Popple }
12675d2aa710SAlistair Popple 
1268cad5cef6SGreg Kroah-Hartman static void pnv_pci_ioda_setup_PEs(void)
1269fb446ad0SGavin Shan {
12700e759bd7SAlexey Kardashevskiy 	struct pci_controller *hose;
1271262af557SGuo Chao 	struct pnv_phb *phb;
12727f2c39e9SFrederic Barrat 	struct pci_bus *bus;
12737f2c39e9SFrederic Barrat 	struct pci_dev *pdev;
12740e759bd7SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe;
1275fb446ad0SGavin Shan 
12760e759bd7SAlexey Kardashevskiy 	list_for_each_entry(hose, &hose_list, list_node) {
1277262af557SGuo Chao 		phb = hose->private_data;
12787f2c39e9SFrederic Barrat 		if (phb->type == PNV_PHB_NPU_NVLINK) {
127908f48f32SAlistair Popple 			/* PE#0 is needed for error reporting */
128008f48f32SAlistair Popple 			pnv_ioda_reserve_pe(phb, 0);
1281b521549aSAlistair Popple 			pnv_ioda_setup_npu_PEs(hose->bus);
12821ab66d1fSAlistair Popple 			if (phb->model == PNV_PHB_MODEL_NPU2)
12830e759bd7SAlexey Kardashevskiy 				WARN_ON_ONCE(pnv_npu2_init(hose));
1284ccd1c191SGavin Shan 		}
12857f2c39e9SFrederic Barrat 		if (phb->type == PNV_PHB_NPU_OCAPI) {
12867f2c39e9SFrederic Barrat 			bus = hose->bus;
12877f2c39e9SFrederic Barrat 			list_for_each_entry(pdev, &bus->devices, bus_list)
12887f2c39e9SFrederic Barrat 				pnv_ioda_setup_dev_PE(pdev);
12897f2c39e9SFrederic Barrat 		}
1290fb446ad0SGavin Shan 	}
12910e759bd7SAlexey Kardashevskiy 	list_for_each_entry(hose, &hose_list, list_node) {
12920e759bd7SAlexey Kardashevskiy 		phb = hose->private_data;
12930e759bd7SAlexey Kardashevskiy 		if (phb->type != PNV_PHB_IODA2)
12940e759bd7SAlexey Kardashevskiy 			continue;
12950e759bd7SAlexey Kardashevskiy 
12960e759bd7SAlexey Kardashevskiy 		list_for_each_entry(pe, &phb->ioda.pe_list, list)
12970e759bd7SAlexey Kardashevskiy 			pnv_npu2_map_lpar(pe, MSR_DR | MSR_PR | MSR_HV);
12980e759bd7SAlexey Kardashevskiy 	}
1299fb446ad0SGavin Shan }
1300184cd4a3SBenjamin Herrenschmidt 
1301a8b2f828SGavin Shan #ifdef CONFIG_PCI_IOV
1302ee8222feSWei Yang static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
1303781a868fSWei Yang {
1304781a868fSWei Yang 	struct pci_bus        *bus;
1305781a868fSWei Yang 	struct pci_controller *hose;
1306781a868fSWei Yang 	struct pnv_phb        *phb;
1307781a868fSWei Yang 	struct pci_dn         *pdn;
130802639b0eSWei Yang 	int                    i, j;
1309ee8222feSWei Yang 	int                    m64_bars;
1310781a868fSWei Yang 
1311781a868fSWei Yang 	bus = pdev->bus;
1312781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1313781a868fSWei Yang 	phb = hose->private_data;
1314781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1315781a868fSWei Yang 
1316ee8222feSWei Yang 	if (pdn->m64_single_mode)
1317ee8222feSWei Yang 		m64_bars = num_vfs;
1318ee8222feSWei Yang 	else
1319ee8222feSWei Yang 		m64_bars = 1;
1320ee8222feSWei Yang 
132102639b0eSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
1322ee8222feSWei Yang 		for (j = 0; j < m64_bars; j++) {
1323ee8222feSWei Yang 			if (pdn->m64_map[j][i] == IODA_INVALID_M64)
1324781a868fSWei Yang 				continue;
1325781a868fSWei Yang 			opal_pci_phb_mmio_enable(phb->opal_id,
1326ee8222feSWei Yang 				OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1327ee8222feSWei Yang 			clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1328ee8222feSWei Yang 			pdn->m64_map[j][i] = IODA_INVALID_M64;
1329781a868fSWei Yang 		}
1330781a868fSWei Yang 
1331ee8222feSWei Yang 	kfree(pdn->m64_map);
1332781a868fSWei Yang 	return 0;
1333781a868fSWei Yang }
1334781a868fSWei Yang 
133502639b0eSWei Yang static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
1336781a868fSWei Yang {
1337781a868fSWei Yang 	struct pci_bus        *bus;
1338781a868fSWei Yang 	struct pci_controller *hose;
1339781a868fSWei Yang 	struct pnv_phb        *phb;
1340781a868fSWei Yang 	struct pci_dn         *pdn;
1341781a868fSWei Yang 	unsigned int           win;
1342781a868fSWei Yang 	struct resource       *res;
134302639b0eSWei Yang 	int                    i, j;
1344781a868fSWei Yang 	int64_t                rc;
134502639b0eSWei Yang 	int                    total_vfs;
134602639b0eSWei Yang 	resource_size_t        size, start;
134702639b0eSWei Yang 	int                    pe_num;
1348ee8222feSWei Yang 	int                    m64_bars;
1349781a868fSWei Yang 
1350781a868fSWei Yang 	bus = pdev->bus;
1351781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1352781a868fSWei Yang 	phb = hose->private_data;
1353781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
135402639b0eSWei Yang 	total_vfs = pci_sriov_get_totalvfs(pdev);
1355781a868fSWei Yang 
1356ee8222feSWei Yang 	if (pdn->m64_single_mode)
1357ee8222feSWei Yang 		m64_bars = num_vfs;
1358ee8222feSWei Yang 	else
1359ee8222feSWei Yang 		m64_bars = 1;
136002639b0eSWei Yang 
1361fb37e128SMarkus Elfring 	pdn->m64_map = kmalloc_array(m64_bars,
1362fb37e128SMarkus Elfring 				     sizeof(*pdn->m64_map),
1363fb37e128SMarkus Elfring 				     GFP_KERNEL);
1364ee8222feSWei Yang 	if (!pdn->m64_map)
1365ee8222feSWei Yang 		return -ENOMEM;
1366ee8222feSWei Yang 	/* Initialize the m64_map to IODA_INVALID_M64 */
1367ee8222feSWei Yang 	for (i = 0; i < m64_bars ; i++)
1368ee8222feSWei Yang 		for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1369ee8222feSWei Yang 			pdn->m64_map[i][j] = IODA_INVALID_M64;
1370ee8222feSWei Yang 
1371781a868fSWei Yang 
1372781a868fSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1373781a868fSWei Yang 		res = &pdev->resource[i + PCI_IOV_RESOURCES];
1374781a868fSWei Yang 		if (!res->flags || !res->parent)
1375781a868fSWei Yang 			continue;
1376781a868fSWei Yang 
1377ee8222feSWei Yang 		for (j = 0; j < m64_bars; j++) {
1378781a868fSWei Yang 			do {
1379781a868fSWei Yang 				win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1380781a868fSWei Yang 						phb->ioda.m64_bar_idx + 1, 0);
1381781a868fSWei Yang 
1382781a868fSWei Yang 				if (win >= phb->ioda.m64_bar_idx + 1)
1383781a868fSWei Yang 					goto m64_failed;
1384781a868fSWei Yang 			} while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
1385781a868fSWei Yang 
1386ee8222feSWei Yang 			pdn->m64_map[j][i] = win;
138702639b0eSWei Yang 
1388ee8222feSWei Yang 			if (pdn->m64_single_mode) {
138902639b0eSWei Yang 				size = pci_iov_resource_size(pdev,
139002639b0eSWei Yang 							PCI_IOV_RESOURCES + i);
139102639b0eSWei Yang 				start = res->start + size * j;
139202639b0eSWei Yang 			} else {
139302639b0eSWei Yang 				size = resource_size(res);
139402639b0eSWei Yang 				start = res->start;
139502639b0eSWei Yang 			}
1396781a868fSWei Yang 
1397781a868fSWei Yang 			/* Map the M64 here */
1398ee8222feSWei Yang 			if (pdn->m64_single_mode) {
1399be283eebSWei Yang 				pe_num = pdn->pe_num_map[j];
140002639b0eSWei Yang 				rc = opal_pci_map_pe_mmio_window(phb->opal_id,
140102639b0eSWei Yang 						pe_num, OPAL_M64_WINDOW_TYPE,
1402ee8222feSWei Yang 						pdn->m64_map[j][i], 0);
140302639b0eSWei Yang 			}
140402639b0eSWei Yang 
1405781a868fSWei Yang 			rc = opal_pci_set_phb_mem_window(phb->opal_id,
1406781a868fSWei Yang 						 OPAL_M64_WINDOW_TYPE,
1407ee8222feSWei Yang 						 pdn->m64_map[j][i],
140802639b0eSWei Yang 						 start,
1409781a868fSWei Yang 						 0, /* unused */
141002639b0eSWei Yang 						 size);
141102639b0eSWei Yang 
141202639b0eSWei Yang 
1413781a868fSWei Yang 			if (rc != OPAL_SUCCESS) {
1414781a868fSWei Yang 				dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1415781a868fSWei Yang 					win, rc);
1416781a868fSWei Yang 				goto m64_failed;
1417781a868fSWei Yang 			}
1418781a868fSWei Yang 
1419ee8222feSWei Yang 			if (pdn->m64_single_mode)
1420781a868fSWei Yang 				rc = opal_pci_phb_mmio_enable(phb->opal_id,
1421ee8222feSWei Yang 				     OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
142202639b0eSWei Yang 			else
142302639b0eSWei Yang 				rc = opal_pci_phb_mmio_enable(phb->opal_id,
1424ee8222feSWei Yang 				     OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
142502639b0eSWei Yang 
1426781a868fSWei Yang 			if (rc != OPAL_SUCCESS) {
1427781a868fSWei Yang 				dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1428781a868fSWei Yang 					win, rc);
1429781a868fSWei Yang 				goto m64_failed;
1430781a868fSWei Yang 			}
1431781a868fSWei Yang 		}
143202639b0eSWei Yang 	}
1433781a868fSWei Yang 	return 0;
1434781a868fSWei Yang 
1435781a868fSWei Yang m64_failed:
1436ee8222feSWei Yang 	pnv_pci_vf_release_m64(pdev, num_vfs);
1437781a868fSWei Yang 	return -EBUSY;
1438781a868fSWei Yang }
1439781a868fSWei Yang 
1440c035e37bSAlexey Kardashevskiy static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1441c035e37bSAlexey Kardashevskiy 		int num);
1442c035e37bSAlexey Kardashevskiy 
1443781a868fSWei Yang static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1444781a868fSWei Yang {
1445781a868fSWei Yang 	struct iommu_table    *tbl;
1446781a868fSWei Yang 	int64_t               rc;
1447781a868fSWei Yang 
1448b348aa65SAlexey Kardashevskiy 	tbl = pe->table_group.tables[0];
1449c035e37bSAlexey Kardashevskiy 	rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
1450781a868fSWei Yang 	if (rc)
1451781a868fSWei Yang 		pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1452781a868fSWei Yang 
1453c035e37bSAlexey Kardashevskiy 	pnv_pci_ioda2_set_bypass(pe, false);
14540eaf4defSAlexey Kardashevskiy 	if (pe->table_group.group) {
14550eaf4defSAlexey Kardashevskiy 		iommu_group_put(pe->table_group.group);
14560eaf4defSAlexey Kardashevskiy 		BUG_ON(pe->table_group.group);
1457ac9a5889SAlexey Kardashevskiy 	}
1458e5afdf9dSAlexey Kardashevskiy 	iommu_tce_table_put(tbl);
1459781a868fSWei Yang }
1460781a868fSWei Yang 
1461ee8222feSWei Yang static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
1462781a868fSWei Yang {
1463781a868fSWei Yang 	struct pci_bus        *bus;
1464781a868fSWei Yang 	struct pci_controller *hose;
1465781a868fSWei Yang 	struct pnv_phb        *phb;
1466781a868fSWei Yang 	struct pnv_ioda_pe    *pe, *pe_n;
1467781a868fSWei Yang 	struct pci_dn         *pdn;
1468781a868fSWei Yang 
1469781a868fSWei Yang 	bus = pdev->bus;
1470781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1471781a868fSWei Yang 	phb = hose->private_data;
147202639b0eSWei Yang 	pdn = pci_get_pdn(pdev);
1473781a868fSWei Yang 
1474781a868fSWei Yang 	if (!pdev->is_physfn)
1475781a868fSWei Yang 		return;
1476781a868fSWei Yang 
1477781a868fSWei Yang 	list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1478781a868fSWei Yang 		if (pe->parent_dev != pdev)
1479781a868fSWei Yang 			continue;
1480781a868fSWei Yang 
1481781a868fSWei Yang 		pnv_pci_ioda2_release_dma_pe(pdev, pe);
1482781a868fSWei Yang 
1483781a868fSWei Yang 		/* Remove from list */
1484781a868fSWei Yang 		mutex_lock(&phb->ioda.pe_list_mutex);
1485781a868fSWei Yang 		list_del(&pe->list);
1486781a868fSWei Yang 		mutex_unlock(&phb->ioda.pe_list_mutex);
1487781a868fSWei Yang 
1488781a868fSWei Yang 		pnv_ioda_deconfigure_pe(phb, pe);
1489781a868fSWei Yang 
14901e916772SGavin Shan 		pnv_ioda_free_pe(pe);
1491781a868fSWei Yang 	}
1492781a868fSWei Yang }
1493781a868fSWei Yang 
1494781a868fSWei Yang void pnv_pci_sriov_disable(struct pci_dev *pdev)
1495781a868fSWei Yang {
1496781a868fSWei Yang 	struct pci_bus        *bus;
1497781a868fSWei Yang 	struct pci_controller *hose;
1498781a868fSWei Yang 	struct pnv_phb        *phb;
14991e916772SGavin Shan 	struct pnv_ioda_pe    *pe;
1500781a868fSWei Yang 	struct pci_dn         *pdn;
1501be283eebSWei Yang 	u16                    num_vfs, i;
1502781a868fSWei Yang 
1503781a868fSWei Yang 	bus = pdev->bus;
1504781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1505781a868fSWei Yang 	phb = hose->private_data;
1506781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1507781a868fSWei Yang 	num_vfs = pdn->num_vfs;
1508781a868fSWei Yang 
1509781a868fSWei Yang 	/* Release VF PEs */
1510ee8222feSWei Yang 	pnv_ioda_release_vf_PE(pdev);
1511781a868fSWei Yang 
1512781a868fSWei Yang 	if (phb->type == PNV_PHB_IODA2) {
1513ee8222feSWei Yang 		if (!pdn->m64_single_mode)
1514be283eebSWei Yang 			pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
1515781a868fSWei Yang 
1516781a868fSWei Yang 		/* Release M64 windows */
1517ee8222feSWei Yang 		pnv_pci_vf_release_m64(pdev, num_vfs);
1518781a868fSWei Yang 
1519781a868fSWei Yang 		/* Release PE numbers */
1520be283eebSWei Yang 		if (pdn->m64_single_mode) {
1521be283eebSWei Yang 			for (i = 0; i < num_vfs; i++) {
15221e916772SGavin Shan 				if (pdn->pe_num_map[i] == IODA_INVALID_PE)
15231e916772SGavin Shan 					continue;
15241e916772SGavin Shan 
15251e916772SGavin Shan 				pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
15261e916772SGavin Shan 				pnv_ioda_free_pe(pe);
1527be283eebSWei Yang 			}
1528be283eebSWei Yang 		} else
1529be283eebSWei Yang 			bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1530be283eebSWei Yang 		/* Releasing pe_num_map */
1531be283eebSWei Yang 		kfree(pdn->pe_num_map);
1532781a868fSWei Yang 	}
1533781a868fSWei Yang }
1534781a868fSWei Yang 
1535781a868fSWei Yang static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1536781a868fSWei Yang 				       struct pnv_ioda_pe *pe);
15375eada8a3SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
15380bd97167SAlexey Kardashevskiy static void pnv_ioda_setup_bus_iommu_group(struct pnv_ioda_pe *pe,
15390bd97167SAlexey Kardashevskiy 		struct iommu_table_group *table_group, struct pci_bus *bus);
15400bd97167SAlexey Kardashevskiy 
15415eada8a3SAlexey Kardashevskiy #endif
1542781a868fSWei Yang static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1543781a868fSWei Yang {
1544781a868fSWei Yang 	struct pci_bus        *bus;
1545781a868fSWei Yang 	struct pci_controller *hose;
1546781a868fSWei Yang 	struct pnv_phb        *phb;
1547781a868fSWei Yang 	struct pnv_ioda_pe    *pe;
1548781a868fSWei Yang 	int                    pe_num;
1549781a868fSWei Yang 	u16                    vf_index;
1550781a868fSWei Yang 	struct pci_dn         *pdn;
1551781a868fSWei Yang 
1552781a868fSWei Yang 	bus = pdev->bus;
1553781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1554781a868fSWei Yang 	phb = hose->private_data;
1555781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1556781a868fSWei Yang 
1557781a868fSWei Yang 	if (!pdev->is_physfn)
1558781a868fSWei Yang 		return;
1559781a868fSWei Yang 
1560781a868fSWei Yang 	/* Reserve PE for each VF */
1561781a868fSWei Yang 	for (vf_index = 0; vf_index < num_vfs; vf_index++) {
1562be283eebSWei Yang 		if (pdn->m64_single_mode)
1563be283eebSWei Yang 			pe_num = pdn->pe_num_map[vf_index];
1564be283eebSWei Yang 		else
1565be283eebSWei Yang 			pe_num = *pdn->pe_num_map + vf_index;
1566781a868fSWei Yang 
1567781a868fSWei Yang 		pe = &phb->ioda.pe_array[pe_num];
1568781a868fSWei Yang 		pe->pe_number = pe_num;
1569781a868fSWei Yang 		pe->phb = phb;
1570781a868fSWei Yang 		pe->flags = PNV_IODA_PE_VF;
1571781a868fSWei Yang 		pe->pbus = NULL;
1572781a868fSWei Yang 		pe->parent_dev = pdev;
1573781a868fSWei Yang 		pe->mve_number = -1;
1574781a868fSWei Yang 		pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1575781a868fSWei Yang 			   pci_iov_virtfn_devfn(pdev, vf_index);
1576781a868fSWei Yang 
15771f52f176SRussell Currey 		pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%x\n",
1578781a868fSWei Yang 			hose->global_number, pdev->bus->number,
1579781a868fSWei Yang 			PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1580781a868fSWei Yang 			PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1581781a868fSWei Yang 
1582781a868fSWei Yang 		if (pnv_ioda_configure_pe(phb, pe)) {
1583781a868fSWei Yang 			/* XXX What do we do here ? */
15841e916772SGavin Shan 			pnv_ioda_free_pe(pe);
1585781a868fSWei Yang 			pe->pdev = NULL;
1586781a868fSWei Yang 			continue;
1587781a868fSWei Yang 		}
1588781a868fSWei Yang 
1589781a868fSWei Yang 		/* Put PE to the list */
1590781a868fSWei Yang 		mutex_lock(&phb->ioda.pe_list_mutex);
1591781a868fSWei Yang 		list_add_tail(&pe->list, &phb->ioda.pe_list);
1592781a868fSWei Yang 		mutex_unlock(&phb->ioda.pe_list_mutex);
1593781a868fSWei Yang 
1594781a868fSWei Yang 		pnv_pci_ioda2_setup_dma_pe(phb, pe);
15955eada8a3SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
15960bd97167SAlexey Kardashevskiy 		pnv_ioda_setup_bus_iommu_group(pe, &pe->table_group, NULL);
15975eada8a3SAlexey Kardashevskiy #endif
1598781a868fSWei Yang 	}
1599781a868fSWei Yang }
1600781a868fSWei Yang 
1601781a868fSWei Yang int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1602781a868fSWei Yang {
1603781a868fSWei Yang 	struct pci_bus        *bus;
1604781a868fSWei Yang 	struct pci_controller *hose;
1605781a868fSWei Yang 	struct pnv_phb        *phb;
16061e916772SGavin Shan 	struct pnv_ioda_pe    *pe;
1607781a868fSWei Yang 	struct pci_dn         *pdn;
1608781a868fSWei Yang 	int                    ret;
1609be283eebSWei Yang 	u16                    i;
1610781a868fSWei Yang 
1611781a868fSWei Yang 	bus = pdev->bus;
1612781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1613781a868fSWei Yang 	phb = hose->private_data;
1614781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1615781a868fSWei Yang 
1616781a868fSWei Yang 	if (phb->type == PNV_PHB_IODA2) {
1617b0331854SWei Yang 		if (!pdn->vfs_expanded) {
1618b0331854SWei Yang 			dev_info(&pdev->dev, "don't support this SRIOV device"
1619b0331854SWei Yang 				" with non 64bit-prefetchable IOV BAR\n");
1620b0331854SWei Yang 			return -ENOSPC;
1621b0331854SWei Yang 		}
1622b0331854SWei Yang 
1623ee8222feSWei Yang 		/*
1624ee8222feSWei Yang 		 * When M64 BARs functions in Single PE mode, the number of VFs
1625ee8222feSWei Yang 		 * could be enabled must be less than the number of M64 BARs.
1626ee8222feSWei Yang 		 */
1627ee8222feSWei Yang 		if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1628ee8222feSWei Yang 			dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1629ee8222feSWei Yang 			return -EBUSY;
1630ee8222feSWei Yang 		}
1631ee8222feSWei Yang 
1632be283eebSWei Yang 		/* Allocating pe_num_map */
1633be283eebSWei Yang 		if (pdn->m64_single_mode)
1634fb37e128SMarkus Elfring 			pdn->pe_num_map = kmalloc_array(num_vfs,
1635fb37e128SMarkus Elfring 							sizeof(*pdn->pe_num_map),
1636be283eebSWei Yang 							GFP_KERNEL);
1637be283eebSWei Yang 		else
1638be283eebSWei Yang 			pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1639be283eebSWei Yang 
1640be283eebSWei Yang 		if (!pdn->pe_num_map)
1641be283eebSWei Yang 			return -ENOMEM;
1642be283eebSWei Yang 
1643be283eebSWei Yang 		if (pdn->m64_single_mode)
1644be283eebSWei Yang 			for (i = 0; i < num_vfs; i++)
1645be283eebSWei Yang 				pdn->pe_num_map[i] = IODA_INVALID_PE;
1646be283eebSWei Yang 
1647781a868fSWei Yang 		/* Calculate available PE for required VFs */
1648be283eebSWei Yang 		if (pdn->m64_single_mode) {
1649be283eebSWei Yang 			for (i = 0; i < num_vfs; i++) {
16501e916772SGavin Shan 				pe = pnv_ioda_alloc_pe(phb);
16511e916772SGavin Shan 				if (!pe) {
1652be283eebSWei Yang 					ret = -EBUSY;
1653be283eebSWei Yang 					goto m64_failed;
1654be283eebSWei Yang 				}
16551e916772SGavin Shan 
16561e916772SGavin Shan 				pdn->pe_num_map[i] = pe->pe_number;
1657be283eebSWei Yang 			}
1658be283eebSWei Yang 		} else {
1659781a868fSWei Yang 			mutex_lock(&phb->ioda.pe_alloc_mutex);
1660be283eebSWei Yang 			*pdn->pe_num_map = bitmap_find_next_zero_area(
166192b8f137SGavin Shan 				phb->ioda.pe_alloc, phb->ioda.total_pe_num,
1662781a868fSWei Yang 				0, num_vfs, 0);
166392b8f137SGavin Shan 			if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
1664781a868fSWei Yang 				mutex_unlock(&phb->ioda.pe_alloc_mutex);
1665781a868fSWei Yang 				dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1666be283eebSWei Yang 				kfree(pdn->pe_num_map);
1667781a868fSWei Yang 				return -EBUSY;
1668781a868fSWei Yang 			}
1669be283eebSWei Yang 			bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1670781a868fSWei Yang 			mutex_unlock(&phb->ioda.pe_alloc_mutex);
1671be283eebSWei Yang 		}
1672be283eebSWei Yang 		pdn->num_vfs = num_vfs;
1673781a868fSWei Yang 
1674781a868fSWei Yang 		/* Assign M64 window accordingly */
167502639b0eSWei Yang 		ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
1676781a868fSWei Yang 		if (ret) {
1677781a868fSWei Yang 			dev_info(&pdev->dev, "Not enough M64 window resources\n");
1678781a868fSWei Yang 			goto m64_failed;
1679781a868fSWei Yang 		}
1680781a868fSWei Yang 
1681781a868fSWei Yang 		/*
1682781a868fSWei Yang 		 * When using one M64 BAR to map one IOV BAR, we need to shift
1683781a868fSWei Yang 		 * the IOV BAR according to the PE# allocated to the VFs.
1684781a868fSWei Yang 		 * Otherwise, the PE# for the VF will conflict with others.
1685781a868fSWei Yang 		 */
1686ee8222feSWei Yang 		if (!pdn->m64_single_mode) {
1687be283eebSWei Yang 			ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
1688781a868fSWei Yang 			if (ret)
1689781a868fSWei Yang 				goto m64_failed;
1690781a868fSWei Yang 		}
169102639b0eSWei Yang 	}
1692781a868fSWei Yang 
1693781a868fSWei Yang 	/* Setup VF PEs */
1694781a868fSWei Yang 	pnv_ioda_setup_vf_PE(pdev, num_vfs);
1695781a868fSWei Yang 
1696781a868fSWei Yang 	return 0;
1697781a868fSWei Yang 
1698781a868fSWei Yang m64_failed:
1699be283eebSWei Yang 	if (pdn->m64_single_mode) {
1700be283eebSWei Yang 		for (i = 0; i < num_vfs; i++) {
17011e916772SGavin Shan 			if (pdn->pe_num_map[i] == IODA_INVALID_PE)
17021e916772SGavin Shan 				continue;
17031e916772SGavin Shan 
17041e916772SGavin Shan 			pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
17051e916772SGavin Shan 			pnv_ioda_free_pe(pe);
1706be283eebSWei Yang 		}
1707be283eebSWei Yang 	} else
1708be283eebSWei Yang 		bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1709be283eebSWei Yang 
1710be283eebSWei Yang 	/* Releasing pe_num_map */
1711be283eebSWei Yang 	kfree(pdn->pe_num_map);
1712781a868fSWei Yang 
1713781a868fSWei Yang 	return ret;
1714781a868fSWei Yang }
1715781a868fSWei Yang 
1716988fc3baSBryant G. Ly int pnv_pcibios_sriov_disable(struct pci_dev *pdev)
1717a8b2f828SGavin Shan {
1718781a868fSWei Yang 	pnv_pci_sriov_disable(pdev);
1719781a868fSWei Yang 
1720a8b2f828SGavin Shan 	/* Release PCI data */
1721a8b2f828SGavin Shan 	remove_dev_pci_data(pdev);
1722a8b2f828SGavin Shan 	return 0;
1723a8b2f828SGavin Shan }
1724a8b2f828SGavin Shan 
1725988fc3baSBryant G. Ly int pnv_pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1726a8b2f828SGavin Shan {
1727a8b2f828SGavin Shan 	/* Allocate PCI data */
1728a8b2f828SGavin Shan 	add_dev_pci_data(pdev);
1729781a868fSWei Yang 
1730ee8222feSWei Yang 	return pnv_pci_sriov_enable(pdev, num_vfs);
1731a8b2f828SGavin Shan }
1732a8b2f828SGavin Shan #endif /* CONFIG_PCI_IOV */
1733a8b2f828SGavin Shan 
1734959c9bddSGavin Shan static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
1735184cd4a3SBenjamin Herrenschmidt {
1736b72c1f65SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(pdev);
1737959c9bddSGavin Shan 	struct pnv_ioda_pe *pe;
1738184cd4a3SBenjamin Herrenschmidt 
1739959c9bddSGavin Shan 	/*
1740959c9bddSGavin Shan 	 * The function can be called while the PE#
1741959c9bddSGavin Shan 	 * hasn't been assigned. Do nothing for the
1742959c9bddSGavin Shan 	 * case.
1743959c9bddSGavin Shan 	 */
1744959c9bddSGavin Shan 	if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1745959c9bddSGavin Shan 		return;
1746184cd4a3SBenjamin Herrenschmidt 
1747959c9bddSGavin Shan 	pe = &phb->ioda.pe_array[pdn->pe_number];
1748cd15b048SBenjamin Herrenschmidt 	WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
17490e1ffef0SAlexey Kardashevskiy 	set_dma_offset(&pdev->dev, pe->tce_bypass_base);
1750b348aa65SAlexey Kardashevskiy 	set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
17514617082eSAlexey Kardashevskiy 	/*
17524617082eSAlexey Kardashevskiy 	 * Note: iommu_add_device() will fail here as
17534617082eSAlexey Kardashevskiy 	 * for physical PE: the device is already added by now;
17544617082eSAlexey Kardashevskiy 	 * for virtual PE: sysfs entries are not ready yet and
17554617082eSAlexey Kardashevskiy 	 * tce_iommu_bus_notifier will add the device to a group later.
17564617082eSAlexey Kardashevskiy 	 */
1757184cd4a3SBenjamin Herrenschmidt }
1758184cd4a3SBenjamin Herrenschmidt 
1759a0f98629SRussell Currey static bool pnv_pci_ioda_pe_single_vendor(struct pnv_ioda_pe *pe)
1760a0f98629SRussell Currey {
1761a0f98629SRussell Currey 	unsigned short vendor = 0;
1762a0f98629SRussell Currey 	struct pci_dev *pdev;
1763a0f98629SRussell Currey 
1764a0f98629SRussell Currey 	if (pe->device_count == 1)
1765a0f98629SRussell Currey 		return true;
1766a0f98629SRussell Currey 
1767a0f98629SRussell Currey 	/* pe->pdev should be set if it's a single device, pe->pbus if not */
1768a0f98629SRussell Currey 	if (!pe->pbus)
1769a0f98629SRussell Currey 		return true;
1770a0f98629SRussell Currey 
1771a0f98629SRussell Currey 	list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
1772a0f98629SRussell Currey 		if (!vendor) {
1773a0f98629SRussell Currey 			vendor = pdev->vendor;
1774a0f98629SRussell Currey 			continue;
1775a0f98629SRussell Currey 		}
1776a0f98629SRussell Currey 
1777a0f98629SRussell Currey 		if (pdev->vendor != vendor)
1778a0f98629SRussell Currey 			return false;
1779a0f98629SRussell Currey 	}
1780a0f98629SRussell Currey 
1781a0f98629SRussell Currey 	return true;
1782a0f98629SRussell Currey }
1783a0f98629SRussell Currey 
17848e3f1b1dSRussell Currey /*
17858e3f1b1dSRussell Currey  * Reconfigure TVE#0 to be usable as 64-bit DMA space.
17868e3f1b1dSRussell Currey  *
17878e3f1b1dSRussell Currey  * The first 4GB of virtual memory for a PE is reserved for 32-bit accesses.
17888e3f1b1dSRussell Currey  * Devices can only access more than that if bit 59 of the PCI address is set
17898e3f1b1dSRussell Currey  * by hardware, which indicates TVE#1 should be used instead of TVE#0.
17908e3f1b1dSRussell Currey  * Many PCI devices are not capable of addressing that many bits, and as a
17918e3f1b1dSRussell Currey  * result are limited to the 4GB of virtual memory made available to 32-bit
17928e3f1b1dSRussell Currey  * devices in TVE#0.
17938e3f1b1dSRussell Currey  *
17948e3f1b1dSRussell Currey  * In order to work around this, reconfigure TVE#0 to be suitable for 64-bit
17958e3f1b1dSRussell Currey  * devices by configuring the virtual memory past the first 4GB inaccessible
17968e3f1b1dSRussell Currey  * by 64-bit DMAs.  This should only be used by devices that want more than
17978e3f1b1dSRussell Currey  * 4GB, and only on PEs that have no 32-bit devices.
17988e3f1b1dSRussell Currey  *
17998e3f1b1dSRussell Currey  * Currently this will only work on PHB3 (POWER8).
18008e3f1b1dSRussell Currey  */
18018e3f1b1dSRussell Currey static int pnv_pci_ioda_dma_64bit_bypass(struct pnv_ioda_pe *pe)
18028e3f1b1dSRussell Currey {
18038e3f1b1dSRussell Currey 	u64 window_size, table_size, tce_count, addr;
18048e3f1b1dSRussell Currey 	struct page *table_pages;
18058e3f1b1dSRussell Currey 	u64 tce_order = 28; /* 256MB TCEs */
18068e3f1b1dSRussell Currey 	__be64 *tces;
18078e3f1b1dSRussell Currey 	s64 rc;
18088e3f1b1dSRussell Currey 
18098e3f1b1dSRussell Currey 	/*
18108e3f1b1dSRussell Currey 	 * Window size needs to be a power of two, but needs to account for
18118e3f1b1dSRussell Currey 	 * shifting memory by the 4GB offset required to skip 32bit space.
18128e3f1b1dSRussell Currey 	 */
18138e3f1b1dSRussell Currey 	window_size = roundup_pow_of_two(memory_hotplug_max() + (1ULL << 32));
18148e3f1b1dSRussell Currey 	tce_count = window_size >> tce_order;
18158e3f1b1dSRussell Currey 	table_size = tce_count << 3;
18168e3f1b1dSRussell Currey 
18178e3f1b1dSRussell Currey 	if (table_size < PAGE_SIZE)
18188e3f1b1dSRussell Currey 		table_size = PAGE_SIZE;
18198e3f1b1dSRussell Currey 
18208e3f1b1dSRussell Currey 	table_pages = alloc_pages_node(pe->phb->hose->node, GFP_KERNEL,
18218e3f1b1dSRussell Currey 				       get_order(table_size));
18228e3f1b1dSRussell Currey 	if (!table_pages)
18238e3f1b1dSRussell Currey 		goto err;
18248e3f1b1dSRussell Currey 
18258e3f1b1dSRussell Currey 	tces = page_address(table_pages);
18268e3f1b1dSRussell Currey 	if (!tces)
18278e3f1b1dSRussell Currey 		goto err;
18288e3f1b1dSRussell Currey 
18298e3f1b1dSRussell Currey 	memset(tces, 0, table_size);
18308e3f1b1dSRussell Currey 
18318e3f1b1dSRussell Currey 	for (addr = 0; addr < memory_hotplug_max(); addr += (1 << tce_order)) {
18328e3f1b1dSRussell Currey 		tces[(addr + (1ULL << 32)) >> tce_order] =
18338e3f1b1dSRussell Currey 			cpu_to_be64(addr | TCE_PCI_READ | TCE_PCI_WRITE);
18348e3f1b1dSRussell Currey 	}
18358e3f1b1dSRussell Currey 
18368e3f1b1dSRussell Currey 	rc = opal_pci_map_pe_dma_window(pe->phb->opal_id,
18378e3f1b1dSRussell Currey 					pe->pe_number,
18388e3f1b1dSRussell Currey 					/* reconfigure window 0 */
18398e3f1b1dSRussell Currey 					(pe->pe_number << 1) + 0,
18408e3f1b1dSRussell Currey 					1,
18418e3f1b1dSRussell Currey 					__pa(tces),
18428e3f1b1dSRussell Currey 					table_size,
18438e3f1b1dSRussell Currey 					1 << tce_order);
18448e3f1b1dSRussell Currey 	if (rc == OPAL_SUCCESS) {
18458e3f1b1dSRussell Currey 		pe_info(pe, "Using 64-bit DMA iommu bypass (through TVE#0)\n");
18468e3f1b1dSRussell Currey 		return 0;
18478e3f1b1dSRussell Currey 	}
18488e3f1b1dSRussell Currey err:
18498e3f1b1dSRussell Currey 	pe_err(pe, "Error configuring 64-bit DMA bypass\n");
18508e3f1b1dSRussell Currey 	return -EIO;
18518e3f1b1dSRussell Currey }
18528e3f1b1dSRussell Currey 
1853763d2d8dSDaniel Axtens static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
1854cd15b048SBenjamin Herrenschmidt {
1855763d2d8dSDaniel Axtens 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1856763d2d8dSDaniel Axtens 	struct pnv_phb *phb = hose->private_data;
1857cd15b048SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(pdev);
1858cd15b048SBenjamin Herrenschmidt 	struct pnv_ioda_pe *pe;
1859cd15b048SBenjamin Herrenschmidt 	uint64_t top;
1860cd15b048SBenjamin Herrenschmidt 	bool bypass = false;
18618e3f1b1dSRussell Currey 	s64 rc;
1862cd15b048SBenjamin Herrenschmidt 
1863cd15b048SBenjamin Herrenschmidt 	if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1864ed7158baSIngo Molnar 		return -ENODEV;
1865cd15b048SBenjamin Herrenschmidt 
1866cd15b048SBenjamin Herrenschmidt 	pe = &phb->ioda.pe_array[pdn->pe_number];
1867cd15b048SBenjamin Herrenschmidt 	if (pe->tce_bypass_enabled) {
1868cd15b048SBenjamin Herrenschmidt 		top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1869cd15b048SBenjamin Herrenschmidt 		bypass = (dma_mask >= top);
1870cd15b048SBenjamin Herrenschmidt 	}
1871cd15b048SBenjamin Herrenschmidt 
1872cd15b048SBenjamin Herrenschmidt 	if (bypass) {
1873cd15b048SBenjamin Herrenschmidt 		dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
18742d9d6f6cSChristoph Hellwig 		set_dma_ops(&pdev->dev, &dma_nommu_ops);
1875cd15b048SBenjamin Herrenschmidt 	} else {
18768e3f1b1dSRussell Currey 		/*
18778e3f1b1dSRussell Currey 		 * If the device can't set the TCE bypass bit but still wants
18788e3f1b1dSRussell Currey 		 * to access 4GB or more, on PHB3 we can reconfigure TVE#0 to
18798e3f1b1dSRussell Currey 		 * bypass the 32-bit region and be usable for 64-bit DMAs.
18808e3f1b1dSRussell Currey 		 * The device needs to be able to address all of this space.
18818e3f1b1dSRussell Currey 		 */
18828e3f1b1dSRussell Currey 		if (dma_mask >> 32 &&
18838e3f1b1dSRussell Currey 		    dma_mask > (memory_hotplug_max() + (1ULL << 32)) &&
18848e3f1b1dSRussell Currey 		    pnv_pci_ioda_pe_single_vendor(pe) &&
18858e3f1b1dSRussell Currey 		    phb->model == PNV_PHB_MODEL_PHB3) {
18868e3f1b1dSRussell Currey 			/* Configure the bypass mode */
18878e3f1b1dSRussell Currey 			rc = pnv_pci_ioda_dma_64bit_bypass(pe);
18888e3f1b1dSRussell Currey 			if (rc)
18898e3f1b1dSRussell Currey 				return rc;
18908e3f1b1dSRussell Currey 			/* 4GB offset bypasses 32-bit space */
18918e3f1b1dSRussell Currey 			set_dma_offset(&pdev->dev, (1ULL << 32));
18922d9d6f6cSChristoph Hellwig 			set_dma_ops(&pdev->dev, &dma_nommu_ops);
1893253fd51eSAlistair Popple 		} else if (dma_mask >> 32 && dma_mask != DMA_BIT_MASK(64)) {
1894253fd51eSAlistair Popple 			/*
1895253fd51eSAlistair Popple 			 * Fail the request if a DMA mask between 32 and 64 bits
1896253fd51eSAlistair Popple 			 * was requested but couldn't be fulfilled. Ideally we
1897253fd51eSAlistair Popple 			 * would do this for 64-bits but historically we have
1898253fd51eSAlistair Popple 			 * always fallen back to 32-bits.
1899253fd51eSAlistair Popple 			 */
1900253fd51eSAlistair Popple 			return -ENOMEM;
19018e3f1b1dSRussell Currey 		} else {
1902cd15b048SBenjamin Herrenschmidt 			dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1903cd15b048SBenjamin Herrenschmidt 			set_dma_ops(&pdev->dev, &dma_iommu_ops);
1904cd15b048SBenjamin Herrenschmidt 		}
19058e3f1b1dSRussell Currey 	}
1906a32305bfSBrian W Hart 	*pdev->dev.dma_mask = dma_mask;
19075d2aa710SAlistair Popple 
19085d2aa710SAlistair Popple 	/* Update peer npu devices */
1909f9f83456SAlexey Kardashevskiy 	pnv_npu_try_dma_set_bypass(pdev, bypass);
19105d2aa710SAlistair Popple 
1911cd15b048SBenjamin Herrenschmidt 	return 0;
1912cd15b048SBenjamin Herrenschmidt }
1913cd15b048SBenjamin Herrenschmidt 
191453522982SAndrew Donnellan static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
1915fe7e85c6SGavin Shan {
191653522982SAndrew Donnellan 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
191753522982SAndrew Donnellan 	struct pnv_phb *phb = hose->private_data;
1918fe7e85c6SGavin Shan 	struct pci_dn *pdn = pci_get_pdn(pdev);
1919fe7e85c6SGavin Shan 	struct pnv_ioda_pe *pe;
1920fe7e85c6SGavin Shan 	u64 end, mask;
1921fe7e85c6SGavin Shan 
1922fe7e85c6SGavin Shan 	if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1923fe7e85c6SGavin Shan 		return 0;
1924fe7e85c6SGavin Shan 
1925fe7e85c6SGavin Shan 	pe = &phb->ioda.pe_array[pdn->pe_number];
1926fe7e85c6SGavin Shan 	if (!pe->tce_bypass_enabled)
1927fe7e85c6SGavin Shan 		return __dma_get_required_mask(&pdev->dev);
1928fe7e85c6SGavin Shan 
1929fe7e85c6SGavin Shan 
1930fe7e85c6SGavin Shan 	end = pe->tce_bypass_base + memblock_end_of_DRAM();
1931fe7e85c6SGavin Shan 	mask = 1ULL << (fls64(end) - 1);
1932fe7e85c6SGavin Shan 	mask += mask - 1;
1933fe7e85c6SGavin Shan 
1934fe7e85c6SGavin Shan 	return mask;
1935fe7e85c6SGavin Shan }
1936fe7e85c6SGavin Shan 
19375eada8a3SAlexey Kardashevskiy static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe, struct pci_bus *bus)
193874251fe2SBenjamin Herrenschmidt {
193974251fe2SBenjamin Herrenschmidt 	struct pci_dev *dev;
194074251fe2SBenjamin Herrenschmidt 
194174251fe2SBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
1942b348aa65SAlexey Kardashevskiy 		set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
1943e91c2511SBenjamin Herrenschmidt 		set_dma_offset(&dev->dev, pe->tce_bypass_base);
1944dff4a39eSGavin Shan 
19455c89a87dSAlexey Kardashevskiy 		if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
19465eada8a3SAlexey Kardashevskiy 			pnv_ioda_setup_bus_dma(pe, dev->subordinate);
194774251fe2SBenjamin Herrenschmidt 	}
194874251fe2SBenjamin Herrenschmidt }
194974251fe2SBenjamin Herrenschmidt 
1950fd141d1aSBenjamin Herrenschmidt static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1951fd141d1aSBenjamin Herrenschmidt 						     bool real_mode)
1952fd141d1aSBenjamin Herrenschmidt {
1953fd141d1aSBenjamin Herrenschmidt 	return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1954fd141d1aSBenjamin Herrenschmidt 		(phb->regs + 0x210);
1955fd141d1aSBenjamin Herrenschmidt }
1956fd141d1aSBenjamin Herrenschmidt 
1957a34ab7c3SBenjamin Herrenschmidt static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
1958decbda25SAlexey Kardashevskiy 		unsigned long index, unsigned long npages, bool rm)
19594cce9550SGavin Shan {
19600eaf4defSAlexey Kardashevskiy 	struct iommu_table_group_link *tgl = list_first_entry_or_null(
19610eaf4defSAlexey Kardashevskiy 			&tbl->it_group_list, struct iommu_table_group_link,
19620eaf4defSAlexey Kardashevskiy 			next);
19630eaf4defSAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1964b348aa65SAlexey Kardashevskiy 			struct pnv_ioda_pe, table_group);
1965fd141d1aSBenjamin Herrenschmidt 	__be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
19664cce9550SGavin Shan 	unsigned long start, end, inc;
19674cce9550SGavin Shan 
1968decbda25SAlexey Kardashevskiy 	start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1969decbda25SAlexey Kardashevskiy 	end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1970decbda25SAlexey Kardashevskiy 			npages - 1);
19714cce9550SGavin Shan 
19724cce9550SGavin Shan 	/* p7ioc-style invalidation, 2 TCEs per write */
19734cce9550SGavin Shan 	start |= (1ull << 63);
19744cce9550SGavin Shan 	end |= (1ull << 63);
19754cce9550SGavin Shan 	inc = 16;
19764cce9550SGavin Shan         end |= inc - 1;	/* round up end to be different than start */
19774cce9550SGavin Shan 
19784cce9550SGavin Shan         mb(); /* Ensure above stores are visible */
19794cce9550SGavin Shan         while (start <= end) {
19808e0a1611SAlexey Kardashevskiy 		if (rm)
1981001ff2eeSMichael Ellerman 			__raw_rm_writeq_be(start, invalidate);
19828e0a1611SAlexey Kardashevskiy 		else
1983001ff2eeSMichael Ellerman 			__raw_writeq_be(start, invalidate);
1984001ff2eeSMichael Ellerman 
19854cce9550SGavin Shan                 start += inc;
19864cce9550SGavin Shan         }
19874cce9550SGavin Shan 
19884cce9550SGavin Shan 	/*
19894cce9550SGavin Shan 	 * The iommu layer will do another mb() for us on build()
19904cce9550SGavin Shan 	 * and we don't care on free()
19914cce9550SGavin Shan 	 */
19924cce9550SGavin Shan }
19934cce9550SGavin Shan 
1994decbda25SAlexey Kardashevskiy static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1995decbda25SAlexey Kardashevskiy 		long npages, unsigned long uaddr,
1996decbda25SAlexey Kardashevskiy 		enum dma_data_direction direction,
199700085f1eSKrzysztof Kozlowski 		unsigned long attrs)
1998decbda25SAlexey Kardashevskiy {
1999decbda25SAlexey Kardashevskiy 	int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
2000decbda25SAlexey Kardashevskiy 			attrs);
2001decbda25SAlexey Kardashevskiy 
200208acce1cSBenjamin Herrenschmidt 	if (!ret)
2003a34ab7c3SBenjamin Herrenschmidt 		pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
2004decbda25SAlexey Kardashevskiy 
2005decbda25SAlexey Kardashevskiy 	return ret;
2006decbda25SAlexey Kardashevskiy }
2007decbda25SAlexey Kardashevskiy 
200805c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
200905c6cfb9SAlexey Kardashevskiy static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
201005c6cfb9SAlexey Kardashevskiy 		unsigned long *hpa, enum dma_data_direction *direction)
201105c6cfb9SAlexey Kardashevskiy {
2012a68bd126SAlexey Kardashevskiy 	long ret = pnv_tce_xchg(tbl, index, hpa, direction, true);
201305c6cfb9SAlexey Kardashevskiy 
201408acce1cSBenjamin Herrenschmidt 	if (!ret)
2015a34ab7c3SBenjamin Herrenschmidt 		pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
201605c6cfb9SAlexey Kardashevskiy 
201705c6cfb9SAlexey Kardashevskiy 	return ret;
201805c6cfb9SAlexey Kardashevskiy }
2019a540aa56SAlexey Kardashevskiy 
2020a540aa56SAlexey Kardashevskiy static int pnv_ioda1_tce_xchg_rm(struct iommu_table *tbl, long index,
2021a540aa56SAlexey Kardashevskiy 		unsigned long *hpa, enum dma_data_direction *direction)
2022a540aa56SAlexey Kardashevskiy {
2023a68bd126SAlexey Kardashevskiy 	long ret = pnv_tce_xchg(tbl, index, hpa, direction, false);
2024a540aa56SAlexey Kardashevskiy 
2025a540aa56SAlexey Kardashevskiy 	if (!ret)
2026a540aa56SAlexey Kardashevskiy 		pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, true);
2027a540aa56SAlexey Kardashevskiy 
2028a540aa56SAlexey Kardashevskiy 	return ret;
2029a540aa56SAlexey Kardashevskiy }
203005c6cfb9SAlexey Kardashevskiy #endif
203105c6cfb9SAlexey Kardashevskiy 
2032decbda25SAlexey Kardashevskiy static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
2033decbda25SAlexey Kardashevskiy 		long npages)
2034decbda25SAlexey Kardashevskiy {
2035decbda25SAlexey Kardashevskiy 	pnv_tce_free(tbl, index, npages);
2036decbda25SAlexey Kardashevskiy 
2037a34ab7c3SBenjamin Herrenschmidt 	pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
2038decbda25SAlexey Kardashevskiy }
2039decbda25SAlexey Kardashevskiy 
2040da004c36SAlexey Kardashevskiy static struct iommu_table_ops pnv_ioda1_iommu_ops = {
2041decbda25SAlexey Kardashevskiy 	.set = pnv_ioda1_tce_build,
204205c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
204305c6cfb9SAlexey Kardashevskiy 	.exchange = pnv_ioda1_tce_xchg,
2044a540aa56SAlexey Kardashevskiy 	.exchange_rm = pnv_ioda1_tce_xchg_rm,
2045090bad39SAlexey Kardashevskiy 	.useraddrptr = pnv_tce_useraddrptr,
204605c6cfb9SAlexey Kardashevskiy #endif
2047decbda25SAlexey Kardashevskiy 	.clear = pnv_ioda1_tce_free,
2048da004c36SAlexey Kardashevskiy 	.get = pnv_tce_get,
2049da004c36SAlexey Kardashevskiy };
2050da004c36SAlexey Kardashevskiy 
2051a34ab7c3SBenjamin Herrenschmidt #define PHB3_TCE_KILL_INVAL_ALL		PPC_BIT(0)
2052a34ab7c3SBenjamin Herrenschmidt #define PHB3_TCE_KILL_INVAL_PE		PPC_BIT(1)
2053a34ab7c3SBenjamin Herrenschmidt #define PHB3_TCE_KILL_INVAL_ONE		PPC_BIT(2)
2054bef9253fSAlexey Kardashevskiy 
20556b3d12a9SAlistair Popple static void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
20560bbcdb43SAlexey Kardashevskiy {
2057fd141d1aSBenjamin Herrenschmidt 	__be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
2058a34ab7c3SBenjamin Herrenschmidt 	const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
20590bbcdb43SAlexey Kardashevskiy 
20600bbcdb43SAlexey Kardashevskiy 	mb(); /* Ensure previous TCE table stores are visible */
20610bbcdb43SAlexey Kardashevskiy 	if (rm)
2062001ff2eeSMichael Ellerman 		__raw_rm_writeq_be(val, invalidate);
20630bbcdb43SAlexey Kardashevskiy 	else
2064001ff2eeSMichael Ellerman 		__raw_writeq_be(val, invalidate);
20650bbcdb43SAlexey Kardashevskiy }
20660bbcdb43SAlexey Kardashevskiy 
2067a34ab7c3SBenjamin Herrenschmidt static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
20685780fb04SAlexey Kardashevskiy {
20695780fb04SAlexey Kardashevskiy 	/* 01xb - invalidate TCEs that match the specified PE# */
2070fd141d1aSBenjamin Herrenschmidt 	__be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
2071a34ab7c3SBenjamin Herrenschmidt 	unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
20725780fb04SAlexey Kardashevskiy 
20735780fb04SAlexey Kardashevskiy 	mb(); /* Ensure above stores are visible */
2074001ff2eeSMichael Ellerman 	__raw_writeq_be(val, invalidate);
20755780fb04SAlexey Kardashevskiy }
20765780fb04SAlexey Kardashevskiy 
2077fd141d1aSBenjamin Herrenschmidt static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
2078fd141d1aSBenjamin Herrenschmidt 					unsigned shift, unsigned long index,
2079fd141d1aSBenjamin Herrenschmidt 					unsigned long npages)
20804cce9550SGavin Shan {
20814d902195SAlexey Kardashevskiy 	__be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
20824cce9550SGavin Shan 	unsigned long start, end, inc;
20834cce9550SGavin Shan 
20844cce9550SGavin Shan 	/* We'll invalidate DMA address in PE scope */
2085a34ab7c3SBenjamin Herrenschmidt 	start = PHB3_TCE_KILL_INVAL_ONE;
2086fd141d1aSBenjamin Herrenschmidt 	start |= (pe->pe_number & 0xFF);
20874cce9550SGavin Shan 	end = start;
20884cce9550SGavin Shan 
20894cce9550SGavin Shan 	/* Figure out the start, end and step */
2090decbda25SAlexey Kardashevskiy 	start |= (index << shift);
2091decbda25SAlexey Kardashevskiy 	end |= ((index + npages - 1) << shift);
2092b0376c9bSAlexey Kardashevskiy 	inc = (0x1ull << shift);
20934cce9550SGavin Shan 	mb();
20944cce9550SGavin Shan 
20954cce9550SGavin Shan 	while (start <= end) {
20968e0a1611SAlexey Kardashevskiy 		if (rm)
2097001ff2eeSMichael Ellerman 			__raw_rm_writeq_be(start, invalidate);
20988e0a1611SAlexey Kardashevskiy 		else
2099001ff2eeSMichael Ellerman 			__raw_writeq_be(start, invalidate);
21004cce9550SGavin Shan 		start += inc;
21014cce9550SGavin Shan 	}
21024cce9550SGavin Shan }
21034cce9550SGavin Shan 
2104f0228c41SBenjamin Herrenschmidt static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
2105f0228c41SBenjamin Herrenschmidt {
2106f0228c41SBenjamin Herrenschmidt 	struct pnv_phb *phb = pe->phb;
2107f0228c41SBenjamin Herrenschmidt 
2108f0228c41SBenjamin Herrenschmidt 	if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2109f0228c41SBenjamin Herrenschmidt 		pnv_pci_phb3_tce_invalidate_pe(pe);
2110f0228c41SBenjamin Herrenschmidt 	else
2111f0228c41SBenjamin Herrenschmidt 		opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
2112f0228c41SBenjamin Herrenschmidt 				  pe->pe_number, 0, 0, 0);
2113f0228c41SBenjamin Herrenschmidt }
2114f0228c41SBenjamin Herrenschmidt 
2115e57080f1SAlexey Kardashevskiy static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
2116e57080f1SAlexey Kardashevskiy 		unsigned long index, unsigned long npages, bool rm)
2117e57080f1SAlexey Kardashevskiy {
2118e57080f1SAlexey Kardashevskiy 	struct iommu_table_group_link *tgl;
2119e57080f1SAlexey Kardashevskiy 
2120a540aa56SAlexey Kardashevskiy 	list_for_each_entry_lockless(tgl, &tbl->it_group_list, next) {
2121e57080f1SAlexey Kardashevskiy 		struct pnv_ioda_pe *pe = container_of(tgl->table_group,
2122e57080f1SAlexey Kardashevskiy 				struct pnv_ioda_pe, table_group);
2123f0228c41SBenjamin Herrenschmidt 		struct pnv_phb *phb = pe->phb;
2124f0228c41SBenjamin Herrenschmidt 		unsigned int shift = tbl->it_page_shift;
2125f0228c41SBenjamin Herrenschmidt 
2126616badd2SAlistair Popple 		/*
2127616badd2SAlistair Popple 		 * NVLink1 can use the TCE kill register directly as
2128616badd2SAlistair Popple 		 * it's the same as PHB3. NVLink2 is different and
2129616badd2SAlistair Popple 		 * should go via the OPAL call.
2130616badd2SAlistair Popple 		 */
2131616badd2SAlistair Popple 		if (phb->model == PNV_PHB_MODEL_NPU) {
21320bbcdb43SAlexey Kardashevskiy 			/*
21330bbcdb43SAlexey Kardashevskiy 			 * The NVLink hardware does not support TCE kill
21340bbcdb43SAlexey Kardashevskiy 			 * per TCE entry so we have to invalidate
21350bbcdb43SAlexey Kardashevskiy 			 * the entire cache for it.
21360bbcdb43SAlexey Kardashevskiy 			 */
2137f0228c41SBenjamin Herrenschmidt 			pnv_pci_phb3_tce_invalidate_entire(phb, rm);
21385d2aa710SAlistair Popple 			continue;
21395d2aa710SAlistair Popple 		}
2140f0228c41SBenjamin Herrenschmidt 		if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2141f0228c41SBenjamin Herrenschmidt 			pnv_pci_phb3_tce_invalidate(pe, rm, shift,
214285674868SAlexey Kardashevskiy 						    index, npages);
2143f0228c41SBenjamin Herrenschmidt 		else
2144f0228c41SBenjamin Herrenschmidt 			opal_pci_tce_kill(phb->opal_id,
2145f0228c41SBenjamin Herrenschmidt 					  OPAL_PCI_TCE_KILL_PAGES,
2146f0228c41SBenjamin Herrenschmidt 					  pe->pe_number, 1u << shift,
2147f0228c41SBenjamin Herrenschmidt 					  index << shift, npages);
2148e57080f1SAlexey Kardashevskiy 	}
2149e57080f1SAlexey Kardashevskiy }
2150e57080f1SAlexey Kardashevskiy 
21516b3d12a9SAlistair Popple void pnv_pci_ioda2_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
21526b3d12a9SAlistair Popple {
21536b3d12a9SAlistair Popple 	if (phb->model == PNV_PHB_MODEL_NPU || phb->model == PNV_PHB_MODEL_PHB3)
21546b3d12a9SAlistair Popple 		pnv_pci_phb3_tce_invalidate_entire(phb, rm);
21556b3d12a9SAlistair Popple 	else
21566b3d12a9SAlistair Popple 		opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL, 0, 0, 0, 0);
21576b3d12a9SAlistair Popple }
21586b3d12a9SAlistair Popple 
2159decbda25SAlexey Kardashevskiy static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
2160decbda25SAlexey Kardashevskiy 		long npages, unsigned long uaddr,
2161decbda25SAlexey Kardashevskiy 		enum dma_data_direction direction,
216200085f1eSKrzysztof Kozlowski 		unsigned long attrs)
21634cce9550SGavin Shan {
2164decbda25SAlexey Kardashevskiy 	int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
2165decbda25SAlexey Kardashevskiy 			attrs);
21664cce9550SGavin Shan 
216708acce1cSBenjamin Herrenschmidt 	if (!ret)
2168decbda25SAlexey Kardashevskiy 		pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
2169decbda25SAlexey Kardashevskiy 
2170decbda25SAlexey Kardashevskiy 	return ret;
2171decbda25SAlexey Kardashevskiy }
2172decbda25SAlexey Kardashevskiy 
217305c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
217405c6cfb9SAlexey Kardashevskiy static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
217505c6cfb9SAlexey Kardashevskiy 		unsigned long *hpa, enum dma_data_direction *direction)
217605c6cfb9SAlexey Kardashevskiy {
2177a68bd126SAlexey Kardashevskiy 	long ret = pnv_tce_xchg(tbl, index, hpa, direction, true);
217805c6cfb9SAlexey Kardashevskiy 
217908acce1cSBenjamin Herrenschmidt 	if (!ret)
218005c6cfb9SAlexey Kardashevskiy 		pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
218105c6cfb9SAlexey Kardashevskiy 
218205c6cfb9SAlexey Kardashevskiy 	return ret;
218305c6cfb9SAlexey Kardashevskiy }
2184a540aa56SAlexey Kardashevskiy 
2185a540aa56SAlexey Kardashevskiy static int pnv_ioda2_tce_xchg_rm(struct iommu_table *tbl, long index,
2186a540aa56SAlexey Kardashevskiy 		unsigned long *hpa, enum dma_data_direction *direction)
2187a540aa56SAlexey Kardashevskiy {
2188a68bd126SAlexey Kardashevskiy 	long ret = pnv_tce_xchg(tbl, index, hpa, direction, false);
2189a540aa56SAlexey Kardashevskiy 
2190a540aa56SAlexey Kardashevskiy 	if (!ret)
2191a540aa56SAlexey Kardashevskiy 		pnv_pci_ioda2_tce_invalidate(tbl, index, 1, true);
2192a540aa56SAlexey Kardashevskiy 
2193a540aa56SAlexey Kardashevskiy 	return ret;
2194a540aa56SAlexey Kardashevskiy }
219505c6cfb9SAlexey Kardashevskiy #endif
219605c6cfb9SAlexey Kardashevskiy 
2197decbda25SAlexey Kardashevskiy static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
2198decbda25SAlexey Kardashevskiy 		long npages)
2199decbda25SAlexey Kardashevskiy {
2200decbda25SAlexey Kardashevskiy 	pnv_tce_free(tbl, index, npages);
2201decbda25SAlexey Kardashevskiy 
2202decbda25SAlexey Kardashevskiy 	pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
22034cce9550SGavin Shan }
22044cce9550SGavin Shan 
2205da004c36SAlexey Kardashevskiy static struct iommu_table_ops pnv_ioda2_iommu_ops = {
2206decbda25SAlexey Kardashevskiy 	.set = pnv_ioda2_tce_build,
220705c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
220805c6cfb9SAlexey Kardashevskiy 	.exchange = pnv_ioda2_tce_xchg,
2209a540aa56SAlexey Kardashevskiy 	.exchange_rm = pnv_ioda2_tce_xchg_rm,
2210090bad39SAlexey Kardashevskiy 	.useraddrptr = pnv_tce_useraddrptr,
221105c6cfb9SAlexey Kardashevskiy #endif
2212decbda25SAlexey Kardashevskiy 	.clear = pnv_ioda2_tce_free,
2213da004c36SAlexey Kardashevskiy 	.get = pnv_tce_get,
2214da2bb0daSAlexey Kardashevskiy 	.free = pnv_pci_ioda2_table_free_pages,
2215da004c36SAlexey Kardashevskiy };
2216da004c36SAlexey Kardashevskiy 
2217801846d1SGavin Shan static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2218801846d1SGavin Shan {
2219801846d1SGavin Shan 	unsigned int *weight = (unsigned int *)data;
2220801846d1SGavin Shan 
2221801846d1SGavin Shan 	/* This is quite simplistic. The "base" weight of a device
2222801846d1SGavin Shan 	 * is 10. 0 means no DMA is to be accounted for it.
2223801846d1SGavin Shan 	 */
2224801846d1SGavin Shan 	if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2225801846d1SGavin Shan 		return 0;
2226801846d1SGavin Shan 
2227801846d1SGavin Shan 	if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2228801846d1SGavin Shan 	    dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2229801846d1SGavin Shan 	    dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2230801846d1SGavin Shan 		*weight += 3;
2231801846d1SGavin Shan 	else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2232801846d1SGavin Shan 		*weight += 15;
2233801846d1SGavin Shan 	else
2234801846d1SGavin Shan 		*weight += 10;
2235801846d1SGavin Shan 
2236801846d1SGavin Shan 	return 0;
2237801846d1SGavin Shan }
2238801846d1SGavin Shan 
2239801846d1SGavin Shan static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2240801846d1SGavin Shan {
2241801846d1SGavin Shan 	unsigned int weight = 0;
2242801846d1SGavin Shan 
2243801846d1SGavin Shan 	/* SRIOV VF has same DMA32 weight as its PF */
2244801846d1SGavin Shan #ifdef CONFIG_PCI_IOV
2245801846d1SGavin Shan 	if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2246801846d1SGavin Shan 		pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2247801846d1SGavin Shan 		return weight;
2248801846d1SGavin Shan 	}
2249801846d1SGavin Shan #endif
2250801846d1SGavin Shan 
2251801846d1SGavin Shan 	if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2252801846d1SGavin Shan 		pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2253801846d1SGavin Shan 	} else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2254801846d1SGavin Shan 		struct pci_dev *pdev;
2255801846d1SGavin Shan 
2256801846d1SGavin Shan 		list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2257801846d1SGavin Shan 			pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2258801846d1SGavin Shan 	} else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2259801846d1SGavin Shan 		pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2260801846d1SGavin Shan 	}
2261801846d1SGavin Shan 
2262801846d1SGavin Shan 	return weight;
2263801846d1SGavin Shan }
2264801846d1SGavin Shan 
2265b30d936fSGavin Shan static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
22662b923ed1SGavin Shan 				       struct pnv_ioda_pe *pe)
2267184cd4a3SBenjamin Herrenschmidt {
2268184cd4a3SBenjamin Herrenschmidt 
2269184cd4a3SBenjamin Herrenschmidt 	struct page *tce_mem = NULL;
2270184cd4a3SBenjamin Herrenschmidt 	struct iommu_table *tbl;
22712b923ed1SGavin Shan 	unsigned int weight, total_weight = 0;
22722b923ed1SGavin Shan 	unsigned int tce32_segsz, base, segs, avail, i;
2273184cd4a3SBenjamin Herrenschmidt 	int64_t rc;
2274184cd4a3SBenjamin Herrenschmidt 	void *addr;
2275184cd4a3SBenjamin Herrenschmidt 
2276184cd4a3SBenjamin Herrenschmidt 	/* XXX FIXME: Handle 64-bit only DMA devices */
2277184cd4a3SBenjamin Herrenschmidt 	/* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2278184cd4a3SBenjamin Herrenschmidt 	/* XXX FIXME: Allocate multi-level tables on PHB3 */
22792b923ed1SGavin Shan 	weight = pnv_pci_ioda_pe_dma_weight(pe);
22802b923ed1SGavin Shan 	if (!weight)
22812b923ed1SGavin Shan 		return;
2282184cd4a3SBenjamin Herrenschmidt 
22832b923ed1SGavin Shan 	pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
22842b923ed1SGavin Shan 		     &total_weight);
22852b923ed1SGavin Shan 	segs = (weight * phb->ioda.dma32_count) / total_weight;
22862b923ed1SGavin Shan 	if (!segs)
22872b923ed1SGavin Shan 		segs = 1;
22882b923ed1SGavin Shan 
22892b923ed1SGavin Shan 	/*
22902b923ed1SGavin Shan 	 * Allocate contiguous DMA32 segments. We begin with the expected
22912b923ed1SGavin Shan 	 * number of segments. With one more attempt, the number of DMA32
22922b923ed1SGavin Shan 	 * segments to be allocated is decreased by one until one segment
22932b923ed1SGavin Shan 	 * is allocated successfully.
22942b923ed1SGavin Shan 	 */
22952b923ed1SGavin Shan 	do {
22962b923ed1SGavin Shan 		for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
22972b923ed1SGavin Shan 			for (avail = 0, i = base; i < base + segs; i++) {
22982b923ed1SGavin Shan 				if (phb->ioda.dma32_segmap[i] ==
22992b923ed1SGavin Shan 				    IODA_INVALID_PE)
23002b923ed1SGavin Shan 					avail++;
23012b923ed1SGavin Shan 			}
23022b923ed1SGavin Shan 
23032b923ed1SGavin Shan 			if (avail == segs)
23042b923ed1SGavin Shan 				goto found;
23052b923ed1SGavin Shan 		}
23062b923ed1SGavin Shan 	} while (--segs);
23072b923ed1SGavin Shan 
23082b923ed1SGavin Shan 	if (!segs) {
23092b923ed1SGavin Shan 		pe_warn(pe, "No available DMA32 segments\n");
23102b923ed1SGavin Shan 		return;
23112b923ed1SGavin Shan 	}
23122b923ed1SGavin Shan 
23132b923ed1SGavin Shan found:
23140eaf4defSAlexey Kardashevskiy 	tbl = pnv_pci_table_alloc(phb->hose->node);
231582eae1afSAlexey Kardashevskiy 	if (WARN_ON(!tbl))
231682eae1afSAlexey Kardashevskiy 		return;
231782eae1afSAlexey Kardashevskiy 
2318b348aa65SAlexey Kardashevskiy 	iommu_register_group(&pe->table_group, phb->hose->global_number,
2319b348aa65SAlexey Kardashevskiy 			pe->pe_number);
23200eaf4defSAlexey Kardashevskiy 	pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
2321c5773822SAlexey Kardashevskiy 
2322184cd4a3SBenjamin Herrenschmidt 	/* Grab a 32-bit TCE table */
23232b923ed1SGavin Shan 	pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
23242b923ed1SGavin Shan 		weight, total_weight, base, segs);
2325184cd4a3SBenjamin Herrenschmidt 	pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
2326acce971cSGavin Shan 		base * PNV_IODA1_DMA32_SEGSIZE,
2327acce971cSGavin Shan 		(base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
2328184cd4a3SBenjamin Herrenschmidt 
2329184cd4a3SBenjamin Herrenschmidt 	/* XXX Currently, we allocate one big contiguous table for the
2330184cd4a3SBenjamin Herrenschmidt 	 * TCEs. We only really need one chunk per 256M of TCE space
2331184cd4a3SBenjamin Herrenschmidt 	 * (ie per segment) but that's an optimization for later, it
2332184cd4a3SBenjamin Herrenschmidt 	 * requires some added smarts with our get/put_tce implementation
2333acce971cSGavin Shan 	 *
2334acce971cSGavin Shan 	 * Each TCE page is 4KB in size and each TCE entry occupies 8
2335acce971cSGavin Shan 	 * bytes
2336184cd4a3SBenjamin Herrenschmidt 	 */
2337acce971cSGavin Shan 	tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
2338184cd4a3SBenjamin Herrenschmidt 	tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
2339acce971cSGavin Shan 				   get_order(tce32_segsz * segs));
2340184cd4a3SBenjamin Herrenschmidt 	if (!tce_mem) {
2341184cd4a3SBenjamin Herrenschmidt 		pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2342184cd4a3SBenjamin Herrenschmidt 		goto fail;
2343184cd4a3SBenjamin Herrenschmidt 	}
2344184cd4a3SBenjamin Herrenschmidt 	addr = page_address(tce_mem);
2345acce971cSGavin Shan 	memset(addr, 0, tce32_segsz * segs);
2346184cd4a3SBenjamin Herrenschmidt 
2347184cd4a3SBenjamin Herrenschmidt 	/* Configure HW */
2348184cd4a3SBenjamin Herrenschmidt 	for (i = 0; i < segs; i++) {
2349184cd4a3SBenjamin Herrenschmidt 		rc = opal_pci_map_pe_dma_window(phb->opal_id,
2350184cd4a3SBenjamin Herrenschmidt 					      pe->pe_number,
2351184cd4a3SBenjamin Herrenschmidt 					      base + i, 1,
2352acce971cSGavin Shan 					      __pa(addr) + tce32_segsz * i,
2353acce971cSGavin Shan 					      tce32_segsz, IOMMU_PAGE_SIZE_4K);
2354184cd4a3SBenjamin Herrenschmidt 		if (rc) {
2355184cd4a3SBenjamin Herrenschmidt 			pe_err(pe, " Failed to configure 32-bit TCE table,"
2356184cd4a3SBenjamin Herrenschmidt 			       " err %ld\n", rc);
2357184cd4a3SBenjamin Herrenschmidt 			goto fail;
2358184cd4a3SBenjamin Herrenschmidt 		}
2359184cd4a3SBenjamin Herrenschmidt 	}
2360184cd4a3SBenjamin Herrenschmidt 
23612b923ed1SGavin Shan 	/* Setup DMA32 segment mapping */
23622b923ed1SGavin Shan 	for (i = base; i < base + segs; i++)
23632b923ed1SGavin Shan 		phb->ioda.dma32_segmap[i] = pe->pe_number;
23642b923ed1SGavin Shan 
2365184cd4a3SBenjamin Herrenschmidt 	/* Setup linux iommu table */
2366acce971cSGavin Shan 	pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2367acce971cSGavin Shan 				  base * PNV_IODA1_DMA32_SEGSIZE,
2368acce971cSGavin Shan 				  IOMMU_PAGE_SHIFT_4K);
2369184cd4a3SBenjamin Herrenschmidt 
2370da004c36SAlexey Kardashevskiy 	tbl->it_ops = &pnv_ioda1_iommu_ops;
23714793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
23724793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
2373184cd4a3SBenjamin Herrenschmidt 	iommu_init_table(tbl, phb->hose->node);
2374184cd4a3SBenjamin Herrenschmidt 
2375f21b0a45SAlexey Kardashevskiy 	if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
23765eada8a3SAlexey Kardashevskiy 		pnv_ioda_setup_bus_dma(pe, pe->pbus);
237774251fe2SBenjamin Herrenschmidt 
2378184cd4a3SBenjamin Herrenschmidt 	return;
2379184cd4a3SBenjamin Herrenschmidt  fail:
2380184cd4a3SBenjamin Herrenschmidt 	/* XXX Failure: Try to fallback to 64-bit only ? */
2381184cd4a3SBenjamin Herrenschmidt 	if (tce_mem)
2382acce971cSGavin Shan 		__free_pages(tce_mem, get_order(tce32_segsz * segs));
23830eaf4defSAlexey Kardashevskiy 	if (tbl) {
23840eaf4defSAlexey Kardashevskiy 		pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
2385e5afdf9dSAlexey Kardashevskiy 		iommu_tce_table_put(tbl);
23860eaf4defSAlexey Kardashevskiy 	}
2387184cd4a3SBenjamin Herrenschmidt }
2388184cd4a3SBenjamin Herrenschmidt 
238943cb60abSAlexey Kardashevskiy static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
239043cb60abSAlexey Kardashevskiy 		int num, struct iommu_table *tbl)
239143cb60abSAlexey Kardashevskiy {
239243cb60abSAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
239343cb60abSAlexey Kardashevskiy 			table_group);
239443cb60abSAlexey Kardashevskiy 	struct pnv_phb *phb = pe->phb;
239543cb60abSAlexey Kardashevskiy 	int64_t rc;
2396bbb845c4SAlexey Kardashevskiy 	const unsigned long size = tbl->it_indirect_levels ?
2397bbb845c4SAlexey Kardashevskiy 			tbl->it_level_size : tbl->it_size;
239843cb60abSAlexey Kardashevskiy 	const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
239943cb60abSAlexey Kardashevskiy 	const __u64 win_size = tbl->it_size << tbl->it_page_shift;
240043cb60abSAlexey Kardashevskiy 
24014793d65dSAlexey Kardashevskiy 	pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
240243cb60abSAlexey Kardashevskiy 			start_addr, start_addr + win_size - 1,
240343cb60abSAlexey Kardashevskiy 			IOMMU_PAGE_SIZE(tbl));
240443cb60abSAlexey Kardashevskiy 
240543cb60abSAlexey Kardashevskiy 	/*
240643cb60abSAlexey Kardashevskiy 	 * Map TCE table through TVT. The TVE index is the PE number
240743cb60abSAlexey Kardashevskiy 	 * shifted by 1 bit for 32-bits DMA space.
240843cb60abSAlexey Kardashevskiy 	 */
240943cb60abSAlexey Kardashevskiy 	rc = opal_pci_map_pe_dma_window(phb->opal_id,
241043cb60abSAlexey Kardashevskiy 			pe->pe_number,
24114793d65dSAlexey Kardashevskiy 			(pe->pe_number << 1) + num,
2412bbb845c4SAlexey Kardashevskiy 			tbl->it_indirect_levels + 1,
241343cb60abSAlexey Kardashevskiy 			__pa(tbl->it_base),
2414bbb845c4SAlexey Kardashevskiy 			size << 3,
241543cb60abSAlexey Kardashevskiy 			IOMMU_PAGE_SIZE(tbl));
241643cb60abSAlexey Kardashevskiy 	if (rc) {
241743cb60abSAlexey Kardashevskiy 		pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
241843cb60abSAlexey Kardashevskiy 		return rc;
241943cb60abSAlexey Kardashevskiy 	}
242043cb60abSAlexey Kardashevskiy 
242143cb60abSAlexey Kardashevskiy 	pnv_pci_link_table_and_group(phb->hose->node, num,
242243cb60abSAlexey Kardashevskiy 			tbl, &pe->table_group);
2423ed7d9a1dSMichael Ellerman 	pnv_pci_ioda2_tce_invalidate_pe(pe);
242443cb60abSAlexey Kardashevskiy 
242543cb60abSAlexey Kardashevskiy 	return 0;
242643cb60abSAlexey Kardashevskiy }
242743cb60abSAlexey Kardashevskiy 
242825529100SFrederic Barrat void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
2429cd15b048SBenjamin Herrenschmidt {
2430cd15b048SBenjamin Herrenschmidt 	uint16_t window_id = (pe->pe_number << 1 ) + 1;
2431cd15b048SBenjamin Herrenschmidt 	int64_t rc;
2432cd15b048SBenjamin Herrenschmidt 
2433cd15b048SBenjamin Herrenschmidt 	pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2434cd15b048SBenjamin Herrenschmidt 	if (enable) {
2435cd15b048SBenjamin Herrenschmidt 		phys_addr_t top = memblock_end_of_DRAM();
2436cd15b048SBenjamin Herrenschmidt 
2437cd15b048SBenjamin Herrenschmidt 		top = roundup_pow_of_two(top);
2438cd15b048SBenjamin Herrenschmidt 		rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2439cd15b048SBenjamin Herrenschmidt 						     pe->pe_number,
2440cd15b048SBenjamin Herrenschmidt 						     window_id,
2441cd15b048SBenjamin Herrenschmidt 						     pe->tce_bypass_base,
2442cd15b048SBenjamin Herrenschmidt 						     top);
2443cd15b048SBenjamin Herrenschmidt 	} else {
2444cd15b048SBenjamin Herrenschmidt 		rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2445cd15b048SBenjamin Herrenschmidt 						     pe->pe_number,
2446cd15b048SBenjamin Herrenschmidt 						     window_id,
2447cd15b048SBenjamin Herrenschmidt 						     pe->tce_bypass_base,
2448cd15b048SBenjamin Herrenschmidt 						     0);
2449cd15b048SBenjamin Herrenschmidt 	}
2450cd15b048SBenjamin Herrenschmidt 	if (rc)
2451cd15b048SBenjamin Herrenschmidt 		pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2452cd15b048SBenjamin Herrenschmidt 	else
2453cd15b048SBenjamin Herrenschmidt 		pe->tce_bypass_enabled = enable;
2454cd15b048SBenjamin Herrenschmidt }
2455cd15b048SBenjamin Herrenschmidt 
24564793d65dSAlexey Kardashevskiy static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
24574793d65dSAlexey Kardashevskiy 		int num, __u32 page_shift, __u64 window_size, __u32 levels,
2458090bad39SAlexey Kardashevskiy 		bool alloc_userspace_copy, struct iommu_table **ptbl)
24594793d65dSAlexey Kardashevskiy {
24604793d65dSAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
24614793d65dSAlexey Kardashevskiy 			table_group);
24624793d65dSAlexey Kardashevskiy 	int nid = pe->phb->hose->node;
24634793d65dSAlexey Kardashevskiy 	__u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
24644793d65dSAlexey Kardashevskiy 	long ret;
24654793d65dSAlexey Kardashevskiy 	struct iommu_table *tbl;
24664793d65dSAlexey Kardashevskiy 
24674793d65dSAlexey Kardashevskiy 	tbl = pnv_pci_table_alloc(nid);
24684793d65dSAlexey Kardashevskiy 	if (!tbl)
24694793d65dSAlexey Kardashevskiy 		return -ENOMEM;
24704793d65dSAlexey Kardashevskiy 
247111edf116SAlexey Kardashevskiy 	tbl->it_ops = &pnv_ioda2_iommu_ops;
247211edf116SAlexey Kardashevskiy 
24734793d65dSAlexey Kardashevskiy 	ret = pnv_pci_ioda2_table_alloc_pages(nid,
24744793d65dSAlexey Kardashevskiy 			bus_offset, page_shift, window_size,
2475090bad39SAlexey Kardashevskiy 			levels, alloc_userspace_copy, tbl);
24764793d65dSAlexey Kardashevskiy 	if (ret) {
2477e5afdf9dSAlexey Kardashevskiy 		iommu_tce_table_put(tbl);
24784793d65dSAlexey Kardashevskiy 		return ret;
24794793d65dSAlexey Kardashevskiy 	}
24804793d65dSAlexey Kardashevskiy 
24814793d65dSAlexey Kardashevskiy 	*ptbl = tbl;
24824793d65dSAlexey Kardashevskiy 
24834793d65dSAlexey Kardashevskiy 	return 0;
24844793d65dSAlexey Kardashevskiy }
24854793d65dSAlexey Kardashevskiy 
248646d3e1e1SAlexey Kardashevskiy static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
248746d3e1e1SAlexey Kardashevskiy {
248846d3e1e1SAlexey Kardashevskiy 	struct iommu_table *tbl = NULL;
248946d3e1e1SAlexey Kardashevskiy 	long rc;
249046d3e1e1SAlexey Kardashevskiy 
2491bb005455SNishanth Aravamudan 	/*
2492fa144869SNishanth Aravamudan 	 * crashkernel= specifies the kdump kernel's maximum memory at
2493fa144869SNishanth Aravamudan 	 * some offset and there is no guaranteed the result is a power
2494fa144869SNishanth Aravamudan 	 * of 2, which will cause errors later.
2495fa144869SNishanth Aravamudan 	 */
2496fa144869SNishanth Aravamudan 	const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2497fa144869SNishanth Aravamudan 
2498fa144869SNishanth Aravamudan 	/*
2499bb005455SNishanth Aravamudan 	 * In memory constrained environments, e.g. kdump kernel, the
2500bb005455SNishanth Aravamudan 	 * DMA window can be larger than available memory, which will
2501bb005455SNishanth Aravamudan 	 * cause errors later.
2502bb005455SNishanth Aravamudan 	 */
2503fa144869SNishanth Aravamudan 	const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
2504bb005455SNishanth Aravamudan 
250546d3e1e1SAlexey Kardashevskiy 	rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
250646d3e1e1SAlexey Kardashevskiy 			IOMMU_PAGE_SHIFT_4K,
2507bb005455SNishanth Aravamudan 			window_size,
2508090bad39SAlexey Kardashevskiy 			POWERNV_IOMMU_DEFAULT_LEVELS, false, &tbl);
250946d3e1e1SAlexey Kardashevskiy 	if (rc) {
251046d3e1e1SAlexey Kardashevskiy 		pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
251146d3e1e1SAlexey Kardashevskiy 				rc);
251246d3e1e1SAlexey Kardashevskiy 		return rc;
251346d3e1e1SAlexey Kardashevskiy 	}
251446d3e1e1SAlexey Kardashevskiy 
251546d3e1e1SAlexey Kardashevskiy 	iommu_init_table(tbl, pe->phb->hose->node);
251646d3e1e1SAlexey Kardashevskiy 
251746d3e1e1SAlexey Kardashevskiy 	rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
251846d3e1e1SAlexey Kardashevskiy 	if (rc) {
251946d3e1e1SAlexey Kardashevskiy 		pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
252046d3e1e1SAlexey Kardashevskiy 				rc);
2521e5afdf9dSAlexey Kardashevskiy 		iommu_tce_table_put(tbl);
252246d3e1e1SAlexey Kardashevskiy 		return rc;
252346d3e1e1SAlexey Kardashevskiy 	}
252446d3e1e1SAlexey Kardashevskiy 
252546d3e1e1SAlexey Kardashevskiy 	if (!pnv_iommu_bypass_disabled)
252646d3e1e1SAlexey Kardashevskiy 		pnv_pci_ioda2_set_bypass(pe, true);
252746d3e1e1SAlexey Kardashevskiy 
252846d3e1e1SAlexey Kardashevskiy 	return 0;
252946d3e1e1SAlexey Kardashevskiy }
253046d3e1e1SAlexey Kardashevskiy 
2531b5926430SAlexey Kardashevskiy #if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2532b5926430SAlexey Kardashevskiy static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2533b5926430SAlexey Kardashevskiy 		int num)
2534b5926430SAlexey Kardashevskiy {
2535b5926430SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2536b5926430SAlexey Kardashevskiy 			table_group);
2537b5926430SAlexey Kardashevskiy 	struct pnv_phb *phb = pe->phb;
2538b5926430SAlexey Kardashevskiy 	long ret;
2539b5926430SAlexey Kardashevskiy 
2540b5926430SAlexey Kardashevskiy 	pe_info(pe, "Removing DMA window #%d\n", num);
2541b5926430SAlexey Kardashevskiy 
2542b5926430SAlexey Kardashevskiy 	ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2543b5926430SAlexey Kardashevskiy 			(pe->pe_number << 1) + num,
2544b5926430SAlexey Kardashevskiy 			0/* levels */, 0/* table address */,
2545b5926430SAlexey Kardashevskiy 			0/* table size */, 0/* page size */);
2546b5926430SAlexey Kardashevskiy 	if (ret)
2547b5926430SAlexey Kardashevskiy 		pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2548b5926430SAlexey Kardashevskiy 	else
2549ed7d9a1dSMichael Ellerman 		pnv_pci_ioda2_tce_invalidate_pe(pe);
2550b5926430SAlexey Kardashevskiy 
2551b5926430SAlexey Kardashevskiy 	pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2552b5926430SAlexey Kardashevskiy 
2553b5926430SAlexey Kardashevskiy 	return ret;
2554b5926430SAlexey Kardashevskiy }
2555b5926430SAlexey Kardashevskiy #endif
2556b5926430SAlexey Kardashevskiy 
2557f87a8864SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
25580bd97167SAlexey Kardashevskiy unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
255900547193SAlexey Kardashevskiy 		__u64 window_size, __u32 levels)
256000547193SAlexey Kardashevskiy {
256100547193SAlexey Kardashevskiy 	unsigned long bytes = 0;
256200547193SAlexey Kardashevskiy 	const unsigned window_shift = ilog2(window_size);
256300547193SAlexey Kardashevskiy 	unsigned entries_shift = window_shift - page_shift;
256400547193SAlexey Kardashevskiy 	unsigned table_shift = entries_shift + 3;
256500547193SAlexey Kardashevskiy 	unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
256600547193SAlexey Kardashevskiy 	unsigned long direct_table_size;
256700547193SAlexey Kardashevskiy 
256800547193SAlexey Kardashevskiy 	if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
256900547193SAlexey Kardashevskiy 			!is_power_of_2(window_size))
257000547193SAlexey Kardashevskiy 		return 0;
257100547193SAlexey Kardashevskiy 
257200547193SAlexey Kardashevskiy 	/* Calculate a direct table size from window_size and levels */
257300547193SAlexey Kardashevskiy 	entries_shift = (entries_shift + levels - 1) / levels;
257400547193SAlexey Kardashevskiy 	table_shift = entries_shift + 3;
257500547193SAlexey Kardashevskiy 	table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
257600547193SAlexey Kardashevskiy 	direct_table_size =  1UL << table_shift;
257700547193SAlexey Kardashevskiy 
257800547193SAlexey Kardashevskiy 	for ( ; levels; --levels) {
257900547193SAlexey Kardashevskiy 		bytes += _ALIGN_UP(tce_table_size, direct_table_size);
258000547193SAlexey Kardashevskiy 
258100547193SAlexey Kardashevskiy 		tce_table_size /= direct_table_size;
258200547193SAlexey Kardashevskiy 		tce_table_size <<= 3;
2583e49a6a21SAlexey Kardashevskiy 		tce_table_size = max_t(unsigned long,
2584e49a6a21SAlexey Kardashevskiy 				tce_table_size, direct_table_size);
258500547193SAlexey Kardashevskiy 	}
258600547193SAlexey Kardashevskiy 
2587090bad39SAlexey Kardashevskiy 	return bytes + bytes; /* one for HW table, one for userspace copy */
2588090bad39SAlexey Kardashevskiy }
2589090bad39SAlexey Kardashevskiy 
2590090bad39SAlexey Kardashevskiy static long pnv_pci_ioda2_create_table_userspace(
2591090bad39SAlexey Kardashevskiy 		struct iommu_table_group *table_group,
2592090bad39SAlexey Kardashevskiy 		int num, __u32 page_shift, __u64 window_size, __u32 levels,
2593090bad39SAlexey Kardashevskiy 		struct iommu_table **ptbl)
2594090bad39SAlexey Kardashevskiy {
2595090bad39SAlexey Kardashevskiy 	return pnv_pci_ioda2_create_table(table_group,
2596090bad39SAlexey Kardashevskiy 			num, page_shift, window_size, levels, true, ptbl);
259700547193SAlexey Kardashevskiy }
259800547193SAlexey Kardashevskiy 
2599f87a8864SAlexey Kardashevskiy static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
2600cd15b048SBenjamin Herrenschmidt {
2601f87a8864SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2602f87a8864SAlexey Kardashevskiy 						table_group);
260346d3e1e1SAlexey Kardashevskiy 	/* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
260446d3e1e1SAlexey Kardashevskiy 	struct iommu_table *tbl = pe->table_group.tables[0];
2605cd15b048SBenjamin Herrenschmidt 
2606f87a8864SAlexey Kardashevskiy 	pnv_pci_ioda2_set_bypass(pe, false);
260746d3e1e1SAlexey Kardashevskiy 	pnv_pci_ioda2_unset_window(&pe->table_group, 0);
2608db08e1d5SAlexey Kardashevskiy 	if (pe->pbus)
26095eada8a3SAlexey Kardashevskiy 		pnv_ioda_setup_bus_dma(pe, pe->pbus);
2610e5afdf9dSAlexey Kardashevskiy 	iommu_tce_table_put(tbl);
2611cd15b048SBenjamin Herrenschmidt }
2612cd15b048SBenjamin Herrenschmidt 
2613f87a8864SAlexey Kardashevskiy static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2614f87a8864SAlexey Kardashevskiy {
2615f87a8864SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2616f87a8864SAlexey Kardashevskiy 						table_group);
2617f87a8864SAlexey Kardashevskiy 
261846d3e1e1SAlexey Kardashevskiy 	pnv_pci_ioda2_setup_default_config(pe);
2619db08e1d5SAlexey Kardashevskiy 	if (pe->pbus)
26205eada8a3SAlexey Kardashevskiy 		pnv_ioda_setup_bus_dma(pe, pe->pbus);
2621f87a8864SAlexey Kardashevskiy }
2622f87a8864SAlexey Kardashevskiy 
2623f87a8864SAlexey Kardashevskiy static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
262400547193SAlexey Kardashevskiy 	.get_table_size = pnv_pci_ioda2_get_table_size,
2625090bad39SAlexey Kardashevskiy 	.create_table = pnv_pci_ioda2_create_table_userspace,
26264793d65dSAlexey Kardashevskiy 	.set_window = pnv_pci_ioda2_set_window,
26274793d65dSAlexey Kardashevskiy 	.unset_window = pnv_pci_ioda2_unset_window,
2628f87a8864SAlexey Kardashevskiy 	.take_ownership = pnv_ioda2_take_ownership,
2629f87a8864SAlexey Kardashevskiy 	.release_ownership = pnv_ioda2_release_ownership,
2630f87a8864SAlexey Kardashevskiy };
2631b5cb9ab1SAlexey Kardashevskiy 
26325eada8a3SAlexey Kardashevskiy static void pnv_ioda_setup_bus_iommu_group_add_devices(struct pnv_ioda_pe *pe,
26330bd97167SAlexey Kardashevskiy 		struct iommu_table_group *table_group,
26345eada8a3SAlexey Kardashevskiy 		struct pci_bus *bus)
26355eada8a3SAlexey Kardashevskiy {
26365eada8a3SAlexey Kardashevskiy 	struct pci_dev *dev;
26375eada8a3SAlexey Kardashevskiy 
26385eada8a3SAlexey Kardashevskiy 	list_for_each_entry(dev, &bus->devices, bus_list) {
26390bd97167SAlexey Kardashevskiy 		iommu_add_device(table_group, &dev->dev);
26405eada8a3SAlexey Kardashevskiy 
26415eada8a3SAlexey Kardashevskiy 		if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
26425eada8a3SAlexey Kardashevskiy 			pnv_ioda_setup_bus_iommu_group_add_devices(pe,
26430bd97167SAlexey Kardashevskiy 					table_group, dev->subordinate);
26445eada8a3SAlexey Kardashevskiy 	}
26455eada8a3SAlexey Kardashevskiy }
26465eada8a3SAlexey Kardashevskiy 
26470bd97167SAlexey Kardashevskiy static void pnv_ioda_setup_bus_iommu_group(struct pnv_ioda_pe *pe,
26480bd97167SAlexey Kardashevskiy 		struct iommu_table_group *table_group, struct pci_bus *bus)
26495eada8a3SAlexey Kardashevskiy {
26505eada8a3SAlexey Kardashevskiy 
26515eada8a3SAlexey Kardashevskiy 	if (pe->flags & PNV_IODA_PE_DEV)
26520bd97167SAlexey Kardashevskiy 		iommu_add_device(table_group, &pe->pdev->dev);
26530bd97167SAlexey Kardashevskiy 
26540bd97167SAlexey Kardashevskiy 	if ((pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)) || bus)
26550bd97167SAlexey Kardashevskiy 		pnv_ioda_setup_bus_iommu_group_add_devices(pe, table_group,
26560bd97167SAlexey Kardashevskiy 				bus);
26575eada8a3SAlexey Kardashevskiy }
26585eada8a3SAlexey Kardashevskiy 
26590bd97167SAlexey Kardashevskiy static unsigned long pnv_ioda_parse_tce_sizes(struct pnv_phb *phb);
26600bd97167SAlexey Kardashevskiy 
2661b5cb9ab1SAlexey Kardashevskiy static void pnv_pci_ioda_setup_iommu_api(void)
2662b5cb9ab1SAlexey Kardashevskiy {
26630bd97167SAlexey Kardashevskiy 	struct pci_controller *hose;
2664b5cb9ab1SAlexey Kardashevskiy 	struct pnv_phb *phb;
26650bd97167SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe;
2666b5cb9ab1SAlexey Kardashevskiy 
2667b5cb9ab1SAlexey Kardashevskiy 	/*
26685eada8a3SAlexey Kardashevskiy 	 * There are 4 types of PEs:
26695eada8a3SAlexey Kardashevskiy 	 * - PNV_IODA_PE_BUS: a downstream port with an adapter,
26705eada8a3SAlexey Kardashevskiy 	 *   created from pnv_pci_setup_bridge();
26715eada8a3SAlexey Kardashevskiy 	 * - PNV_IODA_PE_BUS_ALL: a PCI-PCIX bridge with devices behind it,
26725eada8a3SAlexey Kardashevskiy 	 *   created from pnv_pci_setup_bridge();
26735eada8a3SAlexey Kardashevskiy 	 * - PNV_IODA_PE_VF: a SRIOV virtual function,
26745eada8a3SAlexey Kardashevskiy 	 *   created from pnv_pcibios_sriov_enable();
26755eada8a3SAlexey Kardashevskiy 	 * - PNV_IODA_PE_DEV: an NPU or OCAPI device,
26765eada8a3SAlexey Kardashevskiy 	 *   created from pnv_pci_ioda_fixup().
26775eada8a3SAlexey Kardashevskiy 	 *
26785eada8a3SAlexey Kardashevskiy 	 * Normally a PE is represented by an IOMMU group, however for
26795eada8a3SAlexey Kardashevskiy 	 * devices with side channels the groups need to be more strict.
26805eada8a3SAlexey Kardashevskiy 	 */
26815eada8a3SAlexey Kardashevskiy 	list_for_each_entry(hose, &hose_list, list_node) {
26825eada8a3SAlexey Kardashevskiy 		phb = hose->private_data;
26835eada8a3SAlexey Kardashevskiy 
26845eada8a3SAlexey Kardashevskiy 		if (phb->type == PNV_PHB_NPU_NVLINK)
26855eada8a3SAlexey Kardashevskiy 			continue;
26865eada8a3SAlexey Kardashevskiy 
26870bd97167SAlexey Kardashevskiy 		list_for_each_entry(pe, &phb->ioda.pe_list, list) {
26880bd97167SAlexey Kardashevskiy 			struct iommu_table_group *table_group;
26890bd97167SAlexey Kardashevskiy 
26900bd97167SAlexey Kardashevskiy 			table_group = pnv_try_setup_npu_table_group(pe);
26910bd97167SAlexey Kardashevskiy 			if (!table_group) {
26920bd97167SAlexey Kardashevskiy 				if (!pnv_pci_ioda_pe_dma_weight(pe))
26930bd97167SAlexey Kardashevskiy 					continue;
26940bd97167SAlexey Kardashevskiy 
26950bd97167SAlexey Kardashevskiy 				table_group = &pe->table_group;
26960bd97167SAlexey Kardashevskiy 				iommu_register_group(&pe->table_group,
26970bd97167SAlexey Kardashevskiy 						pe->phb->hose->global_number,
26980bd97167SAlexey Kardashevskiy 						pe->pe_number);
26990bd97167SAlexey Kardashevskiy 			}
27000bd97167SAlexey Kardashevskiy 			pnv_ioda_setup_bus_iommu_group(pe, table_group,
27010bd97167SAlexey Kardashevskiy 					pe->pbus);
27020bd97167SAlexey Kardashevskiy 		}
27035eada8a3SAlexey Kardashevskiy 	}
27045eada8a3SAlexey Kardashevskiy 
27055eada8a3SAlexey Kardashevskiy 	/*
2706b5cb9ab1SAlexey Kardashevskiy 	 * Now we have all PHBs discovered, time to add NPU devices to
2707b5cb9ab1SAlexey Kardashevskiy 	 * the corresponding IOMMU groups.
2708b5cb9ab1SAlexey Kardashevskiy 	 */
27090bd97167SAlexey Kardashevskiy 	list_for_each_entry(hose, &hose_list, list_node) {
27100bd97167SAlexey Kardashevskiy 		unsigned long  pgsizes;
27110bd97167SAlexey Kardashevskiy 
2712b5cb9ab1SAlexey Kardashevskiy 		phb = hose->private_data;
2713b5cb9ab1SAlexey Kardashevskiy 
27147f2c39e9SFrederic Barrat 		if (phb->type != PNV_PHB_NPU_NVLINK)
2715b5cb9ab1SAlexey Kardashevskiy 			continue;
2716b5cb9ab1SAlexey Kardashevskiy 
27170bd97167SAlexey Kardashevskiy 		pgsizes = pnv_ioda_parse_tce_sizes(phb);
2718b5cb9ab1SAlexey Kardashevskiy 		list_for_each_entry(pe, &phb->ioda.pe_list, list) {
27190bd97167SAlexey Kardashevskiy 			/*
27200bd97167SAlexey Kardashevskiy 			 * IODA2 bridges get this set up from
27210bd97167SAlexey Kardashevskiy 			 * pci_controller_ops::setup_bridge but NPU bridges
27220bd97167SAlexey Kardashevskiy 			 * do not have this hook defined so we do it here.
27230bd97167SAlexey Kardashevskiy 			 */
27240bd97167SAlexey Kardashevskiy 			pe->table_group.pgsizes = pgsizes;
27250bd97167SAlexey Kardashevskiy 			pnv_npu_compound_attach(pe);
2726b5cb9ab1SAlexey Kardashevskiy 		}
2727b5cb9ab1SAlexey Kardashevskiy 	}
2728b5cb9ab1SAlexey Kardashevskiy }
2729b5cb9ab1SAlexey Kardashevskiy #else /* !CONFIG_IOMMU_API */
2730b5cb9ab1SAlexey Kardashevskiy static void pnv_pci_ioda_setup_iommu_api(void) { };
2731f87a8864SAlexey Kardashevskiy #endif
2732f87a8864SAlexey Kardashevskiy 
27337ef73cd3SAlexey Kardashevskiy static unsigned long pnv_ioda_parse_tce_sizes(struct pnv_phb *phb)
27347ef73cd3SAlexey Kardashevskiy {
27357ef73cd3SAlexey Kardashevskiy 	struct pci_controller *hose = phb->hose;
27367ef73cd3SAlexey Kardashevskiy 	struct device_node *dn = hose->dn;
27377ef73cd3SAlexey Kardashevskiy 	unsigned long mask = 0;
27387ef73cd3SAlexey Kardashevskiy 	int i, rc, count;
27397ef73cd3SAlexey Kardashevskiy 	u32 val;
27407ef73cd3SAlexey Kardashevskiy 
27417ef73cd3SAlexey Kardashevskiy 	count = of_property_count_u32_elems(dn, "ibm,supported-tce-sizes");
27427ef73cd3SAlexey Kardashevskiy 	if (count <= 0) {
27437ef73cd3SAlexey Kardashevskiy 		mask = SZ_4K | SZ_64K;
27447ef73cd3SAlexey Kardashevskiy 		/* Add 16M for POWER8 by default */
27457ef73cd3SAlexey Kardashevskiy 		if (cpu_has_feature(CPU_FTR_ARCH_207S) &&
27467ef73cd3SAlexey Kardashevskiy 				!cpu_has_feature(CPU_FTR_ARCH_300))
274700c376fdSAlexey Kardashevskiy 			mask |= SZ_16M | SZ_256M;
27487ef73cd3SAlexey Kardashevskiy 		return mask;
27497ef73cd3SAlexey Kardashevskiy 	}
27507ef73cd3SAlexey Kardashevskiy 
27517ef73cd3SAlexey Kardashevskiy 	for (i = 0; i < count; i++) {
27527ef73cd3SAlexey Kardashevskiy 		rc = of_property_read_u32_index(dn, "ibm,supported-tce-sizes",
27537ef73cd3SAlexey Kardashevskiy 						i, &val);
27547ef73cd3SAlexey Kardashevskiy 		if (rc == 0)
27557ef73cd3SAlexey Kardashevskiy 			mask |= 1ULL << val;
27567ef73cd3SAlexey Kardashevskiy 	}
27577ef73cd3SAlexey Kardashevskiy 
27587ef73cd3SAlexey Kardashevskiy 	return mask;
27597ef73cd3SAlexey Kardashevskiy }
27607ef73cd3SAlexey Kardashevskiy 
2761373f5657SGavin Shan static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2762373f5657SGavin Shan 				       struct pnv_ioda_pe *pe)
2763373f5657SGavin Shan {
2764373f5657SGavin Shan 	int64_t rc;
2765373f5657SGavin Shan 
2766ccd1c191SGavin Shan 	if (!pnv_pci_ioda_pe_dma_weight(pe))
2767ccd1c191SGavin Shan 		return;
2768ccd1c191SGavin Shan 
2769f87a8864SAlexey Kardashevskiy 	/* TVE #1 is selected by PCI address bit 59 */
2770f87a8864SAlexey Kardashevskiy 	pe->tce_bypass_base = 1ull << 59;
2771f87a8864SAlexey Kardashevskiy 
2772373f5657SGavin Shan 	/* The PE will reserve all possible 32-bits space */
2773373f5657SGavin Shan 	pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
2774aca6913fSAlexey Kardashevskiy 		phb->ioda.m32_pci_base);
2775373f5657SGavin Shan 
2776e5aad1e6SAlexey Kardashevskiy 	/* Setup linux iommu table */
27774793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_start = 0;
27784793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_size = phb->ioda.m32_pci_base;
27794793d65dSAlexey Kardashevskiy 	pe->table_group.max_dynamic_windows_supported =
27804793d65dSAlexey Kardashevskiy 			IOMMU_TABLE_GROUP_MAX_TABLES;
27814793d65dSAlexey Kardashevskiy 	pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
27827ef73cd3SAlexey Kardashevskiy 	pe->table_group.pgsizes = pnv_ioda_parse_tce_sizes(phb);
2783e5aad1e6SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
2784e5aad1e6SAlexey Kardashevskiy 	pe->table_group.ops = &pnv_pci_ioda2_ops;
2785e5aad1e6SAlexey Kardashevskiy #endif
2786e5aad1e6SAlexey Kardashevskiy 
278746d3e1e1SAlexey Kardashevskiy 	rc = pnv_pci_ioda2_setup_default_config(pe);
2788801846d1SGavin Shan 	if (rc)
278946d3e1e1SAlexey Kardashevskiy 		return;
279046d3e1e1SAlexey Kardashevskiy 
279120f13b95SAlexey Kardashevskiy 	if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
27925eada8a3SAlexey Kardashevskiy 		pnv_ioda_setup_bus_dma(pe, pe->pbus);
2793373f5657SGavin Shan }
2794373f5657SGavin Shan 
27954ee11c1aSSuresh Warrier int64_t pnv_opal_pci_msi_eoi(struct irq_chip *chip, unsigned int hw_irq)
2796137436c9SGavin Shan {
2797137436c9SGavin Shan 	struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2798137436c9SGavin Shan 					   ioda.irq_chip);
2799137436c9SGavin Shan 
28004ee11c1aSSuresh Warrier 	return opal_pci_msi_eoi(phb->opal_id, hw_irq);
28014ee11c1aSSuresh Warrier }
28024ee11c1aSSuresh Warrier 
28034ee11c1aSSuresh Warrier static void pnv_ioda2_msi_eoi(struct irq_data *d)
28044ee11c1aSSuresh Warrier {
28054ee11c1aSSuresh Warrier 	int64_t rc;
28064ee11c1aSSuresh Warrier 	unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
28074ee11c1aSSuresh Warrier 	struct irq_chip *chip = irq_data_get_irq_chip(d);
28084ee11c1aSSuresh Warrier 
28094ee11c1aSSuresh Warrier 	rc = pnv_opal_pci_msi_eoi(chip, hw_irq);
2810137436c9SGavin Shan 	WARN_ON_ONCE(rc);
2811137436c9SGavin Shan 
2812137436c9SGavin Shan 	icp_native_eoi(d);
2813137436c9SGavin Shan }
2814137436c9SGavin Shan 
2815fd9a1c26SIan Munsie 
2816f456834aSIan Munsie void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
2817fd9a1c26SIan Munsie {
2818fd9a1c26SIan Munsie 	struct irq_data *idata;
2819fd9a1c26SIan Munsie 	struct irq_chip *ichip;
2820fd9a1c26SIan Munsie 
2821fb111334SBenjamin Herrenschmidt 	/* The MSI EOI OPAL call is only needed on PHB3 */
2822fb111334SBenjamin Herrenschmidt 	if (phb->model != PNV_PHB_MODEL_PHB3)
2823fd9a1c26SIan Munsie 		return;
2824fd9a1c26SIan Munsie 
2825fd9a1c26SIan Munsie 	if (!phb->ioda.irq_chip_init) {
2826fd9a1c26SIan Munsie 		/*
2827fd9a1c26SIan Munsie 		 * First time we setup an MSI IRQ, we need to setup the
2828fd9a1c26SIan Munsie 		 * corresponding IRQ chip to route correctly.
2829fd9a1c26SIan Munsie 		 */
2830fd9a1c26SIan Munsie 		idata = irq_get_irq_data(virq);
2831fd9a1c26SIan Munsie 		ichip = irq_data_get_irq_chip(idata);
2832fd9a1c26SIan Munsie 		phb->ioda.irq_chip_init = 1;
2833fd9a1c26SIan Munsie 		phb->ioda.irq_chip = *ichip;
2834fd9a1c26SIan Munsie 		phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2835fd9a1c26SIan Munsie 	}
2836fd9a1c26SIan Munsie 	irq_set_chip(virq, &phb->ioda.irq_chip);
2837fd9a1c26SIan Munsie }
2838fd9a1c26SIan Munsie 
28394ee11c1aSSuresh Warrier /*
28404ee11c1aSSuresh Warrier  * Returns true iff chip is something that we could call
28414ee11c1aSSuresh Warrier  * pnv_opal_pci_msi_eoi for.
28424ee11c1aSSuresh Warrier  */
28434ee11c1aSSuresh Warrier bool is_pnv_opal_msi(struct irq_chip *chip)
28444ee11c1aSSuresh Warrier {
28454ee11c1aSSuresh Warrier 	return chip->irq_eoi == pnv_ioda2_msi_eoi;
28464ee11c1aSSuresh Warrier }
28474ee11c1aSSuresh Warrier EXPORT_SYMBOL_GPL(is_pnv_opal_msi);
28484ee11c1aSSuresh Warrier 
2849184cd4a3SBenjamin Herrenschmidt static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
2850137436c9SGavin Shan 				  unsigned int hwirq, unsigned int virq,
2851137436c9SGavin Shan 				  unsigned int is_64, struct msi_msg *msg)
2852184cd4a3SBenjamin Herrenschmidt {
2853184cd4a3SBenjamin Herrenschmidt 	struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2854184cd4a3SBenjamin Herrenschmidt 	unsigned int xive_num = hwirq - phb->msi_base;
28553a1a4661SBenjamin Herrenschmidt 	__be32 data;
2856184cd4a3SBenjamin Herrenschmidt 	int rc;
2857184cd4a3SBenjamin Herrenschmidt 
2858184cd4a3SBenjamin Herrenschmidt 	/* No PE assigned ? bail out ... no MSI for you ! */
2859184cd4a3SBenjamin Herrenschmidt 	if (pe == NULL)
2860184cd4a3SBenjamin Herrenschmidt 		return -ENXIO;
2861184cd4a3SBenjamin Herrenschmidt 
2862184cd4a3SBenjamin Herrenschmidt 	/* Check if we have an MVE */
2863184cd4a3SBenjamin Herrenschmidt 	if (pe->mve_number < 0)
2864184cd4a3SBenjamin Herrenschmidt 		return -ENXIO;
2865184cd4a3SBenjamin Herrenschmidt 
2866b72c1f65SBenjamin Herrenschmidt 	/* Force 32-bit MSI on some broken devices */
286736074381SBenjamin Herrenschmidt 	if (dev->no_64bit_msi)
2868b72c1f65SBenjamin Herrenschmidt 		is_64 = 0;
2869b72c1f65SBenjamin Herrenschmidt 
2870184cd4a3SBenjamin Herrenschmidt 	/* Assign XIVE to PE */
2871184cd4a3SBenjamin Herrenschmidt 	rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2872184cd4a3SBenjamin Herrenschmidt 	if (rc) {
2873184cd4a3SBenjamin Herrenschmidt 		pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2874184cd4a3SBenjamin Herrenschmidt 			pci_name(dev), rc, xive_num);
2875184cd4a3SBenjamin Herrenschmidt 		return -EIO;
2876184cd4a3SBenjamin Herrenschmidt 	}
2877184cd4a3SBenjamin Herrenschmidt 
2878184cd4a3SBenjamin Herrenschmidt 	if (is_64) {
28793a1a4661SBenjamin Herrenschmidt 		__be64 addr64;
28803a1a4661SBenjamin Herrenschmidt 
2881184cd4a3SBenjamin Herrenschmidt 		rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2882184cd4a3SBenjamin Herrenschmidt 				     &addr64, &data);
2883184cd4a3SBenjamin Herrenschmidt 		if (rc) {
2884184cd4a3SBenjamin Herrenschmidt 			pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2885184cd4a3SBenjamin Herrenschmidt 				pci_name(dev), rc);
2886184cd4a3SBenjamin Herrenschmidt 			return -EIO;
2887184cd4a3SBenjamin Herrenschmidt 		}
28883a1a4661SBenjamin Herrenschmidt 		msg->address_hi = be64_to_cpu(addr64) >> 32;
28893a1a4661SBenjamin Herrenschmidt 		msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
2890184cd4a3SBenjamin Herrenschmidt 	} else {
28913a1a4661SBenjamin Herrenschmidt 		__be32 addr32;
28923a1a4661SBenjamin Herrenschmidt 
2893184cd4a3SBenjamin Herrenschmidt 		rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2894184cd4a3SBenjamin Herrenschmidt 				     &addr32, &data);
2895184cd4a3SBenjamin Herrenschmidt 		if (rc) {
2896184cd4a3SBenjamin Herrenschmidt 			pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2897184cd4a3SBenjamin Herrenschmidt 				pci_name(dev), rc);
2898184cd4a3SBenjamin Herrenschmidt 			return -EIO;
2899184cd4a3SBenjamin Herrenschmidt 		}
2900184cd4a3SBenjamin Herrenschmidt 		msg->address_hi = 0;
29013a1a4661SBenjamin Herrenschmidt 		msg->address_lo = be32_to_cpu(addr32);
2902184cd4a3SBenjamin Herrenschmidt 	}
29033a1a4661SBenjamin Herrenschmidt 	msg->data = be32_to_cpu(data);
2904184cd4a3SBenjamin Herrenschmidt 
2905f456834aSIan Munsie 	pnv_set_msi_irq_chip(phb, virq);
2906137436c9SGavin Shan 
2907184cd4a3SBenjamin Herrenschmidt 	pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
29081f52f176SRussell Currey 		 " address=%x_%08x data=%x PE# %x\n",
2909184cd4a3SBenjamin Herrenschmidt 		 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
2910184cd4a3SBenjamin Herrenschmidt 		 msg->address_hi, msg->address_lo, data, pe->pe_number);
2911184cd4a3SBenjamin Herrenschmidt 
2912184cd4a3SBenjamin Herrenschmidt 	return 0;
2913184cd4a3SBenjamin Herrenschmidt }
2914184cd4a3SBenjamin Herrenschmidt 
2915184cd4a3SBenjamin Herrenschmidt static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
2916184cd4a3SBenjamin Herrenschmidt {
2917fb1b55d6SGavin Shan 	unsigned int count;
2918184cd4a3SBenjamin Herrenschmidt 	const __be32 *prop = of_get_property(phb->hose->dn,
2919184cd4a3SBenjamin Herrenschmidt 					     "ibm,opal-msi-ranges", NULL);
2920184cd4a3SBenjamin Herrenschmidt 	if (!prop) {
2921184cd4a3SBenjamin Herrenschmidt 		/* BML Fallback */
2922184cd4a3SBenjamin Herrenschmidt 		prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
2923184cd4a3SBenjamin Herrenschmidt 	}
2924184cd4a3SBenjamin Herrenschmidt 	if (!prop)
2925184cd4a3SBenjamin Herrenschmidt 		return;
2926184cd4a3SBenjamin Herrenschmidt 
2927184cd4a3SBenjamin Herrenschmidt 	phb->msi_base = be32_to_cpup(prop);
2928fb1b55d6SGavin Shan 	count = be32_to_cpup(prop + 1);
2929fb1b55d6SGavin Shan 	if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
2930184cd4a3SBenjamin Herrenschmidt 		pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
2931184cd4a3SBenjamin Herrenschmidt 		       phb->hose->global_number);
2932184cd4a3SBenjamin Herrenschmidt 		return;
2933184cd4a3SBenjamin Herrenschmidt 	}
2934fb1b55d6SGavin Shan 
2935184cd4a3SBenjamin Herrenschmidt 	phb->msi_setup = pnv_pci_ioda_msi_setup;
2936184cd4a3SBenjamin Herrenschmidt 	phb->msi32_support = 1;
2937184cd4a3SBenjamin Herrenschmidt 	pr_info("  Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
2938fb1b55d6SGavin Shan 		count, phb->msi_base);
2939184cd4a3SBenjamin Herrenschmidt }
2940184cd4a3SBenjamin Herrenschmidt 
29416e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
29426e628c7dSWei Yang static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
29436e628c7dSWei Yang {
2944f2dd0afeSWei Yang 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
2945f2dd0afeSWei Yang 	struct pnv_phb *phb = hose->private_data;
2946f2dd0afeSWei Yang 	const resource_size_t gate = phb->ioda.m64_segsize >> 2;
29476e628c7dSWei Yang 	struct resource *res;
29486e628c7dSWei Yang 	int i;
2949dfcc8d45SWei Yang 	resource_size_t size, total_vf_bar_sz;
29506e628c7dSWei Yang 	struct pci_dn *pdn;
29515b88ec22SWei Yang 	int mul, total_vfs;
29526e628c7dSWei Yang 
295344bda4b7SHari Vyas 	if (!pdev->is_physfn || pci_dev_is_added(pdev))
29546e628c7dSWei Yang 		return;
29556e628c7dSWei Yang 
29566e628c7dSWei Yang 	pdn = pci_get_pdn(pdev);
29576e628c7dSWei Yang 	pdn->vfs_expanded = 0;
2958ee8222feSWei Yang 	pdn->m64_single_mode = false;
29596e628c7dSWei Yang 
29605b88ec22SWei Yang 	total_vfs = pci_sriov_get_totalvfs(pdev);
296192b8f137SGavin Shan 	mul = phb->ioda.total_pe_num;
2962dfcc8d45SWei Yang 	total_vf_bar_sz = 0;
29635b88ec22SWei Yang 
29645b88ec22SWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
29655b88ec22SWei Yang 		res = &pdev->resource[i + PCI_IOV_RESOURCES];
29665b88ec22SWei Yang 		if (!res->flags || res->parent)
29675b88ec22SWei Yang 			continue;
2968b79331a5SRussell Currey 		if (!pnv_pci_is_m64_flags(res->flags)) {
2969b0331854SWei Yang 			dev_warn(&pdev->dev, "Don't support SR-IOV with"
2970b0331854SWei Yang 					" non M64 VF BAR%d: %pR. \n",
29715b88ec22SWei Yang 				 i, res);
2972b0331854SWei Yang 			goto truncate_iov;
29735b88ec22SWei Yang 		}
29745b88ec22SWei Yang 
2975dfcc8d45SWei Yang 		total_vf_bar_sz += pci_iov_resource_size(pdev,
2976dfcc8d45SWei Yang 				i + PCI_IOV_RESOURCES);
29775b88ec22SWei Yang 
2978f2dd0afeSWei Yang 		/*
2979f2dd0afeSWei Yang 		 * If bigger than quarter of M64 segment size, just round up
2980f2dd0afeSWei Yang 		 * power of two.
2981f2dd0afeSWei Yang 		 *
2982f2dd0afeSWei Yang 		 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
2983f2dd0afeSWei Yang 		 * with other devices, IOV BAR size is expanded to be
2984f2dd0afeSWei Yang 		 * (total_pe * VF_BAR_size).  When VF_BAR_size is half of M64
2985f2dd0afeSWei Yang 		 * segment size , the expanded size would equal to half of the
2986f2dd0afeSWei Yang 		 * whole M64 space size, which will exhaust the M64 Space and
2987f2dd0afeSWei Yang 		 * limit the system flexibility.  This is a design decision to
2988f2dd0afeSWei Yang 		 * set the boundary to quarter of the M64 segment size.
2989f2dd0afeSWei Yang 		 */
2990dfcc8d45SWei Yang 		if (total_vf_bar_sz > gate) {
29915b88ec22SWei Yang 			mul = roundup_pow_of_two(total_vfs);
2992dfcc8d45SWei Yang 			dev_info(&pdev->dev,
2993dfcc8d45SWei Yang 				"VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
2994dfcc8d45SWei Yang 				total_vf_bar_sz, gate, mul);
2995ee8222feSWei Yang 			pdn->m64_single_mode = true;
29965b88ec22SWei Yang 			break;
29975b88ec22SWei Yang 		}
29985b88ec22SWei Yang 	}
29995b88ec22SWei Yang 
30006e628c7dSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
30016e628c7dSWei Yang 		res = &pdev->resource[i + PCI_IOV_RESOURCES];
30026e628c7dSWei Yang 		if (!res->flags || res->parent)
30036e628c7dSWei Yang 			continue;
30046e628c7dSWei Yang 
30056e628c7dSWei Yang 		size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
3006ee8222feSWei Yang 		/*
3007ee8222feSWei Yang 		 * On PHB3, the minimum size alignment of M64 BAR in single
3008ee8222feSWei Yang 		 * mode is 32MB.
3009ee8222feSWei Yang 		 */
3010ee8222feSWei Yang 		if (pdn->m64_single_mode && (size < SZ_32M))
3011ee8222feSWei Yang 			goto truncate_iov;
3012ee8222feSWei Yang 		dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
30135b88ec22SWei Yang 		res->end = res->start + size * mul - 1;
30146e628c7dSWei Yang 		dev_dbg(&pdev->dev, "                       %pR\n", res);
30156e628c7dSWei Yang 		dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
30165b88ec22SWei Yang 			 i, res, mul);
30176e628c7dSWei Yang 	}
30185b88ec22SWei Yang 	pdn->vfs_expanded = mul;
3019b0331854SWei Yang 
3020b0331854SWei Yang 	return;
3021b0331854SWei Yang 
3022b0331854SWei Yang truncate_iov:
3023b0331854SWei Yang 	/* To save MMIO space, IOV BAR is truncated. */
3024b0331854SWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3025b0331854SWei Yang 		res = &pdev->resource[i + PCI_IOV_RESOURCES];
3026b0331854SWei Yang 		res->flags = 0;
3027b0331854SWei Yang 		res->end = res->start - 1;
3028b0331854SWei Yang 	}
30296e628c7dSWei Yang }
30306e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */
30316e628c7dSWei Yang 
303223e79425SGavin Shan static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
303323e79425SGavin Shan 				  struct resource *res)
303411685becSGavin Shan {
303523e79425SGavin Shan 	struct pnv_phb *phb = pe->phb;
303611685becSGavin Shan 	struct pci_bus_region region;
303723e79425SGavin Shan 	int index;
303823e79425SGavin Shan 	int64_t rc;
303911685becSGavin Shan 
304023e79425SGavin Shan 	if (!res || !res->flags || res->start > res->end)
304123e79425SGavin Shan 		return;
304211685becSGavin Shan 
304311685becSGavin Shan 	if (res->flags & IORESOURCE_IO) {
304411685becSGavin Shan 		region.start = res->start - phb->ioda.io_pci_base;
304511685becSGavin Shan 		region.end   = res->end - phb->ioda.io_pci_base;
304611685becSGavin Shan 		index = region.start / phb->ioda.io_segsize;
304711685becSGavin Shan 
304892b8f137SGavin Shan 		while (index < phb->ioda.total_pe_num &&
304911685becSGavin Shan 		       region.start <= region.end) {
305011685becSGavin Shan 			phb->ioda.io_segmap[index] = pe->pe_number;
305111685becSGavin Shan 			rc = opal_pci_map_pe_mmio_window(phb->opal_id,
305211685becSGavin Shan 				pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
305311685becSGavin Shan 			if (rc != OPAL_SUCCESS) {
30541f52f176SRussell Currey 				pr_err("%s: Error %lld mapping IO segment#%d to PE#%x\n",
305511685becSGavin Shan 				       __func__, rc, index, pe->pe_number);
305611685becSGavin Shan 				break;
305711685becSGavin Shan 			}
305811685becSGavin Shan 
305911685becSGavin Shan 			region.start += phb->ioda.io_segsize;
306011685becSGavin Shan 			index++;
306111685becSGavin Shan 		}
3062027fa02fSGavin Shan 	} else if ((res->flags & IORESOURCE_MEM) &&
30635958d19aSBenjamin Herrenschmidt 		   !pnv_pci_is_m64(phb, res)) {
306411685becSGavin Shan 		region.start = res->start -
306523e79425SGavin Shan 			       phb->hose->mem_offset[0] -
306611685becSGavin Shan 			       phb->ioda.m32_pci_base;
306711685becSGavin Shan 		region.end   = res->end -
306823e79425SGavin Shan 			       phb->hose->mem_offset[0] -
306911685becSGavin Shan 			       phb->ioda.m32_pci_base;
307011685becSGavin Shan 		index = region.start / phb->ioda.m32_segsize;
307111685becSGavin Shan 
307292b8f137SGavin Shan 		while (index < phb->ioda.total_pe_num &&
307311685becSGavin Shan 		       region.start <= region.end) {
307411685becSGavin Shan 			phb->ioda.m32_segmap[index] = pe->pe_number;
307511685becSGavin Shan 			rc = opal_pci_map_pe_mmio_window(phb->opal_id,
307611685becSGavin Shan 				pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
307711685becSGavin Shan 			if (rc != OPAL_SUCCESS) {
30781f52f176SRussell Currey 				pr_err("%s: Error %lld mapping M32 segment#%d to PE#%x",
307911685becSGavin Shan 				       __func__, rc, index, pe->pe_number);
308011685becSGavin Shan 				break;
308111685becSGavin Shan 			}
308211685becSGavin Shan 
308311685becSGavin Shan 			region.start += phb->ioda.m32_segsize;
308411685becSGavin Shan 			index++;
308511685becSGavin Shan 		}
308611685becSGavin Shan 	}
308711685becSGavin Shan }
308823e79425SGavin Shan 
308923e79425SGavin Shan /*
309023e79425SGavin Shan  * This function is supposed to be called on basis of PE from top
309123e79425SGavin Shan  * to bottom style. So the the I/O or MMIO segment assigned to
309203671057SMasahiro Yamada  * parent PE could be overridden by its child PEs if necessary.
309323e79425SGavin Shan  */
309423e79425SGavin Shan static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
309523e79425SGavin Shan {
309669d733e7SGavin Shan 	struct pci_dev *pdev;
309723e79425SGavin Shan 	int i;
309823e79425SGavin Shan 
309923e79425SGavin Shan 	/*
310023e79425SGavin Shan 	 * NOTE: We only care PCI bus based PE for now. For PCI
310123e79425SGavin Shan 	 * device based PE, for example SRIOV sensitive VF should
310223e79425SGavin Shan 	 * be figured out later.
310323e79425SGavin Shan 	 */
310423e79425SGavin Shan 	BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
310523e79425SGavin Shan 
310669d733e7SGavin Shan 	list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
310769d733e7SGavin Shan 		for (i = 0; i <= PCI_ROM_RESOURCE; i++)
310869d733e7SGavin Shan 			pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
310969d733e7SGavin Shan 
311069d733e7SGavin Shan 		/*
311169d733e7SGavin Shan 		 * If the PE contains all subordinate PCI buses, the
311269d733e7SGavin Shan 		 * windows of the child bridges should be mapped to
311369d733e7SGavin Shan 		 * the PE as well.
311469d733e7SGavin Shan 		 */
311569d733e7SGavin Shan 		if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
311669d733e7SGavin Shan 			continue;
311769d733e7SGavin Shan 		for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
311869d733e7SGavin Shan 			pnv_ioda_setup_pe_res(pe,
311969d733e7SGavin Shan 				&pdev->resource[PCI_BRIDGE_RESOURCES + i]);
312069d733e7SGavin Shan 	}
312111685becSGavin Shan }
312211685becSGavin Shan 
312398b665daSRussell Currey #ifdef CONFIG_DEBUG_FS
312498b665daSRussell Currey static int pnv_pci_diag_data_set(void *data, u64 val)
312598b665daSRussell Currey {
312698b665daSRussell Currey 	struct pci_controller *hose;
312798b665daSRussell Currey 	struct pnv_phb *phb;
312898b665daSRussell Currey 	s64 ret;
312998b665daSRussell Currey 
313098b665daSRussell Currey 	if (val != 1ULL)
313198b665daSRussell Currey 		return -EINVAL;
313298b665daSRussell Currey 
313398b665daSRussell Currey 	hose = (struct pci_controller *)data;
313498b665daSRussell Currey 	if (!hose || !hose->private_data)
313598b665daSRussell Currey 		return -ENODEV;
313698b665daSRussell Currey 
313798b665daSRussell Currey 	phb = hose->private_data;
313898b665daSRussell Currey 
313998b665daSRussell Currey 	/* Retrieve the diag data from firmware */
31405cb1f8fdSRussell Currey 	ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag_data,
31415cb1f8fdSRussell Currey 					  phb->diag_data_size);
314298b665daSRussell Currey 	if (ret != OPAL_SUCCESS)
314398b665daSRussell Currey 		return -EIO;
314498b665daSRussell Currey 
314598b665daSRussell Currey 	/* Print the diag data to the kernel log */
31465cb1f8fdSRussell Currey 	pnv_pci_dump_phb_diag_data(phb->hose, phb->diag_data);
314798b665daSRussell Currey 	return 0;
314898b665daSRussell Currey }
314998b665daSRussell Currey 
315098b665daSRussell Currey DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
315198b665daSRussell Currey 			pnv_pci_diag_data_set, "%llu\n");
315298b665daSRussell Currey 
315398b665daSRussell Currey #endif /* CONFIG_DEBUG_FS */
315498b665daSRussell Currey 
315537c367f2SGavin Shan static void pnv_pci_ioda_create_dbgfs(void)
315637c367f2SGavin Shan {
315737c367f2SGavin Shan #ifdef CONFIG_DEBUG_FS
315837c367f2SGavin Shan 	struct pci_controller *hose, *tmp;
315937c367f2SGavin Shan 	struct pnv_phb *phb;
316037c367f2SGavin Shan 	char name[16];
316137c367f2SGavin Shan 
316237c367f2SGavin Shan 	list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
316337c367f2SGavin Shan 		phb = hose->private_data;
316437c367f2SGavin Shan 
3165ccd1c191SGavin Shan 		/* Notify initialization of PHB done */
3166ccd1c191SGavin Shan 		phb->initialized = 1;
3167ccd1c191SGavin Shan 
316837c367f2SGavin Shan 		sprintf(name, "PCI%04x", hose->global_number);
316937c367f2SGavin Shan 		phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
317098b665daSRussell Currey 		if (!phb->dbgfs) {
3171f2c2cbccSJoe Perches 			pr_warn("%s: Error on creating debugfs on PHB#%x\n",
317237c367f2SGavin Shan 				__func__, hose->global_number);
317398b665daSRussell Currey 			continue;
317498b665daSRussell Currey 		}
317598b665daSRussell Currey 
317698b665daSRussell Currey 		debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
317798b665daSRussell Currey 				    &pnv_pci_diag_data_fops);
317837c367f2SGavin Shan 	}
317937c367f2SGavin Shan #endif /* CONFIG_DEBUG_FS */
318037c367f2SGavin Shan }
318137c367f2SGavin Shan 
3182db217319SBenjamin Herrenschmidt static void pnv_pci_enable_bridge(struct pci_bus *bus)
3183db217319SBenjamin Herrenschmidt {
3184db217319SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
3185db217319SBenjamin Herrenschmidt 	struct pci_bus *child;
3186db217319SBenjamin Herrenschmidt 
3187db217319SBenjamin Herrenschmidt 	/* Empty bus ? bail */
3188db217319SBenjamin Herrenschmidt 	if (list_empty(&bus->devices))
3189db217319SBenjamin Herrenschmidt 		return;
3190db217319SBenjamin Herrenschmidt 
3191db217319SBenjamin Herrenschmidt 	/*
3192db217319SBenjamin Herrenschmidt 	 * If there's a bridge associated with that bus enable it. This works
3193db217319SBenjamin Herrenschmidt 	 * around races in the generic code if the enabling is done during
3194db217319SBenjamin Herrenschmidt 	 * parallel probing. This can be removed once those races have been
3195db217319SBenjamin Herrenschmidt 	 * fixed.
3196db217319SBenjamin Herrenschmidt 	 */
3197db217319SBenjamin Herrenschmidt 	if (dev) {
3198db217319SBenjamin Herrenschmidt 		int rc = pci_enable_device(dev);
3199db217319SBenjamin Herrenschmidt 		if (rc)
3200db217319SBenjamin Herrenschmidt 			pci_err(dev, "Error enabling bridge (%d)\n", rc);
3201db217319SBenjamin Herrenschmidt 		pci_set_master(dev);
3202db217319SBenjamin Herrenschmidt 	}
3203db217319SBenjamin Herrenschmidt 
3204db217319SBenjamin Herrenschmidt 	/* Perform the same to child busses */
3205db217319SBenjamin Herrenschmidt 	list_for_each_entry(child, &bus->children, node)
3206db217319SBenjamin Herrenschmidt 		pnv_pci_enable_bridge(child);
3207db217319SBenjamin Herrenschmidt }
3208db217319SBenjamin Herrenschmidt 
3209db217319SBenjamin Herrenschmidt static void pnv_pci_enable_bridges(void)
3210db217319SBenjamin Herrenschmidt {
3211db217319SBenjamin Herrenschmidt 	struct pci_controller *hose;
3212db217319SBenjamin Herrenschmidt 
3213db217319SBenjamin Herrenschmidt 	list_for_each_entry(hose, &hose_list, list_node)
3214db217319SBenjamin Herrenschmidt 		pnv_pci_enable_bridge(hose->bus);
3215db217319SBenjamin Herrenschmidt }
3216db217319SBenjamin Herrenschmidt 
3217cad5cef6SGreg Kroah-Hartman static void pnv_pci_ioda_fixup(void)
3218fb446ad0SGavin Shan {
3219fb446ad0SGavin Shan 	pnv_pci_ioda_setup_PEs();
3220ccd1c191SGavin Shan 	pnv_pci_ioda_setup_iommu_api();
322137c367f2SGavin Shan 	pnv_pci_ioda_create_dbgfs();
322237c367f2SGavin Shan 
3223db217319SBenjamin Herrenschmidt 	pnv_pci_enable_bridges();
3224db217319SBenjamin Herrenschmidt 
3225e9cc17d4SGavin Shan #ifdef CONFIG_EEH
3226b9fde58dSBenjamin Herrenschmidt 	pnv_eeh_post_init();
3227e9cc17d4SGavin Shan #endif
3228fb446ad0SGavin Shan }
3229fb446ad0SGavin Shan 
3230271fd03aSGavin Shan /*
3231271fd03aSGavin Shan  * Returns the alignment for I/O or memory windows for P2P
3232271fd03aSGavin Shan  * bridges. That actually depends on how PEs are segmented.
3233271fd03aSGavin Shan  * For now, we return I/O or M32 segment size for PE sensitive
3234271fd03aSGavin Shan  * P2P bridges. Otherwise, the default values (4KiB for I/O,
3235271fd03aSGavin Shan  * 1MiB for memory) will be returned.
3236271fd03aSGavin Shan  *
3237271fd03aSGavin Shan  * The current PCI bus might be put into one PE, which was
3238271fd03aSGavin Shan  * create against the parent PCI bridge. For that case, we
3239271fd03aSGavin Shan  * needn't enlarge the alignment so that we can save some
3240271fd03aSGavin Shan  * resources.
3241271fd03aSGavin Shan  */
3242271fd03aSGavin Shan static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3243271fd03aSGavin Shan 						unsigned long type)
3244271fd03aSGavin Shan {
3245271fd03aSGavin Shan 	struct pci_dev *bridge;
3246271fd03aSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
3247271fd03aSGavin Shan 	struct pnv_phb *phb = hose->private_data;
3248271fd03aSGavin Shan 	int num_pci_bridges = 0;
3249271fd03aSGavin Shan 
3250271fd03aSGavin Shan 	bridge = bus->self;
3251271fd03aSGavin Shan 	while (bridge) {
3252271fd03aSGavin Shan 		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3253271fd03aSGavin Shan 			num_pci_bridges++;
3254271fd03aSGavin Shan 			if (num_pci_bridges >= 2)
3255271fd03aSGavin Shan 				return 1;
3256271fd03aSGavin Shan 		}
3257271fd03aSGavin Shan 
3258271fd03aSGavin Shan 		bridge = bridge->bus->self;
3259271fd03aSGavin Shan 	}
3260271fd03aSGavin Shan 
32615958d19aSBenjamin Herrenschmidt 	/*
32625958d19aSBenjamin Herrenschmidt 	 * We fall back to M32 if M64 isn't supported. We enforce the M64
32635958d19aSBenjamin Herrenschmidt 	 * alignment for any 64-bit resource, PCIe doesn't care and
32645958d19aSBenjamin Herrenschmidt 	 * bridges only do 64-bit prefetchable anyway.
32655958d19aSBenjamin Herrenschmidt 	 */
3266b79331a5SRussell Currey 	if (phb->ioda.m64_segsize && pnv_pci_is_m64_flags(type))
3267262af557SGuo Chao 		return phb->ioda.m64_segsize;
3268271fd03aSGavin Shan 	if (type & IORESOURCE_MEM)
3269271fd03aSGavin Shan 		return phb->ioda.m32_segsize;
3270271fd03aSGavin Shan 
3271271fd03aSGavin Shan 	return phb->ioda.io_segsize;
3272271fd03aSGavin Shan }
3273271fd03aSGavin Shan 
327440e2a47eSGavin Shan /*
327540e2a47eSGavin Shan  * We are updating root port or the upstream port of the
327640e2a47eSGavin Shan  * bridge behind the root port with PHB's windows in order
327740e2a47eSGavin Shan  * to accommodate the changes on required resources during
327840e2a47eSGavin Shan  * PCI (slot) hotplug, which is connected to either root
327940e2a47eSGavin Shan  * port or the downstream ports of PCIe switch behind the
328040e2a47eSGavin Shan  * root port.
328140e2a47eSGavin Shan  */
328240e2a47eSGavin Shan static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
328340e2a47eSGavin Shan 					   unsigned long type)
328440e2a47eSGavin Shan {
328540e2a47eSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
328640e2a47eSGavin Shan 	struct pnv_phb *phb = hose->private_data;
328740e2a47eSGavin Shan 	struct pci_dev *bridge = bus->self;
328840e2a47eSGavin Shan 	struct resource *r, *w;
328940e2a47eSGavin Shan 	bool msi_region = false;
329040e2a47eSGavin Shan 	int i;
329140e2a47eSGavin Shan 
329240e2a47eSGavin Shan 	/* Check if we need apply fixup to the bridge's windows */
329340e2a47eSGavin Shan 	if (!pci_is_root_bus(bridge->bus) &&
329440e2a47eSGavin Shan 	    !pci_is_root_bus(bridge->bus->self->bus))
329540e2a47eSGavin Shan 		return;
329640e2a47eSGavin Shan 
329740e2a47eSGavin Shan 	/* Fixup the resources */
329840e2a47eSGavin Shan 	for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
329940e2a47eSGavin Shan 		r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
330040e2a47eSGavin Shan 		if (!r->flags || !r->parent)
330140e2a47eSGavin Shan 			continue;
330240e2a47eSGavin Shan 
330340e2a47eSGavin Shan 		w = NULL;
330440e2a47eSGavin Shan 		if (r->flags & type & IORESOURCE_IO)
330540e2a47eSGavin Shan 			w = &hose->io_resource;
33065958d19aSBenjamin Herrenschmidt 		else if (pnv_pci_is_m64(phb, r) &&
330740e2a47eSGavin Shan 			 (type & IORESOURCE_PREFETCH) &&
330840e2a47eSGavin Shan 			 phb->ioda.m64_segsize)
330940e2a47eSGavin Shan 			w = &hose->mem_resources[1];
331040e2a47eSGavin Shan 		else if (r->flags & type & IORESOURCE_MEM) {
331140e2a47eSGavin Shan 			w = &hose->mem_resources[0];
331240e2a47eSGavin Shan 			msi_region = true;
331340e2a47eSGavin Shan 		}
331440e2a47eSGavin Shan 
331540e2a47eSGavin Shan 		r->start = w->start;
331640e2a47eSGavin Shan 		r->end = w->end;
331740e2a47eSGavin Shan 
331840e2a47eSGavin Shan 		/* The 64KB 32-bits MSI region shouldn't be included in
331940e2a47eSGavin Shan 		 * the 32-bits bridge window. Otherwise, we can see strange
332040e2a47eSGavin Shan 		 * issues. One of them is EEH error observed on Garrison.
332140e2a47eSGavin Shan 		 *
332240e2a47eSGavin Shan 		 * Exclude top 1MB region which is the minimal alignment of
332340e2a47eSGavin Shan 		 * 32-bits bridge window.
332440e2a47eSGavin Shan 		 */
332540e2a47eSGavin Shan 		if (msi_region) {
332640e2a47eSGavin Shan 			r->end += 0x10000;
332740e2a47eSGavin Shan 			r->end -= 0x100000;
332840e2a47eSGavin Shan 		}
332940e2a47eSGavin Shan 	}
333040e2a47eSGavin Shan }
333140e2a47eSGavin Shan 
3332ccd1c191SGavin Shan static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3333ccd1c191SGavin Shan {
3334ccd1c191SGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
3335ccd1c191SGavin Shan 	struct pnv_phb *phb = hose->private_data;
3336ccd1c191SGavin Shan 	struct pci_dev *bridge = bus->self;
3337ccd1c191SGavin Shan 	struct pnv_ioda_pe *pe;
3338ccd1c191SGavin Shan 	bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3339ccd1c191SGavin Shan 
334040e2a47eSGavin Shan 	/* Extend bridge's windows if necessary */
334140e2a47eSGavin Shan 	pnv_pci_fixup_bridge_resources(bus, type);
334240e2a47eSGavin Shan 
334363803c39SGavin Shan 	/* The PE for root bus should be realized before any one else */
334463803c39SGavin Shan 	if (!phb->ioda.root_pe_populated) {
334563803c39SGavin Shan 		pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
334663803c39SGavin Shan 		if (pe) {
334763803c39SGavin Shan 			phb->ioda.root_pe_idx = pe->pe_number;
334863803c39SGavin Shan 			phb->ioda.root_pe_populated = true;
334963803c39SGavin Shan 		}
335063803c39SGavin Shan 	}
335163803c39SGavin Shan 
3352ccd1c191SGavin Shan 	/* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3353ccd1c191SGavin Shan 	if (list_empty(&bus->devices))
3354ccd1c191SGavin Shan 		return;
3355ccd1c191SGavin Shan 
3356ccd1c191SGavin Shan 	/* Reserve PEs according to used M64 resources */
3357a25de7afSAlexey Kardashevskiy 	pnv_ioda_reserve_m64_pe(bus, NULL, all);
3358ccd1c191SGavin Shan 
3359ccd1c191SGavin Shan 	/*
3360ccd1c191SGavin Shan 	 * Assign PE. We might run here because of partial hotplug.
3361ccd1c191SGavin Shan 	 * For the case, we just pick up the existing PE and should
3362ccd1c191SGavin Shan 	 * not allocate resources again.
3363ccd1c191SGavin Shan 	 */
3364ccd1c191SGavin Shan 	pe = pnv_ioda_setup_bus_PE(bus, all);
3365ccd1c191SGavin Shan 	if (!pe)
3366ccd1c191SGavin Shan 		return;
3367ccd1c191SGavin Shan 
3368ccd1c191SGavin Shan 	pnv_ioda_setup_pe_seg(pe);
3369ccd1c191SGavin Shan 	switch (phb->type) {
3370ccd1c191SGavin Shan 	case PNV_PHB_IODA1:
3371ccd1c191SGavin Shan 		pnv_pci_ioda1_setup_dma_pe(phb, pe);
3372ccd1c191SGavin Shan 		break;
3373ccd1c191SGavin Shan 	case PNV_PHB_IODA2:
3374ccd1c191SGavin Shan 		pnv_pci_ioda2_setup_dma_pe(phb, pe);
3375ccd1c191SGavin Shan 		break;
3376ccd1c191SGavin Shan 	default:
33771f52f176SRussell Currey 		pr_warn("%s: No DMA for PHB#%x (type %d)\n",
3378ccd1c191SGavin Shan 			__func__, phb->hose->global_number, phb->type);
3379ccd1c191SGavin Shan 	}
3380ccd1c191SGavin Shan }
3381ccd1c191SGavin Shan 
338238274637SYongji Xie static resource_size_t pnv_pci_default_alignment(void)
338338274637SYongji Xie {
338438274637SYongji Xie 	return PAGE_SIZE;
338538274637SYongji Xie }
338638274637SYongji Xie 
33875350ab3fSWei Yang #ifdef CONFIG_PCI_IOV
33885350ab3fSWei Yang static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
33895350ab3fSWei Yang 						      int resno)
33905350ab3fSWei Yang {
3391ee8222feSWei Yang 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3392ee8222feSWei Yang 	struct pnv_phb *phb = hose->private_data;
33935350ab3fSWei Yang 	struct pci_dn *pdn = pci_get_pdn(pdev);
33947fbe7a93SWei Yang 	resource_size_t align;
33955350ab3fSWei Yang 
33967fbe7a93SWei Yang 	/*
33977fbe7a93SWei Yang 	 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
33987fbe7a93SWei Yang 	 * SR-IOV. While from hardware perspective, the range mapped by M64
33997fbe7a93SWei Yang 	 * BAR should be size aligned.
34007fbe7a93SWei Yang 	 *
3401ee8222feSWei Yang 	 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3402ee8222feSWei Yang 	 * powernv-specific hardware restriction is gone. But if just use the
3403ee8222feSWei Yang 	 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3404ee8222feSWei Yang 	 * in one segment of M64 #15, which introduces the PE conflict between
3405ee8222feSWei Yang 	 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3406ee8222feSWei Yang 	 * m64_segsize.
3407ee8222feSWei Yang 	 *
34087fbe7a93SWei Yang 	 * This function returns the total IOV BAR size if M64 BAR is in
34097fbe7a93SWei Yang 	 * Shared PE mode or just VF BAR size if not.
3410ee8222feSWei Yang 	 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3411ee8222feSWei Yang 	 * M64 segment size if IOV BAR size is less.
34127fbe7a93SWei Yang 	 */
34135350ab3fSWei Yang 	align = pci_iov_resource_size(pdev, resno);
34147fbe7a93SWei Yang 	if (!pdn->vfs_expanded)
34155350ab3fSWei Yang 		return align;
3416ee8222feSWei Yang 	if (pdn->m64_single_mode)
3417ee8222feSWei Yang 		return max(align, (resource_size_t)phb->ioda.m64_segsize);
34187fbe7a93SWei Yang 
34197fbe7a93SWei Yang 	return pdn->vfs_expanded * align;
34205350ab3fSWei Yang }
34215350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */
34225350ab3fSWei Yang 
3423184cd4a3SBenjamin Herrenschmidt /* Prevent enabling devices for which we couldn't properly
3424184cd4a3SBenjamin Herrenschmidt  * assign a PE
3425184cd4a3SBenjamin Herrenschmidt  */
34268bf6b91aSAlastair D'Silva static bool pnv_pci_enable_device_hook(struct pci_dev *dev)
3427184cd4a3SBenjamin Herrenschmidt {
3428db1266c8SGavin Shan 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
3429db1266c8SGavin Shan 	struct pnv_phb *phb = hose->private_data;
3430db1266c8SGavin Shan 	struct pci_dn *pdn;
3431184cd4a3SBenjamin Herrenschmidt 
3432db1266c8SGavin Shan 	/* The function is probably called while the PEs have
3433db1266c8SGavin Shan 	 * not be created yet. For example, resource reassignment
3434db1266c8SGavin Shan 	 * during PCI probe period. We just skip the check if
3435db1266c8SGavin Shan 	 * PEs isn't ready.
3436db1266c8SGavin Shan 	 */
3437db1266c8SGavin Shan 	if (!phb->initialized)
3438c88c2a18SDaniel Axtens 		return true;
3439db1266c8SGavin Shan 
3440b72c1f65SBenjamin Herrenschmidt 	pdn = pci_get_pdn(dev);
3441184cd4a3SBenjamin Herrenschmidt 	if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3442c88c2a18SDaniel Axtens 		return false;
3443db1266c8SGavin Shan 
3444c88c2a18SDaniel Axtens 	return true;
3445184cd4a3SBenjamin Herrenschmidt }
3446184cd4a3SBenjamin Herrenschmidt 
3447c5f7700bSGavin Shan static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3448c5f7700bSGavin Shan 				       int num)
3449c5f7700bSGavin Shan {
3450c5f7700bSGavin Shan 	struct pnv_ioda_pe *pe = container_of(table_group,
3451c5f7700bSGavin Shan 					      struct pnv_ioda_pe, table_group);
3452c5f7700bSGavin Shan 	struct pnv_phb *phb = pe->phb;
3453c5f7700bSGavin Shan 	unsigned int idx;
3454c5f7700bSGavin Shan 	long rc;
3455c5f7700bSGavin Shan 
3456c5f7700bSGavin Shan 	pe_info(pe, "Removing DMA window #%d\n", num);
3457c5f7700bSGavin Shan 	for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3458c5f7700bSGavin Shan 		if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3459c5f7700bSGavin Shan 			continue;
3460c5f7700bSGavin Shan 
3461c5f7700bSGavin Shan 		rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3462c5f7700bSGavin Shan 						idx, 0, 0ul, 0ul, 0ul);
3463c5f7700bSGavin Shan 		if (rc != OPAL_SUCCESS) {
3464c5f7700bSGavin Shan 			pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3465c5f7700bSGavin Shan 				rc, idx);
3466c5f7700bSGavin Shan 			return rc;
3467c5f7700bSGavin Shan 		}
3468c5f7700bSGavin Shan 
3469c5f7700bSGavin Shan 		phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3470c5f7700bSGavin Shan 	}
3471c5f7700bSGavin Shan 
3472c5f7700bSGavin Shan 	pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3473c5f7700bSGavin Shan 	return OPAL_SUCCESS;
3474c5f7700bSGavin Shan }
3475c5f7700bSGavin Shan 
3476c5f7700bSGavin Shan static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3477c5f7700bSGavin Shan {
3478c5f7700bSGavin Shan 	unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3479c5f7700bSGavin Shan 	struct iommu_table *tbl = pe->table_group.tables[0];
3480c5f7700bSGavin Shan 	int64_t rc;
3481c5f7700bSGavin Shan 
3482c5f7700bSGavin Shan 	if (!weight)
3483c5f7700bSGavin Shan 		return;
3484c5f7700bSGavin Shan 
3485c5f7700bSGavin Shan 	rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3486c5f7700bSGavin Shan 	if (rc != OPAL_SUCCESS)
3487c5f7700bSGavin Shan 		return;
3488c5f7700bSGavin Shan 
3489a34ab7c3SBenjamin Herrenschmidt 	pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
3490c5f7700bSGavin Shan 	if (pe->table_group.group) {
3491c5f7700bSGavin Shan 		iommu_group_put(pe->table_group.group);
3492c5f7700bSGavin Shan 		WARN_ON(pe->table_group.group);
3493c5f7700bSGavin Shan 	}
3494c5f7700bSGavin Shan 
3495c5f7700bSGavin Shan 	free_pages(tbl->it_base, get_order(tbl->it_size << 3));
3496e5afdf9dSAlexey Kardashevskiy 	iommu_tce_table_put(tbl);
3497c5f7700bSGavin Shan }
3498c5f7700bSGavin Shan 
3499c5f7700bSGavin Shan static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3500c5f7700bSGavin Shan {
3501c5f7700bSGavin Shan 	struct iommu_table *tbl = pe->table_group.tables[0];
3502c5f7700bSGavin Shan 	unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3503c5f7700bSGavin Shan #ifdef CONFIG_IOMMU_API
3504c5f7700bSGavin Shan 	int64_t rc;
3505c5f7700bSGavin Shan #endif
3506c5f7700bSGavin Shan 
3507c5f7700bSGavin Shan 	if (!weight)
3508c5f7700bSGavin Shan 		return;
3509c5f7700bSGavin Shan 
3510c5f7700bSGavin Shan #ifdef CONFIG_IOMMU_API
3511c5f7700bSGavin Shan 	rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3512c5f7700bSGavin Shan 	if (rc)
3513c5f7700bSGavin Shan 		pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
3514c5f7700bSGavin Shan #endif
3515c5f7700bSGavin Shan 
3516c5f7700bSGavin Shan 	pnv_pci_ioda2_set_bypass(pe, false);
3517c5f7700bSGavin Shan 	if (pe->table_group.group) {
3518c5f7700bSGavin Shan 		iommu_group_put(pe->table_group.group);
3519c5f7700bSGavin Shan 		WARN_ON(pe->table_group.group);
3520c5f7700bSGavin Shan 	}
3521c5f7700bSGavin Shan 
3522e5afdf9dSAlexey Kardashevskiy 	iommu_tce_table_put(tbl);
3523c5f7700bSGavin Shan }
3524c5f7700bSGavin Shan 
3525c5f7700bSGavin Shan static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3526c5f7700bSGavin Shan 				 unsigned short win,
3527c5f7700bSGavin Shan 				 unsigned int *map)
3528c5f7700bSGavin Shan {
3529c5f7700bSGavin Shan 	struct pnv_phb *phb = pe->phb;
3530c5f7700bSGavin Shan 	int idx;
3531c5f7700bSGavin Shan 	int64_t rc;
3532c5f7700bSGavin Shan 
3533c5f7700bSGavin Shan 	for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3534c5f7700bSGavin Shan 		if (map[idx] != pe->pe_number)
3535c5f7700bSGavin Shan 			continue;
3536c5f7700bSGavin Shan 
3537c5f7700bSGavin Shan 		if (win == OPAL_M64_WINDOW_TYPE)
3538c5f7700bSGavin Shan 			rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3539c5f7700bSGavin Shan 					phb->ioda.reserved_pe_idx, win,
3540c5f7700bSGavin Shan 					idx / PNV_IODA1_M64_SEGS,
3541c5f7700bSGavin Shan 					idx % PNV_IODA1_M64_SEGS);
3542c5f7700bSGavin Shan 		else
3543c5f7700bSGavin Shan 			rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3544c5f7700bSGavin Shan 					phb->ioda.reserved_pe_idx, win, 0, idx);
3545c5f7700bSGavin Shan 
3546c5f7700bSGavin Shan 		if (rc != OPAL_SUCCESS)
3547c5f7700bSGavin Shan 			pe_warn(pe, "Error %ld unmapping (%d) segment#%d\n",
3548c5f7700bSGavin Shan 				rc, win, idx);
3549c5f7700bSGavin Shan 
3550c5f7700bSGavin Shan 		map[idx] = IODA_INVALID_PE;
3551c5f7700bSGavin Shan 	}
3552c5f7700bSGavin Shan }
3553c5f7700bSGavin Shan 
3554c5f7700bSGavin Shan static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3555c5f7700bSGavin Shan {
3556c5f7700bSGavin Shan 	struct pnv_phb *phb = pe->phb;
3557c5f7700bSGavin Shan 
3558c5f7700bSGavin Shan 	if (phb->type == PNV_PHB_IODA1) {
3559c5f7700bSGavin Shan 		pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3560c5f7700bSGavin Shan 				     phb->ioda.io_segmap);
3561c5f7700bSGavin Shan 		pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3562c5f7700bSGavin Shan 				     phb->ioda.m32_segmap);
3563c5f7700bSGavin Shan 		pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3564c5f7700bSGavin Shan 				     phb->ioda.m64_segmap);
3565c5f7700bSGavin Shan 	} else if (phb->type == PNV_PHB_IODA2) {
3566c5f7700bSGavin Shan 		pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3567c5f7700bSGavin Shan 				     phb->ioda.m32_segmap);
3568c5f7700bSGavin Shan 	}
3569c5f7700bSGavin Shan }
3570c5f7700bSGavin Shan 
3571c5f7700bSGavin Shan static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3572c5f7700bSGavin Shan {
3573c5f7700bSGavin Shan 	struct pnv_phb *phb = pe->phb;
3574c5f7700bSGavin Shan 	struct pnv_ioda_pe *slave, *tmp;
3575c5f7700bSGavin Shan 
3576c5f7700bSGavin Shan 	list_del(&pe->list);
3577c5f7700bSGavin Shan 	switch (phb->type) {
3578c5f7700bSGavin Shan 	case PNV_PHB_IODA1:
3579c5f7700bSGavin Shan 		pnv_pci_ioda1_release_pe_dma(pe);
3580c5f7700bSGavin Shan 		break;
3581c5f7700bSGavin Shan 	case PNV_PHB_IODA2:
3582c5f7700bSGavin Shan 		pnv_pci_ioda2_release_pe_dma(pe);
3583c5f7700bSGavin Shan 		break;
3584c5f7700bSGavin Shan 	default:
3585c5f7700bSGavin Shan 		WARN_ON(1);
3586c5f7700bSGavin Shan 	}
3587c5f7700bSGavin Shan 
3588c5f7700bSGavin Shan 	pnv_ioda_release_pe_seg(pe);
3589c5f7700bSGavin Shan 	pnv_ioda_deconfigure_pe(pe->phb, pe);
3590b314427aSGavin Shan 
3591b314427aSGavin Shan 	/* Release slave PEs in the compound PE */
3592b314427aSGavin Shan 	if (pe->flags & PNV_IODA_PE_MASTER) {
3593b314427aSGavin Shan 		list_for_each_entry_safe(slave, tmp, &pe->slaves, list) {
3594b314427aSGavin Shan 			list_del(&slave->list);
3595b314427aSGavin Shan 			pnv_ioda_free_pe(slave);
3596b314427aSGavin Shan 		}
3597b314427aSGavin Shan 	}
3598b314427aSGavin Shan 
35996eaed166SGavin Shan 	/*
36006eaed166SGavin Shan 	 * The PE for root bus can be removed because of hotplug in EEH
36016eaed166SGavin Shan 	 * recovery for fenced PHB error. We need to mark the PE dead so
36026eaed166SGavin Shan 	 * that it can be populated again in PCI hot add path. The PE
36036eaed166SGavin Shan 	 * shouldn't be destroyed as it's the global reserved resource.
36046eaed166SGavin Shan 	 */
36056eaed166SGavin Shan 	if (phb->ioda.root_pe_populated &&
36066eaed166SGavin Shan 	    phb->ioda.root_pe_idx == pe->pe_number)
36076eaed166SGavin Shan 		phb->ioda.root_pe_populated = false;
36086eaed166SGavin Shan 	else
3609c5f7700bSGavin Shan 		pnv_ioda_free_pe(pe);
3610c5f7700bSGavin Shan }
3611c5f7700bSGavin Shan 
3612c5f7700bSGavin Shan static void pnv_pci_release_device(struct pci_dev *pdev)
3613c5f7700bSGavin Shan {
3614c5f7700bSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3615c5f7700bSGavin Shan 	struct pnv_phb *phb = hose->private_data;
3616c5f7700bSGavin Shan 	struct pci_dn *pdn = pci_get_pdn(pdev);
3617c5f7700bSGavin Shan 	struct pnv_ioda_pe *pe;
3618c5f7700bSGavin Shan 
3619c5f7700bSGavin Shan 	if (pdev->is_virtfn)
3620c5f7700bSGavin Shan 		return;
3621c5f7700bSGavin Shan 
3622c5f7700bSGavin Shan 	if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3623c5f7700bSGavin Shan 		return;
3624c5f7700bSGavin Shan 
362529bf282dSGavin Shan 	/*
362629bf282dSGavin Shan 	 * PCI hotplug can happen as part of EEH error recovery. The @pdn
362729bf282dSGavin Shan 	 * isn't removed and added afterwards in this scenario. We should
362829bf282dSGavin Shan 	 * set the PE number in @pdn to an invalid one. Otherwise, the PE's
362929bf282dSGavin Shan 	 * device count is decreased on removing devices while failing to
363029bf282dSGavin Shan 	 * be increased on adding devices. It leads to unbalanced PE's device
363129bf282dSGavin Shan 	 * count and eventually make normal PCI hotplug path broken.
363229bf282dSGavin Shan 	 */
3633c5f7700bSGavin Shan 	pe = &phb->ioda.pe_array[pdn->pe_number];
363429bf282dSGavin Shan 	pdn->pe_number = IODA_INVALID_PE;
363529bf282dSGavin Shan 
3636c5f7700bSGavin Shan 	WARN_ON(--pe->device_count < 0);
3637c5f7700bSGavin Shan 	if (pe->device_count == 0)
3638c5f7700bSGavin Shan 		pnv_ioda_release_pe(pe);
3639c5f7700bSGavin Shan }
3640c5f7700bSGavin Shan 
3641ab7032e7SAlexey Kardashevskiy static void pnv_npu_disable_device(struct pci_dev *pdev)
3642ab7032e7SAlexey Kardashevskiy {
3643ab7032e7SAlexey Kardashevskiy 	struct eeh_dev *edev = pci_dev_to_eeh_dev(pdev);
3644ab7032e7SAlexey Kardashevskiy 	struct eeh_pe *eehpe = edev ? edev->pe : NULL;
3645ab7032e7SAlexey Kardashevskiy 
3646ab7032e7SAlexey Kardashevskiy 	if (eehpe && eeh_ops && eeh_ops->reset)
3647ab7032e7SAlexey Kardashevskiy 		eeh_ops->reset(eehpe, EEH_RESET_HOT);
3648ab7032e7SAlexey Kardashevskiy }
3649ab7032e7SAlexey Kardashevskiy 
36507a8e6bbfSMichael Neuling static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
365173ed148aSBenjamin Herrenschmidt {
36527a8e6bbfSMichael Neuling 	struct pnv_phb *phb = hose->private_data;
36537a8e6bbfSMichael Neuling 
3654d1a85eeeSGavin Shan 	opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
365573ed148aSBenjamin Herrenschmidt 		       OPAL_ASSERT_RESET);
365673ed148aSBenjamin Herrenschmidt }
365773ed148aSBenjamin Herrenschmidt 
365892ae0353SDaniel Axtens static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
365992ae0353SDaniel Axtens 	.dma_dev_setup		= pnv_pci_dma_dev_setup,
36601bc74f1cSGavin Shan 	.dma_bus_setup		= pnv_pci_dma_bus_setup,
366192ae0353SDaniel Axtens 	.setup_msi_irqs		= pnv_setup_msi_irqs,
366292ae0353SDaniel Axtens 	.teardown_msi_irqs	= pnv_teardown_msi_irqs,
366392ae0353SDaniel Axtens 	.enable_device_hook	= pnv_pci_enable_device_hook,
3664c5f7700bSGavin Shan 	.release_device		= pnv_pci_release_device,
366592ae0353SDaniel Axtens 	.window_alignment	= pnv_pci_window_alignment,
3666ccd1c191SGavin Shan 	.setup_bridge		= pnv_pci_setup_bridge,
366792ae0353SDaniel Axtens 	.reset_secondary_bus	= pnv_pci_reset_secondary_bus,
3668763d2d8dSDaniel Axtens 	.dma_set_mask		= pnv_pci_ioda_dma_set_mask,
366953522982SAndrew Donnellan 	.dma_get_required_mask	= pnv_pci_ioda_dma_get_required_mask,
36707a8e6bbfSMichael Neuling 	.shutdown		= pnv_pci_ioda_shutdown,
367192ae0353SDaniel Axtens };
367292ae0353SDaniel Axtens 
3673f9f83456SAlexey Kardashevskiy static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3674f9f83456SAlexey Kardashevskiy {
3675f9f83456SAlexey Kardashevskiy 	dev_err_once(&npdev->dev,
3676f9f83456SAlexey Kardashevskiy 			"%s operation unsupported for NVLink devices\n",
3677f9f83456SAlexey Kardashevskiy 			__func__);
3678f9f83456SAlexey Kardashevskiy 	return -EPERM;
3679f9f83456SAlexey Kardashevskiy }
3680f9f83456SAlexey Kardashevskiy 
36815d2aa710SAlistair Popple static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
36825d2aa710SAlistair Popple 	.dma_dev_setup		= pnv_pci_dma_dev_setup,
36835d2aa710SAlistair Popple 	.setup_msi_irqs		= pnv_setup_msi_irqs,
36845d2aa710SAlistair Popple 	.teardown_msi_irqs	= pnv_teardown_msi_irqs,
36855d2aa710SAlistair Popple 	.enable_device_hook	= pnv_pci_enable_device_hook,
36865d2aa710SAlistair Popple 	.window_alignment	= pnv_pci_window_alignment,
36875d2aa710SAlistair Popple 	.reset_secondary_bus	= pnv_pci_reset_secondary_bus,
36885d2aa710SAlistair Popple 	.dma_set_mask		= pnv_npu_dma_set_mask,
36895d2aa710SAlistair Popple 	.shutdown		= pnv_pci_ioda_shutdown,
3690ab7032e7SAlexey Kardashevskiy 	.disable_device		= pnv_npu_disable_device,
36915d2aa710SAlistair Popple };
36925d2aa710SAlistair Popple 
36937f2c39e9SFrederic Barrat static const struct pci_controller_ops pnv_npu_ocapi_ioda_controller_ops = {
36947f2c39e9SFrederic Barrat 	.enable_device_hook	= pnv_pci_enable_device_hook,
36957f2c39e9SFrederic Barrat 	.window_alignment	= pnv_pci_window_alignment,
36967f2c39e9SFrederic Barrat 	.reset_secondary_bus	= pnv_pci_reset_secondary_bus,
36977f2c39e9SFrederic Barrat 	.shutdown		= pnv_pci_ioda_shutdown,
36987f2c39e9SFrederic Barrat };
36997f2c39e9SFrederic Barrat 
3700e51df2c1SAnton Blanchard static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3701e9cc17d4SGavin Shan 					 u64 hub_id, int ioda_type)
3702184cd4a3SBenjamin Herrenschmidt {
3703184cd4a3SBenjamin Herrenschmidt 	struct pci_controller *hose;
3704184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb;
37052b923ed1SGavin Shan 	unsigned long size, m64map_off, m32map_off, pemap_off;
37062b923ed1SGavin Shan 	unsigned long iomap_off = 0, dma32map_off = 0;
3707fd141d1aSBenjamin Herrenschmidt 	struct resource r;
3708c681b93cSAlistair Popple 	const __be64 *prop64;
37093a1a4661SBenjamin Herrenschmidt 	const __be32 *prop32;
3710f1b7cc3eSGavin Shan 	int len;
37113fa23ff8SGavin Shan 	unsigned int segno;
3712184cd4a3SBenjamin Herrenschmidt 	u64 phb_id;
3713184cd4a3SBenjamin Herrenschmidt 	void *aux;
3714184cd4a3SBenjamin Herrenschmidt 	long rc;
3715184cd4a3SBenjamin Herrenschmidt 
371608a45b32SBenjamin Herrenschmidt 	if (!of_device_is_available(np))
371708a45b32SBenjamin Herrenschmidt 		return;
371808a45b32SBenjamin Herrenschmidt 
3719b7c670d6SRob Herring 	pr_info("Initializing %s PHB (%pOF)\n",	pnv_phb_names[ioda_type], np);
3720184cd4a3SBenjamin Herrenschmidt 
3721184cd4a3SBenjamin Herrenschmidt 	prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3722184cd4a3SBenjamin Herrenschmidt 	if (!prop64) {
3723184cd4a3SBenjamin Herrenschmidt 		pr_err("  Missing \"ibm,opal-phbid\" property !\n");
3724184cd4a3SBenjamin Herrenschmidt 		return;
3725184cd4a3SBenjamin Herrenschmidt 	}
3726184cd4a3SBenjamin Herrenschmidt 	phb_id = be64_to_cpup(prop64);
3727184cd4a3SBenjamin Herrenschmidt 	pr_debug("  PHB-ID  : 0x%016llx\n", phb_id);
3728184cd4a3SBenjamin Herrenschmidt 
37297e1c4e27SMike Rapoport 	phb = memblock_alloc(sizeof(*phb), SMP_CACHE_BYTES);
373058d714ecSGavin Shan 
373158d714ecSGavin Shan 	/* Allocate PCI controller */
3732184cd4a3SBenjamin Herrenschmidt 	phb->hose = hose = pcibios_alloc_controller(np);
373358d714ecSGavin Shan 	if (!phb->hose) {
3734b7c670d6SRob Herring 		pr_err("  Can't allocate PCI controller for %pOF\n",
3735b7c670d6SRob Herring 		       np);
3736e39f223fSMichael Ellerman 		memblock_free(__pa(phb), sizeof(struct pnv_phb));
3737184cd4a3SBenjamin Herrenschmidt 		return;
3738184cd4a3SBenjamin Herrenschmidt 	}
3739184cd4a3SBenjamin Herrenschmidt 
3740184cd4a3SBenjamin Herrenschmidt 	spin_lock_init(&phb->lock);
3741f1b7cc3eSGavin Shan 	prop32 = of_get_property(np, "bus-range", &len);
3742f1b7cc3eSGavin Shan 	if (prop32 && len == 8) {
37433a1a4661SBenjamin Herrenschmidt 		hose->first_busno = be32_to_cpu(prop32[0]);
37443a1a4661SBenjamin Herrenschmidt 		hose->last_busno = be32_to_cpu(prop32[1]);
3745f1b7cc3eSGavin Shan 	} else {
3746b7c670d6SRob Herring 		pr_warn("  Broken <bus-range> on %pOF\n", np);
3747184cd4a3SBenjamin Herrenschmidt 		hose->first_busno = 0;
3748184cd4a3SBenjamin Herrenschmidt 		hose->last_busno = 0xff;
3749f1b7cc3eSGavin Shan 	}
3750184cd4a3SBenjamin Herrenschmidt 	hose->private_data = phb;
3751e9cc17d4SGavin Shan 	phb->hub_id = hub_id;
3752184cd4a3SBenjamin Herrenschmidt 	phb->opal_id = phb_id;
3753aa0c033fSGavin Shan 	phb->type = ioda_type;
3754781a868fSWei Yang 	mutex_init(&phb->ioda.pe_alloc_mutex);
3755184cd4a3SBenjamin Herrenschmidt 
3756cee72d5bSBenjamin Herrenschmidt 	/* Detect specific models for error handling */
3757cee72d5bSBenjamin Herrenschmidt 	if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3758cee72d5bSBenjamin Herrenschmidt 		phb->model = PNV_PHB_MODEL_P7IOC;
3759f3d40c25SBenjamin Herrenschmidt 	else if (of_device_is_compatible(np, "ibm,power8-pciex"))
3760aa0c033fSGavin Shan 		phb->model = PNV_PHB_MODEL_PHB3;
37615d2aa710SAlistair Popple 	else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
37625d2aa710SAlistair Popple 		phb->model = PNV_PHB_MODEL_NPU;
3763616badd2SAlistair Popple 	else if (of_device_is_compatible(np, "ibm,power9-npu-pciex"))
3764616badd2SAlistair Popple 		phb->model = PNV_PHB_MODEL_NPU2;
3765cee72d5bSBenjamin Herrenschmidt 	else
3766cee72d5bSBenjamin Herrenschmidt 		phb->model = PNV_PHB_MODEL_UNKNOWN;
3767cee72d5bSBenjamin Herrenschmidt 
37685cb1f8fdSRussell Currey 	/* Initialize diagnostic data buffer */
37695cb1f8fdSRussell Currey 	prop32 = of_get_property(np, "ibm,phb-diag-data-size", NULL);
37705cb1f8fdSRussell Currey 	if (prop32)
37715cb1f8fdSRussell Currey 		phb->diag_data_size = be32_to_cpup(prop32);
37725cb1f8fdSRussell Currey 	else
37735cb1f8fdSRussell Currey 		phb->diag_data_size = PNV_PCI_DIAG_BUF_SIZE;
37745cb1f8fdSRussell Currey 
37757e1c4e27SMike Rapoport 	phb->diag_data = memblock_alloc(phb->diag_data_size, SMP_CACHE_BYTES);
37765cb1f8fdSRussell Currey 
3777aa0c033fSGavin Shan 	/* Parse 32-bit and IO ranges (if any) */
37782f1ec02eSGavin Shan 	pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
3779184cd4a3SBenjamin Herrenschmidt 
3780aa0c033fSGavin Shan 	/* Get registers */
3781fd141d1aSBenjamin Herrenschmidt 	if (!of_address_to_resource(np, 0, &r)) {
3782fd141d1aSBenjamin Herrenschmidt 		phb->regs_phys = r.start;
3783fd141d1aSBenjamin Herrenschmidt 		phb->regs = ioremap(r.start, resource_size(&r));
3784184cd4a3SBenjamin Herrenschmidt 		if (phb->regs == NULL)
3785184cd4a3SBenjamin Herrenschmidt 			pr_err("  Failed to map registers !\n");
3786fd141d1aSBenjamin Herrenschmidt 	}
3787577c8c88SGavin Shan 
3788184cd4a3SBenjamin Herrenschmidt 	/* Initialize more IODA stuff */
378992b8f137SGavin Shan 	phb->ioda.total_pe_num = 1;
379036954dc7SGavin Shan 	prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
379136954dc7SGavin Shan 	if (prop32)
379292b8f137SGavin Shan 		phb->ioda.total_pe_num = be32_to_cpup(prop32);
379336954dc7SGavin Shan 	prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
379436954dc7SGavin Shan 	if (prop32)
379592b8f137SGavin Shan 		phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
3796262af557SGuo Chao 
3797c127562aSGavin Shan 	/* Invalidate RID to PE# mapping */
3798c127562aSGavin Shan 	for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3799c127562aSGavin Shan 		phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3800c127562aSGavin Shan 
3801262af557SGuo Chao 	/* Parse 64-bit MMIO range */
3802262af557SGuo Chao 	pnv_ioda_parse_m64_window(phb);
3803262af557SGuo Chao 
3804184cd4a3SBenjamin Herrenschmidt 	phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
3805aa0c033fSGavin Shan 	/* FW Has already off top 64k of M32 space (MSI space) */
3806184cd4a3SBenjamin Herrenschmidt 	phb->ioda.m32_size += 0x10000;
3807184cd4a3SBenjamin Herrenschmidt 
380892b8f137SGavin Shan 	phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
38093fd47f06SBenjamin Herrenschmidt 	phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
3810184cd4a3SBenjamin Herrenschmidt 	phb->ioda.io_size = hose->pci_io_size;
381192b8f137SGavin Shan 	phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
3812184cd4a3SBenjamin Herrenschmidt 	phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3813184cd4a3SBenjamin Herrenschmidt 
38142b923ed1SGavin Shan 	/* Calculate how many 32-bit TCE segments we have */
38152b923ed1SGavin Shan 	phb->ioda.dma32_count = phb->ioda.m32_pci_base /
38162b923ed1SGavin Shan 				PNV_IODA1_DMA32_SEGSIZE;
38172b923ed1SGavin Shan 
3818c35d2a8cSGavin Shan 	/* Allocate aux data & arrays. We don't have IO ports on PHB3 */
381992a86756SAlexey Kardashevskiy 	size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
382092a86756SAlexey Kardashevskiy 			sizeof(unsigned long));
382193289d8cSGavin Shan 	m64map_off = size;
382293289d8cSGavin Shan 	size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
3823184cd4a3SBenjamin Herrenschmidt 	m32map_off = size;
382492b8f137SGavin Shan 	size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
3825c35d2a8cSGavin Shan 	if (phb->type == PNV_PHB_IODA1) {
3826c35d2a8cSGavin Shan 		iomap_off = size;
382792b8f137SGavin Shan 		size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
38282b923ed1SGavin Shan 		dma32map_off = size;
38292b923ed1SGavin Shan 		size += phb->ioda.dma32_count *
38302b923ed1SGavin Shan 			sizeof(phb->ioda.dma32_segmap[0]);
3831c35d2a8cSGavin Shan 	}
3832184cd4a3SBenjamin Herrenschmidt 	pemap_off = size;
383392b8f137SGavin Shan 	size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
38347e1c4e27SMike Rapoport 	aux = memblock_alloc(size, SMP_CACHE_BYTES);
3835184cd4a3SBenjamin Herrenschmidt 	phb->ioda.pe_alloc = aux;
383693289d8cSGavin Shan 	phb->ioda.m64_segmap = aux + m64map_off;
3837184cd4a3SBenjamin Herrenschmidt 	phb->ioda.m32_segmap = aux + m32map_off;
383893289d8cSGavin Shan 	for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
383993289d8cSGavin Shan 		phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
38403fa23ff8SGavin Shan 		phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
384193289d8cSGavin Shan 	}
38423fa23ff8SGavin Shan 	if (phb->type == PNV_PHB_IODA1) {
3843184cd4a3SBenjamin Herrenschmidt 		phb->ioda.io_segmap = aux + iomap_off;
38443fa23ff8SGavin Shan 		for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
38453fa23ff8SGavin Shan 			phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
38462b923ed1SGavin Shan 
38472b923ed1SGavin Shan 		phb->ioda.dma32_segmap = aux + dma32map_off;
38482b923ed1SGavin Shan 		for (segno = 0; segno < phb->ioda.dma32_count; segno++)
38492b923ed1SGavin Shan 			phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
38503fa23ff8SGavin Shan 	}
3851184cd4a3SBenjamin Herrenschmidt 	phb->ioda.pe_array = aux + pemap_off;
385263803c39SGavin Shan 
385363803c39SGavin Shan 	/*
385463803c39SGavin Shan 	 * Choose PE number for root bus, which shouldn't have
385563803c39SGavin Shan 	 * M64 resources consumed by its child devices. To pick
385663803c39SGavin Shan 	 * the PE number adjacent to the reserved one if possible.
385763803c39SGavin Shan 	 */
385863803c39SGavin Shan 	pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
385963803c39SGavin Shan 	if (phb->ioda.reserved_pe_idx == 0) {
386063803c39SGavin Shan 		phb->ioda.root_pe_idx = 1;
386163803c39SGavin Shan 		pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
386263803c39SGavin Shan 	} else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
386363803c39SGavin Shan 		phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
386463803c39SGavin Shan 		pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
386563803c39SGavin Shan 	} else {
386663803c39SGavin Shan 		phb->ioda.root_pe_idx = IODA_INVALID_PE;
386763803c39SGavin Shan 	}
3868184cd4a3SBenjamin Herrenschmidt 
3869184cd4a3SBenjamin Herrenschmidt 	INIT_LIST_HEAD(&phb->ioda.pe_list);
3870781a868fSWei Yang 	mutex_init(&phb->ioda.pe_list_mutex);
3871184cd4a3SBenjamin Herrenschmidt 
3872184cd4a3SBenjamin Herrenschmidt 	/* Calculate how many 32-bit TCE segments we have */
38732b923ed1SGavin Shan 	phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3874acce971cSGavin Shan 				PNV_IODA1_DMA32_SEGSIZE;
3875184cd4a3SBenjamin Herrenschmidt 
3876aa0c033fSGavin Shan #if 0 /* We should really do that ... */
3877184cd4a3SBenjamin Herrenschmidt 	rc = opal_pci_set_phb_mem_window(opal->phb_id,
3878184cd4a3SBenjamin Herrenschmidt 					 window_type,
3879184cd4a3SBenjamin Herrenschmidt 					 window_num,
3880184cd4a3SBenjamin Herrenschmidt 					 starting_real_address,
3881184cd4a3SBenjamin Herrenschmidt 					 starting_pci_address,
3882184cd4a3SBenjamin Herrenschmidt 					 segment_size);
3883184cd4a3SBenjamin Herrenschmidt #endif
3884184cd4a3SBenjamin Herrenschmidt 
3885262af557SGuo Chao 	pr_info("  %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
388692b8f137SGavin Shan 		phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
3887262af557SGuo Chao 		phb->ioda.m32_size, phb->ioda.m32_segsize);
3888262af557SGuo Chao 	if (phb->ioda.m64_size)
3889262af557SGuo Chao 		pr_info("                 M64: 0x%lx [segment=0x%lx]\n",
3890262af557SGuo Chao 			phb->ioda.m64_size, phb->ioda.m64_segsize);
3891262af557SGuo Chao 	if (phb->ioda.io_size)
3892262af557SGuo Chao 		pr_info("                  IO: 0x%x [segment=0x%x]\n",
3893184cd4a3SBenjamin Herrenschmidt 			phb->ioda.io_size, phb->ioda.io_segsize);
3894184cd4a3SBenjamin Herrenschmidt 
3895262af557SGuo Chao 
3896184cd4a3SBenjamin Herrenschmidt 	phb->hose->ops = &pnv_pci_ops;
389749dec922SGavin Shan 	phb->get_pe_state = pnv_ioda_get_pe_state;
389849dec922SGavin Shan 	phb->freeze_pe = pnv_ioda_freeze_pe;
389949dec922SGavin Shan 	phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
3900184cd4a3SBenjamin Herrenschmidt 
3901184cd4a3SBenjamin Herrenschmidt 	/* Setup MSI support */
3902184cd4a3SBenjamin Herrenschmidt 	pnv_pci_init_ioda_msis(phb);
3903184cd4a3SBenjamin Herrenschmidt 
3904c40a4210SGavin Shan 	/*
3905c40a4210SGavin Shan 	 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3906c40a4210SGavin Shan 	 * to let the PCI core do resource assignment. It's supposed
3907c40a4210SGavin Shan 	 * that the PCI core will do correct I/O and MMIO alignment
3908c40a4210SGavin Shan 	 * for the P2P bridge bars so that each PCI bus (excluding
3909c40a4210SGavin Shan 	 * the child P2P bridges) can form individual PE.
3910184cd4a3SBenjamin Herrenschmidt 	 */
3911fb446ad0SGavin Shan 	ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
39125d2aa710SAlistair Popple 
39137f2c39e9SFrederic Barrat 	switch (phb->type) {
39147f2c39e9SFrederic Barrat 	case PNV_PHB_NPU_NVLINK:
39155d2aa710SAlistair Popple 		hose->controller_ops = pnv_npu_ioda_controller_ops;
39167f2c39e9SFrederic Barrat 		break;
39177f2c39e9SFrederic Barrat 	case PNV_PHB_NPU_OCAPI:
39187f2c39e9SFrederic Barrat 		hose->controller_ops = pnv_npu_ocapi_ioda_controller_ops;
39197f2c39e9SFrederic Barrat 		break;
39207f2c39e9SFrederic Barrat 	default:
3921f9f83456SAlexey Kardashevskiy 		phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
392292ae0353SDaniel Axtens 		hose->controller_ops = pnv_pci_ioda_controller_ops;
3923f9f83456SAlexey Kardashevskiy 	}
3924ad30cb99SMichael Ellerman 
392538274637SYongji Xie 	ppc_md.pcibios_default_alignment = pnv_pci_default_alignment;
392638274637SYongji Xie 
39276e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
39286e628c7dSWei Yang 	ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
39295350ab3fSWei Yang 	ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
3930988fc3baSBryant G. Ly 	ppc_md.pcibios_sriov_enable = pnv_pcibios_sriov_enable;
3931988fc3baSBryant G. Ly 	ppc_md.pcibios_sriov_disable = pnv_pcibios_sriov_disable;
3932ad30cb99SMichael Ellerman #endif
3933ad30cb99SMichael Ellerman 
3934c40a4210SGavin Shan 	pci_add_flags(PCI_REASSIGN_ALL_RSRC);
3935184cd4a3SBenjamin Herrenschmidt 
3936184cd4a3SBenjamin Herrenschmidt 	/* Reset IODA tables to a clean state */
3937d1a85eeeSGavin Shan 	rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
3938184cd4a3SBenjamin Herrenschmidt 	if (rc)
3939f2c2cbccSJoe Perches 		pr_warn("  OPAL Error %ld performing IODA table reset !\n", rc);
3940361f2a2aSGavin Shan 
39416060e9eaSAndrew Donnellan 	/*
39426060e9eaSAndrew Donnellan 	 * If we're running in kdump kernel, the previous kernel never
3943361f2a2aSGavin Shan 	 * shutdown PCI devices correctly. We already got IODA table
3944361f2a2aSGavin Shan 	 * cleaned out. So we have to issue PHB reset to stop all PCI
394545baee14SGuilherme G. Piccoli 	 * transactions from previous kernel. The ppc_pci_reset_phbs
3946b174b4fbSOliver O'Halloran 	 * kernel parameter will force this reset too. Additionally,
3947b174b4fbSOliver O'Halloran 	 * if the IODA reset above failed then use a bigger hammer.
3948b174b4fbSOliver O'Halloran 	 * This can happen if we get a PHB fatal error in very early
3949b174b4fbSOliver O'Halloran 	 * boot.
3950361f2a2aSGavin Shan 	 */
3951b174b4fbSOliver O'Halloran 	if (is_kdump_kernel() || pci_reset_phbs || rc) {
3952361f2a2aSGavin Shan 		pr_info("  Issue PHB reset ...\n");
3953cadf364dSGavin Shan 		pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
3954cadf364dSGavin Shan 		pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
3955361f2a2aSGavin Shan 	}
3956262af557SGuo Chao 
39579e9e8935SGavin Shan 	/* Remove M64 resource if we can't configure it successfully */
39589e9e8935SGavin Shan 	if (!phb->init_m64 || phb->init_m64(phb))
3959262af557SGuo Chao 		hose->mem_resources[1].flags = 0;
3960184cd4a3SBenjamin Herrenschmidt }
3961184cd4a3SBenjamin Herrenschmidt 
396267975005SBjorn Helgaas void __init pnv_pci_init_ioda2_phb(struct device_node *np)
3963aa0c033fSGavin Shan {
3964e9cc17d4SGavin Shan 	pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
3965aa0c033fSGavin Shan }
3966aa0c033fSGavin Shan 
39675d2aa710SAlistair Popple void __init pnv_pci_init_npu_phb(struct device_node *np)
39685d2aa710SAlistair Popple {
39697f2c39e9SFrederic Barrat 	pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU_NVLINK);
39705d2aa710SAlistair Popple }
39715d2aa710SAlistair Popple 
39727f2c39e9SFrederic Barrat void __init pnv_pci_init_npu2_opencapi_phb(struct device_node *np)
39737f2c39e9SFrederic Barrat {
39747f2c39e9SFrederic Barrat 	pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU_OCAPI);
3975184cd4a3SBenjamin Herrenschmidt }
3976184cd4a3SBenjamin Herrenschmidt 
3977228c2f41SAndrew Donnellan static void pnv_npu2_opencapi_cfg_size_fixup(struct pci_dev *dev)
3978228c2f41SAndrew Donnellan {
3979228c2f41SAndrew Donnellan 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
3980228c2f41SAndrew Donnellan 	struct pnv_phb *phb = hose->private_data;
3981228c2f41SAndrew Donnellan 
3982228c2f41SAndrew Donnellan 	if (!machine_is(powernv))
3983228c2f41SAndrew Donnellan 		return;
3984228c2f41SAndrew Donnellan 
3985228c2f41SAndrew Donnellan 	if (phb->type == PNV_PHB_NPU_OCAPI)
3986228c2f41SAndrew Donnellan 		dev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
3987228c2f41SAndrew Donnellan }
3988228c2f41SAndrew Donnellan DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, pnv_npu2_opencapi_cfg_size_fixup);
3989228c2f41SAndrew Donnellan 
3990184cd4a3SBenjamin Herrenschmidt void __init pnv_pci_init_ioda_hub(struct device_node *np)
3991184cd4a3SBenjamin Herrenschmidt {
3992184cd4a3SBenjamin Herrenschmidt 	struct device_node *phbn;
3993184cd4a3SBenjamin Herrenschmidt 	const __be64 *prop64;
3994184cd4a3SBenjamin Herrenschmidt 	u64 hub_id;
3995184cd4a3SBenjamin Herrenschmidt 
3996b7c670d6SRob Herring 	pr_info("Probing IODA IO-Hub %pOF\n", np);
3997184cd4a3SBenjamin Herrenschmidt 
3998184cd4a3SBenjamin Herrenschmidt 	prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
3999184cd4a3SBenjamin Herrenschmidt 	if (!prop64) {
4000184cd4a3SBenjamin Herrenschmidt 		pr_err(" Missing \"ibm,opal-hubid\" property !\n");
4001184cd4a3SBenjamin Herrenschmidt 		return;
4002184cd4a3SBenjamin Herrenschmidt 	}
4003184cd4a3SBenjamin Herrenschmidt 	hub_id = be64_to_cpup(prop64);
4004184cd4a3SBenjamin Herrenschmidt 	pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
4005184cd4a3SBenjamin Herrenschmidt 
4006184cd4a3SBenjamin Herrenschmidt 	/* Count child PHBs */
4007184cd4a3SBenjamin Herrenschmidt 	for_each_child_of_node(np, phbn) {
4008184cd4a3SBenjamin Herrenschmidt 		/* Look for IODA1 PHBs */
4009184cd4a3SBenjamin Herrenschmidt 		if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
4010184cd4a3SBenjamin Herrenschmidt 			pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
4011184cd4a3SBenjamin Herrenschmidt 	}
4012184cd4a3SBenjamin Herrenschmidt }
4013