12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2184cd4a3SBenjamin Herrenschmidt /*
3184cd4a3SBenjamin Herrenschmidt  * Support PCI/PCIe on PowerNV platforms
4184cd4a3SBenjamin Herrenschmidt  *
5184cd4a3SBenjamin Herrenschmidt  * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
6184cd4a3SBenjamin Herrenschmidt  */
7184cd4a3SBenjamin Herrenschmidt 
8cee72d5bSBenjamin Herrenschmidt #undef DEBUG
9184cd4a3SBenjamin Herrenschmidt 
10184cd4a3SBenjamin Herrenschmidt #include <linux/kernel.h>
11184cd4a3SBenjamin Herrenschmidt #include <linux/pci.h>
12361f2a2aSGavin Shan #include <linux/crash_dump.h>
13184cd4a3SBenjamin Herrenschmidt #include <linux/delay.h>
14184cd4a3SBenjamin Herrenschmidt #include <linux/string.h>
15184cd4a3SBenjamin Herrenschmidt #include <linux/init.h>
1657c8a661SMike Rapoport #include <linux/memblock.h>
17184cd4a3SBenjamin Herrenschmidt #include <linux/irq.h>
18184cd4a3SBenjamin Herrenschmidt #include <linux/io.h>
19184cd4a3SBenjamin Herrenschmidt #include <linux/msi.h>
20ac9a5889SAlexey Kardashevskiy #include <linux/iommu.h>
21e57080f1SAlexey Kardashevskiy #include <linux/rculist.h>
224793d65dSAlexey Kardashevskiy #include <linux/sizes.h>
23184cd4a3SBenjamin Herrenschmidt 
24184cd4a3SBenjamin Herrenschmidt #include <asm/sections.h>
25184cd4a3SBenjamin Herrenschmidt #include <asm/io.h>
26184cd4a3SBenjamin Herrenschmidt #include <asm/prom.h>
27184cd4a3SBenjamin Herrenschmidt #include <asm/pci-bridge.h>
28184cd4a3SBenjamin Herrenschmidt #include <asm/machdep.h>
29fb1b55d6SGavin Shan #include <asm/msi_bitmap.h>
30184cd4a3SBenjamin Herrenschmidt #include <asm/ppc-pci.h>
31184cd4a3SBenjamin Herrenschmidt #include <asm/opal.h>
32184cd4a3SBenjamin Herrenschmidt #include <asm/iommu.h>
33184cd4a3SBenjamin Herrenschmidt #include <asm/tce.h>
34137436c9SGavin Shan #include <asm/xics.h>
357644d581SMichael Ellerman #include <asm/debugfs.h>
36262af557SGuo Chao #include <asm/firmware.h>
3780c49c7eSIan Munsie #include <asm/pnv-pci.h>
38aca6913fSAlexey Kardashevskiy #include <asm/mmzone.h>
3980c49c7eSIan Munsie 
40ec249dd8SMichael Neuling #include <misc/cxl-base.h>
41184cd4a3SBenjamin Herrenschmidt 
42184cd4a3SBenjamin Herrenschmidt #include "powernv.h"
43184cd4a3SBenjamin Herrenschmidt #include "pci.h"
4444bda4b7SHari Vyas #include "../../../../drivers/pci/pci.h"
45184cd4a3SBenjamin Herrenschmidt 
4699451551SGavin Shan #define PNV_IODA1_M64_NUM	16	/* Number of M64 BARs	*/
4799451551SGavin Shan #define PNV_IODA1_M64_SEGS	8	/* Segments per M64 BAR	*/
48acce971cSGavin Shan #define PNV_IODA1_DMA32_SEGSIZE	0x10000000
49781a868fSWei Yang 
507f2c39e9SFrederic Barrat static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU_NVLINK",
517f2c39e9SFrederic Barrat 					      "NPU_OCAPI" };
52aca6913fSAlexey Kardashevskiy 
537d623e42SAlexey Kardashevskiy void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
546d31c2faSJoe Perches 			    const char *fmt, ...)
556d31c2faSJoe Perches {
566d31c2faSJoe Perches 	struct va_format vaf;
576d31c2faSJoe Perches 	va_list args;
586d31c2faSJoe Perches 	char pfix[32];
59184cd4a3SBenjamin Herrenschmidt 
606d31c2faSJoe Perches 	va_start(args, fmt);
616d31c2faSJoe Perches 
626d31c2faSJoe Perches 	vaf.fmt = fmt;
636d31c2faSJoe Perches 	vaf.va = &args;
646d31c2faSJoe Perches 
65781a868fSWei Yang 	if (pe->flags & PNV_IODA_PE_DEV)
666d31c2faSJoe Perches 		strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
67781a868fSWei Yang 	else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
686d31c2faSJoe Perches 		sprintf(pfix, "%04x:%02x     ",
696d31c2faSJoe Perches 			pci_domain_nr(pe->pbus), pe->pbus->number);
70781a868fSWei Yang #ifdef CONFIG_PCI_IOV
71781a868fSWei Yang 	else if (pe->flags & PNV_IODA_PE_VF)
72781a868fSWei Yang 		sprintf(pfix, "%04x:%02x:%2x.%d",
73781a868fSWei Yang 			pci_domain_nr(pe->parent_dev->bus),
74781a868fSWei Yang 			(pe->rid & 0xff00) >> 8,
75781a868fSWei Yang 			PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
76781a868fSWei Yang #endif /* CONFIG_PCI_IOV*/
776d31c2faSJoe Perches 
781f52f176SRussell Currey 	printk("%spci %s: [PE# %.2x] %pV",
796d31c2faSJoe Perches 	       level, pfix, pe->pe_number, &vaf);
806d31c2faSJoe Perches 
816d31c2faSJoe Perches 	va_end(args);
826d31c2faSJoe Perches }
836d31c2faSJoe Perches 
844e287840SThadeu Lima de Souza Cascardo static bool pnv_iommu_bypass_disabled __read_mostly;
8545baee14SGuilherme G. Piccoli static bool pci_reset_phbs __read_mostly;
864e287840SThadeu Lima de Souza Cascardo 
874e287840SThadeu Lima de Souza Cascardo static int __init iommu_setup(char *str)
884e287840SThadeu Lima de Souza Cascardo {
894e287840SThadeu Lima de Souza Cascardo 	if (!str)
904e287840SThadeu Lima de Souza Cascardo 		return -EINVAL;
914e287840SThadeu Lima de Souza Cascardo 
924e287840SThadeu Lima de Souza Cascardo 	while (*str) {
934e287840SThadeu Lima de Souza Cascardo 		if (!strncmp(str, "nobypass", 8)) {
944e287840SThadeu Lima de Souza Cascardo 			pnv_iommu_bypass_disabled = true;
954e287840SThadeu Lima de Souza Cascardo 			pr_info("PowerNV: IOMMU bypass window disabled.\n");
964e287840SThadeu Lima de Souza Cascardo 			break;
974e287840SThadeu Lima de Souza Cascardo 		}
984e287840SThadeu Lima de Souza Cascardo 		str += strcspn(str, ",");
994e287840SThadeu Lima de Souza Cascardo 		if (*str == ',')
1004e287840SThadeu Lima de Souza Cascardo 			str++;
1014e287840SThadeu Lima de Souza Cascardo 	}
1024e287840SThadeu Lima de Souza Cascardo 
1034e287840SThadeu Lima de Souza Cascardo 	return 0;
1044e287840SThadeu Lima de Souza Cascardo }
1054e287840SThadeu Lima de Souza Cascardo early_param("iommu", iommu_setup);
1064e287840SThadeu Lima de Souza Cascardo 
10745baee14SGuilherme G. Piccoli static int __init pci_reset_phbs_setup(char *str)
10845baee14SGuilherme G. Piccoli {
10945baee14SGuilherme G. Piccoli 	pci_reset_phbs = true;
11045baee14SGuilherme G. Piccoli 	return 0;
11145baee14SGuilherme G. Piccoli }
11245baee14SGuilherme G. Piccoli 
11345baee14SGuilherme G. Piccoli early_param("ppc_pci_reset_phbs", pci_reset_phbs_setup);
11445baee14SGuilherme G. Piccoli 
1155958d19aSBenjamin Herrenschmidt static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
116262af557SGuo Chao {
1175958d19aSBenjamin Herrenschmidt 	/*
1185958d19aSBenjamin Herrenschmidt 	 * WARNING: We cannot rely on the resource flags. The Linux PCI
1195958d19aSBenjamin Herrenschmidt 	 * allocation code sometimes decides to put a 64-bit prefetchable
1205958d19aSBenjamin Herrenschmidt 	 * BAR in the 32-bit window, so we have to compare the addresses.
1215958d19aSBenjamin Herrenschmidt 	 *
1225958d19aSBenjamin Herrenschmidt 	 * For simplicity we only test resource start.
1235958d19aSBenjamin Herrenschmidt 	 */
1245958d19aSBenjamin Herrenschmidt 	return (r->start >= phb->ioda.m64_base &&
1255958d19aSBenjamin Herrenschmidt 		r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
126262af557SGuo Chao }
127262af557SGuo Chao 
128b79331a5SRussell Currey static inline bool pnv_pci_is_m64_flags(unsigned long resource_flags)
129b79331a5SRussell Currey {
130b79331a5SRussell Currey 	unsigned long flags = (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
131b79331a5SRussell Currey 
132b79331a5SRussell Currey 	return (resource_flags & flags) == flags;
133b79331a5SRussell Currey }
134b79331a5SRussell Currey 
1351e916772SGavin Shan static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
1361e916772SGavin Shan {
137313483ddSGavin Shan 	s64 rc;
138313483ddSGavin Shan 
1391e916772SGavin Shan 	phb->ioda.pe_array[pe_no].phb = phb;
1401e916772SGavin Shan 	phb->ioda.pe_array[pe_no].pe_number = pe_no;
1411e916772SGavin Shan 
142313483ddSGavin Shan 	/*
143313483ddSGavin Shan 	 * Clear the PE frozen state as it might be put into frozen state
144313483ddSGavin Shan 	 * in the last PCI remove path. It's not harmful to do so when the
145313483ddSGavin Shan 	 * PE is already in unfrozen state.
146313483ddSGavin Shan 	 */
147313483ddSGavin Shan 	rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no,
148313483ddSGavin Shan 				       OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
149d4791db5SRussell Currey 	if (rc != OPAL_SUCCESS && rc != OPAL_UNSUPPORTED)
1501f52f176SRussell Currey 		pr_warn("%s: Error %lld unfreezing PHB#%x-PE#%x\n",
151313483ddSGavin Shan 			__func__, rc, phb->hose->global_number, pe_no);
152313483ddSGavin Shan 
1531e916772SGavin Shan 	return &phb->ioda.pe_array[pe_no];
1541e916772SGavin Shan }
1551e916772SGavin Shan 
1564b82ab18SGavin Shan static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
1574b82ab18SGavin Shan {
15892b8f137SGavin Shan 	if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
1591f52f176SRussell Currey 		pr_warn("%s: Invalid PE %x on PHB#%x\n",
1604b82ab18SGavin Shan 			__func__, pe_no, phb->hose->global_number);
1614b82ab18SGavin Shan 		return;
1624b82ab18SGavin Shan 	}
1634b82ab18SGavin Shan 
164e9dc4d7fSGavin Shan 	if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
1651f52f176SRussell Currey 		pr_debug("%s: PE %x was reserved on PHB#%x\n",
1664b82ab18SGavin Shan 			 __func__, pe_no, phb->hose->global_number);
1674b82ab18SGavin Shan 
1681e916772SGavin Shan 	pnv_ioda_init_pe(phb, pe_no);
1694b82ab18SGavin Shan }
1704b82ab18SGavin Shan 
1711e916772SGavin Shan static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
172184cd4a3SBenjamin Herrenschmidt {
17360964816SAndrzej Hajda 	long pe;
174184cd4a3SBenjamin Herrenschmidt 
1759fcd6f4aSGavin Shan 	for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
1769fcd6f4aSGavin Shan 		if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
1771e916772SGavin Shan 			return pnv_ioda_init_pe(phb, pe);
178184cd4a3SBenjamin Herrenschmidt 	}
179184cd4a3SBenjamin Herrenschmidt 
1809fcd6f4aSGavin Shan 	return NULL;
1819fcd6f4aSGavin Shan }
1829fcd6f4aSGavin Shan 
1831e916772SGavin Shan static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
184184cd4a3SBenjamin Herrenschmidt {
1851e916772SGavin Shan 	struct pnv_phb *phb = pe->phb;
186caa58f80SGavin Shan 	unsigned int pe_num = pe->pe_number;
187184cd4a3SBenjamin Herrenschmidt 
1881e916772SGavin Shan 	WARN_ON(pe->pdev);
1890bd97167SAlexey Kardashevskiy 	WARN_ON(pe->npucomp); /* NPUs are not supposed to be freed */
1900bd97167SAlexey Kardashevskiy 	kfree(pe->npucomp);
1911e916772SGavin Shan 	memset(pe, 0, sizeof(struct pnv_ioda_pe));
192caa58f80SGavin Shan 	clear_bit(pe_num, phb->ioda.pe_alloc);
193184cd4a3SBenjamin Herrenschmidt }
194184cd4a3SBenjamin Herrenschmidt 
195262af557SGuo Chao /* The default M64 BAR is shared by all PEs */
196262af557SGuo Chao static int pnv_ioda2_init_m64(struct pnv_phb *phb)
197262af557SGuo Chao {
198262af557SGuo Chao 	const char *desc;
199262af557SGuo Chao 	struct resource *r;
200262af557SGuo Chao 	s64 rc;
201262af557SGuo Chao 
202262af557SGuo Chao 	/* Configure the default M64 BAR */
203262af557SGuo Chao 	rc = opal_pci_set_phb_mem_window(phb->opal_id,
204262af557SGuo Chao 					 OPAL_M64_WINDOW_TYPE,
205262af557SGuo Chao 					 phb->ioda.m64_bar_idx,
206262af557SGuo Chao 					 phb->ioda.m64_base,
207262af557SGuo Chao 					 0, /* unused */
208262af557SGuo Chao 					 phb->ioda.m64_size);
209262af557SGuo Chao 	if (rc != OPAL_SUCCESS) {
210262af557SGuo Chao 		desc = "configuring";
211262af557SGuo Chao 		goto fail;
212262af557SGuo Chao 	}
213262af557SGuo Chao 
214262af557SGuo Chao 	/* Enable the default M64 BAR */
215262af557SGuo Chao 	rc = opal_pci_phb_mmio_enable(phb->opal_id,
216262af557SGuo Chao 				      OPAL_M64_WINDOW_TYPE,
217262af557SGuo Chao 				      phb->ioda.m64_bar_idx,
218262af557SGuo Chao 				      OPAL_ENABLE_M64_SPLIT);
219262af557SGuo Chao 	if (rc != OPAL_SUCCESS) {
220262af557SGuo Chao 		desc = "enabling";
221262af557SGuo Chao 		goto fail;
222262af557SGuo Chao 	}
223262af557SGuo Chao 
224262af557SGuo Chao 	/*
22563803c39SGavin Shan 	 * Exclude the segments for reserved and root bus PE, which
22663803c39SGavin Shan 	 * are first or last two PEs.
227262af557SGuo Chao 	 */
228262af557SGuo Chao 	r = &phb->hose->mem_resources[1];
22992b8f137SGavin Shan 	if (phb->ioda.reserved_pe_idx == 0)
23063803c39SGavin Shan 		r->start += (2 * phb->ioda.m64_segsize);
23192b8f137SGavin Shan 	else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
23263803c39SGavin Shan 		r->end -= (2 * phb->ioda.m64_segsize);
233262af557SGuo Chao 	else
2341f52f176SRussell Currey 		pr_warn("  Cannot strip M64 segment for reserved PE#%x\n",
23592b8f137SGavin Shan 			phb->ioda.reserved_pe_idx);
236262af557SGuo Chao 
237262af557SGuo Chao 	return 0;
238262af557SGuo Chao 
239262af557SGuo Chao fail:
240262af557SGuo Chao 	pr_warn("  Failure %lld %s M64 BAR#%d\n",
241262af557SGuo Chao 		rc, desc, phb->ioda.m64_bar_idx);
242262af557SGuo Chao 	opal_pci_phb_mmio_enable(phb->opal_id,
243262af557SGuo Chao 				 OPAL_M64_WINDOW_TYPE,
244262af557SGuo Chao 				 phb->ioda.m64_bar_idx,
245262af557SGuo Chao 				 OPAL_DISABLE_M64);
246262af557SGuo Chao 	return -EIO;
247262af557SGuo Chao }
248262af557SGuo Chao 
249c430670aSGavin Shan static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
25096a2f92bSGavin Shan 					 unsigned long *pe_bitmap)
251262af557SGuo Chao {
25296a2f92bSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
25396a2f92bSGavin Shan 	struct pnv_phb *phb = hose->private_data;
254262af557SGuo Chao 	struct resource *r;
25596a2f92bSGavin Shan 	resource_size_t base, sgsz, start, end;
25696a2f92bSGavin Shan 	int segno, i;
257262af557SGuo Chao 
25896a2f92bSGavin Shan 	base = phb->ioda.m64_base;
25996a2f92bSGavin Shan 	sgsz = phb->ioda.m64_segsize;
26096a2f92bSGavin Shan 	for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
26196a2f92bSGavin Shan 		r = &pdev->resource[i];
2625958d19aSBenjamin Herrenschmidt 		if (!r->parent || !pnv_pci_is_m64(phb, r))
263262af557SGuo Chao 			continue;
264262af557SGuo Chao 
26596a2f92bSGavin Shan 		start = _ALIGN_DOWN(r->start - base, sgsz);
26696a2f92bSGavin Shan 		end = _ALIGN_UP(r->end - base, sgsz);
26796a2f92bSGavin Shan 		for (segno = start / sgsz; segno < end / sgsz; segno++) {
26896a2f92bSGavin Shan 			if (pe_bitmap)
26996a2f92bSGavin Shan 				set_bit(segno, pe_bitmap);
27096a2f92bSGavin Shan 			else
27196a2f92bSGavin Shan 				pnv_ioda_reserve_pe(phb, segno);
272262af557SGuo Chao 		}
273262af557SGuo Chao 	}
274262af557SGuo Chao }
275262af557SGuo Chao 
27699451551SGavin Shan static int pnv_ioda1_init_m64(struct pnv_phb *phb)
27799451551SGavin Shan {
27899451551SGavin Shan 	struct resource *r;
27999451551SGavin Shan 	int index;
28099451551SGavin Shan 
28199451551SGavin Shan 	/*
28299451551SGavin Shan 	 * There are 16 M64 BARs, each of which has 8 segments. So
28399451551SGavin Shan 	 * there are as many M64 segments as the maximum number of
28499451551SGavin Shan 	 * PEs, which is 128.
28599451551SGavin Shan 	 */
28699451551SGavin Shan 	for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
28799451551SGavin Shan 		unsigned long base, segsz = phb->ioda.m64_segsize;
28899451551SGavin Shan 		int64_t rc;
28999451551SGavin Shan 
29099451551SGavin Shan 		base = phb->ioda.m64_base +
29199451551SGavin Shan 		       index * PNV_IODA1_M64_SEGS * segsz;
29299451551SGavin Shan 		rc = opal_pci_set_phb_mem_window(phb->opal_id,
29399451551SGavin Shan 				OPAL_M64_WINDOW_TYPE, index, base, 0,
29499451551SGavin Shan 				PNV_IODA1_M64_SEGS * segsz);
29599451551SGavin Shan 		if (rc != OPAL_SUCCESS) {
2961f52f176SRussell Currey 			pr_warn("  Error %lld setting M64 PHB#%x-BAR#%d\n",
29799451551SGavin Shan 				rc, phb->hose->global_number, index);
29899451551SGavin Shan 			goto fail;
29999451551SGavin Shan 		}
30099451551SGavin Shan 
30199451551SGavin Shan 		rc = opal_pci_phb_mmio_enable(phb->opal_id,
30299451551SGavin Shan 				OPAL_M64_WINDOW_TYPE, index,
30399451551SGavin Shan 				OPAL_ENABLE_M64_SPLIT);
30499451551SGavin Shan 		if (rc != OPAL_SUCCESS) {
3051f52f176SRussell Currey 			pr_warn("  Error %lld enabling M64 PHB#%x-BAR#%d\n",
30699451551SGavin Shan 				rc, phb->hose->global_number, index);
30799451551SGavin Shan 			goto fail;
30899451551SGavin Shan 		}
30999451551SGavin Shan 	}
31099451551SGavin Shan 
31199451551SGavin Shan 	/*
31263803c39SGavin Shan 	 * Exclude the segments for reserved and root bus PE, which
31363803c39SGavin Shan 	 * are first or last two PEs.
31499451551SGavin Shan 	 */
31599451551SGavin Shan 	r = &phb->hose->mem_resources[1];
31699451551SGavin Shan 	if (phb->ioda.reserved_pe_idx == 0)
31763803c39SGavin Shan 		r->start += (2 * phb->ioda.m64_segsize);
31899451551SGavin Shan 	else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
31963803c39SGavin Shan 		r->end -= (2 * phb->ioda.m64_segsize);
32099451551SGavin Shan 	else
3211f52f176SRussell Currey 		WARN(1, "Wrong reserved PE#%x on PHB#%x\n",
32299451551SGavin Shan 		     phb->ioda.reserved_pe_idx, phb->hose->global_number);
32399451551SGavin Shan 
32499451551SGavin Shan 	return 0;
32599451551SGavin Shan 
32699451551SGavin Shan fail:
32799451551SGavin Shan 	for ( ; index >= 0; index--)
32899451551SGavin Shan 		opal_pci_phb_mmio_enable(phb->opal_id,
32999451551SGavin Shan 			OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
33099451551SGavin Shan 
33199451551SGavin Shan 	return -EIO;
33299451551SGavin Shan }
33399451551SGavin Shan 
334c430670aSGavin Shan static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
33596a2f92bSGavin Shan 				    unsigned long *pe_bitmap,
33696a2f92bSGavin Shan 				    bool all)
337262af557SGuo Chao {
338262af557SGuo Chao 	struct pci_dev *pdev;
33996a2f92bSGavin Shan 
34096a2f92bSGavin Shan 	list_for_each_entry(pdev, &bus->devices, bus_list) {
341c430670aSGavin Shan 		pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
34296a2f92bSGavin Shan 
34396a2f92bSGavin Shan 		if (all && pdev->subordinate)
344c430670aSGavin Shan 			pnv_ioda_reserve_m64_pe(pdev->subordinate,
34596a2f92bSGavin Shan 						pe_bitmap, all);
34696a2f92bSGavin Shan 	}
34796a2f92bSGavin Shan }
34896a2f92bSGavin Shan 
3491e916772SGavin Shan static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
350262af557SGuo Chao {
35126ba248dSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
35226ba248dSGavin Shan 	struct pnv_phb *phb = hose->private_data;
353262af557SGuo Chao 	struct pnv_ioda_pe *master_pe, *pe;
354262af557SGuo Chao 	unsigned long size, *pe_alloc;
35526ba248dSGavin Shan 	int i;
356262af557SGuo Chao 
357262af557SGuo Chao 	/* Root bus shouldn't use M64 */
358262af557SGuo Chao 	if (pci_is_root_bus(bus))
3591e916772SGavin Shan 		return NULL;
360262af557SGuo Chao 
361262af557SGuo Chao 	/* Allocate bitmap */
36292b8f137SGavin Shan 	size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
363262af557SGuo Chao 	pe_alloc = kzalloc(size, GFP_KERNEL);
364262af557SGuo Chao 	if (!pe_alloc) {
365262af557SGuo Chao 		pr_warn("%s: Out of memory !\n",
366262af557SGuo Chao 			__func__);
3671e916772SGavin Shan 		return NULL;
368262af557SGuo Chao 	}
369262af557SGuo Chao 
37026ba248dSGavin Shan 	/* Figure out reserved PE numbers by the PE */
371c430670aSGavin Shan 	pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
372262af557SGuo Chao 
373262af557SGuo Chao 	/*
374262af557SGuo Chao 	 * the current bus might not own M64 window and that's all
375262af557SGuo Chao 	 * contributed by its child buses. For the case, we needn't
376262af557SGuo Chao 	 * pick M64 dependent PE#.
377262af557SGuo Chao 	 */
37892b8f137SGavin Shan 	if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
379262af557SGuo Chao 		kfree(pe_alloc);
3801e916772SGavin Shan 		return NULL;
381262af557SGuo Chao 	}
382262af557SGuo Chao 
383262af557SGuo Chao 	/*
384262af557SGuo Chao 	 * Figure out the master PE and put all slave PEs to master
385262af557SGuo Chao 	 * PE's list to form compound PE.
386262af557SGuo Chao 	 */
387262af557SGuo Chao 	master_pe = NULL;
388262af557SGuo Chao 	i = -1;
38992b8f137SGavin Shan 	while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
39092b8f137SGavin Shan 		phb->ioda.total_pe_num) {
391262af557SGuo Chao 		pe = &phb->ioda.pe_array[i];
392262af557SGuo Chao 
39393289d8cSGavin Shan 		phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
394262af557SGuo Chao 		if (!master_pe) {
395262af557SGuo Chao 			pe->flags |= PNV_IODA_PE_MASTER;
396262af557SGuo Chao 			INIT_LIST_HEAD(&pe->slaves);
397262af557SGuo Chao 			master_pe = pe;
398262af557SGuo Chao 		} else {
399262af557SGuo Chao 			pe->flags |= PNV_IODA_PE_SLAVE;
400262af557SGuo Chao 			pe->master = master_pe;
401262af557SGuo Chao 			list_add_tail(&pe->list, &master_pe->slaves);
402262af557SGuo Chao 		}
40399451551SGavin Shan 
40499451551SGavin Shan 		/*
40599451551SGavin Shan 		 * P7IOC supports M64DT, which helps mapping M64 segment
40699451551SGavin Shan 		 * to one particular PE#. However, PHB3 has fixed mapping
40799451551SGavin Shan 		 * between M64 segment and PE#. In order to have same logic
40899451551SGavin Shan 		 * for P7IOC and PHB3, we enforce fixed mapping between M64
40999451551SGavin Shan 		 * segment and PE# on P7IOC.
41099451551SGavin Shan 		 */
41199451551SGavin Shan 		if (phb->type == PNV_PHB_IODA1) {
41299451551SGavin Shan 			int64_t rc;
41399451551SGavin Shan 
41499451551SGavin Shan 			rc = opal_pci_map_pe_mmio_window(phb->opal_id,
41599451551SGavin Shan 					pe->pe_number, OPAL_M64_WINDOW_TYPE,
41699451551SGavin Shan 					pe->pe_number / PNV_IODA1_M64_SEGS,
41799451551SGavin Shan 					pe->pe_number % PNV_IODA1_M64_SEGS);
41899451551SGavin Shan 			if (rc != OPAL_SUCCESS)
4191f52f176SRussell Currey 				pr_warn("%s: Error %lld mapping M64 for PHB#%x-PE#%x\n",
42099451551SGavin Shan 					__func__, rc, phb->hose->global_number,
42199451551SGavin Shan 					pe->pe_number);
42299451551SGavin Shan 		}
423262af557SGuo Chao 	}
424262af557SGuo Chao 
425262af557SGuo Chao 	kfree(pe_alloc);
4261e916772SGavin Shan 	return master_pe;
427262af557SGuo Chao }
428262af557SGuo Chao 
429262af557SGuo Chao static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
430262af557SGuo Chao {
431262af557SGuo Chao 	struct pci_controller *hose = phb->hose;
432262af557SGuo Chao 	struct device_node *dn = hose->dn;
433262af557SGuo Chao 	struct resource *res;
434a1339fafSBenjamin Herrenschmidt 	u32 m64_range[2], i;
4350e7736c6SGavin Shan 	const __be32 *r;
436262af557SGuo Chao 	u64 pci_addr;
437262af557SGuo Chao 
43899451551SGavin Shan 	if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
4391665c4a8SGavin Shan 		pr_info("  Not support M64 window\n");
4401665c4a8SGavin Shan 		return;
4411665c4a8SGavin Shan 	}
4421665c4a8SGavin Shan 
443e4d54f71SStewart Smith 	if (!firmware_has_feature(FW_FEATURE_OPAL)) {
444262af557SGuo Chao 		pr_info("  Firmware too old to support M64 window\n");
445262af557SGuo Chao 		return;
446262af557SGuo Chao 	}
447262af557SGuo Chao 
448262af557SGuo Chao 	r = of_get_property(dn, "ibm,opal-m64-window", NULL);
449262af557SGuo Chao 	if (!r) {
450b7c670d6SRob Herring 		pr_info("  No <ibm,opal-m64-window> on %pOF\n",
451b7c670d6SRob Herring 			dn);
452262af557SGuo Chao 		return;
453262af557SGuo Chao 	}
454262af557SGuo Chao 
455a1339fafSBenjamin Herrenschmidt 	/*
456a1339fafSBenjamin Herrenschmidt 	 * Find the available M64 BAR range and pickup the last one for
457a1339fafSBenjamin Herrenschmidt 	 * covering the whole 64-bits space. We support only one range.
458a1339fafSBenjamin Herrenschmidt 	 */
459a1339fafSBenjamin Herrenschmidt 	if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
460a1339fafSBenjamin Herrenschmidt 				       m64_range, 2)) {
461a1339fafSBenjamin Herrenschmidt 		/* In absence of the property, assume 0..15 */
462a1339fafSBenjamin Herrenschmidt 		m64_range[0] = 0;
463a1339fafSBenjamin Herrenschmidt 		m64_range[1] = 16;
464a1339fafSBenjamin Herrenschmidt 	}
465a1339fafSBenjamin Herrenschmidt 	/* We only support 64 bits in our allocator */
466a1339fafSBenjamin Herrenschmidt 	if (m64_range[1] > 63) {
467a1339fafSBenjamin Herrenschmidt 		pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
468a1339fafSBenjamin Herrenschmidt 			__func__, m64_range[1], phb->hose->global_number);
469a1339fafSBenjamin Herrenschmidt 		m64_range[1] = 63;
470a1339fafSBenjamin Herrenschmidt 	}
471a1339fafSBenjamin Herrenschmidt 	/* Empty range, no m64 */
472a1339fafSBenjamin Herrenschmidt 	if (m64_range[1] <= m64_range[0]) {
473a1339fafSBenjamin Herrenschmidt 		pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
474a1339fafSBenjamin Herrenschmidt 			__func__, phb->hose->global_number);
475a1339fafSBenjamin Herrenschmidt 		return;
476a1339fafSBenjamin Herrenschmidt 	}
477a1339fafSBenjamin Herrenschmidt 
478a1339fafSBenjamin Herrenschmidt 	/* Configure M64 informations */
479262af557SGuo Chao 	res = &hose->mem_resources[1];
480e80c4e7cSGavin Shan 	res->name = dn->full_name;
481262af557SGuo Chao 	res->start = of_translate_address(dn, r + 2);
482262af557SGuo Chao 	res->end = res->start + of_read_number(r + 4, 2) - 1;
483262af557SGuo Chao 	res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
484262af557SGuo Chao 	pci_addr = of_read_number(r, 2);
485262af557SGuo Chao 	hose->mem_offset[1] = res->start - pci_addr;
486262af557SGuo Chao 
487262af557SGuo Chao 	phb->ioda.m64_size = resource_size(res);
48892b8f137SGavin Shan 	phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
489262af557SGuo Chao 	phb->ioda.m64_base = pci_addr;
490262af557SGuo Chao 
491a1339fafSBenjamin Herrenschmidt 	/* This lines up nicely with the display from processing OF ranges */
492a1339fafSBenjamin Herrenschmidt 	pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
493a1339fafSBenjamin Herrenschmidt 		res->start, res->end, pci_addr, m64_range[0],
494a1339fafSBenjamin Herrenschmidt 		m64_range[0] + m64_range[1] - 1);
495a1339fafSBenjamin Herrenschmidt 
496a1339fafSBenjamin Herrenschmidt 	/* Mark all M64 used up by default */
497a1339fafSBenjamin Herrenschmidt 	phb->ioda.m64_bar_alloc = (unsigned long)-1;
498e9863e68SWei Yang 
499262af557SGuo Chao 	/* Use last M64 BAR to cover M64 window */
500a1339fafSBenjamin Herrenschmidt 	m64_range[1]--;
501a1339fafSBenjamin Herrenschmidt 	phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
502a1339fafSBenjamin Herrenschmidt 
503a1339fafSBenjamin Herrenschmidt 	pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
504a1339fafSBenjamin Herrenschmidt 
505a1339fafSBenjamin Herrenschmidt 	/* Mark remaining ones free */
506a1339fafSBenjamin Herrenschmidt 	for (i = m64_range[0]; i < m64_range[1]; i++)
507a1339fafSBenjamin Herrenschmidt 		clear_bit(i, &phb->ioda.m64_bar_alloc);
508a1339fafSBenjamin Herrenschmidt 
509a1339fafSBenjamin Herrenschmidt 	/*
510a1339fafSBenjamin Herrenschmidt 	 * Setup init functions for M64 based on IODA version, IODA3 uses
511a1339fafSBenjamin Herrenschmidt 	 * the IODA2 code.
512a1339fafSBenjamin Herrenschmidt 	 */
51399451551SGavin Shan 	if (phb->type == PNV_PHB_IODA1)
51499451551SGavin Shan 		phb->init_m64 = pnv_ioda1_init_m64;
51599451551SGavin Shan 	else
516262af557SGuo Chao 		phb->init_m64 = pnv_ioda2_init_m64;
517262af557SGuo Chao }
518262af557SGuo Chao 
51949dec922SGavin Shan static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
52049dec922SGavin Shan {
52149dec922SGavin Shan 	struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
52249dec922SGavin Shan 	struct pnv_ioda_pe *slave;
52349dec922SGavin Shan 	s64 rc;
52449dec922SGavin Shan 
52549dec922SGavin Shan 	/* Fetch master PE */
52649dec922SGavin Shan 	if (pe->flags & PNV_IODA_PE_SLAVE) {
52749dec922SGavin Shan 		pe = pe->master;
528ec8e4e9dSGavin Shan 		if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
529ec8e4e9dSGavin Shan 			return;
530ec8e4e9dSGavin Shan 
53149dec922SGavin Shan 		pe_no = pe->pe_number;
53249dec922SGavin Shan 	}
53349dec922SGavin Shan 
53449dec922SGavin Shan 	/* Freeze master PE */
53549dec922SGavin Shan 	rc = opal_pci_eeh_freeze_set(phb->opal_id,
53649dec922SGavin Shan 				     pe_no,
53749dec922SGavin Shan 				     OPAL_EEH_ACTION_SET_FREEZE_ALL);
53849dec922SGavin Shan 	if (rc != OPAL_SUCCESS) {
53949dec922SGavin Shan 		pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
54049dec922SGavin Shan 			__func__, rc, phb->hose->global_number, pe_no);
54149dec922SGavin Shan 		return;
54249dec922SGavin Shan 	}
54349dec922SGavin Shan 
54449dec922SGavin Shan 	/* Freeze slave PEs */
54549dec922SGavin Shan 	if (!(pe->flags & PNV_IODA_PE_MASTER))
54649dec922SGavin Shan 		return;
54749dec922SGavin Shan 
54849dec922SGavin Shan 	list_for_each_entry(slave, &pe->slaves, list) {
54949dec922SGavin Shan 		rc = opal_pci_eeh_freeze_set(phb->opal_id,
55049dec922SGavin Shan 					     slave->pe_number,
55149dec922SGavin Shan 					     OPAL_EEH_ACTION_SET_FREEZE_ALL);
55249dec922SGavin Shan 		if (rc != OPAL_SUCCESS)
55349dec922SGavin Shan 			pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
55449dec922SGavin Shan 				__func__, rc, phb->hose->global_number,
55549dec922SGavin Shan 				slave->pe_number);
55649dec922SGavin Shan 	}
55749dec922SGavin Shan }
55849dec922SGavin Shan 
559e51df2c1SAnton Blanchard static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
56049dec922SGavin Shan {
56149dec922SGavin Shan 	struct pnv_ioda_pe *pe, *slave;
56249dec922SGavin Shan 	s64 rc;
56349dec922SGavin Shan 
56449dec922SGavin Shan 	/* Find master PE */
56549dec922SGavin Shan 	pe = &phb->ioda.pe_array[pe_no];
56649dec922SGavin Shan 	if (pe->flags & PNV_IODA_PE_SLAVE) {
56749dec922SGavin Shan 		pe = pe->master;
56849dec922SGavin Shan 		WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
56949dec922SGavin Shan 		pe_no = pe->pe_number;
57049dec922SGavin Shan 	}
57149dec922SGavin Shan 
57249dec922SGavin Shan 	/* Clear frozen state for master PE */
57349dec922SGavin Shan 	rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
57449dec922SGavin Shan 	if (rc != OPAL_SUCCESS) {
57549dec922SGavin Shan 		pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
57649dec922SGavin Shan 			__func__, rc, opt, phb->hose->global_number, pe_no);
57749dec922SGavin Shan 		return -EIO;
57849dec922SGavin Shan 	}
57949dec922SGavin Shan 
58049dec922SGavin Shan 	if (!(pe->flags & PNV_IODA_PE_MASTER))
58149dec922SGavin Shan 		return 0;
58249dec922SGavin Shan 
58349dec922SGavin Shan 	/* Clear frozen state for slave PEs */
58449dec922SGavin Shan 	list_for_each_entry(slave, &pe->slaves, list) {
58549dec922SGavin Shan 		rc = opal_pci_eeh_freeze_clear(phb->opal_id,
58649dec922SGavin Shan 					     slave->pe_number,
58749dec922SGavin Shan 					     opt);
58849dec922SGavin Shan 		if (rc != OPAL_SUCCESS) {
58949dec922SGavin Shan 			pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
59049dec922SGavin Shan 				__func__, rc, opt, phb->hose->global_number,
59149dec922SGavin Shan 				slave->pe_number);
59249dec922SGavin Shan 			return -EIO;
59349dec922SGavin Shan 		}
59449dec922SGavin Shan 	}
59549dec922SGavin Shan 
59649dec922SGavin Shan 	return 0;
59749dec922SGavin Shan }
59849dec922SGavin Shan 
59949dec922SGavin Shan static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
60049dec922SGavin Shan {
60149dec922SGavin Shan 	struct pnv_ioda_pe *slave, *pe;
602c2057701SAlexey Kardashevskiy 	u8 fstate = 0, state;
603c2057701SAlexey Kardashevskiy 	__be16 pcierr = 0;
60449dec922SGavin Shan 	s64 rc;
60549dec922SGavin Shan 
60649dec922SGavin Shan 	/* Sanity check on PE number */
60792b8f137SGavin Shan 	if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
60849dec922SGavin Shan 		return OPAL_EEH_STOPPED_PERM_UNAVAIL;
60949dec922SGavin Shan 
61049dec922SGavin Shan 	/*
61149dec922SGavin Shan 	 * Fetch the master PE and the PE instance might be
61249dec922SGavin Shan 	 * not initialized yet.
61349dec922SGavin Shan 	 */
61449dec922SGavin Shan 	pe = &phb->ioda.pe_array[pe_no];
61549dec922SGavin Shan 	if (pe->flags & PNV_IODA_PE_SLAVE) {
61649dec922SGavin Shan 		pe = pe->master;
61749dec922SGavin Shan 		WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
61849dec922SGavin Shan 		pe_no = pe->pe_number;
61949dec922SGavin Shan 	}
62049dec922SGavin Shan 
62149dec922SGavin Shan 	/* Check the master PE */
62249dec922SGavin Shan 	rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
62349dec922SGavin Shan 					&state, &pcierr, NULL);
62449dec922SGavin Shan 	if (rc != OPAL_SUCCESS) {
62549dec922SGavin Shan 		pr_warn("%s: Failure %lld getting "
62649dec922SGavin Shan 			"PHB#%x-PE#%x state\n",
62749dec922SGavin Shan 			__func__, rc,
62849dec922SGavin Shan 			phb->hose->global_number, pe_no);
62949dec922SGavin Shan 		return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
63049dec922SGavin Shan 	}
63149dec922SGavin Shan 
63249dec922SGavin Shan 	/* Check the slave PE */
63349dec922SGavin Shan 	if (!(pe->flags & PNV_IODA_PE_MASTER))
63449dec922SGavin Shan 		return state;
63549dec922SGavin Shan 
63649dec922SGavin Shan 	list_for_each_entry(slave, &pe->slaves, list) {
63749dec922SGavin Shan 		rc = opal_pci_eeh_freeze_status(phb->opal_id,
63849dec922SGavin Shan 						slave->pe_number,
63949dec922SGavin Shan 						&fstate,
64049dec922SGavin Shan 						&pcierr,
64149dec922SGavin Shan 						NULL);
64249dec922SGavin Shan 		if (rc != OPAL_SUCCESS) {
64349dec922SGavin Shan 			pr_warn("%s: Failure %lld getting "
64449dec922SGavin Shan 				"PHB#%x-PE#%x state\n",
64549dec922SGavin Shan 				__func__, rc,
64649dec922SGavin Shan 				phb->hose->global_number, slave->pe_number);
64749dec922SGavin Shan 			return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
64849dec922SGavin Shan 		}
64949dec922SGavin Shan 
65049dec922SGavin Shan 		/*
65149dec922SGavin Shan 		 * Override the result based on the ascending
65249dec922SGavin Shan 		 * priority.
65349dec922SGavin Shan 		 */
65449dec922SGavin Shan 		if (fstate > state)
65549dec922SGavin Shan 			state = fstate;
65649dec922SGavin Shan 	}
65749dec922SGavin Shan 
65849dec922SGavin Shan 	return state;
65949dec922SGavin Shan }
66049dec922SGavin Shan 
661f456834aSIan Munsie struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
662184cd4a3SBenjamin Herrenschmidt {
663184cd4a3SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
664184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb = hose->private_data;
665b72c1f65SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(dev);
666184cd4a3SBenjamin Herrenschmidt 
667184cd4a3SBenjamin Herrenschmidt 	if (!pdn)
668184cd4a3SBenjamin Herrenschmidt 		return NULL;
669184cd4a3SBenjamin Herrenschmidt 	if (pdn->pe_number == IODA_INVALID_PE)
670184cd4a3SBenjamin Herrenschmidt 		return NULL;
671184cd4a3SBenjamin Herrenschmidt 	return &phb->ioda.pe_array[pdn->pe_number];
672184cd4a3SBenjamin Herrenschmidt }
673184cd4a3SBenjamin Herrenschmidt 
674b131a842SGavin Shan static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
675b131a842SGavin Shan 				  struct pnv_ioda_pe *parent,
676b131a842SGavin Shan 				  struct pnv_ioda_pe *child,
677b131a842SGavin Shan 				  bool is_add)
678b131a842SGavin Shan {
679b131a842SGavin Shan 	const char *desc = is_add ? "adding" : "removing";
680b131a842SGavin Shan 	uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
681b131a842SGavin Shan 			      OPAL_REMOVE_PE_FROM_DOMAIN;
682b131a842SGavin Shan 	struct pnv_ioda_pe *slave;
683b131a842SGavin Shan 	long rc;
684b131a842SGavin Shan 
685b131a842SGavin Shan 	/* Parent PE affects child PE */
686b131a842SGavin Shan 	rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
687b131a842SGavin Shan 				child->pe_number, op);
688b131a842SGavin Shan 	if (rc != OPAL_SUCCESS) {
689b131a842SGavin Shan 		pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
690b131a842SGavin Shan 			rc, desc);
691b131a842SGavin Shan 		return -ENXIO;
692b131a842SGavin Shan 	}
693b131a842SGavin Shan 
694b131a842SGavin Shan 	if (!(child->flags & PNV_IODA_PE_MASTER))
695b131a842SGavin Shan 		return 0;
696b131a842SGavin Shan 
697b131a842SGavin Shan 	/* Compound case: parent PE affects slave PEs */
698b131a842SGavin Shan 	list_for_each_entry(slave, &child->slaves, list) {
699b131a842SGavin Shan 		rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
700b131a842SGavin Shan 					slave->pe_number, op);
701b131a842SGavin Shan 		if (rc != OPAL_SUCCESS) {
702b131a842SGavin Shan 			pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
703b131a842SGavin Shan 				rc, desc);
704b131a842SGavin Shan 			return -ENXIO;
705b131a842SGavin Shan 		}
706b131a842SGavin Shan 	}
707b131a842SGavin Shan 
708b131a842SGavin Shan 	return 0;
709b131a842SGavin Shan }
710b131a842SGavin Shan 
711b131a842SGavin Shan static int pnv_ioda_set_peltv(struct pnv_phb *phb,
712b131a842SGavin Shan 			      struct pnv_ioda_pe *pe,
713b131a842SGavin Shan 			      bool is_add)
714b131a842SGavin Shan {
715b131a842SGavin Shan 	struct pnv_ioda_pe *slave;
716781a868fSWei Yang 	struct pci_dev *pdev = NULL;
717b131a842SGavin Shan 	int ret;
718b131a842SGavin Shan 
719b131a842SGavin Shan 	/*
720b131a842SGavin Shan 	 * Clear PE frozen state. If it's master PE, we need
721b131a842SGavin Shan 	 * clear slave PE frozen state as well.
722b131a842SGavin Shan 	 */
723b131a842SGavin Shan 	if (is_add) {
724b131a842SGavin Shan 		opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
725b131a842SGavin Shan 					  OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
726b131a842SGavin Shan 		if (pe->flags & PNV_IODA_PE_MASTER) {
727b131a842SGavin Shan 			list_for_each_entry(slave, &pe->slaves, list)
728b131a842SGavin Shan 				opal_pci_eeh_freeze_clear(phb->opal_id,
729b131a842SGavin Shan 							  slave->pe_number,
730b131a842SGavin Shan 							  OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
731b131a842SGavin Shan 		}
732b131a842SGavin Shan 	}
733b131a842SGavin Shan 
734b131a842SGavin Shan 	/*
735b131a842SGavin Shan 	 * Associate PE in PELT. We need add the PE into the
736b131a842SGavin Shan 	 * corresponding PELT-V as well. Otherwise, the error
737b131a842SGavin Shan 	 * originated from the PE might contribute to other
738b131a842SGavin Shan 	 * PEs.
739b131a842SGavin Shan 	 */
740b131a842SGavin Shan 	ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
741b131a842SGavin Shan 	if (ret)
742b131a842SGavin Shan 		return ret;
743b131a842SGavin Shan 
744b131a842SGavin Shan 	/* For compound PEs, any one affects all of them */
745b131a842SGavin Shan 	if (pe->flags & PNV_IODA_PE_MASTER) {
746b131a842SGavin Shan 		list_for_each_entry(slave, &pe->slaves, list) {
747b131a842SGavin Shan 			ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
748b131a842SGavin Shan 			if (ret)
749b131a842SGavin Shan 				return ret;
750b131a842SGavin Shan 		}
751b131a842SGavin Shan 	}
752b131a842SGavin Shan 
753b131a842SGavin Shan 	if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
754b131a842SGavin Shan 		pdev = pe->pbus->self;
755781a868fSWei Yang 	else if (pe->flags & PNV_IODA_PE_DEV)
756b131a842SGavin Shan 		pdev = pe->pdev->bus->self;
757781a868fSWei Yang #ifdef CONFIG_PCI_IOV
758781a868fSWei Yang 	else if (pe->flags & PNV_IODA_PE_VF)
759283e2d8aSGavin Shan 		pdev = pe->parent_dev;
760781a868fSWei Yang #endif /* CONFIG_PCI_IOV */
761b131a842SGavin Shan 	while (pdev) {
762b131a842SGavin Shan 		struct pci_dn *pdn = pci_get_pdn(pdev);
763b131a842SGavin Shan 		struct pnv_ioda_pe *parent;
764b131a842SGavin Shan 
765b131a842SGavin Shan 		if (pdn && pdn->pe_number != IODA_INVALID_PE) {
766b131a842SGavin Shan 			parent = &phb->ioda.pe_array[pdn->pe_number];
767b131a842SGavin Shan 			ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
768b131a842SGavin Shan 			if (ret)
769b131a842SGavin Shan 				return ret;
770b131a842SGavin Shan 		}
771b131a842SGavin Shan 
772b131a842SGavin Shan 		pdev = pdev->bus->self;
773b131a842SGavin Shan 	}
774b131a842SGavin Shan 
775b131a842SGavin Shan 	return 0;
776b131a842SGavin Shan }
777b131a842SGavin Shan 
778781a868fSWei Yang static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
779781a868fSWei Yang {
780781a868fSWei Yang 	struct pci_dev *parent;
781781a868fSWei Yang 	uint8_t bcomp, dcomp, fcomp;
782781a868fSWei Yang 	int64_t rc;
783781a868fSWei Yang 	long rid_end, rid;
784781a868fSWei Yang 
785781a868fSWei Yang 	/* Currently, we just deconfigure VF PE. Bus PE will always there.*/
786781a868fSWei Yang 	if (pe->pbus) {
787781a868fSWei Yang 		int count;
788781a868fSWei Yang 
789781a868fSWei Yang 		dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
790781a868fSWei Yang 		fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
791781a868fSWei Yang 		parent = pe->pbus->self;
792781a868fSWei Yang 		if (pe->flags & PNV_IODA_PE_BUS_ALL)
793781a868fSWei Yang 			count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
794781a868fSWei Yang 		else
795781a868fSWei Yang 			count = 1;
796781a868fSWei Yang 
797781a868fSWei Yang 		switch(count) {
798781a868fSWei Yang 		case  1: bcomp = OpalPciBusAll;         break;
799781a868fSWei Yang 		case  2: bcomp = OpalPciBus7Bits;       break;
800781a868fSWei Yang 		case  4: bcomp = OpalPciBus6Bits;       break;
801781a868fSWei Yang 		case  8: bcomp = OpalPciBus5Bits;       break;
802781a868fSWei Yang 		case 16: bcomp = OpalPciBus4Bits;       break;
803781a868fSWei Yang 		case 32: bcomp = OpalPciBus3Bits;       break;
804781a868fSWei Yang 		default:
805781a868fSWei Yang 			dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
806781a868fSWei Yang 			        count);
807781a868fSWei Yang 			/* Do an exact match only */
808781a868fSWei Yang 			bcomp = OpalPciBusAll;
809781a868fSWei Yang 		}
810781a868fSWei Yang 		rid_end = pe->rid + (count << 8);
811781a868fSWei Yang 	} else {
81293e01a50SGavin Shan #ifdef CONFIG_PCI_IOV
813781a868fSWei Yang 		if (pe->flags & PNV_IODA_PE_VF)
814781a868fSWei Yang 			parent = pe->parent_dev;
815781a868fSWei Yang 		else
81693e01a50SGavin Shan #endif
817781a868fSWei Yang 			parent = pe->pdev->bus->self;
818781a868fSWei Yang 		bcomp = OpalPciBusAll;
819781a868fSWei Yang 		dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
820781a868fSWei Yang 		fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
821781a868fSWei Yang 		rid_end = pe->rid + 1;
822781a868fSWei Yang 	}
823781a868fSWei Yang 
824781a868fSWei Yang 	/* Clear the reverse map */
825781a868fSWei Yang 	for (rid = pe->rid; rid < rid_end; rid++)
826c127562aSGavin Shan 		phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
827781a868fSWei Yang 
828781a868fSWei Yang 	/* Release from all parents PELT-V */
829781a868fSWei Yang 	while (parent) {
830781a868fSWei Yang 		struct pci_dn *pdn = pci_get_pdn(parent);
831781a868fSWei Yang 		if (pdn && pdn->pe_number != IODA_INVALID_PE) {
832781a868fSWei Yang 			rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
833781a868fSWei Yang 						pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
834781a868fSWei Yang 			/* XXX What to do in case of error ? */
835781a868fSWei Yang 		}
836781a868fSWei Yang 		parent = parent->bus->self;
837781a868fSWei Yang 	}
838781a868fSWei Yang 
839f951e510SGavin Shan 	opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
840781a868fSWei Yang 				  OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
841781a868fSWei Yang 
842781a868fSWei Yang 	/* Disassociate PE in PELT */
843781a868fSWei Yang 	rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
844781a868fSWei Yang 				pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
845781a868fSWei Yang 	if (rc)
8461e496391SJoe Perches 		pe_warn(pe, "OPAL error %lld remove self from PELTV\n", rc);
847781a868fSWei Yang 	rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
848781a868fSWei Yang 			     bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
849781a868fSWei Yang 	if (rc)
8501e496391SJoe Perches 		pe_err(pe, "OPAL error %lld trying to setup PELT table\n", rc);
851781a868fSWei Yang 
852781a868fSWei Yang 	pe->pbus = NULL;
853781a868fSWei Yang 	pe->pdev = NULL;
85493e01a50SGavin Shan #ifdef CONFIG_PCI_IOV
855781a868fSWei Yang 	pe->parent_dev = NULL;
85693e01a50SGavin Shan #endif
857781a868fSWei Yang 
858781a868fSWei Yang 	return 0;
859781a868fSWei Yang }
860781a868fSWei Yang 
861cad5cef6SGreg Kroah-Hartman static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
862184cd4a3SBenjamin Herrenschmidt {
863184cd4a3SBenjamin Herrenschmidt 	struct pci_dev *parent;
864184cd4a3SBenjamin Herrenschmidt 	uint8_t bcomp, dcomp, fcomp;
865184cd4a3SBenjamin Herrenschmidt 	long rc, rid_end, rid;
866184cd4a3SBenjamin Herrenschmidt 
867184cd4a3SBenjamin Herrenschmidt 	/* Bus validation ? */
868184cd4a3SBenjamin Herrenschmidt 	if (pe->pbus) {
869184cd4a3SBenjamin Herrenschmidt 		int count;
870184cd4a3SBenjamin Herrenschmidt 
871184cd4a3SBenjamin Herrenschmidt 		dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
872184cd4a3SBenjamin Herrenschmidt 		fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
873184cd4a3SBenjamin Herrenschmidt 		parent = pe->pbus->self;
874fb446ad0SGavin Shan 		if (pe->flags & PNV_IODA_PE_BUS_ALL)
875b918c62eSYinghai Lu 			count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
876fb446ad0SGavin Shan 		else
877fb446ad0SGavin Shan 			count = 1;
878fb446ad0SGavin Shan 
879184cd4a3SBenjamin Herrenschmidt 		switch(count) {
880184cd4a3SBenjamin Herrenschmidt 		case  1: bcomp = OpalPciBusAll;		break;
881184cd4a3SBenjamin Herrenschmidt 		case  2: bcomp = OpalPciBus7Bits;	break;
882184cd4a3SBenjamin Herrenschmidt 		case  4: bcomp = OpalPciBus6Bits;	break;
883184cd4a3SBenjamin Herrenschmidt 		case  8: bcomp = OpalPciBus5Bits;	break;
884184cd4a3SBenjamin Herrenschmidt 		case 16: bcomp = OpalPciBus4Bits;	break;
885184cd4a3SBenjamin Herrenschmidt 		case 32: bcomp = OpalPciBus3Bits;	break;
886184cd4a3SBenjamin Herrenschmidt 		default:
887781a868fSWei Yang 			dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
888781a868fSWei Yang 			        count);
889184cd4a3SBenjamin Herrenschmidt 			/* Do an exact match only */
890184cd4a3SBenjamin Herrenschmidt 			bcomp = OpalPciBusAll;
891184cd4a3SBenjamin Herrenschmidt 		}
892184cd4a3SBenjamin Herrenschmidt 		rid_end = pe->rid + (count << 8);
893184cd4a3SBenjamin Herrenschmidt 	} else {
894781a868fSWei Yang #ifdef CONFIG_PCI_IOV
895781a868fSWei Yang 		if (pe->flags & PNV_IODA_PE_VF)
896781a868fSWei Yang 			parent = pe->parent_dev;
897781a868fSWei Yang 		else
898781a868fSWei Yang #endif /* CONFIG_PCI_IOV */
899184cd4a3SBenjamin Herrenschmidt 			parent = pe->pdev->bus->self;
900184cd4a3SBenjamin Herrenschmidt 		bcomp = OpalPciBusAll;
901184cd4a3SBenjamin Herrenschmidt 		dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
902184cd4a3SBenjamin Herrenschmidt 		fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
903184cd4a3SBenjamin Herrenschmidt 		rid_end = pe->rid + 1;
904184cd4a3SBenjamin Herrenschmidt 	}
905184cd4a3SBenjamin Herrenschmidt 
906631ad691SGavin Shan 	/*
907631ad691SGavin Shan 	 * Associate PE in PELT. We need add the PE into the
908631ad691SGavin Shan 	 * corresponding PELT-V as well. Otherwise, the error
909631ad691SGavin Shan 	 * originated from the PE might contribute to other
910631ad691SGavin Shan 	 * PEs.
911631ad691SGavin Shan 	 */
912184cd4a3SBenjamin Herrenschmidt 	rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
913184cd4a3SBenjamin Herrenschmidt 			     bcomp, dcomp, fcomp, OPAL_MAP_PE);
914184cd4a3SBenjamin Herrenschmidt 	if (rc) {
915184cd4a3SBenjamin Herrenschmidt 		pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
916184cd4a3SBenjamin Herrenschmidt 		return -ENXIO;
917184cd4a3SBenjamin Herrenschmidt 	}
918631ad691SGavin Shan 
9195d2aa710SAlistair Popple 	/*
9205d2aa710SAlistair Popple 	 * Configure PELTV. NPUs don't have a PELTV table so skip
9215d2aa710SAlistair Popple 	 * configuration on them.
9225d2aa710SAlistair Popple 	 */
9237f2c39e9SFrederic Barrat 	if (phb->type != PNV_PHB_NPU_NVLINK && phb->type != PNV_PHB_NPU_OCAPI)
924b131a842SGavin Shan 		pnv_ioda_set_peltv(phb, pe, true);
925184cd4a3SBenjamin Herrenschmidt 
926184cd4a3SBenjamin Herrenschmidt 	/* Setup reverse map */
927184cd4a3SBenjamin Herrenschmidt 	for (rid = pe->rid; rid < rid_end; rid++)
928184cd4a3SBenjamin Herrenschmidt 		phb->ioda.pe_rmap[rid] = pe->pe_number;
929184cd4a3SBenjamin Herrenschmidt 
930184cd4a3SBenjamin Herrenschmidt 	/* Setup one MVTs on IODA1 */
9314773f76bSGavin Shan 	if (phb->type != PNV_PHB_IODA1) {
9324773f76bSGavin Shan 		pe->mve_number = 0;
9334773f76bSGavin Shan 		goto out;
9344773f76bSGavin Shan 	}
9354773f76bSGavin Shan 
936184cd4a3SBenjamin Herrenschmidt 	pe->mve_number = pe->pe_number;
9374773f76bSGavin Shan 	rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
9384773f76bSGavin Shan 	if (rc != OPAL_SUCCESS) {
9391f52f176SRussell Currey 		pe_err(pe, "OPAL error %ld setting up MVE %x\n",
940184cd4a3SBenjamin Herrenschmidt 		       rc, pe->mve_number);
941184cd4a3SBenjamin Herrenschmidt 		pe->mve_number = -1;
942184cd4a3SBenjamin Herrenschmidt 	} else {
943184cd4a3SBenjamin Herrenschmidt 		rc = opal_pci_set_mve_enable(phb->opal_id,
944cee72d5bSBenjamin Herrenschmidt 					     pe->mve_number, OPAL_ENABLE_MVE);
945184cd4a3SBenjamin Herrenschmidt 		if (rc) {
9461f52f176SRussell Currey 			pe_err(pe, "OPAL error %ld enabling MVE %x\n",
947184cd4a3SBenjamin Herrenschmidt 			       rc, pe->mve_number);
948184cd4a3SBenjamin Herrenschmidt 			pe->mve_number = -1;
949184cd4a3SBenjamin Herrenschmidt 		}
950184cd4a3SBenjamin Herrenschmidt 	}
951184cd4a3SBenjamin Herrenschmidt 
9524773f76bSGavin Shan out:
953184cd4a3SBenjamin Herrenschmidt 	return 0;
954184cd4a3SBenjamin Herrenschmidt }
955184cd4a3SBenjamin Herrenschmidt 
956781a868fSWei Yang #ifdef CONFIG_PCI_IOV
957781a868fSWei Yang static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
958781a868fSWei Yang {
959781a868fSWei Yang 	struct pci_dn *pdn = pci_get_pdn(dev);
960781a868fSWei Yang 	int i;
961781a868fSWei Yang 	struct resource *res, res2;
962781a868fSWei Yang 	resource_size_t size;
963781a868fSWei Yang 	u16 num_vfs;
964781a868fSWei Yang 
965781a868fSWei Yang 	if (!dev->is_physfn)
966781a868fSWei Yang 		return -EINVAL;
967781a868fSWei Yang 
968781a868fSWei Yang 	/*
969781a868fSWei Yang 	 * "offset" is in VFs.  The M64 windows are sized so that when they
970781a868fSWei Yang 	 * are segmented, each segment is the same size as the IOV BAR.
971781a868fSWei Yang 	 * Each segment is in a separate PE, and the high order bits of the
972781a868fSWei Yang 	 * address are the PE number.  Therefore, each VF's BAR is in a
973781a868fSWei Yang 	 * separate PE, and changing the IOV BAR start address changes the
974781a868fSWei Yang 	 * range of PEs the VFs are in.
975781a868fSWei Yang 	 */
976781a868fSWei Yang 	num_vfs = pdn->num_vfs;
977781a868fSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
978781a868fSWei Yang 		res = &dev->resource[i + PCI_IOV_RESOURCES];
979781a868fSWei Yang 		if (!res->flags || !res->parent)
980781a868fSWei Yang 			continue;
981781a868fSWei Yang 
982781a868fSWei Yang 		/*
983781a868fSWei Yang 		 * The actual IOV BAR range is determined by the start address
984781a868fSWei Yang 		 * and the actual size for num_vfs VFs BAR.  This check is to
985781a868fSWei Yang 		 * make sure that after shifting, the range will not overlap
986781a868fSWei Yang 		 * with another device.
987781a868fSWei Yang 		 */
988781a868fSWei Yang 		size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
989781a868fSWei Yang 		res2.flags = res->flags;
990781a868fSWei Yang 		res2.start = res->start + (size * offset);
991781a868fSWei Yang 		res2.end = res2.start + (size * num_vfs) - 1;
992781a868fSWei Yang 
993781a868fSWei Yang 		if (res2.end > res->end) {
994781a868fSWei Yang 			dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
995781a868fSWei Yang 				i, &res2, res, num_vfs, offset);
996781a868fSWei Yang 			return -EBUSY;
997781a868fSWei Yang 		}
998781a868fSWei Yang 	}
999781a868fSWei Yang 
1000781a868fSWei Yang 	/*
1001d6f934fdSAlexey Kardashevskiy 	 * Since M64 BAR shares segments among all possible 256 PEs,
1002d6f934fdSAlexey Kardashevskiy 	 * we have to shift the beginning of PF IOV BAR to make it start from
1003d6f934fdSAlexey Kardashevskiy 	 * the segment which belongs to the PE number assigned to the first VF.
1004d6f934fdSAlexey Kardashevskiy 	 * This creates a "hole" in the /proc/iomem which could be used for
1005d6f934fdSAlexey Kardashevskiy 	 * allocating other resources so we reserve this area below and
1006d6f934fdSAlexey Kardashevskiy 	 * release when IOV is released.
1007781a868fSWei Yang 	 */
1008781a868fSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1009781a868fSWei Yang 		res = &dev->resource[i + PCI_IOV_RESOURCES];
1010781a868fSWei Yang 		if (!res->flags || !res->parent)
1011781a868fSWei Yang 			continue;
1012781a868fSWei Yang 
1013781a868fSWei Yang 		size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1014781a868fSWei Yang 		res2 = *res;
1015781a868fSWei Yang 		res->start += size * offset;
1016781a868fSWei Yang 
101774703cc4SWei Yang 		dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
101874703cc4SWei Yang 			 i, &res2, res, (offset > 0) ? "En" : "Dis",
101974703cc4SWei Yang 			 num_vfs, offset);
1020d6f934fdSAlexey Kardashevskiy 
1021d6f934fdSAlexey Kardashevskiy 		if (offset < 0) {
1022d6f934fdSAlexey Kardashevskiy 			devm_release_resource(&dev->dev, &pdn->holes[i]);
1023d6f934fdSAlexey Kardashevskiy 			memset(&pdn->holes[i], 0, sizeof(pdn->holes[i]));
1024d6f934fdSAlexey Kardashevskiy 		}
1025d6f934fdSAlexey Kardashevskiy 
1026781a868fSWei Yang 		pci_update_resource(dev, i + PCI_IOV_RESOURCES);
1027d6f934fdSAlexey Kardashevskiy 
1028d6f934fdSAlexey Kardashevskiy 		if (offset > 0) {
1029d6f934fdSAlexey Kardashevskiy 			pdn->holes[i].start = res2.start;
1030d6f934fdSAlexey Kardashevskiy 			pdn->holes[i].end = res2.start + size * offset - 1;
1031d6f934fdSAlexey Kardashevskiy 			pdn->holes[i].flags = IORESOURCE_BUS;
1032d6f934fdSAlexey Kardashevskiy 			pdn->holes[i].name = "pnv_iov_reserved";
1033d6f934fdSAlexey Kardashevskiy 			devm_request_resource(&dev->dev, res->parent,
1034d6f934fdSAlexey Kardashevskiy 					&pdn->holes[i]);
1035d6f934fdSAlexey Kardashevskiy 		}
1036781a868fSWei Yang 	}
1037781a868fSWei Yang 	return 0;
1038781a868fSWei Yang }
1039781a868fSWei Yang #endif /* CONFIG_PCI_IOV */
1040781a868fSWei Yang 
1041cad5cef6SGreg Kroah-Hartman static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
1042184cd4a3SBenjamin Herrenschmidt {
1043184cd4a3SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
1044184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb = hose->private_data;
1045b72c1f65SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(dev);
1046184cd4a3SBenjamin Herrenschmidt 	struct pnv_ioda_pe *pe;
1047184cd4a3SBenjamin Herrenschmidt 
1048184cd4a3SBenjamin Herrenschmidt 	if (!pdn) {
1049184cd4a3SBenjamin Herrenschmidt 		pr_err("%s: Device tree node not associated properly\n",
1050184cd4a3SBenjamin Herrenschmidt 			   pci_name(dev));
1051184cd4a3SBenjamin Herrenschmidt 		return NULL;
1052184cd4a3SBenjamin Herrenschmidt 	}
1053184cd4a3SBenjamin Herrenschmidt 	if (pdn->pe_number != IODA_INVALID_PE)
1054184cd4a3SBenjamin Herrenschmidt 		return NULL;
1055184cd4a3SBenjamin Herrenschmidt 
10561e916772SGavin Shan 	pe = pnv_ioda_alloc_pe(phb);
10571e916772SGavin Shan 	if (!pe) {
1058f2c2cbccSJoe Perches 		pr_warn("%s: Not enough PE# available, disabling device\n",
1059184cd4a3SBenjamin Herrenschmidt 			pci_name(dev));
1060184cd4a3SBenjamin Herrenschmidt 		return NULL;
1061184cd4a3SBenjamin Herrenschmidt 	}
1062184cd4a3SBenjamin Herrenschmidt 
1063184cd4a3SBenjamin Herrenschmidt 	/* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1064184cd4a3SBenjamin Herrenschmidt 	 * pointer in the PE data structure, both should be destroyed at the
1065184cd4a3SBenjamin Herrenschmidt 	 * same time. However, this needs to be looked at more closely again
1066184cd4a3SBenjamin Herrenschmidt 	 * once we actually start removing things (Hotplug, SR-IOV, ...)
1067184cd4a3SBenjamin Herrenschmidt 	 *
1068184cd4a3SBenjamin Herrenschmidt 	 * At some point we want to remove the PDN completely anyways
1069184cd4a3SBenjamin Herrenschmidt 	 */
1070184cd4a3SBenjamin Herrenschmidt 	pci_dev_get(dev);
10711e916772SGavin Shan 	pdn->pe_number = pe->pe_number;
10725d2aa710SAlistair Popple 	pe->flags = PNV_IODA_PE_DEV;
1073184cd4a3SBenjamin Herrenschmidt 	pe->pdev = dev;
1074184cd4a3SBenjamin Herrenschmidt 	pe->pbus = NULL;
1075184cd4a3SBenjamin Herrenschmidt 	pe->mve_number = -1;
1076184cd4a3SBenjamin Herrenschmidt 	pe->rid = dev->bus->number << 8 | pdn->devfn;
1077184cd4a3SBenjamin Herrenschmidt 
1078184cd4a3SBenjamin Herrenschmidt 	pe_info(pe, "Associated device to PE\n");
1079184cd4a3SBenjamin Herrenschmidt 
1080184cd4a3SBenjamin Herrenschmidt 	if (pnv_ioda_configure_pe(phb, pe)) {
1081184cd4a3SBenjamin Herrenschmidt 		/* XXX What do we do here ? */
10821e916772SGavin Shan 		pnv_ioda_free_pe(pe);
1083184cd4a3SBenjamin Herrenschmidt 		pdn->pe_number = IODA_INVALID_PE;
1084184cd4a3SBenjamin Herrenschmidt 		pe->pdev = NULL;
1085184cd4a3SBenjamin Herrenschmidt 		pci_dev_put(dev);
1086184cd4a3SBenjamin Herrenschmidt 		return NULL;
1087184cd4a3SBenjamin Herrenschmidt 	}
1088184cd4a3SBenjamin Herrenschmidt 
10891d4e89cfSAlexey Kardashevskiy 	/* Put PE to the list */
10901d4e89cfSAlexey Kardashevskiy 	list_add_tail(&pe->list, &phb->ioda.pe_list);
10911d4e89cfSAlexey Kardashevskiy 
1092184cd4a3SBenjamin Herrenschmidt 	return pe;
1093184cd4a3SBenjamin Herrenschmidt }
1094184cd4a3SBenjamin Herrenschmidt 
1095184cd4a3SBenjamin Herrenschmidt static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1096184cd4a3SBenjamin Herrenschmidt {
1097184cd4a3SBenjamin Herrenschmidt 	struct pci_dev *dev;
1098184cd4a3SBenjamin Herrenschmidt 
1099184cd4a3SBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
1100b72c1f65SBenjamin Herrenschmidt 		struct pci_dn *pdn = pci_get_pdn(dev);
1101184cd4a3SBenjamin Herrenschmidt 
1102184cd4a3SBenjamin Herrenschmidt 		if (pdn == NULL) {
1103184cd4a3SBenjamin Herrenschmidt 			pr_warn("%s: No device node associated with device !\n",
1104184cd4a3SBenjamin Herrenschmidt 				pci_name(dev));
1105184cd4a3SBenjamin Herrenschmidt 			continue;
1106184cd4a3SBenjamin Herrenschmidt 		}
1107ccd1c191SGavin Shan 
1108ccd1c191SGavin Shan 		/*
1109ccd1c191SGavin Shan 		 * In partial hotplug case, the PCI device might be still
1110ccd1c191SGavin Shan 		 * associated with the PE and needn't attach it to the PE
1111ccd1c191SGavin Shan 		 * again.
1112ccd1c191SGavin Shan 		 */
1113ccd1c191SGavin Shan 		if (pdn->pe_number != IODA_INVALID_PE)
1114ccd1c191SGavin Shan 			continue;
1115ccd1c191SGavin Shan 
1116c5f7700bSGavin Shan 		pe->device_count++;
1117184cd4a3SBenjamin Herrenschmidt 		pdn->pe_number = pe->pe_number;
1118fb446ad0SGavin Shan 		if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
1119184cd4a3SBenjamin Herrenschmidt 			pnv_ioda_setup_same_PE(dev->subordinate, pe);
1120184cd4a3SBenjamin Herrenschmidt 	}
1121184cd4a3SBenjamin Herrenschmidt }
1122184cd4a3SBenjamin Herrenschmidt 
1123fb446ad0SGavin Shan /*
1124fb446ad0SGavin Shan  * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1125fb446ad0SGavin Shan  * single PCI bus. Another one that contains the primary PCI bus and its
1126fb446ad0SGavin Shan  * subordinate PCI devices and buses. The second type of PE is normally
1127fb446ad0SGavin Shan  * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1128fb446ad0SGavin Shan  */
11291e916772SGavin Shan static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
1130184cd4a3SBenjamin Herrenschmidt {
1131fb446ad0SGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
1132184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb = hose->private_data;
11331e916772SGavin Shan 	struct pnv_ioda_pe *pe = NULL;
1134ccd1c191SGavin Shan 	unsigned int pe_num;
1135ccd1c191SGavin Shan 
1136ccd1c191SGavin Shan 	/*
1137ccd1c191SGavin Shan 	 * In partial hotplug case, the PE instance might be still alive.
1138ccd1c191SGavin Shan 	 * We should reuse it instead of allocating a new one.
1139ccd1c191SGavin Shan 	 */
1140ccd1c191SGavin Shan 	pe_num = phb->ioda.pe_rmap[bus->number << 8];
1141ccd1c191SGavin Shan 	if (pe_num != IODA_INVALID_PE) {
1142ccd1c191SGavin Shan 		pe = &phb->ioda.pe_array[pe_num];
1143ccd1c191SGavin Shan 		pnv_ioda_setup_same_PE(bus, pe);
1144ccd1c191SGavin Shan 		return NULL;
1145ccd1c191SGavin Shan 	}
1146184cd4a3SBenjamin Herrenschmidt 
114763803c39SGavin Shan 	/* PE number for root bus should have been reserved */
114863803c39SGavin Shan 	if (pci_is_root_bus(bus) &&
114963803c39SGavin Shan 	    phb->ioda.root_pe_idx != IODA_INVALID_PE)
115063803c39SGavin Shan 		pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
115163803c39SGavin Shan 
1152262af557SGuo Chao 	/* Check if PE is determined by M64 */
1153a25de7afSAlexey Kardashevskiy 	if (!pe)
1154a25de7afSAlexey Kardashevskiy 		pe = pnv_ioda_pick_m64_pe(bus, all);
1155262af557SGuo Chao 
1156262af557SGuo Chao 	/* The PE number isn't pinned by M64 */
11571e916772SGavin Shan 	if (!pe)
11581e916772SGavin Shan 		pe = pnv_ioda_alloc_pe(phb);
1159262af557SGuo Chao 
11601e916772SGavin Shan 	if (!pe) {
1161f2c2cbccSJoe Perches 		pr_warn("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1162fb446ad0SGavin Shan 			__func__, pci_domain_nr(bus), bus->number);
11631e916772SGavin Shan 		return NULL;
1164184cd4a3SBenjamin Herrenschmidt 	}
1165184cd4a3SBenjamin Herrenschmidt 
1166262af557SGuo Chao 	pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
1167184cd4a3SBenjamin Herrenschmidt 	pe->pbus = bus;
1168184cd4a3SBenjamin Herrenschmidt 	pe->pdev = NULL;
1169184cd4a3SBenjamin Herrenschmidt 	pe->mve_number = -1;
1170b918c62eSYinghai Lu 	pe->rid = bus->busn_res.start << 8;
1171184cd4a3SBenjamin Herrenschmidt 
1172fb446ad0SGavin Shan 	if (all)
11731e496391SJoe Perches 		pe_info(pe, "Secondary bus %pad..%pad associated with PE#%x\n",
11741e496391SJoe Perches 			&bus->busn_res.start, &bus->busn_res.end,
11751e496391SJoe Perches 			pe->pe_number);
1176fb446ad0SGavin Shan 	else
11771e496391SJoe Perches 		pe_info(pe, "Secondary bus %pad associated with PE#%x\n",
11781e496391SJoe Perches 			&bus->busn_res.start, pe->pe_number);
1179184cd4a3SBenjamin Herrenschmidt 
1180184cd4a3SBenjamin Herrenschmidt 	if (pnv_ioda_configure_pe(phb, pe)) {
1181184cd4a3SBenjamin Herrenschmidt 		/* XXX What do we do here ? */
11821e916772SGavin Shan 		pnv_ioda_free_pe(pe);
1183184cd4a3SBenjamin Herrenschmidt 		pe->pbus = NULL;
11841e916772SGavin Shan 		return NULL;
1185184cd4a3SBenjamin Herrenschmidt 	}
1186184cd4a3SBenjamin Herrenschmidt 
1187184cd4a3SBenjamin Herrenschmidt 	/* Associate it with all child devices */
1188184cd4a3SBenjamin Herrenschmidt 	pnv_ioda_setup_same_PE(bus, pe);
1189184cd4a3SBenjamin Herrenschmidt 
11907ebdf956SGavin Shan 	/* Put PE to the list */
11917ebdf956SGavin Shan 	list_add_tail(&pe->list, &phb->ioda.pe_list);
11921e916772SGavin Shan 
11931e916772SGavin Shan 	return pe;
1194184cd4a3SBenjamin Herrenschmidt }
1195184cd4a3SBenjamin Herrenschmidt 
1196b521549aSAlistair Popple static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
11975d2aa710SAlistair Popple {
1198b521549aSAlistair Popple 	int pe_num, found_pe = false, rc;
1199b521549aSAlistair Popple 	long rid;
1200b521549aSAlistair Popple 	struct pnv_ioda_pe *pe;
1201b521549aSAlistair Popple 	struct pci_dev *gpu_pdev;
1202b521549aSAlistair Popple 	struct pci_dn *npu_pdn;
1203b521549aSAlistair Popple 	struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1204b521549aSAlistair Popple 	struct pnv_phb *phb = hose->private_data;
1205b521549aSAlistair Popple 
1206b521549aSAlistair Popple 	/*
1207b521549aSAlistair Popple 	 * Due to a hardware errata PE#0 on the NPU is reserved for
1208b521549aSAlistair Popple 	 * error handling. This means we only have three PEs remaining
1209b521549aSAlistair Popple 	 * which need to be assigned to four links, implying some
1210b521549aSAlistair Popple 	 * links must share PEs.
1211b521549aSAlistair Popple 	 *
1212b521549aSAlistair Popple 	 * To achieve this we assign PEs such that NPUs linking the
1213b521549aSAlistair Popple 	 * same GPU get assigned the same PE.
1214b521549aSAlistair Popple 	 */
1215b521549aSAlistair Popple 	gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
121692b8f137SGavin Shan 	for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
1217b521549aSAlistair Popple 		pe = &phb->ioda.pe_array[pe_num];
1218b521549aSAlistair Popple 		if (!pe->pdev)
1219b521549aSAlistair Popple 			continue;
1220b521549aSAlistair Popple 
1221b521549aSAlistair Popple 		if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1222b521549aSAlistair Popple 			/*
1223b521549aSAlistair Popple 			 * This device has the same peer GPU so should
1224b521549aSAlistair Popple 			 * be assigned the same PE as the existing
1225b521549aSAlistair Popple 			 * peer NPU.
1226b521549aSAlistair Popple 			 */
1227b521549aSAlistair Popple 			dev_info(&npu_pdev->dev,
12281f52f176SRussell Currey 				"Associating to existing PE %x\n", pe_num);
1229b521549aSAlistair Popple 			pci_dev_get(npu_pdev);
1230b521549aSAlistair Popple 			npu_pdn = pci_get_pdn(npu_pdev);
1231b521549aSAlistair Popple 			rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1232b521549aSAlistair Popple 			npu_pdn->pe_number = pe_num;
1233b521549aSAlistair Popple 			phb->ioda.pe_rmap[rid] = pe->pe_number;
1234b521549aSAlistair Popple 
1235b521549aSAlistair Popple 			/* Map the PE to this link */
1236b521549aSAlistair Popple 			rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1237b521549aSAlistair Popple 					OpalPciBusAll,
1238b521549aSAlistair Popple 					OPAL_COMPARE_RID_DEVICE_NUMBER,
1239b521549aSAlistair Popple 					OPAL_COMPARE_RID_FUNCTION_NUMBER,
1240b521549aSAlistair Popple 					OPAL_MAP_PE);
1241b521549aSAlistair Popple 			WARN_ON(rc != OPAL_SUCCESS);
1242b521549aSAlistair Popple 			found_pe = true;
1243b521549aSAlistair Popple 			break;
1244b521549aSAlistair Popple 		}
1245b521549aSAlistair Popple 	}
1246b521549aSAlistair Popple 
1247b521549aSAlistair Popple 	if (!found_pe)
1248b521549aSAlistair Popple 		/*
1249b521549aSAlistair Popple 		 * Could not find an existing PE so allocate a new
1250b521549aSAlistair Popple 		 * one.
1251b521549aSAlistair Popple 		 */
1252b521549aSAlistair Popple 		return pnv_ioda_setup_dev_PE(npu_pdev);
1253b521549aSAlistair Popple 	else
1254b521549aSAlistair Popple 		return pe;
1255b521549aSAlistair Popple }
1256b521549aSAlistair Popple 
1257b521549aSAlistair Popple static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1258b521549aSAlistair Popple {
12595d2aa710SAlistair Popple 	struct pci_dev *pdev;
12605d2aa710SAlistair Popple 
12615d2aa710SAlistair Popple 	list_for_each_entry(pdev, &bus->devices, bus_list)
1262b521549aSAlistair Popple 		pnv_ioda_setup_npu_PE(pdev);
12635d2aa710SAlistair Popple }
12645d2aa710SAlistair Popple 
1265cad5cef6SGreg Kroah-Hartman static void pnv_pci_ioda_setup_PEs(void)
1266fb446ad0SGavin Shan {
12670e759bd7SAlexey Kardashevskiy 	struct pci_controller *hose;
1268262af557SGuo Chao 	struct pnv_phb *phb;
12697f2c39e9SFrederic Barrat 	struct pci_bus *bus;
12707f2c39e9SFrederic Barrat 	struct pci_dev *pdev;
12710e759bd7SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe;
1272fb446ad0SGavin Shan 
12730e759bd7SAlexey Kardashevskiy 	list_for_each_entry(hose, &hose_list, list_node) {
1274262af557SGuo Chao 		phb = hose->private_data;
12757f2c39e9SFrederic Barrat 		if (phb->type == PNV_PHB_NPU_NVLINK) {
127608f48f32SAlistair Popple 			/* PE#0 is needed for error reporting */
127708f48f32SAlistair Popple 			pnv_ioda_reserve_pe(phb, 0);
1278b521549aSAlistair Popple 			pnv_ioda_setup_npu_PEs(hose->bus);
12791ab66d1fSAlistair Popple 			if (phb->model == PNV_PHB_MODEL_NPU2)
12800e759bd7SAlexey Kardashevskiy 				WARN_ON_ONCE(pnv_npu2_init(hose));
1281ccd1c191SGavin Shan 		}
12827f2c39e9SFrederic Barrat 		if (phb->type == PNV_PHB_NPU_OCAPI) {
12837f2c39e9SFrederic Barrat 			bus = hose->bus;
12847f2c39e9SFrederic Barrat 			list_for_each_entry(pdev, &bus->devices, bus_list)
12857f2c39e9SFrederic Barrat 				pnv_ioda_setup_dev_PE(pdev);
12867f2c39e9SFrederic Barrat 		}
1287fb446ad0SGavin Shan 	}
12880e759bd7SAlexey Kardashevskiy 	list_for_each_entry(hose, &hose_list, list_node) {
12890e759bd7SAlexey Kardashevskiy 		phb = hose->private_data;
12900e759bd7SAlexey Kardashevskiy 		if (phb->type != PNV_PHB_IODA2)
12910e759bd7SAlexey Kardashevskiy 			continue;
12920e759bd7SAlexey Kardashevskiy 
12930e759bd7SAlexey Kardashevskiy 		list_for_each_entry(pe, &phb->ioda.pe_list, list)
12940e759bd7SAlexey Kardashevskiy 			pnv_npu2_map_lpar(pe, MSR_DR | MSR_PR | MSR_HV);
12950e759bd7SAlexey Kardashevskiy 	}
1296fb446ad0SGavin Shan }
1297184cd4a3SBenjamin Herrenschmidt 
1298a8b2f828SGavin Shan #ifdef CONFIG_PCI_IOV
1299ee8222feSWei Yang static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
1300781a868fSWei Yang {
1301781a868fSWei Yang 	struct pci_bus        *bus;
1302781a868fSWei Yang 	struct pci_controller *hose;
1303781a868fSWei Yang 	struct pnv_phb        *phb;
1304781a868fSWei Yang 	struct pci_dn         *pdn;
130502639b0eSWei Yang 	int                    i, j;
1306ee8222feSWei Yang 	int                    m64_bars;
1307781a868fSWei Yang 
1308781a868fSWei Yang 	bus = pdev->bus;
1309781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1310781a868fSWei Yang 	phb = hose->private_data;
1311781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1312781a868fSWei Yang 
1313ee8222feSWei Yang 	if (pdn->m64_single_mode)
1314ee8222feSWei Yang 		m64_bars = num_vfs;
1315ee8222feSWei Yang 	else
1316ee8222feSWei Yang 		m64_bars = 1;
1317ee8222feSWei Yang 
131802639b0eSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
1319ee8222feSWei Yang 		for (j = 0; j < m64_bars; j++) {
1320ee8222feSWei Yang 			if (pdn->m64_map[j][i] == IODA_INVALID_M64)
1321781a868fSWei Yang 				continue;
1322781a868fSWei Yang 			opal_pci_phb_mmio_enable(phb->opal_id,
1323ee8222feSWei Yang 				OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1324ee8222feSWei Yang 			clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1325ee8222feSWei Yang 			pdn->m64_map[j][i] = IODA_INVALID_M64;
1326781a868fSWei Yang 		}
1327781a868fSWei Yang 
1328ee8222feSWei Yang 	kfree(pdn->m64_map);
1329781a868fSWei Yang 	return 0;
1330781a868fSWei Yang }
1331781a868fSWei Yang 
133202639b0eSWei Yang static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
1333781a868fSWei Yang {
1334781a868fSWei Yang 	struct pci_bus        *bus;
1335781a868fSWei Yang 	struct pci_controller *hose;
1336781a868fSWei Yang 	struct pnv_phb        *phb;
1337781a868fSWei Yang 	struct pci_dn         *pdn;
1338781a868fSWei Yang 	unsigned int           win;
1339781a868fSWei Yang 	struct resource       *res;
134002639b0eSWei Yang 	int                    i, j;
1341781a868fSWei Yang 	int64_t                rc;
134202639b0eSWei Yang 	int                    total_vfs;
134302639b0eSWei Yang 	resource_size_t        size, start;
134402639b0eSWei Yang 	int                    pe_num;
1345ee8222feSWei Yang 	int                    m64_bars;
1346781a868fSWei Yang 
1347781a868fSWei Yang 	bus = pdev->bus;
1348781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1349781a868fSWei Yang 	phb = hose->private_data;
1350781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
135102639b0eSWei Yang 	total_vfs = pci_sriov_get_totalvfs(pdev);
1352781a868fSWei Yang 
1353ee8222feSWei Yang 	if (pdn->m64_single_mode)
1354ee8222feSWei Yang 		m64_bars = num_vfs;
1355ee8222feSWei Yang 	else
1356ee8222feSWei Yang 		m64_bars = 1;
135702639b0eSWei Yang 
1358fb37e128SMarkus Elfring 	pdn->m64_map = kmalloc_array(m64_bars,
1359fb37e128SMarkus Elfring 				     sizeof(*pdn->m64_map),
1360fb37e128SMarkus Elfring 				     GFP_KERNEL);
1361ee8222feSWei Yang 	if (!pdn->m64_map)
1362ee8222feSWei Yang 		return -ENOMEM;
1363ee8222feSWei Yang 	/* Initialize the m64_map to IODA_INVALID_M64 */
1364ee8222feSWei Yang 	for (i = 0; i < m64_bars ; i++)
1365ee8222feSWei Yang 		for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1366ee8222feSWei Yang 			pdn->m64_map[i][j] = IODA_INVALID_M64;
1367ee8222feSWei Yang 
1368781a868fSWei Yang 
1369781a868fSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1370781a868fSWei Yang 		res = &pdev->resource[i + PCI_IOV_RESOURCES];
1371781a868fSWei Yang 		if (!res->flags || !res->parent)
1372781a868fSWei Yang 			continue;
1373781a868fSWei Yang 
1374ee8222feSWei Yang 		for (j = 0; j < m64_bars; j++) {
1375781a868fSWei Yang 			do {
1376781a868fSWei Yang 				win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1377781a868fSWei Yang 						phb->ioda.m64_bar_idx + 1, 0);
1378781a868fSWei Yang 
1379781a868fSWei Yang 				if (win >= phb->ioda.m64_bar_idx + 1)
1380781a868fSWei Yang 					goto m64_failed;
1381781a868fSWei Yang 			} while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
1382781a868fSWei Yang 
1383ee8222feSWei Yang 			pdn->m64_map[j][i] = win;
138402639b0eSWei Yang 
1385ee8222feSWei Yang 			if (pdn->m64_single_mode) {
138602639b0eSWei Yang 				size = pci_iov_resource_size(pdev,
138702639b0eSWei Yang 							PCI_IOV_RESOURCES + i);
138802639b0eSWei Yang 				start = res->start + size * j;
138902639b0eSWei Yang 			} else {
139002639b0eSWei Yang 				size = resource_size(res);
139102639b0eSWei Yang 				start = res->start;
139202639b0eSWei Yang 			}
1393781a868fSWei Yang 
1394781a868fSWei Yang 			/* Map the M64 here */
1395ee8222feSWei Yang 			if (pdn->m64_single_mode) {
1396be283eebSWei Yang 				pe_num = pdn->pe_num_map[j];
139702639b0eSWei Yang 				rc = opal_pci_map_pe_mmio_window(phb->opal_id,
139802639b0eSWei Yang 						pe_num, OPAL_M64_WINDOW_TYPE,
1399ee8222feSWei Yang 						pdn->m64_map[j][i], 0);
140002639b0eSWei Yang 			}
140102639b0eSWei Yang 
1402781a868fSWei Yang 			rc = opal_pci_set_phb_mem_window(phb->opal_id,
1403781a868fSWei Yang 						 OPAL_M64_WINDOW_TYPE,
1404ee8222feSWei Yang 						 pdn->m64_map[j][i],
140502639b0eSWei Yang 						 start,
1406781a868fSWei Yang 						 0, /* unused */
140702639b0eSWei Yang 						 size);
140802639b0eSWei Yang 
140902639b0eSWei Yang 
1410781a868fSWei Yang 			if (rc != OPAL_SUCCESS) {
1411781a868fSWei Yang 				dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1412781a868fSWei Yang 					win, rc);
1413781a868fSWei Yang 				goto m64_failed;
1414781a868fSWei Yang 			}
1415781a868fSWei Yang 
1416ee8222feSWei Yang 			if (pdn->m64_single_mode)
1417781a868fSWei Yang 				rc = opal_pci_phb_mmio_enable(phb->opal_id,
1418ee8222feSWei Yang 				     OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
141902639b0eSWei Yang 			else
142002639b0eSWei Yang 				rc = opal_pci_phb_mmio_enable(phb->opal_id,
1421ee8222feSWei Yang 				     OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
142202639b0eSWei Yang 
1423781a868fSWei Yang 			if (rc != OPAL_SUCCESS) {
1424781a868fSWei Yang 				dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1425781a868fSWei Yang 					win, rc);
1426781a868fSWei Yang 				goto m64_failed;
1427781a868fSWei Yang 			}
1428781a868fSWei Yang 		}
142902639b0eSWei Yang 	}
1430781a868fSWei Yang 	return 0;
1431781a868fSWei Yang 
1432781a868fSWei Yang m64_failed:
1433ee8222feSWei Yang 	pnv_pci_vf_release_m64(pdev, num_vfs);
1434781a868fSWei Yang 	return -EBUSY;
1435781a868fSWei Yang }
1436781a868fSWei Yang 
1437c035e37bSAlexey Kardashevskiy static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1438c035e37bSAlexey Kardashevskiy 		int num);
1439c035e37bSAlexey Kardashevskiy 
1440781a868fSWei Yang static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1441781a868fSWei Yang {
1442781a868fSWei Yang 	struct iommu_table    *tbl;
1443781a868fSWei Yang 	int64_t               rc;
1444781a868fSWei Yang 
1445b348aa65SAlexey Kardashevskiy 	tbl = pe->table_group.tables[0];
1446c035e37bSAlexey Kardashevskiy 	rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
1447781a868fSWei Yang 	if (rc)
14481e496391SJoe Perches 		pe_warn(pe, "OPAL error %lld release DMA window\n", rc);
1449781a868fSWei Yang 
1450c035e37bSAlexey Kardashevskiy 	pnv_pci_ioda2_set_bypass(pe, false);
14510eaf4defSAlexey Kardashevskiy 	if (pe->table_group.group) {
14520eaf4defSAlexey Kardashevskiy 		iommu_group_put(pe->table_group.group);
14530eaf4defSAlexey Kardashevskiy 		BUG_ON(pe->table_group.group);
1454ac9a5889SAlexey Kardashevskiy 	}
1455e5afdf9dSAlexey Kardashevskiy 	iommu_tce_table_put(tbl);
1456781a868fSWei Yang }
1457781a868fSWei Yang 
1458ee8222feSWei Yang static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
1459781a868fSWei Yang {
1460781a868fSWei Yang 	struct pci_bus        *bus;
1461781a868fSWei Yang 	struct pci_controller *hose;
1462781a868fSWei Yang 	struct pnv_phb        *phb;
1463781a868fSWei Yang 	struct pnv_ioda_pe    *pe, *pe_n;
1464781a868fSWei Yang 	struct pci_dn         *pdn;
1465781a868fSWei Yang 
1466781a868fSWei Yang 	bus = pdev->bus;
1467781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1468781a868fSWei Yang 	phb = hose->private_data;
146902639b0eSWei Yang 	pdn = pci_get_pdn(pdev);
1470781a868fSWei Yang 
1471781a868fSWei Yang 	if (!pdev->is_physfn)
1472781a868fSWei Yang 		return;
1473781a868fSWei Yang 
1474781a868fSWei Yang 	list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1475781a868fSWei Yang 		if (pe->parent_dev != pdev)
1476781a868fSWei Yang 			continue;
1477781a868fSWei Yang 
1478781a868fSWei Yang 		pnv_pci_ioda2_release_dma_pe(pdev, pe);
1479781a868fSWei Yang 
1480781a868fSWei Yang 		/* Remove from list */
1481781a868fSWei Yang 		mutex_lock(&phb->ioda.pe_list_mutex);
1482781a868fSWei Yang 		list_del(&pe->list);
1483781a868fSWei Yang 		mutex_unlock(&phb->ioda.pe_list_mutex);
1484781a868fSWei Yang 
1485781a868fSWei Yang 		pnv_ioda_deconfigure_pe(phb, pe);
1486781a868fSWei Yang 
14871e916772SGavin Shan 		pnv_ioda_free_pe(pe);
1488781a868fSWei Yang 	}
1489781a868fSWei Yang }
1490781a868fSWei Yang 
1491781a868fSWei Yang void pnv_pci_sriov_disable(struct pci_dev *pdev)
1492781a868fSWei Yang {
1493781a868fSWei Yang 	struct pci_bus        *bus;
1494781a868fSWei Yang 	struct pci_controller *hose;
1495781a868fSWei Yang 	struct pnv_phb        *phb;
14961e916772SGavin Shan 	struct pnv_ioda_pe    *pe;
1497781a868fSWei Yang 	struct pci_dn         *pdn;
1498be283eebSWei Yang 	u16                    num_vfs, i;
1499781a868fSWei Yang 
1500781a868fSWei Yang 	bus = pdev->bus;
1501781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1502781a868fSWei Yang 	phb = hose->private_data;
1503781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1504781a868fSWei Yang 	num_vfs = pdn->num_vfs;
1505781a868fSWei Yang 
1506781a868fSWei Yang 	/* Release VF PEs */
1507ee8222feSWei Yang 	pnv_ioda_release_vf_PE(pdev);
1508781a868fSWei Yang 
1509781a868fSWei Yang 	if (phb->type == PNV_PHB_IODA2) {
1510ee8222feSWei Yang 		if (!pdn->m64_single_mode)
1511be283eebSWei Yang 			pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
1512781a868fSWei Yang 
1513781a868fSWei Yang 		/* Release M64 windows */
1514ee8222feSWei Yang 		pnv_pci_vf_release_m64(pdev, num_vfs);
1515781a868fSWei Yang 
1516781a868fSWei Yang 		/* Release PE numbers */
1517be283eebSWei Yang 		if (pdn->m64_single_mode) {
1518be283eebSWei Yang 			for (i = 0; i < num_vfs; i++) {
15191e916772SGavin Shan 				if (pdn->pe_num_map[i] == IODA_INVALID_PE)
15201e916772SGavin Shan 					continue;
15211e916772SGavin Shan 
15221e916772SGavin Shan 				pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
15231e916772SGavin Shan 				pnv_ioda_free_pe(pe);
1524be283eebSWei Yang 			}
1525be283eebSWei Yang 		} else
1526be283eebSWei Yang 			bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1527be283eebSWei Yang 		/* Releasing pe_num_map */
1528be283eebSWei Yang 		kfree(pdn->pe_num_map);
1529781a868fSWei Yang 	}
1530781a868fSWei Yang }
1531781a868fSWei Yang 
1532781a868fSWei Yang static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1533781a868fSWei Yang 				       struct pnv_ioda_pe *pe);
15345eada8a3SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
15350bd97167SAlexey Kardashevskiy static void pnv_ioda_setup_bus_iommu_group(struct pnv_ioda_pe *pe,
15360bd97167SAlexey Kardashevskiy 		struct iommu_table_group *table_group, struct pci_bus *bus);
15370bd97167SAlexey Kardashevskiy 
15385eada8a3SAlexey Kardashevskiy #endif
1539781a868fSWei Yang static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1540781a868fSWei Yang {
1541781a868fSWei Yang 	struct pci_bus        *bus;
1542781a868fSWei Yang 	struct pci_controller *hose;
1543781a868fSWei Yang 	struct pnv_phb        *phb;
1544781a868fSWei Yang 	struct pnv_ioda_pe    *pe;
1545781a868fSWei Yang 	int                    pe_num;
1546781a868fSWei Yang 	u16                    vf_index;
1547781a868fSWei Yang 	struct pci_dn         *pdn;
1548781a868fSWei Yang 
1549781a868fSWei Yang 	bus = pdev->bus;
1550781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1551781a868fSWei Yang 	phb = hose->private_data;
1552781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1553781a868fSWei Yang 
1554781a868fSWei Yang 	if (!pdev->is_physfn)
1555781a868fSWei Yang 		return;
1556781a868fSWei Yang 
1557781a868fSWei Yang 	/* Reserve PE for each VF */
1558781a868fSWei Yang 	for (vf_index = 0; vf_index < num_vfs; vf_index++) {
1559be283eebSWei Yang 		if (pdn->m64_single_mode)
1560be283eebSWei Yang 			pe_num = pdn->pe_num_map[vf_index];
1561be283eebSWei Yang 		else
1562be283eebSWei Yang 			pe_num = *pdn->pe_num_map + vf_index;
1563781a868fSWei Yang 
1564781a868fSWei Yang 		pe = &phb->ioda.pe_array[pe_num];
1565781a868fSWei Yang 		pe->pe_number = pe_num;
1566781a868fSWei Yang 		pe->phb = phb;
1567781a868fSWei Yang 		pe->flags = PNV_IODA_PE_VF;
1568781a868fSWei Yang 		pe->pbus = NULL;
1569781a868fSWei Yang 		pe->parent_dev = pdev;
1570781a868fSWei Yang 		pe->mve_number = -1;
1571781a868fSWei Yang 		pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1572781a868fSWei Yang 			   pci_iov_virtfn_devfn(pdev, vf_index);
1573781a868fSWei Yang 
15741f52f176SRussell Currey 		pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%x\n",
1575781a868fSWei Yang 			hose->global_number, pdev->bus->number,
1576781a868fSWei Yang 			PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1577781a868fSWei Yang 			PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1578781a868fSWei Yang 
1579781a868fSWei Yang 		if (pnv_ioda_configure_pe(phb, pe)) {
1580781a868fSWei Yang 			/* XXX What do we do here ? */
15811e916772SGavin Shan 			pnv_ioda_free_pe(pe);
1582781a868fSWei Yang 			pe->pdev = NULL;
1583781a868fSWei Yang 			continue;
1584781a868fSWei Yang 		}
1585781a868fSWei Yang 
1586781a868fSWei Yang 		/* Put PE to the list */
1587781a868fSWei Yang 		mutex_lock(&phb->ioda.pe_list_mutex);
1588781a868fSWei Yang 		list_add_tail(&pe->list, &phb->ioda.pe_list);
1589781a868fSWei Yang 		mutex_unlock(&phb->ioda.pe_list_mutex);
1590781a868fSWei Yang 
1591781a868fSWei Yang 		pnv_pci_ioda2_setup_dma_pe(phb, pe);
15925eada8a3SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
15938f5b2734SAlexey Kardashevskiy 		iommu_register_group(&pe->table_group,
15948f5b2734SAlexey Kardashevskiy 				pe->phb->hose->global_number, pe->pe_number);
15950bd97167SAlexey Kardashevskiy 		pnv_ioda_setup_bus_iommu_group(pe, &pe->table_group, NULL);
15965eada8a3SAlexey Kardashevskiy #endif
1597781a868fSWei Yang 	}
1598781a868fSWei Yang }
1599781a868fSWei Yang 
1600781a868fSWei Yang int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1601781a868fSWei Yang {
1602781a868fSWei Yang 	struct pci_bus        *bus;
1603781a868fSWei Yang 	struct pci_controller *hose;
1604781a868fSWei Yang 	struct pnv_phb        *phb;
16051e916772SGavin Shan 	struct pnv_ioda_pe    *pe;
1606781a868fSWei Yang 	struct pci_dn         *pdn;
1607781a868fSWei Yang 	int                    ret;
1608be283eebSWei Yang 	u16                    i;
1609781a868fSWei Yang 
1610781a868fSWei Yang 	bus = pdev->bus;
1611781a868fSWei Yang 	hose = pci_bus_to_host(bus);
1612781a868fSWei Yang 	phb = hose->private_data;
1613781a868fSWei Yang 	pdn = pci_get_pdn(pdev);
1614781a868fSWei Yang 
1615781a868fSWei Yang 	if (phb->type == PNV_PHB_IODA2) {
1616b0331854SWei Yang 		if (!pdn->vfs_expanded) {
1617b0331854SWei Yang 			dev_info(&pdev->dev, "don't support this SRIOV device"
1618b0331854SWei Yang 				" with non 64bit-prefetchable IOV BAR\n");
1619b0331854SWei Yang 			return -ENOSPC;
1620b0331854SWei Yang 		}
1621b0331854SWei Yang 
1622ee8222feSWei Yang 		/*
1623ee8222feSWei Yang 		 * When M64 BARs functions in Single PE mode, the number of VFs
1624ee8222feSWei Yang 		 * could be enabled must be less than the number of M64 BARs.
1625ee8222feSWei Yang 		 */
1626ee8222feSWei Yang 		if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1627ee8222feSWei Yang 			dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1628ee8222feSWei Yang 			return -EBUSY;
1629ee8222feSWei Yang 		}
1630ee8222feSWei Yang 
1631be283eebSWei Yang 		/* Allocating pe_num_map */
1632be283eebSWei Yang 		if (pdn->m64_single_mode)
1633fb37e128SMarkus Elfring 			pdn->pe_num_map = kmalloc_array(num_vfs,
1634fb37e128SMarkus Elfring 							sizeof(*pdn->pe_num_map),
1635be283eebSWei Yang 							GFP_KERNEL);
1636be283eebSWei Yang 		else
1637be283eebSWei Yang 			pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1638be283eebSWei Yang 
1639be283eebSWei Yang 		if (!pdn->pe_num_map)
1640be283eebSWei Yang 			return -ENOMEM;
1641be283eebSWei Yang 
1642be283eebSWei Yang 		if (pdn->m64_single_mode)
1643be283eebSWei Yang 			for (i = 0; i < num_vfs; i++)
1644be283eebSWei Yang 				pdn->pe_num_map[i] = IODA_INVALID_PE;
1645be283eebSWei Yang 
1646781a868fSWei Yang 		/* Calculate available PE for required VFs */
1647be283eebSWei Yang 		if (pdn->m64_single_mode) {
1648be283eebSWei Yang 			for (i = 0; i < num_vfs; i++) {
16491e916772SGavin Shan 				pe = pnv_ioda_alloc_pe(phb);
16501e916772SGavin Shan 				if (!pe) {
1651be283eebSWei Yang 					ret = -EBUSY;
1652be283eebSWei Yang 					goto m64_failed;
1653be283eebSWei Yang 				}
16541e916772SGavin Shan 
16551e916772SGavin Shan 				pdn->pe_num_map[i] = pe->pe_number;
1656be283eebSWei Yang 			}
1657be283eebSWei Yang 		} else {
1658781a868fSWei Yang 			mutex_lock(&phb->ioda.pe_alloc_mutex);
1659be283eebSWei Yang 			*pdn->pe_num_map = bitmap_find_next_zero_area(
166092b8f137SGavin Shan 				phb->ioda.pe_alloc, phb->ioda.total_pe_num,
1661781a868fSWei Yang 				0, num_vfs, 0);
166292b8f137SGavin Shan 			if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
1663781a868fSWei Yang 				mutex_unlock(&phb->ioda.pe_alloc_mutex);
1664781a868fSWei Yang 				dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1665be283eebSWei Yang 				kfree(pdn->pe_num_map);
1666781a868fSWei Yang 				return -EBUSY;
1667781a868fSWei Yang 			}
1668be283eebSWei Yang 			bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1669781a868fSWei Yang 			mutex_unlock(&phb->ioda.pe_alloc_mutex);
1670be283eebSWei Yang 		}
1671be283eebSWei Yang 		pdn->num_vfs = num_vfs;
1672781a868fSWei Yang 
1673781a868fSWei Yang 		/* Assign M64 window accordingly */
167402639b0eSWei Yang 		ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
1675781a868fSWei Yang 		if (ret) {
1676781a868fSWei Yang 			dev_info(&pdev->dev, "Not enough M64 window resources\n");
1677781a868fSWei Yang 			goto m64_failed;
1678781a868fSWei Yang 		}
1679781a868fSWei Yang 
1680781a868fSWei Yang 		/*
1681781a868fSWei Yang 		 * When using one M64 BAR to map one IOV BAR, we need to shift
1682781a868fSWei Yang 		 * the IOV BAR according to the PE# allocated to the VFs.
1683781a868fSWei Yang 		 * Otherwise, the PE# for the VF will conflict with others.
1684781a868fSWei Yang 		 */
1685ee8222feSWei Yang 		if (!pdn->m64_single_mode) {
1686be283eebSWei Yang 			ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
1687781a868fSWei Yang 			if (ret)
1688781a868fSWei Yang 				goto m64_failed;
1689781a868fSWei Yang 		}
169002639b0eSWei Yang 	}
1691781a868fSWei Yang 
1692781a868fSWei Yang 	/* Setup VF PEs */
1693781a868fSWei Yang 	pnv_ioda_setup_vf_PE(pdev, num_vfs);
1694781a868fSWei Yang 
1695781a868fSWei Yang 	return 0;
1696781a868fSWei Yang 
1697781a868fSWei Yang m64_failed:
1698be283eebSWei Yang 	if (pdn->m64_single_mode) {
1699be283eebSWei Yang 		for (i = 0; i < num_vfs; i++) {
17001e916772SGavin Shan 			if (pdn->pe_num_map[i] == IODA_INVALID_PE)
17011e916772SGavin Shan 				continue;
17021e916772SGavin Shan 
17031e916772SGavin Shan 			pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
17041e916772SGavin Shan 			pnv_ioda_free_pe(pe);
1705be283eebSWei Yang 		}
1706be283eebSWei Yang 	} else
1707be283eebSWei Yang 		bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1708be283eebSWei Yang 
1709be283eebSWei Yang 	/* Releasing pe_num_map */
1710be283eebSWei Yang 	kfree(pdn->pe_num_map);
1711781a868fSWei Yang 
1712781a868fSWei Yang 	return ret;
1713781a868fSWei Yang }
1714781a868fSWei Yang 
1715988fc3baSBryant G. Ly int pnv_pcibios_sriov_disable(struct pci_dev *pdev)
1716a8b2f828SGavin Shan {
1717781a868fSWei Yang 	pnv_pci_sriov_disable(pdev);
1718781a868fSWei Yang 
1719a8b2f828SGavin Shan 	/* Release PCI data */
1720a8b2f828SGavin Shan 	remove_dev_pci_data(pdev);
1721a8b2f828SGavin Shan 	return 0;
1722a8b2f828SGavin Shan }
1723a8b2f828SGavin Shan 
1724988fc3baSBryant G. Ly int pnv_pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1725a8b2f828SGavin Shan {
1726a8b2f828SGavin Shan 	/* Allocate PCI data */
1727a8b2f828SGavin Shan 	add_dev_pci_data(pdev);
1728781a868fSWei Yang 
1729ee8222feSWei Yang 	return pnv_pci_sriov_enable(pdev, num_vfs);
1730a8b2f828SGavin Shan }
1731a8b2f828SGavin Shan #endif /* CONFIG_PCI_IOV */
1732a8b2f828SGavin Shan 
1733959c9bddSGavin Shan static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
1734184cd4a3SBenjamin Herrenschmidt {
1735b72c1f65SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(pdev);
1736959c9bddSGavin Shan 	struct pnv_ioda_pe *pe;
1737184cd4a3SBenjamin Herrenschmidt 
1738959c9bddSGavin Shan 	/*
1739959c9bddSGavin Shan 	 * The function can be called while the PE#
1740959c9bddSGavin Shan 	 * hasn't been assigned. Do nothing for the
1741959c9bddSGavin Shan 	 * case.
1742959c9bddSGavin Shan 	 */
1743959c9bddSGavin Shan 	if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1744959c9bddSGavin Shan 		return;
1745184cd4a3SBenjamin Herrenschmidt 
1746959c9bddSGavin Shan 	pe = &phb->ioda.pe_array[pdn->pe_number];
1747cd15b048SBenjamin Herrenschmidt 	WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
17480617fc0cSChristoph Hellwig 	pdev->dev.archdata.dma_offset = pe->tce_bypass_base;
1749b348aa65SAlexey Kardashevskiy 	set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
17504617082eSAlexey Kardashevskiy 	/*
17514617082eSAlexey Kardashevskiy 	 * Note: iommu_add_device() will fail here as
17524617082eSAlexey Kardashevskiy 	 * for physical PE: the device is already added by now;
17534617082eSAlexey Kardashevskiy 	 * for virtual PE: sysfs entries are not ready yet and
17544617082eSAlexey Kardashevskiy 	 * tce_iommu_bus_notifier will add the device to a group later.
17554617082eSAlexey Kardashevskiy 	 */
1756184cd4a3SBenjamin Herrenschmidt }
1757184cd4a3SBenjamin Herrenschmidt 
17588e3f1b1dSRussell Currey /*
17598e3f1b1dSRussell Currey  * Reconfigure TVE#0 to be usable as 64-bit DMA space.
17608e3f1b1dSRussell Currey  *
17618e3f1b1dSRussell Currey  * The first 4GB of virtual memory for a PE is reserved for 32-bit accesses.
17628e3f1b1dSRussell Currey  * Devices can only access more than that if bit 59 of the PCI address is set
17638e3f1b1dSRussell Currey  * by hardware, which indicates TVE#1 should be used instead of TVE#0.
17648e3f1b1dSRussell Currey  * Many PCI devices are not capable of addressing that many bits, and as a
17658e3f1b1dSRussell Currey  * result are limited to the 4GB of virtual memory made available to 32-bit
17668e3f1b1dSRussell Currey  * devices in TVE#0.
17678e3f1b1dSRussell Currey  *
17688e3f1b1dSRussell Currey  * In order to work around this, reconfigure TVE#0 to be suitable for 64-bit
17698e3f1b1dSRussell Currey  * devices by configuring the virtual memory past the first 4GB inaccessible
17708e3f1b1dSRussell Currey  * by 64-bit DMAs.  This should only be used by devices that want more than
17718e3f1b1dSRussell Currey  * 4GB, and only on PEs that have no 32-bit devices.
17728e3f1b1dSRussell Currey  *
17738e3f1b1dSRussell Currey  * Currently this will only work on PHB3 (POWER8).
17748e3f1b1dSRussell Currey  */
17758e3f1b1dSRussell Currey static int pnv_pci_ioda_dma_64bit_bypass(struct pnv_ioda_pe *pe)
17768e3f1b1dSRussell Currey {
17778e3f1b1dSRussell Currey 	u64 window_size, table_size, tce_count, addr;
17788e3f1b1dSRussell Currey 	struct page *table_pages;
17798e3f1b1dSRussell Currey 	u64 tce_order = 28; /* 256MB TCEs */
17808e3f1b1dSRussell Currey 	__be64 *tces;
17818e3f1b1dSRussell Currey 	s64 rc;
17828e3f1b1dSRussell Currey 
17838e3f1b1dSRussell Currey 	/*
17848e3f1b1dSRussell Currey 	 * Window size needs to be a power of two, but needs to account for
17858e3f1b1dSRussell Currey 	 * shifting memory by the 4GB offset required to skip 32bit space.
17868e3f1b1dSRussell Currey 	 */
17878e3f1b1dSRussell Currey 	window_size = roundup_pow_of_two(memory_hotplug_max() + (1ULL << 32));
17888e3f1b1dSRussell Currey 	tce_count = window_size >> tce_order;
17898e3f1b1dSRussell Currey 	table_size = tce_count << 3;
17908e3f1b1dSRussell Currey 
17918e3f1b1dSRussell Currey 	if (table_size < PAGE_SIZE)
17928e3f1b1dSRussell Currey 		table_size = PAGE_SIZE;
17938e3f1b1dSRussell Currey 
17948e3f1b1dSRussell Currey 	table_pages = alloc_pages_node(pe->phb->hose->node, GFP_KERNEL,
17958e3f1b1dSRussell Currey 				       get_order(table_size));
17968e3f1b1dSRussell Currey 	if (!table_pages)
17978e3f1b1dSRussell Currey 		goto err;
17988e3f1b1dSRussell Currey 
17998e3f1b1dSRussell Currey 	tces = page_address(table_pages);
18008e3f1b1dSRussell Currey 	if (!tces)
18018e3f1b1dSRussell Currey 		goto err;
18028e3f1b1dSRussell Currey 
18038e3f1b1dSRussell Currey 	memset(tces, 0, table_size);
18048e3f1b1dSRussell Currey 
18058e3f1b1dSRussell Currey 	for (addr = 0; addr < memory_hotplug_max(); addr += (1 << tce_order)) {
18068e3f1b1dSRussell Currey 		tces[(addr + (1ULL << 32)) >> tce_order] =
18078e3f1b1dSRussell Currey 			cpu_to_be64(addr | TCE_PCI_READ | TCE_PCI_WRITE);
18088e3f1b1dSRussell Currey 	}
18098e3f1b1dSRussell Currey 
18108e3f1b1dSRussell Currey 	rc = opal_pci_map_pe_dma_window(pe->phb->opal_id,
18118e3f1b1dSRussell Currey 					pe->pe_number,
18128e3f1b1dSRussell Currey 					/* reconfigure window 0 */
18138e3f1b1dSRussell Currey 					(pe->pe_number << 1) + 0,
18148e3f1b1dSRussell Currey 					1,
18158e3f1b1dSRussell Currey 					__pa(tces),
18168e3f1b1dSRussell Currey 					table_size,
18178e3f1b1dSRussell Currey 					1 << tce_order);
18188e3f1b1dSRussell Currey 	if (rc == OPAL_SUCCESS) {
18198e3f1b1dSRussell Currey 		pe_info(pe, "Using 64-bit DMA iommu bypass (through TVE#0)\n");
18208e3f1b1dSRussell Currey 		return 0;
18218e3f1b1dSRussell Currey 	}
18228e3f1b1dSRussell Currey err:
18238e3f1b1dSRussell Currey 	pe_err(pe, "Error configuring 64-bit DMA bypass\n");
18248e3f1b1dSRussell Currey 	return -EIO;
18258e3f1b1dSRussell Currey }
18268e3f1b1dSRussell Currey 
18272d6ad41bSChristoph Hellwig static bool pnv_pci_ioda_iommu_bypass_supported(struct pci_dev *pdev,
18282d6ad41bSChristoph Hellwig 		u64 dma_mask)
1829cd15b048SBenjamin Herrenschmidt {
1830763d2d8dSDaniel Axtens 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1831763d2d8dSDaniel Axtens 	struct pnv_phb *phb = hose->private_data;
1832cd15b048SBenjamin Herrenschmidt 	struct pci_dn *pdn = pci_get_pdn(pdev);
1833cd15b048SBenjamin Herrenschmidt 	struct pnv_ioda_pe *pe;
1834cd15b048SBenjamin Herrenschmidt 
1835cd15b048SBenjamin Herrenschmidt 	if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1836b511cdd1SAlexey Kardashevskiy 		return false;
1837cd15b048SBenjamin Herrenschmidt 
1838cd15b048SBenjamin Herrenschmidt 	pe = &phb->ioda.pe_array[pdn->pe_number];
1839cd15b048SBenjamin Herrenschmidt 	if (pe->tce_bypass_enabled) {
18402d6ad41bSChristoph Hellwig 		u64 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
18412d6ad41bSChristoph Hellwig 		if (dma_mask >= top)
18422d6ad41bSChristoph Hellwig 			return true;
1843cd15b048SBenjamin Herrenschmidt 	}
1844cd15b048SBenjamin Herrenschmidt 
18458e3f1b1dSRussell Currey 	/*
18468e3f1b1dSRussell Currey 	 * If the device can't set the TCE bypass bit but still wants
18478e3f1b1dSRussell Currey 	 * to access 4GB or more, on PHB3 we can reconfigure TVE#0 to
18488e3f1b1dSRussell Currey 	 * bypass the 32-bit region and be usable for 64-bit DMAs.
18498e3f1b1dSRussell Currey 	 * The device needs to be able to address all of this space.
18508e3f1b1dSRussell Currey 	 */
18518e3f1b1dSRussell Currey 	if (dma_mask >> 32 &&
18528e3f1b1dSRussell Currey 	    dma_mask > (memory_hotplug_max() + (1ULL << 32)) &&
1853661fcb45SChristoph Hellwig 	    /* pe->pdev should be set if it's a single device, pe->pbus if not */
1854661fcb45SChristoph Hellwig 	    (pe->device_count == 1 || !pe->pbus) &&
18558e3f1b1dSRussell Currey 	    phb->model == PNV_PHB_MODEL_PHB3) {
18568e3f1b1dSRussell Currey 		/* Configure the bypass mode */
18572d6ad41bSChristoph Hellwig 		s64 rc = pnv_pci_ioda_dma_64bit_bypass(pe);
18588e3f1b1dSRussell Currey 		if (rc)
1859b511cdd1SAlexey Kardashevskiy 			return false;
18608e3f1b1dSRussell Currey 		/* 4GB offset bypasses 32-bit space */
18610617fc0cSChristoph Hellwig 		pdev->dev.archdata.dma_offset = (1ULL << 32);
18622d6ad41bSChristoph Hellwig 		return true;
1863cd15b048SBenjamin Herrenschmidt 	}
1864cd15b048SBenjamin Herrenschmidt 
18652d6ad41bSChristoph Hellwig 	return false;
1866fe7e85c6SGavin Shan }
1867fe7e85c6SGavin Shan 
18685eada8a3SAlexey Kardashevskiy static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe, struct pci_bus *bus)
186974251fe2SBenjamin Herrenschmidt {
187074251fe2SBenjamin Herrenschmidt 	struct pci_dev *dev;
187174251fe2SBenjamin Herrenschmidt 
187274251fe2SBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
1873b348aa65SAlexey Kardashevskiy 		set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
18740617fc0cSChristoph Hellwig 		dev->dev.archdata.dma_offset = pe->tce_bypass_base;
1875dff4a39eSGavin Shan 
18765c89a87dSAlexey Kardashevskiy 		if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
18775eada8a3SAlexey Kardashevskiy 			pnv_ioda_setup_bus_dma(pe, dev->subordinate);
187874251fe2SBenjamin Herrenschmidt 	}
187974251fe2SBenjamin Herrenschmidt }
188074251fe2SBenjamin Herrenschmidt 
1881fd141d1aSBenjamin Herrenschmidt static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1882fd141d1aSBenjamin Herrenschmidt 						     bool real_mode)
1883fd141d1aSBenjamin Herrenschmidt {
1884fd141d1aSBenjamin Herrenschmidt 	return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1885fd141d1aSBenjamin Herrenschmidt 		(phb->regs + 0x210);
1886fd141d1aSBenjamin Herrenschmidt }
1887fd141d1aSBenjamin Herrenschmidt 
1888a34ab7c3SBenjamin Herrenschmidt static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
1889decbda25SAlexey Kardashevskiy 		unsigned long index, unsigned long npages, bool rm)
18904cce9550SGavin Shan {
18910eaf4defSAlexey Kardashevskiy 	struct iommu_table_group_link *tgl = list_first_entry_or_null(
18920eaf4defSAlexey Kardashevskiy 			&tbl->it_group_list, struct iommu_table_group_link,
18930eaf4defSAlexey Kardashevskiy 			next);
18940eaf4defSAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1895b348aa65SAlexey Kardashevskiy 			struct pnv_ioda_pe, table_group);
1896fd141d1aSBenjamin Herrenschmidt 	__be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
18974cce9550SGavin Shan 	unsigned long start, end, inc;
18984cce9550SGavin Shan 
1899decbda25SAlexey Kardashevskiy 	start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1900decbda25SAlexey Kardashevskiy 	end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1901decbda25SAlexey Kardashevskiy 			npages - 1);
19024cce9550SGavin Shan 
19034cce9550SGavin Shan 	/* p7ioc-style invalidation, 2 TCEs per write */
19044cce9550SGavin Shan 	start |= (1ull << 63);
19054cce9550SGavin Shan 	end |= (1ull << 63);
19064cce9550SGavin Shan 	inc = 16;
19074cce9550SGavin Shan         end |= inc - 1;	/* round up end to be different than start */
19084cce9550SGavin Shan 
19094cce9550SGavin Shan         mb(); /* Ensure above stores are visible */
19104cce9550SGavin Shan         while (start <= end) {
19118e0a1611SAlexey Kardashevskiy 		if (rm)
1912001ff2eeSMichael Ellerman 			__raw_rm_writeq_be(start, invalidate);
19138e0a1611SAlexey Kardashevskiy 		else
1914001ff2eeSMichael Ellerman 			__raw_writeq_be(start, invalidate);
1915001ff2eeSMichael Ellerman 
19164cce9550SGavin Shan                 start += inc;
19174cce9550SGavin Shan         }
19184cce9550SGavin Shan 
19194cce9550SGavin Shan 	/*
19204cce9550SGavin Shan 	 * The iommu layer will do another mb() for us on build()
19214cce9550SGavin Shan 	 * and we don't care on free()
19224cce9550SGavin Shan 	 */
19234cce9550SGavin Shan }
19244cce9550SGavin Shan 
1925decbda25SAlexey Kardashevskiy static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1926decbda25SAlexey Kardashevskiy 		long npages, unsigned long uaddr,
1927decbda25SAlexey Kardashevskiy 		enum dma_data_direction direction,
192800085f1eSKrzysztof Kozlowski 		unsigned long attrs)
1929decbda25SAlexey Kardashevskiy {
1930decbda25SAlexey Kardashevskiy 	int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1931decbda25SAlexey Kardashevskiy 			attrs);
1932decbda25SAlexey Kardashevskiy 
193308acce1cSBenjamin Herrenschmidt 	if (!ret)
1934a34ab7c3SBenjamin Herrenschmidt 		pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
1935decbda25SAlexey Kardashevskiy 
1936decbda25SAlexey Kardashevskiy 	return ret;
1937decbda25SAlexey Kardashevskiy }
1938decbda25SAlexey Kardashevskiy 
193905c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
194005c6cfb9SAlexey Kardashevskiy static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
194105c6cfb9SAlexey Kardashevskiy 		unsigned long *hpa, enum dma_data_direction *direction)
194205c6cfb9SAlexey Kardashevskiy {
1943a68bd126SAlexey Kardashevskiy 	long ret = pnv_tce_xchg(tbl, index, hpa, direction, true);
194405c6cfb9SAlexey Kardashevskiy 
194508acce1cSBenjamin Herrenschmidt 	if (!ret)
1946a34ab7c3SBenjamin Herrenschmidt 		pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
194705c6cfb9SAlexey Kardashevskiy 
194805c6cfb9SAlexey Kardashevskiy 	return ret;
194905c6cfb9SAlexey Kardashevskiy }
1950a540aa56SAlexey Kardashevskiy 
1951a540aa56SAlexey Kardashevskiy static int pnv_ioda1_tce_xchg_rm(struct iommu_table *tbl, long index,
1952a540aa56SAlexey Kardashevskiy 		unsigned long *hpa, enum dma_data_direction *direction)
1953a540aa56SAlexey Kardashevskiy {
1954a68bd126SAlexey Kardashevskiy 	long ret = pnv_tce_xchg(tbl, index, hpa, direction, false);
1955a540aa56SAlexey Kardashevskiy 
1956a540aa56SAlexey Kardashevskiy 	if (!ret)
1957a540aa56SAlexey Kardashevskiy 		pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, true);
1958a540aa56SAlexey Kardashevskiy 
1959a540aa56SAlexey Kardashevskiy 	return ret;
1960a540aa56SAlexey Kardashevskiy }
196105c6cfb9SAlexey Kardashevskiy #endif
196205c6cfb9SAlexey Kardashevskiy 
1963decbda25SAlexey Kardashevskiy static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
1964decbda25SAlexey Kardashevskiy 		long npages)
1965decbda25SAlexey Kardashevskiy {
1966decbda25SAlexey Kardashevskiy 	pnv_tce_free(tbl, index, npages);
1967decbda25SAlexey Kardashevskiy 
1968a34ab7c3SBenjamin Herrenschmidt 	pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
1969decbda25SAlexey Kardashevskiy }
1970decbda25SAlexey Kardashevskiy 
1971da004c36SAlexey Kardashevskiy static struct iommu_table_ops pnv_ioda1_iommu_ops = {
1972decbda25SAlexey Kardashevskiy 	.set = pnv_ioda1_tce_build,
197305c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
197405c6cfb9SAlexey Kardashevskiy 	.exchange = pnv_ioda1_tce_xchg,
1975a540aa56SAlexey Kardashevskiy 	.exchange_rm = pnv_ioda1_tce_xchg_rm,
1976090bad39SAlexey Kardashevskiy 	.useraddrptr = pnv_tce_useraddrptr,
197705c6cfb9SAlexey Kardashevskiy #endif
1978decbda25SAlexey Kardashevskiy 	.clear = pnv_ioda1_tce_free,
1979da004c36SAlexey Kardashevskiy 	.get = pnv_tce_get,
1980da004c36SAlexey Kardashevskiy };
1981da004c36SAlexey Kardashevskiy 
1982a34ab7c3SBenjamin Herrenschmidt #define PHB3_TCE_KILL_INVAL_ALL		PPC_BIT(0)
1983a34ab7c3SBenjamin Herrenschmidt #define PHB3_TCE_KILL_INVAL_PE		PPC_BIT(1)
1984a34ab7c3SBenjamin Herrenschmidt #define PHB3_TCE_KILL_INVAL_ONE		PPC_BIT(2)
1985bef9253fSAlexey Kardashevskiy 
19866b3d12a9SAlistair Popple static void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
19870bbcdb43SAlexey Kardashevskiy {
1988fd141d1aSBenjamin Herrenschmidt 	__be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
1989a34ab7c3SBenjamin Herrenschmidt 	const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
19900bbcdb43SAlexey Kardashevskiy 
19910bbcdb43SAlexey Kardashevskiy 	mb(); /* Ensure previous TCE table stores are visible */
19920bbcdb43SAlexey Kardashevskiy 	if (rm)
1993001ff2eeSMichael Ellerman 		__raw_rm_writeq_be(val, invalidate);
19940bbcdb43SAlexey Kardashevskiy 	else
1995001ff2eeSMichael Ellerman 		__raw_writeq_be(val, invalidate);
19960bbcdb43SAlexey Kardashevskiy }
19970bbcdb43SAlexey Kardashevskiy 
1998a34ab7c3SBenjamin Herrenschmidt static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
19995780fb04SAlexey Kardashevskiy {
20005780fb04SAlexey Kardashevskiy 	/* 01xb - invalidate TCEs that match the specified PE# */
2001fd141d1aSBenjamin Herrenschmidt 	__be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
2002a34ab7c3SBenjamin Herrenschmidt 	unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
20035780fb04SAlexey Kardashevskiy 
20045780fb04SAlexey Kardashevskiy 	mb(); /* Ensure above stores are visible */
2005001ff2eeSMichael Ellerman 	__raw_writeq_be(val, invalidate);
20065780fb04SAlexey Kardashevskiy }
20075780fb04SAlexey Kardashevskiy 
2008fd141d1aSBenjamin Herrenschmidt static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
2009fd141d1aSBenjamin Herrenschmidt 					unsigned shift, unsigned long index,
2010fd141d1aSBenjamin Herrenschmidt 					unsigned long npages)
20114cce9550SGavin Shan {
20124d902195SAlexey Kardashevskiy 	__be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
20134cce9550SGavin Shan 	unsigned long start, end, inc;
20144cce9550SGavin Shan 
20154cce9550SGavin Shan 	/* We'll invalidate DMA address in PE scope */
2016a34ab7c3SBenjamin Herrenschmidt 	start = PHB3_TCE_KILL_INVAL_ONE;
2017fd141d1aSBenjamin Herrenschmidt 	start |= (pe->pe_number & 0xFF);
20184cce9550SGavin Shan 	end = start;
20194cce9550SGavin Shan 
20204cce9550SGavin Shan 	/* Figure out the start, end and step */
2021decbda25SAlexey Kardashevskiy 	start |= (index << shift);
2022decbda25SAlexey Kardashevskiy 	end |= ((index + npages - 1) << shift);
2023b0376c9bSAlexey Kardashevskiy 	inc = (0x1ull << shift);
20244cce9550SGavin Shan 	mb();
20254cce9550SGavin Shan 
20264cce9550SGavin Shan 	while (start <= end) {
20278e0a1611SAlexey Kardashevskiy 		if (rm)
2028001ff2eeSMichael Ellerman 			__raw_rm_writeq_be(start, invalidate);
20298e0a1611SAlexey Kardashevskiy 		else
2030001ff2eeSMichael Ellerman 			__raw_writeq_be(start, invalidate);
20314cce9550SGavin Shan 		start += inc;
20324cce9550SGavin Shan 	}
20334cce9550SGavin Shan }
20344cce9550SGavin Shan 
2035f0228c41SBenjamin Herrenschmidt static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
2036f0228c41SBenjamin Herrenschmidt {
2037f0228c41SBenjamin Herrenschmidt 	struct pnv_phb *phb = pe->phb;
2038f0228c41SBenjamin Herrenschmidt 
2039f0228c41SBenjamin Herrenschmidt 	if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2040f0228c41SBenjamin Herrenschmidt 		pnv_pci_phb3_tce_invalidate_pe(pe);
2041f0228c41SBenjamin Herrenschmidt 	else
2042f0228c41SBenjamin Herrenschmidt 		opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
2043f0228c41SBenjamin Herrenschmidt 				  pe->pe_number, 0, 0, 0);
2044f0228c41SBenjamin Herrenschmidt }
2045f0228c41SBenjamin Herrenschmidt 
2046e57080f1SAlexey Kardashevskiy static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
2047e57080f1SAlexey Kardashevskiy 		unsigned long index, unsigned long npages, bool rm)
2048e57080f1SAlexey Kardashevskiy {
2049e57080f1SAlexey Kardashevskiy 	struct iommu_table_group_link *tgl;
2050e57080f1SAlexey Kardashevskiy 
2051a540aa56SAlexey Kardashevskiy 	list_for_each_entry_lockless(tgl, &tbl->it_group_list, next) {
2052e57080f1SAlexey Kardashevskiy 		struct pnv_ioda_pe *pe = container_of(tgl->table_group,
2053e57080f1SAlexey Kardashevskiy 				struct pnv_ioda_pe, table_group);
2054f0228c41SBenjamin Herrenschmidt 		struct pnv_phb *phb = pe->phb;
2055f0228c41SBenjamin Herrenschmidt 		unsigned int shift = tbl->it_page_shift;
2056f0228c41SBenjamin Herrenschmidt 
2057616badd2SAlistair Popple 		/*
2058616badd2SAlistair Popple 		 * NVLink1 can use the TCE kill register directly as
2059616badd2SAlistair Popple 		 * it's the same as PHB3. NVLink2 is different and
2060616badd2SAlistair Popple 		 * should go via the OPAL call.
2061616badd2SAlistair Popple 		 */
2062616badd2SAlistair Popple 		if (phb->model == PNV_PHB_MODEL_NPU) {
20630bbcdb43SAlexey Kardashevskiy 			/*
20640bbcdb43SAlexey Kardashevskiy 			 * The NVLink hardware does not support TCE kill
20650bbcdb43SAlexey Kardashevskiy 			 * per TCE entry so we have to invalidate
20660bbcdb43SAlexey Kardashevskiy 			 * the entire cache for it.
20670bbcdb43SAlexey Kardashevskiy 			 */
2068f0228c41SBenjamin Herrenschmidt 			pnv_pci_phb3_tce_invalidate_entire(phb, rm);
20695d2aa710SAlistair Popple 			continue;
20705d2aa710SAlistair Popple 		}
2071f0228c41SBenjamin Herrenschmidt 		if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2072f0228c41SBenjamin Herrenschmidt 			pnv_pci_phb3_tce_invalidate(pe, rm, shift,
207385674868SAlexey Kardashevskiy 						    index, npages);
2074f0228c41SBenjamin Herrenschmidt 		else
2075f0228c41SBenjamin Herrenschmidt 			opal_pci_tce_kill(phb->opal_id,
2076f0228c41SBenjamin Herrenschmidt 					  OPAL_PCI_TCE_KILL_PAGES,
2077f0228c41SBenjamin Herrenschmidt 					  pe->pe_number, 1u << shift,
2078f0228c41SBenjamin Herrenschmidt 					  index << shift, npages);
2079e57080f1SAlexey Kardashevskiy 	}
2080e57080f1SAlexey Kardashevskiy }
2081e57080f1SAlexey Kardashevskiy 
20826b3d12a9SAlistair Popple void pnv_pci_ioda2_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
20836b3d12a9SAlistair Popple {
20846b3d12a9SAlistair Popple 	if (phb->model == PNV_PHB_MODEL_NPU || phb->model == PNV_PHB_MODEL_PHB3)
20856b3d12a9SAlistair Popple 		pnv_pci_phb3_tce_invalidate_entire(phb, rm);
20866b3d12a9SAlistair Popple 	else
20876b3d12a9SAlistair Popple 		opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL, 0, 0, 0, 0);
20886b3d12a9SAlistair Popple }
20896b3d12a9SAlistair Popple 
2090decbda25SAlexey Kardashevskiy static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
2091decbda25SAlexey Kardashevskiy 		long npages, unsigned long uaddr,
2092decbda25SAlexey Kardashevskiy 		enum dma_data_direction direction,
209300085f1eSKrzysztof Kozlowski 		unsigned long attrs)
20944cce9550SGavin Shan {
2095decbda25SAlexey Kardashevskiy 	int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
2096decbda25SAlexey Kardashevskiy 			attrs);
20974cce9550SGavin Shan 
209808acce1cSBenjamin Herrenschmidt 	if (!ret)
2099decbda25SAlexey Kardashevskiy 		pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
2100decbda25SAlexey Kardashevskiy 
2101decbda25SAlexey Kardashevskiy 	return ret;
2102decbda25SAlexey Kardashevskiy }
2103decbda25SAlexey Kardashevskiy 
210405c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
210505c6cfb9SAlexey Kardashevskiy static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
210605c6cfb9SAlexey Kardashevskiy 		unsigned long *hpa, enum dma_data_direction *direction)
210705c6cfb9SAlexey Kardashevskiy {
2108a68bd126SAlexey Kardashevskiy 	long ret = pnv_tce_xchg(tbl, index, hpa, direction, true);
210905c6cfb9SAlexey Kardashevskiy 
211008acce1cSBenjamin Herrenschmidt 	if (!ret)
211105c6cfb9SAlexey Kardashevskiy 		pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
211205c6cfb9SAlexey Kardashevskiy 
211305c6cfb9SAlexey Kardashevskiy 	return ret;
211405c6cfb9SAlexey Kardashevskiy }
2115a540aa56SAlexey Kardashevskiy 
2116a540aa56SAlexey Kardashevskiy static int pnv_ioda2_tce_xchg_rm(struct iommu_table *tbl, long index,
2117a540aa56SAlexey Kardashevskiy 		unsigned long *hpa, enum dma_data_direction *direction)
2118a540aa56SAlexey Kardashevskiy {
2119a68bd126SAlexey Kardashevskiy 	long ret = pnv_tce_xchg(tbl, index, hpa, direction, false);
2120a540aa56SAlexey Kardashevskiy 
2121a540aa56SAlexey Kardashevskiy 	if (!ret)
2122a540aa56SAlexey Kardashevskiy 		pnv_pci_ioda2_tce_invalidate(tbl, index, 1, true);
2123a540aa56SAlexey Kardashevskiy 
2124a540aa56SAlexey Kardashevskiy 	return ret;
2125a540aa56SAlexey Kardashevskiy }
212605c6cfb9SAlexey Kardashevskiy #endif
212705c6cfb9SAlexey Kardashevskiy 
2128decbda25SAlexey Kardashevskiy static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
2129decbda25SAlexey Kardashevskiy 		long npages)
2130decbda25SAlexey Kardashevskiy {
2131decbda25SAlexey Kardashevskiy 	pnv_tce_free(tbl, index, npages);
2132decbda25SAlexey Kardashevskiy 
2133decbda25SAlexey Kardashevskiy 	pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
21344cce9550SGavin Shan }
21354cce9550SGavin Shan 
2136da004c36SAlexey Kardashevskiy static struct iommu_table_ops pnv_ioda2_iommu_ops = {
2137decbda25SAlexey Kardashevskiy 	.set = pnv_ioda2_tce_build,
213805c6cfb9SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
213905c6cfb9SAlexey Kardashevskiy 	.exchange = pnv_ioda2_tce_xchg,
2140a540aa56SAlexey Kardashevskiy 	.exchange_rm = pnv_ioda2_tce_xchg_rm,
2141090bad39SAlexey Kardashevskiy 	.useraddrptr = pnv_tce_useraddrptr,
214205c6cfb9SAlexey Kardashevskiy #endif
2143decbda25SAlexey Kardashevskiy 	.clear = pnv_ioda2_tce_free,
2144da004c36SAlexey Kardashevskiy 	.get = pnv_tce_get,
2145da2bb0daSAlexey Kardashevskiy 	.free = pnv_pci_ioda2_table_free_pages,
2146da004c36SAlexey Kardashevskiy };
2147da004c36SAlexey Kardashevskiy 
2148801846d1SGavin Shan static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2149801846d1SGavin Shan {
2150801846d1SGavin Shan 	unsigned int *weight = (unsigned int *)data;
2151801846d1SGavin Shan 
2152801846d1SGavin Shan 	/* This is quite simplistic. The "base" weight of a device
2153801846d1SGavin Shan 	 * is 10. 0 means no DMA is to be accounted for it.
2154801846d1SGavin Shan 	 */
2155801846d1SGavin Shan 	if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2156801846d1SGavin Shan 		return 0;
2157801846d1SGavin Shan 
2158801846d1SGavin Shan 	if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2159801846d1SGavin Shan 	    dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2160801846d1SGavin Shan 	    dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2161801846d1SGavin Shan 		*weight += 3;
2162801846d1SGavin Shan 	else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2163801846d1SGavin Shan 		*weight += 15;
2164801846d1SGavin Shan 	else
2165801846d1SGavin Shan 		*weight += 10;
2166801846d1SGavin Shan 
2167801846d1SGavin Shan 	return 0;
2168801846d1SGavin Shan }
2169801846d1SGavin Shan 
2170801846d1SGavin Shan static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2171801846d1SGavin Shan {
2172801846d1SGavin Shan 	unsigned int weight = 0;
2173801846d1SGavin Shan 
2174801846d1SGavin Shan 	/* SRIOV VF has same DMA32 weight as its PF */
2175801846d1SGavin Shan #ifdef CONFIG_PCI_IOV
2176801846d1SGavin Shan 	if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2177801846d1SGavin Shan 		pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2178801846d1SGavin Shan 		return weight;
2179801846d1SGavin Shan 	}
2180801846d1SGavin Shan #endif
2181801846d1SGavin Shan 
2182801846d1SGavin Shan 	if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2183801846d1SGavin Shan 		pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2184801846d1SGavin Shan 	} else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2185801846d1SGavin Shan 		struct pci_dev *pdev;
2186801846d1SGavin Shan 
2187801846d1SGavin Shan 		list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2188801846d1SGavin Shan 			pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2189801846d1SGavin Shan 	} else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2190801846d1SGavin Shan 		pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2191801846d1SGavin Shan 	}
2192801846d1SGavin Shan 
2193801846d1SGavin Shan 	return weight;
2194801846d1SGavin Shan }
2195801846d1SGavin Shan 
2196b30d936fSGavin Shan static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
21972b923ed1SGavin Shan 				       struct pnv_ioda_pe *pe)
2198184cd4a3SBenjamin Herrenschmidt {
2199184cd4a3SBenjamin Herrenschmidt 
2200184cd4a3SBenjamin Herrenschmidt 	struct page *tce_mem = NULL;
2201184cd4a3SBenjamin Herrenschmidt 	struct iommu_table *tbl;
22022b923ed1SGavin Shan 	unsigned int weight, total_weight = 0;
22032b923ed1SGavin Shan 	unsigned int tce32_segsz, base, segs, avail, i;
2204184cd4a3SBenjamin Herrenschmidt 	int64_t rc;
2205184cd4a3SBenjamin Herrenschmidt 	void *addr;
2206184cd4a3SBenjamin Herrenschmidt 
2207184cd4a3SBenjamin Herrenschmidt 	/* XXX FIXME: Handle 64-bit only DMA devices */
2208184cd4a3SBenjamin Herrenschmidt 	/* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2209184cd4a3SBenjamin Herrenschmidt 	/* XXX FIXME: Allocate multi-level tables on PHB3 */
22102b923ed1SGavin Shan 	weight = pnv_pci_ioda_pe_dma_weight(pe);
22112b923ed1SGavin Shan 	if (!weight)
22122b923ed1SGavin Shan 		return;
2213184cd4a3SBenjamin Herrenschmidt 
22142b923ed1SGavin Shan 	pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
22152b923ed1SGavin Shan 		     &total_weight);
22162b923ed1SGavin Shan 	segs = (weight * phb->ioda.dma32_count) / total_weight;
22172b923ed1SGavin Shan 	if (!segs)
22182b923ed1SGavin Shan 		segs = 1;
22192b923ed1SGavin Shan 
22202b923ed1SGavin Shan 	/*
22212b923ed1SGavin Shan 	 * Allocate contiguous DMA32 segments. We begin with the expected
22222b923ed1SGavin Shan 	 * number of segments. With one more attempt, the number of DMA32
22232b923ed1SGavin Shan 	 * segments to be allocated is decreased by one until one segment
22242b923ed1SGavin Shan 	 * is allocated successfully.
22252b923ed1SGavin Shan 	 */
22262b923ed1SGavin Shan 	do {
22272b923ed1SGavin Shan 		for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
22282b923ed1SGavin Shan 			for (avail = 0, i = base; i < base + segs; i++) {
22292b923ed1SGavin Shan 				if (phb->ioda.dma32_segmap[i] ==
22302b923ed1SGavin Shan 				    IODA_INVALID_PE)
22312b923ed1SGavin Shan 					avail++;
22322b923ed1SGavin Shan 			}
22332b923ed1SGavin Shan 
22342b923ed1SGavin Shan 			if (avail == segs)
22352b923ed1SGavin Shan 				goto found;
22362b923ed1SGavin Shan 		}
22372b923ed1SGavin Shan 	} while (--segs);
22382b923ed1SGavin Shan 
22392b923ed1SGavin Shan 	if (!segs) {
22402b923ed1SGavin Shan 		pe_warn(pe, "No available DMA32 segments\n");
22412b923ed1SGavin Shan 		return;
22422b923ed1SGavin Shan 	}
22432b923ed1SGavin Shan 
22442b923ed1SGavin Shan found:
22450eaf4defSAlexey Kardashevskiy 	tbl = pnv_pci_table_alloc(phb->hose->node);
224682eae1afSAlexey Kardashevskiy 	if (WARN_ON(!tbl))
224782eae1afSAlexey Kardashevskiy 		return;
224882eae1afSAlexey Kardashevskiy 
2249b348aa65SAlexey Kardashevskiy 	iommu_register_group(&pe->table_group, phb->hose->global_number,
2250b348aa65SAlexey Kardashevskiy 			pe->pe_number);
22510eaf4defSAlexey Kardashevskiy 	pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
2252c5773822SAlexey Kardashevskiy 
2253184cd4a3SBenjamin Herrenschmidt 	/* Grab a 32-bit TCE table */
22542b923ed1SGavin Shan 	pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
22552b923ed1SGavin Shan 		weight, total_weight, base, segs);
2256184cd4a3SBenjamin Herrenschmidt 	pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
2257acce971cSGavin Shan 		base * PNV_IODA1_DMA32_SEGSIZE,
2258acce971cSGavin Shan 		(base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
2259184cd4a3SBenjamin Herrenschmidt 
2260184cd4a3SBenjamin Herrenschmidt 	/* XXX Currently, we allocate one big contiguous table for the
2261184cd4a3SBenjamin Herrenschmidt 	 * TCEs. We only really need one chunk per 256M of TCE space
2262184cd4a3SBenjamin Herrenschmidt 	 * (ie per segment) but that's an optimization for later, it
2263184cd4a3SBenjamin Herrenschmidt 	 * requires some added smarts with our get/put_tce implementation
2264acce971cSGavin Shan 	 *
2265acce971cSGavin Shan 	 * Each TCE page is 4KB in size and each TCE entry occupies 8
2266acce971cSGavin Shan 	 * bytes
2267184cd4a3SBenjamin Herrenschmidt 	 */
2268acce971cSGavin Shan 	tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
2269184cd4a3SBenjamin Herrenschmidt 	tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
2270acce971cSGavin Shan 				   get_order(tce32_segsz * segs));
2271184cd4a3SBenjamin Herrenschmidt 	if (!tce_mem) {
2272184cd4a3SBenjamin Herrenschmidt 		pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2273184cd4a3SBenjamin Herrenschmidt 		goto fail;
2274184cd4a3SBenjamin Herrenschmidt 	}
2275184cd4a3SBenjamin Herrenschmidt 	addr = page_address(tce_mem);
2276acce971cSGavin Shan 	memset(addr, 0, tce32_segsz * segs);
2277184cd4a3SBenjamin Herrenschmidt 
2278184cd4a3SBenjamin Herrenschmidt 	/* Configure HW */
2279184cd4a3SBenjamin Herrenschmidt 	for (i = 0; i < segs; i++) {
2280184cd4a3SBenjamin Herrenschmidt 		rc = opal_pci_map_pe_dma_window(phb->opal_id,
2281184cd4a3SBenjamin Herrenschmidt 					      pe->pe_number,
2282184cd4a3SBenjamin Herrenschmidt 					      base + i, 1,
2283acce971cSGavin Shan 					      __pa(addr) + tce32_segsz * i,
2284acce971cSGavin Shan 					      tce32_segsz, IOMMU_PAGE_SIZE_4K);
2285184cd4a3SBenjamin Herrenschmidt 		if (rc) {
22861e496391SJoe Perches 			pe_err(pe, " Failed to configure 32-bit TCE table, err %lld\n",
22871e496391SJoe Perches 			       rc);
2288184cd4a3SBenjamin Herrenschmidt 			goto fail;
2289184cd4a3SBenjamin Herrenschmidt 		}
2290184cd4a3SBenjamin Herrenschmidt 	}
2291184cd4a3SBenjamin Herrenschmidt 
22922b923ed1SGavin Shan 	/* Setup DMA32 segment mapping */
22932b923ed1SGavin Shan 	for (i = base; i < base + segs; i++)
22942b923ed1SGavin Shan 		phb->ioda.dma32_segmap[i] = pe->pe_number;
22952b923ed1SGavin Shan 
2296184cd4a3SBenjamin Herrenschmidt 	/* Setup linux iommu table */
2297acce971cSGavin Shan 	pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2298acce971cSGavin Shan 				  base * PNV_IODA1_DMA32_SEGSIZE,
2299acce971cSGavin Shan 				  IOMMU_PAGE_SHIFT_4K);
2300184cd4a3SBenjamin Herrenschmidt 
2301da004c36SAlexey Kardashevskiy 	tbl->it_ops = &pnv_ioda1_iommu_ops;
23024793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
23034793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
2304184cd4a3SBenjamin Herrenschmidt 	iommu_init_table(tbl, phb->hose->node);
2305184cd4a3SBenjamin Herrenschmidt 
2306f21b0a45SAlexey Kardashevskiy 	if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
23075eada8a3SAlexey Kardashevskiy 		pnv_ioda_setup_bus_dma(pe, pe->pbus);
230874251fe2SBenjamin Herrenschmidt 
2309184cd4a3SBenjamin Herrenschmidt 	return;
2310184cd4a3SBenjamin Herrenschmidt  fail:
2311184cd4a3SBenjamin Herrenschmidt 	/* XXX Failure: Try to fallback to 64-bit only ? */
2312184cd4a3SBenjamin Herrenschmidt 	if (tce_mem)
2313acce971cSGavin Shan 		__free_pages(tce_mem, get_order(tce32_segsz * segs));
23140eaf4defSAlexey Kardashevskiy 	if (tbl) {
23150eaf4defSAlexey Kardashevskiy 		pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
2316e5afdf9dSAlexey Kardashevskiy 		iommu_tce_table_put(tbl);
23170eaf4defSAlexey Kardashevskiy 	}
2318184cd4a3SBenjamin Herrenschmidt }
2319184cd4a3SBenjamin Herrenschmidt 
232043cb60abSAlexey Kardashevskiy static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
232143cb60abSAlexey Kardashevskiy 		int num, struct iommu_table *tbl)
232243cb60abSAlexey Kardashevskiy {
232343cb60abSAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
232443cb60abSAlexey Kardashevskiy 			table_group);
232543cb60abSAlexey Kardashevskiy 	struct pnv_phb *phb = pe->phb;
232643cb60abSAlexey Kardashevskiy 	int64_t rc;
2327bbb845c4SAlexey Kardashevskiy 	const unsigned long size = tbl->it_indirect_levels ?
2328bbb845c4SAlexey Kardashevskiy 			tbl->it_level_size : tbl->it_size;
232943cb60abSAlexey Kardashevskiy 	const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
233043cb60abSAlexey Kardashevskiy 	const __u64 win_size = tbl->it_size << tbl->it_page_shift;
233143cb60abSAlexey Kardashevskiy 
23321e496391SJoe Perches 	pe_info(pe, "Setting up window#%d %llx..%llx pg=%lx\n",
23331e496391SJoe Perches 		num, start_addr, start_addr + win_size - 1,
233443cb60abSAlexey Kardashevskiy 		IOMMU_PAGE_SIZE(tbl));
233543cb60abSAlexey Kardashevskiy 
233643cb60abSAlexey Kardashevskiy 	/*
233743cb60abSAlexey Kardashevskiy 	 * Map TCE table through TVT. The TVE index is the PE number
233843cb60abSAlexey Kardashevskiy 	 * shifted by 1 bit for 32-bits DMA space.
233943cb60abSAlexey Kardashevskiy 	 */
234043cb60abSAlexey Kardashevskiy 	rc = opal_pci_map_pe_dma_window(phb->opal_id,
234143cb60abSAlexey Kardashevskiy 			pe->pe_number,
23424793d65dSAlexey Kardashevskiy 			(pe->pe_number << 1) + num,
2343bbb845c4SAlexey Kardashevskiy 			tbl->it_indirect_levels + 1,
234443cb60abSAlexey Kardashevskiy 			__pa(tbl->it_base),
2345bbb845c4SAlexey Kardashevskiy 			size << 3,
234643cb60abSAlexey Kardashevskiy 			IOMMU_PAGE_SIZE(tbl));
234743cb60abSAlexey Kardashevskiy 	if (rc) {
23481e496391SJoe Perches 		pe_err(pe, "Failed to configure TCE table, err %lld\n", rc);
234943cb60abSAlexey Kardashevskiy 		return rc;
235043cb60abSAlexey Kardashevskiy 	}
235143cb60abSAlexey Kardashevskiy 
235243cb60abSAlexey Kardashevskiy 	pnv_pci_link_table_and_group(phb->hose->node, num,
235343cb60abSAlexey Kardashevskiy 			tbl, &pe->table_group);
2354ed7d9a1dSMichael Ellerman 	pnv_pci_ioda2_tce_invalidate_pe(pe);
235543cb60abSAlexey Kardashevskiy 
235643cb60abSAlexey Kardashevskiy 	return 0;
235743cb60abSAlexey Kardashevskiy }
235843cb60abSAlexey Kardashevskiy 
235925529100SFrederic Barrat void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
2360cd15b048SBenjamin Herrenschmidt {
2361cd15b048SBenjamin Herrenschmidt 	uint16_t window_id = (pe->pe_number << 1 ) + 1;
2362cd15b048SBenjamin Herrenschmidt 	int64_t rc;
2363cd15b048SBenjamin Herrenschmidt 
2364cd15b048SBenjamin Herrenschmidt 	pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2365cd15b048SBenjamin Herrenschmidt 	if (enable) {
2366cd15b048SBenjamin Herrenschmidt 		phys_addr_t top = memblock_end_of_DRAM();
2367cd15b048SBenjamin Herrenschmidt 
2368cd15b048SBenjamin Herrenschmidt 		top = roundup_pow_of_two(top);
2369cd15b048SBenjamin Herrenschmidt 		rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2370cd15b048SBenjamin Herrenschmidt 						     pe->pe_number,
2371cd15b048SBenjamin Herrenschmidt 						     window_id,
2372cd15b048SBenjamin Herrenschmidt 						     pe->tce_bypass_base,
2373cd15b048SBenjamin Herrenschmidt 						     top);
2374cd15b048SBenjamin Herrenschmidt 	} else {
2375cd15b048SBenjamin Herrenschmidt 		rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2376cd15b048SBenjamin Herrenschmidt 						     pe->pe_number,
2377cd15b048SBenjamin Herrenschmidt 						     window_id,
2378cd15b048SBenjamin Herrenschmidt 						     pe->tce_bypass_base,
2379cd15b048SBenjamin Herrenschmidt 						     0);
2380cd15b048SBenjamin Herrenschmidt 	}
2381cd15b048SBenjamin Herrenschmidt 	if (rc)
2382cd15b048SBenjamin Herrenschmidt 		pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2383cd15b048SBenjamin Herrenschmidt 	else
2384cd15b048SBenjamin Herrenschmidt 		pe->tce_bypass_enabled = enable;
2385cd15b048SBenjamin Herrenschmidt }
2386cd15b048SBenjamin Herrenschmidt 
23874793d65dSAlexey Kardashevskiy static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
23884793d65dSAlexey Kardashevskiy 		int num, __u32 page_shift, __u64 window_size, __u32 levels,
2389090bad39SAlexey Kardashevskiy 		bool alloc_userspace_copy, struct iommu_table **ptbl)
23904793d65dSAlexey Kardashevskiy {
23914793d65dSAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
23924793d65dSAlexey Kardashevskiy 			table_group);
23934793d65dSAlexey Kardashevskiy 	int nid = pe->phb->hose->node;
23944793d65dSAlexey Kardashevskiy 	__u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
23954793d65dSAlexey Kardashevskiy 	long ret;
23964793d65dSAlexey Kardashevskiy 	struct iommu_table *tbl;
23974793d65dSAlexey Kardashevskiy 
23984793d65dSAlexey Kardashevskiy 	tbl = pnv_pci_table_alloc(nid);
23994793d65dSAlexey Kardashevskiy 	if (!tbl)
24004793d65dSAlexey Kardashevskiy 		return -ENOMEM;
24014793d65dSAlexey Kardashevskiy 
240211edf116SAlexey Kardashevskiy 	tbl->it_ops = &pnv_ioda2_iommu_ops;
240311edf116SAlexey Kardashevskiy 
24044793d65dSAlexey Kardashevskiy 	ret = pnv_pci_ioda2_table_alloc_pages(nid,
24054793d65dSAlexey Kardashevskiy 			bus_offset, page_shift, window_size,
2406090bad39SAlexey Kardashevskiy 			levels, alloc_userspace_copy, tbl);
24074793d65dSAlexey Kardashevskiy 	if (ret) {
2408e5afdf9dSAlexey Kardashevskiy 		iommu_tce_table_put(tbl);
24094793d65dSAlexey Kardashevskiy 		return ret;
24104793d65dSAlexey Kardashevskiy 	}
24114793d65dSAlexey Kardashevskiy 
24124793d65dSAlexey Kardashevskiy 	*ptbl = tbl;
24134793d65dSAlexey Kardashevskiy 
24144793d65dSAlexey Kardashevskiy 	return 0;
24154793d65dSAlexey Kardashevskiy }
24164793d65dSAlexey Kardashevskiy 
241746d3e1e1SAlexey Kardashevskiy static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
241846d3e1e1SAlexey Kardashevskiy {
241946d3e1e1SAlexey Kardashevskiy 	struct iommu_table *tbl = NULL;
242046d3e1e1SAlexey Kardashevskiy 	long rc;
242146d3e1e1SAlexey Kardashevskiy 
2422bb005455SNishanth Aravamudan 	/*
2423fa144869SNishanth Aravamudan 	 * crashkernel= specifies the kdump kernel's maximum memory at
2424fa144869SNishanth Aravamudan 	 * some offset and there is no guaranteed the result is a power
2425fa144869SNishanth Aravamudan 	 * of 2, which will cause errors later.
2426fa144869SNishanth Aravamudan 	 */
2427fa144869SNishanth Aravamudan 	const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2428fa144869SNishanth Aravamudan 
2429fa144869SNishanth Aravamudan 	/*
2430bb005455SNishanth Aravamudan 	 * In memory constrained environments, e.g. kdump kernel, the
2431bb005455SNishanth Aravamudan 	 * DMA window can be larger than available memory, which will
2432bb005455SNishanth Aravamudan 	 * cause errors later.
2433bb005455SNishanth Aravamudan 	 */
2434fa144869SNishanth Aravamudan 	const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
2435bb005455SNishanth Aravamudan 
243646d3e1e1SAlexey Kardashevskiy 	rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
243746d3e1e1SAlexey Kardashevskiy 			IOMMU_PAGE_SHIFT_4K,
2438bb005455SNishanth Aravamudan 			window_size,
2439090bad39SAlexey Kardashevskiy 			POWERNV_IOMMU_DEFAULT_LEVELS, false, &tbl);
244046d3e1e1SAlexey Kardashevskiy 	if (rc) {
244146d3e1e1SAlexey Kardashevskiy 		pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
244246d3e1e1SAlexey Kardashevskiy 				rc);
244346d3e1e1SAlexey Kardashevskiy 		return rc;
244446d3e1e1SAlexey Kardashevskiy 	}
244546d3e1e1SAlexey Kardashevskiy 
244646d3e1e1SAlexey Kardashevskiy 	iommu_init_table(tbl, pe->phb->hose->node);
244746d3e1e1SAlexey Kardashevskiy 
244846d3e1e1SAlexey Kardashevskiy 	rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
244946d3e1e1SAlexey Kardashevskiy 	if (rc) {
245046d3e1e1SAlexey Kardashevskiy 		pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
245146d3e1e1SAlexey Kardashevskiy 				rc);
2452e5afdf9dSAlexey Kardashevskiy 		iommu_tce_table_put(tbl);
245346d3e1e1SAlexey Kardashevskiy 		return rc;
245446d3e1e1SAlexey Kardashevskiy 	}
245546d3e1e1SAlexey Kardashevskiy 
245646d3e1e1SAlexey Kardashevskiy 	if (!pnv_iommu_bypass_disabled)
245746d3e1e1SAlexey Kardashevskiy 		pnv_pci_ioda2_set_bypass(pe, true);
245846d3e1e1SAlexey Kardashevskiy 
245946d3e1e1SAlexey Kardashevskiy 	return 0;
246046d3e1e1SAlexey Kardashevskiy }
246146d3e1e1SAlexey Kardashevskiy 
2462b5926430SAlexey Kardashevskiy #if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2463b5926430SAlexey Kardashevskiy static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2464b5926430SAlexey Kardashevskiy 		int num)
2465b5926430SAlexey Kardashevskiy {
2466b5926430SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2467b5926430SAlexey Kardashevskiy 			table_group);
2468b5926430SAlexey Kardashevskiy 	struct pnv_phb *phb = pe->phb;
2469b5926430SAlexey Kardashevskiy 	long ret;
2470b5926430SAlexey Kardashevskiy 
2471b5926430SAlexey Kardashevskiy 	pe_info(pe, "Removing DMA window #%d\n", num);
2472b5926430SAlexey Kardashevskiy 
2473b5926430SAlexey Kardashevskiy 	ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2474b5926430SAlexey Kardashevskiy 			(pe->pe_number << 1) + num,
2475b5926430SAlexey Kardashevskiy 			0/* levels */, 0/* table address */,
2476b5926430SAlexey Kardashevskiy 			0/* table size */, 0/* page size */);
2477b5926430SAlexey Kardashevskiy 	if (ret)
2478b5926430SAlexey Kardashevskiy 		pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2479b5926430SAlexey Kardashevskiy 	else
2480ed7d9a1dSMichael Ellerman 		pnv_pci_ioda2_tce_invalidate_pe(pe);
2481b5926430SAlexey Kardashevskiy 
2482b5926430SAlexey Kardashevskiy 	pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2483b5926430SAlexey Kardashevskiy 
2484b5926430SAlexey Kardashevskiy 	return ret;
2485b5926430SAlexey Kardashevskiy }
2486b5926430SAlexey Kardashevskiy #endif
2487b5926430SAlexey Kardashevskiy 
2488f87a8864SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
24890bd97167SAlexey Kardashevskiy unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
249000547193SAlexey Kardashevskiy 		__u64 window_size, __u32 levels)
249100547193SAlexey Kardashevskiy {
249200547193SAlexey Kardashevskiy 	unsigned long bytes = 0;
249300547193SAlexey Kardashevskiy 	const unsigned window_shift = ilog2(window_size);
249400547193SAlexey Kardashevskiy 	unsigned entries_shift = window_shift - page_shift;
249500547193SAlexey Kardashevskiy 	unsigned table_shift = entries_shift + 3;
249600547193SAlexey Kardashevskiy 	unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
249700547193SAlexey Kardashevskiy 	unsigned long direct_table_size;
249800547193SAlexey Kardashevskiy 
249900547193SAlexey Kardashevskiy 	if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
250000547193SAlexey Kardashevskiy 			!is_power_of_2(window_size))
250100547193SAlexey Kardashevskiy 		return 0;
250200547193SAlexey Kardashevskiy 
250300547193SAlexey Kardashevskiy 	/* Calculate a direct table size from window_size and levels */
250400547193SAlexey Kardashevskiy 	entries_shift = (entries_shift + levels - 1) / levels;
250500547193SAlexey Kardashevskiy 	table_shift = entries_shift + 3;
250600547193SAlexey Kardashevskiy 	table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
250700547193SAlexey Kardashevskiy 	direct_table_size =  1UL << table_shift;
250800547193SAlexey Kardashevskiy 
250900547193SAlexey Kardashevskiy 	for ( ; levels; --levels) {
251000547193SAlexey Kardashevskiy 		bytes += _ALIGN_UP(tce_table_size, direct_table_size);
251100547193SAlexey Kardashevskiy 
251200547193SAlexey Kardashevskiy 		tce_table_size /= direct_table_size;
251300547193SAlexey Kardashevskiy 		tce_table_size <<= 3;
2514e49a6a21SAlexey Kardashevskiy 		tce_table_size = max_t(unsigned long,
2515e49a6a21SAlexey Kardashevskiy 				tce_table_size, direct_table_size);
251600547193SAlexey Kardashevskiy 	}
251700547193SAlexey Kardashevskiy 
2518090bad39SAlexey Kardashevskiy 	return bytes + bytes; /* one for HW table, one for userspace copy */
2519090bad39SAlexey Kardashevskiy }
2520090bad39SAlexey Kardashevskiy 
2521090bad39SAlexey Kardashevskiy static long pnv_pci_ioda2_create_table_userspace(
2522090bad39SAlexey Kardashevskiy 		struct iommu_table_group *table_group,
2523090bad39SAlexey Kardashevskiy 		int num, __u32 page_shift, __u64 window_size, __u32 levels,
2524090bad39SAlexey Kardashevskiy 		struct iommu_table **ptbl)
2525090bad39SAlexey Kardashevskiy {
252611f5acceSAlexey Kardashevskiy 	long ret = pnv_pci_ioda2_create_table(table_group,
2527090bad39SAlexey Kardashevskiy 			num, page_shift, window_size, levels, true, ptbl);
252811f5acceSAlexey Kardashevskiy 
252911f5acceSAlexey Kardashevskiy 	if (!ret)
253011f5acceSAlexey Kardashevskiy 		(*ptbl)->it_allocated_size = pnv_pci_ioda2_get_table_size(
253111f5acceSAlexey Kardashevskiy 				page_shift, window_size, levels);
253211f5acceSAlexey Kardashevskiy 	return ret;
253300547193SAlexey Kardashevskiy }
253400547193SAlexey Kardashevskiy 
2535f87a8864SAlexey Kardashevskiy static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
2536cd15b048SBenjamin Herrenschmidt {
2537f87a8864SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2538f87a8864SAlexey Kardashevskiy 						table_group);
253946d3e1e1SAlexey Kardashevskiy 	/* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
254046d3e1e1SAlexey Kardashevskiy 	struct iommu_table *tbl = pe->table_group.tables[0];
2541cd15b048SBenjamin Herrenschmidt 
2542f87a8864SAlexey Kardashevskiy 	pnv_pci_ioda2_set_bypass(pe, false);
254346d3e1e1SAlexey Kardashevskiy 	pnv_pci_ioda2_unset_window(&pe->table_group, 0);
2544db08e1d5SAlexey Kardashevskiy 	if (pe->pbus)
25455eada8a3SAlexey Kardashevskiy 		pnv_ioda_setup_bus_dma(pe, pe->pbus);
2546e5afdf9dSAlexey Kardashevskiy 	iommu_tce_table_put(tbl);
2547cd15b048SBenjamin Herrenschmidt }
2548cd15b048SBenjamin Herrenschmidt 
2549f87a8864SAlexey Kardashevskiy static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2550f87a8864SAlexey Kardashevskiy {
2551f87a8864SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2552f87a8864SAlexey Kardashevskiy 						table_group);
2553f87a8864SAlexey Kardashevskiy 
255446d3e1e1SAlexey Kardashevskiy 	pnv_pci_ioda2_setup_default_config(pe);
2555db08e1d5SAlexey Kardashevskiy 	if (pe->pbus)
25565eada8a3SAlexey Kardashevskiy 		pnv_ioda_setup_bus_dma(pe, pe->pbus);
2557f87a8864SAlexey Kardashevskiy }
2558f87a8864SAlexey Kardashevskiy 
2559f87a8864SAlexey Kardashevskiy static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
256000547193SAlexey Kardashevskiy 	.get_table_size = pnv_pci_ioda2_get_table_size,
2561090bad39SAlexey Kardashevskiy 	.create_table = pnv_pci_ioda2_create_table_userspace,
25624793d65dSAlexey Kardashevskiy 	.set_window = pnv_pci_ioda2_set_window,
25634793d65dSAlexey Kardashevskiy 	.unset_window = pnv_pci_ioda2_unset_window,
2564f87a8864SAlexey Kardashevskiy 	.take_ownership = pnv_ioda2_take_ownership,
2565f87a8864SAlexey Kardashevskiy 	.release_ownership = pnv_ioda2_release_ownership,
2566f87a8864SAlexey Kardashevskiy };
2567b5cb9ab1SAlexey Kardashevskiy 
25685eada8a3SAlexey Kardashevskiy static void pnv_ioda_setup_bus_iommu_group_add_devices(struct pnv_ioda_pe *pe,
25690bd97167SAlexey Kardashevskiy 		struct iommu_table_group *table_group,
25705eada8a3SAlexey Kardashevskiy 		struct pci_bus *bus)
25715eada8a3SAlexey Kardashevskiy {
25725eada8a3SAlexey Kardashevskiy 	struct pci_dev *dev;
25735eada8a3SAlexey Kardashevskiy 
25745eada8a3SAlexey Kardashevskiy 	list_for_each_entry(dev, &bus->devices, bus_list) {
25750bd97167SAlexey Kardashevskiy 		iommu_add_device(table_group, &dev->dev);
25765eada8a3SAlexey Kardashevskiy 
25775eada8a3SAlexey Kardashevskiy 		if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
25785eada8a3SAlexey Kardashevskiy 			pnv_ioda_setup_bus_iommu_group_add_devices(pe,
25790bd97167SAlexey Kardashevskiy 					table_group, dev->subordinate);
25805eada8a3SAlexey Kardashevskiy 	}
25815eada8a3SAlexey Kardashevskiy }
25825eada8a3SAlexey Kardashevskiy 
25830bd97167SAlexey Kardashevskiy static void pnv_ioda_setup_bus_iommu_group(struct pnv_ioda_pe *pe,
25840bd97167SAlexey Kardashevskiy 		struct iommu_table_group *table_group, struct pci_bus *bus)
25855eada8a3SAlexey Kardashevskiy {
25865eada8a3SAlexey Kardashevskiy 
25875eada8a3SAlexey Kardashevskiy 	if (pe->flags & PNV_IODA_PE_DEV)
25880bd97167SAlexey Kardashevskiy 		iommu_add_device(table_group, &pe->pdev->dev);
25890bd97167SAlexey Kardashevskiy 
25900bd97167SAlexey Kardashevskiy 	if ((pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)) || bus)
25910bd97167SAlexey Kardashevskiy 		pnv_ioda_setup_bus_iommu_group_add_devices(pe, table_group,
25920bd97167SAlexey Kardashevskiy 				bus);
25935eada8a3SAlexey Kardashevskiy }
25945eada8a3SAlexey Kardashevskiy 
25950bd97167SAlexey Kardashevskiy static unsigned long pnv_ioda_parse_tce_sizes(struct pnv_phb *phb);
25960bd97167SAlexey Kardashevskiy 
2597b5cb9ab1SAlexey Kardashevskiy static void pnv_pci_ioda_setup_iommu_api(void)
2598b5cb9ab1SAlexey Kardashevskiy {
25990bd97167SAlexey Kardashevskiy 	struct pci_controller *hose;
2600b5cb9ab1SAlexey Kardashevskiy 	struct pnv_phb *phb;
26010bd97167SAlexey Kardashevskiy 	struct pnv_ioda_pe *pe;
2602b5cb9ab1SAlexey Kardashevskiy 
2603b5cb9ab1SAlexey Kardashevskiy 	/*
26045eada8a3SAlexey Kardashevskiy 	 * There are 4 types of PEs:
26055eada8a3SAlexey Kardashevskiy 	 * - PNV_IODA_PE_BUS: a downstream port with an adapter,
26065eada8a3SAlexey Kardashevskiy 	 *   created from pnv_pci_setup_bridge();
26075eada8a3SAlexey Kardashevskiy 	 * - PNV_IODA_PE_BUS_ALL: a PCI-PCIX bridge with devices behind it,
26085eada8a3SAlexey Kardashevskiy 	 *   created from pnv_pci_setup_bridge();
26095eada8a3SAlexey Kardashevskiy 	 * - PNV_IODA_PE_VF: a SRIOV virtual function,
26105eada8a3SAlexey Kardashevskiy 	 *   created from pnv_pcibios_sriov_enable();
26115eada8a3SAlexey Kardashevskiy 	 * - PNV_IODA_PE_DEV: an NPU or OCAPI device,
26125eada8a3SAlexey Kardashevskiy 	 *   created from pnv_pci_ioda_fixup().
26135eada8a3SAlexey Kardashevskiy 	 *
26145eada8a3SAlexey Kardashevskiy 	 * Normally a PE is represented by an IOMMU group, however for
26155eada8a3SAlexey Kardashevskiy 	 * devices with side channels the groups need to be more strict.
26165eada8a3SAlexey Kardashevskiy 	 */
26175eada8a3SAlexey Kardashevskiy 	list_for_each_entry(hose, &hose_list, list_node) {
26185eada8a3SAlexey Kardashevskiy 		phb = hose->private_data;
26195eada8a3SAlexey Kardashevskiy 
26206bca5159SFrederic Barrat 		if (phb->type == PNV_PHB_NPU_NVLINK ||
26216bca5159SFrederic Barrat 		    phb->type == PNV_PHB_NPU_OCAPI)
26225eada8a3SAlexey Kardashevskiy 			continue;
26235eada8a3SAlexey Kardashevskiy 
26240bd97167SAlexey Kardashevskiy 		list_for_each_entry(pe, &phb->ioda.pe_list, list) {
26250bd97167SAlexey Kardashevskiy 			struct iommu_table_group *table_group;
26260bd97167SAlexey Kardashevskiy 
26270bd97167SAlexey Kardashevskiy 			table_group = pnv_try_setup_npu_table_group(pe);
26280bd97167SAlexey Kardashevskiy 			if (!table_group) {
26290bd97167SAlexey Kardashevskiy 				if (!pnv_pci_ioda_pe_dma_weight(pe))
26300bd97167SAlexey Kardashevskiy 					continue;
26310bd97167SAlexey Kardashevskiy 
26320bd97167SAlexey Kardashevskiy 				table_group = &pe->table_group;
26330bd97167SAlexey Kardashevskiy 				iommu_register_group(&pe->table_group,
26340bd97167SAlexey Kardashevskiy 						pe->phb->hose->global_number,
26350bd97167SAlexey Kardashevskiy 						pe->pe_number);
26360bd97167SAlexey Kardashevskiy 			}
26370bd97167SAlexey Kardashevskiy 			pnv_ioda_setup_bus_iommu_group(pe, table_group,
26380bd97167SAlexey Kardashevskiy 					pe->pbus);
26390bd97167SAlexey Kardashevskiy 		}
26405eada8a3SAlexey Kardashevskiy 	}
26415eada8a3SAlexey Kardashevskiy 
26425eada8a3SAlexey Kardashevskiy 	/*
2643b5cb9ab1SAlexey Kardashevskiy 	 * Now we have all PHBs discovered, time to add NPU devices to
2644b5cb9ab1SAlexey Kardashevskiy 	 * the corresponding IOMMU groups.
2645b5cb9ab1SAlexey Kardashevskiy 	 */
26460bd97167SAlexey Kardashevskiy 	list_for_each_entry(hose, &hose_list, list_node) {
26470bd97167SAlexey Kardashevskiy 		unsigned long  pgsizes;
26480bd97167SAlexey Kardashevskiy 
2649b5cb9ab1SAlexey Kardashevskiy 		phb = hose->private_data;
2650b5cb9ab1SAlexey Kardashevskiy 
26517f2c39e9SFrederic Barrat 		if (phb->type != PNV_PHB_NPU_NVLINK)
2652b5cb9ab1SAlexey Kardashevskiy 			continue;
2653b5cb9ab1SAlexey Kardashevskiy 
26540bd97167SAlexey Kardashevskiy 		pgsizes = pnv_ioda_parse_tce_sizes(phb);
2655b5cb9ab1SAlexey Kardashevskiy 		list_for_each_entry(pe, &phb->ioda.pe_list, list) {
26560bd97167SAlexey Kardashevskiy 			/*
26570bd97167SAlexey Kardashevskiy 			 * IODA2 bridges get this set up from
26580bd97167SAlexey Kardashevskiy 			 * pci_controller_ops::setup_bridge but NPU bridges
26590bd97167SAlexey Kardashevskiy 			 * do not have this hook defined so we do it here.
26600bd97167SAlexey Kardashevskiy 			 */
26610bd97167SAlexey Kardashevskiy 			pe->table_group.pgsizes = pgsizes;
26620bd97167SAlexey Kardashevskiy 			pnv_npu_compound_attach(pe);
2663b5cb9ab1SAlexey Kardashevskiy 		}
2664b5cb9ab1SAlexey Kardashevskiy 	}
2665b5cb9ab1SAlexey Kardashevskiy }
2666b5cb9ab1SAlexey Kardashevskiy #else /* !CONFIG_IOMMU_API */
2667b5cb9ab1SAlexey Kardashevskiy static void pnv_pci_ioda_setup_iommu_api(void) { };
2668f87a8864SAlexey Kardashevskiy #endif
2669f87a8864SAlexey Kardashevskiy 
26707ef73cd3SAlexey Kardashevskiy static unsigned long pnv_ioda_parse_tce_sizes(struct pnv_phb *phb)
26717ef73cd3SAlexey Kardashevskiy {
26727ef73cd3SAlexey Kardashevskiy 	struct pci_controller *hose = phb->hose;
26737ef73cd3SAlexey Kardashevskiy 	struct device_node *dn = hose->dn;
26747ef73cd3SAlexey Kardashevskiy 	unsigned long mask = 0;
26757ef73cd3SAlexey Kardashevskiy 	int i, rc, count;
26767ef73cd3SAlexey Kardashevskiy 	u32 val;
26777ef73cd3SAlexey Kardashevskiy 
26787ef73cd3SAlexey Kardashevskiy 	count = of_property_count_u32_elems(dn, "ibm,supported-tce-sizes");
26797ef73cd3SAlexey Kardashevskiy 	if (count <= 0) {
26807ef73cd3SAlexey Kardashevskiy 		mask = SZ_4K | SZ_64K;
26817ef73cd3SAlexey Kardashevskiy 		/* Add 16M for POWER8 by default */
26827ef73cd3SAlexey Kardashevskiy 		if (cpu_has_feature(CPU_FTR_ARCH_207S) &&
26837ef73cd3SAlexey Kardashevskiy 				!cpu_has_feature(CPU_FTR_ARCH_300))
268400c376fdSAlexey Kardashevskiy 			mask |= SZ_16M | SZ_256M;
26857ef73cd3SAlexey Kardashevskiy 		return mask;
26867ef73cd3SAlexey Kardashevskiy 	}
26877ef73cd3SAlexey Kardashevskiy 
26887ef73cd3SAlexey Kardashevskiy 	for (i = 0; i < count; i++) {
26897ef73cd3SAlexey Kardashevskiy 		rc = of_property_read_u32_index(dn, "ibm,supported-tce-sizes",
26907ef73cd3SAlexey Kardashevskiy 						i, &val);
26917ef73cd3SAlexey Kardashevskiy 		if (rc == 0)
26927ef73cd3SAlexey Kardashevskiy 			mask |= 1ULL << val;
26937ef73cd3SAlexey Kardashevskiy 	}
26947ef73cd3SAlexey Kardashevskiy 
26957ef73cd3SAlexey Kardashevskiy 	return mask;
26967ef73cd3SAlexey Kardashevskiy }
26977ef73cd3SAlexey Kardashevskiy 
2698373f5657SGavin Shan static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2699373f5657SGavin Shan 				       struct pnv_ioda_pe *pe)
2700373f5657SGavin Shan {
2701373f5657SGavin Shan 	int64_t rc;
2702373f5657SGavin Shan 
2703ccd1c191SGavin Shan 	if (!pnv_pci_ioda_pe_dma_weight(pe))
2704ccd1c191SGavin Shan 		return;
2705ccd1c191SGavin Shan 
2706f87a8864SAlexey Kardashevskiy 	/* TVE #1 is selected by PCI address bit 59 */
2707f87a8864SAlexey Kardashevskiy 	pe->tce_bypass_base = 1ull << 59;
2708f87a8864SAlexey Kardashevskiy 
2709373f5657SGavin Shan 	/* The PE will reserve all possible 32-bits space */
2710373f5657SGavin Shan 	pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
2711aca6913fSAlexey Kardashevskiy 		phb->ioda.m32_pci_base);
2712373f5657SGavin Shan 
2713e5aad1e6SAlexey Kardashevskiy 	/* Setup linux iommu table */
27144793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_start = 0;
27154793d65dSAlexey Kardashevskiy 	pe->table_group.tce32_size = phb->ioda.m32_pci_base;
27164793d65dSAlexey Kardashevskiy 	pe->table_group.max_dynamic_windows_supported =
27174793d65dSAlexey Kardashevskiy 			IOMMU_TABLE_GROUP_MAX_TABLES;
27184793d65dSAlexey Kardashevskiy 	pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
27197ef73cd3SAlexey Kardashevskiy 	pe->table_group.pgsizes = pnv_ioda_parse_tce_sizes(phb);
2720e5aad1e6SAlexey Kardashevskiy #ifdef CONFIG_IOMMU_API
2721e5aad1e6SAlexey Kardashevskiy 	pe->table_group.ops = &pnv_pci_ioda2_ops;
2722e5aad1e6SAlexey Kardashevskiy #endif
2723e5aad1e6SAlexey Kardashevskiy 
272446d3e1e1SAlexey Kardashevskiy 	rc = pnv_pci_ioda2_setup_default_config(pe);
2725801846d1SGavin Shan 	if (rc)
272646d3e1e1SAlexey Kardashevskiy 		return;
272746d3e1e1SAlexey Kardashevskiy 
272820f13b95SAlexey Kardashevskiy 	if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
27295eada8a3SAlexey Kardashevskiy 		pnv_ioda_setup_bus_dma(pe, pe->pbus);
2730373f5657SGavin Shan }
2731373f5657SGavin Shan 
27324ee11c1aSSuresh Warrier int64_t pnv_opal_pci_msi_eoi(struct irq_chip *chip, unsigned int hw_irq)
2733137436c9SGavin Shan {
2734137436c9SGavin Shan 	struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2735137436c9SGavin Shan 					   ioda.irq_chip);
2736137436c9SGavin Shan 
27374ee11c1aSSuresh Warrier 	return opal_pci_msi_eoi(phb->opal_id, hw_irq);
27384ee11c1aSSuresh Warrier }
27394ee11c1aSSuresh Warrier 
27404ee11c1aSSuresh Warrier static void pnv_ioda2_msi_eoi(struct irq_data *d)
27414ee11c1aSSuresh Warrier {
27424ee11c1aSSuresh Warrier 	int64_t rc;
27434ee11c1aSSuresh Warrier 	unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
27444ee11c1aSSuresh Warrier 	struct irq_chip *chip = irq_data_get_irq_chip(d);
27454ee11c1aSSuresh Warrier 
27464ee11c1aSSuresh Warrier 	rc = pnv_opal_pci_msi_eoi(chip, hw_irq);
2747137436c9SGavin Shan 	WARN_ON_ONCE(rc);
2748137436c9SGavin Shan 
2749137436c9SGavin Shan 	icp_native_eoi(d);
2750137436c9SGavin Shan }
2751137436c9SGavin Shan 
2752fd9a1c26SIan Munsie 
2753f456834aSIan Munsie void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
2754fd9a1c26SIan Munsie {
2755fd9a1c26SIan Munsie 	struct irq_data *idata;
2756fd9a1c26SIan Munsie 	struct irq_chip *ichip;
2757fd9a1c26SIan Munsie 
2758fb111334SBenjamin Herrenschmidt 	/* The MSI EOI OPAL call is only needed on PHB3 */
2759fb111334SBenjamin Herrenschmidt 	if (phb->model != PNV_PHB_MODEL_PHB3)
2760fd9a1c26SIan Munsie 		return;
2761fd9a1c26SIan Munsie 
2762fd9a1c26SIan Munsie 	if (!phb->ioda.irq_chip_init) {
2763fd9a1c26SIan Munsie 		/*
2764fd9a1c26SIan Munsie 		 * First time we setup an MSI IRQ, we need to setup the
2765fd9a1c26SIan Munsie 		 * corresponding IRQ chip to route correctly.
2766fd9a1c26SIan Munsie 		 */
2767fd9a1c26SIan Munsie 		idata = irq_get_irq_data(virq);
2768fd9a1c26SIan Munsie 		ichip = irq_data_get_irq_chip(idata);
2769fd9a1c26SIan Munsie 		phb->ioda.irq_chip_init = 1;
2770fd9a1c26SIan Munsie 		phb->ioda.irq_chip = *ichip;
2771fd9a1c26SIan Munsie 		phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2772fd9a1c26SIan Munsie 	}
2773fd9a1c26SIan Munsie 	irq_set_chip(virq, &phb->ioda.irq_chip);
2774fd9a1c26SIan Munsie }
2775fd9a1c26SIan Munsie 
27764ee11c1aSSuresh Warrier /*
27774ee11c1aSSuresh Warrier  * Returns true iff chip is something that we could call
27784ee11c1aSSuresh Warrier  * pnv_opal_pci_msi_eoi for.
27794ee11c1aSSuresh Warrier  */
27804ee11c1aSSuresh Warrier bool is_pnv_opal_msi(struct irq_chip *chip)
27814ee11c1aSSuresh Warrier {
27824ee11c1aSSuresh Warrier 	return chip->irq_eoi == pnv_ioda2_msi_eoi;
27834ee11c1aSSuresh Warrier }
27844ee11c1aSSuresh Warrier EXPORT_SYMBOL_GPL(is_pnv_opal_msi);
27854ee11c1aSSuresh Warrier 
2786184cd4a3SBenjamin Herrenschmidt static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
2787137436c9SGavin Shan 				  unsigned int hwirq, unsigned int virq,
2788137436c9SGavin Shan 				  unsigned int is_64, struct msi_msg *msg)
2789184cd4a3SBenjamin Herrenschmidt {
2790184cd4a3SBenjamin Herrenschmidt 	struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2791184cd4a3SBenjamin Herrenschmidt 	unsigned int xive_num = hwirq - phb->msi_base;
27923a1a4661SBenjamin Herrenschmidt 	__be32 data;
2793184cd4a3SBenjamin Herrenschmidt 	int rc;
2794184cd4a3SBenjamin Herrenschmidt 
2795184cd4a3SBenjamin Herrenschmidt 	/* No PE assigned ? bail out ... no MSI for you ! */
2796184cd4a3SBenjamin Herrenschmidt 	if (pe == NULL)
2797184cd4a3SBenjamin Herrenschmidt 		return -ENXIO;
2798184cd4a3SBenjamin Herrenschmidt 
2799184cd4a3SBenjamin Herrenschmidt 	/* Check if we have an MVE */
2800184cd4a3SBenjamin Herrenschmidt 	if (pe->mve_number < 0)
2801184cd4a3SBenjamin Herrenschmidt 		return -ENXIO;
2802184cd4a3SBenjamin Herrenschmidt 
2803b72c1f65SBenjamin Herrenschmidt 	/* Force 32-bit MSI on some broken devices */
280436074381SBenjamin Herrenschmidt 	if (dev->no_64bit_msi)
2805b72c1f65SBenjamin Herrenschmidt 		is_64 = 0;
2806b72c1f65SBenjamin Herrenschmidt 
2807184cd4a3SBenjamin Herrenschmidt 	/* Assign XIVE to PE */
2808184cd4a3SBenjamin Herrenschmidt 	rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2809184cd4a3SBenjamin Herrenschmidt 	if (rc) {
2810184cd4a3SBenjamin Herrenschmidt 		pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2811184cd4a3SBenjamin Herrenschmidt 			pci_name(dev), rc, xive_num);
2812184cd4a3SBenjamin Herrenschmidt 		return -EIO;
2813184cd4a3SBenjamin Herrenschmidt 	}
2814184cd4a3SBenjamin Herrenschmidt 
2815184cd4a3SBenjamin Herrenschmidt 	if (is_64) {
28163a1a4661SBenjamin Herrenschmidt 		__be64 addr64;
28173a1a4661SBenjamin Herrenschmidt 
2818184cd4a3SBenjamin Herrenschmidt 		rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2819184cd4a3SBenjamin Herrenschmidt 				     &addr64, &data);
2820184cd4a3SBenjamin Herrenschmidt 		if (rc) {
2821184cd4a3SBenjamin Herrenschmidt 			pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2822184cd4a3SBenjamin Herrenschmidt 				pci_name(dev), rc);
2823184cd4a3SBenjamin Herrenschmidt 			return -EIO;
2824184cd4a3SBenjamin Herrenschmidt 		}
28253a1a4661SBenjamin Herrenschmidt 		msg->address_hi = be64_to_cpu(addr64) >> 32;
28263a1a4661SBenjamin Herrenschmidt 		msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
2827184cd4a3SBenjamin Herrenschmidt 	} else {
28283a1a4661SBenjamin Herrenschmidt 		__be32 addr32;
28293a1a4661SBenjamin Herrenschmidt 
2830184cd4a3SBenjamin Herrenschmidt 		rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2831184cd4a3SBenjamin Herrenschmidt 				     &addr32, &data);
2832184cd4a3SBenjamin Herrenschmidt 		if (rc) {
2833184cd4a3SBenjamin Herrenschmidt 			pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2834184cd4a3SBenjamin Herrenschmidt 				pci_name(dev), rc);
2835184cd4a3SBenjamin Herrenschmidt 			return -EIO;
2836184cd4a3SBenjamin Herrenschmidt 		}
2837184cd4a3SBenjamin Herrenschmidt 		msg->address_hi = 0;
28383a1a4661SBenjamin Herrenschmidt 		msg->address_lo = be32_to_cpu(addr32);
2839184cd4a3SBenjamin Herrenschmidt 	}
28403a1a4661SBenjamin Herrenschmidt 	msg->data = be32_to_cpu(data);
2841184cd4a3SBenjamin Herrenschmidt 
2842f456834aSIan Munsie 	pnv_set_msi_irq_chip(phb, virq);
2843137436c9SGavin Shan 
2844184cd4a3SBenjamin Herrenschmidt 	pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
28451f52f176SRussell Currey 		 " address=%x_%08x data=%x PE# %x\n",
2846184cd4a3SBenjamin Herrenschmidt 		 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
2847184cd4a3SBenjamin Herrenschmidt 		 msg->address_hi, msg->address_lo, data, pe->pe_number);
2848184cd4a3SBenjamin Herrenschmidt 
2849184cd4a3SBenjamin Herrenschmidt 	return 0;
2850184cd4a3SBenjamin Herrenschmidt }
2851184cd4a3SBenjamin Herrenschmidt 
2852184cd4a3SBenjamin Herrenschmidt static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
2853184cd4a3SBenjamin Herrenschmidt {
2854fb1b55d6SGavin Shan 	unsigned int count;
2855184cd4a3SBenjamin Herrenschmidt 	const __be32 *prop = of_get_property(phb->hose->dn,
2856184cd4a3SBenjamin Herrenschmidt 					     "ibm,opal-msi-ranges", NULL);
2857184cd4a3SBenjamin Herrenschmidt 	if (!prop) {
2858184cd4a3SBenjamin Herrenschmidt 		/* BML Fallback */
2859184cd4a3SBenjamin Herrenschmidt 		prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
2860184cd4a3SBenjamin Herrenschmidt 	}
2861184cd4a3SBenjamin Herrenschmidt 	if (!prop)
2862184cd4a3SBenjamin Herrenschmidt 		return;
2863184cd4a3SBenjamin Herrenschmidt 
2864184cd4a3SBenjamin Herrenschmidt 	phb->msi_base = be32_to_cpup(prop);
2865fb1b55d6SGavin Shan 	count = be32_to_cpup(prop + 1);
2866fb1b55d6SGavin Shan 	if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
2867184cd4a3SBenjamin Herrenschmidt 		pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
2868184cd4a3SBenjamin Herrenschmidt 		       phb->hose->global_number);
2869184cd4a3SBenjamin Herrenschmidt 		return;
2870184cd4a3SBenjamin Herrenschmidt 	}
2871fb1b55d6SGavin Shan 
2872184cd4a3SBenjamin Herrenschmidt 	phb->msi_setup = pnv_pci_ioda_msi_setup;
2873184cd4a3SBenjamin Herrenschmidt 	phb->msi32_support = 1;
2874184cd4a3SBenjamin Herrenschmidt 	pr_info("  Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
2875fb1b55d6SGavin Shan 		count, phb->msi_base);
2876184cd4a3SBenjamin Herrenschmidt }
2877184cd4a3SBenjamin Herrenschmidt 
28786e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
28796e628c7dSWei Yang static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
28806e628c7dSWei Yang {
2881f2dd0afeSWei Yang 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
2882f2dd0afeSWei Yang 	struct pnv_phb *phb = hose->private_data;
2883f2dd0afeSWei Yang 	const resource_size_t gate = phb->ioda.m64_segsize >> 2;
28846e628c7dSWei Yang 	struct resource *res;
28856e628c7dSWei Yang 	int i;
2886dfcc8d45SWei Yang 	resource_size_t size, total_vf_bar_sz;
28876e628c7dSWei Yang 	struct pci_dn *pdn;
28885b88ec22SWei Yang 	int mul, total_vfs;
28896e628c7dSWei Yang 
289044bda4b7SHari Vyas 	if (!pdev->is_physfn || pci_dev_is_added(pdev))
28916e628c7dSWei Yang 		return;
28926e628c7dSWei Yang 
28936e628c7dSWei Yang 	pdn = pci_get_pdn(pdev);
28946e628c7dSWei Yang 	pdn->vfs_expanded = 0;
2895ee8222feSWei Yang 	pdn->m64_single_mode = false;
28966e628c7dSWei Yang 
28975b88ec22SWei Yang 	total_vfs = pci_sriov_get_totalvfs(pdev);
289892b8f137SGavin Shan 	mul = phb->ioda.total_pe_num;
2899dfcc8d45SWei Yang 	total_vf_bar_sz = 0;
29005b88ec22SWei Yang 
29015b88ec22SWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
29025b88ec22SWei Yang 		res = &pdev->resource[i + PCI_IOV_RESOURCES];
29035b88ec22SWei Yang 		if (!res->flags || res->parent)
29045b88ec22SWei Yang 			continue;
2905b79331a5SRussell Currey 		if (!pnv_pci_is_m64_flags(res->flags)) {
2906b0331854SWei Yang 			dev_warn(&pdev->dev, "Don't support SR-IOV with"
2907b0331854SWei Yang 					" non M64 VF BAR%d: %pR. \n",
29085b88ec22SWei Yang 				 i, res);
2909b0331854SWei Yang 			goto truncate_iov;
29105b88ec22SWei Yang 		}
29115b88ec22SWei Yang 
2912dfcc8d45SWei Yang 		total_vf_bar_sz += pci_iov_resource_size(pdev,
2913dfcc8d45SWei Yang 				i + PCI_IOV_RESOURCES);
29145b88ec22SWei Yang 
2915f2dd0afeSWei Yang 		/*
2916f2dd0afeSWei Yang 		 * If bigger than quarter of M64 segment size, just round up
2917f2dd0afeSWei Yang 		 * power of two.
2918f2dd0afeSWei Yang 		 *
2919f2dd0afeSWei Yang 		 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
2920f2dd0afeSWei Yang 		 * with other devices, IOV BAR size is expanded to be
2921f2dd0afeSWei Yang 		 * (total_pe * VF_BAR_size).  When VF_BAR_size is half of M64
2922f2dd0afeSWei Yang 		 * segment size , the expanded size would equal to half of the
2923f2dd0afeSWei Yang 		 * whole M64 space size, which will exhaust the M64 Space and
2924f2dd0afeSWei Yang 		 * limit the system flexibility.  This is a design decision to
2925f2dd0afeSWei Yang 		 * set the boundary to quarter of the M64 segment size.
2926f2dd0afeSWei Yang 		 */
2927dfcc8d45SWei Yang 		if (total_vf_bar_sz > gate) {
29285b88ec22SWei Yang 			mul = roundup_pow_of_two(total_vfs);
2929dfcc8d45SWei Yang 			dev_info(&pdev->dev,
2930dfcc8d45SWei Yang 				"VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
2931dfcc8d45SWei Yang 				total_vf_bar_sz, gate, mul);
2932ee8222feSWei Yang 			pdn->m64_single_mode = true;
29335b88ec22SWei Yang 			break;
29345b88ec22SWei Yang 		}
29355b88ec22SWei Yang 	}
29365b88ec22SWei Yang 
29376e628c7dSWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
29386e628c7dSWei Yang 		res = &pdev->resource[i + PCI_IOV_RESOURCES];
29396e628c7dSWei Yang 		if (!res->flags || res->parent)
29406e628c7dSWei Yang 			continue;
29416e628c7dSWei Yang 
29426e628c7dSWei Yang 		size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
2943ee8222feSWei Yang 		/*
2944ee8222feSWei Yang 		 * On PHB3, the minimum size alignment of M64 BAR in single
2945ee8222feSWei Yang 		 * mode is 32MB.
2946ee8222feSWei Yang 		 */
2947ee8222feSWei Yang 		if (pdn->m64_single_mode && (size < SZ_32M))
2948ee8222feSWei Yang 			goto truncate_iov;
2949ee8222feSWei Yang 		dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
29505b88ec22SWei Yang 		res->end = res->start + size * mul - 1;
29516e628c7dSWei Yang 		dev_dbg(&pdev->dev, "                       %pR\n", res);
29526e628c7dSWei Yang 		dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
29535b88ec22SWei Yang 			 i, res, mul);
29546e628c7dSWei Yang 	}
29555b88ec22SWei Yang 	pdn->vfs_expanded = mul;
2956b0331854SWei Yang 
2957b0331854SWei Yang 	return;
2958b0331854SWei Yang 
2959b0331854SWei Yang truncate_iov:
2960b0331854SWei Yang 	/* To save MMIO space, IOV BAR is truncated. */
2961b0331854SWei Yang 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2962b0331854SWei Yang 		res = &pdev->resource[i + PCI_IOV_RESOURCES];
2963b0331854SWei Yang 		res->flags = 0;
2964b0331854SWei Yang 		res->end = res->start - 1;
2965b0331854SWei Yang 	}
29666e628c7dSWei Yang }
29676e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */
29686e628c7dSWei Yang 
296923e79425SGavin Shan static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
297023e79425SGavin Shan 				  struct resource *res)
297111685becSGavin Shan {
297223e79425SGavin Shan 	struct pnv_phb *phb = pe->phb;
297311685becSGavin Shan 	struct pci_bus_region region;
297423e79425SGavin Shan 	int index;
297523e79425SGavin Shan 	int64_t rc;
297611685becSGavin Shan 
297723e79425SGavin Shan 	if (!res || !res->flags || res->start > res->end)
297823e79425SGavin Shan 		return;
297911685becSGavin Shan 
298011685becSGavin Shan 	if (res->flags & IORESOURCE_IO) {
298111685becSGavin Shan 		region.start = res->start - phb->ioda.io_pci_base;
298211685becSGavin Shan 		region.end   = res->end - phb->ioda.io_pci_base;
298311685becSGavin Shan 		index = region.start / phb->ioda.io_segsize;
298411685becSGavin Shan 
298592b8f137SGavin Shan 		while (index < phb->ioda.total_pe_num &&
298611685becSGavin Shan 		       region.start <= region.end) {
298711685becSGavin Shan 			phb->ioda.io_segmap[index] = pe->pe_number;
298811685becSGavin Shan 			rc = opal_pci_map_pe_mmio_window(phb->opal_id,
298911685becSGavin Shan 				pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
299011685becSGavin Shan 			if (rc != OPAL_SUCCESS) {
29911f52f176SRussell Currey 				pr_err("%s: Error %lld mapping IO segment#%d to PE#%x\n",
299211685becSGavin Shan 				       __func__, rc, index, pe->pe_number);
299311685becSGavin Shan 				break;
299411685becSGavin Shan 			}
299511685becSGavin Shan 
299611685becSGavin Shan 			region.start += phb->ioda.io_segsize;
299711685becSGavin Shan 			index++;
299811685becSGavin Shan 		}
2999027fa02fSGavin Shan 	} else if ((res->flags & IORESOURCE_MEM) &&
30005958d19aSBenjamin Herrenschmidt 		   !pnv_pci_is_m64(phb, res)) {
300111685becSGavin Shan 		region.start = res->start -
300223e79425SGavin Shan 			       phb->hose->mem_offset[0] -
300311685becSGavin Shan 			       phb->ioda.m32_pci_base;
300411685becSGavin Shan 		region.end   = res->end -
300523e79425SGavin Shan 			       phb->hose->mem_offset[0] -
300611685becSGavin Shan 			       phb->ioda.m32_pci_base;
300711685becSGavin Shan 		index = region.start / phb->ioda.m32_segsize;
300811685becSGavin Shan 
300992b8f137SGavin Shan 		while (index < phb->ioda.total_pe_num &&
301011685becSGavin Shan 		       region.start <= region.end) {
301111685becSGavin Shan 			phb->ioda.m32_segmap[index] = pe->pe_number;
301211685becSGavin Shan 			rc = opal_pci_map_pe_mmio_window(phb->opal_id,
301311685becSGavin Shan 				pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
301411685becSGavin Shan 			if (rc != OPAL_SUCCESS) {
30151f52f176SRussell Currey 				pr_err("%s: Error %lld mapping M32 segment#%d to PE#%x",
301611685becSGavin Shan 				       __func__, rc, index, pe->pe_number);
301711685becSGavin Shan 				break;
301811685becSGavin Shan 			}
301911685becSGavin Shan 
302011685becSGavin Shan 			region.start += phb->ioda.m32_segsize;
302111685becSGavin Shan 			index++;
302211685becSGavin Shan 		}
302311685becSGavin Shan 	}
302411685becSGavin Shan }
302523e79425SGavin Shan 
302623e79425SGavin Shan /*
302723e79425SGavin Shan  * This function is supposed to be called on basis of PE from top
302823e79425SGavin Shan  * to bottom style. So the the I/O or MMIO segment assigned to
302903671057SMasahiro Yamada  * parent PE could be overridden by its child PEs if necessary.
303023e79425SGavin Shan  */
303123e79425SGavin Shan static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
303223e79425SGavin Shan {
303369d733e7SGavin Shan 	struct pci_dev *pdev;
303423e79425SGavin Shan 	int i;
303523e79425SGavin Shan 
303623e79425SGavin Shan 	/*
303723e79425SGavin Shan 	 * NOTE: We only care PCI bus based PE for now. For PCI
303823e79425SGavin Shan 	 * device based PE, for example SRIOV sensitive VF should
303923e79425SGavin Shan 	 * be figured out later.
304023e79425SGavin Shan 	 */
304123e79425SGavin Shan 	BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
304223e79425SGavin Shan 
304369d733e7SGavin Shan 	list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
304469d733e7SGavin Shan 		for (i = 0; i <= PCI_ROM_RESOURCE; i++)
304569d733e7SGavin Shan 			pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
304669d733e7SGavin Shan 
304769d733e7SGavin Shan 		/*
304869d733e7SGavin Shan 		 * If the PE contains all subordinate PCI buses, the
304969d733e7SGavin Shan 		 * windows of the child bridges should be mapped to
305069d733e7SGavin Shan 		 * the PE as well.
305169d733e7SGavin Shan 		 */
305269d733e7SGavin Shan 		if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
305369d733e7SGavin Shan 			continue;
305469d733e7SGavin Shan 		for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
305569d733e7SGavin Shan 			pnv_ioda_setup_pe_res(pe,
305669d733e7SGavin Shan 				&pdev->resource[PCI_BRIDGE_RESOURCES + i]);
305769d733e7SGavin Shan 	}
305811685becSGavin Shan }
305911685becSGavin Shan 
306098b665daSRussell Currey #ifdef CONFIG_DEBUG_FS
306198b665daSRussell Currey static int pnv_pci_diag_data_set(void *data, u64 val)
306298b665daSRussell Currey {
306398b665daSRussell Currey 	struct pci_controller *hose;
306498b665daSRussell Currey 	struct pnv_phb *phb;
306598b665daSRussell Currey 	s64 ret;
306698b665daSRussell Currey 
306798b665daSRussell Currey 	if (val != 1ULL)
306898b665daSRussell Currey 		return -EINVAL;
306998b665daSRussell Currey 
307098b665daSRussell Currey 	hose = (struct pci_controller *)data;
307198b665daSRussell Currey 	if (!hose || !hose->private_data)
307298b665daSRussell Currey 		return -ENODEV;
307398b665daSRussell Currey 
307498b665daSRussell Currey 	phb = hose->private_data;
307598b665daSRussell Currey 
307698b665daSRussell Currey 	/* Retrieve the diag data from firmware */
30775cb1f8fdSRussell Currey 	ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag_data,
30785cb1f8fdSRussell Currey 					  phb->diag_data_size);
307998b665daSRussell Currey 	if (ret != OPAL_SUCCESS)
308098b665daSRussell Currey 		return -EIO;
308198b665daSRussell Currey 
308298b665daSRussell Currey 	/* Print the diag data to the kernel log */
30835cb1f8fdSRussell Currey 	pnv_pci_dump_phb_diag_data(phb->hose, phb->diag_data);
308498b665daSRussell Currey 	return 0;
308598b665daSRussell Currey }
308698b665daSRussell Currey 
308798b665daSRussell Currey DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
308898b665daSRussell Currey 			pnv_pci_diag_data_set, "%llu\n");
308998b665daSRussell Currey 
309098b665daSRussell Currey #endif /* CONFIG_DEBUG_FS */
309198b665daSRussell Currey 
309237c367f2SGavin Shan static void pnv_pci_ioda_create_dbgfs(void)
309337c367f2SGavin Shan {
309437c367f2SGavin Shan #ifdef CONFIG_DEBUG_FS
309537c367f2SGavin Shan 	struct pci_controller *hose, *tmp;
309637c367f2SGavin Shan 	struct pnv_phb *phb;
309737c367f2SGavin Shan 	char name[16];
309837c367f2SGavin Shan 
309937c367f2SGavin Shan 	list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
310037c367f2SGavin Shan 		phb = hose->private_data;
310137c367f2SGavin Shan 
3102ccd1c191SGavin Shan 		/* Notify initialization of PHB done */
3103ccd1c191SGavin Shan 		phb->initialized = 1;
3104ccd1c191SGavin Shan 
310537c367f2SGavin Shan 		sprintf(name, "PCI%04x", hose->global_number);
310637c367f2SGavin Shan 		phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
310798b665daSRussell Currey 		if (!phb->dbgfs) {
3108f2c2cbccSJoe Perches 			pr_warn("%s: Error on creating debugfs on PHB#%x\n",
310937c367f2SGavin Shan 				__func__, hose->global_number);
311098b665daSRussell Currey 			continue;
311198b665daSRussell Currey 		}
311298b665daSRussell Currey 
311398b665daSRussell Currey 		debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
311498b665daSRussell Currey 				    &pnv_pci_diag_data_fops);
311537c367f2SGavin Shan 	}
311637c367f2SGavin Shan #endif /* CONFIG_DEBUG_FS */
311737c367f2SGavin Shan }
311837c367f2SGavin Shan 
3119db217319SBenjamin Herrenschmidt static void pnv_pci_enable_bridge(struct pci_bus *bus)
3120db217319SBenjamin Herrenschmidt {
3121db217319SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
3122db217319SBenjamin Herrenschmidt 	struct pci_bus *child;
3123db217319SBenjamin Herrenschmidt 
3124db217319SBenjamin Herrenschmidt 	/* Empty bus ? bail */
3125db217319SBenjamin Herrenschmidt 	if (list_empty(&bus->devices))
3126db217319SBenjamin Herrenschmidt 		return;
3127db217319SBenjamin Herrenschmidt 
3128db217319SBenjamin Herrenschmidt 	/*
3129db217319SBenjamin Herrenschmidt 	 * If there's a bridge associated with that bus enable it. This works
3130db217319SBenjamin Herrenschmidt 	 * around races in the generic code if the enabling is done during
3131db217319SBenjamin Herrenschmidt 	 * parallel probing. This can be removed once those races have been
3132db217319SBenjamin Herrenschmidt 	 * fixed.
3133db217319SBenjamin Herrenschmidt 	 */
3134db217319SBenjamin Herrenschmidt 	if (dev) {
3135db217319SBenjamin Herrenschmidt 		int rc = pci_enable_device(dev);
3136db217319SBenjamin Herrenschmidt 		if (rc)
3137db217319SBenjamin Herrenschmidt 			pci_err(dev, "Error enabling bridge (%d)\n", rc);
3138db217319SBenjamin Herrenschmidt 		pci_set_master(dev);
3139db217319SBenjamin Herrenschmidt 	}
3140db217319SBenjamin Herrenschmidt 
3141db217319SBenjamin Herrenschmidt 	/* Perform the same to child busses */
3142db217319SBenjamin Herrenschmidt 	list_for_each_entry(child, &bus->children, node)
3143db217319SBenjamin Herrenschmidt 		pnv_pci_enable_bridge(child);
3144db217319SBenjamin Herrenschmidt }
3145db217319SBenjamin Herrenschmidt 
3146db217319SBenjamin Herrenschmidt static void pnv_pci_enable_bridges(void)
3147db217319SBenjamin Herrenschmidt {
3148db217319SBenjamin Herrenschmidt 	struct pci_controller *hose;
3149db217319SBenjamin Herrenschmidt 
3150db217319SBenjamin Herrenschmidt 	list_for_each_entry(hose, &hose_list, list_node)
3151db217319SBenjamin Herrenschmidt 		pnv_pci_enable_bridge(hose->bus);
3152db217319SBenjamin Herrenschmidt }
3153db217319SBenjamin Herrenschmidt 
3154cad5cef6SGreg Kroah-Hartman static void pnv_pci_ioda_fixup(void)
3155fb446ad0SGavin Shan {
3156fb446ad0SGavin Shan 	pnv_pci_ioda_setup_PEs();
3157ccd1c191SGavin Shan 	pnv_pci_ioda_setup_iommu_api();
315837c367f2SGavin Shan 	pnv_pci_ioda_create_dbgfs();
315937c367f2SGavin Shan 
3160db217319SBenjamin Herrenschmidt 	pnv_pci_enable_bridges();
3161db217319SBenjamin Herrenschmidt 
3162e9cc17d4SGavin Shan #ifdef CONFIG_EEH
3163b9fde58dSBenjamin Herrenschmidt 	pnv_eeh_post_init();
3164e9cc17d4SGavin Shan #endif
3165fb446ad0SGavin Shan }
3166fb446ad0SGavin Shan 
3167271fd03aSGavin Shan /*
3168271fd03aSGavin Shan  * Returns the alignment for I/O or memory windows for P2P
3169271fd03aSGavin Shan  * bridges. That actually depends on how PEs are segmented.
3170271fd03aSGavin Shan  * For now, we return I/O or M32 segment size for PE sensitive
3171271fd03aSGavin Shan  * P2P bridges. Otherwise, the default values (4KiB for I/O,
3172271fd03aSGavin Shan  * 1MiB for memory) will be returned.
3173271fd03aSGavin Shan  *
3174271fd03aSGavin Shan  * The current PCI bus might be put into one PE, which was
3175271fd03aSGavin Shan  * create against the parent PCI bridge. For that case, we
3176271fd03aSGavin Shan  * needn't enlarge the alignment so that we can save some
3177271fd03aSGavin Shan  * resources.
3178271fd03aSGavin Shan  */
3179271fd03aSGavin Shan static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3180271fd03aSGavin Shan 						unsigned long type)
3181271fd03aSGavin Shan {
3182271fd03aSGavin Shan 	struct pci_dev *bridge;
3183271fd03aSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
3184271fd03aSGavin Shan 	struct pnv_phb *phb = hose->private_data;
3185271fd03aSGavin Shan 	int num_pci_bridges = 0;
3186271fd03aSGavin Shan 
3187271fd03aSGavin Shan 	bridge = bus->self;
3188271fd03aSGavin Shan 	while (bridge) {
3189271fd03aSGavin Shan 		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3190271fd03aSGavin Shan 			num_pci_bridges++;
3191271fd03aSGavin Shan 			if (num_pci_bridges >= 2)
3192271fd03aSGavin Shan 				return 1;
3193271fd03aSGavin Shan 		}
3194271fd03aSGavin Shan 
3195271fd03aSGavin Shan 		bridge = bridge->bus->self;
3196271fd03aSGavin Shan 	}
3197271fd03aSGavin Shan 
31985958d19aSBenjamin Herrenschmidt 	/*
31995958d19aSBenjamin Herrenschmidt 	 * We fall back to M32 if M64 isn't supported. We enforce the M64
32005958d19aSBenjamin Herrenschmidt 	 * alignment for any 64-bit resource, PCIe doesn't care and
32015958d19aSBenjamin Herrenschmidt 	 * bridges only do 64-bit prefetchable anyway.
32025958d19aSBenjamin Herrenschmidt 	 */
3203b79331a5SRussell Currey 	if (phb->ioda.m64_segsize && pnv_pci_is_m64_flags(type))
3204262af557SGuo Chao 		return phb->ioda.m64_segsize;
3205271fd03aSGavin Shan 	if (type & IORESOURCE_MEM)
3206271fd03aSGavin Shan 		return phb->ioda.m32_segsize;
3207271fd03aSGavin Shan 
3208271fd03aSGavin Shan 	return phb->ioda.io_segsize;
3209271fd03aSGavin Shan }
3210271fd03aSGavin Shan 
321140e2a47eSGavin Shan /*
321240e2a47eSGavin Shan  * We are updating root port or the upstream port of the
321340e2a47eSGavin Shan  * bridge behind the root port with PHB's windows in order
321440e2a47eSGavin Shan  * to accommodate the changes on required resources during
321540e2a47eSGavin Shan  * PCI (slot) hotplug, which is connected to either root
321640e2a47eSGavin Shan  * port or the downstream ports of PCIe switch behind the
321740e2a47eSGavin Shan  * root port.
321840e2a47eSGavin Shan  */
321940e2a47eSGavin Shan static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
322040e2a47eSGavin Shan 					   unsigned long type)
322140e2a47eSGavin Shan {
322240e2a47eSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
322340e2a47eSGavin Shan 	struct pnv_phb *phb = hose->private_data;
322440e2a47eSGavin Shan 	struct pci_dev *bridge = bus->self;
322540e2a47eSGavin Shan 	struct resource *r, *w;
322640e2a47eSGavin Shan 	bool msi_region = false;
322740e2a47eSGavin Shan 	int i;
322840e2a47eSGavin Shan 
322940e2a47eSGavin Shan 	/* Check if we need apply fixup to the bridge's windows */
323040e2a47eSGavin Shan 	if (!pci_is_root_bus(bridge->bus) &&
323140e2a47eSGavin Shan 	    !pci_is_root_bus(bridge->bus->self->bus))
323240e2a47eSGavin Shan 		return;
323340e2a47eSGavin Shan 
323440e2a47eSGavin Shan 	/* Fixup the resources */
323540e2a47eSGavin Shan 	for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
323640e2a47eSGavin Shan 		r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
323740e2a47eSGavin Shan 		if (!r->flags || !r->parent)
323840e2a47eSGavin Shan 			continue;
323940e2a47eSGavin Shan 
324040e2a47eSGavin Shan 		w = NULL;
324140e2a47eSGavin Shan 		if (r->flags & type & IORESOURCE_IO)
324240e2a47eSGavin Shan 			w = &hose->io_resource;
32435958d19aSBenjamin Herrenschmidt 		else if (pnv_pci_is_m64(phb, r) &&
324440e2a47eSGavin Shan 			 (type & IORESOURCE_PREFETCH) &&
324540e2a47eSGavin Shan 			 phb->ioda.m64_segsize)
324640e2a47eSGavin Shan 			w = &hose->mem_resources[1];
324740e2a47eSGavin Shan 		else if (r->flags & type & IORESOURCE_MEM) {
324840e2a47eSGavin Shan 			w = &hose->mem_resources[0];
324940e2a47eSGavin Shan 			msi_region = true;
325040e2a47eSGavin Shan 		}
325140e2a47eSGavin Shan 
325240e2a47eSGavin Shan 		r->start = w->start;
325340e2a47eSGavin Shan 		r->end = w->end;
325440e2a47eSGavin Shan 
325540e2a47eSGavin Shan 		/* The 64KB 32-bits MSI region shouldn't be included in
325640e2a47eSGavin Shan 		 * the 32-bits bridge window. Otherwise, we can see strange
325740e2a47eSGavin Shan 		 * issues. One of them is EEH error observed on Garrison.
325840e2a47eSGavin Shan 		 *
325940e2a47eSGavin Shan 		 * Exclude top 1MB region which is the minimal alignment of
326040e2a47eSGavin Shan 		 * 32-bits bridge window.
326140e2a47eSGavin Shan 		 */
326240e2a47eSGavin Shan 		if (msi_region) {
326340e2a47eSGavin Shan 			r->end += 0x10000;
326440e2a47eSGavin Shan 			r->end -= 0x100000;
326540e2a47eSGavin Shan 		}
326640e2a47eSGavin Shan 	}
326740e2a47eSGavin Shan }
326840e2a47eSGavin Shan 
3269ccd1c191SGavin Shan static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3270ccd1c191SGavin Shan {
3271ccd1c191SGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
3272ccd1c191SGavin Shan 	struct pnv_phb *phb = hose->private_data;
3273ccd1c191SGavin Shan 	struct pci_dev *bridge = bus->self;
3274ccd1c191SGavin Shan 	struct pnv_ioda_pe *pe;
3275ccd1c191SGavin Shan 	bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3276ccd1c191SGavin Shan 
327740e2a47eSGavin Shan 	/* Extend bridge's windows if necessary */
327840e2a47eSGavin Shan 	pnv_pci_fixup_bridge_resources(bus, type);
327940e2a47eSGavin Shan 
328063803c39SGavin Shan 	/* The PE for root bus should be realized before any one else */
328163803c39SGavin Shan 	if (!phb->ioda.root_pe_populated) {
328263803c39SGavin Shan 		pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
328363803c39SGavin Shan 		if (pe) {
328463803c39SGavin Shan 			phb->ioda.root_pe_idx = pe->pe_number;
328563803c39SGavin Shan 			phb->ioda.root_pe_populated = true;
328663803c39SGavin Shan 		}
328763803c39SGavin Shan 	}
328863803c39SGavin Shan 
3289ccd1c191SGavin Shan 	/* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3290ccd1c191SGavin Shan 	if (list_empty(&bus->devices))
3291ccd1c191SGavin Shan 		return;
3292ccd1c191SGavin Shan 
3293ccd1c191SGavin Shan 	/* Reserve PEs according to used M64 resources */
3294a25de7afSAlexey Kardashevskiy 	pnv_ioda_reserve_m64_pe(bus, NULL, all);
3295ccd1c191SGavin Shan 
3296ccd1c191SGavin Shan 	/*
3297ccd1c191SGavin Shan 	 * Assign PE. We might run here because of partial hotplug.
3298ccd1c191SGavin Shan 	 * For the case, we just pick up the existing PE and should
3299ccd1c191SGavin Shan 	 * not allocate resources again.
3300ccd1c191SGavin Shan 	 */
3301ccd1c191SGavin Shan 	pe = pnv_ioda_setup_bus_PE(bus, all);
3302ccd1c191SGavin Shan 	if (!pe)
3303ccd1c191SGavin Shan 		return;
3304ccd1c191SGavin Shan 
3305ccd1c191SGavin Shan 	pnv_ioda_setup_pe_seg(pe);
3306ccd1c191SGavin Shan 	switch (phb->type) {
3307ccd1c191SGavin Shan 	case PNV_PHB_IODA1:
3308ccd1c191SGavin Shan 		pnv_pci_ioda1_setup_dma_pe(phb, pe);
3309ccd1c191SGavin Shan 		break;
3310ccd1c191SGavin Shan 	case PNV_PHB_IODA2:
3311ccd1c191SGavin Shan 		pnv_pci_ioda2_setup_dma_pe(phb, pe);
3312ccd1c191SGavin Shan 		break;
3313ccd1c191SGavin Shan 	default:
33141f52f176SRussell Currey 		pr_warn("%s: No DMA for PHB#%x (type %d)\n",
3315ccd1c191SGavin Shan 			__func__, phb->hose->global_number, phb->type);
3316ccd1c191SGavin Shan 	}
3317ccd1c191SGavin Shan }
3318ccd1c191SGavin Shan 
331938274637SYongji Xie static resource_size_t pnv_pci_default_alignment(void)
332038274637SYongji Xie {
332138274637SYongji Xie 	return PAGE_SIZE;
332238274637SYongji Xie }
332338274637SYongji Xie 
33245350ab3fSWei Yang #ifdef CONFIG_PCI_IOV
33255350ab3fSWei Yang static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
33265350ab3fSWei Yang 						      int resno)
33275350ab3fSWei Yang {
3328ee8222feSWei Yang 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3329ee8222feSWei Yang 	struct pnv_phb *phb = hose->private_data;
33305350ab3fSWei Yang 	struct pci_dn *pdn = pci_get_pdn(pdev);
33317fbe7a93SWei Yang 	resource_size_t align;
33325350ab3fSWei Yang 
33337fbe7a93SWei Yang 	/*
33347fbe7a93SWei Yang 	 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
33357fbe7a93SWei Yang 	 * SR-IOV. While from hardware perspective, the range mapped by M64
33367fbe7a93SWei Yang 	 * BAR should be size aligned.
33377fbe7a93SWei Yang 	 *
3338ee8222feSWei Yang 	 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3339ee8222feSWei Yang 	 * powernv-specific hardware restriction is gone. But if just use the
3340ee8222feSWei Yang 	 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3341ee8222feSWei Yang 	 * in one segment of M64 #15, which introduces the PE conflict between
3342ee8222feSWei Yang 	 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3343ee8222feSWei Yang 	 * m64_segsize.
3344ee8222feSWei Yang 	 *
33457fbe7a93SWei Yang 	 * This function returns the total IOV BAR size if M64 BAR is in
33467fbe7a93SWei Yang 	 * Shared PE mode or just VF BAR size if not.
3347ee8222feSWei Yang 	 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3348ee8222feSWei Yang 	 * M64 segment size if IOV BAR size is less.
33497fbe7a93SWei Yang 	 */
33505350ab3fSWei Yang 	align = pci_iov_resource_size(pdev, resno);
33517fbe7a93SWei Yang 	if (!pdn->vfs_expanded)
33525350ab3fSWei Yang 		return align;
3353ee8222feSWei Yang 	if (pdn->m64_single_mode)
3354ee8222feSWei Yang 		return max(align, (resource_size_t)phb->ioda.m64_segsize);
33557fbe7a93SWei Yang 
33567fbe7a93SWei Yang 	return pdn->vfs_expanded * align;
33575350ab3fSWei Yang }
33585350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */
33595350ab3fSWei Yang 
3360184cd4a3SBenjamin Herrenschmidt /* Prevent enabling devices for which we couldn't properly
3361184cd4a3SBenjamin Herrenschmidt  * assign a PE
3362184cd4a3SBenjamin Herrenschmidt  */
33638bf6b91aSAlastair D'Silva static bool pnv_pci_enable_device_hook(struct pci_dev *dev)
3364184cd4a3SBenjamin Herrenschmidt {
3365db1266c8SGavin Shan 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
3366db1266c8SGavin Shan 	struct pnv_phb *phb = hose->private_data;
3367db1266c8SGavin Shan 	struct pci_dn *pdn;
3368184cd4a3SBenjamin Herrenschmidt 
3369db1266c8SGavin Shan 	/* The function is probably called while the PEs have
3370db1266c8SGavin Shan 	 * not be created yet. For example, resource reassignment
3371db1266c8SGavin Shan 	 * during PCI probe period. We just skip the check if
3372db1266c8SGavin Shan 	 * PEs isn't ready.
3373db1266c8SGavin Shan 	 */
3374db1266c8SGavin Shan 	if (!phb->initialized)
3375c88c2a18SDaniel Axtens 		return true;
3376db1266c8SGavin Shan 
3377b72c1f65SBenjamin Herrenschmidt 	pdn = pci_get_pdn(dev);
3378184cd4a3SBenjamin Herrenschmidt 	if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3379c88c2a18SDaniel Axtens 		return false;
3380db1266c8SGavin Shan 
3381c88c2a18SDaniel Axtens 	return true;
3382184cd4a3SBenjamin Herrenschmidt }
3383184cd4a3SBenjamin Herrenschmidt 
3384c5f7700bSGavin Shan static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3385c5f7700bSGavin Shan 				       int num)
3386c5f7700bSGavin Shan {
3387c5f7700bSGavin Shan 	struct pnv_ioda_pe *pe = container_of(table_group,
3388c5f7700bSGavin Shan 					      struct pnv_ioda_pe, table_group);
3389c5f7700bSGavin Shan 	struct pnv_phb *phb = pe->phb;
3390c5f7700bSGavin Shan 	unsigned int idx;
3391c5f7700bSGavin Shan 	long rc;
3392c5f7700bSGavin Shan 
3393c5f7700bSGavin Shan 	pe_info(pe, "Removing DMA window #%d\n", num);
3394c5f7700bSGavin Shan 	for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3395c5f7700bSGavin Shan 		if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3396c5f7700bSGavin Shan 			continue;
3397c5f7700bSGavin Shan 
3398c5f7700bSGavin Shan 		rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3399c5f7700bSGavin Shan 						idx, 0, 0ul, 0ul, 0ul);
3400c5f7700bSGavin Shan 		if (rc != OPAL_SUCCESS) {
3401c5f7700bSGavin Shan 			pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3402c5f7700bSGavin Shan 				rc, idx);
3403c5f7700bSGavin Shan 			return rc;
3404c5f7700bSGavin Shan 		}
3405c5f7700bSGavin Shan 
3406c5f7700bSGavin Shan 		phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3407c5f7700bSGavin Shan 	}
3408c5f7700bSGavin Shan 
3409c5f7700bSGavin Shan 	pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3410c5f7700bSGavin Shan 	return OPAL_SUCCESS;
3411c5f7700bSGavin Shan }
3412c5f7700bSGavin Shan 
3413c5f7700bSGavin Shan static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3414c5f7700bSGavin Shan {
3415c5f7700bSGavin Shan 	unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3416c5f7700bSGavin Shan 	struct iommu_table *tbl = pe->table_group.tables[0];
3417c5f7700bSGavin Shan 	int64_t rc;
3418c5f7700bSGavin Shan 
3419c5f7700bSGavin Shan 	if (!weight)
3420c5f7700bSGavin Shan 		return;
3421c5f7700bSGavin Shan 
3422c5f7700bSGavin Shan 	rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3423c5f7700bSGavin Shan 	if (rc != OPAL_SUCCESS)
3424c5f7700bSGavin Shan 		return;
3425c5f7700bSGavin Shan 
3426a34ab7c3SBenjamin Herrenschmidt 	pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
3427c5f7700bSGavin Shan 	if (pe->table_group.group) {
3428c5f7700bSGavin Shan 		iommu_group_put(pe->table_group.group);
3429c5f7700bSGavin Shan 		WARN_ON(pe->table_group.group);
3430c5f7700bSGavin Shan 	}
3431c5f7700bSGavin Shan 
3432c5f7700bSGavin Shan 	free_pages(tbl->it_base, get_order(tbl->it_size << 3));
3433e5afdf9dSAlexey Kardashevskiy 	iommu_tce_table_put(tbl);
3434c5f7700bSGavin Shan }
3435c5f7700bSGavin Shan 
3436c5f7700bSGavin Shan static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3437c5f7700bSGavin Shan {
3438c5f7700bSGavin Shan 	struct iommu_table *tbl = pe->table_group.tables[0];
3439c5f7700bSGavin Shan 	unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3440c5f7700bSGavin Shan #ifdef CONFIG_IOMMU_API
3441c5f7700bSGavin Shan 	int64_t rc;
3442c5f7700bSGavin Shan #endif
3443c5f7700bSGavin Shan 
3444c5f7700bSGavin Shan 	if (!weight)
3445c5f7700bSGavin Shan 		return;
3446c5f7700bSGavin Shan 
3447c5f7700bSGavin Shan #ifdef CONFIG_IOMMU_API
3448c5f7700bSGavin Shan 	rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3449c5f7700bSGavin Shan 	if (rc)
34501e496391SJoe Perches 		pe_warn(pe, "OPAL error %lld release DMA window\n", rc);
3451c5f7700bSGavin Shan #endif
3452c5f7700bSGavin Shan 
3453c5f7700bSGavin Shan 	pnv_pci_ioda2_set_bypass(pe, false);
3454c5f7700bSGavin Shan 	if (pe->table_group.group) {
3455c5f7700bSGavin Shan 		iommu_group_put(pe->table_group.group);
3456c5f7700bSGavin Shan 		WARN_ON(pe->table_group.group);
3457c5f7700bSGavin Shan 	}
3458c5f7700bSGavin Shan 
3459e5afdf9dSAlexey Kardashevskiy 	iommu_tce_table_put(tbl);
3460c5f7700bSGavin Shan }
3461c5f7700bSGavin Shan 
3462c5f7700bSGavin Shan static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3463c5f7700bSGavin Shan 				 unsigned short win,
3464c5f7700bSGavin Shan 				 unsigned int *map)
3465c5f7700bSGavin Shan {
3466c5f7700bSGavin Shan 	struct pnv_phb *phb = pe->phb;
3467c5f7700bSGavin Shan 	int idx;
3468c5f7700bSGavin Shan 	int64_t rc;
3469c5f7700bSGavin Shan 
3470c5f7700bSGavin Shan 	for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3471c5f7700bSGavin Shan 		if (map[idx] != pe->pe_number)
3472c5f7700bSGavin Shan 			continue;
3473c5f7700bSGavin Shan 
3474c5f7700bSGavin Shan 		if (win == OPAL_M64_WINDOW_TYPE)
3475c5f7700bSGavin Shan 			rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3476c5f7700bSGavin Shan 					phb->ioda.reserved_pe_idx, win,
3477c5f7700bSGavin Shan 					idx / PNV_IODA1_M64_SEGS,
3478c5f7700bSGavin Shan 					idx % PNV_IODA1_M64_SEGS);
3479c5f7700bSGavin Shan 		else
3480c5f7700bSGavin Shan 			rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3481c5f7700bSGavin Shan 					phb->ioda.reserved_pe_idx, win, 0, idx);
3482c5f7700bSGavin Shan 
3483c5f7700bSGavin Shan 		if (rc != OPAL_SUCCESS)
34841e496391SJoe Perches 			pe_warn(pe, "Error %lld unmapping (%d) segment#%d\n",
3485c5f7700bSGavin Shan 				rc, win, idx);
3486c5f7700bSGavin Shan 
3487c5f7700bSGavin Shan 		map[idx] = IODA_INVALID_PE;
3488c5f7700bSGavin Shan 	}
3489c5f7700bSGavin Shan }
3490c5f7700bSGavin Shan 
3491c5f7700bSGavin Shan static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3492c5f7700bSGavin Shan {
3493c5f7700bSGavin Shan 	struct pnv_phb *phb = pe->phb;
3494c5f7700bSGavin Shan 
3495c5f7700bSGavin Shan 	if (phb->type == PNV_PHB_IODA1) {
3496c5f7700bSGavin Shan 		pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3497c5f7700bSGavin Shan 				     phb->ioda.io_segmap);
3498c5f7700bSGavin Shan 		pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3499c5f7700bSGavin Shan 				     phb->ioda.m32_segmap);
3500c5f7700bSGavin Shan 		pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3501c5f7700bSGavin Shan 				     phb->ioda.m64_segmap);
3502c5f7700bSGavin Shan 	} else if (phb->type == PNV_PHB_IODA2) {
3503c5f7700bSGavin Shan 		pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3504c5f7700bSGavin Shan 				     phb->ioda.m32_segmap);
3505c5f7700bSGavin Shan 	}
3506c5f7700bSGavin Shan }
3507c5f7700bSGavin Shan 
3508c5f7700bSGavin Shan static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3509c5f7700bSGavin Shan {
3510c5f7700bSGavin Shan 	struct pnv_phb *phb = pe->phb;
3511c5f7700bSGavin Shan 	struct pnv_ioda_pe *slave, *tmp;
3512c5f7700bSGavin Shan 
3513c5f7700bSGavin Shan 	list_del(&pe->list);
3514c5f7700bSGavin Shan 	switch (phb->type) {
3515c5f7700bSGavin Shan 	case PNV_PHB_IODA1:
3516c5f7700bSGavin Shan 		pnv_pci_ioda1_release_pe_dma(pe);
3517c5f7700bSGavin Shan 		break;
3518c5f7700bSGavin Shan 	case PNV_PHB_IODA2:
3519c5f7700bSGavin Shan 		pnv_pci_ioda2_release_pe_dma(pe);
3520c5f7700bSGavin Shan 		break;
3521c5f7700bSGavin Shan 	default:
3522c5f7700bSGavin Shan 		WARN_ON(1);
3523c5f7700bSGavin Shan 	}
3524c5f7700bSGavin Shan 
3525c5f7700bSGavin Shan 	pnv_ioda_release_pe_seg(pe);
3526c5f7700bSGavin Shan 	pnv_ioda_deconfigure_pe(pe->phb, pe);
3527b314427aSGavin Shan 
3528b314427aSGavin Shan 	/* Release slave PEs in the compound PE */
3529b314427aSGavin Shan 	if (pe->flags & PNV_IODA_PE_MASTER) {
3530b314427aSGavin Shan 		list_for_each_entry_safe(slave, tmp, &pe->slaves, list) {
3531b314427aSGavin Shan 			list_del(&slave->list);
3532b314427aSGavin Shan 			pnv_ioda_free_pe(slave);
3533b314427aSGavin Shan 		}
3534b314427aSGavin Shan 	}
3535b314427aSGavin Shan 
35366eaed166SGavin Shan 	/*
35376eaed166SGavin Shan 	 * The PE for root bus can be removed because of hotplug in EEH
35386eaed166SGavin Shan 	 * recovery for fenced PHB error. We need to mark the PE dead so
35396eaed166SGavin Shan 	 * that it can be populated again in PCI hot add path. The PE
35406eaed166SGavin Shan 	 * shouldn't be destroyed as it's the global reserved resource.
35416eaed166SGavin Shan 	 */
35426eaed166SGavin Shan 	if (phb->ioda.root_pe_populated &&
35436eaed166SGavin Shan 	    phb->ioda.root_pe_idx == pe->pe_number)
35446eaed166SGavin Shan 		phb->ioda.root_pe_populated = false;
35456eaed166SGavin Shan 	else
3546c5f7700bSGavin Shan 		pnv_ioda_free_pe(pe);
3547c5f7700bSGavin Shan }
3548c5f7700bSGavin Shan 
3549c5f7700bSGavin Shan static void pnv_pci_release_device(struct pci_dev *pdev)
3550c5f7700bSGavin Shan {
3551c5f7700bSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3552c5f7700bSGavin Shan 	struct pnv_phb *phb = hose->private_data;
3553c5f7700bSGavin Shan 	struct pci_dn *pdn = pci_get_pdn(pdev);
3554c5f7700bSGavin Shan 	struct pnv_ioda_pe *pe;
3555c5f7700bSGavin Shan 
3556c5f7700bSGavin Shan 	if (pdev->is_virtfn)
3557c5f7700bSGavin Shan 		return;
3558c5f7700bSGavin Shan 
3559c5f7700bSGavin Shan 	if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3560c5f7700bSGavin Shan 		return;
3561c5f7700bSGavin Shan 
356229bf282dSGavin Shan 	/*
356329bf282dSGavin Shan 	 * PCI hotplug can happen as part of EEH error recovery. The @pdn
356429bf282dSGavin Shan 	 * isn't removed and added afterwards in this scenario. We should
356529bf282dSGavin Shan 	 * set the PE number in @pdn to an invalid one. Otherwise, the PE's
356629bf282dSGavin Shan 	 * device count is decreased on removing devices while failing to
356729bf282dSGavin Shan 	 * be increased on adding devices. It leads to unbalanced PE's device
356829bf282dSGavin Shan 	 * count and eventually make normal PCI hotplug path broken.
356929bf282dSGavin Shan 	 */
3570c5f7700bSGavin Shan 	pe = &phb->ioda.pe_array[pdn->pe_number];
357129bf282dSGavin Shan 	pdn->pe_number = IODA_INVALID_PE;
357229bf282dSGavin Shan 
3573c5f7700bSGavin Shan 	WARN_ON(--pe->device_count < 0);
3574c5f7700bSGavin Shan 	if (pe->device_count == 0)
3575c5f7700bSGavin Shan 		pnv_ioda_release_pe(pe);
3576c5f7700bSGavin Shan }
3577c5f7700bSGavin Shan 
3578ab7032e7SAlexey Kardashevskiy static void pnv_npu_disable_device(struct pci_dev *pdev)
3579ab7032e7SAlexey Kardashevskiy {
3580ab7032e7SAlexey Kardashevskiy 	struct eeh_dev *edev = pci_dev_to_eeh_dev(pdev);
3581ab7032e7SAlexey Kardashevskiy 	struct eeh_pe *eehpe = edev ? edev->pe : NULL;
3582ab7032e7SAlexey Kardashevskiy 
3583ab7032e7SAlexey Kardashevskiy 	if (eehpe && eeh_ops && eeh_ops->reset)
3584ab7032e7SAlexey Kardashevskiy 		eeh_ops->reset(eehpe, EEH_RESET_HOT);
3585ab7032e7SAlexey Kardashevskiy }
3586ab7032e7SAlexey Kardashevskiy 
35877a8e6bbfSMichael Neuling static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
358873ed148aSBenjamin Herrenschmidt {
35897a8e6bbfSMichael Neuling 	struct pnv_phb *phb = hose->private_data;
35907a8e6bbfSMichael Neuling 
3591d1a85eeeSGavin Shan 	opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
359273ed148aSBenjamin Herrenschmidt 		       OPAL_ASSERT_RESET);
359373ed148aSBenjamin Herrenschmidt }
359473ed148aSBenjamin Herrenschmidt 
359592ae0353SDaniel Axtens static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
359692ae0353SDaniel Axtens 	.dma_dev_setup		= pnv_pci_dma_dev_setup,
35971bc74f1cSGavin Shan 	.dma_bus_setup		= pnv_pci_dma_bus_setup,
35982d6ad41bSChristoph Hellwig 	.iommu_bypass_supported	= pnv_pci_ioda_iommu_bypass_supported,
359992ae0353SDaniel Axtens 	.setup_msi_irqs		= pnv_setup_msi_irqs,
360092ae0353SDaniel Axtens 	.teardown_msi_irqs	= pnv_teardown_msi_irqs,
360192ae0353SDaniel Axtens 	.enable_device_hook	= pnv_pci_enable_device_hook,
3602c5f7700bSGavin Shan 	.release_device		= pnv_pci_release_device,
360392ae0353SDaniel Axtens 	.window_alignment	= pnv_pci_window_alignment,
3604ccd1c191SGavin Shan 	.setup_bridge		= pnv_pci_setup_bridge,
360592ae0353SDaniel Axtens 	.reset_secondary_bus	= pnv_pci_reset_secondary_bus,
36067a8e6bbfSMichael Neuling 	.shutdown		= pnv_pci_ioda_shutdown,
360792ae0353SDaniel Axtens };
360892ae0353SDaniel Axtens 
36095d2aa710SAlistair Popple static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
36105d2aa710SAlistair Popple 	.dma_dev_setup		= pnv_pci_dma_dev_setup,
36115d2aa710SAlistair Popple 	.setup_msi_irqs		= pnv_setup_msi_irqs,
36125d2aa710SAlistair Popple 	.teardown_msi_irqs	= pnv_teardown_msi_irqs,
36135d2aa710SAlistair Popple 	.enable_device_hook	= pnv_pci_enable_device_hook,
36145d2aa710SAlistair Popple 	.window_alignment	= pnv_pci_window_alignment,
36155d2aa710SAlistair Popple 	.reset_secondary_bus	= pnv_pci_reset_secondary_bus,
36165d2aa710SAlistair Popple 	.shutdown		= pnv_pci_ioda_shutdown,
3617ab7032e7SAlexey Kardashevskiy 	.disable_device		= pnv_npu_disable_device,
36185d2aa710SAlistair Popple };
36195d2aa710SAlistair Popple 
36207f2c39e9SFrederic Barrat static const struct pci_controller_ops pnv_npu_ocapi_ioda_controller_ops = {
36217f2c39e9SFrederic Barrat 	.enable_device_hook	= pnv_pci_enable_device_hook,
36227f2c39e9SFrederic Barrat 	.window_alignment	= pnv_pci_window_alignment,
36237f2c39e9SFrederic Barrat 	.reset_secondary_bus	= pnv_pci_reset_secondary_bus,
36247f2c39e9SFrederic Barrat 	.shutdown		= pnv_pci_ioda_shutdown,
36257f2c39e9SFrederic Barrat };
36267f2c39e9SFrederic Barrat 
3627e51df2c1SAnton Blanchard static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3628e9cc17d4SGavin Shan 					 u64 hub_id, int ioda_type)
3629184cd4a3SBenjamin Herrenschmidt {
3630184cd4a3SBenjamin Herrenschmidt 	struct pci_controller *hose;
3631184cd4a3SBenjamin Herrenschmidt 	struct pnv_phb *phb;
36322b923ed1SGavin Shan 	unsigned long size, m64map_off, m32map_off, pemap_off;
36332b923ed1SGavin Shan 	unsigned long iomap_off = 0, dma32map_off = 0;
3634fd141d1aSBenjamin Herrenschmidt 	struct resource r;
3635c681b93cSAlistair Popple 	const __be64 *prop64;
36363a1a4661SBenjamin Herrenschmidt 	const __be32 *prop32;
3637f1b7cc3eSGavin Shan 	int len;
36383fa23ff8SGavin Shan 	unsigned int segno;
3639184cd4a3SBenjamin Herrenschmidt 	u64 phb_id;
3640184cd4a3SBenjamin Herrenschmidt 	void *aux;
3641184cd4a3SBenjamin Herrenschmidt 	long rc;
3642184cd4a3SBenjamin Herrenschmidt 
364308a45b32SBenjamin Herrenschmidt 	if (!of_device_is_available(np))
364408a45b32SBenjamin Herrenschmidt 		return;
364508a45b32SBenjamin Herrenschmidt 
3646b7c670d6SRob Herring 	pr_info("Initializing %s PHB (%pOF)\n",	pnv_phb_names[ioda_type], np);
3647184cd4a3SBenjamin Herrenschmidt 
3648184cd4a3SBenjamin Herrenschmidt 	prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3649184cd4a3SBenjamin Herrenschmidt 	if (!prop64) {
3650184cd4a3SBenjamin Herrenschmidt 		pr_err("  Missing \"ibm,opal-phbid\" property !\n");
3651184cd4a3SBenjamin Herrenschmidt 		return;
3652184cd4a3SBenjamin Herrenschmidt 	}
3653184cd4a3SBenjamin Herrenschmidt 	phb_id = be64_to_cpup(prop64);
3654184cd4a3SBenjamin Herrenschmidt 	pr_debug("  PHB-ID  : 0x%016llx\n", phb_id);
3655184cd4a3SBenjamin Herrenschmidt 
36567e1c4e27SMike Rapoport 	phb = memblock_alloc(sizeof(*phb), SMP_CACHE_BYTES);
36578a7f97b9SMike Rapoport 	if (!phb)
36588a7f97b9SMike Rapoport 		panic("%s: Failed to allocate %zu bytes\n", __func__,
36598a7f97b9SMike Rapoport 		      sizeof(*phb));
366058d714ecSGavin Shan 
366158d714ecSGavin Shan 	/* Allocate PCI controller */
3662184cd4a3SBenjamin Herrenschmidt 	phb->hose = hose = pcibios_alloc_controller(np);
366358d714ecSGavin Shan 	if (!phb->hose) {
3664b7c670d6SRob Herring 		pr_err("  Can't allocate PCI controller for %pOF\n",
3665b7c670d6SRob Herring 		       np);
3666e39f223fSMichael Ellerman 		memblock_free(__pa(phb), sizeof(struct pnv_phb));
3667184cd4a3SBenjamin Herrenschmidt 		return;
3668184cd4a3SBenjamin Herrenschmidt 	}
3669184cd4a3SBenjamin Herrenschmidt 
3670184cd4a3SBenjamin Herrenschmidt 	spin_lock_init(&phb->lock);
3671f1b7cc3eSGavin Shan 	prop32 = of_get_property(np, "bus-range", &len);
3672f1b7cc3eSGavin Shan 	if (prop32 && len == 8) {
36733a1a4661SBenjamin Herrenschmidt 		hose->first_busno = be32_to_cpu(prop32[0]);
36743a1a4661SBenjamin Herrenschmidt 		hose->last_busno = be32_to_cpu(prop32[1]);
3675f1b7cc3eSGavin Shan 	} else {
3676b7c670d6SRob Herring 		pr_warn("  Broken <bus-range> on %pOF\n", np);
3677184cd4a3SBenjamin Herrenschmidt 		hose->first_busno = 0;
3678184cd4a3SBenjamin Herrenschmidt 		hose->last_busno = 0xff;
3679f1b7cc3eSGavin Shan 	}
3680184cd4a3SBenjamin Herrenschmidt 	hose->private_data = phb;
3681e9cc17d4SGavin Shan 	phb->hub_id = hub_id;
3682184cd4a3SBenjamin Herrenschmidt 	phb->opal_id = phb_id;
3683aa0c033fSGavin Shan 	phb->type = ioda_type;
3684781a868fSWei Yang 	mutex_init(&phb->ioda.pe_alloc_mutex);
3685184cd4a3SBenjamin Herrenschmidt 
3686cee72d5bSBenjamin Herrenschmidt 	/* Detect specific models for error handling */
3687cee72d5bSBenjamin Herrenschmidt 	if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3688cee72d5bSBenjamin Herrenschmidt 		phb->model = PNV_PHB_MODEL_P7IOC;
3689f3d40c25SBenjamin Herrenschmidt 	else if (of_device_is_compatible(np, "ibm,power8-pciex"))
3690aa0c033fSGavin Shan 		phb->model = PNV_PHB_MODEL_PHB3;
36915d2aa710SAlistair Popple 	else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
36925d2aa710SAlistair Popple 		phb->model = PNV_PHB_MODEL_NPU;
3693616badd2SAlistair Popple 	else if (of_device_is_compatible(np, "ibm,power9-npu-pciex"))
3694616badd2SAlistair Popple 		phb->model = PNV_PHB_MODEL_NPU2;
3695cee72d5bSBenjamin Herrenschmidt 	else
3696cee72d5bSBenjamin Herrenschmidt 		phb->model = PNV_PHB_MODEL_UNKNOWN;
3697cee72d5bSBenjamin Herrenschmidt 
36985cb1f8fdSRussell Currey 	/* Initialize diagnostic data buffer */
36995cb1f8fdSRussell Currey 	prop32 = of_get_property(np, "ibm,phb-diag-data-size", NULL);
37005cb1f8fdSRussell Currey 	if (prop32)
37015cb1f8fdSRussell Currey 		phb->diag_data_size = be32_to_cpup(prop32);
37025cb1f8fdSRussell Currey 	else
37035cb1f8fdSRussell Currey 		phb->diag_data_size = PNV_PCI_DIAG_BUF_SIZE;
37045cb1f8fdSRussell Currey 
37057e1c4e27SMike Rapoport 	phb->diag_data = memblock_alloc(phb->diag_data_size, SMP_CACHE_BYTES);
37068a7f97b9SMike Rapoport 	if (!phb->diag_data)
37078a7f97b9SMike Rapoport 		panic("%s: Failed to allocate %u bytes\n", __func__,
37088a7f97b9SMike Rapoport 		      phb->diag_data_size);
37095cb1f8fdSRussell Currey 
3710aa0c033fSGavin Shan 	/* Parse 32-bit and IO ranges (if any) */
37112f1ec02eSGavin Shan 	pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
3712184cd4a3SBenjamin Herrenschmidt 
3713aa0c033fSGavin Shan 	/* Get registers */
3714fd141d1aSBenjamin Herrenschmidt 	if (!of_address_to_resource(np, 0, &r)) {
3715fd141d1aSBenjamin Herrenschmidt 		phb->regs_phys = r.start;
3716fd141d1aSBenjamin Herrenschmidt 		phb->regs = ioremap(r.start, resource_size(&r));
3717184cd4a3SBenjamin Herrenschmidt 		if (phb->regs == NULL)
3718184cd4a3SBenjamin Herrenschmidt 			pr_err("  Failed to map registers !\n");
3719fd141d1aSBenjamin Herrenschmidt 	}
3720577c8c88SGavin Shan 
3721184cd4a3SBenjamin Herrenschmidt 	/* Initialize more IODA stuff */
372292b8f137SGavin Shan 	phb->ioda.total_pe_num = 1;
372336954dc7SGavin Shan 	prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
372436954dc7SGavin Shan 	if (prop32)
372592b8f137SGavin Shan 		phb->ioda.total_pe_num = be32_to_cpup(prop32);
372636954dc7SGavin Shan 	prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
372736954dc7SGavin Shan 	if (prop32)
372892b8f137SGavin Shan 		phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
3729262af557SGuo Chao 
3730c127562aSGavin Shan 	/* Invalidate RID to PE# mapping */
3731c127562aSGavin Shan 	for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3732c127562aSGavin Shan 		phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3733c127562aSGavin Shan 
3734262af557SGuo Chao 	/* Parse 64-bit MMIO range */
3735262af557SGuo Chao 	pnv_ioda_parse_m64_window(phb);
3736262af557SGuo Chao 
3737184cd4a3SBenjamin Herrenschmidt 	phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
3738aa0c033fSGavin Shan 	/* FW Has already off top 64k of M32 space (MSI space) */
3739184cd4a3SBenjamin Herrenschmidt 	phb->ioda.m32_size += 0x10000;
3740184cd4a3SBenjamin Herrenschmidt 
374192b8f137SGavin Shan 	phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
37423fd47f06SBenjamin Herrenschmidt 	phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
3743184cd4a3SBenjamin Herrenschmidt 	phb->ioda.io_size = hose->pci_io_size;
374492b8f137SGavin Shan 	phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
3745184cd4a3SBenjamin Herrenschmidt 	phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3746184cd4a3SBenjamin Herrenschmidt 
37472b923ed1SGavin Shan 	/* Calculate how many 32-bit TCE segments we have */
37482b923ed1SGavin Shan 	phb->ioda.dma32_count = phb->ioda.m32_pci_base /
37492b923ed1SGavin Shan 				PNV_IODA1_DMA32_SEGSIZE;
37502b923ed1SGavin Shan 
3751c35d2a8cSGavin Shan 	/* Allocate aux data & arrays. We don't have IO ports on PHB3 */
375292a86756SAlexey Kardashevskiy 	size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
375392a86756SAlexey Kardashevskiy 			sizeof(unsigned long));
375493289d8cSGavin Shan 	m64map_off = size;
375593289d8cSGavin Shan 	size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
3756184cd4a3SBenjamin Herrenschmidt 	m32map_off = size;
375792b8f137SGavin Shan 	size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
3758c35d2a8cSGavin Shan 	if (phb->type == PNV_PHB_IODA1) {
3759c35d2a8cSGavin Shan 		iomap_off = size;
376092b8f137SGavin Shan 		size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
37612b923ed1SGavin Shan 		dma32map_off = size;
37622b923ed1SGavin Shan 		size += phb->ioda.dma32_count *
37632b923ed1SGavin Shan 			sizeof(phb->ioda.dma32_segmap[0]);
3764c35d2a8cSGavin Shan 	}
3765184cd4a3SBenjamin Herrenschmidt 	pemap_off = size;
376692b8f137SGavin Shan 	size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
37677e1c4e27SMike Rapoport 	aux = memblock_alloc(size, SMP_CACHE_BYTES);
37688a7f97b9SMike Rapoport 	if (!aux)
37698a7f97b9SMike Rapoport 		panic("%s: Failed to allocate %lu bytes\n", __func__, size);
3770184cd4a3SBenjamin Herrenschmidt 	phb->ioda.pe_alloc = aux;
377193289d8cSGavin Shan 	phb->ioda.m64_segmap = aux + m64map_off;
3772184cd4a3SBenjamin Herrenschmidt 	phb->ioda.m32_segmap = aux + m32map_off;
377393289d8cSGavin Shan 	for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
377493289d8cSGavin Shan 		phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
37753fa23ff8SGavin Shan 		phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
377693289d8cSGavin Shan 	}
37773fa23ff8SGavin Shan 	if (phb->type == PNV_PHB_IODA1) {
3778184cd4a3SBenjamin Herrenschmidt 		phb->ioda.io_segmap = aux + iomap_off;
37793fa23ff8SGavin Shan 		for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
37803fa23ff8SGavin Shan 			phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
37812b923ed1SGavin Shan 
37822b923ed1SGavin Shan 		phb->ioda.dma32_segmap = aux + dma32map_off;
37832b923ed1SGavin Shan 		for (segno = 0; segno < phb->ioda.dma32_count; segno++)
37842b923ed1SGavin Shan 			phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
37853fa23ff8SGavin Shan 	}
3786184cd4a3SBenjamin Herrenschmidt 	phb->ioda.pe_array = aux + pemap_off;
378763803c39SGavin Shan 
378863803c39SGavin Shan 	/*
378963803c39SGavin Shan 	 * Choose PE number for root bus, which shouldn't have
379063803c39SGavin Shan 	 * M64 resources consumed by its child devices. To pick
379163803c39SGavin Shan 	 * the PE number adjacent to the reserved one if possible.
379263803c39SGavin Shan 	 */
379363803c39SGavin Shan 	pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
379463803c39SGavin Shan 	if (phb->ioda.reserved_pe_idx == 0) {
379563803c39SGavin Shan 		phb->ioda.root_pe_idx = 1;
379663803c39SGavin Shan 		pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
379763803c39SGavin Shan 	} else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
379863803c39SGavin Shan 		phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
379963803c39SGavin Shan 		pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
380063803c39SGavin Shan 	} else {
380163803c39SGavin Shan 		phb->ioda.root_pe_idx = IODA_INVALID_PE;
380263803c39SGavin Shan 	}
3803184cd4a3SBenjamin Herrenschmidt 
3804184cd4a3SBenjamin Herrenschmidt 	INIT_LIST_HEAD(&phb->ioda.pe_list);
3805781a868fSWei Yang 	mutex_init(&phb->ioda.pe_list_mutex);
3806184cd4a3SBenjamin Herrenschmidt 
3807184cd4a3SBenjamin Herrenschmidt 	/* Calculate how many 32-bit TCE segments we have */
38082b923ed1SGavin Shan 	phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3809acce971cSGavin Shan 				PNV_IODA1_DMA32_SEGSIZE;
3810184cd4a3SBenjamin Herrenschmidt 
3811aa0c033fSGavin Shan #if 0 /* We should really do that ... */
3812184cd4a3SBenjamin Herrenschmidt 	rc = opal_pci_set_phb_mem_window(opal->phb_id,
3813184cd4a3SBenjamin Herrenschmidt 					 window_type,
3814184cd4a3SBenjamin Herrenschmidt 					 window_num,
3815184cd4a3SBenjamin Herrenschmidt 					 starting_real_address,
3816184cd4a3SBenjamin Herrenschmidt 					 starting_pci_address,
3817184cd4a3SBenjamin Herrenschmidt 					 segment_size);
3818184cd4a3SBenjamin Herrenschmidt #endif
3819184cd4a3SBenjamin Herrenschmidt 
3820262af557SGuo Chao 	pr_info("  %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
382192b8f137SGavin Shan 		phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
3822262af557SGuo Chao 		phb->ioda.m32_size, phb->ioda.m32_segsize);
3823262af557SGuo Chao 	if (phb->ioda.m64_size)
3824262af557SGuo Chao 		pr_info("                 M64: 0x%lx [segment=0x%lx]\n",
3825262af557SGuo Chao 			phb->ioda.m64_size, phb->ioda.m64_segsize);
3826262af557SGuo Chao 	if (phb->ioda.io_size)
3827262af557SGuo Chao 		pr_info("                  IO: 0x%x [segment=0x%x]\n",
3828184cd4a3SBenjamin Herrenschmidt 			phb->ioda.io_size, phb->ioda.io_segsize);
3829184cd4a3SBenjamin Herrenschmidt 
3830262af557SGuo Chao 
3831184cd4a3SBenjamin Herrenschmidt 	phb->hose->ops = &pnv_pci_ops;
383249dec922SGavin Shan 	phb->get_pe_state = pnv_ioda_get_pe_state;
383349dec922SGavin Shan 	phb->freeze_pe = pnv_ioda_freeze_pe;
383449dec922SGavin Shan 	phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
3835184cd4a3SBenjamin Herrenschmidt 
3836184cd4a3SBenjamin Herrenschmidt 	/* Setup MSI support */
3837184cd4a3SBenjamin Herrenschmidt 	pnv_pci_init_ioda_msis(phb);
3838184cd4a3SBenjamin Herrenschmidt 
3839c40a4210SGavin Shan 	/*
3840c40a4210SGavin Shan 	 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3841c40a4210SGavin Shan 	 * to let the PCI core do resource assignment. It's supposed
3842c40a4210SGavin Shan 	 * that the PCI core will do correct I/O and MMIO alignment
3843c40a4210SGavin Shan 	 * for the P2P bridge bars so that each PCI bus (excluding
3844c40a4210SGavin Shan 	 * the child P2P bridges) can form individual PE.
3845184cd4a3SBenjamin Herrenschmidt 	 */
3846fb446ad0SGavin Shan 	ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
38475d2aa710SAlistair Popple 
38487f2c39e9SFrederic Barrat 	switch (phb->type) {
38497f2c39e9SFrederic Barrat 	case PNV_PHB_NPU_NVLINK:
38505d2aa710SAlistair Popple 		hose->controller_ops = pnv_npu_ioda_controller_ops;
38517f2c39e9SFrederic Barrat 		break;
38527f2c39e9SFrederic Barrat 	case PNV_PHB_NPU_OCAPI:
38537f2c39e9SFrederic Barrat 		hose->controller_ops = pnv_npu_ocapi_ioda_controller_ops;
38547f2c39e9SFrederic Barrat 		break;
38557f2c39e9SFrederic Barrat 	default:
3856f9f83456SAlexey Kardashevskiy 		phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
385792ae0353SDaniel Axtens 		hose->controller_ops = pnv_pci_ioda_controller_ops;
3858f9f83456SAlexey Kardashevskiy 	}
3859ad30cb99SMichael Ellerman 
386038274637SYongji Xie 	ppc_md.pcibios_default_alignment = pnv_pci_default_alignment;
386138274637SYongji Xie 
38626e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
38636e628c7dSWei Yang 	ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
38645350ab3fSWei Yang 	ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
3865988fc3baSBryant G. Ly 	ppc_md.pcibios_sriov_enable = pnv_pcibios_sriov_enable;
3866988fc3baSBryant G. Ly 	ppc_md.pcibios_sriov_disable = pnv_pcibios_sriov_disable;
3867ad30cb99SMichael Ellerman #endif
3868ad30cb99SMichael Ellerman 
3869c40a4210SGavin Shan 	pci_add_flags(PCI_REASSIGN_ALL_RSRC);
3870184cd4a3SBenjamin Herrenschmidt 
3871184cd4a3SBenjamin Herrenschmidt 	/* Reset IODA tables to a clean state */
3872d1a85eeeSGavin Shan 	rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
3873184cd4a3SBenjamin Herrenschmidt 	if (rc)
3874f2c2cbccSJoe Perches 		pr_warn("  OPAL Error %ld performing IODA table reset !\n", rc);
3875361f2a2aSGavin Shan 
38766060e9eaSAndrew Donnellan 	/*
38776060e9eaSAndrew Donnellan 	 * If we're running in kdump kernel, the previous kernel never
3878361f2a2aSGavin Shan 	 * shutdown PCI devices correctly. We already got IODA table
3879361f2a2aSGavin Shan 	 * cleaned out. So we have to issue PHB reset to stop all PCI
388045baee14SGuilherme G. Piccoli 	 * transactions from previous kernel. The ppc_pci_reset_phbs
3881b174b4fbSOliver O'Halloran 	 * kernel parameter will force this reset too. Additionally,
3882b174b4fbSOliver O'Halloran 	 * if the IODA reset above failed then use a bigger hammer.
3883b174b4fbSOliver O'Halloran 	 * This can happen if we get a PHB fatal error in very early
3884b174b4fbSOliver O'Halloran 	 * boot.
3885361f2a2aSGavin Shan 	 */
3886b174b4fbSOliver O'Halloran 	if (is_kdump_kernel() || pci_reset_phbs || rc) {
3887361f2a2aSGavin Shan 		pr_info("  Issue PHB reset ...\n");
3888cadf364dSGavin Shan 		pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
3889cadf364dSGavin Shan 		pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
3890361f2a2aSGavin Shan 	}
3891262af557SGuo Chao 
38929e9e8935SGavin Shan 	/* Remove M64 resource if we can't configure it successfully */
38939e9e8935SGavin Shan 	if (!phb->init_m64 || phb->init_m64(phb))
3894262af557SGuo Chao 		hose->mem_resources[1].flags = 0;
3895184cd4a3SBenjamin Herrenschmidt }
3896184cd4a3SBenjamin Herrenschmidt 
389767975005SBjorn Helgaas void __init pnv_pci_init_ioda2_phb(struct device_node *np)
3898aa0c033fSGavin Shan {
3899e9cc17d4SGavin Shan 	pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
3900aa0c033fSGavin Shan }
3901aa0c033fSGavin Shan 
39025d2aa710SAlistair Popple void __init pnv_pci_init_npu_phb(struct device_node *np)
39035d2aa710SAlistair Popple {
39047f2c39e9SFrederic Barrat 	pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU_NVLINK);
39055d2aa710SAlistair Popple }
39065d2aa710SAlistair Popple 
39077f2c39e9SFrederic Barrat void __init pnv_pci_init_npu2_opencapi_phb(struct device_node *np)
39087f2c39e9SFrederic Barrat {
39097f2c39e9SFrederic Barrat 	pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU_OCAPI);
3910184cd4a3SBenjamin Herrenschmidt }
3911184cd4a3SBenjamin Herrenschmidt 
3912228c2f41SAndrew Donnellan static void pnv_npu2_opencapi_cfg_size_fixup(struct pci_dev *dev)
3913228c2f41SAndrew Donnellan {
3914228c2f41SAndrew Donnellan 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
3915228c2f41SAndrew Donnellan 	struct pnv_phb *phb = hose->private_data;
3916228c2f41SAndrew Donnellan 
3917228c2f41SAndrew Donnellan 	if (!machine_is(powernv))
3918228c2f41SAndrew Donnellan 		return;
3919228c2f41SAndrew Donnellan 
3920228c2f41SAndrew Donnellan 	if (phb->type == PNV_PHB_NPU_OCAPI)
3921228c2f41SAndrew Donnellan 		dev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
3922228c2f41SAndrew Donnellan }
3923228c2f41SAndrew Donnellan DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, pnv_npu2_opencapi_cfg_size_fixup);
3924228c2f41SAndrew Donnellan 
3925184cd4a3SBenjamin Herrenschmidt void __init pnv_pci_init_ioda_hub(struct device_node *np)
3926184cd4a3SBenjamin Herrenschmidt {
3927184cd4a3SBenjamin Herrenschmidt 	struct device_node *phbn;
3928184cd4a3SBenjamin Herrenschmidt 	const __be64 *prop64;
3929184cd4a3SBenjamin Herrenschmidt 	u64 hub_id;
3930184cd4a3SBenjamin Herrenschmidt 
3931b7c670d6SRob Herring 	pr_info("Probing IODA IO-Hub %pOF\n", np);
3932184cd4a3SBenjamin Herrenschmidt 
3933184cd4a3SBenjamin Herrenschmidt 	prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
3934184cd4a3SBenjamin Herrenschmidt 	if (!prop64) {
3935184cd4a3SBenjamin Herrenschmidt 		pr_err(" Missing \"ibm,opal-hubid\" property !\n");
3936184cd4a3SBenjamin Herrenschmidt 		return;
3937184cd4a3SBenjamin Herrenschmidt 	}
3938184cd4a3SBenjamin Herrenschmidt 	hub_id = be64_to_cpup(prop64);
3939184cd4a3SBenjamin Herrenschmidt 	pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
3940184cd4a3SBenjamin Herrenschmidt 
3941184cd4a3SBenjamin Herrenschmidt 	/* Count child PHBs */
3942184cd4a3SBenjamin Herrenschmidt 	for_each_child_of_node(np, phbn) {
3943184cd4a3SBenjamin Herrenschmidt 		/* Look for IODA1 PHBs */
3944184cd4a3SBenjamin Herrenschmidt 		if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
3945184cd4a3SBenjamin Herrenschmidt 			pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
3946184cd4a3SBenjamin Herrenschmidt 	}
3947184cd4a3SBenjamin Herrenschmidt }
3948