1// SPDX-License-Identifier: GPL-2.0+
2/*
3 * dts file for Xilinx ZynqMP ZCU106
4 *
5 * (C) Copyright 2016 - 2019, Xilinx, Inc.
6 *
7 * Michal Simek <michal.simek@xilinx.com>
8 */
9
10/dts-v1/;
11
12#include "zynqmp.dtsi"
13#include "zynqmp-clk-ccf.dtsi"
14#include <dt-bindings/input/input.h>
15#include <dt-bindings/gpio/gpio.h>
16#include <dt-bindings/phy/phy.h>
17
18/ {
19	model = "ZynqMP ZCU106 RevA";
20	compatible = "xlnx,zynqmp-zcu106-revA", "xlnx,zynqmp-zcu106", "xlnx,zynqmp";
21
22	aliases {
23		ethernet0 = &gem3;
24		i2c0 = &i2c0;
25		i2c1 = &i2c1;
26		mmc0 = &sdhci1;
27		rtc0 = &rtc;
28		serial0 = &uart0;
29		serial1 = &uart1;
30		serial2 = &dcc;
31	};
32
33	chosen {
34		bootargs = "earlycon";
35		stdout-path = "serial0:115200n8";
36	};
37
38	memory@0 {
39		device_type = "memory";
40		reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
41	};
42
43	gpio-keys {
44		compatible = "gpio-keys";
45		autorepeat;
46		sw19 {
47			label = "sw19";
48			gpios = <&gpio 22 GPIO_ACTIVE_HIGH>;
49			linux,code = <KEY_DOWN>;
50			wakeup-source;
51			autorepeat;
52		};
53	};
54
55	leds {
56		compatible = "gpio-leds";
57		heartbeat-led {
58			label = "heartbeat";
59			gpios = <&gpio 23 GPIO_ACTIVE_HIGH>;
60			linux,default-trigger = "heartbeat";
61		};
62	};
63
64	ina226-u76 {
65		compatible = "iio-hwmon";
66		io-channels = <&u76 0>, <&u76 1>, <&u76 2>, <&u76 3>;
67	};
68	ina226-u77 {
69		compatible = "iio-hwmon";
70		io-channels = <&u77 0>, <&u77 1>, <&u77 2>, <&u77 3>;
71	};
72	ina226-u78 {
73		compatible = "iio-hwmon";
74		io-channels = <&u78 0>, <&u78 1>, <&u78 2>, <&u78 3>;
75	};
76	ina226-u87 {
77		compatible = "iio-hwmon";
78		io-channels = <&u87 0>, <&u87 1>, <&u87 2>, <&u87 3>;
79	};
80	ina226-u85 {
81		compatible = "iio-hwmon";
82		io-channels = <&u85 0>, <&u85 1>, <&u85 2>, <&u85 3>;
83	};
84	ina226-u86 {
85		compatible = "iio-hwmon";
86		io-channels = <&u86 0>, <&u86 1>, <&u86 2>, <&u86 3>;
87	};
88	ina226-u93 {
89		compatible = "iio-hwmon";
90		io-channels = <&u93 0>, <&u93 1>, <&u93 2>, <&u93 3>;
91	};
92	ina226-u88 {
93		compatible = "iio-hwmon";
94		io-channels = <&u88 0>, <&u88 1>, <&u88 2>, <&u88 3>;
95	};
96	ina226-u15 {
97		compatible = "iio-hwmon";
98		io-channels = <&u15 0>, <&u15 1>, <&u15 2>, <&u15 3>;
99	};
100	ina226-u92 {
101		compatible = "iio-hwmon";
102		io-channels = <&u92 0>, <&u92 1>, <&u92 2>, <&u92 3>;
103	};
104	ina226-u79 {
105		compatible = "iio-hwmon";
106		io-channels = <&u79 0>, <&u79 1>, <&u79 2>, <&u79 3>;
107	};
108	ina226-u81 {
109		compatible = "iio-hwmon";
110		io-channels = <&u81 0>, <&u81 1>, <&u81 2>, <&u81 3>;
111	};
112	ina226-u80 {
113		compatible = "iio-hwmon";
114		io-channels = <&u80 0>, <&u80 1>, <&u80 2>, <&u80 3>;
115	};
116	ina226-u84 {
117		compatible = "iio-hwmon";
118		io-channels = <&u84 0>, <&u84 1>, <&u84 2>, <&u84 3>;
119	};
120	ina226-u16 {
121		compatible = "iio-hwmon";
122		io-channels = <&u16 0>, <&u16 1>, <&u16 2>, <&u16 3>;
123	};
124	ina226-u65 {
125		compatible = "iio-hwmon";
126		io-channels = <&u65 0>, <&u65 1>, <&u65 2>, <&u65 3>;
127	};
128	ina226-u74 {
129		compatible = "iio-hwmon";
130		io-channels = <&u74 0>, <&u74 1>, <&u74 2>, <&u74 3>;
131	};
132	ina226-u75 {
133		compatible = "iio-hwmon";
134		io-channels = <&u75 0>, <&u75 1>, <&u75 2>, <&u75 3>;
135	};
136
137	/* 48MHz reference crystal */
138	ref48: ref48M {
139		compatible = "fixed-clock";
140		#clock-cells = <0>;
141		clock-frequency = <48000000>;
142	};
143
144	refhdmi: refhdmi {
145		compatible = "fixed-clock";
146		#clock-cells = <0>;
147		clock-frequency = <114285000>;
148	};
149};
150
151&can1 {
152	status = "okay";
153};
154
155&dcc {
156	status = "okay";
157};
158
159/* fpd_dma clk 667MHz, lpd_dma 500MHz */
160&fpd_dma_chan1 {
161	status = "okay";
162};
163
164&fpd_dma_chan2 {
165	status = "okay";
166};
167
168&fpd_dma_chan3 {
169	status = "okay";
170};
171
172&fpd_dma_chan4 {
173	status = "okay";
174};
175
176&fpd_dma_chan5 {
177	status = "okay";
178};
179
180&fpd_dma_chan6 {
181	status = "okay";
182};
183
184&fpd_dma_chan7 {
185	status = "okay";
186};
187
188&fpd_dma_chan8 {
189	status = "okay";
190};
191
192&gem3 {
193	status = "okay";
194	phy-handle = <&phy0>;
195	phy-mode = "rgmii-id";
196	phy0: ethernet-phy@c {
197		reg = <0xc>;
198		ti,rx-internal-delay = <0x8>;
199		ti,tx-internal-delay = <0xa>;
200		ti,fifo-depth = <0x1>;
201		ti,dp83867-rxctrl-strap-quirk;
202	};
203};
204
205&gpio {
206	status = "okay";
207};
208
209&i2c0 {
210	status = "okay";
211	clock-frequency = <400000>;
212
213	tca6416_u97: gpio@20 {
214		compatible = "ti,tca6416";
215		reg = <0x20>;
216		gpio-controller; /* interrupt not connected */
217		#gpio-cells = <2>;
218		/*
219		 * IRQ not connected
220		 * Lines:
221		 * 0 - SFP_SI5328_INT_ALM
222		 * 1 - HDMI_SI5328_INT_ALM
223		 * 5 - IIC_MUX_RESET_B
224		 * 6 - GEM3_EXP_RESET_B
225		 * 10 - FMC_HPC0_PRSNT_M2C_B
226		 * 11 - FMC_HPC1_PRSNT_M2C_B
227		 * 2-4, 7, 12-17 - not connected
228		 */
229	};
230
231	tca6416_u61: gpio@21 {
232		compatible = "ti,tca6416";
233		reg = <0x21>;
234		gpio-controller;
235		#gpio-cells = <2>;
236		/*
237		 * IRQ not connected
238		 * Lines:
239		 * 0 - VCCPSPLL_EN
240		 * 1 - MGTRAVCC_EN
241		 * 2 - MGTRAVTT_EN
242		 * 3 - VCCPSDDRPLL_EN
243		 * 4 - MIO26_PMU_INPUT_LS
244		 * 5 - PL_PMBUS_ALERT
245		 * 6 - PS_PMBUS_ALERT
246		 * 7 - MAXIM_PMBUS_ALERT
247		 * 10 - PL_DDR4_VTERM_EN
248		 * 11 - PL_DDR4_VPP_2V5_EN
249		 * 12 - PS_DIMM_VDDQ_TO_PSVCCO_ON
250		 * 13 - PS_DIMM_SUSPEND_EN
251		 * 14 - PS_DDR4_VTERM_EN
252		 * 15 - PS_DDR4_VPP_2V5_EN
253		 * 16 - 17 - not connected
254		 */
255	};
256
257	i2c-mux@75 { /* u60 */
258		compatible = "nxp,pca9544";
259		#address-cells = <1>;
260		#size-cells = <0>;
261		reg = <0x75>;
262		i2c@0 {
263			#address-cells = <1>;
264			#size-cells = <0>;
265			reg = <0>;
266			/* PS_PMBUS */
267			u76: ina226@40 { /* u76 */
268				compatible = "ti,ina226";
269				#io-channel-cells = <1>;
270				label = "ina226-u76";
271				reg = <0x40>;
272				shunt-resistor = <5000>;
273			};
274			u77: ina226@41 { /* u77 */
275				compatible = "ti,ina226";
276				#io-channel-cells = <1>;
277				label = "ina226-u77";
278				reg = <0x41>;
279				shunt-resistor = <5000>;
280			};
281			u78: ina226@42 { /* u78 */
282				compatible = "ti,ina226";
283				#io-channel-cells = <1>;
284				label = "ina226-u78";
285				reg = <0x42>;
286				shunt-resistor = <5000>;
287			};
288			u87: ina226@43 { /* u87 */
289				compatible = "ti,ina226";
290				#io-channel-cells = <1>;
291				label = "ina226-u87";
292				reg = <0x43>;
293				shunt-resistor = <5000>;
294			};
295			u85: ina226@44 { /* u85 */
296				compatible = "ti,ina226";
297				#io-channel-cells = <1>;
298				label = "ina226-u85";
299				reg = <0x44>;
300				shunt-resistor = <5000>;
301			};
302			u86: ina226@45 { /* u86 */
303				compatible = "ti,ina226";
304				#io-channel-cells = <1>;
305				label = "ina226-u86";
306				reg = <0x45>;
307				shunt-resistor = <5000>;
308			};
309			u93: ina226@46 { /* u93 */
310				compatible = "ti,ina226";
311				#io-channel-cells = <1>;
312				label = "ina226-u93";
313				reg = <0x46>;
314				shunt-resistor = <5000>;
315			};
316			u88: ina226@47 { /* u88 */
317				compatible = "ti,ina226";
318				#io-channel-cells = <1>;
319				label = "ina226-u88";
320				reg = <0x47>;
321				shunt-resistor = <5000>;
322			};
323			u15: ina226@4a { /* u15 */
324				compatible = "ti,ina226";
325				#io-channel-cells = <1>;
326				label = "ina226-u15";
327				reg = <0x4a>;
328				shunt-resistor = <5000>;
329			};
330			u92: ina226@4b { /* u92 */
331				compatible = "ti,ina226";
332				#io-channel-cells = <1>;
333				label = "ina226-u92";
334				reg = <0x4b>;
335				shunt-resistor = <5000>;
336			};
337		};
338		i2c@1 {
339			#address-cells = <1>;
340			#size-cells = <0>;
341			reg = <1>;
342			/* PL_PMBUS */
343			u79: ina226@40 { /* u79 */
344				compatible = "ti,ina226";
345				#io-channel-cells = <1>;
346				label = "ina226-u79";
347				reg = <0x40>;
348				shunt-resistor = <2000>;
349			};
350			u81: ina226@41 { /* u81 */
351				compatible = "ti,ina226";
352				#io-channel-cells = <1>;
353				label = "ina226-u81";
354				reg = <0x41>;
355				shunt-resistor = <5000>;
356			};
357			u80: ina226@42 { /* u80 */
358				compatible = "ti,ina226";
359				#io-channel-cells = <1>;
360				label = "ina226-u80";
361				reg = <0x42>;
362				shunt-resistor = <5000>;
363			};
364			u84: ina226@43 { /* u84 */
365				compatible = "ti,ina226";
366				#io-channel-cells = <1>;
367				label = "ina226-u84";
368				reg = <0x43>;
369				shunt-resistor = <5000>;
370			};
371			u16: ina226@44 { /* u16 */
372				compatible = "ti,ina226";
373				#io-channel-cells = <1>;
374				label = "ina226-u16";
375				reg = <0x44>;
376				shunt-resistor = <5000>;
377			};
378			u65: ina226@45 { /* u65 */
379				compatible = "ti,ina226";
380				#io-channel-cells = <1>;
381				label = "ina226-u65";
382				reg = <0x45>;
383				shunt-resistor = <5000>;
384			};
385			u74: ina226@46 { /* u74 */
386				compatible = "ti,ina226";
387				#io-channel-cells = <1>;
388				label = "ina226-u74";
389				reg = <0x46>;
390				shunt-resistor = <5000>;
391			};
392			u75: ina226@47 { /* u75 */
393				compatible = "ti,ina226";
394				#io-channel-cells = <1>;
395				label = "ina226-u75";
396				reg = <0x47>;
397				shunt-resistor = <5000>;
398			};
399		};
400		i2c@2 {
401			#address-cells = <1>;
402			#size-cells = <0>;
403			reg = <2>;
404			/* MAXIM_PMBUS - 00 */
405			max15301@a { /* u46 */
406				compatible = "maxim,max15301";
407				reg = <0xa>;
408			};
409			max15303@b { /* u4 */
410				compatible = "maxim,max15303";
411				reg = <0xb>;
412			};
413			max15303@10 { /* u13 */
414				compatible = "maxim,max15303";
415				reg = <0x10>;
416			};
417			max15301@13 { /* u47 */
418				compatible = "maxim,max15301";
419				reg = <0x13>;
420			};
421			max15303@14 { /* u7 */
422				compatible = "maxim,max15303";
423				reg = <0x14>;
424			};
425			max15303@15 { /* u6 */
426				compatible = "maxim,max15303";
427				reg = <0x15>;
428			};
429			max15303@16 { /* u10 */
430				compatible = "maxim,max15303";
431				reg = <0x16>;
432			};
433			max15303@17 { /* u9 */
434				compatible = "maxim,max15303";
435				reg = <0x17>;
436			};
437			max15301@18 { /* u63 */
438				compatible = "maxim,max15301";
439				reg = <0x18>;
440			};
441			max15303@1a { /* u49 */
442				compatible = "maxim,max15303";
443				reg = <0x1a>;
444			};
445			max15303@1b { /* u8 */
446				compatible = "maxim,max15303";
447				reg = <0x1b>;
448			};
449			max15303@1d { /* u18 */
450				compatible = "maxim,max15303";
451				reg = <0x1d>;
452			};
453
454			max20751@72 { /* u95 */
455				compatible = "maxim,max20751";
456				reg = <0x72>;
457			};
458			max20751@73 { /* u96 */
459				compatible = "maxim,max20751";
460				reg = <0x73>;
461			};
462		};
463		/* Bus 3 is not connected */
464	};
465};
466
467&i2c1 {
468	status = "okay";
469	clock-frequency = <400000>;
470
471	/* PL i2c via PCA9306 - u45 */
472	i2c-mux@74 { /* u34 */
473		compatible = "nxp,pca9548";
474		#address-cells = <1>;
475		#size-cells = <0>;
476		reg = <0x74>;
477		i2c@0 {
478			#address-cells = <1>;
479			#size-cells = <0>;
480			reg = <0>;
481			/*
482			 * IIC_EEPROM 1kB memory which uses 256B blocks
483			 * where every block has different address.
484			 *    0 - 256B address 0x54
485			 * 256B - 512B address 0x55
486			 * 512B - 768B address 0x56
487			 * 768B - 1024B address 0x57
488			 */
489			eeprom: eeprom@54 { /* u23 */
490				compatible = "atmel,24c08";
491				reg = <0x54>;
492			};
493		};
494		i2c@1 {
495			#address-cells = <1>;
496			#size-cells = <0>;
497			reg = <1>;
498			si5341: clock-generator@36 { /* SI5341 - u69 */
499				compatible = "silabs,si5341";
500				reg = <0x36>;
501				#clock-cells = <2>;
502				#address-cells = <1>;
503				#size-cells = <0>;
504				clocks = <&ref48>;
505				clock-names = "xtal";
506				clock-output-names = "si5341";
507
508				si5341_0: out@0 {
509					/* refclk0 for PS-GT, used for DP */
510					reg = <0>;
511					always-on;
512				};
513				si5341_2: out@2 {
514					/* refclk2 for PS-GT, used for USB3 */
515					reg = <2>;
516					always-on;
517				};
518				si5341_3: out@3 {
519					/* refclk3 for PS-GT, used for SATA */
520					reg = <3>;
521					always-on;
522				};
523				si5341_6: out@6 {
524					/* refclk6 PL CLK125 */
525					reg = <6>;
526					always-on;
527				};
528				si5341_7: out@7 {
529					/* refclk7 PL CLK74 */
530					reg = <7>;
531					always-on;
532				};
533				si5341_9: out@9 {
534					/* refclk9 used for PS_REF_CLK 33.3 MHz */
535					reg = <9>;
536					always-on;
537				};
538			};
539
540		};
541		i2c@2 {
542			#address-cells = <1>;
543			#size-cells = <0>;
544			reg = <2>;
545			si570_1: clock-generator@5d { /* USER SI570 - u42 */
546				#clock-cells = <0>;
547				compatible = "silabs,si570";
548				reg = <0x5d>;
549				temperature-stability = <50>;
550				factory-fout = <300000000>;
551				clock-frequency = <300000000>;
552				clock-output-names = "si570_user";
553			};
554		};
555		i2c@3 {
556			#address-cells = <1>;
557			#size-cells = <0>;
558			reg = <3>;
559			si570_2: clock-generator@5d { /* USER MGT SI570 - u56 */
560				#clock-cells = <0>;
561				compatible = "silabs,si570";
562				reg = <0x5d>;
563				temperature-stability = <50>; /* copy from zc702 */
564				factory-fout = <156250000>;
565				clock-frequency = <148500000>;
566				clock-output-names = "si570_mgt";
567			};
568		};
569		i2c@4 {
570			#address-cells = <1>;
571			#size-cells = <0>;
572			reg = <4>;
573			si5328: clock-generator@69 {/* SI5328 - u20 */
574				reg = <0x69>;
575				/*
576				 * Chip has interrupt present connected to PL
577				 * interrupt-parent = <&>;
578				 * interrupts = <>;
579				 */
580				#address-cells = <1>;
581				#size-cells = <0>;
582				#clock-cells = <1>;
583				clocks = <&refhdmi>;
584				clock-names = "xtal";
585				clock-output-names = "si5328";
586
587				si5328_clk: clk0@0 {
588					reg = <0>;
589					clock-frequency = <27000000>;
590				};
591			};
592		};
593		i2c@5 {
594			#address-cells = <1>;
595			#size-cells = <0>;
596			reg = <5>; /* FAN controller */
597			temp@4c {/* lm96163 - u128 */
598				compatible = "national,lm96163";
599				reg = <0x4c>;
600			};
601		};
602		/* 6 - 7 unconnected */
603	};
604
605	i2c-mux@75 {
606		compatible = "nxp,pca9548"; /* u135 */
607		#address-cells = <1>;
608		#size-cells = <0>;
609		reg = <0x75>;
610
611		i2c@0 {
612			#address-cells = <1>;
613			#size-cells = <0>;
614			reg = <0>;
615			/* HPC0_IIC */
616		};
617		i2c@1 {
618			#address-cells = <1>;
619			#size-cells = <0>;
620			reg = <1>;
621			/* HPC1_IIC */
622		};
623		i2c@2 {
624			#address-cells = <1>;
625			#size-cells = <0>;
626			reg = <2>;
627			/* SYSMON */
628		};
629		i2c@3 {
630			#address-cells = <1>;
631			#size-cells = <0>;
632			reg = <3>;
633			/* DDR4 SODIMM */
634		};
635		i2c@4 {
636			#address-cells = <1>;
637			#size-cells = <0>;
638			reg = <4>;
639			/* SEP 3 */
640		};
641		i2c@5 {
642			#address-cells = <1>;
643			#size-cells = <0>;
644			reg = <5>;
645			/* SEP 2 */
646		};
647		i2c@6 {
648			#address-cells = <1>;
649			#size-cells = <0>;
650			reg = <6>;
651			/* SEP 1 */
652		};
653		i2c@7 {
654			#address-cells = <1>;
655			#size-cells = <0>;
656			reg = <7>;
657			/* SEP 0 */
658		};
659	};
660};
661
662&psgtr {
663	status = "okay";
664	/* nc, sata, usb3, dp */
665	clocks = <&si5341 0 3>, <&si5341 0 2>, <&si5341 0 0>;
666	clock-names = "ref1", "ref2", "ref3";
667};
668
669&rtc {
670	status = "okay";
671};
672
673&sata {
674	status = "okay";
675	/* SATA OOB timing settings */
676	ceva,p0-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
677	ceva,p0-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
678	ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
679	ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
680	ceva,p1-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
681	ceva,p1-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
682	ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
683	ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
684	phy-names = "sata-phy";
685	phys = <&psgtr 3 PHY_TYPE_SATA 1 1>;
686};
687
688/* SD1 with level shifter */
689&sdhci1 {
690	status = "okay";
691	no-1-8-v;
692};
693
694&uart0 {
695	status = "okay";
696};
697
698&uart1 {
699	status = "okay";
700};
701
702/* ULPI SMSC USB3320 */
703&usb0 {
704	status = "okay";
705	dr_mode = "host";
706};
707
708&watchdog0 {
709	status = "okay";
710};
711