1987da486SYoshihiro Shimoda// SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2987da486SYoshihiro Shimoda/*
3987da486SYoshihiro Shimoda * Device Tree Source for the R-Car V4H (R8A779G0) SoC
4987da486SYoshihiro Shimoda *
5987da486SYoshihiro Shimoda * Copyright (C) 2022 Renesas Electronics Corp.
6987da486SYoshihiro Shimoda */
7987da486SYoshihiro Shimoda
8987da486SYoshihiro Shimoda#include <dt-bindings/clock/r8a779g0-cpg-mssr.h>
9987da486SYoshihiro Shimoda#include <dt-bindings/interrupt-controller/arm-gic.h>
10987da486SYoshihiro Shimoda#include <dt-bindings/power/r8a779g0-sysc.h>
11987da486SYoshihiro Shimoda
12987da486SYoshihiro Shimoda/ {
13987da486SYoshihiro Shimoda	compatible = "renesas,r8a779g0";
14987da486SYoshihiro Shimoda	#address-cells = <2>;
15987da486SYoshihiro Shimoda	#size-cells = <2>;
16987da486SYoshihiro Shimoda
17987da486SYoshihiro Shimoda	cpus {
18987da486SYoshihiro Shimoda		#address-cells = <1>;
19987da486SYoshihiro Shimoda		#size-cells = <0>;
20987da486SYoshihiro Shimoda
21987da486SYoshihiro Shimoda		a76_0: cpu@0 {
22987da486SYoshihiro Shimoda			compatible = "arm,cortex-a76";
23987da486SYoshihiro Shimoda			reg = <0>;
24987da486SYoshihiro Shimoda			device_type = "cpu";
25987da486SYoshihiro Shimoda			power-domains = <&sysc R8A779G0_PD_A1E0D0C0>;
26987da486SYoshihiro Shimoda		};
27987da486SYoshihiro Shimoda	};
28987da486SYoshihiro Shimoda
29987da486SYoshihiro Shimoda	extal_clk: extal {
30987da486SYoshihiro Shimoda		compatible = "fixed-clock";
31987da486SYoshihiro Shimoda		#clock-cells = <0>;
32987da486SYoshihiro Shimoda		/* This value must be overridden by the board */
33987da486SYoshihiro Shimoda		clock-frequency = <0>;
34987da486SYoshihiro Shimoda	};
35987da486SYoshihiro Shimoda
36987da486SYoshihiro Shimoda	extalr_clk: extalr {
37987da486SYoshihiro Shimoda		compatible = "fixed-clock";
38987da486SYoshihiro Shimoda		#clock-cells = <0>;
39987da486SYoshihiro Shimoda		/* This value must be overridden by the board */
40987da486SYoshihiro Shimoda		clock-frequency = <0>;
41987da486SYoshihiro Shimoda	};
42987da486SYoshihiro Shimoda
43987da486SYoshihiro Shimoda	pmu_a76 {
44987da486SYoshihiro Shimoda		compatible = "arm,cortex-a76-pmu";
45987da486SYoshihiro Shimoda		interrupts-extended = <&gic GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>;
46987da486SYoshihiro Shimoda	};
47987da486SYoshihiro Shimoda
48987da486SYoshihiro Shimoda	/* External SCIF clock - to be overridden by boards that provide it */
49987da486SYoshihiro Shimoda	scif_clk: scif {
50987da486SYoshihiro Shimoda		compatible = "fixed-clock";
51987da486SYoshihiro Shimoda		#clock-cells = <0>;
52987da486SYoshihiro Shimoda		clock-frequency = <0>;
53987da486SYoshihiro Shimoda	};
54987da486SYoshihiro Shimoda
55987da486SYoshihiro Shimoda	soc: soc {
56987da486SYoshihiro Shimoda		compatible = "simple-bus";
57987da486SYoshihiro Shimoda		interrupt-parent = <&gic>;
58987da486SYoshihiro Shimoda		#address-cells = <2>;
59987da486SYoshihiro Shimoda		#size-cells = <2>;
60987da486SYoshihiro Shimoda		ranges;
61987da486SYoshihiro Shimoda
62a43306faSGeert Uytterhoeven		rwdt: watchdog@e6020000 {
63a43306faSGeert Uytterhoeven			compatible = "renesas,r8a779g0-wdt",
64a43306faSGeert Uytterhoeven				     "renesas,rcar-gen4-wdt";
65a43306faSGeert Uytterhoeven			reg = <0 0xe6020000 0 0x0c>;
66a43306faSGeert Uytterhoeven			interrupts = <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>;
67a43306faSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 907>;
68a43306faSGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
69a43306faSGeert Uytterhoeven			resets = <&cpg 907>;
70a43306faSGeert Uytterhoeven			status = "disabled";
71a43306faSGeert Uytterhoeven		};
72a43306faSGeert Uytterhoeven
734cebce25SGeert Uytterhoeven		pfc: pinctrl@e6050000 {
744cebce25SGeert Uytterhoeven			compatible = "renesas,pfc-r8a779g0";
754cebce25SGeert Uytterhoeven			reg = <0 0xe6050000 0 0x16c>, <0 0xe6050800 0 0x16c>,
764cebce25SGeert Uytterhoeven			      <0 0xe6058000 0 0x16c>, <0 0xe6058800 0 0x16c>,
774cebce25SGeert Uytterhoeven			      <0 0xe6060000 0 0x16c>, <0 0xe6060800 0 0x16c>,
784cebce25SGeert Uytterhoeven			      <0 0xe6061000 0 0x16c>, <0 0xe6061800 0 0x16c>,
794cebce25SGeert Uytterhoeven			      <0 0xe6068000 0 0x16c>;
804cebce25SGeert Uytterhoeven		};
814cebce25SGeert Uytterhoeven
82120c7a58SGeert Uytterhoeven		gpio0: gpio@e6050180 {
83120c7a58SGeert Uytterhoeven			compatible = "renesas,gpio-r8a779g0",
84120c7a58SGeert Uytterhoeven				     "renesas,rcar-gen4-gpio";
85120c7a58SGeert Uytterhoeven			reg = <0 0xe6050180 0 0x54>;
86120c7a58SGeert Uytterhoeven			interrupts = <GIC_SPI 619 IRQ_TYPE_LEVEL_HIGH>;
87120c7a58SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 915>;
88120c7a58SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
89120c7a58SGeert Uytterhoeven			resets = <&cpg 915>;
90120c7a58SGeert Uytterhoeven			gpio-controller;
91120c7a58SGeert Uytterhoeven			#gpio-cells = <2>;
92120c7a58SGeert Uytterhoeven			gpio-ranges = <&pfc 0 0 19>;
93120c7a58SGeert Uytterhoeven			interrupt-controller;
94120c7a58SGeert Uytterhoeven			#interrupt-cells = <2>;
95120c7a58SGeert Uytterhoeven		};
96120c7a58SGeert Uytterhoeven
97120c7a58SGeert Uytterhoeven		gpio1: gpio@e6050980 {
98120c7a58SGeert Uytterhoeven			compatible = "renesas,gpio-r8a779g0",
99120c7a58SGeert Uytterhoeven				     "renesas,rcar-gen4-gpio";
100120c7a58SGeert Uytterhoeven			reg = <0 0xe6050980 0 0x54>;
101120c7a58SGeert Uytterhoeven			interrupts = <GIC_SPI 623 IRQ_TYPE_LEVEL_HIGH>;
102120c7a58SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 915>;
103120c7a58SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
104120c7a58SGeert Uytterhoeven			resets = <&cpg 915>;
105120c7a58SGeert Uytterhoeven			gpio-controller;
106120c7a58SGeert Uytterhoeven			#gpio-cells = <2>;
107120c7a58SGeert Uytterhoeven			gpio-ranges = <&pfc 0 32 29>;
108120c7a58SGeert Uytterhoeven			interrupt-controller;
109120c7a58SGeert Uytterhoeven			#interrupt-cells = <2>;
110120c7a58SGeert Uytterhoeven		};
111120c7a58SGeert Uytterhoeven
112120c7a58SGeert Uytterhoeven		gpio2: gpio@e6058180 {
113120c7a58SGeert Uytterhoeven			compatible = "renesas,gpio-r8a779g0",
114120c7a58SGeert Uytterhoeven				     "renesas,rcar-gen4-gpio";
115120c7a58SGeert Uytterhoeven			reg = <0 0xe6058180 0 0x54>;
116120c7a58SGeert Uytterhoeven			interrupts = <GIC_SPI 627 IRQ_TYPE_LEVEL_HIGH>;
117120c7a58SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 916>;
118120c7a58SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
119120c7a58SGeert Uytterhoeven			resets = <&cpg 916>;
120120c7a58SGeert Uytterhoeven			gpio-controller;
121120c7a58SGeert Uytterhoeven			#gpio-cells = <2>;
122120c7a58SGeert Uytterhoeven			gpio-ranges = <&pfc 0 64 20>;
123120c7a58SGeert Uytterhoeven			interrupt-controller;
124120c7a58SGeert Uytterhoeven			#interrupt-cells = <2>;
125120c7a58SGeert Uytterhoeven		};
126120c7a58SGeert Uytterhoeven
127120c7a58SGeert Uytterhoeven		gpio3: gpio@e6058980 {
128120c7a58SGeert Uytterhoeven			compatible = "renesas,gpio-r8a779g0",
129120c7a58SGeert Uytterhoeven				     "renesas,rcar-gen4-gpio";
130120c7a58SGeert Uytterhoeven			reg = <0 0xe6058980 0 0x54>;
131120c7a58SGeert Uytterhoeven			interrupts = <GIC_SPI 631 IRQ_TYPE_LEVEL_HIGH>;
132120c7a58SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 916>;
133120c7a58SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
134120c7a58SGeert Uytterhoeven			resets = <&cpg 916>;
135120c7a58SGeert Uytterhoeven			gpio-controller;
136120c7a58SGeert Uytterhoeven			#gpio-cells = <2>;
137120c7a58SGeert Uytterhoeven			gpio-ranges = <&pfc 0 96 30>;
138120c7a58SGeert Uytterhoeven			interrupt-controller;
139120c7a58SGeert Uytterhoeven			#interrupt-cells = <2>;
140120c7a58SGeert Uytterhoeven		};
141120c7a58SGeert Uytterhoeven
142120c7a58SGeert Uytterhoeven		gpio4: gpio@e6060180 {
143120c7a58SGeert Uytterhoeven			compatible = "renesas,gpio-r8a779g0",
144120c7a58SGeert Uytterhoeven				     "renesas,rcar-gen4-gpio";
145120c7a58SGeert Uytterhoeven			reg = <0 0xe6060180 0 0x54>;
146120c7a58SGeert Uytterhoeven			interrupts = <GIC_SPI 635 IRQ_TYPE_LEVEL_HIGH>;
147120c7a58SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 917>;
148120c7a58SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
149120c7a58SGeert Uytterhoeven			resets = <&cpg 917>;
150120c7a58SGeert Uytterhoeven			gpio-controller;
151120c7a58SGeert Uytterhoeven			#gpio-cells = <2>;
152120c7a58SGeert Uytterhoeven			gpio-ranges = <&pfc 0 128 25>;
153120c7a58SGeert Uytterhoeven			interrupt-controller;
154120c7a58SGeert Uytterhoeven			#interrupt-cells = <2>;
155120c7a58SGeert Uytterhoeven		};
156120c7a58SGeert Uytterhoeven
157120c7a58SGeert Uytterhoeven		gpio5: gpio@e6060980 {
158120c7a58SGeert Uytterhoeven			compatible = "renesas,gpio-r8a779g0",
159120c7a58SGeert Uytterhoeven				     "renesas,rcar-gen4-gpio";
160120c7a58SGeert Uytterhoeven			reg = <0 0xe6060980 0 0x54>;
161120c7a58SGeert Uytterhoeven			interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH>;
162120c7a58SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 917>;
163120c7a58SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
164120c7a58SGeert Uytterhoeven			resets = <&cpg 917>;
165120c7a58SGeert Uytterhoeven			gpio-controller;
166120c7a58SGeert Uytterhoeven			#gpio-cells = <2>;
167120c7a58SGeert Uytterhoeven			gpio-ranges = <&pfc 0 160 21>;
168120c7a58SGeert Uytterhoeven			interrupt-controller;
169120c7a58SGeert Uytterhoeven			#interrupt-cells = <2>;
170120c7a58SGeert Uytterhoeven		};
171120c7a58SGeert Uytterhoeven
172120c7a58SGeert Uytterhoeven		gpio6: gpio@e6061180 {
173120c7a58SGeert Uytterhoeven			compatible = "renesas,gpio-r8a779g0",
174120c7a58SGeert Uytterhoeven				     "renesas,rcar-gen4-gpio";
175120c7a58SGeert Uytterhoeven			reg = <0 0xe6061180 0 0x54>;
176120c7a58SGeert Uytterhoeven			interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH>;
177120c7a58SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 917>;
178120c7a58SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
179120c7a58SGeert Uytterhoeven			resets = <&cpg 917>;
180120c7a58SGeert Uytterhoeven			gpio-controller;
181120c7a58SGeert Uytterhoeven			#gpio-cells = <2>;
182120c7a58SGeert Uytterhoeven			gpio-ranges = <&pfc 0 192 21>;
183120c7a58SGeert Uytterhoeven			interrupt-controller;
184120c7a58SGeert Uytterhoeven			#interrupt-cells = <2>;
185120c7a58SGeert Uytterhoeven		};
186120c7a58SGeert Uytterhoeven
187120c7a58SGeert Uytterhoeven		gpio7: gpio@e6061980 {
188120c7a58SGeert Uytterhoeven			compatible = "renesas,gpio-r8a779g0",
189120c7a58SGeert Uytterhoeven				     "renesas,rcar-gen4-gpio";
190120c7a58SGeert Uytterhoeven			reg = <0 0xe6061980 0 0x54>;
191120c7a58SGeert Uytterhoeven			interrupts = <GIC_SPI 647 IRQ_TYPE_LEVEL_HIGH>;
192120c7a58SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 917>;
193120c7a58SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
194120c7a58SGeert Uytterhoeven			resets = <&cpg 917>;
195120c7a58SGeert Uytterhoeven			gpio-controller;
196120c7a58SGeert Uytterhoeven			#gpio-cells = <2>;
197120c7a58SGeert Uytterhoeven			gpio-ranges = <&pfc 0 224 21>;
198120c7a58SGeert Uytterhoeven			interrupt-controller;
199120c7a58SGeert Uytterhoeven			#interrupt-cells = <2>;
200120c7a58SGeert Uytterhoeven		};
201120c7a58SGeert Uytterhoeven
202120c7a58SGeert Uytterhoeven		gpio8: gpio@e6068180 {
203120c7a58SGeert Uytterhoeven			compatible = "renesas,gpio-r8a779g0",
204120c7a58SGeert Uytterhoeven				     "renesas,rcar-gen4-gpio";
205120c7a58SGeert Uytterhoeven			reg = <0 0xe6068180 0 0x54>;
206120c7a58SGeert Uytterhoeven			interrupts = <GIC_SPI 651 IRQ_TYPE_LEVEL_HIGH>;
207120c7a58SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 918>;
208120c7a58SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
209120c7a58SGeert Uytterhoeven			resets = <&cpg 918>;
210120c7a58SGeert Uytterhoeven			gpio-controller;
211120c7a58SGeert Uytterhoeven			#gpio-cells = <2>;
212120c7a58SGeert Uytterhoeven			gpio-ranges = <&pfc 0 256 14>;
213120c7a58SGeert Uytterhoeven			interrupt-controller;
214120c7a58SGeert Uytterhoeven			#interrupt-cells = <2>;
215120c7a58SGeert Uytterhoeven		};
216120c7a58SGeert Uytterhoeven
217987da486SYoshihiro Shimoda		cpg: clock-controller@e6150000 {
218987da486SYoshihiro Shimoda			compatible = "renesas,r8a779g0-cpg-mssr";
219987da486SYoshihiro Shimoda			reg = <0 0xe6150000 0 0x4000>;
220987da486SYoshihiro Shimoda			clocks = <&extal_clk>, <&extalr_clk>;
221987da486SYoshihiro Shimoda			clock-names = "extal", "extalr";
222987da486SYoshihiro Shimoda			#clock-cells = <2>;
223987da486SYoshihiro Shimoda			#power-domain-cells = <0>;
224987da486SYoshihiro Shimoda			#reset-cells = <1>;
225987da486SYoshihiro Shimoda		};
226987da486SYoshihiro Shimoda
227987da486SYoshihiro Shimoda		rst: reset-controller@e6160000 {
228987da486SYoshihiro Shimoda			compatible = "renesas,r8a779g0-rst";
229987da486SYoshihiro Shimoda			reg = <0 0xe6160000 0 0x4000>;
230987da486SYoshihiro Shimoda		};
231987da486SYoshihiro Shimoda
232987da486SYoshihiro Shimoda		sysc: system-controller@e6180000 {
233987da486SYoshihiro Shimoda			compatible = "renesas,r8a779g0-sysc";
234987da486SYoshihiro Shimoda			reg = <0 0xe6180000 0 0x4000>;
235987da486SYoshihiro Shimoda			#power-domain-cells = <1>;
236987da486SYoshihiro Shimoda		};
237987da486SYoshihiro Shimoda
238ff77ba05SGeert Uytterhoeven		i2c0: i2c@e6500000 {
239ff77ba05SGeert Uytterhoeven			compatible = "renesas,i2c-r8a779g0",
240ff77ba05SGeert Uytterhoeven				     "renesas,rcar-gen4-i2c";
241ff77ba05SGeert Uytterhoeven			reg = <0 0xe6500000 0 0x40>;
242ff77ba05SGeert Uytterhoeven			interrupts = <GIC_SPI 610 IRQ_TYPE_LEVEL_HIGH>;
243ff77ba05SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 518>;
244ff77ba05SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
245ff77ba05SGeert Uytterhoeven			resets = <&cpg 518>;
246ff77ba05SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <110>;
247ff77ba05SGeert Uytterhoeven			#address-cells = <1>;
248ff77ba05SGeert Uytterhoeven			#size-cells = <0>;
249ff77ba05SGeert Uytterhoeven			status = "disabled";
250ff77ba05SGeert Uytterhoeven		};
251ff77ba05SGeert Uytterhoeven
252ff77ba05SGeert Uytterhoeven		i2c1: i2c@e6508000 {
253ff77ba05SGeert Uytterhoeven			compatible = "renesas,i2c-r8a779g0",
254ff77ba05SGeert Uytterhoeven				     "renesas,rcar-gen4-i2c";
255ff77ba05SGeert Uytterhoeven			reg = <0 0xe6508000 0 0x40>;
256ff77ba05SGeert Uytterhoeven			interrupts = <GIC_SPI 611 IRQ_TYPE_LEVEL_HIGH>;
257ff77ba05SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 519>;
258ff77ba05SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
259ff77ba05SGeert Uytterhoeven			resets = <&cpg 519>;
260ff77ba05SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <110>;
261ff77ba05SGeert Uytterhoeven			#address-cells = <1>;
262ff77ba05SGeert Uytterhoeven			#size-cells = <0>;
263ff77ba05SGeert Uytterhoeven			status = "disabled";
264ff77ba05SGeert Uytterhoeven		};
265ff77ba05SGeert Uytterhoeven
266ff77ba05SGeert Uytterhoeven		i2c2: i2c@e6510000 {
267ff77ba05SGeert Uytterhoeven			compatible = "renesas,i2c-r8a779g0",
268ff77ba05SGeert Uytterhoeven				     "renesas,rcar-gen4-i2c";
269ff77ba05SGeert Uytterhoeven			reg = <0 0xe6510000 0 0x40>;
270ff77ba05SGeert Uytterhoeven			interrupts = <GIC_SPI 612 IRQ_TYPE_LEVEL_HIGH>;
271ff77ba05SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 520>;
272ff77ba05SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
273ff77ba05SGeert Uytterhoeven			resets = <&cpg 520>;
274ff77ba05SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <110>;
275ff77ba05SGeert Uytterhoeven			#address-cells = <1>;
276ff77ba05SGeert Uytterhoeven			#size-cells = <0>;
277ff77ba05SGeert Uytterhoeven			status = "disabled";
278ff77ba05SGeert Uytterhoeven		};
279ff77ba05SGeert Uytterhoeven
280ff77ba05SGeert Uytterhoeven		i2c3: i2c@e66d0000 {
281ff77ba05SGeert Uytterhoeven			compatible = "renesas,i2c-r8a779g0",
282ff77ba05SGeert Uytterhoeven				     "renesas,rcar-gen4-i2c";
283ff77ba05SGeert Uytterhoeven			reg = <0 0xe66d0000 0 0x40>;
284ff77ba05SGeert Uytterhoeven			interrupts = <GIC_SPI 613 IRQ_TYPE_LEVEL_HIGH>;
285ff77ba05SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 521>;
286ff77ba05SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
287ff77ba05SGeert Uytterhoeven			resets = <&cpg 521>;
288ff77ba05SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <110>;
289ff77ba05SGeert Uytterhoeven			#address-cells = <1>;
290ff77ba05SGeert Uytterhoeven			#size-cells = <0>;
291ff77ba05SGeert Uytterhoeven			status = "disabled";
292ff77ba05SGeert Uytterhoeven		};
293ff77ba05SGeert Uytterhoeven
294ff77ba05SGeert Uytterhoeven		i2c4: i2c@e66d8000 {
295ff77ba05SGeert Uytterhoeven			compatible = "renesas,i2c-r8a779g0",
296ff77ba05SGeert Uytterhoeven				     "renesas,rcar-gen4-i2c";
297ff77ba05SGeert Uytterhoeven			reg = <0 0xe66d8000 0 0x40>;
298ff77ba05SGeert Uytterhoeven			interrupts = <GIC_SPI 614 IRQ_TYPE_LEVEL_HIGH>;
299ff77ba05SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 522>;
300ff77ba05SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
301ff77ba05SGeert Uytterhoeven			resets = <&cpg 522>;
302ff77ba05SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <110>;
303ff77ba05SGeert Uytterhoeven			#address-cells = <1>;
304ff77ba05SGeert Uytterhoeven			#size-cells = <0>;
305ff77ba05SGeert Uytterhoeven			status = "disabled";
306ff77ba05SGeert Uytterhoeven		};
307ff77ba05SGeert Uytterhoeven
308ff77ba05SGeert Uytterhoeven		i2c5: i2c@e66e0000 {
309ff77ba05SGeert Uytterhoeven			compatible = "renesas,i2c-r8a779g0",
310ff77ba05SGeert Uytterhoeven				     "renesas,rcar-gen4-i2c";
311ff77ba05SGeert Uytterhoeven			reg = <0 0xe66e0000 0 0x40>;
312ff77ba05SGeert Uytterhoeven			interrupts = <GIC_SPI 615 IRQ_TYPE_LEVEL_HIGH>;
313ff77ba05SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 523>;
314ff77ba05SGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
315ff77ba05SGeert Uytterhoeven			resets = <&cpg 523>;
316ff77ba05SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <110>;
317ff77ba05SGeert Uytterhoeven			#address-cells = <1>;
318ff77ba05SGeert Uytterhoeven			#size-cells = <0>;
319ff77ba05SGeert Uytterhoeven			status = "disabled";
320ff77ba05SGeert Uytterhoeven		};
321ff77ba05SGeert Uytterhoeven
322987da486SYoshihiro Shimoda		hscif0: serial@e6540000 {
323987da486SYoshihiro Shimoda			compatible = "renesas,hscif-r8a779g0",
324987da486SYoshihiro Shimoda				     "renesas,rcar-gen4-hscif",
325987da486SYoshihiro Shimoda				     "renesas,hscif";
326987da486SYoshihiro Shimoda			reg = <0 0xe6540000 0 96>;
327ab2866f1SGeert Uytterhoeven			interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
328987da486SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 514>,
329987da486SYoshihiro Shimoda				 <&cpg CPG_CORE R8A779G0_CLK_S0D3_PER>,
330987da486SYoshihiro Shimoda				 <&scif_clk>;
331987da486SYoshihiro Shimoda			clock-names = "fck", "brg_int", "scif_clk";
332987da486SYoshihiro Shimoda			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
333987da486SYoshihiro Shimoda			resets = <&cpg 514>;
334987da486SYoshihiro Shimoda			status = "disabled";
335987da486SYoshihiro Shimoda		};
336987da486SYoshihiro Shimoda
337*848c82dbSGeert Uytterhoeven		avb0: ethernet@e6800000 {
338*848c82dbSGeert Uytterhoeven			compatible = "renesas,etheravb-r8a779g0",
339*848c82dbSGeert Uytterhoeven				     "renesas,etheravb-rcar-gen4";
340*848c82dbSGeert Uytterhoeven			reg = <0 0xe6800000 0 0x800>;
341*848c82dbSGeert Uytterhoeven			interrupts = <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
342*848c82dbSGeert Uytterhoeven				     <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
343*848c82dbSGeert Uytterhoeven				     <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
344*848c82dbSGeert Uytterhoeven				     <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
345*848c82dbSGeert Uytterhoeven				     <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
346*848c82dbSGeert Uytterhoeven				     <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
347*848c82dbSGeert Uytterhoeven				     <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
348*848c82dbSGeert Uytterhoeven				     <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
349*848c82dbSGeert Uytterhoeven				     <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
350*848c82dbSGeert Uytterhoeven				     <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
351*848c82dbSGeert Uytterhoeven				     <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
352*848c82dbSGeert Uytterhoeven				     <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
353*848c82dbSGeert Uytterhoeven				     <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
354*848c82dbSGeert Uytterhoeven				     <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>,
355*848c82dbSGeert Uytterhoeven				     <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>,
356*848c82dbSGeert Uytterhoeven				     <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>,
357*848c82dbSGeert Uytterhoeven				     <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH>,
358*848c82dbSGeert Uytterhoeven				     <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>,
359*848c82dbSGeert Uytterhoeven				     <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>,
360*848c82dbSGeert Uytterhoeven				     <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>,
361*848c82dbSGeert Uytterhoeven				     <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>,
362*848c82dbSGeert Uytterhoeven				     <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>,
363*848c82dbSGeert Uytterhoeven				     <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>,
364*848c82dbSGeert Uytterhoeven				     <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>,
365*848c82dbSGeert Uytterhoeven				     <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
366*848c82dbSGeert Uytterhoeven			interrupt-names = "ch0", "ch1", "ch2", "ch3", "ch4",
367*848c82dbSGeert Uytterhoeven					  "ch5", "ch6", "ch7", "ch8", "ch9",
368*848c82dbSGeert Uytterhoeven					  "ch10", "ch11", "ch12", "ch13",
369*848c82dbSGeert Uytterhoeven					  "ch14", "ch15", "ch16", "ch17",
370*848c82dbSGeert Uytterhoeven					  "ch18", "ch19", "ch20", "ch21",
371*848c82dbSGeert Uytterhoeven					  "ch22", "ch23", "ch24";
372*848c82dbSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 211>;
373*848c82dbSGeert Uytterhoeven			clock-names = "fck";
374*848c82dbSGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
375*848c82dbSGeert Uytterhoeven			resets = <&cpg 211>;
376*848c82dbSGeert Uytterhoeven			phy-mode = "rgmii";
377*848c82dbSGeert Uytterhoeven			rx-internal-delay-ps = <0>;
378*848c82dbSGeert Uytterhoeven			tx-internal-delay-ps = <0>;
379*848c82dbSGeert Uytterhoeven			#address-cells = <1>;
380*848c82dbSGeert Uytterhoeven			#size-cells = <0>;
381*848c82dbSGeert Uytterhoeven			status = "disabled";
382*848c82dbSGeert Uytterhoeven		};
383*848c82dbSGeert Uytterhoeven
384*848c82dbSGeert Uytterhoeven		avb1: ethernet@e6810000 {
385*848c82dbSGeert Uytterhoeven			compatible = "renesas,etheravb-r8a779g0",
386*848c82dbSGeert Uytterhoeven				     "renesas,etheravb-rcar-gen4";
387*848c82dbSGeert Uytterhoeven			reg = <0 0xe6810000 0 0x800>;
388*848c82dbSGeert Uytterhoeven			interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>,
389*848c82dbSGeert Uytterhoeven				     <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>,
390*848c82dbSGeert Uytterhoeven				     <GIC_SPI 362 IRQ_TYPE_LEVEL_HIGH>,
391*848c82dbSGeert Uytterhoeven				     <GIC_SPI 363 IRQ_TYPE_LEVEL_HIGH>,
392*848c82dbSGeert Uytterhoeven				     <GIC_SPI 364 IRQ_TYPE_LEVEL_HIGH>,
393*848c82dbSGeert Uytterhoeven				     <GIC_SPI 365 IRQ_TYPE_LEVEL_HIGH>,
394*848c82dbSGeert Uytterhoeven				     <GIC_SPI 366 IRQ_TYPE_LEVEL_HIGH>,
395*848c82dbSGeert Uytterhoeven				     <GIC_SPI 367 IRQ_TYPE_LEVEL_HIGH>,
396*848c82dbSGeert Uytterhoeven				     <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>,
397*848c82dbSGeert Uytterhoeven				     <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>,
398*848c82dbSGeert Uytterhoeven				     <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>,
399*848c82dbSGeert Uytterhoeven				     <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>,
400*848c82dbSGeert Uytterhoeven				     <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>,
401*848c82dbSGeert Uytterhoeven				     <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>,
402*848c82dbSGeert Uytterhoeven				     <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>,
403*848c82dbSGeert Uytterhoeven				     <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>,
404*848c82dbSGeert Uytterhoeven				     <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>,
405*848c82dbSGeert Uytterhoeven				     <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>,
406*848c82dbSGeert Uytterhoeven				     <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>,
407*848c82dbSGeert Uytterhoeven				     <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>,
408*848c82dbSGeert Uytterhoeven				     <GIC_SPI 380 IRQ_TYPE_LEVEL_HIGH>,
409*848c82dbSGeert Uytterhoeven				     <GIC_SPI 381 IRQ_TYPE_LEVEL_HIGH>,
410*848c82dbSGeert Uytterhoeven				     <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>,
411*848c82dbSGeert Uytterhoeven				     <GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>,
412*848c82dbSGeert Uytterhoeven				     <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>;
413*848c82dbSGeert Uytterhoeven			interrupt-names = "ch0", "ch1", "ch2", "ch3", "ch4",
414*848c82dbSGeert Uytterhoeven					  "ch5", "ch6", "ch7", "ch8", "ch9",
415*848c82dbSGeert Uytterhoeven					  "ch10", "ch11", "ch12", "ch13",
416*848c82dbSGeert Uytterhoeven					  "ch14", "ch15", "ch16", "ch17",
417*848c82dbSGeert Uytterhoeven					  "ch18", "ch19", "ch20", "ch21",
418*848c82dbSGeert Uytterhoeven					  "ch22", "ch23", "ch24";
419*848c82dbSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 212>;
420*848c82dbSGeert Uytterhoeven			clock-names = "fck";
421*848c82dbSGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
422*848c82dbSGeert Uytterhoeven			resets = <&cpg 212>;
423*848c82dbSGeert Uytterhoeven			phy-mode = "rgmii";
424*848c82dbSGeert Uytterhoeven			rx-internal-delay-ps = <0>;
425*848c82dbSGeert Uytterhoeven			tx-internal-delay-ps = <0>;
426*848c82dbSGeert Uytterhoeven			#address-cells = <1>;
427*848c82dbSGeert Uytterhoeven			#size-cells = <0>;
428*848c82dbSGeert Uytterhoeven			status = "disabled";
429*848c82dbSGeert Uytterhoeven		};
430*848c82dbSGeert Uytterhoeven
431*848c82dbSGeert Uytterhoeven		avb2: ethernet@e6820000 {
432*848c82dbSGeert Uytterhoeven			compatible = "renesas,etheravb-r8a779g0",
433*848c82dbSGeert Uytterhoeven				     "renesas,etheravb-rcar-gen4";
434*848c82dbSGeert Uytterhoeven			reg = <0 0xe6820000 0 0x1000>;
435*848c82dbSGeert Uytterhoeven			interrupts = <GIC_SPI 385 IRQ_TYPE_LEVEL_HIGH>,
436*848c82dbSGeert Uytterhoeven				     <GIC_SPI 386 IRQ_TYPE_LEVEL_HIGH>,
437*848c82dbSGeert Uytterhoeven				     <GIC_SPI 387 IRQ_TYPE_LEVEL_HIGH>,
438*848c82dbSGeert Uytterhoeven				     <GIC_SPI 388 IRQ_TYPE_LEVEL_HIGH>,
439*848c82dbSGeert Uytterhoeven				     <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>,
440*848c82dbSGeert Uytterhoeven				     <GIC_SPI 390 IRQ_TYPE_LEVEL_HIGH>,
441*848c82dbSGeert Uytterhoeven				     <GIC_SPI 391 IRQ_TYPE_LEVEL_HIGH>,
442*848c82dbSGeert Uytterhoeven				     <GIC_SPI 392 IRQ_TYPE_LEVEL_HIGH>,
443*848c82dbSGeert Uytterhoeven				     <GIC_SPI 393 IRQ_TYPE_LEVEL_HIGH>,
444*848c82dbSGeert Uytterhoeven				     <GIC_SPI 394 IRQ_TYPE_LEVEL_HIGH>,
445*848c82dbSGeert Uytterhoeven				     <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>,
446*848c82dbSGeert Uytterhoeven				     <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>,
447*848c82dbSGeert Uytterhoeven				     <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>,
448*848c82dbSGeert Uytterhoeven				     <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
449*848c82dbSGeert Uytterhoeven				     <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
450*848c82dbSGeert Uytterhoeven				     <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
451*848c82dbSGeert Uytterhoeven				     <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
452*848c82dbSGeert Uytterhoeven				     <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
453*848c82dbSGeert Uytterhoeven				     <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
454*848c82dbSGeert Uytterhoeven				     <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
455*848c82dbSGeert Uytterhoeven				     <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>,
456*848c82dbSGeert Uytterhoeven				     <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>,
457*848c82dbSGeert Uytterhoeven				     <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>,
458*848c82dbSGeert Uytterhoeven				     <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>,
459*848c82dbSGeert Uytterhoeven				     <GIC_SPI 409 IRQ_TYPE_LEVEL_HIGH>;
460*848c82dbSGeert Uytterhoeven			interrupt-names = "ch0", "ch1", "ch2", "ch3", "ch4",
461*848c82dbSGeert Uytterhoeven					  "ch5", "ch6", "ch7", "ch8", "ch9",
462*848c82dbSGeert Uytterhoeven					  "ch10", "ch11", "ch12", "ch13",
463*848c82dbSGeert Uytterhoeven					  "ch14", "ch15", "ch16", "ch17",
464*848c82dbSGeert Uytterhoeven					  "ch18", "ch19", "ch20", "ch21",
465*848c82dbSGeert Uytterhoeven					  "ch22", "ch23", "ch24";
466*848c82dbSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 213>;
467*848c82dbSGeert Uytterhoeven			clock-names = "fck";
468*848c82dbSGeert Uytterhoeven			power-domains = <&sysc R8A779G0_PD_ALWAYS_ON>;
469*848c82dbSGeert Uytterhoeven			resets = <&cpg 213>;
470*848c82dbSGeert Uytterhoeven			phy-mode = "rgmii";
471*848c82dbSGeert Uytterhoeven			rx-internal-delay-ps = <0>;
472*848c82dbSGeert Uytterhoeven			tx-internal-delay-ps = <0>;
473*848c82dbSGeert Uytterhoeven			#address-cells = <1>;
474*848c82dbSGeert Uytterhoeven			#size-cells = <0>;
475*848c82dbSGeert Uytterhoeven			status = "disabled";
476*848c82dbSGeert Uytterhoeven		};
477*848c82dbSGeert Uytterhoeven
478987da486SYoshihiro Shimoda		gic: interrupt-controller@f1000000 {
479987da486SYoshihiro Shimoda			compatible = "arm,gic-v3";
480987da486SYoshihiro Shimoda			#interrupt-cells = <3>;
481987da486SYoshihiro Shimoda			#address-cells = <0>;
482987da486SYoshihiro Shimoda			interrupt-controller;
483987da486SYoshihiro Shimoda			reg = <0x0 0xf1000000 0 0x20000>,
484987da486SYoshihiro Shimoda			      <0x0 0xf1060000 0 0x110000>;
485987da486SYoshihiro Shimoda			interrupts = <GIC_PPI 9
486987da486SYoshihiro Shimoda				      (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>;
487987da486SYoshihiro Shimoda		};
488987da486SYoshihiro Shimoda
489987da486SYoshihiro Shimoda		prr: chipid@fff00044 {
490987da486SYoshihiro Shimoda			compatible = "renesas,prr";
491987da486SYoshihiro Shimoda			reg = <0 0xfff00044 0 4>;
492987da486SYoshihiro Shimoda		};
493987da486SYoshihiro Shimoda	};
494987da486SYoshihiro Shimoda
495987da486SYoshihiro Shimoda	timer {
496987da486SYoshihiro Shimoda		compatible = "arm,armv8-timer";
497987da486SYoshihiro Shimoda		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
498987da486SYoshihiro Shimoda				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
499987da486SYoshihiro Shimoda				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
500987da486SYoshihiro Shimoda				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>;
501987da486SYoshihiro Shimoda	};
502987da486SYoshihiro Shimoda};
503