1// SPDX-License-Identifier: BSD-3-Clause 2/* 3 * sc7280 SoC device tree source 4 * 5 * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved. 6 */ 7#include <dt-bindings/clock/qcom,camcc-sc7280.h> 8#include <dt-bindings/clock/qcom,dispcc-sc7280.h> 9#include <dt-bindings/clock/qcom,gcc-sc7280.h> 10#include <dt-bindings/clock/qcom,gpucc-sc7280.h> 11#include <dt-bindings/clock/qcom,lpassaudiocc-sc7280.h> 12#include <dt-bindings/clock/qcom,lpasscorecc-sc7280.h> 13#include <dt-bindings/clock/qcom,rpmh.h> 14#include <dt-bindings/clock/qcom,videocc-sc7280.h> 15#include <dt-bindings/dma/qcom-gpi.h> 16#include <dt-bindings/gpio/gpio.h> 17#include <dt-bindings/interconnect/qcom,osm-l3.h> 18#include <dt-bindings/interconnect/qcom,sc7280.h> 19#include <dt-bindings/interrupt-controller/arm-gic.h> 20#include <dt-bindings/mailbox/qcom-ipcc.h> 21#include <dt-bindings/power/qcom-rpmpd.h> 22#include <dt-bindings/reset/qcom,sdm845-aoss.h> 23#include <dt-bindings/reset/qcom,sdm845-pdc.h> 24#include <dt-bindings/soc/qcom,rpmh-rsc.h> 25#include <dt-bindings/thermal/thermal.h> 26 27/ { 28 interrupt-parent = <&intc>; 29 30 #address-cells = <2>; 31 #size-cells = <2>; 32 33 chosen { }; 34 35 aliases { 36 i2c0 = &i2c0; 37 i2c1 = &i2c1; 38 i2c2 = &i2c2; 39 i2c3 = &i2c3; 40 i2c4 = &i2c4; 41 i2c5 = &i2c5; 42 i2c6 = &i2c6; 43 i2c7 = &i2c7; 44 i2c8 = &i2c8; 45 i2c9 = &i2c9; 46 i2c10 = &i2c10; 47 i2c11 = &i2c11; 48 i2c12 = &i2c12; 49 i2c13 = &i2c13; 50 i2c14 = &i2c14; 51 i2c15 = &i2c15; 52 mmc1 = &sdhc_1; 53 mmc2 = &sdhc_2; 54 spi0 = &spi0; 55 spi1 = &spi1; 56 spi2 = &spi2; 57 spi3 = &spi3; 58 spi4 = &spi4; 59 spi5 = &spi5; 60 spi6 = &spi6; 61 spi7 = &spi7; 62 spi8 = &spi8; 63 spi9 = &spi9; 64 spi10 = &spi10; 65 spi11 = &spi11; 66 spi12 = &spi12; 67 spi13 = &spi13; 68 spi14 = &spi14; 69 spi15 = &spi15; 70 }; 71 72 clocks { 73 xo_board: xo-board { 74 compatible = "fixed-clock"; 75 clock-frequency = <76800000>; 76 #clock-cells = <0>; 77 }; 78 79 sleep_clk: sleep-clk { 80 compatible = "fixed-clock"; 81 clock-frequency = <32000>; 82 #clock-cells = <0>; 83 }; 84 }; 85 86 reserved-memory { 87 #address-cells = <2>; 88 #size-cells = <2>; 89 ranges; 90 91 wlan_ce_mem: memory@4cd000 { 92 no-map; 93 reg = <0x0 0x004cd000 0x0 0x1000>; 94 }; 95 96 hyp_mem: memory@80000000 { 97 reg = <0x0 0x80000000 0x0 0x600000>; 98 no-map; 99 }; 100 101 xbl_mem: memory@80600000 { 102 reg = <0x0 0x80600000 0x0 0x200000>; 103 no-map; 104 }; 105 106 aop_mem: memory@80800000 { 107 reg = <0x0 0x80800000 0x0 0x60000>; 108 no-map; 109 }; 110 111 aop_cmd_db_mem: memory@80860000 { 112 reg = <0x0 0x80860000 0x0 0x20000>; 113 compatible = "qcom,cmd-db"; 114 no-map; 115 }; 116 117 reserved_xbl_uefi_log: memory@80880000 { 118 reg = <0x0 0x80884000 0x0 0x10000>; 119 no-map; 120 }; 121 122 sec_apps_mem: memory@808ff000 { 123 reg = <0x0 0x808ff000 0x0 0x1000>; 124 no-map; 125 }; 126 127 smem_mem: memory@80900000 { 128 reg = <0x0 0x80900000 0x0 0x200000>; 129 no-map; 130 }; 131 132 cpucp_mem: memory@80b00000 { 133 no-map; 134 reg = <0x0 0x80b00000 0x0 0x100000>; 135 }; 136 137 wlan_fw_mem: memory@80c00000 { 138 reg = <0x0 0x80c00000 0x0 0xc00000>; 139 no-map; 140 }; 141 142 video_mem: memory@8b200000 { 143 reg = <0x0 0x8b200000 0x0 0x500000>; 144 no-map; 145 }; 146 147 ipa_fw_mem: memory@8b700000 { 148 reg = <0 0x8b700000 0 0x10000>; 149 no-map; 150 }; 151 152 rmtfs_mem: memory@9c900000 { 153 compatible = "qcom,rmtfs-mem"; 154 reg = <0x0 0x9c900000 0x0 0x280000>; 155 no-map; 156 157 qcom,client-id = <1>; 158 qcom,vmid = <15>; 159 }; 160 }; 161 162 cpus { 163 #address-cells = <2>; 164 #size-cells = <0>; 165 166 CPU0: cpu@0 { 167 device_type = "cpu"; 168 compatible = "arm,kryo"; 169 reg = <0x0 0x0>; 170 enable-method = "psci"; 171 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 172 &LITTLE_CPU_SLEEP_1 173 &CLUSTER_SLEEP_0>; 174 next-level-cache = <&L2_0>; 175 operating-points-v2 = <&cpu0_opp_table>; 176 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 177 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 178 qcom,freq-domain = <&cpufreq_hw 0>; 179 #cooling-cells = <2>; 180 L2_0: l2-cache { 181 compatible = "cache"; 182 next-level-cache = <&L3_0>; 183 L3_0: l3-cache { 184 compatible = "cache"; 185 }; 186 }; 187 }; 188 189 CPU1: cpu@100 { 190 device_type = "cpu"; 191 compatible = "arm,kryo"; 192 reg = <0x0 0x100>; 193 enable-method = "psci"; 194 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 195 &LITTLE_CPU_SLEEP_1 196 &CLUSTER_SLEEP_0>; 197 next-level-cache = <&L2_100>; 198 operating-points-v2 = <&cpu0_opp_table>; 199 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 200 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 201 qcom,freq-domain = <&cpufreq_hw 0>; 202 #cooling-cells = <2>; 203 L2_100: l2-cache { 204 compatible = "cache"; 205 next-level-cache = <&L3_0>; 206 }; 207 }; 208 209 CPU2: cpu@200 { 210 device_type = "cpu"; 211 compatible = "arm,kryo"; 212 reg = <0x0 0x200>; 213 enable-method = "psci"; 214 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 215 &LITTLE_CPU_SLEEP_1 216 &CLUSTER_SLEEP_0>; 217 next-level-cache = <&L2_200>; 218 operating-points-v2 = <&cpu0_opp_table>; 219 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 220 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 221 qcom,freq-domain = <&cpufreq_hw 0>; 222 #cooling-cells = <2>; 223 L2_200: l2-cache { 224 compatible = "cache"; 225 next-level-cache = <&L3_0>; 226 }; 227 }; 228 229 CPU3: cpu@300 { 230 device_type = "cpu"; 231 compatible = "arm,kryo"; 232 reg = <0x0 0x300>; 233 enable-method = "psci"; 234 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 235 &LITTLE_CPU_SLEEP_1 236 &CLUSTER_SLEEP_0>; 237 next-level-cache = <&L2_300>; 238 operating-points-v2 = <&cpu0_opp_table>; 239 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 240 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 241 qcom,freq-domain = <&cpufreq_hw 0>; 242 #cooling-cells = <2>; 243 L2_300: l2-cache { 244 compatible = "cache"; 245 next-level-cache = <&L3_0>; 246 }; 247 }; 248 249 CPU4: cpu@400 { 250 device_type = "cpu"; 251 compatible = "arm,kryo"; 252 reg = <0x0 0x400>; 253 enable-method = "psci"; 254 cpu-idle-states = <&BIG_CPU_SLEEP_0 255 &BIG_CPU_SLEEP_1 256 &CLUSTER_SLEEP_0>; 257 next-level-cache = <&L2_400>; 258 operating-points-v2 = <&cpu4_opp_table>; 259 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 260 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 261 qcom,freq-domain = <&cpufreq_hw 1>; 262 #cooling-cells = <2>; 263 L2_400: l2-cache { 264 compatible = "cache"; 265 next-level-cache = <&L3_0>; 266 }; 267 }; 268 269 CPU5: cpu@500 { 270 device_type = "cpu"; 271 compatible = "arm,kryo"; 272 reg = <0x0 0x500>; 273 enable-method = "psci"; 274 cpu-idle-states = <&BIG_CPU_SLEEP_0 275 &BIG_CPU_SLEEP_1 276 &CLUSTER_SLEEP_0>; 277 next-level-cache = <&L2_500>; 278 operating-points-v2 = <&cpu4_opp_table>; 279 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 280 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 281 qcom,freq-domain = <&cpufreq_hw 1>; 282 #cooling-cells = <2>; 283 L2_500: l2-cache { 284 compatible = "cache"; 285 next-level-cache = <&L3_0>; 286 }; 287 }; 288 289 CPU6: cpu@600 { 290 device_type = "cpu"; 291 compatible = "arm,kryo"; 292 reg = <0x0 0x600>; 293 enable-method = "psci"; 294 cpu-idle-states = <&BIG_CPU_SLEEP_0 295 &BIG_CPU_SLEEP_1 296 &CLUSTER_SLEEP_0>; 297 next-level-cache = <&L2_600>; 298 operating-points-v2 = <&cpu4_opp_table>; 299 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 300 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 301 qcom,freq-domain = <&cpufreq_hw 1>; 302 #cooling-cells = <2>; 303 L2_600: l2-cache { 304 compatible = "cache"; 305 next-level-cache = <&L3_0>; 306 }; 307 }; 308 309 CPU7: cpu@700 { 310 device_type = "cpu"; 311 compatible = "arm,kryo"; 312 reg = <0x0 0x700>; 313 enable-method = "psci"; 314 cpu-idle-states = <&BIG_CPU_SLEEP_0 315 &BIG_CPU_SLEEP_1 316 &CLUSTER_SLEEP_0>; 317 next-level-cache = <&L2_700>; 318 operating-points-v2 = <&cpu7_opp_table>; 319 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 320 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 321 qcom,freq-domain = <&cpufreq_hw 2>; 322 #cooling-cells = <2>; 323 L2_700: l2-cache { 324 compatible = "cache"; 325 next-level-cache = <&L3_0>; 326 }; 327 }; 328 329 cpu-map { 330 cluster0 { 331 core0 { 332 cpu = <&CPU0>; 333 }; 334 335 core1 { 336 cpu = <&CPU1>; 337 }; 338 339 core2 { 340 cpu = <&CPU2>; 341 }; 342 343 core3 { 344 cpu = <&CPU3>; 345 }; 346 347 core4 { 348 cpu = <&CPU4>; 349 }; 350 351 core5 { 352 cpu = <&CPU5>; 353 }; 354 355 core6 { 356 cpu = <&CPU6>; 357 }; 358 359 core7 { 360 cpu = <&CPU7>; 361 }; 362 }; 363 }; 364 365 idle-states { 366 entry-method = "psci"; 367 368 LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 { 369 compatible = "arm,idle-state"; 370 idle-state-name = "little-power-down"; 371 arm,psci-suspend-param = <0x40000003>; 372 entry-latency-us = <549>; 373 exit-latency-us = <901>; 374 min-residency-us = <1774>; 375 local-timer-stop; 376 }; 377 378 LITTLE_CPU_SLEEP_1: cpu-sleep-0-1 { 379 compatible = "arm,idle-state"; 380 idle-state-name = "little-rail-power-down"; 381 arm,psci-suspend-param = <0x40000004>; 382 entry-latency-us = <702>; 383 exit-latency-us = <915>; 384 min-residency-us = <4001>; 385 local-timer-stop; 386 }; 387 388 BIG_CPU_SLEEP_0: cpu-sleep-1-0 { 389 compatible = "arm,idle-state"; 390 idle-state-name = "big-power-down"; 391 arm,psci-suspend-param = <0x40000003>; 392 entry-latency-us = <523>; 393 exit-latency-us = <1244>; 394 min-residency-us = <2207>; 395 local-timer-stop; 396 }; 397 398 BIG_CPU_SLEEP_1: cpu-sleep-1-1 { 399 compatible = "arm,idle-state"; 400 idle-state-name = "big-rail-power-down"; 401 arm,psci-suspend-param = <0x40000004>; 402 entry-latency-us = <526>; 403 exit-latency-us = <1854>; 404 min-residency-us = <5555>; 405 local-timer-stop; 406 }; 407 408 CLUSTER_SLEEP_0: cluster-sleep-0 { 409 compatible = "arm,idle-state"; 410 idle-state-name = "cluster-power-down"; 411 arm,psci-suspend-param = <0x40003444>; 412 entry-latency-us = <3263>; 413 exit-latency-us = <6562>; 414 min-residency-us = <9926>; 415 local-timer-stop; 416 }; 417 }; 418 }; 419 420 cpu0_opp_table: opp-table-cpu0 { 421 compatible = "operating-points-v2"; 422 opp-shared; 423 424 cpu0_opp_300mhz: opp-300000000 { 425 opp-hz = /bits/ 64 <300000000>; 426 opp-peak-kBps = <800000 9600000>; 427 }; 428 429 cpu0_opp_691mhz: opp-691200000 { 430 opp-hz = /bits/ 64 <691200000>; 431 opp-peak-kBps = <800000 17817600>; 432 }; 433 434 cpu0_opp_806mhz: opp-806400000 { 435 opp-hz = /bits/ 64 <806400000>; 436 opp-peak-kBps = <800000 20889600>; 437 }; 438 439 cpu0_opp_941mhz: opp-940800000 { 440 opp-hz = /bits/ 64 <940800000>; 441 opp-peak-kBps = <1804000 24576000>; 442 }; 443 444 cpu0_opp_1152mhz: opp-1152000000 { 445 opp-hz = /bits/ 64 <1152000000>; 446 opp-peak-kBps = <2188000 27033600>; 447 }; 448 449 cpu0_opp_1325mhz: opp-1324800000 { 450 opp-hz = /bits/ 64 <1324800000>; 451 opp-peak-kBps = <2188000 33792000>; 452 }; 453 454 cpu0_opp_1517mhz: opp-1516800000 { 455 opp-hz = /bits/ 64 <1516800000>; 456 opp-peak-kBps = <3072000 38092800>; 457 }; 458 459 cpu0_opp_1651mhz: opp-1651200000 { 460 opp-hz = /bits/ 64 <1651200000>; 461 opp-peak-kBps = <3072000 41779200>; 462 }; 463 464 cpu0_opp_1805mhz: opp-1804800000 { 465 opp-hz = /bits/ 64 <1804800000>; 466 opp-peak-kBps = <4068000 48537600>; 467 }; 468 469 cpu0_opp_1958mhz: opp-1958400000 { 470 opp-hz = /bits/ 64 <1958400000>; 471 opp-peak-kBps = <4068000 48537600>; 472 }; 473 474 cpu0_opp_2016mhz: opp-2016000000 { 475 opp-hz = /bits/ 64 <2016000000>; 476 opp-peak-kBps = <6220000 48537600>; 477 }; 478 }; 479 480 cpu4_opp_table: opp-table-cpu4 { 481 compatible = "operating-points-v2"; 482 opp-shared; 483 484 cpu4_opp_691mhz: opp-691200000 { 485 opp-hz = /bits/ 64 <691200000>; 486 opp-peak-kBps = <1804000 9600000>; 487 }; 488 489 cpu4_opp_941mhz: opp-940800000 { 490 opp-hz = /bits/ 64 <940800000>; 491 opp-peak-kBps = <2188000 17817600>; 492 }; 493 494 cpu4_opp_1229mhz: opp-1228800000 { 495 opp-hz = /bits/ 64 <1228800000>; 496 opp-peak-kBps = <4068000 24576000>; 497 }; 498 499 cpu4_opp_1344mhz: opp-1344000000 { 500 opp-hz = /bits/ 64 <1344000000>; 501 opp-peak-kBps = <4068000 24576000>; 502 }; 503 504 cpu4_opp_1517mhz: opp-1516800000 { 505 opp-hz = /bits/ 64 <1516800000>; 506 opp-peak-kBps = <4068000 24576000>; 507 }; 508 509 cpu4_opp_1651mhz: opp-1651200000 { 510 opp-hz = /bits/ 64 <1651200000>; 511 opp-peak-kBps = <6220000 38092800>; 512 }; 513 514 cpu4_opp_1901mhz: opp-1900800000 { 515 opp-hz = /bits/ 64 <1900800000>; 516 opp-peak-kBps = <6220000 44851200>; 517 }; 518 519 cpu4_opp_2054mhz: opp-2054400000 { 520 opp-hz = /bits/ 64 <2054400000>; 521 opp-peak-kBps = <6220000 44851200>; 522 }; 523 524 cpu4_opp_2112mhz: opp-2112000000 { 525 opp-hz = /bits/ 64 <2112000000>; 526 opp-peak-kBps = <6220000 44851200>; 527 }; 528 529 cpu4_opp_2131mhz: opp-2131200000 { 530 opp-hz = /bits/ 64 <2131200000>; 531 opp-peak-kBps = <6220000 44851200>; 532 }; 533 534 cpu4_opp_2208mhz: opp-2208000000 { 535 opp-hz = /bits/ 64 <2208000000>; 536 opp-peak-kBps = <6220000 44851200>; 537 }; 538 539 cpu4_opp_2400mhz: opp-2400000000 { 540 opp-hz = /bits/ 64 <2400000000>; 541 opp-peak-kBps = <8532000 48537600>; 542 }; 543 544 cpu4_opp_2611mhz: opp-2611200000 { 545 opp-hz = /bits/ 64 <2611200000>; 546 opp-peak-kBps = <8532000 48537600>; 547 }; 548 }; 549 550 cpu7_opp_table: opp-table-cpu7 { 551 compatible = "operating-points-v2"; 552 opp-shared; 553 554 cpu7_opp_806mhz: opp-806400000 { 555 opp-hz = /bits/ 64 <806400000>; 556 opp-peak-kBps = <1804000 9600000>; 557 }; 558 559 cpu7_opp_1056mhz: opp-1056000000 { 560 opp-hz = /bits/ 64 <1056000000>; 561 opp-peak-kBps = <2188000 17817600>; 562 }; 563 564 cpu7_opp_1325mhz: opp-1324800000 { 565 opp-hz = /bits/ 64 <1324800000>; 566 opp-peak-kBps = <4068000 24576000>; 567 }; 568 569 cpu7_opp_1517mhz: opp-1516800000 { 570 opp-hz = /bits/ 64 <1516800000>; 571 opp-peak-kBps = <4068000 24576000>; 572 }; 573 574 cpu7_opp_1766mhz: opp-1766400000 { 575 opp-hz = /bits/ 64 <1766400000>; 576 opp-peak-kBps = <6220000 38092800>; 577 }; 578 579 cpu7_opp_1862mhz: opp-1862400000 { 580 opp-hz = /bits/ 64 <1862400000>; 581 opp-peak-kBps = <6220000 38092800>; 582 }; 583 584 cpu7_opp_2035mhz: opp-2035200000 { 585 opp-hz = /bits/ 64 <2035200000>; 586 opp-peak-kBps = <6220000 38092800>; 587 }; 588 589 cpu7_opp_2112mhz: opp-2112000000 { 590 opp-hz = /bits/ 64 <2112000000>; 591 opp-peak-kBps = <6220000 44851200>; 592 }; 593 594 cpu7_opp_2208mhz: opp-2208000000 { 595 opp-hz = /bits/ 64 <2208000000>; 596 opp-peak-kBps = <6220000 44851200>; 597 }; 598 599 cpu7_opp_2381mhz: opp-2380800000 { 600 opp-hz = /bits/ 64 <2380800000>; 601 opp-peak-kBps = <6832000 44851200>; 602 }; 603 604 cpu7_opp_2400mhz: opp-2400000000 { 605 opp-hz = /bits/ 64 <2400000000>; 606 opp-peak-kBps = <8532000 48537600>; 607 }; 608 609 cpu7_opp_2515mhz: opp-2515200000 { 610 opp-hz = /bits/ 64 <2515200000>; 611 opp-peak-kBps = <8532000 48537600>; 612 }; 613 614 cpu7_opp_2707mhz: opp-2707200000 { 615 opp-hz = /bits/ 64 <2707200000>; 616 opp-peak-kBps = <8532000 48537600>; 617 }; 618 619 cpu7_opp_3014mhz: opp-3014400000 { 620 opp-hz = /bits/ 64 <3014400000>; 621 opp-peak-kBps = <8532000 48537600>; 622 }; 623 }; 624 625 memory@80000000 { 626 device_type = "memory"; 627 /* We expect the bootloader to fill in the size */ 628 reg = <0 0x80000000 0 0>; 629 }; 630 631 firmware { 632 scm { 633 compatible = "qcom,scm-sc7280", "qcom,scm"; 634 }; 635 }; 636 637 clk_virt: interconnect { 638 compatible = "qcom,sc7280-clk-virt"; 639 #interconnect-cells = <2>; 640 qcom,bcm-voters = <&apps_bcm_voter>; 641 }; 642 643 smem { 644 compatible = "qcom,smem"; 645 memory-region = <&smem_mem>; 646 hwlocks = <&tcsr_mutex 3>; 647 }; 648 649 smp2p-adsp { 650 compatible = "qcom,smp2p"; 651 qcom,smem = <443>, <429>; 652 interrupts-extended = <&ipcc IPCC_CLIENT_LPASS 653 IPCC_MPROC_SIGNAL_SMP2P 654 IRQ_TYPE_EDGE_RISING>; 655 mboxes = <&ipcc IPCC_CLIENT_LPASS 656 IPCC_MPROC_SIGNAL_SMP2P>; 657 658 qcom,local-pid = <0>; 659 qcom,remote-pid = <2>; 660 661 adsp_smp2p_out: master-kernel { 662 qcom,entry-name = "master-kernel"; 663 #qcom,smem-state-cells = <1>; 664 }; 665 666 adsp_smp2p_in: slave-kernel { 667 qcom,entry-name = "slave-kernel"; 668 interrupt-controller; 669 #interrupt-cells = <2>; 670 }; 671 }; 672 673 smp2p-cdsp { 674 compatible = "qcom,smp2p"; 675 qcom,smem = <94>, <432>; 676 interrupts-extended = <&ipcc IPCC_CLIENT_CDSP 677 IPCC_MPROC_SIGNAL_SMP2P 678 IRQ_TYPE_EDGE_RISING>; 679 mboxes = <&ipcc IPCC_CLIENT_CDSP 680 IPCC_MPROC_SIGNAL_SMP2P>; 681 682 qcom,local-pid = <0>; 683 qcom,remote-pid = <5>; 684 685 cdsp_smp2p_out: master-kernel { 686 qcom,entry-name = "master-kernel"; 687 #qcom,smem-state-cells = <1>; 688 }; 689 690 cdsp_smp2p_in: slave-kernel { 691 qcom,entry-name = "slave-kernel"; 692 interrupt-controller; 693 #interrupt-cells = <2>; 694 }; 695 }; 696 697 smp2p-mpss { 698 compatible = "qcom,smp2p"; 699 qcom,smem = <435>, <428>; 700 interrupts-extended = <&ipcc IPCC_CLIENT_MPSS 701 IPCC_MPROC_SIGNAL_SMP2P 702 IRQ_TYPE_EDGE_RISING>; 703 mboxes = <&ipcc IPCC_CLIENT_MPSS 704 IPCC_MPROC_SIGNAL_SMP2P>; 705 706 qcom,local-pid = <0>; 707 qcom,remote-pid = <1>; 708 709 modem_smp2p_out: master-kernel { 710 qcom,entry-name = "master-kernel"; 711 #qcom,smem-state-cells = <1>; 712 }; 713 714 modem_smp2p_in: slave-kernel { 715 qcom,entry-name = "slave-kernel"; 716 interrupt-controller; 717 #interrupt-cells = <2>; 718 }; 719 720 ipa_smp2p_out: ipa-ap-to-modem { 721 qcom,entry-name = "ipa"; 722 #qcom,smem-state-cells = <1>; 723 }; 724 725 ipa_smp2p_in: ipa-modem-to-ap { 726 qcom,entry-name = "ipa"; 727 interrupt-controller; 728 #interrupt-cells = <2>; 729 }; 730 }; 731 732 smp2p-wpss { 733 compatible = "qcom,smp2p"; 734 qcom,smem = <617>, <616>; 735 interrupts-extended = <&ipcc IPCC_CLIENT_WPSS 736 IPCC_MPROC_SIGNAL_SMP2P 737 IRQ_TYPE_EDGE_RISING>; 738 mboxes = <&ipcc IPCC_CLIENT_WPSS 739 IPCC_MPROC_SIGNAL_SMP2P>; 740 741 qcom,local-pid = <0>; 742 qcom,remote-pid = <13>; 743 744 wpss_smp2p_out: master-kernel { 745 qcom,entry-name = "master-kernel"; 746 #qcom,smem-state-cells = <1>; 747 }; 748 749 wpss_smp2p_in: slave-kernel { 750 qcom,entry-name = "slave-kernel"; 751 interrupt-controller; 752 #interrupt-cells = <2>; 753 }; 754 }; 755 756 pmu { 757 compatible = "arm,armv8-pmuv3"; 758 interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>; 759 }; 760 761 psci { 762 compatible = "arm,psci-1.0"; 763 method = "smc"; 764 }; 765 766 qspi_opp_table: opp-table-qspi { 767 compatible = "operating-points-v2"; 768 769 opp-75000000 { 770 opp-hz = /bits/ 64 <75000000>; 771 required-opps = <&rpmhpd_opp_low_svs>; 772 }; 773 774 opp-150000000 { 775 opp-hz = /bits/ 64 <150000000>; 776 required-opps = <&rpmhpd_opp_svs>; 777 }; 778 779 opp-200000000 { 780 opp-hz = /bits/ 64 <200000000>; 781 required-opps = <&rpmhpd_opp_svs_l1>; 782 }; 783 784 opp-300000000 { 785 opp-hz = /bits/ 64 <300000000>; 786 required-opps = <&rpmhpd_opp_nom>; 787 }; 788 }; 789 790 qup_opp_table: opp-table-qup { 791 compatible = "operating-points-v2"; 792 793 opp-75000000 { 794 opp-hz = /bits/ 64 <75000000>; 795 required-opps = <&rpmhpd_opp_low_svs>; 796 }; 797 798 opp-100000000 { 799 opp-hz = /bits/ 64 <100000000>; 800 required-opps = <&rpmhpd_opp_svs>; 801 }; 802 803 opp-128000000 { 804 opp-hz = /bits/ 64 <128000000>; 805 required-opps = <&rpmhpd_opp_nom>; 806 }; 807 }; 808 809 soc: soc@0 { 810 #address-cells = <2>; 811 #size-cells = <2>; 812 ranges = <0 0 0 0 0x10 0>; 813 dma-ranges = <0 0 0 0 0x10 0>; 814 compatible = "simple-bus"; 815 816 gcc: clock-controller@100000 { 817 compatible = "qcom,gcc-sc7280"; 818 reg = <0 0x00100000 0 0x1f0000>; 819 clocks = <&rpmhcc RPMH_CXO_CLK>, 820 <&rpmhcc RPMH_CXO_CLK_A>, <&sleep_clk>, 821 <0>, <&pcie1_lane>, 822 <0>, <0>, <0>, <0>; 823 clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk", 824 "pcie_0_pipe_clk", "pcie_1_pipe_clk", 825 "ufs_phy_rx_symbol_0_clk", "ufs_phy_rx_symbol_1_clk", 826 "ufs_phy_tx_symbol_0_clk", 827 "usb3_phy_wrapper_gcc_usb30_pipe_clk"; 828 #clock-cells = <1>; 829 #reset-cells = <1>; 830 #power-domain-cells = <1>; 831 }; 832 833 ipcc: mailbox@408000 { 834 compatible = "qcom,sc7280-ipcc", "qcom,ipcc"; 835 reg = <0 0x00408000 0 0x1000>; 836 interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>; 837 interrupt-controller; 838 #interrupt-cells = <3>; 839 #mbox-cells = <2>; 840 }; 841 842 qfprom: efuse@784000 { 843 compatible = "qcom,sc7280-qfprom", "qcom,qfprom"; 844 reg = <0 0x00784000 0 0xa20>, 845 <0 0x00780000 0 0xa20>, 846 <0 0x00782000 0 0x120>, 847 <0 0x00786000 0 0x1fff>; 848 clocks = <&gcc GCC_SEC_CTRL_CLK_SRC>; 849 clock-names = "core"; 850 power-domains = <&rpmhpd SC7280_MX>; 851 #address-cells = <1>; 852 #size-cells = <1>; 853 854 gpu_speed_bin: gpu_speed_bin@1e9 { 855 reg = <0x1e9 0x2>; 856 bits = <5 8>; 857 }; 858 }; 859 860 sdhc_1: mmc@7c4000 { 861 compatible = "qcom,sc7280-sdhci", "qcom,sdhci-msm-v5"; 862 pinctrl-names = "default", "sleep"; 863 pinctrl-0 = <&sdc1_clk>, <&sdc1_cmd>, <&sdc1_data>, <&sdc1_rclk>; 864 pinctrl-1 = <&sdc1_clk_sleep>, <&sdc1_cmd_sleep>, <&sdc1_data_sleep>, <&sdc1_rclk_sleep>; 865 status = "disabled"; 866 867 reg = <0 0x007c4000 0 0x1000>, 868 <0 0x007c5000 0 0x1000>; 869 reg-names = "hc", "cqhci"; 870 871 iommus = <&apps_smmu 0xc0 0x0>; 872 interrupts = <GIC_SPI 652 IRQ_TYPE_LEVEL_HIGH>, 873 <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH>; 874 interrupt-names = "hc_irq", "pwr_irq"; 875 876 clocks = <&gcc GCC_SDCC1_AHB_CLK>, 877 <&gcc GCC_SDCC1_APPS_CLK>, 878 <&rpmhcc RPMH_CXO_CLK>; 879 clock-names = "iface", "core", "xo"; 880 interconnects = <&aggre1_noc MASTER_SDCC_1 0 &mc_virt SLAVE_EBI1 0>, 881 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_SDCC_1 0>; 882 interconnect-names = "sdhc-ddr","cpu-sdhc"; 883 power-domains = <&rpmhpd SC7280_CX>; 884 operating-points-v2 = <&sdhc1_opp_table>; 885 886 bus-width = <8>; 887 supports-cqe; 888 889 qcom,dll-config = <0x0007642c>; 890 qcom,ddr-config = <0x80040868>; 891 892 mmc-ddr-1_8v; 893 mmc-hs200-1_8v; 894 mmc-hs400-1_8v; 895 mmc-hs400-enhanced-strobe; 896 897 resets = <&gcc GCC_SDCC1_BCR>; 898 899 sdhc1_opp_table: opp-table { 900 compatible = "operating-points-v2"; 901 902 opp-100000000 { 903 opp-hz = /bits/ 64 <100000000>; 904 required-opps = <&rpmhpd_opp_low_svs>; 905 opp-peak-kBps = <1800000 400000>; 906 opp-avg-kBps = <100000 0>; 907 }; 908 909 opp-384000000 { 910 opp-hz = /bits/ 64 <384000000>; 911 required-opps = <&rpmhpd_opp_nom>; 912 opp-peak-kBps = <5400000 1600000>; 913 opp-avg-kBps = <390000 0>; 914 }; 915 }; 916 917 }; 918 919 gpi_dma0: dma-controller@900000 { 920 #dma-cells = <3>; 921 compatible = "qcom,sc7280-gpi-dma"; 922 reg = <0 0x00900000 0 0x60000>; 923 interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>, 924 <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>, 925 <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>, 926 <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>, 927 <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>, 928 <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>, 929 <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>, 930 <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>, 931 <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>, 932 <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>, 933 <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>, 934 <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>; 935 dma-channels = <12>; 936 dma-channel-mask = <0x7f>; 937 iommus = <&apps_smmu 0x0136 0x0>; 938 status = "disabled"; 939 }; 940 941 qupv3_id_0: geniqup@9c0000 { 942 compatible = "qcom,geni-se-qup"; 943 reg = <0 0x009c0000 0 0x2000>; 944 clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>, 945 <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>; 946 clock-names = "m-ahb", "s-ahb"; 947 #address-cells = <2>; 948 #size-cells = <2>; 949 ranges; 950 iommus = <&apps_smmu 0x123 0x0>; 951 status = "disabled"; 952 953 i2c0: i2c@980000 { 954 compatible = "qcom,geni-i2c"; 955 reg = <0 0x00980000 0 0x4000>; 956 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 957 clock-names = "se"; 958 pinctrl-names = "default"; 959 pinctrl-0 = <&qup_i2c0_data_clk>; 960 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 961 #address-cells = <1>; 962 #size-cells = <0>; 963 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 964 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 965 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 966 interconnect-names = "qup-core", "qup-config", 967 "qup-memory"; 968 dmas = <&gpi_dma0 0 0 QCOM_GPI_I2C>, 969 <&gpi_dma0 1 0 QCOM_GPI_I2C>; 970 dma-names = "tx", "rx"; 971 status = "disabled"; 972 }; 973 974 spi0: spi@980000 { 975 compatible = "qcom,geni-spi"; 976 reg = <0 0x00980000 0 0x4000>; 977 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 978 clock-names = "se"; 979 pinctrl-names = "default"; 980 pinctrl-0 = <&qup_spi0_data_clk>, <&qup_spi0_cs>; 981 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 982 #address-cells = <1>; 983 #size-cells = <0>; 984 power-domains = <&rpmhpd SC7280_CX>; 985 operating-points-v2 = <&qup_opp_table>; 986 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 987 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 988 interconnect-names = "qup-core", "qup-config"; 989 dmas = <&gpi_dma0 0 0 QCOM_GPI_SPI>, 990 <&gpi_dma0 1 0 QCOM_GPI_SPI>; 991 dma-names = "tx", "rx"; 992 status = "disabled"; 993 }; 994 995 uart0: serial@980000 { 996 compatible = "qcom,geni-uart"; 997 reg = <0 0x00980000 0 0x4000>; 998 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 999 clock-names = "se"; 1000 pinctrl-names = "default"; 1001 pinctrl-0 = <&qup_uart0_cts>, <&qup_uart0_rts>, <&qup_uart0_tx>, <&qup_uart0_rx>; 1002 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 1003 power-domains = <&rpmhpd SC7280_CX>; 1004 operating-points-v2 = <&qup_opp_table>; 1005 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1006 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1007 interconnect-names = "qup-core", "qup-config"; 1008 status = "disabled"; 1009 }; 1010 1011 i2c1: i2c@984000 { 1012 compatible = "qcom,geni-i2c"; 1013 reg = <0 0x00984000 0 0x4000>; 1014 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 1015 clock-names = "se"; 1016 pinctrl-names = "default"; 1017 pinctrl-0 = <&qup_i2c1_data_clk>; 1018 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 1019 #address-cells = <1>; 1020 #size-cells = <0>; 1021 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1022 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1023 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1024 interconnect-names = "qup-core", "qup-config", 1025 "qup-memory"; 1026 dmas = <&gpi_dma0 0 1 QCOM_GPI_I2C>, 1027 <&gpi_dma0 1 1 QCOM_GPI_I2C>; 1028 dma-names = "tx", "rx"; 1029 status = "disabled"; 1030 }; 1031 1032 spi1: spi@984000 { 1033 compatible = "qcom,geni-spi"; 1034 reg = <0 0x00984000 0 0x4000>; 1035 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 1036 clock-names = "se"; 1037 pinctrl-names = "default"; 1038 pinctrl-0 = <&qup_spi1_data_clk>, <&qup_spi1_cs>; 1039 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 1040 #address-cells = <1>; 1041 #size-cells = <0>; 1042 power-domains = <&rpmhpd SC7280_CX>; 1043 operating-points-v2 = <&qup_opp_table>; 1044 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1045 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1046 interconnect-names = "qup-core", "qup-config"; 1047 dmas = <&gpi_dma0 0 1 QCOM_GPI_SPI>, 1048 <&gpi_dma0 1 1 QCOM_GPI_SPI>; 1049 dma-names = "tx", "rx"; 1050 status = "disabled"; 1051 }; 1052 1053 uart1: serial@984000 { 1054 compatible = "qcom,geni-uart"; 1055 reg = <0 0x00984000 0 0x4000>; 1056 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 1057 clock-names = "se"; 1058 pinctrl-names = "default"; 1059 pinctrl-0 = <&qup_uart1_cts>, <&qup_uart1_rts>, <&qup_uart1_tx>, <&qup_uart1_rx>; 1060 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 1061 power-domains = <&rpmhpd SC7280_CX>; 1062 operating-points-v2 = <&qup_opp_table>; 1063 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1064 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1065 interconnect-names = "qup-core", "qup-config"; 1066 status = "disabled"; 1067 }; 1068 1069 i2c2: i2c@988000 { 1070 compatible = "qcom,geni-i2c"; 1071 reg = <0 0x00988000 0 0x4000>; 1072 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 1073 clock-names = "se"; 1074 pinctrl-names = "default"; 1075 pinctrl-0 = <&qup_i2c2_data_clk>; 1076 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 1077 #address-cells = <1>; 1078 #size-cells = <0>; 1079 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1080 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1081 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1082 interconnect-names = "qup-core", "qup-config", 1083 "qup-memory"; 1084 dmas = <&gpi_dma0 0 2 QCOM_GPI_I2C>, 1085 <&gpi_dma0 1 2 QCOM_GPI_I2C>; 1086 dma-names = "tx", "rx"; 1087 status = "disabled"; 1088 }; 1089 1090 spi2: spi@988000 { 1091 compatible = "qcom,geni-spi"; 1092 reg = <0 0x00988000 0 0x4000>; 1093 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 1094 clock-names = "se"; 1095 pinctrl-names = "default"; 1096 pinctrl-0 = <&qup_spi2_data_clk>, <&qup_spi2_cs>; 1097 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 1098 #address-cells = <1>; 1099 #size-cells = <0>; 1100 power-domains = <&rpmhpd SC7280_CX>; 1101 operating-points-v2 = <&qup_opp_table>; 1102 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1103 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1104 interconnect-names = "qup-core", "qup-config"; 1105 dmas = <&gpi_dma0 0 2 QCOM_GPI_SPI>, 1106 <&gpi_dma0 1 2 QCOM_GPI_SPI>; 1107 dma-names = "tx", "rx"; 1108 status = "disabled"; 1109 }; 1110 1111 uart2: serial@988000 { 1112 compatible = "qcom,geni-uart"; 1113 reg = <0 0x00988000 0 0x4000>; 1114 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 1115 clock-names = "se"; 1116 pinctrl-names = "default"; 1117 pinctrl-0 = <&qup_uart2_cts>, <&qup_uart2_rts>, <&qup_uart2_tx>, <&qup_uart2_rx>; 1118 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 1119 power-domains = <&rpmhpd SC7280_CX>; 1120 operating-points-v2 = <&qup_opp_table>; 1121 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1122 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1123 interconnect-names = "qup-core", "qup-config"; 1124 status = "disabled"; 1125 }; 1126 1127 i2c3: i2c@98c000 { 1128 compatible = "qcom,geni-i2c"; 1129 reg = <0 0x0098c000 0 0x4000>; 1130 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 1131 clock-names = "se"; 1132 pinctrl-names = "default"; 1133 pinctrl-0 = <&qup_i2c3_data_clk>; 1134 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 1135 #address-cells = <1>; 1136 #size-cells = <0>; 1137 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1138 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1139 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1140 interconnect-names = "qup-core", "qup-config", 1141 "qup-memory"; 1142 dmas = <&gpi_dma0 0 3 QCOM_GPI_I2C>, 1143 <&gpi_dma0 1 3 QCOM_GPI_I2C>; 1144 dma-names = "tx", "rx"; 1145 status = "disabled"; 1146 }; 1147 1148 spi3: spi@98c000 { 1149 compatible = "qcom,geni-spi"; 1150 reg = <0 0x0098c000 0 0x4000>; 1151 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 1152 clock-names = "se"; 1153 pinctrl-names = "default"; 1154 pinctrl-0 = <&qup_spi3_data_clk>, <&qup_spi3_cs>; 1155 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 1156 #address-cells = <1>; 1157 #size-cells = <0>; 1158 power-domains = <&rpmhpd SC7280_CX>; 1159 operating-points-v2 = <&qup_opp_table>; 1160 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1161 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1162 interconnect-names = "qup-core", "qup-config"; 1163 dmas = <&gpi_dma0 0 3 QCOM_GPI_SPI>, 1164 <&gpi_dma0 1 3 QCOM_GPI_SPI>; 1165 dma-names = "tx", "rx"; 1166 status = "disabled"; 1167 }; 1168 1169 uart3: serial@98c000 { 1170 compatible = "qcom,geni-uart"; 1171 reg = <0 0x0098c000 0 0x4000>; 1172 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 1173 clock-names = "se"; 1174 pinctrl-names = "default"; 1175 pinctrl-0 = <&qup_uart3_cts>, <&qup_uart3_rts>, <&qup_uart3_tx>, <&qup_uart3_rx>; 1176 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 1177 power-domains = <&rpmhpd SC7280_CX>; 1178 operating-points-v2 = <&qup_opp_table>; 1179 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1180 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1181 interconnect-names = "qup-core", "qup-config"; 1182 status = "disabled"; 1183 }; 1184 1185 i2c4: i2c@990000 { 1186 compatible = "qcom,geni-i2c"; 1187 reg = <0 0x00990000 0 0x4000>; 1188 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 1189 clock-names = "se"; 1190 pinctrl-names = "default"; 1191 pinctrl-0 = <&qup_i2c4_data_clk>; 1192 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 1193 #address-cells = <1>; 1194 #size-cells = <0>; 1195 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1196 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1197 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1198 interconnect-names = "qup-core", "qup-config", 1199 "qup-memory"; 1200 dmas = <&gpi_dma0 0 4 QCOM_GPI_I2C>, 1201 <&gpi_dma0 1 4 QCOM_GPI_I2C>; 1202 dma-names = "tx", "rx"; 1203 status = "disabled"; 1204 }; 1205 1206 spi4: spi@990000 { 1207 compatible = "qcom,geni-spi"; 1208 reg = <0 0x00990000 0 0x4000>; 1209 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 1210 clock-names = "se"; 1211 pinctrl-names = "default"; 1212 pinctrl-0 = <&qup_spi4_data_clk>, <&qup_spi4_cs>; 1213 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 1214 #address-cells = <1>; 1215 #size-cells = <0>; 1216 power-domains = <&rpmhpd SC7280_CX>; 1217 operating-points-v2 = <&qup_opp_table>; 1218 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1219 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1220 interconnect-names = "qup-core", "qup-config"; 1221 dmas = <&gpi_dma0 0 4 QCOM_GPI_SPI>, 1222 <&gpi_dma0 1 4 QCOM_GPI_SPI>; 1223 dma-names = "tx", "rx"; 1224 status = "disabled"; 1225 }; 1226 1227 uart4: serial@990000 { 1228 compatible = "qcom,geni-uart"; 1229 reg = <0 0x00990000 0 0x4000>; 1230 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 1231 clock-names = "se"; 1232 pinctrl-names = "default"; 1233 pinctrl-0 = <&qup_uart4_cts>, <&qup_uart4_rts>, <&qup_uart4_tx>, <&qup_uart4_rx>; 1234 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 1235 power-domains = <&rpmhpd SC7280_CX>; 1236 operating-points-v2 = <&qup_opp_table>; 1237 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1238 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1239 interconnect-names = "qup-core", "qup-config"; 1240 status = "disabled"; 1241 }; 1242 1243 i2c5: i2c@994000 { 1244 compatible = "qcom,geni-i2c"; 1245 reg = <0 0x00994000 0 0x4000>; 1246 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1247 clock-names = "se"; 1248 pinctrl-names = "default"; 1249 pinctrl-0 = <&qup_i2c5_data_clk>; 1250 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1251 #address-cells = <1>; 1252 #size-cells = <0>; 1253 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1254 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1255 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1256 interconnect-names = "qup-core", "qup-config", 1257 "qup-memory"; 1258 dmas = <&gpi_dma0 0 5 QCOM_GPI_I2C>, 1259 <&gpi_dma0 1 5 QCOM_GPI_I2C>; 1260 dma-names = "tx", "rx"; 1261 status = "disabled"; 1262 }; 1263 1264 spi5: spi@994000 { 1265 compatible = "qcom,geni-spi"; 1266 reg = <0 0x00994000 0 0x4000>; 1267 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1268 clock-names = "se"; 1269 pinctrl-names = "default"; 1270 pinctrl-0 = <&qup_spi5_data_clk>, <&qup_spi5_cs>; 1271 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1272 #address-cells = <1>; 1273 #size-cells = <0>; 1274 power-domains = <&rpmhpd SC7280_CX>; 1275 operating-points-v2 = <&qup_opp_table>; 1276 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1277 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1278 interconnect-names = "qup-core", "qup-config"; 1279 dmas = <&gpi_dma0 0 5 QCOM_GPI_SPI>, 1280 <&gpi_dma0 1 5 QCOM_GPI_SPI>; 1281 dma-names = "tx", "rx"; 1282 status = "disabled"; 1283 }; 1284 1285 uart5: serial@994000 { 1286 compatible = "qcom,geni-uart"; 1287 reg = <0 0x00994000 0 0x4000>; 1288 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1289 clock-names = "se"; 1290 pinctrl-names = "default"; 1291 pinctrl-0 = <&qup_uart5_cts>, <&qup_uart5_rts>, <&qup_uart5_tx>, <&qup_uart5_rx>; 1292 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1293 power-domains = <&rpmhpd SC7280_CX>; 1294 operating-points-v2 = <&qup_opp_table>; 1295 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1296 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1297 interconnect-names = "qup-core", "qup-config"; 1298 status = "disabled"; 1299 }; 1300 1301 i2c6: i2c@998000 { 1302 compatible = "qcom,geni-i2c"; 1303 reg = <0 0x00998000 0 0x4000>; 1304 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; 1305 clock-names = "se"; 1306 pinctrl-names = "default"; 1307 pinctrl-0 = <&qup_i2c6_data_clk>; 1308 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>; 1309 #address-cells = <1>; 1310 #size-cells = <0>; 1311 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1312 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1313 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1314 interconnect-names = "qup-core", "qup-config", 1315 "qup-memory"; 1316 dmas = <&gpi_dma0 0 6 QCOM_GPI_I2C>, 1317 <&gpi_dma0 1 6 QCOM_GPI_I2C>; 1318 dma-names = "tx", "rx"; 1319 status = "disabled"; 1320 }; 1321 1322 spi6: spi@998000 { 1323 compatible = "qcom,geni-spi"; 1324 reg = <0 0x00998000 0 0x4000>; 1325 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; 1326 clock-names = "se"; 1327 pinctrl-names = "default"; 1328 pinctrl-0 = <&qup_spi6_data_clk>, <&qup_spi6_cs>; 1329 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>; 1330 #address-cells = <1>; 1331 #size-cells = <0>; 1332 power-domains = <&rpmhpd SC7280_CX>; 1333 operating-points-v2 = <&qup_opp_table>; 1334 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1335 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1336 interconnect-names = "qup-core", "qup-config"; 1337 dmas = <&gpi_dma0 0 6 QCOM_GPI_SPI>, 1338 <&gpi_dma0 1 6 QCOM_GPI_SPI>; 1339 dma-names = "tx", "rx"; 1340 status = "disabled"; 1341 }; 1342 1343 uart6: serial@998000 { 1344 compatible = "qcom,geni-uart"; 1345 reg = <0 0x00998000 0 0x4000>; 1346 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; 1347 clock-names = "se"; 1348 pinctrl-names = "default"; 1349 pinctrl-0 = <&qup_uart6_cts>, <&qup_uart6_rts>, <&qup_uart6_tx>, <&qup_uart6_rx>; 1350 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>; 1351 power-domains = <&rpmhpd SC7280_CX>; 1352 operating-points-v2 = <&qup_opp_table>; 1353 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1354 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1355 interconnect-names = "qup-core", "qup-config"; 1356 status = "disabled"; 1357 }; 1358 1359 i2c7: i2c@99c000 { 1360 compatible = "qcom,geni-i2c"; 1361 reg = <0 0x0099c000 0 0x4000>; 1362 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; 1363 clock-names = "se"; 1364 pinctrl-names = "default"; 1365 pinctrl-0 = <&qup_i2c7_data_clk>; 1366 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>; 1367 #address-cells = <1>; 1368 #size-cells = <0>; 1369 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1370 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1371 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1372 interconnect-names = "qup-core", "qup-config", 1373 "qup-memory"; 1374 dmas = <&gpi_dma0 0 7 QCOM_GPI_I2C>, 1375 <&gpi_dma0 1 7 QCOM_GPI_I2C>; 1376 dma-names = "tx", "rx"; 1377 status = "disabled"; 1378 }; 1379 1380 spi7: spi@99c000 { 1381 compatible = "qcom,geni-spi"; 1382 reg = <0 0x0099c000 0 0x4000>; 1383 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; 1384 clock-names = "se"; 1385 pinctrl-names = "default"; 1386 pinctrl-0 = <&qup_spi7_data_clk>, <&qup_spi7_cs>; 1387 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>; 1388 #address-cells = <1>; 1389 #size-cells = <0>; 1390 power-domains = <&rpmhpd SC7280_CX>; 1391 operating-points-v2 = <&qup_opp_table>; 1392 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1393 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1394 interconnect-names = "qup-core", "qup-config"; 1395 dmas = <&gpi_dma0 0 7 QCOM_GPI_SPI>, 1396 <&gpi_dma0 1 7 QCOM_GPI_SPI>; 1397 dma-names = "tx", "rx"; 1398 status = "disabled"; 1399 }; 1400 1401 uart7: serial@99c000 { 1402 compatible = "qcom,geni-uart"; 1403 reg = <0 0x0099c000 0 0x4000>; 1404 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; 1405 clock-names = "se"; 1406 pinctrl-names = "default"; 1407 pinctrl-0 = <&qup_uart7_cts>, <&qup_uart7_rts>, <&qup_uart7_tx>, <&qup_uart7_rx>; 1408 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>; 1409 power-domains = <&rpmhpd SC7280_CX>; 1410 operating-points-v2 = <&qup_opp_table>; 1411 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1412 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1413 interconnect-names = "qup-core", "qup-config"; 1414 status = "disabled"; 1415 }; 1416 }; 1417 1418 gpi_dma1: dma-controller@a00000 { 1419 #dma-cells = <3>; 1420 compatible = "qcom,sc7280-gpi-dma"; 1421 reg = <0 0x00a00000 0 0x60000>; 1422 interrupts = <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>, 1423 <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>, 1424 <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>, 1425 <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>, 1426 <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>, 1427 <GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>, 1428 <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>, 1429 <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>, 1430 <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>, 1431 <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>, 1432 <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>, 1433 <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>; 1434 dma-channels = <12>; 1435 dma-channel-mask = <0x1e>; 1436 iommus = <&apps_smmu 0x56 0x0>; 1437 status = "disabled"; 1438 }; 1439 1440 qupv3_id_1: geniqup@ac0000 { 1441 compatible = "qcom,geni-se-qup"; 1442 reg = <0 0x00ac0000 0 0x2000>; 1443 clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>, 1444 <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>; 1445 clock-names = "m-ahb", "s-ahb"; 1446 #address-cells = <2>; 1447 #size-cells = <2>; 1448 ranges; 1449 iommus = <&apps_smmu 0x43 0x0>; 1450 status = "disabled"; 1451 1452 i2c8: i2c@a80000 { 1453 compatible = "qcom,geni-i2c"; 1454 reg = <0 0x00a80000 0 0x4000>; 1455 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1456 clock-names = "se"; 1457 pinctrl-names = "default"; 1458 pinctrl-0 = <&qup_i2c8_data_clk>; 1459 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1460 #address-cells = <1>; 1461 #size-cells = <0>; 1462 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1463 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1464 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1465 interconnect-names = "qup-core", "qup-config", 1466 "qup-memory"; 1467 dmas = <&gpi_dma1 0 0 QCOM_GPI_I2C>, 1468 <&gpi_dma1 1 0 QCOM_GPI_I2C>; 1469 dma-names = "tx", "rx"; 1470 status = "disabled"; 1471 }; 1472 1473 spi8: spi@a80000 { 1474 compatible = "qcom,geni-spi"; 1475 reg = <0 0x00a80000 0 0x4000>; 1476 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1477 clock-names = "se"; 1478 pinctrl-names = "default"; 1479 pinctrl-0 = <&qup_spi8_data_clk>, <&qup_spi8_cs>; 1480 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1481 #address-cells = <1>; 1482 #size-cells = <0>; 1483 power-domains = <&rpmhpd SC7280_CX>; 1484 operating-points-v2 = <&qup_opp_table>; 1485 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1486 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1487 interconnect-names = "qup-core", "qup-config"; 1488 dmas = <&gpi_dma1 0 0 QCOM_GPI_SPI>, 1489 <&gpi_dma1 1 0 QCOM_GPI_SPI>; 1490 dma-names = "tx", "rx"; 1491 status = "disabled"; 1492 }; 1493 1494 uart8: serial@a80000 { 1495 compatible = "qcom,geni-uart"; 1496 reg = <0 0x00a80000 0 0x4000>; 1497 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1498 clock-names = "se"; 1499 pinctrl-names = "default"; 1500 pinctrl-0 = <&qup_uart8_cts>, <&qup_uart8_rts>, <&qup_uart8_tx>, <&qup_uart8_rx>; 1501 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1502 power-domains = <&rpmhpd SC7280_CX>; 1503 operating-points-v2 = <&qup_opp_table>; 1504 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1505 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1506 interconnect-names = "qup-core", "qup-config"; 1507 status = "disabled"; 1508 }; 1509 1510 i2c9: i2c@a84000 { 1511 compatible = "qcom,geni-i2c"; 1512 reg = <0 0x00a84000 0 0x4000>; 1513 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1514 clock-names = "se"; 1515 pinctrl-names = "default"; 1516 pinctrl-0 = <&qup_i2c9_data_clk>; 1517 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1518 #address-cells = <1>; 1519 #size-cells = <0>; 1520 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1521 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1522 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1523 interconnect-names = "qup-core", "qup-config", 1524 "qup-memory"; 1525 dmas = <&gpi_dma1 0 1 QCOM_GPI_I2C>, 1526 <&gpi_dma1 1 1 QCOM_GPI_I2C>; 1527 dma-names = "tx", "rx"; 1528 status = "disabled"; 1529 }; 1530 1531 spi9: spi@a84000 { 1532 compatible = "qcom,geni-spi"; 1533 reg = <0 0x00a84000 0 0x4000>; 1534 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1535 clock-names = "se"; 1536 pinctrl-names = "default"; 1537 pinctrl-0 = <&qup_spi9_data_clk>, <&qup_spi9_cs>; 1538 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1539 #address-cells = <1>; 1540 #size-cells = <0>; 1541 power-domains = <&rpmhpd SC7280_CX>; 1542 operating-points-v2 = <&qup_opp_table>; 1543 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1544 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1545 interconnect-names = "qup-core", "qup-config"; 1546 dmas = <&gpi_dma1 0 1 QCOM_GPI_SPI>, 1547 <&gpi_dma1 1 1 QCOM_GPI_SPI>; 1548 dma-names = "tx", "rx"; 1549 status = "disabled"; 1550 }; 1551 1552 uart9: serial@a84000 { 1553 compatible = "qcom,geni-uart"; 1554 reg = <0 0x00a84000 0 0x4000>; 1555 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1556 clock-names = "se"; 1557 pinctrl-names = "default"; 1558 pinctrl-0 = <&qup_uart9_cts>, <&qup_uart9_rts>, <&qup_uart9_tx>, <&qup_uart9_rx>; 1559 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1560 power-domains = <&rpmhpd SC7280_CX>; 1561 operating-points-v2 = <&qup_opp_table>; 1562 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1563 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1564 interconnect-names = "qup-core", "qup-config"; 1565 status = "disabled"; 1566 }; 1567 1568 i2c10: i2c@a88000 { 1569 compatible = "qcom,geni-i2c"; 1570 reg = <0 0x00a88000 0 0x4000>; 1571 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1572 clock-names = "se"; 1573 pinctrl-names = "default"; 1574 pinctrl-0 = <&qup_i2c10_data_clk>; 1575 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1576 #address-cells = <1>; 1577 #size-cells = <0>; 1578 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1579 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1580 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1581 interconnect-names = "qup-core", "qup-config", 1582 "qup-memory"; 1583 dmas = <&gpi_dma1 0 2 QCOM_GPI_I2C>, 1584 <&gpi_dma1 1 2 QCOM_GPI_I2C>; 1585 dma-names = "tx", "rx"; 1586 status = "disabled"; 1587 }; 1588 1589 spi10: spi@a88000 { 1590 compatible = "qcom,geni-spi"; 1591 reg = <0 0x00a88000 0 0x4000>; 1592 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1593 clock-names = "se"; 1594 pinctrl-names = "default"; 1595 pinctrl-0 = <&qup_spi10_data_clk>, <&qup_spi10_cs>; 1596 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1597 #address-cells = <1>; 1598 #size-cells = <0>; 1599 power-domains = <&rpmhpd SC7280_CX>; 1600 operating-points-v2 = <&qup_opp_table>; 1601 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1602 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1603 interconnect-names = "qup-core", "qup-config"; 1604 dmas = <&gpi_dma1 0 2 QCOM_GPI_SPI>, 1605 <&gpi_dma1 1 2 QCOM_GPI_SPI>; 1606 dma-names = "tx", "rx"; 1607 status = "disabled"; 1608 }; 1609 1610 uart10: serial@a88000 { 1611 compatible = "qcom,geni-uart"; 1612 reg = <0 0x00a88000 0 0x4000>; 1613 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1614 clock-names = "se"; 1615 pinctrl-names = "default"; 1616 pinctrl-0 = <&qup_uart10_cts>, <&qup_uart10_rts>, <&qup_uart10_tx>, <&qup_uart10_rx>; 1617 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1618 power-domains = <&rpmhpd SC7280_CX>; 1619 operating-points-v2 = <&qup_opp_table>; 1620 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1621 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1622 interconnect-names = "qup-core", "qup-config"; 1623 status = "disabled"; 1624 }; 1625 1626 i2c11: i2c@a8c000 { 1627 compatible = "qcom,geni-i2c"; 1628 reg = <0 0x00a8c000 0 0x4000>; 1629 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1630 clock-names = "se"; 1631 pinctrl-names = "default"; 1632 pinctrl-0 = <&qup_i2c11_data_clk>; 1633 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1634 #address-cells = <1>; 1635 #size-cells = <0>; 1636 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1637 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1638 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1639 interconnect-names = "qup-core", "qup-config", 1640 "qup-memory"; 1641 dmas = <&gpi_dma1 0 3 QCOM_GPI_I2C>, 1642 <&gpi_dma1 1 3 QCOM_GPI_I2C>; 1643 dma-names = "tx", "rx"; 1644 status = "disabled"; 1645 }; 1646 1647 spi11: spi@a8c000 { 1648 compatible = "qcom,geni-spi"; 1649 reg = <0 0x00a8c000 0 0x4000>; 1650 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1651 clock-names = "se"; 1652 pinctrl-names = "default"; 1653 pinctrl-0 = <&qup_spi11_data_clk>, <&qup_spi11_cs>; 1654 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1655 #address-cells = <1>; 1656 #size-cells = <0>; 1657 power-domains = <&rpmhpd SC7280_CX>; 1658 operating-points-v2 = <&qup_opp_table>; 1659 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1660 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1661 interconnect-names = "qup-core", "qup-config"; 1662 dmas = <&gpi_dma1 0 3 QCOM_GPI_SPI>, 1663 <&gpi_dma1 1 3 QCOM_GPI_SPI>; 1664 dma-names = "tx", "rx"; 1665 status = "disabled"; 1666 }; 1667 1668 uart11: serial@a8c000 { 1669 compatible = "qcom,geni-uart"; 1670 reg = <0 0x00a8c000 0 0x4000>; 1671 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1672 clock-names = "se"; 1673 pinctrl-names = "default"; 1674 pinctrl-0 = <&qup_uart11_cts>, <&qup_uart11_rts>, <&qup_uart11_tx>, <&qup_uart11_rx>; 1675 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1676 power-domains = <&rpmhpd SC7280_CX>; 1677 operating-points-v2 = <&qup_opp_table>; 1678 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1679 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1680 interconnect-names = "qup-core", "qup-config"; 1681 status = "disabled"; 1682 }; 1683 1684 i2c12: i2c@a90000 { 1685 compatible = "qcom,geni-i2c"; 1686 reg = <0 0x00a90000 0 0x4000>; 1687 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1688 clock-names = "se"; 1689 pinctrl-names = "default"; 1690 pinctrl-0 = <&qup_i2c12_data_clk>; 1691 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1692 #address-cells = <1>; 1693 #size-cells = <0>; 1694 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1695 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1696 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1697 interconnect-names = "qup-core", "qup-config", 1698 "qup-memory"; 1699 dmas = <&gpi_dma1 0 4 QCOM_GPI_I2C>, 1700 <&gpi_dma1 1 4 QCOM_GPI_I2C>; 1701 dma-names = "tx", "rx"; 1702 status = "disabled"; 1703 }; 1704 1705 spi12: spi@a90000 { 1706 compatible = "qcom,geni-spi"; 1707 reg = <0 0x00a90000 0 0x4000>; 1708 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1709 clock-names = "se"; 1710 pinctrl-names = "default"; 1711 pinctrl-0 = <&qup_spi12_data_clk>, <&qup_spi12_cs>; 1712 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1713 #address-cells = <1>; 1714 #size-cells = <0>; 1715 power-domains = <&rpmhpd SC7280_CX>; 1716 operating-points-v2 = <&qup_opp_table>; 1717 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1718 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1719 interconnect-names = "qup-core", "qup-config"; 1720 dmas = <&gpi_dma1 0 4 QCOM_GPI_SPI>, 1721 <&gpi_dma1 1 4 QCOM_GPI_SPI>; 1722 dma-names = "tx", "rx"; 1723 status = "disabled"; 1724 }; 1725 1726 uart12: serial@a90000 { 1727 compatible = "qcom,geni-uart"; 1728 reg = <0 0x00a90000 0 0x4000>; 1729 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1730 clock-names = "se"; 1731 pinctrl-names = "default"; 1732 pinctrl-0 = <&qup_uart12_cts>, <&qup_uart12_rts>, <&qup_uart12_tx>, <&qup_uart12_rx>; 1733 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1734 power-domains = <&rpmhpd SC7280_CX>; 1735 operating-points-v2 = <&qup_opp_table>; 1736 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1737 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1738 interconnect-names = "qup-core", "qup-config"; 1739 status = "disabled"; 1740 }; 1741 1742 i2c13: i2c@a94000 { 1743 compatible = "qcom,geni-i2c"; 1744 reg = <0 0x00a94000 0 0x4000>; 1745 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1746 clock-names = "se"; 1747 pinctrl-names = "default"; 1748 pinctrl-0 = <&qup_i2c13_data_clk>; 1749 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1750 #address-cells = <1>; 1751 #size-cells = <0>; 1752 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1753 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1754 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1755 interconnect-names = "qup-core", "qup-config", 1756 "qup-memory"; 1757 dmas = <&gpi_dma1 0 5 QCOM_GPI_I2C>, 1758 <&gpi_dma1 1 5 QCOM_GPI_I2C>; 1759 dma-names = "tx", "rx"; 1760 status = "disabled"; 1761 }; 1762 1763 spi13: spi@a94000 { 1764 compatible = "qcom,geni-spi"; 1765 reg = <0 0x00a94000 0 0x4000>; 1766 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1767 clock-names = "se"; 1768 pinctrl-names = "default"; 1769 pinctrl-0 = <&qup_spi13_data_clk>, <&qup_spi13_cs>; 1770 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1771 #address-cells = <1>; 1772 #size-cells = <0>; 1773 power-domains = <&rpmhpd SC7280_CX>; 1774 operating-points-v2 = <&qup_opp_table>; 1775 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1776 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1777 interconnect-names = "qup-core", "qup-config"; 1778 dmas = <&gpi_dma1 0 5 QCOM_GPI_SPI>, 1779 <&gpi_dma1 1 5 QCOM_GPI_SPI>; 1780 dma-names = "tx", "rx"; 1781 status = "disabled"; 1782 }; 1783 1784 uart13: serial@a94000 { 1785 compatible = "qcom,geni-uart"; 1786 reg = <0 0x00a94000 0 0x4000>; 1787 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1788 clock-names = "se"; 1789 pinctrl-names = "default"; 1790 pinctrl-0 = <&qup_uart13_cts>, <&qup_uart13_rts>, <&qup_uart13_tx>, <&qup_uart13_rx>; 1791 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1792 power-domains = <&rpmhpd SC7280_CX>; 1793 operating-points-v2 = <&qup_opp_table>; 1794 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1795 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1796 interconnect-names = "qup-core", "qup-config"; 1797 status = "disabled"; 1798 }; 1799 1800 i2c14: i2c@a98000 { 1801 compatible = "qcom,geni-i2c"; 1802 reg = <0 0x00a98000 0 0x4000>; 1803 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; 1804 clock-names = "se"; 1805 pinctrl-names = "default"; 1806 pinctrl-0 = <&qup_i2c14_data_clk>; 1807 interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>; 1808 #address-cells = <1>; 1809 #size-cells = <0>; 1810 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1811 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1812 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1813 interconnect-names = "qup-core", "qup-config", 1814 "qup-memory"; 1815 dmas = <&gpi_dma1 0 6 QCOM_GPI_I2C>, 1816 <&gpi_dma1 1 6 QCOM_GPI_I2C>; 1817 dma-names = "tx", "rx"; 1818 status = "disabled"; 1819 }; 1820 1821 spi14: spi@a98000 { 1822 compatible = "qcom,geni-spi"; 1823 reg = <0 0x00a98000 0 0x4000>; 1824 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; 1825 clock-names = "se"; 1826 pinctrl-names = "default"; 1827 pinctrl-0 = <&qup_spi14_data_clk>, <&qup_spi14_cs>; 1828 interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>; 1829 #address-cells = <1>; 1830 #size-cells = <0>; 1831 power-domains = <&rpmhpd SC7280_CX>; 1832 operating-points-v2 = <&qup_opp_table>; 1833 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1834 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1835 interconnect-names = "qup-core", "qup-config"; 1836 dmas = <&gpi_dma1 0 6 QCOM_GPI_SPI>, 1837 <&gpi_dma1 1 6 QCOM_GPI_SPI>; 1838 dma-names = "tx", "rx"; 1839 status = "disabled"; 1840 }; 1841 1842 uart14: serial@a98000 { 1843 compatible = "qcom,geni-uart"; 1844 reg = <0 0x00a98000 0 0x4000>; 1845 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; 1846 clock-names = "se"; 1847 pinctrl-names = "default"; 1848 pinctrl-0 = <&qup_uart14_cts>, <&qup_uart14_rts>, <&qup_uart14_tx>, <&qup_uart14_rx>; 1849 interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>; 1850 power-domains = <&rpmhpd SC7280_CX>; 1851 operating-points-v2 = <&qup_opp_table>; 1852 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1853 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1854 interconnect-names = "qup-core", "qup-config"; 1855 status = "disabled"; 1856 }; 1857 1858 i2c15: i2c@a9c000 { 1859 compatible = "qcom,geni-i2c"; 1860 reg = <0 0x00a9c000 0 0x4000>; 1861 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; 1862 clock-names = "se"; 1863 pinctrl-names = "default"; 1864 pinctrl-0 = <&qup_i2c15_data_clk>; 1865 interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>; 1866 #address-cells = <1>; 1867 #size-cells = <0>; 1868 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1869 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1870 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1871 interconnect-names = "qup-core", "qup-config", 1872 "qup-memory"; 1873 dmas = <&gpi_dma1 0 7 QCOM_GPI_I2C>, 1874 <&gpi_dma1 1 7 QCOM_GPI_I2C>; 1875 dma-names = "tx", "rx"; 1876 status = "disabled"; 1877 }; 1878 1879 spi15: spi@a9c000 { 1880 compatible = "qcom,geni-spi"; 1881 reg = <0 0x00a9c000 0 0x4000>; 1882 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; 1883 clock-names = "se"; 1884 pinctrl-names = "default"; 1885 pinctrl-0 = <&qup_spi15_data_clk>, <&qup_spi15_cs>; 1886 interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>; 1887 #address-cells = <1>; 1888 #size-cells = <0>; 1889 power-domains = <&rpmhpd SC7280_CX>; 1890 operating-points-v2 = <&qup_opp_table>; 1891 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1892 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1893 interconnect-names = "qup-core", "qup-config"; 1894 dmas = <&gpi_dma1 0 7 QCOM_GPI_SPI>, 1895 <&gpi_dma1 1 7 QCOM_GPI_SPI>; 1896 dma-names = "tx", "rx"; 1897 status = "disabled"; 1898 }; 1899 1900 uart15: serial@a9c000 { 1901 compatible = "qcom,geni-uart"; 1902 reg = <0 0x00a9c000 0 0x4000>; 1903 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; 1904 clock-names = "se"; 1905 pinctrl-names = "default"; 1906 pinctrl-0 = <&qup_uart15_cts>, <&qup_uart15_rts>, <&qup_uart15_tx>, <&qup_uart15_rx>; 1907 interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>; 1908 power-domains = <&rpmhpd SC7280_CX>; 1909 operating-points-v2 = <&qup_opp_table>; 1910 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1911 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1912 interconnect-names = "qup-core", "qup-config"; 1913 status = "disabled"; 1914 }; 1915 }; 1916 1917 cnoc2: interconnect@1500000 { 1918 reg = <0 0x01500000 0 0x1000>; 1919 compatible = "qcom,sc7280-cnoc2"; 1920 #interconnect-cells = <2>; 1921 qcom,bcm-voters = <&apps_bcm_voter>; 1922 }; 1923 1924 cnoc3: interconnect@1502000 { 1925 reg = <0 0x01502000 0 0x1000>; 1926 compatible = "qcom,sc7280-cnoc3"; 1927 #interconnect-cells = <2>; 1928 qcom,bcm-voters = <&apps_bcm_voter>; 1929 }; 1930 1931 mc_virt: interconnect@1580000 { 1932 reg = <0 0x01580000 0 0x4>; 1933 compatible = "qcom,sc7280-mc-virt"; 1934 #interconnect-cells = <2>; 1935 qcom,bcm-voters = <&apps_bcm_voter>; 1936 }; 1937 1938 system_noc: interconnect@1680000 { 1939 reg = <0 0x01680000 0 0x15480>; 1940 compatible = "qcom,sc7280-system-noc"; 1941 #interconnect-cells = <2>; 1942 qcom,bcm-voters = <&apps_bcm_voter>; 1943 }; 1944 1945 aggre1_noc: interconnect@16e0000 { 1946 compatible = "qcom,sc7280-aggre1-noc"; 1947 reg = <0 0x016e0000 0 0x1c080>; 1948 #interconnect-cells = <2>; 1949 qcom,bcm-voters = <&apps_bcm_voter>; 1950 }; 1951 1952 aggre2_noc: interconnect@1700000 { 1953 reg = <0 0x01700000 0 0x2b080>; 1954 compatible = "qcom,sc7280-aggre2-noc"; 1955 #interconnect-cells = <2>; 1956 qcom,bcm-voters = <&apps_bcm_voter>; 1957 }; 1958 1959 mmss_noc: interconnect@1740000 { 1960 reg = <0 0x01740000 0 0x1e080>; 1961 compatible = "qcom,sc7280-mmss-noc"; 1962 #interconnect-cells = <2>; 1963 qcom,bcm-voters = <&apps_bcm_voter>; 1964 }; 1965 1966 wifi: wifi@17a10040 { 1967 compatible = "qcom,wcn6750-wifi"; 1968 reg = <0 0x17a10040 0 0x0>; 1969 iommus = <&apps_smmu 0x1c00 0x1>; 1970 interrupts = <GIC_SPI 768 IRQ_TYPE_EDGE_RISING>, 1971 <GIC_SPI 769 IRQ_TYPE_EDGE_RISING>, 1972 <GIC_SPI 770 IRQ_TYPE_EDGE_RISING>, 1973 <GIC_SPI 771 IRQ_TYPE_EDGE_RISING>, 1974 <GIC_SPI 772 IRQ_TYPE_EDGE_RISING>, 1975 <GIC_SPI 773 IRQ_TYPE_EDGE_RISING>, 1976 <GIC_SPI 774 IRQ_TYPE_EDGE_RISING>, 1977 <GIC_SPI 775 IRQ_TYPE_EDGE_RISING>, 1978 <GIC_SPI 776 IRQ_TYPE_EDGE_RISING>, 1979 <GIC_SPI 777 IRQ_TYPE_EDGE_RISING>, 1980 <GIC_SPI 778 IRQ_TYPE_EDGE_RISING>, 1981 <GIC_SPI 779 IRQ_TYPE_EDGE_RISING>, 1982 <GIC_SPI 780 IRQ_TYPE_EDGE_RISING>, 1983 <GIC_SPI 781 IRQ_TYPE_EDGE_RISING>, 1984 <GIC_SPI 782 IRQ_TYPE_EDGE_RISING>, 1985 <GIC_SPI 783 IRQ_TYPE_EDGE_RISING>, 1986 <GIC_SPI 784 IRQ_TYPE_EDGE_RISING>, 1987 <GIC_SPI 785 IRQ_TYPE_EDGE_RISING>, 1988 <GIC_SPI 786 IRQ_TYPE_EDGE_RISING>, 1989 <GIC_SPI 787 IRQ_TYPE_EDGE_RISING>, 1990 <GIC_SPI 788 IRQ_TYPE_EDGE_RISING>, 1991 <GIC_SPI 789 IRQ_TYPE_EDGE_RISING>, 1992 <GIC_SPI 790 IRQ_TYPE_EDGE_RISING>, 1993 <GIC_SPI 791 IRQ_TYPE_EDGE_RISING>, 1994 <GIC_SPI 792 IRQ_TYPE_EDGE_RISING>, 1995 <GIC_SPI 793 IRQ_TYPE_EDGE_RISING>, 1996 <GIC_SPI 794 IRQ_TYPE_EDGE_RISING>, 1997 <GIC_SPI 795 IRQ_TYPE_EDGE_RISING>, 1998 <GIC_SPI 796 IRQ_TYPE_EDGE_RISING>, 1999 <GIC_SPI 797 IRQ_TYPE_EDGE_RISING>, 2000 <GIC_SPI 798 IRQ_TYPE_EDGE_RISING>, 2001 <GIC_SPI 799 IRQ_TYPE_EDGE_RISING>; 2002 qcom,rproc = <&remoteproc_wpss>; 2003 memory-region = <&wlan_fw_mem>, <&wlan_ce_mem>; 2004 status = "disabled"; 2005 }; 2006 2007 pcie1: pci@1c08000 { 2008 compatible = "qcom,pcie-sc7280"; 2009 reg = <0 0x01c08000 0 0x3000>, 2010 <0 0x40000000 0 0xf1d>, 2011 <0 0x40000f20 0 0xa8>, 2012 <0 0x40001000 0 0x1000>, 2013 <0 0x40100000 0 0x100000>; 2014 2015 reg-names = "parf", "dbi", "elbi", "atu", "config"; 2016 device_type = "pci"; 2017 linux,pci-domain = <1>; 2018 bus-range = <0x00 0xff>; 2019 num-lanes = <2>; 2020 2021 #address-cells = <3>; 2022 #size-cells = <2>; 2023 2024 ranges = <0x01000000 0x0 0x40200000 0x0 0x40200000 0x0 0x100000>, 2025 <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1fd00000>; 2026 2027 interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>; 2028 interrupt-names = "msi"; 2029 #interrupt-cells = <1>; 2030 interrupt-map-mask = <0 0 0 0x7>; 2031 interrupt-map = <0 0 0 1 &intc 0 0 0 434 IRQ_TYPE_LEVEL_HIGH>, 2032 <0 0 0 2 &intc 0 0 0 435 IRQ_TYPE_LEVEL_HIGH>, 2033 <0 0 0 3 &intc 0 0 0 438 IRQ_TYPE_LEVEL_HIGH>, 2034 <0 0 0 4 &intc 0 0 0 439 IRQ_TYPE_LEVEL_HIGH>; 2035 2036 clocks = <&gcc GCC_PCIE_1_PIPE_CLK>, 2037 <&gcc GCC_PCIE_1_PIPE_CLK_SRC>, 2038 <&pcie1_lane>, 2039 <&rpmhcc RPMH_CXO_CLK>, 2040 <&gcc GCC_PCIE_1_AUX_CLK>, 2041 <&gcc GCC_PCIE_1_CFG_AHB_CLK>, 2042 <&gcc GCC_PCIE_1_MSTR_AXI_CLK>, 2043 <&gcc GCC_PCIE_1_SLV_AXI_CLK>, 2044 <&gcc GCC_PCIE_1_SLV_Q2A_AXI_CLK>, 2045 <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>, 2046 <&gcc GCC_DDRSS_PCIE_SF_CLK>; 2047 2048 clock-names = "pipe", 2049 "pipe_mux", 2050 "phy_pipe", 2051 "ref", 2052 "aux", 2053 "cfg", 2054 "bus_master", 2055 "bus_slave", 2056 "slave_q2a", 2057 "tbu", 2058 "ddrss_sf_tbu"; 2059 2060 assigned-clocks = <&gcc GCC_PCIE_1_AUX_CLK>; 2061 assigned-clock-rates = <19200000>; 2062 2063 resets = <&gcc GCC_PCIE_1_BCR>; 2064 reset-names = "pci"; 2065 2066 power-domains = <&gcc GCC_PCIE_1_GDSC>; 2067 2068 phys = <&pcie1_lane>; 2069 phy-names = "pciephy"; 2070 2071 pinctrl-names = "default"; 2072 pinctrl-0 = <&pcie1_clkreq_n>; 2073 2074 iommus = <&apps_smmu 0x1c80 0x1>; 2075 2076 iommu-map = <0x0 &apps_smmu 0x1c80 0x1>, 2077 <0x100 &apps_smmu 0x1c81 0x1>; 2078 2079 status = "disabled"; 2080 }; 2081 2082 pcie1_phy: phy@1c0e000 { 2083 compatible = "qcom,sm8250-qmp-gen3x2-pcie-phy"; 2084 reg = <0 0x01c0e000 0 0x1c0>; 2085 #address-cells = <2>; 2086 #size-cells = <2>; 2087 ranges; 2088 clocks = <&gcc GCC_PCIE_1_AUX_CLK>, 2089 <&gcc GCC_PCIE_1_CFG_AHB_CLK>, 2090 <&gcc GCC_PCIE_CLKREF_EN>, 2091 <&gcc GCC_PCIE1_PHY_RCHNG_CLK>; 2092 clock-names = "aux", "cfg_ahb", "ref", "refgen"; 2093 2094 resets = <&gcc GCC_PCIE_1_PHY_BCR>; 2095 reset-names = "phy"; 2096 2097 assigned-clocks = <&gcc GCC_PCIE1_PHY_RCHNG_CLK>; 2098 assigned-clock-rates = <100000000>; 2099 2100 status = "disabled"; 2101 2102 pcie1_lane: phy@1c0e200 { 2103 reg = <0 0x01c0e200 0 0x170>, 2104 <0 0x01c0e400 0 0x200>, 2105 <0 0x01c0ea00 0 0x1f0>, 2106 <0 0x01c0e600 0 0x170>, 2107 <0 0x01c0e800 0 0x200>, 2108 <0 0x01c0ee00 0 0xf4>; 2109 clocks = <&gcc GCC_PCIE_1_PIPE_CLK>; 2110 clock-names = "pipe0"; 2111 2112 #phy-cells = <0>; 2113 #clock-cells = <0>; 2114 clock-output-names = "pcie_1_pipe_clk"; 2115 }; 2116 }; 2117 2118 ipa: ipa@1e40000 { 2119 compatible = "qcom,sc7280-ipa"; 2120 2121 iommus = <&apps_smmu 0x480 0x0>, 2122 <&apps_smmu 0x482 0x0>; 2123 reg = <0 0x1e40000 0 0x8000>, 2124 <0 0x1e50000 0 0x4ad0>, 2125 <0 0x1e04000 0 0x23000>; 2126 reg-names = "ipa-reg", 2127 "ipa-shared", 2128 "gsi"; 2129 2130 interrupts-extended = <&intc GIC_SPI 654 IRQ_TYPE_EDGE_RISING>, 2131 <&intc GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>, 2132 <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 2133 <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>; 2134 interrupt-names = "ipa", 2135 "gsi", 2136 "ipa-clock-query", 2137 "ipa-setup-ready"; 2138 2139 clocks = <&rpmhcc RPMH_IPA_CLK>; 2140 clock-names = "core"; 2141 2142 interconnects = <&aggre2_noc MASTER_IPA 0 &mc_virt SLAVE_EBI1 0>, 2143 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_IPA_CFG 0>; 2144 interconnect-names = "memory", 2145 "config"; 2146 2147 qcom,qmp = <&aoss_qmp>; 2148 2149 qcom,smem-states = <&ipa_smp2p_out 0>, 2150 <&ipa_smp2p_out 1>; 2151 qcom,smem-state-names = "ipa-clock-enabled-valid", 2152 "ipa-clock-enabled"; 2153 2154 status = "disabled"; 2155 }; 2156 2157 tcsr_mutex: hwlock@1f40000 { 2158 compatible = "qcom,tcsr-mutex"; 2159 reg = <0 0x01f40000 0 0x20000>; 2160 #hwlock-cells = <1>; 2161 }; 2162 2163 tcsr_1: sycon@1f60000 { 2164 compatible = "qcom,sc7280-tcsr", "syscon"; 2165 reg = <0 0x01f60000 0 0x20000>; 2166 }; 2167 2168 tcsr_2: syscon@1fc0000 { 2169 compatible = "qcom,sc7280-tcsr", "syscon"; 2170 reg = <0 0x01fc0000 0 0x30000>; 2171 }; 2172 2173 lpasscc: lpasscc@3000000 { 2174 compatible = "qcom,sc7280-lpasscc"; 2175 reg = <0 0x03000000 0 0x40>, 2176 <0 0x03c04000 0 0x4>; 2177 reg-names = "qdsp6ss", "top_cc"; 2178 clocks = <&gcc GCC_CFG_NOC_LPASS_CLK>; 2179 clock-names = "iface"; 2180 #clock-cells = <1>; 2181 }; 2182 2183 lpass_audiocc: clock-controller@3300000 { 2184 compatible = "qcom,sc7280-lpassaudiocc"; 2185 reg = <0 0x03300000 0 0x30000>; 2186 clocks = <&rpmhcc RPMH_CXO_CLK>, 2187 <&lpass_aon LPASS_AON_CC_MAIN_RCG_CLK_SRC>; 2188 clock-names = "bi_tcxo", "lpass_aon_cc_main_rcg_clk_src"; 2189 power-domains = <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>; 2190 #clock-cells = <1>; 2191 #power-domain-cells = <1>; 2192 }; 2193 2194 lpass_aon: clock-controller@3380000 { 2195 compatible = "qcom,sc7280-lpassaoncc"; 2196 reg = <0 0x03380000 0 0x30000>; 2197 clocks = <&rpmhcc RPMH_CXO_CLK>, 2198 <&rpmhcc RPMH_CXO_CLK_A>, 2199 <&lpasscore LPASS_CORE_CC_CORE_CLK>; 2200 clock-names = "bi_tcxo", "bi_tcxo_ao", "iface"; 2201 #clock-cells = <1>; 2202 #power-domain-cells = <1>; 2203 }; 2204 2205 lpasscore: clock-controller@3900000 { 2206 compatible = "qcom,sc7280-lpasscorecc"; 2207 reg = <0 0x03900000 0 0x50000>; 2208 clocks = <&rpmhcc RPMH_CXO_CLK>; 2209 clock-names = "bi_tcxo"; 2210 power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>; 2211 #clock-cells = <1>; 2212 #power-domain-cells = <1>; 2213 }; 2214 2215 lpass_hm: clock-controller@3c00000 { 2216 compatible = "qcom,sc7280-lpasshm"; 2217 reg = <0 0x3c00000 0 0x28>; 2218 clocks = <&rpmhcc RPMH_CXO_CLK>; 2219 clock-names = "bi_tcxo"; 2220 #clock-cells = <1>; 2221 #power-domain-cells = <1>; 2222 }; 2223 2224 lpass_ag_noc: interconnect@3c40000 { 2225 reg = <0 0x03c40000 0 0xf080>; 2226 compatible = "qcom,sc7280-lpass-ag-noc"; 2227 #interconnect-cells = <2>; 2228 qcom,bcm-voters = <&apps_bcm_voter>; 2229 }; 2230 2231 lpass_tlmm: pinctrl@33c0000 { 2232 compatible = "qcom,sc7280-lpass-lpi-pinctrl"; 2233 reg = <0 0x033c0000 0x0 0x20000>, 2234 <0 0x03550000 0x0 0x10000>; 2235 qcom,adsp-bypass-mode; 2236 gpio-controller; 2237 #gpio-cells = <2>; 2238 gpio-ranges = <&lpass_tlmm 0 0 15>; 2239 2240 #clock-cells = <1>; 2241 2242 lpass_dmic01_clk: dmic01-clk { 2243 pins = "gpio6"; 2244 function = "dmic1_clk"; 2245 }; 2246 2247 lpass_dmic01_clk_sleep: dmic01-clk-sleep { 2248 pins = "gpio6"; 2249 function = "dmic1_clk"; 2250 }; 2251 2252 lpass_dmic01_data: dmic01-data { 2253 pins = "gpio7"; 2254 function = "dmic1_data"; 2255 }; 2256 2257 lpass_dmic01_data_sleep: dmic01-data-sleep { 2258 pins = "gpio7"; 2259 function = "dmic1_data"; 2260 }; 2261 2262 lpass_dmic23_clk: dmic23-clk { 2263 pins = "gpio8"; 2264 function = "dmic2_clk"; 2265 }; 2266 2267 lpass_dmic23_clk_sleep: dmic23-clk-sleep { 2268 pins = "gpio8"; 2269 function = "dmic2_clk"; 2270 }; 2271 2272 lpass_dmic23_data: dmic23-data { 2273 pins = "gpio9"; 2274 function = "dmic2_data"; 2275 }; 2276 2277 lpass_dmic23_data_sleep: dmic23-data-sleep { 2278 pins = "gpio9"; 2279 function = "dmic2_data"; 2280 }; 2281 2282 lpass_rx_swr_clk: rx-swr-clk { 2283 pins = "gpio3"; 2284 function = "swr_rx_clk"; 2285 }; 2286 2287 lpass_rx_swr_clk_sleep: rx-swr-clk-sleep { 2288 pins = "gpio3"; 2289 function = "swr_rx_clk"; 2290 }; 2291 2292 lpass_rx_swr_data: rx-swr-data { 2293 pins = "gpio4", "gpio5"; 2294 function = "swr_rx_data"; 2295 }; 2296 2297 lpass_rx_swr_data_sleep: rx-swr-data-sleep { 2298 pins = "gpio4", "gpio5"; 2299 function = "swr_rx_data"; 2300 }; 2301 2302 lpass_tx_swr_clk: tx-swr-clk { 2303 pins = "gpio0"; 2304 function = "swr_tx_clk"; 2305 }; 2306 2307 lpass_tx_swr_clk_sleep: tx-swr-clk-sleep { 2308 pins = "gpio0"; 2309 function = "swr_tx_clk"; 2310 }; 2311 2312 lpass_tx_swr_data: tx-swr-data { 2313 pins = "gpio1", "gpio2", "gpio14"; 2314 function = "swr_tx_data"; 2315 }; 2316 2317 lpass_tx_swr_data_sleep: tx-swr-data-sleep { 2318 pins = "gpio1", "gpio2", "gpio14"; 2319 function = "swr_tx_data"; 2320 }; 2321 }; 2322 2323 gpu: gpu@3d00000 { 2324 compatible = "qcom,adreno-635.0", "qcom,adreno"; 2325 reg = <0 0x03d00000 0 0x40000>, 2326 <0 0x03d9e000 0 0x1000>, 2327 <0 0x03d61000 0 0x800>; 2328 reg-names = "kgsl_3d0_reg_memory", 2329 "cx_mem", 2330 "cx_dbgc"; 2331 interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>; 2332 iommus = <&adreno_smmu 0 0x401>; 2333 operating-points-v2 = <&gpu_opp_table>; 2334 qcom,gmu = <&gmu>; 2335 interconnects = <&gem_noc MASTER_GFX3D 0 &mc_virt SLAVE_EBI1 0>; 2336 interconnect-names = "gfx-mem"; 2337 #cooling-cells = <2>; 2338 2339 nvmem-cells = <&gpu_speed_bin>; 2340 nvmem-cell-names = "speed_bin"; 2341 2342 gpu_opp_table: opp-table { 2343 compatible = "operating-points-v2"; 2344 2345 opp-315000000 { 2346 opp-hz = /bits/ 64 <315000000>; 2347 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 2348 opp-peak-kBps = <1804000>; 2349 opp-supported-hw = <0x03>; 2350 }; 2351 2352 opp-450000000 { 2353 opp-hz = /bits/ 64 <450000000>; 2354 opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 2355 opp-peak-kBps = <4068000>; 2356 opp-supported-hw = <0x03>; 2357 }; 2358 2359 opp-550000000 { 2360 opp-hz = /bits/ 64 <550000000>; 2361 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 2362 opp-peak-kBps = <6832000>; 2363 opp-supported-hw = <0x03>; 2364 }; 2365 2366 opp-608000000 { 2367 opp-hz = /bits/ 64 <608000000>; 2368 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>; 2369 opp-peak-kBps = <8368000>; 2370 opp-supported-hw = <0x02>; 2371 }; 2372 2373 opp-700000000 { 2374 opp-hz = /bits/ 64 <700000000>; 2375 opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 2376 opp-peak-kBps = <8532000>; 2377 opp-supported-hw = <0x02>; 2378 }; 2379 2380 opp-812000000 { 2381 opp-hz = /bits/ 64 <812000000>; 2382 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 2383 opp-peak-kBps = <8532000>; 2384 opp-supported-hw = <0x02>; 2385 }; 2386 2387 opp-840000000 { 2388 opp-hz = /bits/ 64 <840000000>; 2389 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 2390 opp-peak-kBps = <8532000>; 2391 opp-supported-hw = <0x02>; 2392 }; 2393 2394 opp-900000000 { 2395 opp-hz = /bits/ 64 <900000000>; 2396 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 2397 opp-peak-kBps = <8532000>; 2398 opp-supported-hw = <0x02>; 2399 }; 2400 }; 2401 }; 2402 2403 gmu: gmu@3d6a000 { 2404 compatible = "qcom,adreno-gmu-635.0", "qcom,adreno-gmu"; 2405 reg = <0 0x03d6a000 0 0x34000>, 2406 <0 0x3de0000 0 0x10000>, 2407 <0 0x0b290000 0 0x10000>; 2408 reg-names = "gmu", "rscc", "gmu_pdc"; 2409 interrupts = <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 2410 <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 2411 interrupt-names = "hfi", "gmu"; 2412 clocks = <&gpucc GPU_CC_CX_GMU_CLK>, 2413 <&gpucc GPU_CC_CXO_CLK>, 2414 <&gcc GCC_DDRSS_GPU_AXI_CLK>, 2415 <&gcc GCC_GPU_MEMNOC_GFX_CLK>, 2416 <&gpucc GPU_CC_AHB_CLK>, 2417 <&gpucc GPU_CC_HUB_CX_INT_CLK>, 2418 <&gpucc GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK>; 2419 clock-names = "gmu", 2420 "cxo", 2421 "axi", 2422 "memnoc", 2423 "ahb", 2424 "hub", 2425 "smmu_vote"; 2426 power-domains = <&gpucc GPU_CC_CX_GDSC>, 2427 <&gpucc GPU_CC_GX_GDSC>; 2428 power-domain-names = "cx", 2429 "gx"; 2430 iommus = <&adreno_smmu 5 0x400>; 2431 operating-points-v2 = <&gmu_opp_table>; 2432 2433 gmu_opp_table: opp-table { 2434 compatible = "operating-points-v2"; 2435 2436 opp-200000000 { 2437 opp-hz = /bits/ 64 <200000000>; 2438 opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 2439 }; 2440 }; 2441 }; 2442 2443 gpucc: clock-controller@3d90000 { 2444 compatible = "qcom,sc7280-gpucc"; 2445 reg = <0 0x03d90000 0 0x9000>; 2446 clocks = <&rpmhcc RPMH_CXO_CLK>, 2447 <&gcc GCC_GPU_GPLL0_CLK_SRC>, 2448 <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>; 2449 clock-names = "bi_tcxo", 2450 "gcc_gpu_gpll0_clk_src", 2451 "gcc_gpu_gpll0_div_clk_src"; 2452 #clock-cells = <1>; 2453 #reset-cells = <1>; 2454 #power-domain-cells = <1>; 2455 }; 2456 2457 adreno_smmu: iommu@3da0000 { 2458 compatible = "qcom,sc7280-smmu-500", "qcom,adreno-smmu", "arm,mmu-500"; 2459 reg = <0 0x03da0000 0 0x20000>; 2460 #iommu-cells = <2>; 2461 #global-interrupts = <2>; 2462 interrupts = <GIC_SPI 673 IRQ_TYPE_LEVEL_HIGH>, 2463 <GIC_SPI 675 IRQ_TYPE_LEVEL_HIGH>, 2464 <GIC_SPI 678 IRQ_TYPE_LEVEL_HIGH>, 2465 <GIC_SPI 679 IRQ_TYPE_LEVEL_HIGH>, 2466 <GIC_SPI 680 IRQ_TYPE_LEVEL_HIGH>, 2467 <GIC_SPI 681 IRQ_TYPE_LEVEL_HIGH>, 2468 <GIC_SPI 682 IRQ_TYPE_LEVEL_HIGH>, 2469 <GIC_SPI 683 IRQ_TYPE_LEVEL_HIGH>, 2470 <GIC_SPI 684 IRQ_TYPE_LEVEL_HIGH>, 2471 <GIC_SPI 685 IRQ_TYPE_LEVEL_HIGH>, 2472 <GIC_SPI 686 IRQ_TYPE_LEVEL_HIGH>, 2473 <GIC_SPI 687 IRQ_TYPE_LEVEL_HIGH>; 2474 2475 clocks = <&gcc GCC_GPU_MEMNOC_GFX_CLK>, 2476 <&gcc GCC_GPU_SNOC_DVM_GFX_CLK>, 2477 <&gpucc GPU_CC_AHB_CLK>, 2478 <&gpucc GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK>, 2479 <&gpucc GPU_CC_CX_GMU_CLK>, 2480 <&gpucc GPU_CC_HUB_CX_INT_CLK>, 2481 <&gpucc GPU_CC_HUB_AON_CLK>; 2482 clock-names = "gcc_gpu_memnoc_gfx_clk", 2483 "gcc_gpu_snoc_dvm_gfx_clk", 2484 "gpu_cc_ahb_clk", 2485 "gpu_cc_hlos1_vote_gpu_smmu_clk", 2486 "gpu_cc_cx_gmu_clk", 2487 "gpu_cc_hub_cx_int_clk", 2488 "gpu_cc_hub_aon_clk"; 2489 2490 power-domains = <&gpucc GPU_CC_CX_GDSC>; 2491 }; 2492 2493 remoteproc_mpss: remoteproc@4080000 { 2494 compatible = "qcom,sc7280-mpss-pas"; 2495 reg = <0 0x04080000 0 0x10000>, <0 0x04180000 0 0x48>; 2496 reg-names = "qdsp6", "rmb"; 2497 2498 interrupts-extended = <&intc GIC_SPI 264 IRQ_TYPE_EDGE_RISING>, 2499 <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 2500 <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 2501 <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 2502 <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 2503 <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 2504 interrupt-names = "wdog", "fatal", "ready", "handover", 2505 "stop-ack", "shutdown-ack"; 2506 2507 clocks = <&gcc GCC_MSS_CFG_AHB_CLK>, 2508 <&gcc GCC_MSS_OFFLINE_AXI_CLK>, 2509 <&gcc GCC_MSS_SNOC_AXI_CLK>, 2510 <&rpmhcc RPMH_PKA_CLK>, 2511 <&rpmhcc RPMH_CXO_CLK>; 2512 clock-names = "iface", "offline", "snoc_axi", "pka", "xo"; 2513 2514 power-domains = <&rpmhpd SC7280_CX>, 2515 <&rpmhpd SC7280_MSS>; 2516 power-domain-names = "cx", "mss"; 2517 2518 memory-region = <&mpss_mem>; 2519 2520 qcom,qmp = <&aoss_qmp>; 2521 2522 qcom,smem-states = <&modem_smp2p_out 0>; 2523 qcom,smem-state-names = "stop"; 2524 2525 resets = <&aoss_reset AOSS_CC_MSS_RESTART>, 2526 <&pdc_reset PDC_MODEM_SYNC_RESET>; 2527 reset-names = "mss_restart", "pdc_reset"; 2528 2529 qcom,halt-regs = <&tcsr_1 0x3000 0x5000 0x8000 0x13000>; 2530 qcom,ext-regs = <&tcsr_2 0x10000 0x10004 &tcsr_1 0x6004 0x6008>; 2531 qcom,qaccept-regs = <&tcsr_1 0x3030 0x3040 0x3020>; 2532 2533 status = "disabled"; 2534 2535 glink-edge { 2536 interrupts-extended = <&ipcc IPCC_CLIENT_MPSS 2537 IPCC_MPROC_SIGNAL_GLINK_QMP 2538 IRQ_TYPE_EDGE_RISING>; 2539 mboxes = <&ipcc IPCC_CLIENT_MPSS 2540 IPCC_MPROC_SIGNAL_GLINK_QMP>; 2541 label = "modem"; 2542 qcom,remote-pid = <1>; 2543 }; 2544 }; 2545 2546 stm@6002000 { 2547 compatible = "arm,coresight-stm", "arm,primecell"; 2548 reg = <0 0x06002000 0 0x1000>, 2549 <0 0x16280000 0 0x180000>; 2550 reg-names = "stm-base", "stm-stimulus-base"; 2551 2552 clocks = <&aoss_qmp>; 2553 clock-names = "apb_pclk"; 2554 2555 out-ports { 2556 port { 2557 stm_out: endpoint { 2558 remote-endpoint = <&funnel0_in7>; 2559 }; 2560 }; 2561 }; 2562 }; 2563 2564 funnel@6041000 { 2565 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2566 reg = <0 0x06041000 0 0x1000>; 2567 2568 clocks = <&aoss_qmp>; 2569 clock-names = "apb_pclk"; 2570 2571 out-ports { 2572 port { 2573 funnel0_out: endpoint { 2574 remote-endpoint = <&merge_funnel_in0>; 2575 }; 2576 }; 2577 }; 2578 2579 in-ports { 2580 #address-cells = <1>; 2581 #size-cells = <0>; 2582 2583 port@7 { 2584 reg = <7>; 2585 funnel0_in7: endpoint { 2586 remote-endpoint = <&stm_out>; 2587 }; 2588 }; 2589 }; 2590 }; 2591 2592 funnel@6042000 { 2593 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2594 reg = <0 0x06042000 0 0x1000>; 2595 2596 clocks = <&aoss_qmp>; 2597 clock-names = "apb_pclk"; 2598 2599 out-ports { 2600 port { 2601 funnel1_out: endpoint { 2602 remote-endpoint = <&merge_funnel_in1>; 2603 }; 2604 }; 2605 }; 2606 2607 in-ports { 2608 #address-cells = <1>; 2609 #size-cells = <0>; 2610 2611 port@4 { 2612 reg = <4>; 2613 funnel1_in4: endpoint { 2614 remote-endpoint = <&apss_merge_funnel_out>; 2615 }; 2616 }; 2617 }; 2618 }; 2619 2620 funnel@6045000 { 2621 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2622 reg = <0 0x06045000 0 0x1000>; 2623 2624 clocks = <&aoss_qmp>; 2625 clock-names = "apb_pclk"; 2626 2627 out-ports { 2628 port { 2629 merge_funnel_out: endpoint { 2630 remote-endpoint = <&swao_funnel_in>; 2631 }; 2632 }; 2633 }; 2634 2635 in-ports { 2636 #address-cells = <1>; 2637 #size-cells = <0>; 2638 2639 port@0 { 2640 reg = <0>; 2641 merge_funnel_in0: endpoint { 2642 remote-endpoint = <&funnel0_out>; 2643 }; 2644 }; 2645 2646 port@1 { 2647 reg = <1>; 2648 merge_funnel_in1: endpoint { 2649 remote-endpoint = <&funnel1_out>; 2650 }; 2651 }; 2652 }; 2653 }; 2654 2655 replicator@6046000 { 2656 compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; 2657 reg = <0 0x06046000 0 0x1000>; 2658 2659 clocks = <&aoss_qmp>; 2660 clock-names = "apb_pclk"; 2661 2662 out-ports { 2663 port { 2664 replicator_out: endpoint { 2665 remote-endpoint = <&etr_in>; 2666 }; 2667 }; 2668 }; 2669 2670 in-ports { 2671 port { 2672 replicator_in: endpoint { 2673 remote-endpoint = <&swao_replicator_out>; 2674 }; 2675 }; 2676 }; 2677 }; 2678 2679 etr@6048000 { 2680 compatible = "arm,coresight-tmc", "arm,primecell"; 2681 reg = <0 0x06048000 0 0x1000>; 2682 iommus = <&apps_smmu 0x04c0 0>; 2683 2684 clocks = <&aoss_qmp>; 2685 clock-names = "apb_pclk"; 2686 arm,scatter-gather; 2687 2688 in-ports { 2689 port { 2690 etr_in: endpoint { 2691 remote-endpoint = <&replicator_out>; 2692 }; 2693 }; 2694 }; 2695 }; 2696 2697 funnel@6b04000 { 2698 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2699 reg = <0 0x06b04000 0 0x1000>; 2700 2701 clocks = <&aoss_qmp>; 2702 clock-names = "apb_pclk"; 2703 2704 out-ports { 2705 port { 2706 swao_funnel_out: endpoint { 2707 remote-endpoint = <&etf_in>; 2708 }; 2709 }; 2710 }; 2711 2712 in-ports { 2713 #address-cells = <1>; 2714 #size-cells = <0>; 2715 2716 port@7 { 2717 reg = <7>; 2718 swao_funnel_in: endpoint { 2719 remote-endpoint = <&merge_funnel_out>; 2720 }; 2721 }; 2722 }; 2723 }; 2724 2725 etf@6b05000 { 2726 compatible = "arm,coresight-tmc", "arm,primecell"; 2727 reg = <0 0x06b05000 0 0x1000>; 2728 2729 clocks = <&aoss_qmp>; 2730 clock-names = "apb_pclk"; 2731 2732 out-ports { 2733 port { 2734 etf_out: endpoint { 2735 remote-endpoint = <&swao_replicator_in>; 2736 }; 2737 }; 2738 }; 2739 2740 in-ports { 2741 port { 2742 etf_in: endpoint { 2743 remote-endpoint = <&swao_funnel_out>; 2744 }; 2745 }; 2746 }; 2747 }; 2748 2749 replicator@6b06000 { 2750 compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; 2751 reg = <0 0x06b06000 0 0x1000>; 2752 2753 clocks = <&aoss_qmp>; 2754 clock-names = "apb_pclk"; 2755 qcom,replicator-loses-context; 2756 2757 out-ports { 2758 port { 2759 swao_replicator_out: endpoint { 2760 remote-endpoint = <&replicator_in>; 2761 }; 2762 }; 2763 }; 2764 2765 in-ports { 2766 port { 2767 swao_replicator_in: endpoint { 2768 remote-endpoint = <&etf_out>; 2769 }; 2770 }; 2771 }; 2772 }; 2773 2774 etm@7040000 { 2775 compatible = "arm,coresight-etm4x", "arm,primecell"; 2776 reg = <0 0x07040000 0 0x1000>; 2777 2778 cpu = <&CPU0>; 2779 2780 clocks = <&aoss_qmp>; 2781 clock-names = "apb_pclk"; 2782 arm,coresight-loses-context-with-cpu; 2783 qcom,skip-power-up; 2784 2785 out-ports { 2786 port { 2787 etm0_out: endpoint { 2788 remote-endpoint = <&apss_funnel_in0>; 2789 }; 2790 }; 2791 }; 2792 }; 2793 2794 etm@7140000 { 2795 compatible = "arm,coresight-etm4x", "arm,primecell"; 2796 reg = <0 0x07140000 0 0x1000>; 2797 2798 cpu = <&CPU1>; 2799 2800 clocks = <&aoss_qmp>; 2801 clock-names = "apb_pclk"; 2802 arm,coresight-loses-context-with-cpu; 2803 qcom,skip-power-up; 2804 2805 out-ports { 2806 port { 2807 etm1_out: endpoint { 2808 remote-endpoint = <&apss_funnel_in1>; 2809 }; 2810 }; 2811 }; 2812 }; 2813 2814 etm@7240000 { 2815 compatible = "arm,coresight-etm4x", "arm,primecell"; 2816 reg = <0 0x07240000 0 0x1000>; 2817 2818 cpu = <&CPU2>; 2819 2820 clocks = <&aoss_qmp>; 2821 clock-names = "apb_pclk"; 2822 arm,coresight-loses-context-with-cpu; 2823 qcom,skip-power-up; 2824 2825 out-ports { 2826 port { 2827 etm2_out: endpoint { 2828 remote-endpoint = <&apss_funnel_in2>; 2829 }; 2830 }; 2831 }; 2832 }; 2833 2834 etm@7340000 { 2835 compatible = "arm,coresight-etm4x", "arm,primecell"; 2836 reg = <0 0x07340000 0 0x1000>; 2837 2838 cpu = <&CPU3>; 2839 2840 clocks = <&aoss_qmp>; 2841 clock-names = "apb_pclk"; 2842 arm,coresight-loses-context-with-cpu; 2843 qcom,skip-power-up; 2844 2845 out-ports { 2846 port { 2847 etm3_out: endpoint { 2848 remote-endpoint = <&apss_funnel_in3>; 2849 }; 2850 }; 2851 }; 2852 }; 2853 2854 etm@7440000 { 2855 compatible = "arm,coresight-etm4x", "arm,primecell"; 2856 reg = <0 0x07440000 0 0x1000>; 2857 2858 cpu = <&CPU4>; 2859 2860 clocks = <&aoss_qmp>; 2861 clock-names = "apb_pclk"; 2862 arm,coresight-loses-context-with-cpu; 2863 qcom,skip-power-up; 2864 2865 out-ports { 2866 port { 2867 etm4_out: endpoint { 2868 remote-endpoint = <&apss_funnel_in4>; 2869 }; 2870 }; 2871 }; 2872 }; 2873 2874 etm@7540000 { 2875 compatible = "arm,coresight-etm4x", "arm,primecell"; 2876 reg = <0 0x07540000 0 0x1000>; 2877 2878 cpu = <&CPU5>; 2879 2880 clocks = <&aoss_qmp>; 2881 clock-names = "apb_pclk"; 2882 arm,coresight-loses-context-with-cpu; 2883 qcom,skip-power-up; 2884 2885 out-ports { 2886 port { 2887 etm5_out: endpoint { 2888 remote-endpoint = <&apss_funnel_in5>; 2889 }; 2890 }; 2891 }; 2892 }; 2893 2894 etm@7640000 { 2895 compatible = "arm,coresight-etm4x", "arm,primecell"; 2896 reg = <0 0x07640000 0 0x1000>; 2897 2898 cpu = <&CPU6>; 2899 2900 clocks = <&aoss_qmp>; 2901 clock-names = "apb_pclk"; 2902 arm,coresight-loses-context-with-cpu; 2903 qcom,skip-power-up; 2904 2905 out-ports { 2906 port { 2907 etm6_out: endpoint { 2908 remote-endpoint = <&apss_funnel_in6>; 2909 }; 2910 }; 2911 }; 2912 }; 2913 2914 etm@7740000 { 2915 compatible = "arm,coresight-etm4x", "arm,primecell"; 2916 reg = <0 0x07740000 0 0x1000>; 2917 2918 cpu = <&CPU7>; 2919 2920 clocks = <&aoss_qmp>; 2921 clock-names = "apb_pclk"; 2922 arm,coresight-loses-context-with-cpu; 2923 qcom,skip-power-up; 2924 2925 out-ports { 2926 port { 2927 etm7_out: endpoint { 2928 remote-endpoint = <&apss_funnel_in7>; 2929 }; 2930 }; 2931 }; 2932 }; 2933 2934 funnel@7800000 { /* APSS Funnel */ 2935 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2936 reg = <0 0x07800000 0 0x1000>; 2937 2938 clocks = <&aoss_qmp>; 2939 clock-names = "apb_pclk"; 2940 2941 out-ports { 2942 port { 2943 apss_funnel_out: endpoint { 2944 remote-endpoint = <&apss_merge_funnel_in>; 2945 }; 2946 }; 2947 }; 2948 2949 in-ports { 2950 #address-cells = <1>; 2951 #size-cells = <0>; 2952 2953 port@0 { 2954 reg = <0>; 2955 apss_funnel_in0: endpoint { 2956 remote-endpoint = <&etm0_out>; 2957 }; 2958 }; 2959 2960 port@1 { 2961 reg = <1>; 2962 apss_funnel_in1: endpoint { 2963 remote-endpoint = <&etm1_out>; 2964 }; 2965 }; 2966 2967 port@2 { 2968 reg = <2>; 2969 apss_funnel_in2: endpoint { 2970 remote-endpoint = <&etm2_out>; 2971 }; 2972 }; 2973 2974 port@3 { 2975 reg = <3>; 2976 apss_funnel_in3: endpoint { 2977 remote-endpoint = <&etm3_out>; 2978 }; 2979 }; 2980 2981 port@4 { 2982 reg = <4>; 2983 apss_funnel_in4: endpoint { 2984 remote-endpoint = <&etm4_out>; 2985 }; 2986 }; 2987 2988 port@5 { 2989 reg = <5>; 2990 apss_funnel_in5: endpoint { 2991 remote-endpoint = <&etm5_out>; 2992 }; 2993 }; 2994 2995 port@6 { 2996 reg = <6>; 2997 apss_funnel_in6: endpoint { 2998 remote-endpoint = <&etm6_out>; 2999 }; 3000 }; 3001 3002 port@7 { 3003 reg = <7>; 3004 apss_funnel_in7: endpoint { 3005 remote-endpoint = <&etm7_out>; 3006 }; 3007 }; 3008 }; 3009 }; 3010 3011 funnel@7810000 { 3012 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 3013 reg = <0 0x07810000 0 0x1000>; 3014 3015 clocks = <&aoss_qmp>; 3016 clock-names = "apb_pclk"; 3017 3018 out-ports { 3019 port { 3020 apss_merge_funnel_out: endpoint { 3021 remote-endpoint = <&funnel1_in4>; 3022 }; 3023 }; 3024 }; 3025 3026 in-ports { 3027 port { 3028 apss_merge_funnel_in: endpoint { 3029 remote-endpoint = <&apss_funnel_out>; 3030 }; 3031 }; 3032 }; 3033 }; 3034 3035 sdhc_2: mmc@8804000 { 3036 compatible = "qcom,sc7280-sdhci", "qcom,sdhci-msm-v5"; 3037 pinctrl-names = "default", "sleep"; 3038 pinctrl-0 = <&sdc2_clk>, <&sdc2_cmd>, <&sdc2_data>; 3039 pinctrl-1 = <&sdc2_clk_sleep>, <&sdc2_cmd_sleep>, <&sdc2_data_sleep>; 3040 status = "disabled"; 3041 3042 reg = <0 0x08804000 0 0x1000>; 3043 3044 iommus = <&apps_smmu 0x100 0x0>; 3045 interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 3046 <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; 3047 interrupt-names = "hc_irq", "pwr_irq"; 3048 3049 clocks = <&gcc GCC_SDCC2_AHB_CLK>, 3050 <&gcc GCC_SDCC2_APPS_CLK>, 3051 <&rpmhcc RPMH_CXO_CLK>; 3052 clock-names = "iface", "core", "xo"; 3053 interconnects = <&aggre1_noc MASTER_SDCC_2 0 &mc_virt SLAVE_EBI1 0>, 3054 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_SDCC_2 0>; 3055 interconnect-names = "sdhc-ddr","cpu-sdhc"; 3056 power-domains = <&rpmhpd SC7280_CX>; 3057 operating-points-v2 = <&sdhc2_opp_table>; 3058 3059 bus-width = <4>; 3060 3061 qcom,dll-config = <0x0007642c>; 3062 3063 resets = <&gcc GCC_SDCC2_BCR>; 3064 3065 sdhc2_opp_table: opp-table { 3066 compatible = "operating-points-v2"; 3067 3068 opp-100000000 { 3069 opp-hz = /bits/ 64 <100000000>; 3070 required-opps = <&rpmhpd_opp_low_svs>; 3071 opp-peak-kBps = <1800000 400000>; 3072 opp-avg-kBps = <100000 0>; 3073 }; 3074 3075 opp-202000000 { 3076 opp-hz = /bits/ 64 <202000000>; 3077 required-opps = <&rpmhpd_opp_nom>; 3078 opp-peak-kBps = <5400000 1600000>; 3079 opp-avg-kBps = <200000 0>; 3080 }; 3081 }; 3082 3083 }; 3084 3085 usb_1_hsphy: phy@88e3000 { 3086 compatible = "qcom,sc7280-usb-hs-phy", 3087 "qcom,usb-snps-hs-7nm-phy"; 3088 reg = <0 0x088e3000 0 0x400>; 3089 status = "disabled"; 3090 #phy-cells = <0>; 3091 3092 clocks = <&rpmhcc RPMH_CXO_CLK>; 3093 clock-names = "ref"; 3094 3095 resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>; 3096 }; 3097 3098 usb_2_hsphy: phy@88e4000 { 3099 compatible = "qcom,sc7280-usb-hs-phy", 3100 "qcom,usb-snps-hs-7nm-phy"; 3101 reg = <0 0x088e4000 0 0x400>; 3102 status = "disabled"; 3103 #phy-cells = <0>; 3104 3105 clocks = <&rpmhcc RPMH_CXO_CLK>; 3106 clock-names = "ref"; 3107 3108 resets = <&gcc GCC_QUSB2PHY_SEC_BCR>; 3109 }; 3110 3111 usb_1_qmpphy: phy-wrapper@88e9000 { 3112 compatible = "qcom,sc7280-qmp-usb3-dp-phy", 3113 "qcom,sm8250-qmp-usb3-dp-phy"; 3114 reg = <0 0x088e9000 0 0x200>, 3115 <0 0x088e8000 0 0x40>, 3116 <0 0x088ea000 0 0x200>; 3117 status = "disabled"; 3118 #address-cells = <2>; 3119 #size-cells = <2>; 3120 ranges; 3121 3122 clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>, 3123 <&rpmhcc RPMH_CXO_CLK>, 3124 <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>; 3125 clock-names = "aux", "ref_clk_src", "com_aux"; 3126 3127 resets = <&gcc GCC_USB3_DP_PHY_PRIM_BCR>, 3128 <&gcc GCC_USB3_PHY_PRIM_BCR>; 3129 reset-names = "phy", "common"; 3130 3131 usb_1_ssphy: usb3-phy@88e9200 { 3132 reg = <0 0x088e9200 0 0x200>, 3133 <0 0x088e9400 0 0x200>, 3134 <0 0x088e9c00 0 0x400>, 3135 <0 0x088e9600 0 0x200>, 3136 <0 0x088e9800 0 0x200>, 3137 <0 0x088e9a00 0 0x100>; 3138 #clock-cells = <0>; 3139 #phy-cells = <0>; 3140 clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>; 3141 clock-names = "pipe0"; 3142 clock-output-names = "usb3_phy_pipe_clk_src"; 3143 }; 3144 3145 dp_phy: dp-phy@88ea200 { 3146 reg = <0 0x088ea200 0 0x200>, 3147 <0 0x088ea400 0 0x200>, 3148 <0 0x088eaa00 0 0x200>, 3149 <0 0x088ea600 0 0x200>, 3150 <0 0x088ea800 0 0x200>; 3151 #phy-cells = <0>; 3152 #clock-cells = <1>; 3153 }; 3154 }; 3155 3156 usb_2: usb@8cf8800 { 3157 compatible = "qcom,sc7280-dwc3", "qcom,dwc3"; 3158 reg = <0 0x08cf8800 0 0x400>; 3159 status = "disabled"; 3160 #address-cells = <2>; 3161 #size-cells = <2>; 3162 ranges; 3163 dma-ranges; 3164 3165 clocks = <&gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>, 3166 <&gcc GCC_USB30_SEC_MASTER_CLK>, 3167 <&gcc GCC_AGGRE_USB3_SEC_AXI_CLK>, 3168 <&gcc GCC_USB30_SEC_SLEEP_CLK>, 3169 <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>; 3170 clock-names = "cfg_noc", 3171 "core", 3172 "iface", 3173 "sleep", 3174 "mock_utmi"; 3175 3176 assigned-clocks = <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>, 3177 <&gcc GCC_USB30_SEC_MASTER_CLK>; 3178 assigned-clock-rates = <19200000>, <200000000>; 3179 3180 interrupts-extended = <&intc GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>, 3181 <&pdc 12 IRQ_TYPE_EDGE_RISING>, 3182 <&pdc 13 IRQ_TYPE_EDGE_RISING>; 3183 interrupt-names = "hs_phy_irq", 3184 "dp_hs_phy_irq", 3185 "dm_hs_phy_irq"; 3186 3187 power-domains = <&gcc GCC_USB30_SEC_GDSC>; 3188 3189 resets = <&gcc GCC_USB30_SEC_BCR>; 3190 3191 interconnects = <&aggre1_noc MASTER_USB2 0 &mc_virt SLAVE_EBI1 0>, 3192 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_USB2 0>; 3193 interconnect-names = "usb-ddr", "apps-usb"; 3194 3195 usb_2_dwc3: usb@8c00000 { 3196 compatible = "snps,dwc3"; 3197 reg = <0 0x08c00000 0 0xe000>; 3198 interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>; 3199 iommus = <&apps_smmu 0xa0 0x0>; 3200 snps,dis_u2_susphy_quirk; 3201 snps,dis_enblslpm_quirk; 3202 phys = <&usb_2_hsphy>; 3203 phy-names = "usb2-phy"; 3204 maximum-speed = "high-speed"; 3205 usb-role-switch; 3206 port { 3207 usb2_role_switch: endpoint { 3208 remote-endpoint = <&eud_ep>; 3209 }; 3210 }; 3211 }; 3212 }; 3213 3214 qspi: spi@88dc000 { 3215 compatible = "qcom,sc7280-qspi", "qcom,qspi-v1"; 3216 reg = <0 0x088dc000 0 0x1000>; 3217 #address-cells = <1>; 3218 #size-cells = <0>; 3219 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 3220 clocks = <&gcc GCC_QSPI_CNOC_PERIPH_AHB_CLK>, 3221 <&gcc GCC_QSPI_CORE_CLK>; 3222 clock-names = "iface", "core"; 3223 interconnects = <&gem_noc MASTER_APPSS_PROC 0 3224 &cnoc2 SLAVE_QSPI_0 0>; 3225 interconnect-names = "qspi-config"; 3226 power-domains = <&rpmhpd SC7280_CX>; 3227 operating-points-v2 = <&qspi_opp_table>; 3228 status = "disabled"; 3229 }; 3230 3231 remoteproc_wpss: remoteproc@8a00000 { 3232 compatible = "qcom,sc7280-wpss-pil"; 3233 reg = <0 0x08a00000 0 0x10000>; 3234 3235 interrupts-extended = <&intc GIC_SPI 587 IRQ_TYPE_EDGE_RISING>, 3236 <&wpss_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 3237 <&wpss_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 3238 <&wpss_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 3239 <&wpss_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 3240 <&wpss_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 3241 interrupt-names = "wdog", "fatal", "ready", "handover", 3242 "stop-ack", "shutdown-ack"; 3243 3244 clocks = <&gcc GCC_WPSS_AHB_BDG_MST_CLK>, 3245 <&gcc GCC_WPSS_AHB_CLK>, 3246 <&gcc GCC_WPSS_RSCP_CLK>, 3247 <&rpmhcc RPMH_CXO_CLK>; 3248 clock-names = "ahb_bdg", "ahb", 3249 "rscp", "xo"; 3250 3251 power-domains = <&rpmhpd SC7280_CX>, 3252 <&rpmhpd SC7280_MX>; 3253 power-domain-names = "cx", "mx"; 3254 3255 memory-region = <&wpss_mem>; 3256 3257 qcom,qmp = <&aoss_qmp>; 3258 3259 qcom,smem-states = <&wpss_smp2p_out 0>; 3260 qcom,smem-state-names = "stop"; 3261 3262 resets = <&aoss_reset AOSS_CC_WCSS_RESTART>, 3263 <&pdc_reset PDC_WPSS_SYNC_RESET>; 3264 reset-names = "restart", "pdc_sync"; 3265 3266 qcom,halt-regs = <&tcsr_1 0x17000>; 3267 3268 status = "disabled"; 3269 3270 glink-edge { 3271 interrupts-extended = <&ipcc IPCC_CLIENT_WPSS 3272 IPCC_MPROC_SIGNAL_GLINK_QMP 3273 IRQ_TYPE_EDGE_RISING>; 3274 mboxes = <&ipcc IPCC_CLIENT_WPSS 3275 IPCC_MPROC_SIGNAL_GLINK_QMP>; 3276 3277 label = "wpss"; 3278 qcom,remote-pid = <13>; 3279 }; 3280 }; 3281 3282 dc_noc: interconnect@90e0000 { 3283 reg = <0 0x090e0000 0 0x5080>; 3284 compatible = "qcom,sc7280-dc-noc"; 3285 #interconnect-cells = <2>; 3286 qcom,bcm-voters = <&apps_bcm_voter>; 3287 }; 3288 3289 gem_noc: interconnect@9100000 { 3290 reg = <0 0x9100000 0 0xe2200>; 3291 compatible = "qcom,sc7280-gem-noc"; 3292 #interconnect-cells = <2>; 3293 qcom,bcm-voters = <&apps_bcm_voter>; 3294 }; 3295 3296 system-cache-controller@9200000 { 3297 compatible = "qcom,sc7280-llcc"; 3298 reg = <0 0x09200000 0 0xd0000>, <0 0x09600000 0 0x50000>; 3299 reg-names = "llcc_base", "llcc_broadcast_base"; 3300 interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>; 3301 }; 3302 3303 eud: eud@88e0000 { 3304 compatible = "qcom,sc7280-eud","qcom,eud"; 3305 reg = <0 0x88e0000 0 0x2000>, 3306 <0 0x88e2000 0 0x1000>; 3307 interrupts-extended = <&pdc 11 IRQ_TYPE_LEVEL_HIGH>; 3308 ports { 3309 port@0 { 3310 eud_ep: endpoint { 3311 remote-endpoint = <&usb2_role_switch>; 3312 }; 3313 }; 3314 port@1 { 3315 eud_con: endpoint { 3316 remote-endpoint = <&con_eud>; 3317 }; 3318 }; 3319 }; 3320 }; 3321 3322 eud_typec: connector { 3323 compatible = "usb-c-connector"; 3324 ports { 3325 port@0 { 3326 con_eud: endpoint { 3327 remote-endpoint = <&eud_con>; 3328 }; 3329 }; 3330 }; 3331 }; 3332 3333 nsp_noc: interconnect@a0c0000 { 3334 reg = <0 0x0a0c0000 0 0x10000>; 3335 compatible = "qcom,sc7280-nsp-noc"; 3336 #interconnect-cells = <2>; 3337 qcom,bcm-voters = <&apps_bcm_voter>; 3338 }; 3339 3340 usb_1: usb@a6f8800 { 3341 compatible = "qcom,sc7280-dwc3", "qcom,dwc3"; 3342 reg = <0 0x0a6f8800 0 0x400>; 3343 status = "disabled"; 3344 #address-cells = <2>; 3345 #size-cells = <2>; 3346 ranges; 3347 dma-ranges; 3348 3349 clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>, 3350 <&gcc GCC_USB30_PRIM_MASTER_CLK>, 3351 <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>, 3352 <&gcc GCC_USB30_PRIM_SLEEP_CLK>, 3353 <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>; 3354 clock-names = "cfg_noc", 3355 "core", 3356 "iface", 3357 "sleep", 3358 "mock_utmi"; 3359 3360 assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, 3361 <&gcc GCC_USB30_PRIM_MASTER_CLK>; 3362 assigned-clock-rates = <19200000>, <200000000>; 3363 3364 interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 3365 <&pdc 14 IRQ_TYPE_LEVEL_HIGH>, 3366 <&pdc 15 IRQ_TYPE_EDGE_BOTH>, 3367 <&pdc 17 IRQ_TYPE_EDGE_BOTH>; 3368 interrupt-names = "hs_phy_irq", 3369 "dp_hs_phy_irq", 3370 "dm_hs_phy_irq", 3371 "ss_phy_irq"; 3372 3373 power-domains = <&gcc GCC_USB30_PRIM_GDSC>; 3374 3375 resets = <&gcc GCC_USB30_PRIM_BCR>; 3376 3377 interconnects = <&aggre1_noc MASTER_USB3_0 0 &mc_virt SLAVE_EBI1 0>, 3378 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_USB3_0 0>; 3379 interconnect-names = "usb-ddr", "apps-usb"; 3380 3381 usb_1_dwc3: usb@a600000 { 3382 compatible = "snps,dwc3"; 3383 reg = <0 0x0a600000 0 0xe000>; 3384 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 3385 iommus = <&apps_smmu 0xe0 0x0>; 3386 snps,dis_u2_susphy_quirk; 3387 snps,dis_enblslpm_quirk; 3388 phys = <&usb_1_hsphy>, <&usb_1_ssphy>; 3389 phy-names = "usb2-phy", "usb3-phy"; 3390 maximum-speed = "super-speed"; 3391 wakeup-source; 3392 }; 3393 }; 3394 3395 venus: video-codec@aa00000 { 3396 compatible = "qcom,sc7280-venus"; 3397 reg = <0 0x0aa00000 0 0xd0600>; 3398 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 3399 3400 clocks = <&videocc VIDEO_CC_MVSC_CORE_CLK>, 3401 <&videocc VIDEO_CC_MVSC_CTL_AXI_CLK>, 3402 <&videocc VIDEO_CC_VENUS_AHB_CLK>, 3403 <&videocc VIDEO_CC_MVS0_CORE_CLK>, 3404 <&videocc VIDEO_CC_MVS0_AXI_CLK>; 3405 clock-names = "core", "bus", "iface", 3406 "vcodec_core", "vcodec_bus"; 3407 3408 power-domains = <&videocc MVSC_GDSC>, 3409 <&videocc MVS0_GDSC>, 3410 <&rpmhpd SC7280_CX>; 3411 power-domain-names = "venus", "vcodec0", "cx"; 3412 operating-points-v2 = <&venus_opp_table>; 3413 3414 interconnects = <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_VENUS_CFG 0>, 3415 <&mmss_noc MASTER_VIDEO_P0 0 &mc_virt SLAVE_EBI1 0>; 3416 interconnect-names = "cpu-cfg", "video-mem"; 3417 3418 iommus = <&apps_smmu 0x2180 0x20>, 3419 <&apps_smmu 0x2184 0x20>; 3420 memory-region = <&video_mem>; 3421 3422 video-decoder { 3423 compatible = "venus-decoder"; 3424 }; 3425 3426 video-encoder { 3427 compatible = "venus-encoder"; 3428 }; 3429 3430 video-firmware { 3431 iommus = <&apps_smmu 0x21a2 0x0>; 3432 }; 3433 3434 venus_opp_table: opp-table { 3435 compatible = "operating-points-v2"; 3436 3437 opp-133330000 { 3438 opp-hz = /bits/ 64 <133330000>; 3439 required-opps = <&rpmhpd_opp_low_svs>; 3440 }; 3441 3442 opp-240000000 { 3443 opp-hz = /bits/ 64 <240000000>; 3444 required-opps = <&rpmhpd_opp_svs>; 3445 }; 3446 3447 opp-335000000 { 3448 opp-hz = /bits/ 64 <335000000>; 3449 required-opps = <&rpmhpd_opp_svs_l1>; 3450 }; 3451 3452 opp-424000000 { 3453 opp-hz = /bits/ 64 <424000000>; 3454 required-opps = <&rpmhpd_opp_nom>; 3455 }; 3456 3457 opp-460000048 { 3458 opp-hz = /bits/ 64 <460000048>; 3459 required-opps = <&rpmhpd_opp_turbo>; 3460 }; 3461 }; 3462 3463 }; 3464 3465 videocc: clock-controller@aaf0000 { 3466 compatible = "qcom,sc7280-videocc"; 3467 reg = <0 0xaaf0000 0 0x10000>; 3468 clocks = <&rpmhcc RPMH_CXO_CLK>, 3469 <&rpmhcc RPMH_CXO_CLK_A>; 3470 clock-names = "bi_tcxo", "bi_tcxo_ao"; 3471 #clock-cells = <1>; 3472 #reset-cells = <1>; 3473 #power-domain-cells = <1>; 3474 }; 3475 3476 camcc: clock-controller@ad00000 { 3477 compatible = "qcom,sc7280-camcc"; 3478 reg = <0 0x0ad00000 0 0x10000>; 3479 clocks = <&rpmhcc RPMH_CXO_CLK>, 3480 <&rpmhcc RPMH_CXO_CLK_A>, 3481 <&sleep_clk>; 3482 clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk"; 3483 #clock-cells = <1>; 3484 #reset-cells = <1>; 3485 #power-domain-cells = <1>; 3486 }; 3487 3488 dispcc: clock-controller@af00000 { 3489 compatible = "qcom,sc7280-dispcc"; 3490 reg = <0 0xaf00000 0 0x20000>; 3491 clocks = <&rpmhcc RPMH_CXO_CLK>, 3492 <&gcc GCC_DISP_GPLL0_CLK_SRC>, 3493 <&mdss_dsi_phy 0>, 3494 <&mdss_dsi_phy 1>, 3495 <&dp_phy 0>, 3496 <&dp_phy 1>, 3497 <&mdss_edp_phy 0>, 3498 <&mdss_edp_phy 1>; 3499 clock-names = "bi_tcxo", 3500 "gcc_disp_gpll0_clk", 3501 "dsi0_phy_pll_out_byteclk", 3502 "dsi0_phy_pll_out_dsiclk", 3503 "dp_phy_pll_link_clk", 3504 "dp_phy_pll_vco_div_clk", 3505 "edp_phy_pll_link_clk", 3506 "edp_phy_pll_vco_div_clk"; 3507 #clock-cells = <1>; 3508 #reset-cells = <1>; 3509 #power-domain-cells = <1>; 3510 }; 3511 3512 mdss: display-subsystem@ae00000 { 3513 compatible = "qcom,sc7280-mdss"; 3514 reg = <0 0x0ae00000 0 0x1000>; 3515 reg-names = "mdss"; 3516 3517 power-domains = <&dispcc DISP_CC_MDSS_CORE_GDSC>; 3518 3519 clocks = <&gcc GCC_DISP_AHB_CLK>, 3520 <&dispcc DISP_CC_MDSS_AHB_CLK>, 3521 <&dispcc DISP_CC_MDSS_MDP_CLK>; 3522 clock-names = "iface", 3523 "ahb", 3524 "core"; 3525 3526 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 3527 interrupt-controller; 3528 #interrupt-cells = <1>; 3529 3530 interconnects = <&mmss_noc MASTER_MDP0 0 &mc_virt SLAVE_EBI1 0>; 3531 interconnect-names = "mdp0-mem"; 3532 3533 iommus = <&apps_smmu 0x900 0x402>; 3534 3535 #address-cells = <2>; 3536 #size-cells = <2>; 3537 ranges; 3538 3539 status = "disabled"; 3540 3541 mdss_mdp: display-controller@ae01000 { 3542 compatible = "qcom,sc7280-dpu"; 3543 reg = <0 0x0ae01000 0 0x8f030>, 3544 <0 0x0aeb0000 0 0x2008>; 3545 reg-names = "mdp", "vbif"; 3546 3547 clocks = <&gcc GCC_DISP_HF_AXI_CLK>, 3548 <&gcc GCC_DISP_SF_AXI_CLK>, 3549 <&dispcc DISP_CC_MDSS_AHB_CLK>, 3550 <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>, 3551 <&dispcc DISP_CC_MDSS_MDP_CLK>, 3552 <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 3553 clock-names = "bus", 3554 "nrt_bus", 3555 "iface", 3556 "lut", 3557 "core", 3558 "vsync"; 3559 assigned-clocks = <&dispcc DISP_CC_MDSS_VSYNC_CLK>, 3560 <&dispcc DISP_CC_MDSS_AHB_CLK>; 3561 assigned-clock-rates = <19200000>, 3562 <19200000>; 3563 operating-points-v2 = <&mdp_opp_table>; 3564 power-domains = <&rpmhpd SC7280_CX>; 3565 3566 interrupt-parent = <&mdss>; 3567 interrupts = <0>; 3568 3569 status = "disabled"; 3570 3571 ports { 3572 #address-cells = <1>; 3573 #size-cells = <0>; 3574 3575 port@0 { 3576 reg = <0>; 3577 dpu_intf1_out: endpoint { 3578 remote-endpoint = <&dsi0_in>; 3579 }; 3580 }; 3581 3582 port@1 { 3583 reg = <1>; 3584 dpu_intf5_out: endpoint { 3585 remote-endpoint = <&edp_in>; 3586 }; 3587 }; 3588 3589 port@2 { 3590 reg = <2>; 3591 dpu_intf0_out: endpoint { 3592 remote-endpoint = <&dp_in>; 3593 }; 3594 }; 3595 }; 3596 3597 mdp_opp_table: opp-table { 3598 compatible = "operating-points-v2"; 3599 3600 opp-200000000 { 3601 opp-hz = /bits/ 64 <200000000>; 3602 required-opps = <&rpmhpd_opp_low_svs>; 3603 }; 3604 3605 opp-300000000 { 3606 opp-hz = /bits/ 64 <300000000>; 3607 required-opps = <&rpmhpd_opp_svs>; 3608 }; 3609 3610 opp-380000000 { 3611 opp-hz = /bits/ 64 <380000000>; 3612 required-opps = <&rpmhpd_opp_svs_l1>; 3613 }; 3614 3615 opp-506666667 { 3616 opp-hz = /bits/ 64 <506666667>; 3617 required-opps = <&rpmhpd_opp_nom>; 3618 }; 3619 }; 3620 }; 3621 3622 mdss_dsi: dsi@ae94000 { 3623 compatible = "qcom,mdss-dsi-ctrl"; 3624 reg = <0 0x0ae94000 0 0x400>; 3625 reg-names = "dsi_ctrl"; 3626 3627 interrupt-parent = <&mdss>; 3628 interrupts = <4>; 3629 3630 clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>, 3631 <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>, 3632 <&dispcc DISP_CC_MDSS_PCLK0_CLK>, 3633 <&dispcc DISP_CC_MDSS_ESC0_CLK>, 3634 <&dispcc DISP_CC_MDSS_AHB_CLK>, 3635 <&gcc GCC_DISP_HF_AXI_CLK>; 3636 clock-names = "byte", 3637 "byte_intf", 3638 "pixel", 3639 "core", 3640 "iface", 3641 "bus"; 3642 3643 operating-points-v2 = <&dsi_opp_table>; 3644 power-domains = <&rpmhpd SC7280_CX>; 3645 3646 phys = <&mdss_dsi_phy>; 3647 phy-names = "dsi"; 3648 3649 #address-cells = <1>; 3650 #size-cells = <0>; 3651 3652 status = "disabled"; 3653 3654 ports { 3655 #address-cells = <1>; 3656 #size-cells = <0>; 3657 3658 port@0 { 3659 reg = <0>; 3660 dsi0_in: endpoint { 3661 remote-endpoint = <&dpu_intf1_out>; 3662 }; 3663 }; 3664 3665 port@1 { 3666 reg = <1>; 3667 dsi0_out: endpoint { 3668 }; 3669 }; 3670 }; 3671 3672 dsi_opp_table: opp-table { 3673 compatible = "operating-points-v2"; 3674 3675 opp-187500000 { 3676 opp-hz = /bits/ 64 <187500000>; 3677 required-opps = <&rpmhpd_opp_low_svs>; 3678 }; 3679 3680 opp-300000000 { 3681 opp-hz = /bits/ 64 <300000000>; 3682 required-opps = <&rpmhpd_opp_svs>; 3683 }; 3684 3685 opp-358000000 { 3686 opp-hz = /bits/ 64 <358000000>; 3687 required-opps = <&rpmhpd_opp_svs_l1>; 3688 }; 3689 }; 3690 }; 3691 3692 mdss_dsi_phy: phy@ae94400 { 3693 compatible = "qcom,sc7280-dsi-phy-7nm"; 3694 reg = <0 0x0ae94400 0 0x200>, 3695 <0 0x0ae94600 0 0x280>, 3696 <0 0x0ae94900 0 0x280>; 3697 reg-names = "dsi_phy", 3698 "dsi_phy_lane", 3699 "dsi_pll"; 3700 3701 #clock-cells = <1>; 3702 #phy-cells = <0>; 3703 3704 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 3705 <&rpmhcc RPMH_CXO_CLK>; 3706 clock-names = "iface", "ref"; 3707 3708 status = "disabled"; 3709 }; 3710 3711 mdss_edp: edp@aea0000 { 3712 compatible = "qcom,sc7280-edp"; 3713 pinctrl-names = "default"; 3714 pinctrl-0 = <&edp_hot_plug_det>; 3715 3716 reg = <0 0xaea0000 0 0x200>, 3717 <0 0xaea0200 0 0x200>, 3718 <0 0xaea0400 0 0xc00>, 3719 <0 0xaea1000 0 0x400>; 3720 3721 interrupt-parent = <&mdss>; 3722 interrupts = <14>; 3723 3724 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 3725 <&dispcc DISP_CC_MDSS_EDP_AUX_CLK>, 3726 <&dispcc DISP_CC_MDSS_EDP_LINK_CLK>, 3727 <&dispcc DISP_CC_MDSS_EDP_LINK_INTF_CLK>, 3728 <&dispcc DISP_CC_MDSS_EDP_PIXEL_CLK>; 3729 clock-names = "core_iface", 3730 "core_aux", 3731 "ctrl_link", 3732 "ctrl_link_iface", 3733 "stream_pixel"; 3734 assigned-clocks = <&dispcc DISP_CC_MDSS_EDP_LINK_CLK_SRC>, 3735 <&dispcc DISP_CC_MDSS_EDP_PIXEL_CLK_SRC>; 3736 assigned-clock-parents = <&mdss_edp_phy 0>, <&mdss_edp_phy 1>; 3737 3738 phys = <&mdss_edp_phy>; 3739 phy-names = "dp"; 3740 3741 operating-points-v2 = <&edp_opp_table>; 3742 power-domains = <&rpmhpd SC7280_CX>; 3743 3744 status = "disabled"; 3745 3746 ports { 3747 #address-cells = <1>; 3748 #size-cells = <0>; 3749 3750 port@0 { 3751 reg = <0>; 3752 edp_in: endpoint { 3753 remote-endpoint = <&dpu_intf5_out>; 3754 }; 3755 }; 3756 3757 port@1 { 3758 reg = <1>; 3759 mdss_edp_out: endpoint { }; 3760 }; 3761 }; 3762 3763 edp_opp_table: opp-table { 3764 compatible = "operating-points-v2"; 3765 3766 opp-160000000 { 3767 opp-hz = /bits/ 64 <160000000>; 3768 required-opps = <&rpmhpd_opp_low_svs>; 3769 }; 3770 3771 opp-270000000 { 3772 opp-hz = /bits/ 64 <270000000>; 3773 required-opps = <&rpmhpd_opp_svs>; 3774 }; 3775 3776 opp-540000000 { 3777 opp-hz = /bits/ 64 <540000000>; 3778 required-opps = <&rpmhpd_opp_nom>; 3779 }; 3780 3781 opp-810000000 { 3782 opp-hz = /bits/ 64 <810000000>; 3783 required-opps = <&rpmhpd_opp_nom>; 3784 }; 3785 }; 3786 }; 3787 3788 mdss_edp_phy: phy@aec2a00 { 3789 compatible = "qcom,sc7280-edp-phy"; 3790 3791 reg = <0 0xaec2a00 0 0x19c>, 3792 <0 0xaec2200 0 0xa0>, 3793 <0 0xaec2600 0 0xa0>, 3794 <0 0xaec2000 0 0x1c0>; 3795 3796 clocks = <&rpmhcc RPMH_CXO_CLK>, 3797 <&gcc GCC_EDP_CLKREF_EN>; 3798 clock-names = "aux", 3799 "cfg_ahb"; 3800 3801 #clock-cells = <1>; 3802 #phy-cells = <0>; 3803 3804 status = "disabled"; 3805 }; 3806 3807 mdss_dp: displayport-controller@ae90000 { 3808 compatible = "qcom,sc7280-dp"; 3809 3810 reg = <0 0xae90000 0 0x200>, 3811 <0 0xae90200 0 0x200>, 3812 <0 0xae90400 0 0xc00>, 3813 <0 0xae91000 0 0x400>, 3814 <0 0xae91400 0 0x400>; 3815 3816 interrupt-parent = <&mdss>; 3817 interrupts = <12>; 3818 3819 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 3820 <&dispcc DISP_CC_MDSS_DP_AUX_CLK>, 3821 <&dispcc DISP_CC_MDSS_DP_LINK_CLK>, 3822 <&dispcc DISP_CC_MDSS_DP_LINK_INTF_CLK>, 3823 <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK>; 3824 clock-names = "core_iface", 3825 "core_aux", 3826 "ctrl_link", 3827 "ctrl_link_iface", 3828 "stream_pixel"; 3829 assigned-clocks = <&dispcc DISP_CC_MDSS_DP_LINK_CLK_SRC>, 3830 <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK_SRC>; 3831 assigned-clock-parents = <&dp_phy 0>, <&dp_phy 1>; 3832 phys = <&dp_phy>; 3833 phy-names = "dp"; 3834 3835 operating-points-v2 = <&dp_opp_table>; 3836 power-domains = <&rpmhpd SC7280_CX>; 3837 3838 #sound-dai-cells = <0>; 3839 3840 status = "disabled"; 3841 3842 ports { 3843 #address-cells = <1>; 3844 #size-cells = <0>; 3845 3846 port@0 { 3847 reg = <0>; 3848 dp_in: endpoint { 3849 remote-endpoint = <&dpu_intf0_out>; 3850 }; 3851 }; 3852 3853 port@1 { 3854 reg = <1>; 3855 dp_out: endpoint { }; 3856 }; 3857 }; 3858 3859 dp_opp_table: opp-table { 3860 compatible = "operating-points-v2"; 3861 3862 opp-160000000 { 3863 opp-hz = /bits/ 64 <160000000>; 3864 required-opps = <&rpmhpd_opp_low_svs>; 3865 }; 3866 3867 opp-270000000 { 3868 opp-hz = /bits/ 64 <270000000>; 3869 required-opps = <&rpmhpd_opp_svs>; 3870 }; 3871 3872 opp-540000000 { 3873 opp-hz = /bits/ 64 <540000000>; 3874 required-opps = <&rpmhpd_opp_svs_l1>; 3875 }; 3876 3877 opp-810000000 { 3878 opp-hz = /bits/ 64 <810000000>; 3879 required-opps = <&rpmhpd_opp_nom>; 3880 }; 3881 }; 3882 }; 3883 }; 3884 3885 pdc: interrupt-controller@b220000 { 3886 compatible = "qcom,sc7280-pdc", "qcom,pdc"; 3887 reg = <0 0x0b220000 0 0x30000>; 3888 qcom,pdc-ranges = <0 480 40>, <40 140 14>, <54 263 1>, 3889 <55 306 4>, <59 312 3>, <62 374 2>, 3890 <64 434 2>, <66 438 3>, <69 86 1>, 3891 <70 520 54>, <124 609 31>, <155 63 1>, 3892 <156 716 12>; 3893 #interrupt-cells = <2>; 3894 interrupt-parent = <&intc>; 3895 interrupt-controller; 3896 }; 3897 3898 pdc_reset: reset-controller@b5e0000 { 3899 compatible = "qcom,sc7280-pdc-global"; 3900 reg = <0 0x0b5e0000 0 0x20000>; 3901 #reset-cells = <1>; 3902 }; 3903 3904 tsens0: thermal-sensor@c263000 { 3905 compatible = "qcom,sc7280-tsens","qcom,tsens-v2"; 3906 reg = <0 0x0c263000 0 0x1ff>, /* TM */ 3907 <0 0x0c222000 0 0x1ff>; /* SROT */ 3908 #qcom,sensors = <15>; 3909 interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH>, 3910 <GIC_SPI 508 IRQ_TYPE_LEVEL_HIGH>; 3911 interrupt-names = "uplow","critical"; 3912 #thermal-sensor-cells = <1>; 3913 }; 3914 3915 tsens1: thermal-sensor@c265000 { 3916 compatible = "qcom,sc7280-tsens","qcom,tsens-v2"; 3917 reg = <0 0x0c265000 0 0x1ff>, /* TM */ 3918 <0 0x0c223000 0 0x1ff>; /* SROT */ 3919 #qcom,sensors = <12>; 3920 interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH>, 3921 <GIC_SPI 509 IRQ_TYPE_LEVEL_HIGH>; 3922 interrupt-names = "uplow","critical"; 3923 #thermal-sensor-cells = <1>; 3924 }; 3925 3926 aoss_reset: reset-controller@c2a0000 { 3927 compatible = "qcom,sc7280-aoss-cc", "qcom,sdm845-aoss-cc"; 3928 reg = <0 0x0c2a0000 0 0x31000>; 3929 #reset-cells = <1>; 3930 }; 3931 3932 aoss_qmp: power-controller@c300000 { 3933 compatible = "qcom,sc7280-aoss-qmp", "qcom,aoss-qmp"; 3934 reg = <0 0x0c300000 0 0x400>; 3935 interrupts-extended = <&ipcc IPCC_CLIENT_AOP 3936 IPCC_MPROC_SIGNAL_GLINK_QMP 3937 IRQ_TYPE_EDGE_RISING>; 3938 mboxes = <&ipcc IPCC_CLIENT_AOP 3939 IPCC_MPROC_SIGNAL_GLINK_QMP>; 3940 3941 #clock-cells = <0>; 3942 }; 3943 3944 sram@c3f0000 { 3945 compatible = "qcom,rpmh-stats"; 3946 reg = <0 0x0c3f0000 0 0x400>; 3947 }; 3948 3949 spmi_bus: spmi@c440000 { 3950 compatible = "qcom,spmi-pmic-arb"; 3951 reg = <0 0x0c440000 0 0x1100>, 3952 <0 0x0c600000 0 0x2000000>, 3953 <0 0x0e600000 0 0x100000>, 3954 <0 0x0e700000 0 0xa0000>, 3955 <0 0x0c40a000 0 0x26000>; 3956 reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 3957 interrupt-names = "periph_irq"; 3958 interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>; 3959 qcom,ee = <0>; 3960 qcom,channel = <0>; 3961 #address-cells = <1>; 3962 #size-cells = <1>; 3963 interrupt-controller; 3964 #interrupt-cells = <4>; 3965 }; 3966 3967 tlmm: pinctrl@f100000 { 3968 compatible = "qcom,sc7280-pinctrl"; 3969 reg = <0 0x0f100000 0 0x300000>; 3970 interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 3971 gpio-controller; 3972 #gpio-cells = <2>; 3973 interrupt-controller; 3974 #interrupt-cells = <2>; 3975 gpio-ranges = <&tlmm 0 0 175>; 3976 wakeup-parent = <&pdc>; 3977 3978 dp_hot_plug_det: dp-hot-plug-det { 3979 pins = "gpio47"; 3980 function = "dp_hot"; 3981 }; 3982 3983 edp_hot_plug_det: edp-hot-plug-det { 3984 pins = "gpio60"; 3985 function = "edp_hot"; 3986 }; 3987 3988 mi2s0_data0: mi2s0-data0 { 3989 pins = "gpio98"; 3990 function = "mi2s0_data0"; 3991 }; 3992 3993 mi2s0_data1: mi2s0-data1 { 3994 pins = "gpio99"; 3995 function = "mi2s0_data1"; 3996 }; 3997 3998 mi2s0_mclk: mi2s0-mclk { 3999 pins = "gpio96"; 4000 function = "pri_mi2s"; 4001 }; 4002 4003 mi2s0_sclk: mi2s0-sclk { 4004 pins = "gpio97"; 4005 function = "mi2s0_sck"; 4006 }; 4007 4008 mi2s0_ws: mi2s0-ws { 4009 pins = "gpio100"; 4010 function = "mi2s0_ws"; 4011 }; 4012 4013 mi2s1_data0: mi2s1-data0 { 4014 pins = "gpio107"; 4015 function = "mi2s1_data0"; 4016 }; 4017 4018 mi2s1_sclk: mi2s1-sclk { 4019 pins = "gpio106"; 4020 function = "mi2s1_sck"; 4021 }; 4022 4023 mi2s1_ws: mi2s1-ws { 4024 pins = "gpio108"; 4025 function = "mi2s1_ws"; 4026 }; 4027 4028 pcie1_clkreq_n: pcie1-clkreq-n { 4029 pins = "gpio79"; 4030 function = "pcie1_clkreqn"; 4031 }; 4032 4033 qspi_clk: qspi-clk { 4034 pins = "gpio14"; 4035 function = "qspi_clk"; 4036 }; 4037 4038 qspi_cs0: qspi-cs0 { 4039 pins = "gpio15"; 4040 function = "qspi_cs"; 4041 }; 4042 4043 qspi_cs1: qspi-cs1 { 4044 pins = "gpio19"; 4045 function = "qspi_cs"; 4046 }; 4047 4048 qspi_data01: qspi-data01 { 4049 pins = "gpio12", "gpio13"; 4050 function = "qspi_data"; 4051 }; 4052 4053 qspi_data12: qspi-data12 { 4054 pins = "gpio16", "gpio17"; 4055 function = "qspi_data"; 4056 }; 4057 4058 qup_i2c0_data_clk: qup-i2c0-data-clk { 4059 pins = "gpio0", "gpio1"; 4060 function = "qup00"; 4061 }; 4062 4063 qup_i2c1_data_clk: qup-i2c1-data-clk { 4064 pins = "gpio4", "gpio5"; 4065 function = "qup01"; 4066 }; 4067 4068 qup_i2c2_data_clk: qup-i2c2-data-clk { 4069 pins = "gpio8", "gpio9"; 4070 function = "qup02"; 4071 }; 4072 4073 qup_i2c3_data_clk: qup-i2c3-data-clk { 4074 pins = "gpio12", "gpio13"; 4075 function = "qup03"; 4076 }; 4077 4078 qup_i2c4_data_clk: qup-i2c4-data-clk { 4079 pins = "gpio16", "gpio17"; 4080 function = "qup04"; 4081 }; 4082 4083 qup_i2c5_data_clk: qup-i2c5-data-clk { 4084 pins = "gpio20", "gpio21"; 4085 function = "qup05"; 4086 }; 4087 4088 qup_i2c6_data_clk: qup-i2c6-data-clk { 4089 pins = "gpio24", "gpio25"; 4090 function = "qup06"; 4091 }; 4092 4093 qup_i2c7_data_clk: qup-i2c7-data-clk { 4094 pins = "gpio28", "gpio29"; 4095 function = "qup07"; 4096 }; 4097 4098 qup_i2c8_data_clk: qup-i2c8-data-clk { 4099 pins = "gpio32", "gpio33"; 4100 function = "qup10"; 4101 }; 4102 4103 qup_i2c9_data_clk: qup-i2c9-data-clk { 4104 pins = "gpio36", "gpio37"; 4105 function = "qup11"; 4106 }; 4107 4108 qup_i2c10_data_clk: qup-i2c10-data-clk { 4109 pins = "gpio40", "gpio41"; 4110 function = "qup12"; 4111 }; 4112 4113 qup_i2c11_data_clk: qup-i2c11-data-clk { 4114 pins = "gpio44", "gpio45"; 4115 function = "qup13"; 4116 }; 4117 4118 qup_i2c12_data_clk: qup-i2c12-data-clk { 4119 pins = "gpio48", "gpio49"; 4120 function = "qup14"; 4121 }; 4122 4123 qup_i2c13_data_clk: qup-i2c13-data-clk { 4124 pins = "gpio52", "gpio53"; 4125 function = "qup15"; 4126 }; 4127 4128 qup_i2c14_data_clk: qup-i2c14-data-clk { 4129 pins = "gpio56", "gpio57"; 4130 function = "qup16"; 4131 }; 4132 4133 qup_i2c15_data_clk: qup-i2c15-data-clk { 4134 pins = "gpio60", "gpio61"; 4135 function = "qup17"; 4136 }; 4137 4138 qup_spi0_data_clk: qup-spi0-data-clk { 4139 pins = "gpio0", "gpio1", "gpio2"; 4140 function = "qup00"; 4141 }; 4142 4143 qup_spi0_cs: qup-spi0-cs { 4144 pins = "gpio3"; 4145 function = "qup00"; 4146 }; 4147 4148 qup_spi0_cs_gpio: qup-spi0-cs-gpio { 4149 pins = "gpio3"; 4150 function = "gpio"; 4151 }; 4152 4153 qup_spi1_data_clk: qup-spi1-data-clk { 4154 pins = "gpio4", "gpio5", "gpio6"; 4155 function = "qup01"; 4156 }; 4157 4158 qup_spi1_cs: qup-spi1-cs { 4159 pins = "gpio7"; 4160 function = "qup01"; 4161 }; 4162 4163 qup_spi1_cs_gpio: qup-spi1-cs-gpio { 4164 pins = "gpio7"; 4165 function = "gpio"; 4166 }; 4167 4168 qup_spi2_data_clk: qup-spi2-data-clk { 4169 pins = "gpio8", "gpio9", "gpio10"; 4170 function = "qup02"; 4171 }; 4172 4173 qup_spi2_cs: qup-spi2-cs { 4174 pins = "gpio11"; 4175 function = "qup02"; 4176 }; 4177 4178 qup_spi2_cs_gpio: qup-spi2-cs-gpio { 4179 pins = "gpio11"; 4180 function = "gpio"; 4181 }; 4182 4183 qup_spi3_data_clk: qup-spi3-data-clk { 4184 pins = "gpio12", "gpio13", "gpio14"; 4185 function = "qup03"; 4186 }; 4187 4188 qup_spi3_cs: qup-spi3-cs { 4189 pins = "gpio15"; 4190 function = "qup03"; 4191 }; 4192 4193 qup_spi3_cs_gpio: qup-spi3-cs-gpio { 4194 pins = "gpio15"; 4195 function = "gpio"; 4196 }; 4197 4198 qup_spi4_data_clk: qup-spi4-data-clk { 4199 pins = "gpio16", "gpio17", "gpio18"; 4200 function = "qup04"; 4201 }; 4202 4203 qup_spi4_cs: qup-spi4-cs { 4204 pins = "gpio19"; 4205 function = "qup04"; 4206 }; 4207 4208 qup_spi4_cs_gpio: qup-spi4-cs-gpio { 4209 pins = "gpio19"; 4210 function = "gpio"; 4211 }; 4212 4213 qup_spi5_data_clk: qup-spi5-data-clk { 4214 pins = "gpio20", "gpio21", "gpio22"; 4215 function = "qup05"; 4216 }; 4217 4218 qup_spi5_cs: qup-spi5-cs { 4219 pins = "gpio23"; 4220 function = "qup05"; 4221 }; 4222 4223 qup_spi5_cs_gpio: qup-spi5-cs-gpio { 4224 pins = "gpio23"; 4225 function = "gpio"; 4226 }; 4227 4228 qup_spi6_data_clk: qup-spi6-data-clk { 4229 pins = "gpio24", "gpio25", "gpio26"; 4230 function = "qup06"; 4231 }; 4232 4233 qup_spi6_cs: qup-spi6-cs { 4234 pins = "gpio27"; 4235 function = "qup06"; 4236 }; 4237 4238 qup_spi6_cs_gpio: qup-spi6-cs-gpio { 4239 pins = "gpio27"; 4240 function = "gpio"; 4241 }; 4242 4243 qup_spi7_data_clk: qup-spi7-data-clk { 4244 pins = "gpio28", "gpio29", "gpio30"; 4245 function = "qup07"; 4246 }; 4247 4248 qup_spi7_cs: qup-spi7-cs { 4249 pins = "gpio31"; 4250 function = "qup07"; 4251 }; 4252 4253 qup_spi7_cs_gpio: qup-spi7-cs-gpio { 4254 pins = "gpio31"; 4255 function = "gpio"; 4256 }; 4257 4258 qup_spi8_data_clk: qup-spi8-data-clk { 4259 pins = "gpio32", "gpio33", "gpio34"; 4260 function = "qup10"; 4261 }; 4262 4263 qup_spi8_cs: qup-spi8-cs { 4264 pins = "gpio35"; 4265 function = "qup10"; 4266 }; 4267 4268 qup_spi8_cs_gpio: qup-spi8-cs-gpio { 4269 pins = "gpio35"; 4270 function = "gpio"; 4271 }; 4272 4273 qup_spi9_data_clk: qup-spi9-data-clk { 4274 pins = "gpio36", "gpio37", "gpio38"; 4275 function = "qup11"; 4276 }; 4277 4278 qup_spi9_cs: qup-spi9-cs { 4279 pins = "gpio39"; 4280 function = "qup11"; 4281 }; 4282 4283 qup_spi9_cs_gpio: qup-spi9-cs-gpio { 4284 pins = "gpio39"; 4285 function = "gpio"; 4286 }; 4287 4288 qup_spi10_data_clk: qup-spi10-data-clk { 4289 pins = "gpio40", "gpio41", "gpio42"; 4290 function = "qup12"; 4291 }; 4292 4293 qup_spi10_cs: qup-spi10-cs { 4294 pins = "gpio43"; 4295 function = "qup12"; 4296 }; 4297 4298 qup_spi10_cs_gpio: qup-spi10-cs-gpio { 4299 pins = "gpio43"; 4300 function = "gpio"; 4301 }; 4302 4303 qup_spi11_data_clk: qup-spi11-data-clk { 4304 pins = "gpio44", "gpio45", "gpio46"; 4305 function = "qup13"; 4306 }; 4307 4308 qup_spi11_cs: qup-spi11-cs { 4309 pins = "gpio47"; 4310 function = "qup13"; 4311 }; 4312 4313 qup_spi11_cs_gpio: qup-spi11-cs-gpio { 4314 pins = "gpio47"; 4315 function = "gpio"; 4316 }; 4317 4318 qup_spi12_data_clk: qup-spi12-data-clk { 4319 pins = "gpio48", "gpio49", "gpio50"; 4320 function = "qup14"; 4321 }; 4322 4323 qup_spi12_cs: qup-spi12-cs { 4324 pins = "gpio51"; 4325 function = "qup14"; 4326 }; 4327 4328 qup_spi12_cs_gpio: qup-spi12-cs-gpio { 4329 pins = "gpio51"; 4330 function = "gpio"; 4331 }; 4332 4333 qup_spi13_data_clk: qup-spi13-data-clk { 4334 pins = "gpio52", "gpio53", "gpio54"; 4335 function = "qup15"; 4336 }; 4337 4338 qup_spi13_cs: qup-spi13-cs { 4339 pins = "gpio55"; 4340 function = "qup15"; 4341 }; 4342 4343 qup_spi13_cs_gpio: qup-spi13-cs-gpio { 4344 pins = "gpio55"; 4345 function = "gpio"; 4346 }; 4347 4348 qup_spi14_data_clk: qup-spi14-data-clk { 4349 pins = "gpio56", "gpio57", "gpio58"; 4350 function = "qup16"; 4351 }; 4352 4353 qup_spi14_cs: qup-spi14-cs { 4354 pins = "gpio59"; 4355 function = "qup16"; 4356 }; 4357 4358 qup_spi14_cs_gpio: qup-spi14-cs-gpio { 4359 pins = "gpio59"; 4360 function = "gpio"; 4361 }; 4362 4363 qup_spi15_data_clk: qup-spi15-data-clk { 4364 pins = "gpio60", "gpio61", "gpio62"; 4365 function = "qup17"; 4366 }; 4367 4368 qup_spi15_cs: qup-spi15-cs { 4369 pins = "gpio63"; 4370 function = "qup17"; 4371 }; 4372 4373 qup_spi15_cs_gpio: qup-spi15-cs-gpio { 4374 pins = "gpio63"; 4375 function = "gpio"; 4376 }; 4377 4378 qup_uart0_cts: qup-uart0-cts { 4379 pins = "gpio0"; 4380 function = "qup00"; 4381 }; 4382 4383 qup_uart0_rts: qup-uart0-rts { 4384 pins = "gpio1"; 4385 function = "qup00"; 4386 }; 4387 4388 qup_uart0_tx: qup-uart0-tx { 4389 pins = "gpio2"; 4390 function = "qup00"; 4391 }; 4392 4393 qup_uart0_rx: qup-uart0-rx { 4394 pins = "gpio3"; 4395 function = "qup00"; 4396 }; 4397 4398 qup_uart1_cts: qup-uart1-cts { 4399 pins = "gpio4"; 4400 function = "qup01"; 4401 }; 4402 4403 qup_uart1_rts: qup-uart1-rts { 4404 pins = "gpio5"; 4405 function = "qup01"; 4406 }; 4407 4408 qup_uart1_tx: qup-uart1-tx { 4409 pins = "gpio6"; 4410 function = "qup01"; 4411 }; 4412 4413 qup_uart1_rx: qup-uart1-rx { 4414 pins = "gpio7"; 4415 function = "qup01"; 4416 }; 4417 4418 qup_uart2_cts: qup-uart2-cts { 4419 pins = "gpio8"; 4420 function = "qup02"; 4421 }; 4422 4423 qup_uart2_rts: qup-uart2-rts { 4424 pins = "gpio9"; 4425 function = "qup02"; 4426 }; 4427 4428 qup_uart2_tx: qup-uart2-tx { 4429 pins = "gpio10"; 4430 function = "qup02"; 4431 }; 4432 4433 qup_uart2_rx: qup-uart2-rx { 4434 pins = "gpio11"; 4435 function = "qup02"; 4436 }; 4437 4438 qup_uart3_cts: qup-uart3-cts { 4439 pins = "gpio12"; 4440 function = "qup03"; 4441 }; 4442 4443 qup_uart3_rts: qup-uart3-rts { 4444 pins = "gpio13"; 4445 function = "qup03"; 4446 }; 4447 4448 qup_uart3_tx: qup-uart3-tx { 4449 pins = "gpio14"; 4450 function = "qup03"; 4451 }; 4452 4453 qup_uart3_rx: qup-uart3-rx { 4454 pins = "gpio15"; 4455 function = "qup03"; 4456 }; 4457 4458 qup_uart4_cts: qup-uart4-cts { 4459 pins = "gpio16"; 4460 function = "qup04"; 4461 }; 4462 4463 qup_uart4_rts: qup-uart4-rts { 4464 pins = "gpio17"; 4465 function = "qup04"; 4466 }; 4467 4468 qup_uart4_tx: qup-uart4-tx { 4469 pins = "gpio18"; 4470 function = "qup04"; 4471 }; 4472 4473 qup_uart4_rx: qup-uart4-rx { 4474 pins = "gpio19"; 4475 function = "qup04"; 4476 }; 4477 4478 qup_uart5_cts: qup-uart5-cts { 4479 pins = "gpio20"; 4480 function = "qup05"; 4481 }; 4482 4483 qup_uart5_rts: qup-uart5-rts { 4484 pins = "gpio21"; 4485 function = "qup05"; 4486 }; 4487 4488 qup_uart5_tx: qup-uart5-tx { 4489 pins = "gpio22"; 4490 function = "qup05"; 4491 }; 4492 4493 qup_uart5_rx: qup-uart5-rx { 4494 pins = "gpio23"; 4495 function = "qup05"; 4496 }; 4497 4498 qup_uart6_cts: qup-uart6-cts { 4499 pins = "gpio24"; 4500 function = "qup06"; 4501 }; 4502 4503 qup_uart6_rts: qup-uart6-rts { 4504 pins = "gpio25"; 4505 function = "qup06"; 4506 }; 4507 4508 qup_uart6_tx: qup-uart6-tx { 4509 pins = "gpio26"; 4510 function = "qup06"; 4511 }; 4512 4513 qup_uart6_rx: qup-uart6-rx { 4514 pins = "gpio27"; 4515 function = "qup06"; 4516 }; 4517 4518 qup_uart7_cts: qup-uart7-cts { 4519 pins = "gpio28"; 4520 function = "qup07"; 4521 }; 4522 4523 qup_uart7_rts: qup-uart7-rts { 4524 pins = "gpio29"; 4525 function = "qup07"; 4526 }; 4527 4528 qup_uart7_tx: qup-uart7-tx { 4529 pins = "gpio30"; 4530 function = "qup07"; 4531 }; 4532 4533 qup_uart7_rx: qup-uart7-rx { 4534 pins = "gpio31"; 4535 function = "qup07"; 4536 }; 4537 4538 qup_uart8_cts: qup-uart8-cts { 4539 pins = "gpio32"; 4540 function = "qup10"; 4541 }; 4542 4543 qup_uart8_rts: qup-uart8-rts { 4544 pins = "gpio33"; 4545 function = "qup10"; 4546 }; 4547 4548 qup_uart8_tx: qup-uart8-tx { 4549 pins = "gpio34"; 4550 function = "qup10"; 4551 }; 4552 4553 qup_uart8_rx: qup-uart8-rx { 4554 pins = "gpio35"; 4555 function = "qup10"; 4556 }; 4557 4558 qup_uart9_cts: qup-uart9-cts { 4559 pins = "gpio36"; 4560 function = "qup11"; 4561 }; 4562 4563 qup_uart9_rts: qup-uart9-rts { 4564 pins = "gpio37"; 4565 function = "qup11"; 4566 }; 4567 4568 qup_uart9_tx: qup-uart9-tx { 4569 pins = "gpio38"; 4570 function = "qup11"; 4571 }; 4572 4573 qup_uart9_rx: qup-uart9-rx { 4574 pins = "gpio39"; 4575 function = "qup11"; 4576 }; 4577 4578 qup_uart10_cts: qup-uart10-cts { 4579 pins = "gpio40"; 4580 function = "qup12"; 4581 }; 4582 4583 qup_uart10_rts: qup-uart10-rts { 4584 pins = "gpio41"; 4585 function = "qup12"; 4586 }; 4587 4588 qup_uart10_tx: qup-uart10-tx { 4589 pins = "gpio42"; 4590 function = "qup12"; 4591 }; 4592 4593 qup_uart10_rx: qup-uart10-rx { 4594 pins = "gpio43"; 4595 function = "qup12"; 4596 }; 4597 4598 qup_uart11_cts: qup-uart11-cts { 4599 pins = "gpio44"; 4600 function = "qup13"; 4601 }; 4602 4603 qup_uart11_rts: qup-uart11-rts { 4604 pins = "gpio45"; 4605 function = "qup13"; 4606 }; 4607 4608 qup_uart11_tx: qup-uart11-tx { 4609 pins = "gpio46"; 4610 function = "qup13"; 4611 }; 4612 4613 qup_uart11_rx: qup-uart11-rx { 4614 pins = "gpio47"; 4615 function = "qup13"; 4616 }; 4617 4618 qup_uart12_cts: qup-uart12-cts { 4619 pins = "gpio48"; 4620 function = "qup14"; 4621 }; 4622 4623 qup_uart12_rts: qup-uart12-rts { 4624 pins = "gpio49"; 4625 function = "qup14"; 4626 }; 4627 4628 qup_uart12_tx: qup-uart12-tx { 4629 pins = "gpio50"; 4630 function = "qup14"; 4631 }; 4632 4633 qup_uart12_rx: qup-uart12-rx { 4634 pins = "gpio51"; 4635 function = "qup14"; 4636 }; 4637 4638 qup_uart13_cts: qup-uart13-cts { 4639 pins = "gpio52"; 4640 function = "qup15"; 4641 }; 4642 4643 qup_uart13_rts: qup-uart13-rts { 4644 pins = "gpio53"; 4645 function = "qup15"; 4646 }; 4647 4648 qup_uart13_tx: qup-uart13-tx { 4649 pins = "gpio54"; 4650 function = "qup15"; 4651 }; 4652 4653 qup_uart13_rx: qup-uart13-rx { 4654 pins = "gpio55"; 4655 function = "qup15"; 4656 }; 4657 4658 qup_uart14_cts: qup-uart14-cts { 4659 pins = "gpio56"; 4660 function = "qup16"; 4661 }; 4662 4663 qup_uart14_rts: qup-uart14-rts { 4664 pins = "gpio57"; 4665 function = "qup16"; 4666 }; 4667 4668 qup_uart14_tx: qup-uart14-tx { 4669 pins = "gpio58"; 4670 function = "qup16"; 4671 }; 4672 4673 qup_uart14_rx: qup-uart14-rx { 4674 pins = "gpio59"; 4675 function = "qup16"; 4676 }; 4677 4678 qup_uart15_cts: qup-uart15-cts { 4679 pins = "gpio60"; 4680 function = "qup17"; 4681 }; 4682 4683 qup_uart15_rts: qup-uart15-rts { 4684 pins = "gpio61"; 4685 function = "qup17"; 4686 }; 4687 4688 qup_uart15_tx: qup-uart15-tx { 4689 pins = "gpio62"; 4690 function = "qup17"; 4691 }; 4692 4693 qup_uart15_rx: qup-uart15-rx { 4694 pins = "gpio63"; 4695 function = "qup17"; 4696 }; 4697 4698 sdc1_clk: sdc1-clk { 4699 pins = "sdc1_clk"; 4700 }; 4701 4702 sdc1_cmd: sdc1-cmd { 4703 pins = "sdc1_cmd"; 4704 }; 4705 4706 sdc1_data: sdc1-data { 4707 pins = "sdc1_data"; 4708 }; 4709 4710 sdc1_rclk: sdc1-rclk { 4711 pins = "sdc1_rclk"; 4712 }; 4713 4714 sdc1_clk_sleep: sdc1-clk-sleep { 4715 pins = "sdc1_clk"; 4716 drive-strength = <2>; 4717 bias-bus-hold; 4718 }; 4719 4720 sdc1_cmd_sleep: sdc1-cmd-sleep { 4721 pins = "sdc1_cmd"; 4722 drive-strength = <2>; 4723 bias-bus-hold; 4724 }; 4725 4726 sdc1_data_sleep: sdc1-data-sleep { 4727 pins = "sdc1_data"; 4728 drive-strength = <2>; 4729 bias-bus-hold; 4730 }; 4731 4732 sdc1_rclk_sleep: sdc1-rclk-sleep { 4733 pins = "sdc1_rclk"; 4734 drive-strength = <2>; 4735 bias-bus-hold; 4736 }; 4737 4738 sdc2_clk: sdc2-clk { 4739 pins = "sdc2_clk"; 4740 }; 4741 4742 sdc2_cmd: sdc2-cmd { 4743 pins = "sdc2_cmd"; 4744 }; 4745 4746 sdc2_data: sdc2-data { 4747 pins = "sdc2_data"; 4748 }; 4749 4750 sdc2_clk_sleep: sdc2-clk-sleep { 4751 pins = "sdc2_clk"; 4752 drive-strength = <2>; 4753 bias-bus-hold; 4754 }; 4755 4756 sdc2_cmd_sleep: sdc2-cmd-sleep { 4757 pins = "sdc2_cmd"; 4758 drive-strength = <2>; 4759 bias-bus-hold; 4760 }; 4761 4762 sdc2_data_sleep: sdc2-data-sleep { 4763 pins = "sdc2_data"; 4764 drive-strength = <2>; 4765 bias-bus-hold; 4766 }; 4767 }; 4768 4769 sram@146a5000 { 4770 compatible = "qcom,sc7280-imem", "syscon", "simple-mfd"; 4771 reg = <0 0x146a5000 0 0x6000>; 4772 4773 #address-cells = <1>; 4774 #size-cells = <1>; 4775 4776 ranges = <0 0 0x146a5000 0x6000>; 4777 4778 pil-reloc@594c { 4779 compatible = "qcom,pil-reloc-info"; 4780 reg = <0x594c 0xc8>; 4781 }; 4782 }; 4783 4784 apps_smmu: iommu@15000000 { 4785 compatible = "qcom,sc7280-smmu-500", "arm,mmu-500"; 4786 reg = <0 0x15000000 0 0x100000>; 4787 #iommu-cells = <2>; 4788 #global-interrupts = <1>; 4789 dma-coherent; 4790 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 4791 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 4792 <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 4793 <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 4794 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 4795 <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 4796 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 4797 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 4798 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 4799 <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 4800 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 4801 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 4802 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 4803 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 4804 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 4805 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 4806 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 4807 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 4808 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 4809 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 4810 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 4811 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 4812 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 4813 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 4814 <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>, 4815 <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, 4816 <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>, 4817 <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, 4818 <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>, 4819 <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, 4820 <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>, 4821 <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, 4822 <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>, 4823 <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, 4824 <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>, 4825 <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, 4826 <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 4827 <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 4828 <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 4829 <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 4830 <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>, 4831 <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 4832 <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 4833 <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 4834 <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 4835 <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 4836 <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 4837 <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 4838 <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 4839 <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 4840 <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 4841 <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 4842 <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 4843 <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 4844 <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 4845 <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 4846 <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, 4847 <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 4848 <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 4849 <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 4850 <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 4851 <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 4852 <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 4853 <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 4854 <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 4855 <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 4856 <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>, 4857 <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>, 4858 <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>, 4859 <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>, 4860 <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 4861 <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 4862 <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 4863 <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 4864 <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 4865 <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 4866 <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 4867 <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>, 4868 <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 4869 <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 4870 <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 4871 }; 4872 4873 intc: interrupt-controller@17a00000 { 4874 compatible = "arm,gic-v3"; 4875 #address-cells = <2>; 4876 #size-cells = <2>; 4877 ranges; 4878 #interrupt-cells = <3>; 4879 interrupt-controller; 4880 reg = <0 0x17a00000 0 0x10000>, /* GICD */ 4881 <0 0x17a60000 0 0x100000>; /* GICR * 8 */ 4882 interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_LOW>; 4883 4884 gic-its@17a40000 { 4885 compatible = "arm,gic-v3-its"; 4886 msi-controller; 4887 #msi-cells = <1>; 4888 reg = <0 0x17a40000 0 0x20000>; 4889 status = "disabled"; 4890 }; 4891 }; 4892 4893 watchdog@17c10000 { 4894 compatible = "qcom,apss-wdt-sc7280", "qcom,kpss-wdt"; 4895 reg = <0 0x17c10000 0 0x1000>; 4896 clocks = <&sleep_clk>; 4897 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 4898 }; 4899 4900 timer@17c20000 { 4901 #address-cells = <1>; 4902 #size-cells = <1>; 4903 ranges = <0 0 0 0x20000000>; 4904 compatible = "arm,armv7-timer-mem"; 4905 reg = <0 0x17c20000 0 0x1000>; 4906 4907 frame@17c21000 { 4908 frame-number = <0>; 4909 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 4910 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 4911 reg = <0x17c21000 0x1000>, 4912 <0x17c22000 0x1000>; 4913 }; 4914 4915 frame@17c23000 { 4916 frame-number = <1>; 4917 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 4918 reg = <0x17c23000 0x1000>; 4919 status = "disabled"; 4920 }; 4921 4922 frame@17c25000 { 4923 frame-number = <2>; 4924 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 4925 reg = <0x17c25000 0x1000>; 4926 status = "disabled"; 4927 }; 4928 4929 frame@17c27000 { 4930 frame-number = <3>; 4931 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 4932 reg = <0x17c27000 0x1000>; 4933 status = "disabled"; 4934 }; 4935 4936 frame@17c29000 { 4937 frame-number = <4>; 4938 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 4939 reg = <0x17c29000 0x1000>; 4940 status = "disabled"; 4941 }; 4942 4943 frame@17c2b000 { 4944 frame-number = <5>; 4945 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 4946 reg = <0x17c2b000 0x1000>; 4947 status = "disabled"; 4948 }; 4949 4950 frame@17c2d000 { 4951 frame-number = <6>; 4952 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 4953 reg = <0x17c2d000 0x1000>; 4954 status = "disabled"; 4955 }; 4956 }; 4957 4958 apps_rsc: rsc@18200000 { 4959 compatible = "qcom,rpmh-rsc"; 4960 reg = <0 0x18200000 0 0x10000>, 4961 <0 0x18210000 0 0x10000>, 4962 <0 0x18220000 0 0x10000>; 4963 reg-names = "drv-0", "drv-1", "drv-2"; 4964 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 4965 <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 4966 <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 4967 qcom,tcs-offset = <0xd00>; 4968 qcom,drv-id = <2>; 4969 qcom,tcs-config = <ACTIVE_TCS 2>, 4970 <SLEEP_TCS 3>, 4971 <WAKE_TCS 3>, 4972 <CONTROL_TCS 1>; 4973 4974 apps_bcm_voter: bcm-voter { 4975 compatible = "qcom,bcm-voter"; 4976 }; 4977 4978 rpmhpd: power-controller { 4979 compatible = "qcom,sc7280-rpmhpd"; 4980 #power-domain-cells = <1>; 4981 operating-points-v2 = <&rpmhpd_opp_table>; 4982 4983 rpmhpd_opp_table: opp-table { 4984 compatible = "operating-points-v2"; 4985 4986 rpmhpd_opp_ret: opp1 { 4987 opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; 4988 }; 4989 4990 rpmhpd_opp_low_svs: opp2 { 4991 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 4992 }; 4993 4994 rpmhpd_opp_svs: opp3 { 4995 opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 4996 }; 4997 4998 rpmhpd_opp_svs_l1: opp4 { 4999 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 5000 }; 5001 5002 rpmhpd_opp_svs_l2: opp5 { 5003 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>; 5004 }; 5005 5006 rpmhpd_opp_nom: opp6 { 5007 opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 5008 }; 5009 5010 rpmhpd_opp_nom_l1: opp7 { 5011 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 5012 }; 5013 5014 rpmhpd_opp_turbo: opp8 { 5015 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 5016 }; 5017 5018 rpmhpd_opp_turbo_l1: opp9 { 5019 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 5020 }; 5021 }; 5022 }; 5023 5024 rpmhcc: clock-controller { 5025 compatible = "qcom,sc7280-rpmh-clk"; 5026 clocks = <&xo_board>; 5027 clock-names = "xo"; 5028 #clock-cells = <1>; 5029 }; 5030 }; 5031 5032 epss_l3: interconnect@18590000 { 5033 compatible = "qcom,sc7280-epss-l3"; 5034 reg = <0 0x18590000 0 0x1000>; 5035 clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>; 5036 clock-names = "xo", "alternate"; 5037 #interconnect-cells = <1>; 5038 }; 5039 5040 cpufreq_hw: cpufreq@18591000 { 5041 compatible = "qcom,cpufreq-epss"; 5042 reg = <0 0x18591000 0 0x1000>, 5043 <0 0x18592000 0 0x1000>, 5044 <0 0x18593000 0 0x1000>; 5045 clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>; 5046 clock-names = "xo", "alternate"; 5047 #freq-domain-cells = <1>; 5048 }; 5049 }; 5050 5051 thermal_zones: thermal-zones { 5052 cpu0-thermal { 5053 polling-delay-passive = <250>; 5054 polling-delay = <0>; 5055 5056 thermal-sensors = <&tsens0 1>; 5057 5058 trips { 5059 cpu0_alert0: trip-point0 { 5060 temperature = <90000>; 5061 hysteresis = <2000>; 5062 type = "passive"; 5063 }; 5064 5065 cpu0_alert1: trip-point1 { 5066 temperature = <95000>; 5067 hysteresis = <2000>; 5068 type = "passive"; 5069 }; 5070 5071 cpu0_crit: cpu-crit { 5072 temperature = <110000>; 5073 hysteresis = <0>; 5074 type = "critical"; 5075 }; 5076 }; 5077 5078 cooling-maps { 5079 map0 { 5080 trip = <&cpu0_alert0>; 5081 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5082 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5083 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5084 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5085 }; 5086 map1 { 5087 trip = <&cpu0_alert1>; 5088 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5089 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5090 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5091 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5092 }; 5093 }; 5094 }; 5095 5096 cpu1-thermal { 5097 polling-delay-passive = <250>; 5098 polling-delay = <0>; 5099 5100 thermal-sensors = <&tsens0 2>; 5101 5102 trips { 5103 cpu1_alert0: trip-point0 { 5104 temperature = <90000>; 5105 hysteresis = <2000>; 5106 type = "passive"; 5107 }; 5108 5109 cpu1_alert1: trip-point1 { 5110 temperature = <95000>; 5111 hysteresis = <2000>; 5112 type = "passive"; 5113 }; 5114 5115 cpu1_crit: cpu-crit { 5116 temperature = <110000>; 5117 hysteresis = <0>; 5118 type = "critical"; 5119 }; 5120 }; 5121 5122 cooling-maps { 5123 map0 { 5124 trip = <&cpu1_alert0>; 5125 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5126 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5127 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5128 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5129 }; 5130 map1 { 5131 trip = <&cpu1_alert1>; 5132 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5133 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5134 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5135 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5136 }; 5137 }; 5138 }; 5139 5140 cpu2-thermal { 5141 polling-delay-passive = <250>; 5142 polling-delay = <0>; 5143 5144 thermal-sensors = <&tsens0 3>; 5145 5146 trips { 5147 cpu2_alert0: trip-point0 { 5148 temperature = <90000>; 5149 hysteresis = <2000>; 5150 type = "passive"; 5151 }; 5152 5153 cpu2_alert1: trip-point1 { 5154 temperature = <95000>; 5155 hysteresis = <2000>; 5156 type = "passive"; 5157 }; 5158 5159 cpu2_crit: cpu-crit { 5160 temperature = <110000>; 5161 hysteresis = <0>; 5162 type = "critical"; 5163 }; 5164 }; 5165 5166 cooling-maps { 5167 map0 { 5168 trip = <&cpu2_alert0>; 5169 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5170 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5171 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5172 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5173 }; 5174 map1 { 5175 trip = <&cpu2_alert1>; 5176 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5177 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5178 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5179 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5180 }; 5181 }; 5182 }; 5183 5184 cpu3-thermal { 5185 polling-delay-passive = <250>; 5186 polling-delay = <0>; 5187 5188 thermal-sensors = <&tsens0 4>; 5189 5190 trips { 5191 cpu3_alert0: trip-point0 { 5192 temperature = <90000>; 5193 hysteresis = <2000>; 5194 type = "passive"; 5195 }; 5196 5197 cpu3_alert1: trip-point1 { 5198 temperature = <95000>; 5199 hysteresis = <2000>; 5200 type = "passive"; 5201 }; 5202 5203 cpu3_crit: cpu-crit { 5204 temperature = <110000>; 5205 hysteresis = <0>; 5206 type = "critical"; 5207 }; 5208 }; 5209 5210 cooling-maps { 5211 map0 { 5212 trip = <&cpu3_alert0>; 5213 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5214 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5215 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5216 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5217 }; 5218 map1 { 5219 trip = <&cpu3_alert1>; 5220 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5221 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5222 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5223 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5224 }; 5225 }; 5226 }; 5227 5228 cpu4-thermal { 5229 polling-delay-passive = <250>; 5230 polling-delay = <0>; 5231 5232 thermal-sensors = <&tsens0 7>; 5233 5234 trips { 5235 cpu4_alert0: trip-point0 { 5236 temperature = <90000>; 5237 hysteresis = <2000>; 5238 type = "passive"; 5239 }; 5240 5241 cpu4_alert1: trip-point1 { 5242 temperature = <95000>; 5243 hysteresis = <2000>; 5244 type = "passive"; 5245 }; 5246 5247 cpu4_crit: cpu-crit { 5248 temperature = <110000>; 5249 hysteresis = <0>; 5250 type = "critical"; 5251 }; 5252 }; 5253 5254 cooling-maps { 5255 map0 { 5256 trip = <&cpu4_alert0>; 5257 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5258 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5259 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5260 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5261 }; 5262 map1 { 5263 trip = <&cpu4_alert1>; 5264 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5265 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5266 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5267 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5268 }; 5269 }; 5270 }; 5271 5272 cpu5-thermal { 5273 polling-delay-passive = <250>; 5274 polling-delay = <0>; 5275 5276 thermal-sensors = <&tsens0 8>; 5277 5278 trips { 5279 cpu5_alert0: trip-point0 { 5280 temperature = <90000>; 5281 hysteresis = <2000>; 5282 type = "passive"; 5283 }; 5284 5285 cpu5_alert1: trip-point1 { 5286 temperature = <95000>; 5287 hysteresis = <2000>; 5288 type = "passive"; 5289 }; 5290 5291 cpu5_crit: cpu-crit { 5292 temperature = <110000>; 5293 hysteresis = <0>; 5294 type = "critical"; 5295 }; 5296 }; 5297 5298 cooling-maps { 5299 map0 { 5300 trip = <&cpu5_alert0>; 5301 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5302 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5303 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5304 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5305 }; 5306 map1 { 5307 trip = <&cpu5_alert1>; 5308 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5309 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5310 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5311 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5312 }; 5313 }; 5314 }; 5315 5316 cpu6-thermal { 5317 polling-delay-passive = <250>; 5318 polling-delay = <0>; 5319 5320 thermal-sensors = <&tsens0 9>; 5321 5322 trips { 5323 cpu6_alert0: trip-point0 { 5324 temperature = <90000>; 5325 hysteresis = <2000>; 5326 type = "passive"; 5327 }; 5328 5329 cpu6_alert1: trip-point1 { 5330 temperature = <95000>; 5331 hysteresis = <2000>; 5332 type = "passive"; 5333 }; 5334 5335 cpu6_crit: cpu-crit { 5336 temperature = <110000>; 5337 hysteresis = <0>; 5338 type = "critical"; 5339 }; 5340 }; 5341 5342 cooling-maps { 5343 map0 { 5344 trip = <&cpu6_alert0>; 5345 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5346 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5347 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5348 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5349 }; 5350 map1 { 5351 trip = <&cpu6_alert1>; 5352 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5353 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5354 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5355 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5356 }; 5357 }; 5358 }; 5359 5360 cpu7-thermal { 5361 polling-delay-passive = <250>; 5362 polling-delay = <0>; 5363 5364 thermal-sensors = <&tsens0 10>; 5365 5366 trips { 5367 cpu7_alert0: trip-point0 { 5368 temperature = <90000>; 5369 hysteresis = <2000>; 5370 type = "passive"; 5371 }; 5372 5373 cpu7_alert1: trip-point1 { 5374 temperature = <95000>; 5375 hysteresis = <2000>; 5376 type = "passive"; 5377 }; 5378 5379 cpu7_crit: cpu-crit { 5380 temperature = <110000>; 5381 hysteresis = <0>; 5382 type = "critical"; 5383 }; 5384 }; 5385 5386 cooling-maps { 5387 map0 { 5388 trip = <&cpu7_alert0>; 5389 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5390 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5391 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5392 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5393 }; 5394 map1 { 5395 trip = <&cpu7_alert1>; 5396 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5397 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5398 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5399 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5400 }; 5401 }; 5402 }; 5403 5404 cpu8-thermal { 5405 polling-delay-passive = <250>; 5406 polling-delay = <0>; 5407 5408 thermal-sensors = <&tsens0 11>; 5409 5410 trips { 5411 cpu8_alert0: trip-point0 { 5412 temperature = <90000>; 5413 hysteresis = <2000>; 5414 type = "passive"; 5415 }; 5416 5417 cpu8_alert1: trip-point1 { 5418 temperature = <95000>; 5419 hysteresis = <2000>; 5420 type = "passive"; 5421 }; 5422 5423 cpu8_crit: cpu-crit { 5424 temperature = <110000>; 5425 hysteresis = <0>; 5426 type = "critical"; 5427 }; 5428 }; 5429 5430 cooling-maps { 5431 map0 { 5432 trip = <&cpu8_alert0>; 5433 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5434 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5435 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5436 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5437 }; 5438 map1 { 5439 trip = <&cpu8_alert1>; 5440 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5441 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5442 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5443 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5444 }; 5445 }; 5446 }; 5447 5448 cpu9-thermal { 5449 polling-delay-passive = <250>; 5450 polling-delay = <0>; 5451 5452 thermal-sensors = <&tsens0 12>; 5453 5454 trips { 5455 cpu9_alert0: trip-point0 { 5456 temperature = <90000>; 5457 hysteresis = <2000>; 5458 type = "passive"; 5459 }; 5460 5461 cpu9_alert1: trip-point1 { 5462 temperature = <95000>; 5463 hysteresis = <2000>; 5464 type = "passive"; 5465 }; 5466 5467 cpu9_crit: cpu-crit { 5468 temperature = <110000>; 5469 hysteresis = <0>; 5470 type = "critical"; 5471 }; 5472 }; 5473 5474 cooling-maps { 5475 map0 { 5476 trip = <&cpu9_alert0>; 5477 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5478 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5479 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5480 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5481 }; 5482 map1 { 5483 trip = <&cpu9_alert1>; 5484 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5485 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5486 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5487 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5488 }; 5489 }; 5490 }; 5491 5492 cpu10-thermal { 5493 polling-delay-passive = <250>; 5494 polling-delay = <0>; 5495 5496 thermal-sensors = <&tsens0 13>; 5497 5498 trips { 5499 cpu10_alert0: trip-point0 { 5500 temperature = <90000>; 5501 hysteresis = <2000>; 5502 type = "passive"; 5503 }; 5504 5505 cpu10_alert1: trip-point1 { 5506 temperature = <95000>; 5507 hysteresis = <2000>; 5508 type = "passive"; 5509 }; 5510 5511 cpu10_crit: cpu-crit { 5512 temperature = <110000>; 5513 hysteresis = <0>; 5514 type = "critical"; 5515 }; 5516 }; 5517 5518 cooling-maps { 5519 map0 { 5520 trip = <&cpu10_alert0>; 5521 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5522 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5523 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5524 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5525 }; 5526 map1 { 5527 trip = <&cpu10_alert1>; 5528 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5529 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5530 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5531 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5532 }; 5533 }; 5534 }; 5535 5536 cpu11-thermal { 5537 polling-delay-passive = <250>; 5538 polling-delay = <0>; 5539 5540 thermal-sensors = <&tsens0 14>; 5541 5542 trips { 5543 cpu11_alert0: trip-point0 { 5544 temperature = <90000>; 5545 hysteresis = <2000>; 5546 type = "passive"; 5547 }; 5548 5549 cpu11_alert1: trip-point1 { 5550 temperature = <95000>; 5551 hysteresis = <2000>; 5552 type = "passive"; 5553 }; 5554 5555 cpu11_crit: cpu-crit { 5556 temperature = <110000>; 5557 hysteresis = <0>; 5558 type = "critical"; 5559 }; 5560 }; 5561 5562 cooling-maps { 5563 map0 { 5564 trip = <&cpu11_alert0>; 5565 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5566 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5567 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5568 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5569 }; 5570 map1 { 5571 trip = <&cpu11_alert1>; 5572 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5573 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5574 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5575 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5576 }; 5577 }; 5578 }; 5579 5580 aoss0-thermal { 5581 polling-delay-passive = <0>; 5582 polling-delay = <0>; 5583 5584 thermal-sensors = <&tsens0 0>; 5585 5586 trips { 5587 aoss0_alert0: trip-point0 { 5588 temperature = <90000>; 5589 hysteresis = <2000>; 5590 type = "hot"; 5591 }; 5592 5593 aoss0_crit: aoss0-crit { 5594 temperature = <110000>; 5595 hysteresis = <0>; 5596 type = "critical"; 5597 }; 5598 }; 5599 }; 5600 5601 aoss1-thermal { 5602 polling-delay-passive = <0>; 5603 polling-delay = <0>; 5604 5605 thermal-sensors = <&tsens1 0>; 5606 5607 trips { 5608 aoss1_alert0: trip-point0 { 5609 temperature = <90000>; 5610 hysteresis = <2000>; 5611 type = "hot"; 5612 }; 5613 5614 aoss1_crit: aoss1-crit { 5615 temperature = <110000>; 5616 hysteresis = <0>; 5617 type = "critical"; 5618 }; 5619 }; 5620 }; 5621 5622 cpuss0-thermal { 5623 polling-delay-passive = <0>; 5624 polling-delay = <0>; 5625 5626 thermal-sensors = <&tsens0 5>; 5627 5628 trips { 5629 cpuss0_alert0: trip-point0 { 5630 temperature = <90000>; 5631 hysteresis = <2000>; 5632 type = "hot"; 5633 }; 5634 cpuss0_crit: cluster0-crit { 5635 temperature = <110000>; 5636 hysteresis = <0>; 5637 type = "critical"; 5638 }; 5639 }; 5640 }; 5641 5642 cpuss1-thermal { 5643 polling-delay-passive = <0>; 5644 polling-delay = <0>; 5645 5646 thermal-sensors = <&tsens0 6>; 5647 5648 trips { 5649 cpuss1_alert0: trip-point0 { 5650 temperature = <90000>; 5651 hysteresis = <2000>; 5652 type = "hot"; 5653 }; 5654 cpuss1_crit: cluster0-crit { 5655 temperature = <110000>; 5656 hysteresis = <0>; 5657 type = "critical"; 5658 }; 5659 }; 5660 }; 5661 5662 gpuss0-thermal { 5663 polling-delay-passive = <100>; 5664 polling-delay = <0>; 5665 5666 thermal-sensors = <&tsens1 1>; 5667 5668 trips { 5669 gpuss0_alert0: trip-point0 { 5670 temperature = <95000>; 5671 hysteresis = <2000>; 5672 type = "passive"; 5673 }; 5674 5675 gpuss0_crit: gpuss0-crit { 5676 temperature = <110000>; 5677 hysteresis = <0>; 5678 type = "critical"; 5679 }; 5680 }; 5681 5682 cooling-maps { 5683 map0 { 5684 trip = <&gpuss0_alert0>; 5685 cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5686 }; 5687 }; 5688 }; 5689 5690 gpuss1-thermal { 5691 polling-delay-passive = <100>; 5692 polling-delay = <0>; 5693 5694 thermal-sensors = <&tsens1 2>; 5695 5696 trips { 5697 gpuss1_alert0: trip-point0 { 5698 temperature = <95000>; 5699 hysteresis = <2000>; 5700 type = "passive"; 5701 }; 5702 5703 gpuss1_crit: gpuss1-crit { 5704 temperature = <110000>; 5705 hysteresis = <0>; 5706 type = "critical"; 5707 }; 5708 }; 5709 5710 cooling-maps { 5711 map0 { 5712 trip = <&gpuss1_alert0>; 5713 cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5714 }; 5715 }; 5716 }; 5717 5718 nspss0-thermal { 5719 polling-delay-passive = <0>; 5720 polling-delay = <0>; 5721 5722 thermal-sensors = <&tsens1 3>; 5723 5724 trips { 5725 nspss0_alert0: trip-point0 { 5726 temperature = <90000>; 5727 hysteresis = <2000>; 5728 type = "hot"; 5729 }; 5730 5731 nspss0_crit: nspss0-crit { 5732 temperature = <110000>; 5733 hysteresis = <0>; 5734 type = "critical"; 5735 }; 5736 }; 5737 }; 5738 5739 nspss1-thermal { 5740 polling-delay-passive = <0>; 5741 polling-delay = <0>; 5742 5743 thermal-sensors = <&tsens1 4>; 5744 5745 trips { 5746 nspss1_alert0: trip-point0 { 5747 temperature = <90000>; 5748 hysteresis = <2000>; 5749 type = "hot"; 5750 }; 5751 5752 nspss1_crit: nspss1-crit { 5753 temperature = <110000>; 5754 hysteresis = <0>; 5755 type = "critical"; 5756 }; 5757 }; 5758 }; 5759 5760 video-thermal { 5761 polling-delay-passive = <0>; 5762 polling-delay = <0>; 5763 5764 thermal-sensors = <&tsens1 5>; 5765 5766 trips { 5767 video_alert0: trip-point0 { 5768 temperature = <90000>; 5769 hysteresis = <2000>; 5770 type = "hot"; 5771 }; 5772 5773 video_crit: video-crit { 5774 temperature = <110000>; 5775 hysteresis = <0>; 5776 type = "critical"; 5777 }; 5778 }; 5779 }; 5780 5781 ddr-thermal { 5782 polling-delay-passive = <0>; 5783 polling-delay = <0>; 5784 5785 thermal-sensors = <&tsens1 6>; 5786 5787 trips { 5788 ddr_alert0: trip-point0 { 5789 temperature = <90000>; 5790 hysteresis = <2000>; 5791 type = "hot"; 5792 }; 5793 5794 ddr_crit: ddr-crit { 5795 temperature = <110000>; 5796 hysteresis = <0>; 5797 type = "critical"; 5798 }; 5799 }; 5800 }; 5801 5802 mdmss0-thermal { 5803 polling-delay-passive = <0>; 5804 polling-delay = <0>; 5805 5806 thermal-sensors = <&tsens1 7>; 5807 5808 trips { 5809 mdmss0_alert0: trip-point0 { 5810 temperature = <90000>; 5811 hysteresis = <2000>; 5812 type = "hot"; 5813 }; 5814 5815 mdmss0_crit: mdmss0-crit { 5816 temperature = <110000>; 5817 hysteresis = <0>; 5818 type = "critical"; 5819 }; 5820 }; 5821 }; 5822 5823 mdmss1-thermal { 5824 polling-delay-passive = <0>; 5825 polling-delay = <0>; 5826 5827 thermal-sensors = <&tsens1 8>; 5828 5829 trips { 5830 mdmss1_alert0: trip-point0 { 5831 temperature = <90000>; 5832 hysteresis = <2000>; 5833 type = "hot"; 5834 }; 5835 5836 mdmss1_crit: mdmss1-crit { 5837 temperature = <110000>; 5838 hysteresis = <0>; 5839 type = "critical"; 5840 }; 5841 }; 5842 }; 5843 5844 mdmss2-thermal { 5845 polling-delay-passive = <0>; 5846 polling-delay = <0>; 5847 5848 thermal-sensors = <&tsens1 9>; 5849 5850 trips { 5851 mdmss2_alert0: trip-point0 { 5852 temperature = <90000>; 5853 hysteresis = <2000>; 5854 type = "hot"; 5855 }; 5856 5857 mdmss2_crit: mdmss2-crit { 5858 temperature = <110000>; 5859 hysteresis = <0>; 5860 type = "critical"; 5861 }; 5862 }; 5863 }; 5864 5865 mdmss3-thermal { 5866 polling-delay-passive = <0>; 5867 polling-delay = <0>; 5868 5869 thermal-sensors = <&tsens1 10>; 5870 5871 trips { 5872 mdmss3_alert0: trip-point0 { 5873 temperature = <90000>; 5874 hysteresis = <2000>; 5875 type = "hot"; 5876 }; 5877 5878 mdmss3_crit: mdmss3-crit { 5879 temperature = <110000>; 5880 hysteresis = <0>; 5881 type = "critical"; 5882 }; 5883 }; 5884 }; 5885 5886 camera0-thermal { 5887 polling-delay-passive = <0>; 5888 polling-delay = <0>; 5889 5890 thermal-sensors = <&tsens1 11>; 5891 5892 trips { 5893 camera0_alert0: trip-point0 { 5894 temperature = <90000>; 5895 hysteresis = <2000>; 5896 type = "hot"; 5897 }; 5898 5899 camera0_crit: camera0-crit { 5900 temperature = <110000>; 5901 hysteresis = <0>; 5902 type = "critical"; 5903 }; 5904 }; 5905 }; 5906 }; 5907 5908 timer { 5909 compatible = "arm,armv8-timer"; 5910 interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 5911 <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 5912 <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 5913 <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 5914 }; 5915}; 5916