1// SPDX-License-Identifier: BSD-3-Clause 2/* 3 * sc7280 SoC device tree source 4 * 5 * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved. 6 */ 7#include <dt-bindings/clock/qcom,camcc-sc7280.h> 8#include <dt-bindings/clock/qcom,dispcc-sc7280.h> 9#include <dt-bindings/clock/qcom,gcc-sc7280.h> 10#include <dt-bindings/clock/qcom,gpucc-sc7280.h> 11#include <dt-bindings/clock/qcom,lpassaudiocc-sc7280.h> 12#include <dt-bindings/clock/qcom,lpasscorecc-sc7280.h> 13#include <dt-bindings/clock/qcom,rpmh.h> 14#include <dt-bindings/clock/qcom,videocc-sc7280.h> 15#include <dt-bindings/dma/qcom-gpi.h> 16#include <dt-bindings/gpio/gpio.h> 17#include <dt-bindings/interconnect/qcom,osm-l3.h> 18#include <dt-bindings/interconnect/qcom,sc7280.h> 19#include <dt-bindings/interrupt-controller/arm-gic.h> 20#include <dt-bindings/mailbox/qcom-ipcc.h> 21#include <dt-bindings/power/qcom-rpmpd.h> 22#include <dt-bindings/reset/qcom,sdm845-aoss.h> 23#include <dt-bindings/reset/qcom,sdm845-pdc.h> 24#include <dt-bindings/soc/qcom,rpmh-rsc.h> 25#include <dt-bindings/sound/qcom,lpass.h> 26#include <dt-bindings/thermal/thermal.h> 27 28/ { 29 interrupt-parent = <&intc>; 30 31 #address-cells = <2>; 32 #size-cells = <2>; 33 34 chosen { }; 35 36 aliases { 37 i2c0 = &i2c0; 38 i2c1 = &i2c1; 39 i2c2 = &i2c2; 40 i2c3 = &i2c3; 41 i2c4 = &i2c4; 42 i2c5 = &i2c5; 43 i2c6 = &i2c6; 44 i2c7 = &i2c7; 45 i2c8 = &i2c8; 46 i2c9 = &i2c9; 47 i2c10 = &i2c10; 48 i2c11 = &i2c11; 49 i2c12 = &i2c12; 50 i2c13 = &i2c13; 51 i2c14 = &i2c14; 52 i2c15 = &i2c15; 53 mmc1 = &sdhc_1; 54 mmc2 = &sdhc_2; 55 spi0 = &spi0; 56 spi1 = &spi1; 57 spi2 = &spi2; 58 spi3 = &spi3; 59 spi4 = &spi4; 60 spi5 = &spi5; 61 spi6 = &spi6; 62 spi7 = &spi7; 63 spi8 = &spi8; 64 spi9 = &spi9; 65 spi10 = &spi10; 66 spi11 = &spi11; 67 spi12 = &spi12; 68 spi13 = &spi13; 69 spi14 = &spi14; 70 spi15 = &spi15; 71 }; 72 73 clocks { 74 xo_board: xo-board { 75 compatible = "fixed-clock"; 76 clock-frequency = <76800000>; 77 #clock-cells = <0>; 78 }; 79 80 sleep_clk: sleep-clk { 81 compatible = "fixed-clock"; 82 clock-frequency = <32000>; 83 #clock-cells = <0>; 84 }; 85 }; 86 87 reserved-memory { 88 #address-cells = <2>; 89 #size-cells = <2>; 90 ranges; 91 92 wlan_ce_mem: memory@4cd000 { 93 no-map; 94 reg = <0x0 0x004cd000 0x0 0x1000>; 95 }; 96 97 hyp_mem: memory@80000000 { 98 reg = <0x0 0x80000000 0x0 0x600000>; 99 no-map; 100 }; 101 102 xbl_mem: memory@80600000 { 103 reg = <0x0 0x80600000 0x0 0x200000>; 104 no-map; 105 }; 106 107 aop_mem: memory@80800000 { 108 reg = <0x0 0x80800000 0x0 0x60000>; 109 no-map; 110 }; 111 112 aop_cmd_db_mem: memory@80860000 { 113 reg = <0x0 0x80860000 0x0 0x20000>; 114 compatible = "qcom,cmd-db"; 115 no-map; 116 }; 117 118 reserved_xbl_uefi_log: memory@80880000 { 119 reg = <0x0 0x80884000 0x0 0x10000>; 120 no-map; 121 }; 122 123 sec_apps_mem: memory@808ff000 { 124 reg = <0x0 0x808ff000 0x0 0x1000>; 125 no-map; 126 }; 127 128 smem_mem: memory@80900000 { 129 reg = <0x0 0x80900000 0x0 0x200000>; 130 no-map; 131 }; 132 133 cpucp_mem: memory@80b00000 { 134 no-map; 135 reg = <0x0 0x80b00000 0x0 0x100000>; 136 }; 137 138 wlan_fw_mem: memory@80c00000 { 139 reg = <0x0 0x80c00000 0x0 0xc00000>; 140 no-map; 141 }; 142 143 video_mem: memory@8b200000 { 144 reg = <0x0 0x8b200000 0x0 0x500000>; 145 no-map; 146 }; 147 148 ipa_fw_mem: memory@8b700000 { 149 reg = <0 0x8b700000 0 0x10000>; 150 no-map; 151 }; 152 153 rmtfs_mem: memory@9c900000 { 154 compatible = "qcom,rmtfs-mem"; 155 reg = <0x0 0x9c900000 0x0 0x280000>; 156 no-map; 157 158 qcom,client-id = <1>; 159 qcom,vmid = <15>; 160 }; 161 }; 162 163 cpus { 164 #address-cells = <2>; 165 #size-cells = <0>; 166 167 CPU0: cpu@0 { 168 device_type = "cpu"; 169 compatible = "qcom,kryo"; 170 reg = <0x0 0x0>; 171 clocks = <&cpufreq_hw 0>; 172 enable-method = "psci"; 173 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 174 &LITTLE_CPU_SLEEP_1 175 &CLUSTER_SLEEP_0>; 176 next-level-cache = <&L2_0>; 177 operating-points-v2 = <&cpu0_opp_table>; 178 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 179 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 180 qcom,freq-domain = <&cpufreq_hw 0>; 181 #cooling-cells = <2>; 182 L2_0: l2-cache { 183 compatible = "cache"; 184 cache-level = <2>; 185 next-level-cache = <&L3_0>; 186 L3_0: l3-cache { 187 compatible = "cache"; 188 cache-level = <3>; 189 }; 190 }; 191 }; 192 193 CPU1: cpu@100 { 194 device_type = "cpu"; 195 compatible = "qcom,kryo"; 196 reg = <0x0 0x100>; 197 clocks = <&cpufreq_hw 0>; 198 enable-method = "psci"; 199 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 200 &LITTLE_CPU_SLEEP_1 201 &CLUSTER_SLEEP_0>; 202 next-level-cache = <&L2_100>; 203 operating-points-v2 = <&cpu0_opp_table>; 204 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 205 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 206 qcom,freq-domain = <&cpufreq_hw 0>; 207 #cooling-cells = <2>; 208 L2_100: l2-cache { 209 compatible = "cache"; 210 cache-level = <2>; 211 next-level-cache = <&L3_0>; 212 }; 213 }; 214 215 CPU2: cpu@200 { 216 device_type = "cpu"; 217 compatible = "qcom,kryo"; 218 reg = <0x0 0x200>; 219 clocks = <&cpufreq_hw 0>; 220 enable-method = "psci"; 221 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 222 &LITTLE_CPU_SLEEP_1 223 &CLUSTER_SLEEP_0>; 224 next-level-cache = <&L2_200>; 225 operating-points-v2 = <&cpu0_opp_table>; 226 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 227 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 228 qcom,freq-domain = <&cpufreq_hw 0>; 229 #cooling-cells = <2>; 230 L2_200: l2-cache { 231 compatible = "cache"; 232 cache-level = <2>; 233 next-level-cache = <&L3_0>; 234 }; 235 }; 236 237 CPU3: cpu@300 { 238 device_type = "cpu"; 239 compatible = "qcom,kryo"; 240 reg = <0x0 0x300>; 241 clocks = <&cpufreq_hw 0>; 242 enable-method = "psci"; 243 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 244 &LITTLE_CPU_SLEEP_1 245 &CLUSTER_SLEEP_0>; 246 next-level-cache = <&L2_300>; 247 operating-points-v2 = <&cpu0_opp_table>; 248 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 249 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 250 qcom,freq-domain = <&cpufreq_hw 0>; 251 #cooling-cells = <2>; 252 L2_300: l2-cache { 253 compatible = "cache"; 254 cache-level = <2>; 255 next-level-cache = <&L3_0>; 256 }; 257 }; 258 259 CPU4: cpu@400 { 260 device_type = "cpu"; 261 compatible = "qcom,kryo"; 262 reg = <0x0 0x400>; 263 clocks = <&cpufreq_hw 1>; 264 enable-method = "psci"; 265 cpu-idle-states = <&BIG_CPU_SLEEP_0 266 &BIG_CPU_SLEEP_1 267 &CLUSTER_SLEEP_0>; 268 next-level-cache = <&L2_400>; 269 operating-points-v2 = <&cpu4_opp_table>; 270 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 271 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 272 qcom,freq-domain = <&cpufreq_hw 1>; 273 #cooling-cells = <2>; 274 L2_400: l2-cache { 275 compatible = "cache"; 276 cache-level = <2>; 277 next-level-cache = <&L3_0>; 278 }; 279 }; 280 281 CPU5: cpu@500 { 282 device_type = "cpu"; 283 compatible = "qcom,kryo"; 284 reg = <0x0 0x500>; 285 clocks = <&cpufreq_hw 1>; 286 enable-method = "psci"; 287 cpu-idle-states = <&BIG_CPU_SLEEP_0 288 &BIG_CPU_SLEEP_1 289 &CLUSTER_SLEEP_0>; 290 next-level-cache = <&L2_500>; 291 operating-points-v2 = <&cpu4_opp_table>; 292 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 293 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 294 qcom,freq-domain = <&cpufreq_hw 1>; 295 #cooling-cells = <2>; 296 L2_500: l2-cache { 297 compatible = "cache"; 298 cache-level = <2>; 299 next-level-cache = <&L3_0>; 300 }; 301 }; 302 303 CPU6: cpu@600 { 304 device_type = "cpu"; 305 compatible = "qcom,kryo"; 306 reg = <0x0 0x600>; 307 clocks = <&cpufreq_hw 1>; 308 enable-method = "psci"; 309 cpu-idle-states = <&BIG_CPU_SLEEP_0 310 &BIG_CPU_SLEEP_1 311 &CLUSTER_SLEEP_0>; 312 next-level-cache = <&L2_600>; 313 operating-points-v2 = <&cpu4_opp_table>; 314 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 315 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 316 qcom,freq-domain = <&cpufreq_hw 1>; 317 #cooling-cells = <2>; 318 L2_600: l2-cache { 319 compatible = "cache"; 320 cache-level = <2>; 321 next-level-cache = <&L3_0>; 322 }; 323 }; 324 325 CPU7: cpu@700 { 326 device_type = "cpu"; 327 compatible = "qcom,kryo"; 328 reg = <0x0 0x700>; 329 clocks = <&cpufreq_hw 2>; 330 enable-method = "psci"; 331 cpu-idle-states = <&BIG_CPU_SLEEP_0 332 &BIG_CPU_SLEEP_1 333 &CLUSTER_SLEEP_0>; 334 next-level-cache = <&L2_700>; 335 operating-points-v2 = <&cpu7_opp_table>; 336 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 337 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 338 qcom,freq-domain = <&cpufreq_hw 2>; 339 #cooling-cells = <2>; 340 L2_700: l2-cache { 341 compatible = "cache"; 342 cache-level = <2>; 343 next-level-cache = <&L3_0>; 344 }; 345 }; 346 347 cpu-map { 348 cluster0 { 349 core0 { 350 cpu = <&CPU0>; 351 }; 352 353 core1 { 354 cpu = <&CPU1>; 355 }; 356 357 core2 { 358 cpu = <&CPU2>; 359 }; 360 361 core3 { 362 cpu = <&CPU3>; 363 }; 364 365 core4 { 366 cpu = <&CPU4>; 367 }; 368 369 core5 { 370 cpu = <&CPU5>; 371 }; 372 373 core6 { 374 cpu = <&CPU6>; 375 }; 376 377 core7 { 378 cpu = <&CPU7>; 379 }; 380 }; 381 }; 382 383 idle-states { 384 entry-method = "psci"; 385 386 LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 { 387 compatible = "arm,idle-state"; 388 idle-state-name = "little-power-down"; 389 arm,psci-suspend-param = <0x40000003>; 390 entry-latency-us = <549>; 391 exit-latency-us = <901>; 392 min-residency-us = <1774>; 393 local-timer-stop; 394 }; 395 396 LITTLE_CPU_SLEEP_1: cpu-sleep-0-1 { 397 compatible = "arm,idle-state"; 398 idle-state-name = "little-rail-power-down"; 399 arm,psci-suspend-param = <0x40000004>; 400 entry-latency-us = <702>; 401 exit-latency-us = <915>; 402 min-residency-us = <4001>; 403 local-timer-stop; 404 }; 405 406 BIG_CPU_SLEEP_0: cpu-sleep-1-0 { 407 compatible = "arm,idle-state"; 408 idle-state-name = "big-power-down"; 409 arm,psci-suspend-param = <0x40000003>; 410 entry-latency-us = <523>; 411 exit-latency-us = <1244>; 412 min-residency-us = <2207>; 413 local-timer-stop; 414 }; 415 416 BIG_CPU_SLEEP_1: cpu-sleep-1-1 { 417 compatible = "arm,idle-state"; 418 idle-state-name = "big-rail-power-down"; 419 arm,psci-suspend-param = <0x40000004>; 420 entry-latency-us = <526>; 421 exit-latency-us = <1854>; 422 min-residency-us = <5555>; 423 local-timer-stop; 424 }; 425 426 CLUSTER_SLEEP_0: cluster-sleep-0 { 427 compatible = "arm,idle-state"; 428 idle-state-name = "cluster-power-down"; 429 arm,psci-suspend-param = <0x40003444>; 430 entry-latency-us = <3263>; 431 exit-latency-us = <6562>; 432 min-residency-us = <9926>; 433 local-timer-stop; 434 }; 435 }; 436 }; 437 438 cpu0_opp_table: opp-table-cpu0 { 439 compatible = "operating-points-v2"; 440 opp-shared; 441 442 cpu0_opp_300mhz: opp-300000000 { 443 opp-hz = /bits/ 64 <300000000>; 444 opp-peak-kBps = <800000 9600000>; 445 }; 446 447 cpu0_opp_691mhz: opp-691200000 { 448 opp-hz = /bits/ 64 <691200000>; 449 opp-peak-kBps = <800000 17817600>; 450 }; 451 452 cpu0_opp_806mhz: opp-806400000 { 453 opp-hz = /bits/ 64 <806400000>; 454 opp-peak-kBps = <800000 20889600>; 455 }; 456 457 cpu0_opp_941mhz: opp-940800000 { 458 opp-hz = /bits/ 64 <940800000>; 459 opp-peak-kBps = <1804000 24576000>; 460 }; 461 462 cpu0_opp_1152mhz: opp-1152000000 { 463 opp-hz = /bits/ 64 <1152000000>; 464 opp-peak-kBps = <2188000 27033600>; 465 }; 466 467 cpu0_opp_1325mhz: opp-1324800000 { 468 opp-hz = /bits/ 64 <1324800000>; 469 opp-peak-kBps = <2188000 33792000>; 470 }; 471 472 cpu0_opp_1517mhz: opp-1516800000 { 473 opp-hz = /bits/ 64 <1516800000>; 474 opp-peak-kBps = <3072000 38092800>; 475 }; 476 477 cpu0_opp_1651mhz: opp-1651200000 { 478 opp-hz = /bits/ 64 <1651200000>; 479 opp-peak-kBps = <3072000 41779200>; 480 }; 481 482 cpu0_opp_1805mhz: opp-1804800000 { 483 opp-hz = /bits/ 64 <1804800000>; 484 opp-peak-kBps = <4068000 48537600>; 485 }; 486 487 cpu0_opp_1958mhz: opp-1958400000 { 488 opp-hz = /bits/ 64 <1958400000>; 489 opp-peak-kBps = <4068000 48537600>; 490 }; 491 492 cpu0_opp_2016mhz: opp-2016000000 { 493 opp-hz = /bits/ 64 <2016000000>; 494 opp-peak-kBps = <6220000 48537600>; 495 }; 496 }; 497 498 cpu4_opp_table: opp-table-cpu4 { 499 compatible = "operating-points-v2"; 500 opp-shared; 501 502 cpu4_opp_691mhz: opp-691200000 { 503 opp-hz = /bits/ 64 <691200000>; 504 opp-peak-kBps = <1804000 9600000>; 505 }; 506 507 cpu4_opp_941mhz: opp-940800000 { 508 opp-hz = /bits/ 64 <940800000>; 509 opp-peak-kBps = <2188000 17817600>; 510 }; 511 512 cpu4_opp_1229mhz: opp-1228800000 { 513 opp-hz = /bits/ 64 <1228800000>; 514 opp-peak-kBps = <4068000 24576000>; 515 }; 516 517 cpu4_opp_1344mhz: opp-1344000000 { 518 opp-hz = /bits/ 64 <1344000000>; 519 opp-peak-kBps = <4068000 24576000>; 520 }; 521 522 cpu4_opp_1517mhz: opp-1516800000 { 523 opp-hz = /bits/ 64 <1516800000>; 524 opp-peak-kBps = <4068000 24576000>; 525 }; 526 527 cpu4_opp_1651mhz: opp-1651200000 { 528 opp-hz = /bits/ 64 <1651200000>; 529 opp-peak-kBps = <6220000 38092800>; 530 }; 531 532 cpu4_opp_1901mhz: opp-1900800000 { 533 opp-hz = /bits/ 64 <1900800000>; 534 opp-peak-kBps = <6220000 44851200>; 535 }; 536 537 cpu4_opp_2054mhz: opp-2054400000 { 538 opp-hz = /bits/ 64 <2054400000>; 539 opp-peak-kBps = <6220000 44851200>; 540 }; 541 542 cpu4_opp_2112mhz: opp-2112000000 { 543 opp-hz = /bits/ 64 <2112000000>; 544 opp-peak-kBps = <6220000 44851200>; 545 }; 546 547 cpu4_opp_2131mhz: opp-2131200000 { 548 opp-hz = /bits/ 64 <2131200000>; 549 opp-peak-kBps = <6220000 44851200>; 550 }; 551 552 cpu4_opp_2208mhz: opp-2208000000 { 553 opp-hz = /bits/ 64 <2208000000>; 554 opp-peak-kBps = <6220000 44851200>; 555 }; 556 557 cpu4_opp_2400mhz: opp-2400000000 { 558 opp-hz = /bits/ 64 <2400000000>; 559 opp-peak-kBps = <8532000 48537600>; 560 }; 561 562 cpu4_opp_2611mhz: opp-2611200000 { 563 opp-hz = /bits/ 64 <2611200000>; 564 opp-peak-kBps = <8532000 48537600>; 565 }; 566 }; 567 568 cpu7_opp_table: opp-table-cpu7 { 569 compatible = "operating-points-v2"; 570 opp-shared; 571 572 cpu7_opp_806mhz: opp-806400000 { 573 opp-hz = /bits/ 64 <806400000>; 574 opp-peak-kBps = <1804000 9600000>; 575 }; 576 577 cpu7_opp_1056mhz: opp-1056000000 { 578 opp-hz = /bits/ 64 <1056000000>; 579 opp-peak-kBps = <2188000 17817600>; 580 }; 581 582 cpu7_opp_1325mhz: opp-1324800000 { 583 opp-hz = /bits/ 64 <1324800000>; 584 opp-peak-kBps = <4068000 24576000>; 585 }; 586 587 cpu7_opp_1517mhz: opp-1516800000 { 588 opp-hz = /bits/ 64 <1516800000>; 589 opp-peak-kBps = <4068000 24576000>; 590 }; 591 592 cpu7_opp_1766mhz: opp-1766400000 { 593 opp-hz = /bits/ 64 <1766400000>; 594 opp-peak-kBps = <6220000 38092800>; 595 }; 596 597 cpu7_opp_1862mhz: opp-1862400000 { 598 opp-hz = /bits/ 64 <1862400000>; 599 opp-peak-kBps = <6220000 38092800>; 600 }; 601 602 cpu7_opp_2035mhz: opp-2035200000 { 603 opp-hz = /bits/ 64 <2035200000>; 604 opp-peak-kBps = <6220000 38092800>; 605 }; 606 607 cpu7_opp_2112mhz: opp-2112000000 { 608 opp-hz = /bits/ 64 <2112000000>; 609 opp-peak-kBps = <6220000 44851200>; 610 }; 611 612 cpu7_opp_2208mhz: opp-2208000000 { 613 opp-hz = /bits/ 64 <2208000000>; 614 opp-peak-kBps = <6220000 44851200>; 615 }; 616 617 cpu7_opp_2381mhz: opp-2380800000 { 618 opp-hz = /bits/ 64 <2380800000>; 619 opp-peak-kBps = <6832000 44851200>; 620 }; 621 622 cpu7_opp_2400mhz: opp-2400000000 { 623 opp-hz = /bits/ 64 <2400000000>; 624 opp-peak-kBps = <8532000 48537600>; 625 }; 626 627 cpu7_opp_2515mhz: opp-2515200000 { 628 opp-hz = /bits/ 64 <2515200000>; 629 opp-peak-kBps = <8532000 48537600>; 630 }; 631 632 cpu7_opp_2707mhz: opp-2707200000 { 633 opp-hz = /bits/ 64 <2707200000>; 634 opp-peak-kBps = <8532000 48537600>; 635 }; 636 637 cpu7_opp_3014mhz: opp-3014400000 { 638 opp-hz = /bits/ 64 <3014400000>; 639 opp-peak-kBps = <8532000 48537600>; 640 }; 641 }; 642 643 eud_typec: connector { 644 compatible = "usb-c-connector"; 645 646 ports { 647 port@0 { 648 con_eud: endpoint { 649 remote-endpoint = <&eud_con>; 650 }; 651 }; 652 }; 653 }; 654 655 memory@80000000 { 656 device_type = "memory"; 657 /* We expect the bootloader to fill in the size */ 658 reg = <0 0x80000000 0 0>; 659 }; 660 661 firmware { 662 scm { 663 compatible = "qcom,scm-sc7280", "qcom,scm"; 664 }; 665 }; 666 667 clk_virt: interconnect { 668 compatible = "qcom,sc7280-clk-virt"; 669 #interconnect-cells = <2>; 670 qcom,bcm-voters = <&apps_bcm_voter>; 671 }; 672 673 smem { 674 compatible = "qcom,smem"; 675 memory-region = <&smem_mem>; 676 hwlocks = <&tcsr_mutex 3>; 677 }; 678 679 smp2p-adsp { 680 compatible = "qcom,smp2p"; 681 qcom,smem = <443>, <429>; 682 interrupts-extended = <&ipcc IPCC_CLIENT_LPASS 683 IPCC_MPROC_SIGNAL_SMP2P 684 IRQ_TYPE_EDGE_RISING>; 685 mboxes = <&ipcc IPCC_CLIENT_LPASS 686 IPCC_MPROC_SIGNAL_SMP2P>; 687 688 qcom,local-pid = <0>; 689 qcom,remote-pid = <2>; 690 691 adsp_smp2p_out: master-kernel { 692 qcom,entry-name = "master-kernel"; 693 #qcom,smem-state-cells = <1>; 694 }; 695 696 adsp_smp2p_in: slave-kernel { 697 qcom,entry-name = "slave-kernel"; 698 interrupt-controller; 699 #interrupt-cells = <2>; 700 }; 701 }; 702 703 smp2p-cdsp { 704 compatible = "qcom,smp2p"; 705 qcom,smem = <94>, <432>; 706 interrupts-extended = <&ipcc IPCC_CLIENT_CDSP 707 IPCC_MPROC_SIGNAL_SMP2P 708 IRQ_TYPE_EDGE_RISING>; 709 mboxes = <&ipcc IPCC_CLIENT_CDSP 710 IPCC_MPROC_SIGNAL_SMP2P>; 711 712 qcom,local-pid = <0>; 713 qcom,remote-pid = <5>; 714 715 cdsp_smp2p_out: master-kernel { 716 qcom,entry-name = "master-kernel"; 717 #qcom,smem-state-cells = <1>; 718 }; 719 720 cdsp_smp2p_in: slave-kernel { 721 qcom,entry-name = "slave-kernel"; 722 interrupt-controller; 723 #interrupt-cells = <2>; 724 }; 725 }; 726 727 smp2p-mpss { 728 compatible = "qcom,smp2p"; 729 qcom,smem = <435>, <428>; 730 interrupts-extended = <&ipcc IPCC_CLIENT_MPSS 731 IPCC_MPROC_SIGNAL_SMP2P 732 IRQ_TYPE_EDGE_RISING>; 733 mboxes = <&ipcc IPCC_CLIENT_MPSS 734 IPCC_MPROC_SIGNAL_SMP2P>; 735 736 qcom,local-pid = <0>; 737 qcom,remote-pid = <1>; 738 739 modem_smp2p_out: master-kernel { 740 qcom,entry-name = "master-kernel"; 741 #qcom,smem-state-cells = <1>; 742 }; 743 744 modem_smp2p_in: slave-kernel { 745 qcom,entry-name = "slave-kernel"; 746 interrupt-controller; 747 #interrupt-cells = <2>; 748 }; 749 750 ipa_smp2p_out: ipa-ap-to-modem { 751 qcom,entry-name = "ipa"; 752 #qcom,smem-state-cells = <1>; 753 }; 754 755 ipa_smp2p_in: ipa-modem-to-ap { 756 qcom,entry-name = "ipa"; 757 interrupt-controller; 758 #interrupt-cells = <2>; 759 }; 760 }; 761 762 smp2p-wpss { 763 compatible = "qcom,smp2p"; 764 qcom,smem = <617>, <616>; 765 interrupts-extended = <&ipcc IPCC_CLIENT_WPSS 766 IPCC_MPROC_SIGNAL_SMP2P 767 IRQ_TYPE_EDGE_RISING>; 768 mboxes = <&ipcc IPCC_CLIENT_WPSS 769 IPCC_MPROC_SIGNAL_SMP2P>; 770 771 qcom,local-pid = <0>; 772 qcom,remote-pid = <13>; 773 774 wpss_smp2p_out: master-kernel { 775 qcom,entry-name = "master-kernel"; 776 #qcom,smem-state-cells = <1>; 777 }; 778 779 wpss_smp2p_in: slave-kernel { 780 qcom,entry-name = "slave-kernel"; 781 interrupt-controller; 782 #interrupt-cells = <2>; 783 }; 784 785 wlan_smp2p_out: wlan-ap-to-wpss { 786 qcom,entry-name = "wlan"; 787 #qcom,smem-state-cells = <1>; 788 }; 789 790 wlan_smp2p_in: wlan-wpss-to-ap { 791 qcom,entry-name = "wlan"; 792 interrupt-controller; 793 #interrupt-cells = <2>; 794 }; 795 }; 796 797 pmu { 798 compatible = "arm,armv8-pmuv3"; 799 interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>; 800 }; 801 802 psci { 803 compatible = "arm,psci-1.0"; 804 method = "smc"; 805 }; 806 807 qspi_opp_table: opp-table-qspi { 808 compatible = "operating-points-v2"; 809 810 opp-75000000 { 811 opp-hz = /bits/ 64 <75000000>; 812 required-opps = <&rpmhpd_opp_low_svs>; 813 }; 814 815 opp-150000000 { 816 opp-hz = /bits/ 64 <150000000>; 817 required-opps = <&rpmhpd_opp_svs>; 818 }; 819 820 opp-200000000 { 821 opp-hz = /bits/ 64 <200000000>; 822 required-opps = <&rpmhpd_opp_svs_l1>; 823 }; 824 825 opp-300000000 { 826 opp-hz = /bits/ 64 <300000000>; 827 required-opps = <&rpmhpd_opp_nom>; 828 }; 829 }; 830 831 qup_opp_table: opp-table-qup { 832 compatible = "operating-points-v2"; 833 834 opp-75000000 { 835 opp-hz = /bits/ 64 <75000000>; 836 required-opps = <&rpmhpd_opp_low_svs>; 837 }; 838 839 opp-100000000 { 840 opp-hz = /bits/ 64 <100000000>; 841 required-opps = <&rpmhpd_opp_svs>; 842 }; 843 844 opp-128000000 { 845 opp-hz = /bits/ 64 <128000000>; 846 required-opps = <&rpmhpd_opp_nom>; 847 }; 848 }; 849 850 soc: soc@0 { 851 #address-cells = <2>; 852 #size-cells = <2>; 853 ranges = <0 0 0 0 0x10 0>; 854 dma-ranges = <0 0 0 0 0x10 0>; 855 compatible = "simple-bus"; 856 857 gcc: clock-controller@100000 { 858 compatible = "qcom,gcc-sc7280"; 859 reg = <0 0x00100000 0 0x1f0000>; 860 clocks = <&rpmhcc RPMH_CXO_CLK>, 861 <&rpmhcc RPMH_CXO_CLK_A>, <&sleep_clk>, 862 <0>, <&pcie1_lane>, 863 <0>, <0>, <0>, <0>; 864 clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk", 865 "pcie_0_pipe_clk", "pcie_1_pipe_clk", 866 "ufs_phy_rx_symbol_0_clk", "ufs_phy_rx_symbol_1_clk", 867 "ufs_phy_tx_symbol_0_clk", 868 "usb3_phy_wrapper_gcc_usb30_pipe_clk"; 869 #clock-cells = <1>; 870 #reset-cells = <1>; 871 #power-domain-cells = <1>; 872 power-domains = <&rpmhpd SC7280_CX>; 873 }; 874 875 ipcc: mailbox@408000 { 876 compatible = "qcom,sc7280-ipcc", "qcom,ipcc"; 877 reg = <0 0x00408000 0 0x1000>; 878 interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>; 879 interrupt-controller; 880 #interrupt-cells = <3>; 881 #mbox-cells = <2>; 882 }; 883 884 qfprom: efuse@784000 { 885 compatible = "qcom,sc7280-qfprom", "qcom,qfprom"; 886 reg = <0 0x00784000 0 0xa20>, 887 <0 0x00780000 0 0xa20>, 888 <0 0x00782000 0 0x120>, 889 <0 0x00786000 0 0x1fff>; 890 clocks = <&gcc GCC_SEC_CTRL_CLK_SRC>; 891 clock-names = "core"; 892 power-domains = <&rpmhpd SC7280_MX>; 893 #address-cells = <1>; 894 #size-cells = <1>; 895 896 gpu_speed_bin: gpu_speed_bin@1e9 { 897 reg = <0x1e9 0x2>; 898 bits = <5 8>; 899 }; 900 }; 901 902 sdhc_1: mmc@7c4000 { 903 compatible = "qcom,sc7280-sdhci", "qcom,sdhci-msm-v5"; 904 pinctrl-names = "default", "sleep"; 905 pinctrl-0 = <&sdc1_clk>, <&sdc1_cmd>, <&sdc1_data>, <&sdc1_rclk>; 906 pinctrl-1 = <&sdc1_clk_sleep>, <&sdc1_cmd_sleep>, <&sdc1_data_sleep>, <&sdc1_rclk_sleep>; 907 status = "disabled"; 908 909 reg = <0 0x007c4000 0 0x1000>, 910 <0 0x007c5000 0 0x1000>; 911 reg-names = "hc", "cqhci"; 912 913 iommus = <&apps_smmu 0xc0 0x0>; 914 interrupts = <GIC_SPI 652 IRQ_TYPE_LEVEL_HIGH>, 915 <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH>; 916 interrupt-names = "hc_irq", "pwr_irq"; 917 918 clocks = <&gcc GCC_SDCC1_AHB_CLK>, 919 <&gcc GCC_SDCC1_APPS_CLK>, 920 <&rpmhcc RPMH_CXO_CLK>; 921 clock-names = "iface", "core", "xo"; 922 interconnects = <&aggre1_noc MASTER_SDCC_1 0 &mc_virt SLAVE_EBI1 0>, 923 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_SDCC_1 0>; 924 interconnect-names = "sdhc-ddr","cpu-sdhc"; 925 power-domains = <&rpmhpd SC7280_CX>; 926 operating-points-v2 = <&sdhc1_opp_table>; 927 928 bus-width = <8>; 929 supports-cqe; 930 931 qcom,dll-config = <0x0007642c>; 932 qcom,ddr-config = <0x80040868>; 933 934 mmc-ddr-1_8v; 935 mmc-hs200-1_8v; 936 mmc-hs400-1_8v; 937 mmc-hs400-enhanced-strobe; 938 939 resets = <&gcc GCC_SDCC1_BCR>; 940 941 sdhc1_opp_table: opp-table { 942 compatible = "operating-points-v2"; 943 944 opp-100000000 { 945 opp-hz = /bits/ 64 <100000000>; 946 required-opps = <&rpmhpd_opp_low_svs>; 947 opp-peak-kBps = <1800000 400000>; 948 opp-avg-kBps = <100000 0>; 949 }; 950 951 opp-384000000 { 952 opp-hz = /bits/ 64 <384000000>; 953 required-opps = <&rpmhpd_opp_nom>; 954 opp-peak-kBps = <5400000 1600000>; 955 opp-avg-kBps = <390000 0>; 956 }; 957 }; 958 }; 959 960 gpi_dma0: dma-controller@900000 { 961 #dma-cells = <3>; 962 compatible = "qcom,sc7280-gpi-dma", "qcom,sm6350-gpi-dma"; 963 reg = <0 0x00900000 0 0x60000>; 964 interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>, 965 <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>, 966 <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>, 967 <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>, 968 <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>, 969 <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>, 970 <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>, 971 <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>, 972 <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>, 973 <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>, 974 <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>, 975 <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>; 976 dma-channels = <12>; 977 dma-channel-mask = <0x7f>; 978 iommus = <&apps_smmu 0x0136 0x0>; 979 status = "disabled"; 980 }; 981 982 qupv3_id_0: geniqup@9c0000 { 983 compatible = "qcom,geni-se-qup"; 984 reg = <0 0x009c0000 0 0x2000>; 985 clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>, 986 <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>; 987 clock-names = "m-ahb", "s-ahb"; 988 #address-cells = <2>; 989 #size-cells = <2>; 990 ranges; 991 iommus = <&apps_smmu 0x123 0x0>; 992 status = "disabled"; 993 994 i2c0: i2c@980000 { 995 compatible = "qcom,geni-i2c"; 996 reg = <0 0x00980000 0 0x4000>; 997 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 998 clock-names = "se"; 999 pinctrl-names = "default"; 1000 pinctrl-0 = <&qup_i2c0_data_clk>; 1001 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 1002 #address-cells = <1>; 1003 #size-cells = <0>; 1004 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1005 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1006 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1007 interconnect-names = "qup-core", "qup-config", 1008 "qup-memory"; 1009 power-domains = <&rpmhpd SC7280_CX>; 1010 required-opps = <&rpmhpd_opp_low_svs>; 1011 dmas = <&gpi_dma0 0 0 QCOM_GPI_I2C>, 1012 <&gpi_dma0 1 0 QCOM_GPI_I2C>; 1013 dma-names = "tx", "rx"; 1014 status = "disabled"; 1015 }; 1016 1017 spi0: spi@980000 { 1018 compatible = "qcom,geni-spi"; 1019 reg = <0 0x00980000 0 0x4000>; 1020 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 1021 clock-names = "se"; 1022 pinctrl-names = "default"; 1023 pinctrl-0 = <&qup_spi0_data_clk>, <&qup_spi0_cs>; 1024 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 1025 #address-cells = <1>; 1026 #size-cells = <0>; 1027 power-domains = <&rpmhpd SC7280_CX>; 1028 operating-points-v2 = <&qup_opp_table>; 1029 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1030 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1031 interconnect-names = "qup-core", "qup-config"; 1032 dmas = <&gpi_dma0 0 0 QCOM_GPI_SPI>, 1033 <&gpi_dma0 1 0 QCOM_GPI_SPI>; 1034 dma-names = "tx", "rx"; 1035 status = "disabled"; 1036 }; 1037 1038 uart0: serial@980000 { 1039 compatible = "qcom,geni-uart"; 1040 reg = <0 0x00980000 0 0x4000>; 1041 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 1042 clock-names = "se"; 1043 pinctrl-names = "default"; 1044 pinctrl-0 = <&qup_uart0_cts>, <&qup_uart0_rts>, <&qup_uart0_tx>, <&qup_uart0_rx>; 1045 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 1046 power-domains = <&rpmhpd SC7280_CX>; 1047 operating-points-v2 = <&qup_opp_table>; 1048 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1049 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1050 interconnect-names = "qup-core", "qup-config"; 1051 status = "disabled"; 1052 }; 1053 1054 i2c1: i2c@984000 { 1055 compatible = "qcom,geni-i2c"; 1056 reg = <0 0x00984000 0 0x4000>; 1057 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 1058 clock-names = "se"; 1059 pinctrl-names = "default"; 1060 pinctrl-0 = <&qup_i2c1_data_clk>; 1061 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 1062 #address-cells = <1>; 1063 #size-cells = <0>; 1064 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1065 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1066 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1067 interconnect-names = "qup-core", "qup-config", 1068 "qup-memory"; 1069 power-domains = <&rpmhpd SC7280_CX>; 1070 required-opps = <&rpmhpd_opp_low_svs>; 1071 dmas = <&gpi_dma0 0 1 QCOM_GPI_I2C>, 1072 <&gpi_dma0 1 1 QCOM_GPI_I2C>; 1073 dma-names = "tx", "rx"; 1074 status = "disabled"; 1075 }; 1076 1077 spi1: spi@984000 { 1078 compatible = "qcom,geni-spi"; 1079 reg = <0 0x00984000 0 0x4000>; 1080 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 1081 clock-names = "se"; 1082 pinctrl-names = "default"; 1083 pinctrl-0 = <&qup_spi1_data_clk>, <&qup_spi1_cs>; 1084 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 1085 #address-cells = <1>; 1086 #size-cells = <0>; 1087 power-domains = <&rpmhpd SC7280_CX>; 1088 operating-points-v2 = <&qup_opp_table>; 1089 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1090 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1091 interconnect-names = "qup-core", "qup-config"; 1092 dmas = <&gpi_dma0 0 1 QCOM_GPI_SPI>, 1093 <&gpi_dma0 1 1 QCOM_GPI_SPI>; 1094 dma-names = "tx", "rx"; 1095 status = "disabled"; 1096 }; 1097 1098 uart1: serial@984000 { 1099 compatible = "qcom,geni-uart"; 1100 reg = <0 0x00984000 0 0x4000>; 1101 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 1102 clock-names = "se"; 1103 pinctrl-names = "default"; 1104 pinctrl-0 = <&qup_uart1_cts>, <&qup_uart1_rts>, <&qup_uart1_tx>, <&qup_uart1_rx>; 1105 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 1106 power-domains = <&rpmhpd SC7280_CX>; 1107 operating-points-v2 = <&qup_opp_table>; 1108 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1109 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1110 interconnect-names = "qup-core", "qup-config"; 1111 status = "disabled"; 1112 }; 1113 1114 i2c2: i2c@988000 { 1115 compatible = "qcom,geni-i2c"; 1116 reg = <0 0x00988000 0 0x4000>; 1117 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 1118 clock-names = "se"; 1119 pinctrl-names = "default"; 1120 pinctrl-0 = <&qup_i2c2_data_clk>; 1121 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 1122 #address-cells = <1>; 1123 #size-cells = <0>; 1124 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1125 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1126 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1127 interconnect-names = "qup-core", "qup-config", 1128 "qup-memory"; 1129 power-domains = <&rpmhpd SC7280_CX>; 1130 required-opps = <&rpmhpd_opp_low_svs>; 1131 dmas = <&gpi_dma0 0 2 QCOM_GPI_I2C>, 1132 <&gpi_dma0 1 2 QCOM_GPI_I2C>; 1133 dma-names = "tx", "rx"; 1134 status = "disabled"; 1135 }; 1136 1137 spi2: spi@988000 { 1138 compatible = "qcom,geni-spi"; 1139 reg = <0 0x00988000 0 0x4000>; 1140 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 1141 clock-names = "se"; 1142 pinctrl-names = "default"; 1143 pinctrl-0 = <&qup_spi2_data_clk>, <&qup_spi2_cs>; 1144 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 1145 #address-cells = <1>; 1146 #size-cells = <0>; 1147 power-domains = <&rpmhpd SC7280_CX>; 1148 operating-points-v2 = <&qup_opp_table>; 1149 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1150 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1151 interconnect-names = "qup-core", "qup-config"; 1152 dmas = <&gpi_dma0 0 2 QCOM_GPI_SPI>, 1153 <&gpi_dma0 1 2 QCOM_GPI_SPI>; 1154 dma-names = "tx", "rx"; 1155 status = "disabled"; 1156 }; 1157 1158 uart2: serial@988000 { 1159 compatible = "qcom,geni-uart"; 1160 reg = <0 0x00988000 0 0x4000>; 1161 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 1162 clock-names = "se"; 1163 pinctrl-names = "default"; 1164 pinctrl-0 = <&qup_uart2_cts>, <&qup_uart2_rts>, <&qup_uart2_tx>, <&qup_uart2_rx>; 1165 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 1166 power-domains = <&rpmhpd SC7280_CX>; 1167 operating-points-v2 = <&qup_opp_table>; 1168 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1169 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1170 interconnect-names = "qup-core", "qup-config"; 1171 status = "disabled"; 1172 }; 1173 1174 i2c3: i2c@98c000 { 1175 compatible = "qcom,geni-i2c"; 1176 reg = <0 0x0098c000 0 0x4000>; 1177 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 1178 clock-names = "se"; 1179 pinctrl-names = "default"; 1180 pinctrl-0 = <&qup_i2c3_data_clk>; 1181 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 1182 #address-cells = <1>; 1183 #size-cells = <0>; 1184 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1185 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1186 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1187 interconnect-names = "qup-core", "qup-config", 1188 "qup-memory"; 1189 power-domains = <&rpmhpd SC7280_CX>; 1190 required-opps = <&rpmhpd_opp_low_svs>; 1191 dmas = <&gpi_dma0 0 3 QCOM_GPI_I2C>, 1192 <&gpi_dma0 1 3 QCOM_GPI_I2C>; 1193 dma-names = "tx", "rx"; 1194 status = "disabled"; 1195 }; 1196 1197 spi3: spi@98c000 { 1198 compatible = "qcom,geni-spi"; 1199 reg = <0 0x0098c000 0 0x4000>; 1200 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 1201 clock-names = "se"; 1202 pinctrl-names = "default"; 1203 pinctrl-0 = <&qup_spi3_data_clk>, <&qup_spi3_cs>; 1204 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 1205 #address-cells = <1>; 1206 #size-cells = <0>; 1207 power-domains = <&rpmhpd SC7280_CX>; 1208 operating-points-v2 = <&qup_opp_table>; 1209 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1210 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1211 interconnect-names = "qup-core", "qup-config"; 1212 dmas = <&gpi_dma0 0 3 QCOM_GPI_SPI>, 1213 <&gpi_dma0 1 3 QCOM_GPI_SPI>; 1214 dma-names = "tx", "rx"; 1215 status = "disabled"; 1216 }; 1217 1218 uart3: serial@98c000 { 1219 compatible = "qcom,geni-uart"; 1220 reg = <0 0x0098c000 0 0x4000>; 1221 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 1222 clock-names = "se"; 1223 pinctrl-names = "default"; 1224 pinctrl-0 = <&qup_uart3_cts>, <&qup_uart3_rts>, <&qup_uart3_tx>, <&qup_uart3_rx>; 1225 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 1226 power-domains = <&rpmhpd SC7280_CX>; 1227 operating-points-v2 = <&qup_opp_table>; 1228 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1229 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1230 interconnect-names = "qup-core", "qup-config"; 1231 status = "disabled"; 1232 }; 1233 1234 i2c4: i2c@990000 { 1235 compatible = "qcom,geni-i2c"; 1236 reg = <0 0x00990000 0 0x4000>; 1237 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 1238 clock-names = "se"; 1239 pinctrl-names = "default"; 1240 pinctrl-0 = <&qup_i2c4_data_clk>; 1241 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 1242 #address-cells = <1>; 1243 #size-cells = <0>; 1244 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1245 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1246 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1247 interconnect-names = "qup-core", "qup-config", 1248 "qup-memory"; 1249 power-domains = <&rpmhpd SC7280_CX>; 1250 required-opps = <&rpmhpd_opp_low_svs>; 1251 dmas = <&gpi_dma0 0 4 QCOM_GPI_I2C>, 1252 <&gpi_dma0 1 4 QCOM_GPI_I2C>; 1253 dma-names = "tx", "rx"; 1254 status = "disabled"; 1255 }; 1256 1257 spi4: spi@990000 { 1258 compatible = "qcom,geni-spi"; 1259 reg = <0 0x00990000 0 0x4000>; 1260 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 1261 clock-names = "se"; 1262 pinctrl-names = "default"; 1263 pinctrl-0 = <&qup_spi4_data_clk>, <&qup_spi4_cs>; 1264 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 1265 #address-cells = <1>; 1266 #size-cells = <0>; 1267 power-domains = <&rpmhpd SC7280_CX>; 1268 operating-points-v2 = <&qup_opp_table>; 1269 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1270 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1271 interconnect-names = "qup-core", "qup-config"; 1272 dmas = <&gpi_dma0 0 4 QCOM_GPI_SPI>, 1273 <&gpi_dma0 1 4 QCOM_GPI_SPI>; 1274 dma-names = "tx", "rx"; 1275 status = "disabled"; 1276 }; 1277 1278 uart4: serial@990000 { 1279 compatible = "qcom,geni-uart"; 1280 reg = <0 0x00990000 0 0x4000>; 1281 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 1282 clock-names = "se"; 1283 pinctrl-names = "default"; 1284 pinctrl-0 = <&qup_uart4_cts>, <&qup_uart4_rts>, <&qup_uart4_tx>, <&qup_uart4_rx>; 1285 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 1286 power-domains = <&rpmhpd SC7280_CX>; 1287 operating-points-v2 = <&qup_opp_table>; 1288 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1289 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1290 interconnect-names = "qup-core", "qup-config"; 1291 status = "disabled"; 1292 }; 1293 1294 i2c5: i2c@994000 { 1295 compatible = "qcom,geni-i2c"; 1296 reg = <0 0x00994000 0 0x4000>; 1297 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1298 clock-names = "se"; 1299 pinctrl-names = "default"; 1300 pinctrl-0 = <&qup_i2c5_data_clk>; 1301 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1302 #address-cells = <1>; 1303 #size-cells = <0>; 1304 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1305 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1306 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1307 interconnect-names = "qup-core", "qup-config", 1308 "qup-memory"; 1309 power-domains = <&rpmhpd SC7280_CX>; 1310 required-opps = <&rpmhpd_opp_low_svs>; 1311 dmas = <&gpi_dma0 0 5 QCOM_GPI_I2C>, 1312 <&gpi_dma0 1 5 QCOM_GPI_I2C>; 1313 dma-names = "tx", "rx"; 1314 status = "disabled"; 1315 }; 1316 1317 spi5: spi@994000 { 1318 compatible = "qcom,geni-spi"; 1319 reg = <0 0x00994000 0 0x4000>; 1320 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1321 clock-names = "se"; 1322 pinctrl-names = "default"; 1323 pinctrl-0 = <&qup_spi5_data_clk>, <&qup_spi5_cs>; 1324 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1325 #address-cells = <1>; 1326 #size-cells = <0>; 1327 power-domains = <&rpmhpd SC7280_CX>; 1328 operating-points-v2 = <&qup_opp_table>; 1329 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1330 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1331 interconnect-names = "qup-core", "qup-config"; 1332 dmas = <&gpi_dma0 0 5 QCOM_GPI_SPI>, 1333 <&gpi_dma0 1 5 QCOM_GPI_SPI>; 1334 dma-names = "tx", "rx"; 1335 status = "disabled"; 1336 }; 1337 1338 uart5: serial@994000 { 1339 compatible = "qcom,geni-uart"; 1340 reg = <0 0x00994000 0 0x4000>; 1341 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1342 clock-names = "se"; 1343 pinctrl-names = "default"; 1344 pinctrl-0 = <&qup_uart5_cts>, <&qup_uart5_rts>, <&qup_uart5_tx>, <&qup_uart5_rx>; 1345 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1346 power-domains = <&rpmhpd SC7280_CX>; 1347 operating-points-v2 = <&qup_opp_table>; 1348 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1349 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1350 interconnect-names = "qup-core", "qup-config"; 1351 status = "disabled"; 1352 }; 1353 1354 i2c6: i2c@998000 { 1355 compatible = "qcom,geni-i2c"; 1356 reg = <0 0x00998000 0 0x4000>; 1357 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; 1358 clock-names = "se"; 1359 pinctrl-names = "default"; 1360 pinctrl-0 = <&qup_i2c6_data_clk>; 1361 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>; 1362 #address-cells = <1>; 1363 #size-cells = <0>; 1364 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1365 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1366 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1367 interconnect-names = "qup-core", "qup-config", 1368 "qup-memory"; 1369 power-domains = <&rpmhpd SC7280_CX>; 1370 required-opps = <&rpmhpd_opp_low_svs>; 1371 dmas = <&gpi_dma0 0 6 QCOM_GPI_I2C>, 1372 <&gpi_dma0 1 6 QCOM_GPI_I2C>; 1373 dma-names = "tx", "rx"; 1374 status = "disabled"; 1375 }; 1376 1377 spi6: spi@998000 { 1378 compatible = "qcom,geni-spi"; 1379 reg = <0 0x00998000 0 0x4000>; 1380 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; 1381 clock-names = "se"; 1382 pinctrl-names = "default"; 1383 pinctrl-0 = <&qup_spi6_data_clk>, <&qup_spi6_cs>; 1384 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>; 1385 #address-cells = <1>; 1386 #size-cells = <0>; 1387 power-domains = <&rpmhpd SC7280_CX>; 1388 operating-points-v2 = <&qup_opp_table>; 1389 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1390 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1391 interconnect-names = "qup-core", "qup-config"; 1392 dmas = <&gpi_dma0 0 6 QCOM_GPI_SPI>, 1393 <&gpi_dma0 1 6 QCOM_GPI_SPI>; 1394 dma-names = "tx", "rx"; 1395 status = "disabled"; 1396 }; 1397 1398 uart6: serial@998000 { 1399 compatible = "qcom,geni-uart"; 1400 reg = <0 0x00998000 0 0x4000>; 1401 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; 1402 clock-names = "se"; 1403 pinctrl-names = "default"; 1404 pinctrl-0 = <&qup_uart6_cts>, <&qup_uart6_rts>, <&qup_uart6_tx>, <&qup_uart6_rx>; 1405 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>; 1406 power-domains = <&rpmhpd SC7280_CX>; 1407 operating-points-v2 = <&qup_opp_table>; 1408 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1409 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1410 interconnect-names = "qup-core", "qup-config"; 1411 status = "disabled"; 1412 }; 1413 1414 i2c7: i2c@99c000 { 1415 compatible = "qcom,geni-i2c"; 1416 reg = <0 0x0099c000 0 0x4000>; 1417 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; 1418 clock-names = "se"; 1419 pinctrl-names = "default"; 1420 pinctrl-0 = <&qup_i2c7_data_clk>; 1421 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>; 1422 #address-cells = <1>; 1423 #size-cells = <0>; 1424 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1425 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1426 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1427 interconnect-names = "qup-core", "qup-config", 1428 "qup-memory"; 1429 power-domains = <&rpmhpd SC7280_CX>; 1430 required-opps = <&rpmhpd_opp_low_svs>; 1431 dmas = <&gpi_dma0 0 7 QCOM_GPI_I2C>, 1432 <&gpi_dma0 1 7 QCOM_GPI_I2C>; 1433 dma-names = "tx", "rx"; 1434 status = "disabled"; 1435 }; 1436 1437 spi7: spi@99c000 { 1438 compatible = "qcom,geni-spi"; 1439 reg = <0 0x0099c000 0 0x4000>; 1440 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; 1441 clock-names = "se"; 1442 pinctrl-names = "default"; 1443 pinctrl-0 = <&qup_spi7_data_clk>, <&qup_spi7_cs>; 1444 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>; 1445 #address-cells = <1>; 1446 #size-cells = <0>; 1447 power-domains = <&rpmhpd SC7280_CX>; 1448 operating-points-v2 = <&qup_opp_table>; 1449 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1450 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1451 interconnect-names = "qup-core", "qup-config"; 1452 dmas = <&gpi_dma0 0 7 QCOM_GPI_SPI>, 1453 <&gpi_dma0 1 7 QCOM_GPI_SPI>; 1454 dma-names = "tx", "rx"; 1455 status = "disabled"; 1456 }; 1457 1458 uart7: serial@99c000 { 1459 compatible = "qcom,geni-uart"; 1460 reg = <0 0x0099c000 0 0x4000>; 1461 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; 1462 clock-names = "se"; 1463 pinctrl-names = "default"; 1464 pinctrl-0 = <&qup_uart7_cts>, <&qup_uart7_rts>, <&qup_uart7_tx>, <&qup_uart7_rx>; 1465 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>; 1466 power-domains = <&rpmhpd SC7280_CX>; 1467 operating-points-v2 = <&qup_opp_table>; 1468 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1469 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1470 interconnect-names = "qup-core", "qup-config"; 1471 status = "disabled"; 1472 }; 1473 }; 1474 1475 gpi_dma1: dma-controller@a00000 { 1476 #dma-cells = <3>; 1477 compatible = "qcom,sc7280-gpi-dma", "qcom,sm6350-gpi-dma"; 1478 reg = <0 0x00a00000 0 0x60000>; 1479 interrupts = <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>, 1480 <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>, 1481 <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>, 1482 <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>, 1483 <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>, 1484 <GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>, 1485 <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>, 1486 <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>, 1487 <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>, 1488 <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>, 1489 <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>, 1490 <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>; 1491 dma-channels = <12>; 1492 dma-channel-mask = <0x1e>; 1493 iommus = <&apps_smmu 0x56 0x0>; 1494 status = "disabled"; 1495 }; 1496 1497 qupv3_id_1: geniqup@ac0000 { 1498 compatible = "qcom,geni-se-qup"; 1499 reg = <0 0x00ac0000 0 0x2000>; 1500 clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>, 1501 <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>; 1502 clock-names = "m-ahb", "s-ahb"; 1503 #address-cells = <2>; 1504 #size-cells = <2>; 1505 ranges; 1506 iommus = <&apps_smmu 0x43 0x0>; 1507 status = "disabled"; 1508 1509 i2c8: i2c@a80000 { 1510 compatible = "qcom,geni-i2c"; 1511 reg = <0 0x00a80000 0 0x4000>; 1512 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1513 clock-names = "se"; 1514 pinctrl-names = "default"; 1515 pinctrl-0 = <&qup_i2c8_data_clk>; 1516 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1517 #address-cells = <1>; 1518 #size-cells = <0>; 1519 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1520 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1521 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1522 interconnect-names = "qup-core", "qup-config", 1523 "qup-memory"; 1524 power-domains = <&rpmhpd SC7280_CX>; 1525 required-opps = <&rpmhpd_opp_low_svs>; 1526 dmas = <&gpi_dma1 0 0 QCOM_GPI_I2C>, 1527 <&gpi_dma1 1 0 QCOM_GPI_I2C>; 1528 dma-names = "tx", "rx"; 1529 status = "disabled"; 1530 }; 1531 1532 spi8: spi@a80000 { 1533 compatible = "qcom,geni-spi"; 1534 reg = <0 0x00a80000 0 0x4000>; 1535 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1536 clock-names = "se"; 1537 pinctrl-names = "default"; 1538 pinctrl-0 = <&qup_spi8_data_clk>, <&qup_spi8_cs>; 1539 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1540 #address-cells = <1>; 1541 #size-cells = <0>; 1542 power-domains = <&rpmhpd SC7280_CX>; 1543 operating-points-v2 = <&qup_opp_table>; 1544 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1545 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1546 interconnect-names = "qup-core", "qup-config"; 1547 dmas = <&gpi_dma1 0 0 QCOM_GPI_SPI>, 1548 <&gpi_dma1 1 0 QCOM_GPI_SPI>; 1549 dma-names = "tx", "rx"; 1550 status = "disabled"; 1551 }; 1552 1553 uart8: serial@a80000 { 1554 compatible = "qcom,geni-uart"; 1555 reg = <0 0x00a80000 0 0x4000>; 1556 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1557 clock-names = "se"; 1558 pinctrl-names = "default"; 1559 pinctrl-0 = <&qup_uart8_cts>, <&qup_uart8_rts>, <&qup_uart8_tx>, <&qup_uart8_rx>; 1560 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1561 power-domains = <&rpmhpd SC7280_CX>; 1562 operating-points-v2 = <&qup_opp_table>; 1563 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1564 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1565 interconnect-names = "qup-core", "qup-config"; 1566 status = "disabled"; 1567 }; 1568 1569 i2c9: i2c@a84000 { 1570 compatible = "qcom,geni-i2c"; 1571 reg = <0 0x00a84000 0 0x4000>; 1572 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1573 clock-names = "se"; 1574 pinctrl-names = "default"; 1575 pinctrl-0 = <&qup_i2c9_data_clk>; 1576 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1577 #address-cells = <1>; 1578 #size-cells = <0>; 1579 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1580 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1581 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1582 interconnect-names = "qup-core", "qup-config", 1583 "qup-memory"; 1584 power-domains = <&rpmhpd SC7280_CX>; 1585 required-opps = <&rpmhpd_opp_low_svs>; 1586 dmas = <&gpi_dma1 0 1 QCOM_GPI_I2C>, 1587 <&gpi_dma1 1 1 QCOM_GPI_I2C>; 1588 dma-names = "tx", "rx"; 1589 status = "disabled"; 1590 }; 1591 1592 spi9: spi@a84000 { 1593 compatible = "qcom,geni-spi"; 1594 reg = <0 0x00a84000 0 0x4000>; 1595 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1596 clock-names = "se"; 1597 pinctrl-names = "default"; 1598 pinctrl-0 = <&qup_spi9_data_clk>, <&qup_spi9_cs>; 1599 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1600 #address-cells = <1>; 1601 #size-cells = <0>; 1602 power-domains = <&rpmhpd SC7280_CX>; 1603 operating-points-v2 = <&qup_opp_table>; 1604 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1605 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1606 interconnect-names = "qup-core", "qup-config"; 1607 dmas = <&gpi_dma1 0 1 QCOM_GPI_SPI>, 1608 <&gpi_dma1 1 1 QCOM_GPI_SPI>; 1609 dma-names = "tx", "rx"; 1610 status = "disabled"; 1611 }; 1612 1613 uart9: serial@a84000 { 1614 compatible = "qcom,geni-uart"; 1615 reg = <0 0x00a84000 0 0x4000>; 1616 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1617 clock-names = "se"; 1618 pinctrl-names = "default"; 1619 pinctrl-0 = <&qup_uart9_cts>, <&qup_uart9_rts>, <&qup_uart9_tx>, <&qup_uart9_rx>; 1620 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1621 power-domains = <&rpmhpd SC7280_CX>; 1622 operating-points-v2 = <&qup_opp_table>; 1623 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1624 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1625 interconnect-names = "qup-core", "qup-config"; 1626 status = "disabled"; 1627 }; 1628 1629 i2c10: i2c@a88000 { 1630 compatible = "qcom,geni-i2c"; 1631 reg = <0 0x00a88000 0 0x4000>; 1632 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1633 clock-names = "se"; 1634 pinctrl-names = "default"; 1635 pinctrl-0 = <&qup_i2c10_data_clk>; 1636 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1637 #address-cells = <1>; 1638 #size-cells = <0>; 1639 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1640 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1641 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1642 interconnect-names = "qup-core", "qup-config", 1643 "qup-memory"; 1644 power-domains = <&rpmhpd SC7280_CX>; 1645 required-opps = <&rpmhpd_opp_low_svs>; 1646 dmas = <&gpi_dma1 0 2 QCOM_GPI_I2C>, 1647 <&gpi_dma1 1 2 QCOM_GPI_I2C>; 1648 dma-names = "tx", "rx"; 1649 status = "disabled"; 1650 }; 1651 1652 spi10: spi@a88000 { 1653 compatible = "qcom,geni-spi"; 1654 reg = <0 0x00a88000 0 0x4000>; 1655 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1656 clock-names = "se"; 1657 pinctrl-names = "default"; 1658 pinctrl-0 = <&qup_spi10_data_clk>, <&qup_spi10_cs>; 1659 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1660 #address-cells = <1>; 1661 #size-cells = <0>; 1662 power-domains = <&rpmhpd SC7280_CX>; 1663 operating-points-v2 = <&qup_opp_table>; 1664 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1665 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1666 interconnect-names = "qup-core", "qup-config"; 1667 dmas = <&gpi_dma1 0 2 QCOM_GPI_SPI>, 1668 <&gpi_dma1 1 2 QCOM_GPI_SPI>; 1669 dma-names = "tx", "rx"; 1670 status = "disabled"; 1671 }; 1672 1673 uart10: serial@a88000 { 1674 compatible = "qcom,geni-uart"; 1675 reg = <0 0x00a88000 0 0x4000>; 1676 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1677 clock-names = "se"; 1678 pinctrl-names = "default"; 1679 pinctrl-0 = <&qup_uart10_cts>, <&qup_uart10_rts>, <&qup_uart10_tx>, <&qup_uart10_rx>; 1680 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1681 power-domains = <&rpmhpd SC7280_CX>; 1682 operating-points-v2 = <&qup_opp_table>; 1683 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1684 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1685 interconnect-names = "qup-core", "qup-config"; 1686 status = "disabled"; 1687 }; 1688 1689 i2c11: i2c@a8c000 { 1690 compatible = "qcom,geni-i2c"; 1691 reg = <0 0x00a8c000 0 0x4000>; 1692 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1693 clock-names = "se"; 1694 pinctrl-names = "default"; 1695 pinctrl-0 = <&qup_i2c11_data_clk>; 1696 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1697 #address-cells = <1>; 1698 #size-cells = <0>; 1699 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1700 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1701 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1702 interconnect-names = "qup-core", "qup-config", 1703 "qup-memory"; 1704 power-domains = <&rpmhpd SC7280_CX>; 1705 required-opps = <&rpmhpd_opp_low_svs>; 1706 dmas = <&gpi_dma1 0 3 QCOM_GPI_I2C>, 1707 <&gpi_dma1 1 3 QCOM_GPI_I2C>; 1708 dma-names = "tx", "rx"; 1709 status = "disabled"; 1710 }; 1711 1712 spi11: spi@a8c000 { 1713 compatible = "qcom,geni-spi"; 1714 reg = <0 0x00a8c000 0 0x4000>; 1715 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1716 clock-names = "se"; 1717 pinctrl-names = "default"; 1718 pinctrl-0 = <&qup_spi11_data_clk>, <&qup_spi11_cs>; 1719 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1720 #address-cells = <1>; 1721 #size-cells = <0>; 1722 power-domains = <&rpmhpd SC7280_CX>; 1723 operating-points-v2 = <&qup_opp_table>; 1724 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1725 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1726 interconnect-names = "qup-core", "qup-config"; 1727 dmas = <&gpi_dma1 0 3 QCOM_GPI_SPI>, 1728 <&gpi_dma1 1 3 QCOM_GPI_SPI>; 1729 dma-names = "tx", "rx"; 1730 status = "disabled"; 1731 }; 1732 1733 uart11: serial@a8c000 { 1734 compatible = "qcom,geni-uart"; 1735 reg = <0 0x00a8c000 0 0x4000>; 1736 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1737 clock-names = "se"; 1738 pinctrl-names = "default"; 1739 pinctrl-0 = <&qup_uart11_cts>, <&qup_uart11_rts>, <&qup_uart11_tx>, <&qup_uart11_rx>; 1740 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1741 power-domains = <&rpmhpd SC7280_CX>; 1742 operating-points-v2 = <&qup_opp_table>; 1743 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1744 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1745 interconnect-names = "qup-core", "qup-config"; 1746 status = "disabled"; 1747 }; 1748 1749 i2c12: i2c@a90000 { 1750 compatible = "qcom,geni-i2c"; 1751 reg = <0 0x00a90000 0 0x4000>; 1752 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1753 clock-names = "se"; 1754 pinctrl-names = "default"; 1755 pinctrl-0 = <&qup_i2c12_data_clk>; 1756 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1757 #address-cells = <1>; 1758 #size-cells = <0>; 1759 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1760 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1761 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1762 interconnect-names = "qup-core", "qup-config", 1763 "qup-memory"; 1764 power-domains = <&rpmhpd SC7280_CX>; 1765 required-opps = <&rpmhpd_opp_low_svs>; 1766 dmas = <&gpi_dma1 0 4 QCOM_GPI_I2C>, 1767 <&gpi_dma1 1 4 QCOM_GPI_I2C>; 1768 dma-names = "tx", "rx"; 1769 status = "disabled"; 1770 }; 1771 1772 spi12: spi@a90000 { 1773 compatible = "qcom,geni-spi"; 1774 reg = <0 0x00a90000 0 0x4000>; 1775 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1776 clock-names = "se"; 1777 pinctrl-names = "default"; 1778 pinctrl-0 = <&qup_spi12_data_clk>, <&qup_spi12_cs>; 1779 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1780 #address-cells = <1>; 1781 #size-cells = <0>; 1782 power-domains = <&rpmhpd SC7280_CX>; 1783 operating-points-v2 = <&qup_opp_table>; 1784 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1785 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1786 interconnect-names = "qup-core", "qup-config"; 1787 dmas = <&gpi_dma1 0 4 QCOM_GPI_SPI>, 1788 <&gpi_dma1 1 4 QCOM_GPI_SPI>; 1789 dma-names = "tx", "rx"; 1790 status = "disabled"; 1791 }; 1792 1793 uart12: serial@a90000 { 1794 compatible = "qcom,geni-uart"; 1795 reg = <0 0x00a90000 0 0x4000>; 1796 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1797 clock-names = "se"; 1798 pinctrl-names = "default"; 1799 pinctrl-0 = <&qup_uart12_cts>, <&qup_uart12_rts>, <&qup_uart12_tx>, <&qup_uart12_rx>; 1800 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1801 power-domains = <&rpmhpd SC7280_CX>; 1802 operating-points-v2 = <&qup_opp_table>; 1803 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1804 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1805 interconnect-names = "qup-core", "qup-config"; 1806 status = "disabled"; 1807 }; 1808 1809 i2c13: i2c@a94000 { 1810 compatible = "qcom,geni-i2c"; 1811 reg = <0 0x00a94000 0 0x4000>; 1812 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1813 clock-names = "se"; 1814 pinctrl-names = "default"; 1815 pinctrl-0 = <&qup_i2c13_data_clk>; 1816 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1817 #address-cells = <1>; 1818 #size-cells = <0>; 1819 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1820 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1821 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1822 interconnect-names = "qup-core", "qup-config", 1823 "qup-memory"; 1824 power-domains = <&rpmhpd SC7280_CX>; 1825 required-opps = <&rpmhpd_opp_low_svs>; 1826 dmas = <&gpi_dma1 0 5 QCOM_GPI_I2C>, 1827 <&gpi_dma1 1 5 QCOM_GPI_I2C>; 1828 dma-names = "tx", "rx"; 1829 status = "disabled"; 1830 }; 1831 1832 spi13: spi@a94000 { 1833 compatible = "qcom,geni-spi"; 1834 reg = <0 0x00a94000 0 0x4000>; 1835 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1836 clock-names = "se"; 1837 pinctrl-names = "default"; 1838 pinctrl-0 = <&qup_spi13_data_clk>, <&qup_spi13_cs>; 1839 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1840 #address-cells = <1>; 1841 #size-cells = <0>; 1842 power-domains = <&rpmhpd SC7280_CX>; 1843 operating-points-v2 = <&qup_opp_table>; 1844 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1845 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1846 interconnect-names = "qup-core", "qup-config"; 1847 dmas = <&gpi_dma1 0 5 QCOM_GPI_SPI>, 1848 <&gpi_dma1 1 5 QCOM_GPI_SPI>; 1849 dma-names = "tx", "rx"; 1850 status = "disabled"; 1851 }; 1852 1853 uart13: serial@a94000 { 1854 compatible = "qcom,geni-uart"; 1855 reg = <0 0x00a94000 0 0x4000>; 1856 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1857 clock-names = "se"; 1858 pinctrl-names = "default"; 1859 pinctrl-0 = <&qup_uart13_cts>, <&qup_uart13_rts>, <&qup_uart13_tx>, <&qup_uart13_rx>; 1860 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1861 power-domains = <&rpmhpd SC7280_CX>; 1862 operating-points-v2 = <&qup_opp_table>; 1863 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1864 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1865 interconnect-names = "qup-core", "qup-config"; 1866 status = "disabled"; 1867 }; 1868 1869 i2c14: i2c@a98000 { 1870 compatible = "qcom,geni-i2c"; 1871 reg = <0 0x00a98000 0 0x4000>; 1872 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; 1873 clock-names = "se"; 1874 pinctrl-names = "default"; 1875 pinctrl-0 = <&qup_i2c14_data_clk>; 1876 interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>; 1877 #address-cells = <1>; 1878 #size-cells = <0>; 1879 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1880 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1881 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1882 interconnect-names = "qup-core", "qup-config", 1883 "qup-memory"; 1884 power-domains = <&rpmhpd SC7280_CX>; 1885 required-opps = <&rpmhpd_opp_low_svs>; 1886 dmas = <&gpi_dma1 0 6 QCOM_GPI_I2C>, 1887 <&gpi_dma1 1 6 QCOM_GPI_I2C>; 1888 dma-names = "tx", "rx"; 1889 status = "disabled"; 1890 }; 1891 1892 spi14: spi@a98000 { 1893 compatible = "qcom,geni-spi"; 1894 reg = <0 0x00a98000 0 0x4000>; 1895 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; 1896 clock-names = "se"; 1897 pinctrl-names = "default"; 1898 pinctrl-0 = <&qup_spi14_data_clk>, <&qup_spi14_cs>; 1899 interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>; 1900 #address-cells = <1>; 1901 #size-cells = <0>; 1902 power-domains = <&rpmhpd SC7280_CX>; 1903 operating-points-v2 = <&qup_opp_table>; 1904 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1905 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1906 interconnect-names = "qup-core", "qup-config"; 1907 dmas = <&gpi_dma1 0 6 QCOM_GPI_SPI>, 1908 <&gpi_dma1 1 6 QCOM_GPI_SPI>; 1909 dma-names = "tx", "rx"; 1910 status = "disabled"; 1911 }; 1912 1913 uart14: serial@a98000 { 1914 compatible = "qcom,geni-uart"; 1915 reg = <0 0x00a98000 0 0x4000>; 1916 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; 1917 clock-names = "se"; 1918 pinctrl-names = "default"; 1919 pinctrl-0 = <&qup_uart14_cts>, <&qup_uart14_rts>, <&qup_uart14_tx>, <&qup_uart14_rx>; 1920 interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>; 1921 power-domains = <&rpmhpd SC7280_CX>; 1922 operating-points-v2 = <&qup_opp_table>; 1923 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1924 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1925 interconnect-names = "qup-core", "qup-config"; 1926 status = "disabled"; 1927 }; 1928 1929 i2c15: i2c@a9c000 { 1930 compatible = "qcom,geni-i2c"; 1931 reg = <0 0x00a9c000 0 0x4000>; 1932 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; 1933 clock-names = "se"; 1934 pinctrl-names = "default"; 1935 pinctrl-0 = <&qup_i2c15_data_clk>; 1936 interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>; 1937 #address-cells = <1>; 1938 #size-cells = <0>; 1939 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1940 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1941 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1942 interconnect-names = "qup-core", "qup-config", 1943 "qup-memory"; 1944 power-domains = <&rpmhpd SC7280_CX>; 1945 required-opps = <&rpmhpd_opp_low_svs>; 1946 dmas = <&gpi_dma1 0 7 QCOM_GPI_I2C>, 1947 <&gpi_dma1 1 7 QCOM_GPI_I2C>; 1948 dma-names = "tx", "rx"; 1949 status = "disabled"; 1950 }; 1951 1952 spi15: spi@a9c000 { 1953 compatible = "qcom,geni-spi"; 1954 reg = <0 0x00a9c000 0 0x4000>; 1955 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; 1956 clock-names = "se"; 1957 pinctrl-names = "default"; 1958 pinctrl-0 = <&qup_spi15_data_clk>, <&qup_spi15_cs>; 1959 interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>; 1960 #address-cells = <1>; 1961 #size-cells = <0>; 1962 power-domains = <&rpmhpd SC7280_CX>; 1963 operating-points-v2 = <&qup_opp_table>; 1964 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1965 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1966 interconnect-names = "qup-core", "qup-config"; 1967 dmas = <&gpi_dma1 0 7 QCOM_GPI_SPI>, 1968 <&gpi_dma1 1 7 QCOM_GPI_SPI>; 1969 dma-names = "tx", "rx"; 1970 status = "disabled"; 1971 }; 1972 1973 uart15: serial@a9c000 { 1974 compatible = "qcom,geni-uart"; 1975 reg = <0 0x00a9c000 0 0x4000>; 1976 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; 1977 clock-names = "se"; 1978 pinctrl-names = "default"; 1979 pinctrl-0 = <&qup_uart15_cts>, <&qup_uart15_rts>, <&qup_uart15_tx>, <&qup_uart15_rx>; 1980 interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>; 1981 power-domains = <&rpmhpd SC7280_CX>; 1982 operating-points-v2 = <&qup_opp_table>; 1983 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1984 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1985 interconnect-names = "qup-core", "qup-config"; 1986 status = "disabled"; 1987 }; 1988 }; 1989 1990 cnoc2: interconnect@1500000 { 1991 reg = <0 0x01500000 0 0x1000>; 1992 compatible = "qcom,sc7280-cnoc2"; 1993 #interconnect-cells = <2>; 1994 qcom,bcm-voters = <&apps_bcm_voter>; 1995 }; 1996 1997 cnoc3: interconnect@1502000 { 1998 reg = <0 0x01502000 0 0x1000>; 1999 compatible = "qcom,sc7280-cnoc3"; 2000 #interconnect-cells = <2>; 2001 qcom,bcm-voters = <&apps_bcm_voter>; 2002 }; 2003 2004 mc_virt: interconnect@1580000 { 2005 reg = <0 0x01580000 0 0x4>; 2006 compatible = "qcom,sc7280-mc-virt"; 2007 #interconnect-cells = <2>; 2008 qcom,bcm-voters = <&apps_bcm_voter>; 2009 }; 2010 2011 system_noc: interconnect@1680000 { 2012 reg = <0 0x01680000 0 0x15480>; 2013 compatible = "qcom,sc7280-system-noc"; 2014 #interconnect-cells = <2>; 2015 qcom,bcm-voters = <&apps_bcm_voter>; 2016 }; 2017 2018 aggre1_noc: interconnect@16e0000 { 2019 compatible = "qcom,sc7280-aggre1-noc"; 2020 reg = <0 0x016e0000 0 0x1c080>; 2021 #interconnect-cells = <2>; 2022 qcom,bcm-voters = <&apps_bcm_voter>; 2023 }; 2024 2025 aggre2_noc: interconnect@1700000 { 2026 reg = <0 0x01700000 0 0x2b080>; 2027 compatible = "qcom,sc7280-aggre2-noc"; 2028 #interconnect-cells = <2>; 2029 qcom,bcm-voters = <&apps_bcm_voter>; 2030 }; 2031 2032 mmss_noc: interconnect@1740000 { 2033 reg = <0 0x01740000 0 0x1e080>; 2034 compatible = "qcom,sc7280-mmss-noc"; 2035 #interconnect-cells = <2>; 2036 qcom,bcm-voters = <&apps_bcm_voter>; 2037 }; 2038 2039 wifi: wifi@17a10040 { 2040 compatible = "qcom,wcn6750-wifi"; 2041 reg = <0 0x17a10040 0 0x0>; 2042 iommus = <&apps_smmu 0x1c00 0x1>; 2043 interrupts = <GIC_SPI 768 IRQ_TYPE_EDGE_RISING>, 2044 <GIC_SPI 769 IRQ_TYPE_EDGE_RISING>, 2045 <GIC_SPI 770 IRQ_TYPE_EDGE_RISING>, 2046 <GIC_SPI 771 IRQ_TYPE_EDGE_RISING>, 2047 <GIC_SPI 772 IRQ_TYPE_EDGE_RISING>, 2048 <GIC_SPI 773 IRQ_TYPE_EDGE_RISING>, 2049 <GIC_SPI 774 IRQ_TYPE_EDGE_RISING>, 2050 <GIC_SPI 775 IRQ_TYPE_EDGE_RISING>, 2051 <GIC_SPI 776 IRQ_TYPE_EDGE_RISING>, 2052 <GIC_SPI 777 IRQ_TYPE_EDGE_RISING>, 2053 <GIC_SPI 778 IRQ_TYPE_EDGE_RISING>, 2054 <GIC_SPI 779 IRQ_TYPE_EDGE_RISING>, 2055 <GIC_SPI 780 IRQ_TYPE_EDGE_RISING>, 2056 <GIC_SPI 781 IRQ_TYPE_EDGE_RISING>, 2057 <GIC_SPI 782 IRQ_TYPE_EDGE_RISING>, 2058 <GIC_SPI 783 IRQ_TYPE_EDGE_RISING>, 2059 <GIC_SPI 784 IRQ_TYPE_EDGE_RISING>, 2060 <GIC_SPI 785 IRQ_TYPE_EDGE_RISING>, 2061 <GIC_SPI 786 IRQ_TYPE_EDGE_RISING>, 2062 <GIC_SPI 787 IRQ_TYPE_EDGE_RISING>, 2063 <GIC_SPI 788 IRQ_TYPE_EDGE_RISING>, 2064 <GIC_SPI 789 IRQ_TYPE_EDGE_RISING>, 2065 <GIC_SPI 790 IRQ_TYPE_EDGE_RISING>, 2066 <GIC_SPI 791 IRQ_TYPE_EDGE_RISING>, 2067 <GIC_SPI 792 IRQ_TYPE_EDGE_RISING>, 2068 <GIC_SPI 793 IRQ_TYPE_EDGE_RISING>, 2069 <GIC_SPI 794 IRQ_TYPE_EDGE_RISING>, 2070 <GIC_SPI 795 IRQ_TYPE_EDGE_RISING>, 2071 <GIC_SPI 796 IRQ_TYPE_EDGE_RISING>, 2072 <GIC_SPI 797 IRQ_TYPE_EDGE_RISING>, 2073 <GIC_SPI 798 IRQ_TYPE_EDGE_RISING>, 2074 <GIC_SPI 799 IRQ_TYPE_EDGE_RISING>; 2075 qcom,rproc = <&remoteproc_wpss>; 2076 memory-region = <&wlan_fw_mem>, <&wlan_ce_mem>; 2077 status = "disabled"; 2078 qcom,smem-states = <&wlan_smp2p_out 0>; 2079 qcom,smem-state-names = "wlan-smp2p-out"; 2080 }; 2081 2082 pcie1: pci@1c08000 { 2083 compatible = "qcom,pcie-sc7280"; 2084 reg = <0 0x01c08000 0 0x3000>, 2085 <0 0x40000000 0 0xf1d>, 2086 <0 0x40000f20 0 0xa8>, 2087 <0 0x40001000 0 0x1000>, 2088 <0 0x40100000 0 0x100000>; 2089 2090 reg-names = "parf", "dbi", "elbi", "atu", "config"; 2091 device_type = "pci"; 2092 linux,pci-domain = <1>; 2093 bus-range = <0x00 0xff>; 2094 num-lanes = <2>; 2095 2096 #address-cells = <3>; 2097 #size-cells = <2>; 2098 2099 ranges = <0x01000000 0x0 0x00000000 0x0 0x40200000 0x0 0x100000>, 2100 <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1fd00000>; 2101 2102 interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>; 2103 interrupt-names = "msi"; 2104 #interrupt-cells = <1>; 2105 interrupt-map-mask = <0 0 0 0x7>; 2106 interrupt-map = <0 0 0 1 &intc 0 0 0 434 IRQ_TYPE_LEVEL_HIGH>, 2107 <0 0 0 2 &intc 0 0 0 435 IRQ_TYPE_LEVEL_HIGH>, 2108 <0 0 0 3 &intc 0 0 0 438 IRQ_TYPE_LEVEL_HIGH>, 2109 <0 0 0 4 &intc 0 0 0 439 IRQ_TYPE_LEVEL_HIGH>; 2110 2111 clocks = <&gcc GCC_PCIE_1_PIPE_CLK>, 2112 <&gcc GCC_PCIE_1_PIPE_CLK_SRC>, 2113 <&pcie1_lane>, 2114 <&rpmhcc RPMH_CXO_CLK>, 2115 <&gcc GCC_PCIE_1_AUX_CLK>, 2116 <&gcc GCC_PCIE_1_CFG_AHB_CLK>, 2117 <&gcc GCC_PCIE_1_MSTR_AXI_CLK>, 2118 <&gcc GCC_PCIE_1_SLV_AXI_CLK>, 2119 <&gcc GCC_PCIE_1_SLV_Q2A_AXI_CLK>, 2120 <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>, 2121 <&gcc GCC_DDRSS_PCIE_SF_CLK>, 2122 <&gcc GCC_AGGRE_NOC_PCIE_CENTER_SF_AXI_CLK>, 2123 <&gcc GCC_AGGRE_NOC_PCIE_1_AXI_CLK>; 2124 2125 clock-names = "pipe", 2126 "pipe_mux", 2127 "phy_pipe", 2128 "ref", 2129 "aux", 2130 "cfg", 2131 "bus_master", 2132 "bus_slave", 2133 "slave_q2a", 2134 "tbu", 2135 "ddrss_sf_tbu", 2136 "aggre0", 2137 "aggre1"; 2138 2139 assigned-clocks = <&gcc GCC_PCIE_1_AUX_CLK>; 2140 assigned-clock-rates = <19200000>; 2141 2142 resets = <&gcc GCC_PCIE_1_BCR>; 2143 reset-names = "pci"; 2144 2145 power-domains = <&gcc GCC_PCIE_1_GDSC>; 2146 2147 phys = <&pcie1_lane>; 2148 phy-names = "pciephy"; 2149 2150 pinctrl-names = "default"; 2151 pinctrl-0 = <&pcie1_clkreq_n>; 2152 2153 dma-coherent; 2154 2155 iommu-map = <0x0 &apps_smmu 0x1c80 0x1>, 2156 <0x100 &apps_smmu 0x1c81 0x1>; 2157 2158 status = "disabled"; 2159 }; 2160 2161 pcie1_phy: phy@1c0e000 { 2162 compatible = "qcom,sm8250-qmp-gen3x2-pcie-phy"; 2163 reg = <0 0x01c0e000 0 0x1c0>; 2164 #address-cells = <2>; 2165 #size-cells = <2>; 2166 ranges; 2167 clocks = <&gcc GCC_PCIE_1_AUX_CLK>, 2168 <&gcc GCC_PCIE_1_CFG_AHB_CLK>, 2169 <&gcc GCC_PCIE_CLKREF_EN>, 2170 <&gcc GCC_PCIE1_PHY_RCHNG_CLK>; 2171 clock-names = "aux", "cfg_ahb", "ref", "refgen"; 2172 2173 resets = <&gcc GCC_PCIE_1_PHY_BCR>; 2174 reset-names = "phy"; 2175 2176 assigned-clocks = <&gcc GCC_PCIE1_PHY_RCHNG_CLK>; 2177 assigned-clock-rates = <100000000>; 2178 2179 status = "disabled"; 2180 2181 pcie1_lane: phy@1c0e200 { 2182 reg = <0 0x01c0e200 0 0x170>, 2183 <0 0x01c0e400 0 0x200>, 2184 <0 0x01c0ea00 0 0x1f0>, 2185 <0 0x01c0e600 0 0x170>, 2186 <0 0x01c0e800 0 0x200>, 2187 <0 0x01c0ee00 0 0xf4>; 2188 clocks = <&gcc GCC_PCIE_1_PIPE_CLK>; 2189 clock-names = "pipe0"; 2190 2191 #phy-cells = <0>; 2192 #clock-cells = <0>; 2193 clock-output-names = "pcie_1_pipe_clk"; 2194 }; 2195 }; 2196 2197 ipa: ipa@1e40000 { 2198 compatible = "qcom,sc7280-ipa"; 2199 2200 iommus = <&apps_smmu 0x480 0x0>, 2201 <&apps_smmu 0x482 0x0>; 2202 reg = <0 0x01e40000 0 0x8000>, 2203 <0 0x01e50000 0 0x4ad0>, 2204 <0 0x01e04000 0 0x23000>; 2205 reg-names = "ipa-reg", 2206 "ipa-shared", 2207 "gsi"; 2208 2209 interrupts-extended = <&intc GIC_SPI 654 IRQ_TYPE_EDGE_RISING>, 2210 <&intc GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>, 2211 <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 2212 <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>; 2213 interrupt-names = "ipa", 2214 "gsi", 2215 "ipa-clock-query", 2216 "ipa-setup-ready"; 2217 2218 clocks = <&rpmhcc RPMH_IPA_CLK>; 2219 clock-names = "core"; 2220 2221 interconnects = <&aggre2_noc MASTER_IPA 0 &mc_virt SLAVE_EBI1 0>, 2222 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_IPA_CFG 0>; 2223 interconnect-names = "memory", 2224 "config"; 2225 2226 qcom,qmp = <&aoss_qmp>; 2227 2228 qcom,smem-states = <&ipa_smp2p_out 0>, 2229 <&ipa_smp2p_out 1>; 2230 qcom,smem-state-names = "ipa-clock-enabled-valid", 2231 "ipa-clock-enabled"; 2232 2233 status = "disabled"; 2234 }; 2235 2236 tcsr_mutex: hwlock@1f40000 { 2237 compatible = "qcom,tcsr-mutex"; 2238 reg = <0 0x01f40000 0 0x20000>; 2239 #hwlock-cells = <1>; 2240 }; 2241 2242 tcsr_1: syscon@1f60000 { 2243 compatible = "qcom,sc7280-tcsr", "syscon"; 2244 reg = <0 0x01f60000 0 0x20000>; 2245 }; 2246 2247 tcsr_2: syscon@1fc0000 { 2248 compatible = "qcom,sc7280-tcsr", "syscon"; 2249 reg = <0 0x01fc0000 0 0x30000>; 2250 }; 2251 2252 lpasscc: lpasscc@3000000 { 2253 compatible = "qcom,sc7280-lpasscc"; 2254 reg = <0 0x03000000 0 0x40>, 2255 <0 0x03c04000 0 0x4>; 2256 reg-names = "qdsp6ss", "top_cc"; 2257 clocks = <&gcc GCC_CFG_NOC_LPASS_CLK>; 2258 clock-names = "iface"; 2259 #clock-cells = <1>; 2260 }; 2261 2262 lpass_rx_macro: codec@3200000 { 2263 compatible = "qcom,sc7280-lpass-rx-macro"; 2264 reg = <0 0x03200000 0 0x1000>; 2265 2266 pinctrl-names = "default"; 2267 pinctrl-0 = <&lpass_rx_swr_clk>, <&lpass_rx_swr_data>; 2268 2269 clocks = <&lpass_aon LPASS_AON_CC_TX_MCLK_CLK>, 2270 <&lpass_aon LPASS_AON_CC_TX_MCLK_2X_CLK>, 2271 <&lpass_va_macro>; 2272 clock-names = "mclk", "npl", "fsgen"; 2273 2274 power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>, 2275 <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>; 2276 power-domain-names = "macro", "dcodec"; 2277 2278 #clock-cells = <0>; 2279 #sound-dai-cells = <1>; 2280 2281 status = "disabled"; 2282 }; 2283 2284 swr0: soundwire@3210000 { 2285 compatible = "qcom,soundwire-v1.6.0"; 2286 reg = <0 0x03210000 0 0x2000>; 2287 2288 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 2289 clocks = <&lpass_rx_macro>; 2290 clock-names = "iface"; 2291 2292 qcom,din-ports = <0>; 2293 qcom,dout-ports = <5>; 2294 2295 resets = <&lpass_audiocc LPASS_AUDIO_SWR_RX_CGCR>; 2296 reset-names = "swr_audio_cgcr"; 2297 2298 qcom,ports-word-length = /bits/ 8 <0x01 0x07 0x04 0xff 0xff>; 2299 qcom,ports-sinterval-low = /bits/ 8 <0x03 0x3f 0x1f 0x03 0x03>; 2300 qcom,ports-offset1 = /bits/ 8 <0x00 0x00 0x0b 0x01 0x01>; 2301 qcom,ports-offset2 = /bits/ 8 <0x00 0x00 0x0b 0x00 0x00>; 2302 qcom,ports-lane-control = /bits/ 8 <0x01 0x00 0x00 0x00 0x00>; 2303 qcom,ports-block-pack-mode = /bits/ 8 <0xff 0x00 0x01 0xff 0xff>; 2304 qcom,ports-hstart = /bits/ 8 <0xff 0x03 0xff 0xff 0xff>; 2305 qcom,ports-hstop = /bits/ 8 <0xff 0x06 0xff 0xff 0xff>; 2306 qcom,ports-block-group-count = /bits/ 8 <0xff 0xff 0xff 0xff 0x00>; 2307 2308 #sound-dai-cells = <1>; 2309 #address-cells = <2>; 2310 #size-cells = <0>; 2311 2312 status = "disabled"; 2313 }; 2314 2315 lpass_tx_macro: codec@3220000 { 2316 compatible = "qcom,sc7280-lpass-tx-macro"; 2317 reg = <0 0x03220000 0 0x1000>; 2318 2319 pinctrl-names = "default"; 2320 pinctrl-0 = <&lpass_tx_swr_clk>, <&lpass_tx_swr_data>; 2321 2322 clocks = <&lpass_aon LPASS_AON_CC_TX_MCLK_CLK>, 2323 <&lpass_aon LPASS_AON_CC_TX_MCLK_2X_CLK>, 2324 <&lpass_va_macro>; 2325 clock-names = "mclk", "npl", "fsgen"; 2326 2327 power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>, 2328 <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>; 2329 power-domain-names = "macro", "dcodec"; 2330 2331 #clock-cells = <0>; 2332 #sound-dai-cells = <1>; 2333 2334 status = "disabled"; 2335 }; 2336 2337 swr1: soundwire@3230000 { 2338 compatible = "qcom,soundwire-v1.6.0"; 2339 reg = <0 0x03230000 0 0x2000>; 2340 2341 interrupts-extended = <&intc GIC_SPI 496 IRQ_TYPE_LEVEL_HIGH>, 2342 <&pdc 130 IRQ_TYPE_LEVEL_HIGH>; 2343 clocks = <&lpass_tx_macro>; 2344 clock-names = "iface"; 2345 2346 qcom,din-ports = <3>; 2347 qcom,dout-ports = <0>; 2348 2349 resets = <&lpass_audiocc LPASS_AUDIO_SWR_TX_CGCR>; 2350 reset-names = "swr_audio_cgcr"; 2351 2352 qcom,ports-sinterval-low = /bits/ 8 <0x01 0x03 0x03>; 2353 qcom,ports-offset1 = /bits/ 8 <0x01 0x00 0x02>; 2354 qcom,ports-offset2 = /bits/ 8 <0x00 0x00 0x00>; 2355 qcom,ports-hstart = /bits/ 8 <0xff 0xff 0xff>; 2356 qcom,ports-hstop = /bits/ 8 <0xff 0xff 0xff>; 2357 qcom,ports-word-length = /bits/ 8 <0xff 0x00 0xff>; 2358 qcom,ports-block-pack-mode = /bits/ 8 <0xff 0xff 0xff>; 2359 qcom,ports-block-group-count = /bits/ 8 <0xff 0xff 0xff>; 2360 qcom,ports-lane-control = /bits/ 8 <0x00 0x01 0x00>; 2361 2362 #sound-dai-cells = <1>; 2363 #address-cells = <2>; 2364 #size-cells = <0>; 2365 2366 status = "disabled"; 2367 }; 2368 2369 lpass_audiocc: clock-controller@3300000 { 2370 compatible = "qcom,sc7280-lpassaudiocc"; 2371 reg = <0 0x03300000 0 0x30000>, 2372 <0 0x032a9000 0 0x1000>; 2373 clocks = <&rpmhcc RPMH_CXO_CLK>, 2374 <&lpass_aon LPASS_AON_CC_MAIN_RCG_CLK_SRC>; 2375 clock-names = "bi_tcxo", "lpass_aon_cc_main_rcg_clk_src"; 2376 power-domains = <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>; 2377 #clock-cells = <1>; 2378 #power-domain-cells = <1>; 2379 #reset-cells = <1>; 2380 }; 2381 2382 lpass_va_macro: codec@3370000 { 2383 compatible = "qcom,sc7280-lpass-va-macro"; 2384 reg = <0 0x03370000 0 0x1000>; 2385 2386 pinctrl-names = "default"; 2387 pinctrl-0 = <&lpass_dmic01_clk>, <&lpass_dmic01_data>; 2388 2389 clocks = <&lpass_aon LPASS_AON_CC_TX_MCLK_CLK>; 2390 clock-names = "mclk"; 2391 2392 power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>, 2393 <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>; 2394 power-domain-names = "macro", "dcodec"; 2395 2396 #clock-cells = <0>; 2397 #sound-dai-cells = <1>; 2398 2399 status = "disabled"; 2400 }; 2401 2402 lpass_aon: clock-controller@3380000 { 2403 compatible = "qcom,sc7280-lpassaoncc"; 2404 reg = <0 0x03380000 0 0x30000>; 2405 clocks = <&rpmhcc RPMH_CXO_CLK>, 2406 <&rpmhcc RPMH_CXO_CLK_A>, 2407 <&lpass_core LPASS_CORE_CC_CORE_CLK>; 2408 clock-names = "bi_tcxo", "bi_tcxo_ao", "iface"; 2409 #clock-cells = <1>; 2410 #power-domain-cells = <1>; 2411 }; 2412 2413 lpass_core: clock-controller@3900000 { 2414 compatible = "qcom,sc7280-lpasscorecc"; 2415 reg = <0 0x03900000 0 0x50000>; 2416 clocks = <&rpmhcc RPMH_CXO_CLK>; 2417 clock-names = "bi_tcxo"; 2418 power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>; 2419 #clock-cells = <1>; 2420 #power-domain-cells = <1>; 2421 }; 2422 2423 lpass_cpu: audio@3987000 { 2424 compatible = "qcom,sc7280-lpass-cpu"; 2425 2426 reg = <0 0x03987000 0 0x68000>, 2427 <0 0x03b00000 0 0x29000>, 2428 <0 0x03260000 0 0xc000>, 2429 <0 0x03280000 0 0x29000>, 2430 <0 0x03340000 0 0x29000>, 2431 <0 0x0336c000 0 0x3000>; 2432 reg-names = "lpass-hdmiif", 2433 "lpass-lpaif", 2434 "lpass-rxtx-cdc-dma-lpm", 2435 "lpass-rxtx-lpaif", 2436 "lpass-va-lpaif", 2437 "lpass-va-cdc-dma-lpm"; 2438 2439 iommus = <&apps_smmu 0x1820 0>, 2440 <&apps_smmu 0x1821 0>, 2441 <&apps_smmu 0x1832 0>; 2442 2443 power-domains = <&rpmhpd SC7280_LCX>; 2444 power-domain-names = "lcx"; 2445 required-opps = <&rpmhpd_opp_nom>; 2446 2447 clocks = <&lpass_aon LPASS_AON_CC_AUDIO_HM_H_CLK>, 2448 <&lpass_core LPASS_CORE_CC_EXT_MCLK0_CLK>, 2449 <&lpass_core LPASS_CORE_CC_SYSNOC_MPORT_CORE_CLK>, 2450 <&lpass_core LPASS_CORE_CC_EXT_IF0_IBIT_CLK>, 2451 <&lpass_core LPASS_CORE_CC_EXT_IF1_IBIT_CLK>, 2452 <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM_CLK>, 2453 <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM0_CLK>, 2454 <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM1_CLK>, 2455 <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM2_CLK>, 2456 <&lpass_aon LPASS_AON_CC_VA_MEM0_CLK>; 2457 clock-names = "aon_cc_audio_hm_h", 2458 "audio_cc_ext_mclk0", 2459 "core_cc_sysnoc_mport_core", 2460 "core_cc_ext_if0_ibit", 2461 "core_cc_ext_if1_ibit", 2462 "audio_cc_codec_mem", 2463 "audio_cc_codec_mem0", 2464 "audio_cc_codec_mem1", 2465 "audio_cc_codec_mem2", 2466 "aon_cc_va_mem0"; 2467 2468 #sound-dai-cells = <1>; 2469 #address-cells = <1>; 2470 #size-cells = <0>; 2471 2472 interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>, 2473 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>, 2474 <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>, 2475 <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>; 2476 interrupt-names = "lpass-irq-lpaif", 2477 "lpass-irq-hdmi", 2478 "lpass-irq-vaif", 2479 "lpass-irq-rxtxif"; 2480 2481 status = "disabled"; 2482 }; 2483 2484 lpass_hm: clock-controller@3c00000 { 2485 compatible = "qcom,sc7280-lpasshm"; 2486 reg = <0 0x03c00000 0 0x28>; 2487 clocks = <&rpmhcc RPMH_CXO_CLK>; 2488 clock-names = "bi_tcxo"; 2489 #clock-cells = <1>; 2490 #power-domain-cells = <1>; 2491 }; 2492 2493 lpass_ag_noc: interconnect@3c40000 { 2494 reg = <0 0x03c40000 0 0xf080>; 2495 compatible = "qcom,sc7280-lpass-ag-noc"; 2496 #interconnect-cells = <2>; 2497 qcom,bcm-voters = <&apps_bcm_voter>; 2498 }; 2499 2500 lpass_tlmm: pinctrl@33c0000 { 2501 compatible = "qcom,sc7280-lpass-lpi-pinctrl"; 2502 reg = <0 0x033c0000 0x0 0x20000>, 2503 <0 0x03550000 0x0 0x10000>; 2504 qcom,adsp-bypass-mode; 2505 gpio-controller; 2506 #gpio-cells = <2>; 2507 gpio-ranges = <&lpass_tlmm 0 0 15>; 2508 2509 lpass_dmic01_clk: dmic01-clk-state { 2510 pins = "gpio6"; 2511 function = "dmic1_clk"; 2512 }; 2513 2514 lpass_dmic01_data: dmic01-data-state { 2515 pins = "gpio7"; 2516 function = "dmic1_data"; 2517 }; 2518 2519 lpass_dmic23_clk: dmic23-clk-state { 2520 pins = "gpio8"; 2521 function = "dmic2_clk"; 2522 }; 2523 2524 lpass_dmic23_data: dmic23-data-state { 2525 pins = "gpio9"; 2526 function = "dmic2_data"; 2527 }; 2528 2529 lpass_rx_swr_clk: rx-swr-clk-state { 2530 pins = "gpio3"; 2531 function = "swr_rx_clk"; 2532 }; 2533 2534 lpass_rx_swr_data: rx-swr-data-state { 2535 pins = "gpio4", "gpio5"; 2536 function = "swr_rx_data"; 2537 }; 2538 2539 lpass_tx_swr_clk: tx-swr-clk-state { 2540 pins = "gpio0"; 2541 function = "swr_tx_clk"; 2542 }; 2543 2544 lpass_tx_swr_data: tx-swr-data-state { 2545 pins = "gpio1", "gpio2", "gpio14"; 2546 function = "swr_tx_data"; 2547 }; 2548 }; 2549 2550 gpu: gpu@3d00000 { 2551 compatible = "qcom,adreno-635.0", "qcom,adreno"; 2552 reg = <0 0x03d00000 0 0x40000>, 2553 <0 0x03d9e000 0 0x1000>, 2554 <0 0x03d61000 0 0x800>; 2555 reg-names = "kgsl_3d0_reg_memory", 2556 "cx_mem", 2557 "cx_dbgc"; 2558 interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>; 2559 iommus = <&adreno_smmu 0 0x401>; 2560 operating-points-v2 = <&gpu_opp_table>; 2561 qcom,gmu = <&gmu>; 2562 interconnects = <&gem_noc MASTER_GFX3D 0 &mc_virt SLAVE_EBI1 0>; 2563 interconnect-names = "gfx-mem"; 2564 #cooling-cells = <2>; 2565 2566 nvmem-cells = <&gpu_speed_bin>; 2567 nvmem-cell-names = "speed_bin"; 2568 2569 gpu_opp_table: opp-table { 2570 compatible = "operating-points-v2"; 2571 2572 opp-315000000 { 2573 opp-hz = /bits/ 64 <315000000>; 2574 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 2575 opp-peak-kBps = <1804000>; 2576 opp-supported-hw = <0x03>; 2577 }; 2578 2579 opp-450000000 { 2580 opp-hz = /bits/ 64 <450000000>; 2581 opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 2582 opp-peak-kBps = <4068000>; 2583 opp-supported-hw = <0x03>; 2584 }; 2585 2586 /* Only applicable for SKUs which has 550Mhz as Fmax */ 2587 opp-550000000-0 { 2588 opp-hz = /bits/ 64 <550000000>; 2589 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 2590 opp-peak-kBps = <8368000>; 2591 opp-supported-hw = <0x01>; 2592 }; 2593 2594 opp-550000000-1 { 2595 opp-hz = /bits/ 64 <550000000>; 2596 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 2597 opp-peak-kBps = <6832000>; 2598 opp-supported-hw = <0x02>; 2599 }; 2600 2601 opp-608000000 { 2602 opp-hz = /bits/ 64 <608000000>; 2603 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>; 2604 opp-peak-kBps = <8368000>; 2605 opp-supported-hw = <0x02>; 2606 }; 2607 2608 opp-700000000 { 2609 opp-hz = /bits/ 64 <700000000>; 2610 opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 2611 opp-peak-kBps = <8532000>; 2612 opp-supported-hw = <0x02>; 2613 }; 2614 2615 opp-812000000 { 2616 opp-hz = /bits/ 64 <812000000>; 2617 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 2618 opp-peak-kBps = <8532000>; 2619 opp-supported-hw = <0x02>; 2620 }; 2621 2622 opp-840000000 { 2623 opp-hz = /bits/ 64 <840000000>; 2624 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 2625 opp-peak-kBps = <8532000>; 2626 opp-supported-hw = <0x02>; 2627 }; 2628 2629 opp-900000000 { 2630 opp-hz = /bits/ 64 <900000000>; 2631 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 2632 opp-peak-kBps = <8532000>; 2633 opp-supported-hw = <0x02>; 2634 }; 2635 }; 2636 }; 2637 2638 gmu: gmu@3d6a000 { 2639 compatible = "qcom,adreno-gmu-635.0", "qcom,adreno-gmu"; 2640 reg = <0 0x03d6a000 0 0x34000>, 2641 <0 0x3de0000 0 0x10000>, 2642 <0 0x0b290000 0 0x10000>; 2643 reg-names = "gmu", "rscc", "gmu_pdc"; 2644 interrupts = <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 2645 <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 2646 interrupt-names = "hfi", "gmu"; 2647 clocks = <&gpucc GPU_CC_CX_GMU_CLK>, 2648 <&gpucc GPU_CC_CXO_CLK>, 2649 <&gcc GCC_DDRSS_GPU_AXI_CLK>, 2650 <&gcc GCC_GPU_MEMNOC_GFX_CLK>, 2651 <&gpucc GPU_CC_AHB_CLK>, 2652 <&gpucc GPU_CC_HUB_CX_INT_CLK>, 2653 <&gpucc GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK>; 2654 clock-names = "gmu", 2655 "cxo", 2656 "axi", 2657 "memnoc", 2658 "ahb", 2659 "hub", 2660 "smmu_vote"; 2661 power-domains = <&gpucc GPU_CC_CX_GDSC>, 2662 <&gpucc GPU_CC_GX_GDSC>; 2663 power-domain-names = "cx", 2664 "gx"; 2665 iommus = <&adreno_smmu 5 0x400>; 2666 operating-points-v2 = <&gmu_opp_table>; 2667 2668 gmu_opp_table: opp-table { 2669 compatible = "operating-points-v2"; 2670 2671 opp-200000000 { 2672 opp-hz = /bits/ 64 <200000000>; 2673 opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 2674 }; 2675 }; 2676 }; 2677 2678 gpucc: clock-controller@3d90000 { 2679 compatible = "qcom,sc7280-gpucc"; 2680 reg = <0 0x03d90000 0 0x9000>; 2681 clocks = <&rpmhcc RPMH_CXO_CLK>, 2682 <&gcc GCC_GPU_GPLL0_CLK_SRC>, 2683 <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>; 2684 clock-names = "bi_tcxo", 2685 "gcc_gpu_gpll0_clk_src", 2686 "gcc_gpu_gpll0_div_clk_src"; 2687 #clock-cells = <1>; 2688 #reset-cells = <1>; 2689 #power-domain-cells = <1>; 2690 }; 2691 2692 dma@117f000 { 2693 compatible = "qcom,sc7280-dcc", "qcom,dcc"; 2694 reg = <0x0 0x0117f000 0x0 0x1000>, 2695 <0x0 0x01112000 0x0 0x6000>; 2696 }; 2697 2698 adreno_smmu: iommu@3da0000 { 2699 compatible = "qcom,sc7280-smmu-500", "qcom,adreno-smmu", 2700 "qcom,smmu-500", "arm,mmu-500"; 2701 reg = <0 0x03da0000 0 0x20000>; 2702 #iommu-cells = <2>; 2703 #global-interrupts = <2>; 2704 interrupts = <GIC_SPI 673 IRQ_TYPE_LEVEL_HIGH>, 2705 <GIC_SPI 675 IRQ_TYPE_LEVEL_HIGH>, 2706 <GIC_SPI 678 IRQ_TYPE_LEVEL_HIGH>, 2707 <GIC_SPI 679 IRQ_TYPE_LEVEL_HIGH>, 2708 <GIC_SPI 680 IRQ_TYPE_LEVEL_HIGH>, 2709 <GIC_SPI 681 IRQ_TYPE_LEVEL_HIGH>, 2710 <GIC_SPI 682 IRQ_TYPE_LEVEL_HIGH>, 2711 <GIC_SPI 683 IRQ_TYPE_LEVEL_HIGH>, 2712 <GIC_SPI 684 IRQ_TYPE_LEVEL_HIGH>, 2713 <GIC_SPI 685 IRQ_TYPE_LEVEL_HIGH>, 2714 <GIC_SPI 686 IRQ_TYPE_LEVEL_HIGH>, 2715 <GIC_SPI 687 IRQ_TYPE_LEVEL_HIGH>; 2716 2717 clocks = <&gcc GCC_GPU_MEMNOC_GFX_CLK>, 2718 <&gcc GCC_GPU_SNOC_DVM_GFX_CLK>, 2719 <&gpucc GPU_CC_AHB_CLK>, 2720 <&gpucc GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK>, 2721 <&gpucc GPU_CC_CX_GMU_CLK>, 2722 <&gpucc GPU_CC_HUB_CX_INT_CLK>, 2723 <&gpucc GPU_CC_HUB_AON_CLK>; 2724 clock-names = "gcc_gpu_memnoc_gfx_clk", 2725 "gcc_gpu_snoc_dvm_gfx_clk", 2726 "gpu_cc_ahb_clk", 2727 "gpu_cc_hlos1_vote_gpu_smmu_clk", 2728 "gpu_cc_cx_gmu_clk", 2729 "gpu_cc_hub_cx_int_clk", 2730 "gpu_cc_hub_aon_clk"; 2731 2732 power-domains = <&gpucc GPU_CC_CX_GDSC>; 2733 }; 2734 2735 remoteproc_mpss: remoteproc@4080000 { 2736 compatible = "qcom,sc7280-mpss-pas"; 2737 reg = <0 0x04080000 0 0x10000>, <0 0x04180000 0 0x48>; 2738 reg-names = "qdsp6", "rmb"; 2739 2740 interrupts-extended = <&intc GIC_SPI 264 IRQ_TYPE_EDGE_RISING>, 2741 <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 2742 <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 2743 <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 2744 <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 2745 <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 2746 interrupt-names = "wdog", "fatal", "ready", "handover", 2747 "stop-ack", "shutdown-ack"; 2748 2749 clocks = <&rpmhcc RPMH_CXO_CLK>; 2750 clock-names = "xo"; 2751 2752 power-domains = <&rpmhpd SC7280_CX>, 2753 <&rpmhpd SC7280_MSS>; 2754 power-domain-names = "cx", "mss"; 2755 2756 memory-region = <&mpss_mem>; 2757 2758 qcom,qmp = <&aoss_qmp>; 2759 2760 qcom,smem-states = <&modem_smp2p_out 0>; 2761 qcom,smem-state-names = "stop"; 2762 2763 status = "disabled"; 2764 2765 glink-edge { 2766 interrupts-extended = <&ipcc IPCC_CLIENT_MPSS 2767 IPCC_MPROC_SIGNAL_GLINK_QMP 2768 IRQ_TYPE_EDGE_RISING>; 2769 mboxes = <&ipcc IPCC_CLIENT_MPSS 2770 IPCC_MPROC_SIGNAL_GLINK_QMP>; 2771 label = "modem"; 2772 qcom,remote-pid = <1>; 2773 }; 2774 }; 2775 2776 stm@6002000 { 2777 compatible = "arm,coresight-stm", "arm,primecell"; 2778 reg = <0 0x06002000 0 0x1000>, 2779 <0 0x16280000 0 0x180000>; 2780 reg-names = "stm-base", "stm-stimulus-base"; 2781 2782 clocks = <&aoss_qmp>; 2783 clock-names = "apb_pclk"; 2784 2785 out-ports { 2786 port { 2787 stm_out: endpoint { 2788 remote-endpoint = <&funnel0_in7>; 2789 }; 2790 }; 2791 }; 2792 }; 2793 2794 funnel@6041000 { 2795 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2796 reg = <0 0x06041000 0 0x1000>; 2797 2798 clocks = <&aoss_qmp>; 2799 clock-names = "apb_pclk"; 2800 2801 out-ports { 2802 port { 2803 funnel0_out: endpoint { 2804 remote-endpoint = <&merge_funnel_in0>; 2805 }; 2806 }; 2807 }; 2808 2809 in-ports { 2810 #address-cells = <1>; 2811 #size-cells = <0>; 2812 2813 port@7 { 2814 reg = <7>; 2815 funnel0_in7: endpoint { 2816 remote-endpoint = <&stm_out>; 2817 }; 2818 }; 2819 }; 2820 }; 2821 2822 funnel@6042000 { 2823 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2824 reg = <0 0x06042000 0 0x1000>; 2825 2826 clocks = <&aoss_qmp>; 2827 clock-names = "apb_pclk"; 2828 2829 out-ports { 2830 port { 2831 funnel1_out: endpoint { 2832 remote-endpoint = <&merge_funnel_in1>; 2833 }; 2834 }; 2835 }; 2836 2837 in-ports { 2838 #address-cells = <1>; 2839 #size-cells = <0>; 2840 2841 port@4 { 2842 reg = <4>; 2843 funnel1_in4: endpoint { 2844 remote-endpoint = <&apss_merge_funnel_out>; 2845 }; 2846 }; 2847 }; 2848 }; 2849 2850 funnel@6045000 { 2851 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2852 reg = <0 0x06045000 0 0x1000>; 2853 2854 clocks = <&aoss_qmp>; 2855 clock-names = "apb_pclk"; 2856 2857 out-ports { 2858 port { 2859 merge_funnel_out: endpoint { 2860 remote-endpoint = <&swao_funnel_in>; 2861 }; 2862 }; 2863 }; 2864 2865 in-ports { 2866 #address-cells = <1>; 2867 #size-cells = <0>; 2868 2869 port@0 { 2870 reg = <0>; 2871 merge_funnel_in0: endpoint { 2872 remote-endpoint = <&funnel0_out>; 2873 }; 2874 }; 2875 2876 port@1 { 2877 reg = <1>; 2878 merge_funnel_in1: endpoint { 2879 remote-endpoint = <&funnel1_out>; 2880 }; 2881 }; 2882 }; 2883 }; 2884 2885 replicator@6046000 { 2886 compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; 2887 reg = <0 0x06046000 0 0x1000>; 2888 2889 clocks = <&aoss_qmp>; 2890 clock-names = "apb_pclk"; 2891 2892 out-ports { 2893 port { 2894 replicator_out: endpoint { 2895 remote-endpoint = <&etr_in>; 2896 }; 2897 }; 2898 }; 2899 2900 in-ports { 2901 port { 2902 replicator_in: endpoint { 2903 remote-endpoint = <&swao_replicator_out>; 2904 }; 2905 }; 2906 }; 2907 }; 2908 2909 etr@6048000 { 2910 compatible = "arm,coresight-tmc", "arm,primecell"; 2911 reg = <0 0x06048000 0 0x1000>; 2912 iommus = <&apps_smmu 0x04c0 0>; 2913 2914 clocks = <&aoss_qmp>; 2915 clock-names = "apb_pclk"; 2916 arm,scatter-gather; 2917 2918 in-ports { 2919 port { 2920 etr_in: endpoint { 2921 remote-endpoint = <&replicator_out>; 2922 }; 2923 }; 2924 }; 2925 }; 2926 2927 funnel@6b04000 { 2928 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2929 reg = <0 0x06b04000 0 0x1000>; 2930 2931 clocks = <&aoss_qmp>; 2932 clock-names = "apb_pclk"; 2933 2934 out-ports { 2935 port { 2936 swao_funnel_out: endpoint { 2937 remote-endpoint = <&etf_in>; 2938 }; 2939 }; 2940 }; 2941 2942 in-ports { 2943 #address-cells = <1>; 2944 #size-cells = <0>; 2945 2946 port@7 { 2947 reg = <7>; 2948 swao_funnel_in: endpoint { 2949 remote-endpoint = <&merge_funnel_out>; 2950 }; 2951 }; 2952 }; 2953 }; 2954 2955 etf@6b05000 { 2956 compatible = "arm,coresight-tmc", "arm,primecell"; 2957 reg = <0 0x06b05000 0 0x1000>; 2958 2959 clocks = <&aoss_qmp>; 2960 clock-names = "apb_pclk"; 2961 2962 out-ports { 2963 port { 2964 etf_out: endpoint { 2965 remote-endpoint = <&swao_replicator_in>; 2966 }; 2967 }; 2968 }; 2969 2970 in-ports { 2971 port { 2972 etf_in: endpoint { 2973 remote-endpoint = <&swao_funnel_out>; 2974 }; 2975 }; 2976 }; 2977 }; 2978 2979 replicator@6b06000 { 2980 compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; 2981 reg = <0 0x06b06000 0 0x1000>; 2982 2983 clocks = <&aoss_qmp>; 2984 clock-names = "apb_pclk"; 2985 qcom,replicator-loses-context; 2986 2987 out-ports { 2988 port { 2989 swao_replicator_out: endpoint { 2990 remote-endpoint = <&replicator_in>; 2991 }; 2992 }; 2993 }; 2994 2995 in-ports { 2996 port { 2997 swao_replicator_in: endpoint { 2998 remote-endpoint = <&etf_out>; 2999 }; 3000 }; 3001 }; 3002 }; 3003 3004 etm@7040000 { 3005 compatible = "arm,coresight-etm4x", "arm,primecell"; 3006 reg = <0 0x07040000 0 0x1000>; 3007 3008 cpu = <&CPU0>; 3009 3010 clocks = <&aoss_qmp>; 3011 clock-names = "apb_pclk"; 3012 arm,coresight-loses-context-with-cpu; 3013 qcom,skip-power-up; 3014 3015 out-ports { 3016 port { 3017 etm0_out: endpoint { 3018 remote-endpoint = <&apss_funnel_in0>; 3019 }; 3020 }; 3021 }; 3022 }; 3023 3024 etm@7140000 { 3025 compatible = "arm,coresight-etm4x", "arm,primecell"; 3026 reg = <0 0x07140000 0 0x1000>; 3027 3028 cpu = <&CPU1>; 3029 3030 clocks = <&aoss_qmp>; 3031 clock-names = "apb_pclk"; 3032 arm,coresight-loses-context-with-cpu; 3033 qcom,skip-power-up; 3034 3035 out-ports { 3036 port { 3037 etm1_out: endpoint { 3038 remote-endpoint = <&apss_funnel_in1>; 3039 }; 3040 }; 3041 }; 3042 }; 3043 3044 etm@7240000 { 3045 compatible = "arm,coresight-etm4x", "arm,primecell"; 3046 reg = <0 0x07240000 0 0x1000>; 3047 3048 cpu = <&CPU2>; 3049 3050 clocks = <&aoss_qmp>; 3051 clock-names = "apb_pclk"; 3052 arm,coresight-loses-context-with-cpu; 3053 qcom,skip-power-up; 3054 3055 out-ports { 3056 port { 3057 etm2_out: endpoint { 3058 remote-endpoint = <&apss_funnel_in2>; 3059 }; 3060 }; 3061 }; 3062 }; 3063 3064 etm@7340000 { 3065 compatible = "arm,coresight-etm4x", "arm,primecell"; 3066 reg = <0 0x07340000 0 0x1000>; 3067 3068 cpu = <&CPU3>; 3069 3070 clocks = <&aoss_qmp>; 3071 clock-names = "apb_pclk"; 3072 arm,coresight-loses-context-with-cpu; 3073 qcom,skip-power-up; 3074 3075 out-ports { 3076 port { 3077 etm3_out: endpoint { 3078 remote-endpoint = <&apss_funnel_in3>; 3079 }; 3080 }; 3081 }; 3082 }; 3083 3084 etm@7440000 { 3085 compatible = "arm,coresight-etm4x", "arm,primecell"; 3086 reg = <0 0x07440000 0 0x1000>; 3087 3088 cpu = <&CPU4>; 3089 3090 clocks = <&aoss_qmp>; 3091 clock-names = "apb_pclk"; 3092 arm,coresight-loses-context-with-cpu; 3093 qcom,skip-power-up; 3094 3095 out-ports { 3096 port { 3097 etm4_out: endpoint { 3098 remote-endpoint = <&apss_funnel_in4>; 3099 }; 3100 }; 3101 }; 3102 }; 3103 3104 etm@7540000 { 3105 compatible = "arm,coresight-etm4x", "arm,primecell"; 3106 reg = <0 0x07540000 0 0x1000>; 3107 3108 cpu = <&CPU5>; 3109 3110 clocks = <&aoss_qmp>; 3111 clock-names = "apb_pclk"; 3112 arm,coresight-loses-context-with-cpu; 3113 qcom,skip-power-up; 3114 3115 out-ports { 3116 port { 3117 etm5_out: endpoint { 3118 remote-endpoint = <&apss_funnel_in5>; 3119 }; 3120 }; 3121 }; 3122 }; 3123 3124 etm@7640000 { 3125 compatible = "arm,coresight-etm4x", "arm,primecell"; 3126 reg = <0 0x07640000 0 0x1000>; 3127 3128 cpu = <&CPU6>; 3129 3130 clocks = <&aoss_qmp>; 3131 clock-names = "apb_pclk"; 3132 arm,coresight-loses-context-with-cpu; 3133 qcom,skip-power-up; 3134 3135 out-ports { 3136 port { 3137 etm6_out: endpoint { 3138 remote-endpoint = <&apss_funnel_in6>; 3139 }; 3140 }; 3141 }; 3142 }; 3143 3144 etm@7740000 { 3145 compatible = "arm,coresight-etm4x", "arm,primecell"; 3146 reg = <0 0x07740000 0 0x1000>; 3147 3148 cpu = <&CPU7>; 3149 3150 clocks = <&aoss_qmp>; 3151 clock-names = "apb_pclk"; 3152 arm,coresight-loses-context-with-cpu; 3153 qcom,skip-power-up; 3154 3155 out-ports { 3156 port { 3157 etm7_out: endpoint { 3158 remote-endpoint = <&apss_funnel_in7>; 3159 }; 3160 }; 3161 }; 3162 }; 3163 3164 funnel@7800000 { /* APSS Funnel */ 3165 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 3166 reg = <0 0x07800000 0 0x1000>; 3167 3168 clocks = <&aoss_qmp>; 3169 clock-names = "apb_pclk"; 3170 3171 out-ports { 3172 port { 3173 apss_funnel_out: endpoint { 3174 remote-endpoint = <&apss_merge_funnel_in>; 3175 }; 3176 }; 3177 }; 3178 3179 in-ports { 3180 #address-cells = <1>; 3181 #size-cells = <0>; 3182 3183 port@0 { 3184 reg = <0>; 3185 apss_funnel_in0: endpoint { 3186 remote-endpoint = <&etm0_out>; 3187 }; 3188 }; 3189 3190 port@1 { 3191 reg = <1>; 3192 apss_funnel_in1: endpoint { 3193 remote-endpoint = <&etm1_out>; 3194 }; 3195 }; 3196 3197 port@2 { 3198 reg = <2>; 3199 apss_funnel_in2: endpoint { 3200 remote-endpoint = <&etm2_out>; 3201 }; 3202 }; 3203 3204 port@3 { 3205 reg = <3>; 3206 apss_funnel_in3: endpoint { 3207 remote-endpoint = <&etm3_out>; 3208 }; 3209 }; 3210 3211 port@4 { 3212 reg = <4>; 3213 apss_funnel_in4: endpoint { 3214 remote-endpoint = <&etm4_out>; 3215 }; 3216 }; 3217 3218 port@5 { 3219 reg = <5>; 3220 apss_funnel_in5: endpoint { 3221 remote-endpoint = <&etm5_out>; 3222 }; 3223 }; 3224 3225 port@6 { 3226 reg = <6>; 3227 apss_funnel_in6: endpoint { 3228 remote-endpoint = <&etm6_out>; 3229 }; 3230 }; 3231 3232 port@7 { 3233 reg = <7>; 3234 apss_funnel_in7: endpoint { 3235 remote-endpoint = <&etm7_out>; 3236 }; 3237 }; 3238 }; 3239 }; 3240 3241 funnel@7810000 { 3242 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 3243 reg = <0 0x07810000 0 0x1000>; 3244 3245 clocks = <&aoss_qmp>; 3246 clock-names = "apb_pclk"; 3247 3248 out-ports { 3249 port { 3250 apss_merge_funnel_out: endpoint { 3251 remote-endpoint = <&funnel1_in4>; 3252 }; 3253 }; 3254 }; 3255 3256 in-ports { 3257 port { 3258 apss_merge_funnel_in: endpoint { 3259 remote-endpoint = <&apss_funnel_out>; 3260 }; 3261 }; 3262 }; 3263 }; 3264 3265 sdhc_2: mmc@8804000 { 3266 compatible = "qcom,sc7280-sdhci", "qcom,sdhci-msm-v5"; 3267 pinctrl-names = "default", "sleep"; 3268 pinctrl-0 = <&sdc2_clk>, <&sdc2_cmd>, <&sdc2_data>; 3269 pinctrl-1 = <&sdc2_clk_sleep>, <&sdc2_cmd_sleep>, <&sdc2_data_sleep>; 3270 status = "disabled"; 3271 3272 reg = <0 0x08804000 0 0x1000>; 3273 3274 iommus = <&apps_smmu 0x100 0x0>; 3275 interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 3276 <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; 3277 interrupt-names = "hc_irq", "pwr_irq"; 3278 3279 clocks = <&gcc GCC_SDCC2_AHB_CLK>, 3280 <&gcc GCC_SDCC2_APPS_CLK>, 3281 <&rpmhcc RPMH_CXO_CLK>; 3282 clock-names = "iface", "core", "xo"; 3283 interconnects = <&aggre1_noc MASTER_SDCC_2 0 &mc_virt SLAVE_EBI1 0>, 3284 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_SDCC_2 0>; 3285 interconnect-names = "sdhc-ddr","cpu-sdhc"; 3286 power-domains = <&rpmhpd SC7280_CX>; 3287 operating-points-v2 = <&sdhc2_opp_table>; 3288 3289 bus-width = <4>; 3290 3291 qcom,dll-config = <0x0007642c>; 3292 3293 resets = <&gcc GCC_SDCC2_BCR>; 3294 3295 sdhc2_opp_table: opp-table { 3296 compatible = "operating-points-v2"; 3297 3298 opp-100000000 { 3299 opp-hz = /bits/ 64 <100000000>; 3300 required-opps = <&rpmhpd_opp_low_svs>; 3301 opp-peak-kBps = <1800000 400000>; 3302 opp-avg-kBps = <100000 0>; 3303 }; 3304 3305 opp-202000000 { 3306 opp-hz = /bits/ 64 <202000000>; 3307 required-opps = <&rpmhpd_opp_nom>; 3308 opp-peak-kBps = <5400000 1600000>; 3309 opp-avg-kBps = <200000 0>; 3310 }; 3311 }; 3312 }; 3313 3314 usb_1_hsphy: phy@88e3000 { 3315 compatible = "qcom,sc7280-usb-hs-phy", 3316 "qcom,usb-snps-hs-7nm-phy"; 3317 reg = <0 0x088e3000 0 0x400>; 3318 status = "disabled"; 3319 #phy-cells = <0>; 3320 3321 clocks = <&rpmhcc RPMH_CXO_CLK>; 3322 clock-names = "ref"; 3323 3324 resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>; 3325 }; 3326 3327 usb_2_hsphy: phy@88e4000 { 3328 compatible = "qcom,sc7280-usb-hs-phy", 3329 "qcom,usb-snps-hs-7nm-phy"; 3330 reg = <0 0x088e4000 0 0x400>; 3331 status = "disabled"; 3332 #phy-cells = <0>; 3333 3334 clocks = <&rpmhcc RPMH_CXO_CLK>; 3335 clock-names = "ref"; 3336 3337 resets = <&gcc GCC_QUSB2PHY_SEC_BCR>; 3338 }; 3339 3340 usb_1_qmpphy: phy-wrapper@88e9000 { 3341 compatible = "qcom,sc7280-qmp-usb3-dp-phy", 3342 "qcom,sm8250-qmp-usb3-dp-phy"; 3343 reg = <0 0x088e9000 0 0x200>, 3344 <0 0x088e8000 0 0x40>, 3345 <0 0x088ea000 0 0x200>; 3346 status = "disabled"; 3347 #address-cells = <2>; 3348 #size-cells = <2>; 3349 ranges; 3350 3351 clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>, 3352 <&rpmhcc RPMH_CXO_CLK>, 3353 <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>; 3354 clock-names = "aux", "ref_clk_src", "com_aux"; 3355 3356 resets = <&gcc GCC_USB3_DP_PHY_PRIM_BCR>, 3357 <&gcc GCC_USB3_PHY_PRIM_BCR>; 3358 reset-names = "phy", "common"; 3359 3360 usb_1_ssphy: usb3-phy@88e9200 { 3361 reg = <0 0x088e9200 0 0x200>, 3362 <0 0x088e9400 0 0x200>, 3363 <0 0x088e9c00 0 0x400>, 3364 <0 0x088e9600 0 0x200>, 3365 <0 0x088e9800 0 0x200>, 3366 <0 0x088e9a00 0 0x100>; 3367 #clock-cells = <0>; 3368 #phy-cells = <0>; 3369 clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>; 3370 clock-names = "pipe0"; 3371 clock-output-names = "usb3_phy_pipe_clk_src"; 3372 }; 3373 3374 dp_phy: dp-phy@88ea200 { 3375 reg = <0 0x088ea200 0 0x200>, 3376 <0 0x088ea400 0 0x200>, 3377 <0 0x088eaa00 0 0x200>, 3378 <0 0x088ea600 0 0x200>, 3379 <0 0x088ea800 0 0x200>; 3380 #phy-cells = <0>; 3381 #clock-cells = <1>; 3382 }; 3383 }; 3384 3385 usb_2: usb@8cf8800 { 3386 compatible = "qcom,sc7280-dwc3", "qcom,dwc3"; 3387 reg = <0 0x08cf8800 0 0x400>; 3388 status = "disabled"; 3389 #address-cells = <2>; 3390 #size-cells = <2>; 3391 ranges; 3392 dma-ranges; 3393 3394 clocks = <&gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>, 3395 <&gcc GCC_USB30_SEC_MASTER_CLK>, 3396 <&gcc GCC_AGGRE_USB3_SEC_AXI_CLK>, 3397 <&gcc GCC_USB30_SEC_SLEEP_CLK>, 3398 <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>; 3399 clock-names = "cfg_noc", 3400 "core", 3401 "iface", 3402 "sleep", 3403 "mock_utmi"; 3404 3405 assigned-clocks = <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>, 3406 <&gcc GCC_USB30_SEC_MASTER_CLK>; 3407 assigned-clock-rates = <19200000>, <200000000>; 3408 3409 interrupts-extended = <&intc GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>, 3410 <&pdc 12 IRQ_TYPE_EDGE_RISING>, 3411 <&pdc 13 IRQ_TYPE_EDGE_RISING>; 3412 interrupt-names = "hs_phy_irq", 3413 "dp_hs_phy_irq", 3414 "dm_hs_phy_irq"; 3415 3416 power-domains = <&gcc GCC_USB30_SEC_GDSC>; 3417 required-opps = <&rpmhpd_opp_nom>; 3418 3419 resets = <&gcc GCC_USB30_SEC_BCR>; 3420 3421 interconnects = <&aggre1_noc MASTER_USB2 0 &mc_virt SLAVE_EBI1 0>, 3422 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_USB2 0>; 3423 interconnect-names = "usb-ddr", "apps-usb"; 3424 3425 usb_2_dwc3: usb@8c00000 { 3426 compatible = "snps,dwc3"; 3427 reg = <0 0x08c00000 0 0xe000>; 3428 interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>; 3429 iommus = <&apps_smmu 0xa0 0x0>; 3430 snps,dis_u2_susphy_quirk; 3431 snps,dis_enblslpm_quirk; 3432 phys = <&usb_2_hsphy>; 3433 phy-names = "usb2-phy"; 3434 maximum-speed = "high-speed"; 3435 usb-role-switch; 3436 3437 port { 3438 usb2_role_switch: endpoint { 3439 remote-endpoint = <&eud_ep>; 3440 }; 3441 }; 3442 }; 3443 }; 3444 3445 qspi: spi@88dc000 { 3446 compatible = "qcom,sc7280-qspi", "qcom,qspi-v1"; 3447 reg = <0 0x088dc000 0 0x1000>; 3448 iommus = <&apps_smmu 0x20 0x0>; 3449 #address-cells = <1>; 3450 #size-cells = <0>; 3451 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 3452 clocks = <&gcc GCC_QSPI_CNOC_PERIPH_AHB_CLK>, 3453 <&gcc GCC_QSPI_CORE_CLK>; 3454 clock-names = "iface", "core"; 3455 interconnects = <&gem_noc MASTER_APPSS_PROC 0 3456 &cnoc2 SLAVE_QSPI_0 0>; 3457 interconnect-names = "qspi-config"; 3458 power-domains = <&rpmhpd SC7280_CX>; 3459 operating-points-v2 = <&qspi_opp_table>; 3460 status = "disabled"; 3461 }; 3462 3463 remoteproc_wpss: remoteproc@8a00000 { 3464 compatible = "qcom,sc7280-wpss-pil"; 3465 reg = <0 0x08a00000 0 0x10000>; 3466 3467 interrupts-extended = <&intc GIC_SPI 587 IRQ_TYPE_EDGE_RISING>, 3468 <&wpss_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 3469 <&wpss_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 3470 <&wpss_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 3471 <&wpss_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 3472 <&wpss_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 3473 interrupt-names = "wdog", "fatal", "ready", "handover", 3474 "stop-ack", "shutdown-ack"; 3475 3476 clocks = <&gcc GCC_WPSS_AHB_BDG_MST_CLK>, 3477 <&gcc GCC_WPSS_AHB_CLK>, 3478 <&gcc GCC_WPSS_RSCP_CLK>, 3479 <&rpmhcc RPMH_CXO_CLK>; 3480 clock-names = "ahb_bdg", "ahb", 3481 "rscp", "xo"; 3482 3483 power-domains = <&rpmhpd SC7280_CX>, 3484 <&rpmhpd SC7280_MX>; 3485 power-domain-names = "cx", "mx"; 3486 3487 memory-region = <&wpss_mem>; 3488 3489 qcom,qmp = <&aoss_qmp>; 3490 3491 qcom,smem-states = <&wpss_smp2p_out 0>; 3492 qcom,smem-state-names = "stop"; 3493 3494 resets = <&aoss_reset AOSS_CC_WCSS_RESTART>, 3495 <&pdc_reset PDC_WPSS_SYNC_RESET>; 3496 reset-names = "restart", "pdc_sync"; 3497 3498 qcom,halt-regs = <&tcsr_1 0x17000>; 3499 3500 status = "disabled"; 3501 3502 glink-edge { 3503 interrupts-extended = <&ipcc IPCC_CLIENT_WPSS 3504 IPCC_MPROC_SIGNAL_GLINK_QMP 3505 IRQ_TYPE_EDGE_RISING>; 3506 mboxes = <&ipcc IPCC_CLIENT_WPSS 3507 IPCC_MPROC_SIGNAL_GLINK_QMP>; 3508 3509 label = "wpss"; 3510 qcom,remote-pid = <13>; 3511 }; 3512 }; 3513 3514 pmu@9091000 { 3515 compatible = "qcom,sc7280-llcc-bwmon"; 3516 reg = <0 0x09091000 0 0x1000>; 3517 3518 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 3519 3520 interconnects = <&mc_virt MASTER_LLCC 3 &mc_virt SLAVE_EBI1 3>; 3521 3522 operating-points-v2 = <&llcc_bwmon_opp_table>; 3523 3524 llcc_bwmon_opp_table: opp-table { 3525 compatible = "operating-points-v2"; 3526 3527 opp-0 { 3528 opp-peak-kBps = <800000>; 3529 }; 3530 opp-1 { 3531 opp-peak-kBps = <1804000>; 3532 }; 3533 opp-2 { 3534 opp-peak-kBps = <2188000>; 3535 }; 3536 opp-3 { 3537 opp-peak-kBps = <3072000>; 3538 }; 3539 opp-4 { 3540 opp-peak-kBps = <4068000>; 3541 }; 3542 opp-5 { 3543 opp-peak-kBps = <6220000>; 3544 }; 3545 opp-6 { 3546 opp-peak-kBps = <6832000>; 3547 }; 3548 opp-7 { 3549 opp-peak-kBps = <8532000>; 3550 }; 3551 }; 3552 }; 3553 3554 pmu@90b6400 { 3555 compatible = "qcom,sc7280-cpu-bwmon", "qcom,sdm845-bwmon"; 3556 reg = <0 0x090b6400 0 0x600>; 3557 3558 interrupts = <GIC_SPI 581 IRQ_TYPE_LEVEL_HIGH>; 3559 3560 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &gem_noc SLAVE_LLCC 3>; 3561 operating-points-v2 = <&cpu_bwmon_opp_table>; 3562 3563 cpu_bwmon_opp_table: opp-table { 3564 compatible = "operating-points-v2"; 3565 3566 opp-0 { 3567 opp-peak-kBps = <2400000>; 3568 }; 3569 opp-1 { 3570 opp-peak-kBps = <4800000>; 3571 }; 3572 opp-2 { 3573 opp-peak-kBps = <7456000>; 3574 }; 3575 opp-3 { 3576 opp-peak-kBps = <9600000>; 3577 }; 3578 opp-4 { 3579 opp-peak-kBps = <12896000>; 3580 }; 3581 opp-5 { 3582 opp-peak-kBps = <14928000>; 3583 }; 3584 opp-6 { 3585 opp-peak-kBps = <17056000>; 3586 }; 3587 }; 3588 }; 3589 3590 dc_noc: interconnect@90e0000 { 3591 reg = <0 0x090e0000 0 0x5080>; 3592 compatible = "qcom,sc7280-dc-noc"; 3593 #interconnect-cells = <2>; 3594 qcom,bcm-voters = <&apps_bcm_voter>; 3595 }; 3596 3597 gem_noc: interconnect@9100000 { 3598 reg = <0 0x09100000 0 0xe2200>; 3599 compatible = "qcom,sc7280-gem-noc"; 3600 #interconnect-cells = <2>; 3601 qcom,bcm-voters = <&apps_bcm_voter>; 3602 }; 3603 3604 system-cache-controller@9200000 { 3605 compatible = "qcom,sc7280-llcc"; 3606 reg = <0 0x09200000 0 0x58000>, <0 0x09280000 0 0x58000>, 3607 <0 0x09600000 0 0x58000>; 3608 reg-names = "llcc0_base", "llcc1_base", "llcc_broadcast_base"; 3609 interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>; 3610 }; 3611 3612 eud: eud@88e0000 { 3613 compatible = "qcom,sc7280-eud", "qcom,eud"; 3614 reg = <0 0x88e0000 0 0x2000>, 3615 <0 0x88e2000 0 0x1000>; 3616 interrupts-extended = <&pdc 11 IRQ_TYPE_LEVEL_HIGH>; 3617 3618 ports { 3619 #address-cells = <1>; 3620 #size-cells = <0>; 3621 3622 port@0 { 3623 reg = <0>; 3624 eud_ep: endpoint { 3625 remote-endpoint = <&usb2_role_switch>; 3626 }; 3627 }; 3628 3629 port@1 { 3630 reg = <1>; 3631 eud_con: endpoint { 3632 remote-endpoint = <&con_eud>; 3633 }; 3634 }; 3635 }; 3636 }; 3637 3638 nsp_noc: interconnect@a0c0000 { 3639 reg = <0 0x0a0c0000 0 0x10000>; 3640 compatible = "qcom,sc7280-nsp-noc"; 3641 #interconnect-cells = <2>; 3642 qcom,bcm-voters = <&apps_bcm_voter>; 3643 }; 3644 3645 usb_1: usb@a6f8800 { 3646 compatible = "qcom,sc7280-dwc3", "qcom,dwc3"; 3647 reg = <0 0x0a6f8800 0 0x400>; 3648 status = "disabled"; 3649 #address-cells = <2>; 3650 #size-cells = <2>; 3651 ranges; 3652 dma-ranges; 3653 3654 clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>, 3655 <&gcc GCC_USB30_PRIM_MASTER_CLK>, 3656 <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>, 3657 <&gcc GCC_USB30_PRIM_SLEEP_CLK>, 3658 <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>; 3659 clock-names = "cfg_noc", 3660 "core", 3661 "iface", 3662 "sleep", 3663 "mock_utmi"; 3664 3665 assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, 3666 <&gcc GCC_USB30_PRIM_MASTER_CLK>; 3667 assigned-clock-rates = <19200000>, <200000000>; 3668 3669 interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 3670 <&pdc 14 IRQ_TYPE_LEVEL_HIGH>, 3671 <&pdc 15 IRQ_TYPE_EDGE_BOTH>, 3672 <&pdc 17 IRQ_TYPE_EDGE_BOTH>; 3673 interrupt-names = "hs_phy_irq", 3674 "dp_hs_phy_irq", 3675 "dm_hs_phy_irq", 3676 "ss_phy_irq"; 3677 3678 power-domains = <&gcc GCC_USB30_PRIM_GDSC>; 3679 required-opps = <&rpmhpd_opp_nom>; 3680 3681 resets = <&gcc GCC_USB30_PRIM_BCR>; 3682 3683 interconnects = <&aggre1_noc MASTER_USB3_0 0 &mc_virt SLAVE_EBI1 0>, 3684 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_USB3_0 0>; 3685 interconnect-names = "usb-ddr", "apps-usb"; 3686 3687 wakeup-source; 3688 3689 usb_1_dwc3: usb@a600000 { 3690 compatible = "snps,dwc3"; 3691 reg = <0 0x0a600000 0 0xe000>; 3692 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 3693 iommus = <&apps_smmu 0xe0 0x0>; 3694 snps,dis_u2_susphy_quirk; 3695 snps,dis_enblslpm_quirk; 3696 phys = <&usb_1_hsphy>, <&usb_1_ssphy>; 3697 phy-names = "usb2-phy", "usb3-phy"; 3698 maximum-speed = "super-speed"; 3699 }; 3700 }; 3701 3702 venus: video-codec@aa00000 { 3703 compatible = "qcom,sc7280-venus"; 3704 reg = <0 0x0aa00000 0 0xd0600>; 3705 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 3706 3707 clocks = <&videocc VIDEO_CC_MVSC_CORE_CLK>, 3708 <&videocc VIDEO_CC_MVSC_CTL_AXI_CLK>, 3709 <&videocc VIDEO_CC_VENUS_AHB_CLK>, 3710 <&videocc VIDEO_CC_MVS0_CORE_CLK>, 3711 <&videocc VIDEO_CC_MVS0_AXI_CLK>; 3712 clock-names = "core", "bus", "iface", 3713 "vcodec_core", "vcodec_bus"; 3714 3715 power-domains = <&videocc MVSC_GDSC>, 3716 <&videocc MVS0_GDSC>, 3717 <&rpmhpd SC7280_CX>; 3718 power-domain-names = "venus", "vcodec0", "cx"; 3719 operating-points-v2 = <&venus_opp_table>; 3720 3721 interconnects = <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_VENUS_CFG 0>, 3722 <&mmss_noc MASTER_VIDEO_P0 0 &mc_virt SLAVE_EBI1 0>; 3723 interconnect-names = "cpu-cfg", "video-mem"; 3724 3725 iommus = <&apps_smmu 0x2180 0x20>, 3726 <&apps_smmu 0x2184 0x20>; 3727 memory-region = <&video_mem>; 3728 3729 video-decoder { 3730 compatible = "venus-decoder"; 3731 }; 3732 3733 video-encoder { 3734 compatible = "venus-encoder"; 3735 }; 3736 3737 video-firmware { 3738 iommus = <&apps_smmu 0x21a2 0x0>; 3739 }; 3740 3741 venus_opp_table: opp-table { 3742 compatible = "operating-points-v2"; 3743 3744 opp-133330000 { 3745 opp-hz = /bits/ 64 <133330000>; 3746 required-opps = <&rpmhpd_opp_low_svs>; 3747 }; 3748 3749 opp-240000000 { 3750 opp-hz = /bits/ 64 <240000000>; 3751 required-opps = <&rpmhpd_opp_svs>; 3752 }; 3753 3754 opp-335000000 { 3755 opp-hz = /bits/ 64 <335000000>; 3756 required-opps = <&rpmhpd_opp_svs_l1>; 3757 }; 3758 3759 opp-424000000 { 3760 opp-hz = /bits/ 64 <424000000>; 3761 required-opps = <&rpmhpd_opp_nom>; 3762 }; 3763 3764 opp-460000048 { 3765 opp-hz = /bits/ 64 <460000048>; 3766 required-opps = <&rpmhpd_opp_turbo>; 3767 }; 3768 }; 3769 }; 3770 3771 videocc: clock-controller@aaf0000 { 3772 compatible = "qcom,sc7280-videocc"; 3773 reg = <0 0x0aaf0000 0 0x10000>; 3774 clocks = <&rpmhcc RPMH_CXO_CLK>, 3775 <&rpmhcc RPMH_CXO_CLK_A>; 3776 clock-names = "bi_tcxo", "bi_tcxo_ao"; 3777 #clock-cells = <1>; 3778 #reset-cells = <1>; 3779 #power-domain-cells = <1>; 3780 }; 3781 3782 camcc: clock-controller@ad00000 { 3783 compatible = "qcom,sc7280-camcc"; 3784 reg = <0 0x0ad00000 0 0x10000>; 3785 clocks = <&rpmhcc RPMH_CXO_CLK>, 3786 <&rpmhcc RPMH_CXO_CLK_A>, 3787 <&sleep_clk>; 3788 clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk"; 3789 #clock-cells = <1>; 3790 #reset-cells = <1>; 3791 #power-domain-cells = <1>; 3792 }; 3793 3794 dispcc: clock-controller@af00000 { 3795 compatible = "qcom,sc7280-dispcc"; 3796 reg = <0 0x0af00000 0 0x20000>; 3797 clocks = <&rpmhcc RPMH_CXO_CLK>, 3798 <&gcc GCC_DISP_GPLL0_CLK_SRC>, 3799 <&mdss_dsi_phy 0>, 3800 <&mdss_dsi_phy 1>, 3801 <&dp_phy 0>, 3802 <&dp_phy 1>, 3803 <&mdss_edp_phy 0>, 3804 <&mdss_edp_phy 1>; 3805 clock-names = "bi_tcxo", 3806 "gcc_disp_gpll0_clk", 3807 "dsi0_phy_pll_out_byteclk", 3808 "dsi0_phy_pll_out_dsiclk", 3809 "dp_phy_pll_link_clk", 3810 "dp_phy_pll_vco_div_clk", 3811 "edp_phy_pll_link_clk", 3812 "edp_phy_pll_vco_div_clk"; 3813 #clock-cells = <1>; 3814 #reset-cells = <1>; 3815 #power-domain-cells = <1>; 3816 }; 3817 3818 mdss: display-subsystem@ae00000 { 3819 compatible = "qcom,sc7280-mdss"; 3820 reg = <0 0x0ae00000 0 0x1000>; 3821 reg-names = "mdss"; 3822 3823 power-domains = <&dispcc DISP_CC_MDSS_CORE_GDSC>; 3824 3825 clocks = <&gcc GCC_DISP_AHB_CLK>, 3826 <&dispcc DISP_CC_MDSS_AHB_CLK>, 3827 <&dispcc DISP_CC_MDSS_MDP_CLK>; 3828 clock-names = "iface", 3829 "ahb", 3830 "core"; 3831 3832 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 3833 interrupt-controller; 3834 #interrupt-cells = <1>; 3835 3836 interconnects = <&mmss_noc MASTER_MDP0 0 &mc_virt SLAVE_EBI1 0>; 3837 interconnect-names = "mdp0-mem"; 3838 3839 iommus = <&apps_smmu 0x900 0x402>; 3840 3841 #address-cells = <2>; 3842 #size-cells = <2>; 3843 ranges; 3844 3845 status = "disabled"; 3846 3847 mdss_mdp: display-controller@ae01000 { 3848 compatible = "qcom,sc7280-dpu"; 3849 reg = <0 0x0ae01000 0 0x8f030>, 3850 <0 0x0aeb0000 0 0x2008>; 3851 reg-names = "mdp", "vbif"; 3852 3853 clocks = <&gcc GCC_DISP_HF_AXI_CLK>, 3854 <&gcc GCC_DISP_SF_AXI_CLK>, 3855 <&dispcc DISP_CC_MDSS_AHB_CLK>, 3856 <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>, 3857 <&dispcc DISP_CC_MDSS_MDP_CLK>, 3858 <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 3859 clock-names = "bus", 3860 "nrt_bus", 3861 "iface", 3862 "lut", 3863 "core", 3864 "vsync"; 3865 assigned-clocks = <&dispcc DISP_CC_MDSS_VSYNC_CLK>, 3866 <&dispcc DISP_CC_MDSS_AHB_CLK>; 3867 assigned-clock-rates = <19200000>, 3868 <19200000>; 3869 operating-points-v2 = <&mdp_opp_table>; 3870 power-domains = <&rpmhpd SC7280_CX>; 3871 3872 interrupt-parent = <&mdss>; 3873 interrupts = <0>; 3874 3875 ports { 3876 #address-cells = <1>; 3877 #size-cells = <0>; 3878 3879 port@0 { 3880 reg = <0>; 3881 dpu_intf1_out: endpoint { 3882 remote-endpoint = <&dsi0_in>; 3883 }; 3884 }; 3885 3886 port@1 { 3887 reg = <1>; 3888 dpu_intf5_out: endpoint { 3889 remote-endpoint = <&edp_in>; 3890 }; 3891 }; 3892 3893 port@2 { 3894 reg = <2>; 3895 dpu_intf0_out: endpoint { 3896 remote-endpoint = <&dp_in>; 3897 }; 3898 }; 3899 }; 3900 3901 mdp_opp_table: opp-table { 3902 compatible = "operating-points-v2"; 3903 3904 opp-200000000 { 3905 opp-hz = /bits/ 64 <200000000>; 3906 required-opps = <&rpmhpd_opp_low_svs>; 3907 }; 3908 3909 opp-300000000 { 3910 opp-hz = /bits/ 64 <300000000>; 3911 required-opps = <&rpmhpd_opp_svs>; 3912 }; 3913 3914 opp-380000000 { 3915 opp-hz = /bits/ 64 <380000000>; 3916 required-opps = <&rpmhpd_opp_svs_l1>; 3917 }; 3918 3919 opp-506666667 { 3920 opp-hz = /bits/ 64 <506666667>; 3921 required-opps = <&rpmhpd_opp_nom>; 3922 }; 3923 }; 3924 }; 3925 3926 mdss_dsi: dsi@ae94000 { 3927 compatible = "qcom,sc7280-dsi-ctrl", 3928 "qcom,mdss-dsi-ctrl"; 3929 reg = <0 0x0ae94000 0 0x400>; 3930 reg-names = "dsi_ctrl"; 3931 3932 interrupt-parent = <&mdss>; 3933 interrupts = <4>; 3934 3935 clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>, 3936 <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>, 3937 <&dispcc DISP_CC_MDSS_PCLK0_CLK>, 3938 <&dispcc DISP_CC_MDSS_ESC0_CLK>, 3939 <&dispcc DISP_CC_MDSS_AHB_CLK>, 3940 <&gcc GCC_DISP_HF_AXI_CLK>; 3941 clock-names = "byte", 3942 "byte_intf", 3943 "pixel", 3944 "core", 3945 "iface", 3946 "bus"; 3947 3948 assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>, <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>; 3949 assigned-clock-parents = <&mdss_dsi_phy 0>, <&mdss_dsi_phy 1>; 3950 3951 operating-points-v2 = <&dsi_opp_table>; 3952 power-domains = <&rpmhpd SC7280_CX>; 3953 3954 phys = <&mdss_dsi_phy>; 3955 3956 #address-cells = <1>; 3957 #size-cells = <0>; 3958 3959 status = "disabled"; 3960 3961 ports { 3962 #address-cells = <1>; 3963 #size-cells = <0>; 3964 3965 port@0 { 3966 reg = <0>; 3967 dsi0_in: endpoint { 3968 remote-endpoint = <&dpu_intf1_out>; 3969 }; 3970 }; 3971 3972 port@1 { 3973 reg = <1>; 3974 dsi0_out: endpoint { 3975 }; 3976 }; 3977 }; 3978 3979 dsi_opp_table: opp-table { 3980 compatible = "operating-points-v2"; 3981 3982 opp-187500000 { 3983 opp-hz = /bits/ 64 <187500000>; 3984 required-opps = <&rpmhpd_opp_low_svs>; 3985 }; 3986 3987 opp-300000000 { 3988 opp-hz = /bits/ 64 <300000000>; 3989 required-opps = <&rpmhpd_opp_svs>; 3990 }; 3991 3992 opp-358000000 { 3993 opp-hz = /bits/ 64 <358000000>; 3994 required-opps = <&rpmhpd_opp_svs_l1>; 3995 }; 3996 }; 3997 }; 3998 3999 mdss_dsi_phy: phy@ae94400 { 4000 compatible = "qcom,sc7280-dsi-phy-7nm"; 4001 reg = <0 0x0ae94400 0 0x200>, 4002 <0 0x0ae94600 0 0x280>, 4003 <0 0x0ae94900 0 0x280>; 4004 reg-names = "dsi_phy", 4005 "dsi_phy_lane", 4006 "dsi_pll"; 4007 4008 #clock-cells = <1>; 4009 #phy-cells = <0>; 4010 4011 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 4012 <&rpmhcc RPMH_CXO_CLK>; 4013 clock-names = "iface", "ref"; 4014 4015 status = "disabled"; 4016 }; 4017 4018 mdss_edp: edp@aea0000 { 4019 compatible = "qcom,sc7280-edp"; 4020 pinctrl-names = "default"; 4021 pinctrl-0 = <&edp_hot_plug_det>; 4022 4023 reg = <0 0x0aea0000 0 0x200>, 4024 <0 0x0aea0200 0 0x200>, 4025 <0 0x0aea0400 0 0xc00>, 4026 <0 0x0aea1000 0 0x400>; 4027 4028 interrupt-parent = <&mdss>; 4029 interrupts = <14>; 4030 4031 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 4032 <&dispcc DISP_CC_MDSS_EDP_AUX_CLK>, 4033 <&dispcc DISP_CC_MDSS_EDP_LINK_CLK>, 4034 <&dispcc DISP_CC_MDSS_EDP_LINK_INTF_CLK>, 4035 <&dispcc DISP_CC_MDSS_EDP_PIXEL_CLK>; 4036 clock-names = "core_iface", 4037 "core_aux", 4038 "ctrl_link", 4039 "ctrl_link_iface", 4040 "stream_pixel"; 4041 assigned-clocks = <&dispcc DISP_CC_MDSS_EDP_LINK_CLK_SRC>, 4042 <&dispcc DISP_CC_MDSS_EDP_PIXEL_CLK_SRC>; 4043 assigned-clock-parents = <&mdss_edp_phy 0>, <&mdss_edp_phy 1>; 4044 4045 phys = <&mdss_edp_phy>; 4046 phy-names = "dp"; 4047 4048 operating-points-v2 = <&edp_opp_table>; 4049 power-domains = <&rpmhpd SC7280_CX>; 4050 4051 status = "disabled"; 4052 4053 ports { 4054 #address-cells = <1>; 4055 #size-cells = <0>; 4056 4057 port@0 { 4058 reg = <0>; 4059 edp_in: endpoint { 4060 remote-endpoint = <&dpu_intf5_out>; 4061 }; 4062 }; 4063 4064 port@1 { 4065 reg = <1>; 4066 mdss_edp_out: endpoint { }; 4067 }; 4068 }; 4069 4070 edp_opp_table: opp-table { 4071 compatible = "operating-points-v2"; 4072 4073 opp-160000000 { 4074 opp-hz = /bits/ 64 <160000000>; 4075 required-opps = <&rpmhpd_opp_low_svs>; 4076 }; 4077 4078 opp-270000000 { 4079 opp-hz = /bits/ 64 <270000000>; 4080 required-opps = <&rpmhpd_opp_svs>; 4081 }; 4082 4083 opp-540000000 { 4084 opp-hz = /bits/ 64 <540000000>; 4085 required-opps = <&rpmhpd_opp_nom>; 4086 }; 4087 4088 opp-810000000 { 4089 opp-hz = /bits/ 64 <810000000>; 4090 required-opps = <&rpmhpd_opp_nom>; 4091 }; 4092 }; 4093 }; 4094 4095 mdss_edp_phy: phy@aec2a00 { 4096 compatible = "qcom,sc7280-edp-phy"; 4097 4098 reg = <0 0x0aec2a00 0 0x19c>, 4099 <0 0x0aec2200 0 0xa0>, 4100 <0 0x0aec2600 0 0xa0>, 4101 <0 0x0aec2000 0 0x1c0>; 4102 4103 clocks = <&rpmhcc RPMH_CXO_CLK>, 4104 <&gcc GCC_EDP_CLKREF_EN>; 4105 clock-names = "aux", 4106 "cfg_ahb"; 4107 4108 #clock-cells = <1>; 4109 #phy-cells = <0>; 4110 4111 status = "disabled"; 4112 }; 4113 4114 mdss_dp: displayport-controller@ae90000 { 4115 compatible = "qcom,sc7280-dp"; 4116 4117 reg = <0 0x0ae90000 0 0x200>, 4118 <0 0x0ae90200 0 0x200>, 4119 <0 0x0ae90400 0 0xc00>, 4120 <0 0x0ae91000 0 0x400>, 4121 <0 0x0ae91400 0 0x400>; 4122 4123 interrupt-parent = <&mdss>; 4124 interrupts = <12>; 4125 4126 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 4127 <&dispcc DISP_CC_MDSS_DP_AUX_CLK>, 4128 <&dispcc DISP_CC_MDSS_DP_LINK_CLK>, 4129 <&dispcc DISP_CC_MDSS_DP_LINK_INTF_CLK>, 4130 <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK>; 4131 clock-names = "core_iface", 4132 "core_aux", 4133 "ctrl_link", 4134 "ctrl_link_iface", 4135 "stream_pixel"; 4136 assigned-clocks = <&dispcc DISP_CC_MDSS_DP_LINK_CLK_SRC>, 4137 <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK_SRC>; 4138 assigned-clock-parents = <&dp_phy 0>, <&dp_phy 1>; 4139 phys = <&dp_phy>; 4140 phy-names = "dp"; 4141 4142 operating-points-v2 = <&dp_opp_table>; 4143 power-domains = <&rpmhpd SC7280_CX>; 4144 4145 #sound-dai-cells = <0>; 4146 4147 status = "disabled"; 4148 4149 ports { 4150 #address-cells = <1>; 4151 #size-cells = <0>; 4152 4153 port@0 { 4154 reg = <0>; 4155 dp_in: endpoint { 4156 remote-endpoint = <&dpu_intf0_out>; 4157 }; 4158 }; 4159 4160 port@1 { 4161 reg = <1>; 4162 mdss_dp_out: endpoint { }; 4163 }; 4164 }; 4165 4166 dp_opp_table: opp-table { 4167 compatible = "operating-points-v2"; 4168 4169 opp-160000000 { 4170 opp-hz = /bits/ 64 <160000000>; 4171 required-opps = <&rpmhpd_opp_low_svs>; 4172 }; 4173 4174 opp-270000000 { 4175 opp-hz = /bits/ 64 <270000000>; 4176 required-opps = <&rpmhpd_opp_svs>; 4177 }; 4178 4179 opp-540000000 { 4180 opp-hz = /bits/ 64 <540000000>; 4181 required-opps = <&rpmhpd_opp_svs_l1>; 4182 }; 4183 4184 opp-810000000 { 4185 opp-hz = /bits/ 64 <810000000>; 4186 required-opps = <&rpmhpd_opp_nom>; 4187 }; 4188 }; 4189 }; 4190 }; 4191 4192 pdc: interrupt-controller@b220000 { 4193 compatible = "qcom,sc7280-pdc", "qcom,pdc"; 4194 reg = <0 0x0b220000 0 0x30000>; 4195 qcom,pdc-ranges = <0 480 40>, <40 140 14>, <54 263 1>, 4196 <55 306 4>, <59 312 3>, <62 374 2>, 4197 <64 434 2>, <66 438 3>, <69 86 1>, 4198 <70 520 54>, <124 609 31>, <155 63 1>, 4199 <156 716 12>; 4200 #interrupt-cells = <2>; 4201 interrupt-parent = <&intc>; 4202 interrupt-controller; 4203 }; 4204 4205 pdc_reset: reset-controller@b5e0000 { 4206 compatible = "qcom,sc7280-pdc-global"; 4207 reg = <0 0x0b5e0000 0 0x20000>; 4208 #reset-cells = <1>; 4209 }; 4210 4211 tsens0: thermal-sensor@c263000 { 4212 compatible = "qcom,sc7280-tsens","qcom,tsens-v2"; 4213 reg = <0 0x0c263000 0 0x1ff>, /* TM */ 4214 <0 0x0c222000 0 0x1ff>; /* SROT */ 4215 #qcom,sensors = <15>; 4216 interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH>, 4217 <GIC_SPI 508 IRQ_TYPE_LEVEL_HIGH>; 4218 interrupt-names = "uplow","critical"; 4219 #thermal-sensor-cells = <1>; 4220 }; 4221 4222 tsens1: thermal-sensor@c265000 { 4223 compatible = "qcom,sc7280-tsens","qcom,tsens-v2"; 4224 reg = <0 0x0c265000 0 0x1ff>, /* TM */ 4225 <0 0x0c223000 0 0x1ff>; /* SROT */ 4226 #qcom,sensors = <12>; 4227 interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH>, 4228 <GIC_SPI 509 IRQ_TYPE_LEVEL_HIGH>; 4229 interrupt-names = "uplow","critical"; 4230 #thermal-sensor-cells = <1>; 4231 }; 4232 4233 aoss_reset: reset-controller@c2a0000 { 4234 compatible = "qcom,sc7280-aoss-cc", "qcom,sdm845-aoss-cc"; 4235 reg = <0 0x0c2a0000 0 0x31000>; 4236 #reset-cells = <1>; 4237 }; 4238 4239 aoss_qmp: power-management@c300000 { 4240 compatible = "qcom,sc7280-aoss-qmp", "qcom,aoss-qmp"; 4241 reg = <0 0x0c300000 0 0x400>; 4242 interrupts-extended = <&ipcc IPCC_CLIENT_AOP 4243 IPCC_MPROC_SIGNAL_GLINK_QMP 4244 IRQ_TYPE_EDGE_RISING>; 4245 mboxes = <&ipcc IPCC_CLIENT_AOP 4246 IPCC_MPROC_SIGNAL_GLINK_QMP>; 4247 4248 #clock-cells = <0>; 4249 }; 4250 4251 sram@c3f0000 { 4252 compatible = "qcom,rpmh-stats"; 4253 reg = <0 0x0c3f0000 0 0x400>; 4254 }; 4255 4256 spmi_bus: spmi@c440000 { 4257 compatible = "qcom,spmi-pmic-arb"; 4258 reg = <0 0x0c440000 0 0x1100>, 4259 <0 0x0c600000 0 0x2000000>, 4260 <0 0x0e600000 0 0x100000>, 4261 <0 0x0e700000 0 0xa0000>, 4262 <0 0x0c40a000 0 0x26000>; 4263 reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 4264 interrupt-names = "periph_irq"; 4265 interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>; 4266 qcom,ee = <0>; 4267 qcom,channel = <0>; 4268 #address-cells = <2>; 4269 #size-cells = <0>; 4270 interrupt-controller; 4271 #interrupt-cells = <4>; 4272 }; 4273 4274 tlmm: pinctrl@f100000 { 4275 compatible = "qcom,sc7280-pinctrl"; 4276 reg = <0 0x0f100000 0 0x300000>; 4277 interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 4278 gpio-controller; 4279 #gpio-cells = <2>; 4280 interrupt-controller; 4281 #interrupt-cells = <2>; 4282 gpio-ranges = <&tlmm 0 0 175>; 4283 wakeup-parent = <&pdc>; 4284 4285 dp_hot_plug_det: dp-hot-plug-det-state { 4286 pins = "gpio47"; 4287 function = "dp_hot"; 4288 }; 4289 4290 edp_hot_plug_det: edp-hot-plug-det-state { 4291 pins = "gpio60"; 4292 function = "edp_hot"; 4293 }; 4294 4295 mi2s0_data0: mi2s0-data0-state { 4296 pins = "gpio98"; 4297 function = "mi2s0_data0"; 4298 }; 4299 4300 mi2s0_data1: mi2s0-data1-state { 4301 pins = "gpio99"; 4302 function = "mi2s0_data1"; 4303 }; 4304 4305 mi2s0_mclk: mi2s0-mclk-state { 4306 pins = "gpio96"; 4307 function = "pri_mi2s"; 4308 }; 4309 4310 mi2s0_sclk: mi2s0-sclk-state { 4311 pins = "gpio97"; 4312 function = "mi2s0_sck"; 4313 }; 4314 4315 mi2s0_ws: mi2s0-ws-state { 4316 pins = "gpio100"; 4317 function = "mi2s0_ws"; 4318 }; 4319 4320 mi2s1_data0: mi2s1-data0-state { 4321 pins = "gpio107"; 4322 function = "mi2s1_data0"; 4323 }; 4324 4325 mi2s1_sclk: mi2s1-sclk-state { 4326 pins = "gpio106"; 4327 function = "mi2s1_sck"; 4328 }; 4329 4330 mi2s1_ws: mi2s1-ws-state { 4331 pins = "gpio108"; 4332 function = "mi2s1_ws"; 4333 }; 4334 4335 pcie1_clkreq_n: pcie1-clkreq-n-state { 4336 pins = "gpio79"; 4337 function = "pcie1_clkreqn"; 4338 }; 4339 4340 qspi_clk: qspi-clk-state { 4341 pins = "gpio14"; 4342 function = "qspi_clk"; 4343 }; 4344 4345 qspi_cs0: qspi-cs0-state { 4346 pins = "gpio15"; 4347 function = "qspi_cs"; 4348 }; 4349 4350 qspi_cs1: qspi-cs1-state { 4351 pins = "gpio19"; 4352 function = "qspi_cs"; 4353 }; 4354 4355 qspi_data0: qspi-data0-state { 4356 pins = "gpio12"; 4357 function = "qspi_data"; 4358 }; 4359 4360 qspi_data1: qspi-data1-state { 4361 pins = "gpio13"; 4362 function = "qspi_data"; 4363 }; 4364 4365 qspi_data23: qspi-data23-state { 4366 pins = "gpio16", "gpio17"; 4367 function = "qspi_data"; 4368 }; 4369 4370 qup_i2c0_data_clk: qup-i2c0-data-clk-state { 4371 pins = "gpio0", "gpio1"; 4372 function = "qup00"; 4373 }; 4374 4375 qup_i2c1_data_clk: qup-i2c1-data-clk-state { 4376 pins = "gpio4", "gpio5"; 4377 function = "qup01"; 4378 }; 4379 4380 qup_i2c2_data_clk: qup-i2c2-data-clk-state { 4381 pins = "gpio8", "gpio9"; 4382 function = "qup02"; 4383 }; 4384 4385 qup_i2c3_data_clk: qup-i2c3-data-clk-state { 4386 pins = "gpio12", "gpio13"; 4387 function = "qup03"; 4388 }; 4389 4390 qup_i2c4_data_clk: qup-i2c4-data-clk-state { 4391 pins = "gpio16", "gpio17"; 4392 function = "qup04"; 4393 }; 4394 4395 qup_i2c5_data_clk: qup-i2c5-data-clk-state { 4396 pins = "gpio20", "gpio21"; 4397 function = "qup05"; 4398 }; 4399 4400 qup_i2c6_data_clk: qup-i2c6-data-clk-state { 4401 pins = "gpio24", "gpio25"; 4402 function = "qup06"; 4403 }; 4404 4405 qup_i2c7_data_clk: qup-i2c7-data-clk-state { 4406 pins = "gpio28", "gpio29"; 4407 function = "qup07"; 4408 }; 4409 4410 qup_i2c8_data_clk: qup-i2c8-data-clk-state { 4411 pins = "gpio32", "gpio33"; 4412 function = "qup10"; 4413 }; 4414 4415 qup_i2c9_data_clk: qup-i2c9-data-clk-state { 4416 pins = "gpio36", "gpio37"; 4417 function = "qup11"; 4418 }; 4419 4420 qup_i2c10_data_clk: qup-i2c10-data-clk-state { 4421 pins = "gpio40", "gpio41"; 4422 function = "qup12"; 4423 }; 4424 4425 qup_i2c11_data_clk: qup-i2c11-data-clk-state { 4426 pins = "gpio44", "gpio45"; 4427 function = "qup13"; 4428 }; 4429 4430 qup_i2c12_data_clk: qup-i2c12-data-clk-state { 4431 pins = "gpio48", "gpio49"; 4432 function = "qup14"; 4433 }; 4434 4435 qup_i2c13_data_clk: qup-i2c13-data-clk-state { 4436 pins = "gpio52", "gpio53"; 4437 function = "qup15"; 4438 }; 4439 4440 qup_i2c14_data_clk: qup-i2c14-data-clk-state { 4441 pins = "gpio56", "gpio57"; 4442 function = "qup16"; 4443 }; 4444 4445 qup_i2c15_data_clk: qup-i2c15-data-clk-state { 4446 pins = "gpio60", "gpio61"; 4447 function = "qup17"; 4448 }; 4449 4450 qup_spi0_data_clk: qup-spi0-data-clk-state { 4451 pins = "gpio0", "gpio1", "gpio2"; 4452 function = "qup00"; 4453 }; 4454 4455 qup_spi0_cs: qup-spi0-cs-state { 4456 pins = "gpio3"; 4457 function = "qup00"; 4458 }; 4459 4460 qup_spi0_cs_gpio: qup-spi0-cs-gpio-state { 4461 pins = "gpio3"; 4462 function = "gpio"; 4463 }; 4464 4465 qup_spi1_data_clk: qup-spi1-data-clk-state { 4466 pins = "gpio4", "gpio5", "gpio6"; 4467 function = "qup01"; 4468 }; 4469 4470 qup_spi1_cs: qup-spi1-cs-state { 4471 pins = "gpio7"; 4472 function = "qup01"; 4473 }; 4474 4475 qup_spi1_cs_gpio: qup-spi1-cs-gpio-state { 4476 pins = "gpio7"; 4477 function = "gpio"; 4478 }; 4479 4480 qup_spi2_data_clk: qup-spi2-data-clk-state { 4481 pins = "gpio8", "gpio9", "gpio10"; 4482 function = "qup02"; 4483 }; 4484 4485 qup_spi2_cs: qup-spi2-cs-state { 4486 pins = "gpio11"; 4487 function = "qup02"; 4488 }; 4489 4490 qup_spi2_cs_gpio: qup-spi2-cs-gpio-state { 4491 pins = "gpio11"; 4492 function = "gpio"; 4493 }; 4494 4495 qup_spi3_data_clk: qup-spi3-data-clk-state { 4496 pins = "gpio12", "gpio13", "gpio14"; 4497 function = "qup03"; 4498 }; 4499 4500 qup_spi3_cs: qup-spi3-cs-state { 4501 pins = "gpio15"; 4502 function = "qup03"; 4503 }; 4504 4505 qup_spi3_cs_gpio: qup-spi3-cs-gpio-state { 4506 pins = "gpio15"; 4507 function = "gpio"; 4508 }; 4509 4510 qup_spi4_data_clk: qup-spi4-data-clk-state { 4511 pins = "gpio16", "gpio17", "gpio18"; 4512 function = "qup04"; 4513 }; 4514 4515 qup_spi4_cs: qup-spi4-cs-state { 4516 pins = "gpio19"; 4517 function = "qup04"; 4518 }; 4519 4520 qup_spi4_cs_gpio: qup-spi4-cs-gpio-state { 4521 pins = "gpio19"; 4522 function = "gpio"; 4523 }; 4524 4525 qup_spi5_data_clk: qup-spi5-data-clk-state { 4526 pins = "gpio20", "gpio21", "gpio22"; 4527 function = "qup05"; 4528 }; 4529 4530 qup_spi5_cs: qup-spi5-cs-state { 4531 pins = "gpio23"; 4532 function = "qup05"; 4533 }; 4534 4535 qup_spi5_cs_gpio: qup-spi5-cs-gpio-state { 4536 pins = "gpio23"; 4537 function = "gpio"; 4538 }; 4539 4540 qup_spi6_data_clk: qup-spi6-data-clk-state { 4541 pins = "gpio24", "gpio25", "gpio26"; 4542 function = "qup06"; 4543 }; 4544 4545 qup_spi6_cs: qup-spi6-cs-state { 4546 pins = "gpio27"; 4547 function = "qup06"; 4548 }; 4549 4550 qup_spi6_cs_gpio: qup-spi6-cs-gpio-state { 4551 pins = "gpio27"; 4552 function = "gpio"; 4553 }; 4554 4555 qup_spi7_data_clk: qup-spi7-data-clk-state { 4556 pins = "gpio28", "gpio29", "gpio30"; 4557 function = "qup07"; 4558 }; 4559 4560 qup_spi7_cs: qup-spi7-cs-state { 4561 pins = "gpio31"; 4562 function = "qup07"; 4563 }; 4564 4565 qup_spi7_cs_gpio: qup-spi7-cs-gpio-state { 4566 pins = "gpio31"; 4567 function = "gpio"; 4568 }; 4569 4570 qup_spi8_data_clk: qup-spi8-data-clk-state { 4571 pins = "gpio32", "gpio33", "gpio34"; 4572 function = "qup10"; 4573 }; 4574 4575 qup_spi8_cs: qup-spi8-cs-state { 4576 pins = "gpio35"; 4577 function = "qup10"; 4578 }; 4579 4580 qup_spi8_cs_gpio: qup-spi8-cs-gpio-state { 4581 pins = "gpio35"; 4582 function = "gpio"; 4583 }; 4584 4585 qup_spi9_data_clk: qup-spi9-data-clk-state { 4586 pins = "gpio36", "gpio37", "gpio38"; 4587 function = "qup11"; 4588 }; 4589 4590 qup_spi9_cs: qup-spi9-cs-state { 4591 pins = "gpio39"; 4592 function = "qup11"; 4593 }; 4594 4595 qup_spi9_cs_gpio: qup-spi9-cs-gpio-state { 4596 pins = "gpio39"; 4597 function = "gpio"; 4598 }; 4599 4600 qup_spi10_data_clk: qup-spi10-data-clk-state { 4601 pins = "gpio40", "gpio41", "gpio42"; 4602 function = "qup12"; 4603 }; 4604 4605 qup_spi10_cs: qup-spi10-cs-state { 4606 pins = "gpio43"; 4607 function = "qup12"; 4608 }; 4609 4610 qup_spi10_cs_gpio: qup-spi10-cs-gpio-state { 4611 pins = "gpio43"; 4612 function = "gpio"; 4613 }; 4614 4615 qup_spi11_data_clk: qup-spi11-data-clk-state { 4616 pins = "gpio44", "gpio45", "gpio46"; 4617 function = "qup13"; 4618 }; 4619 4620 qup_spi11_cs: qup-spi11-cs-state { 4621 pins = "gpio47"; 4622 function = "qup13"; 4623 }; 4624 4625 qup_spi11_cs_gpio: qup-spi11-cs-gpio-state { 4626 pins = "gpio47"; 4627 function = "gpio"; 4628 }; 4629 4630 qup_spi12_data_clk: qup-spi12-data-clk-state { 4631 pins = "gpio48", "gpio49", "gpio50"; 4632 function = "qup14"; 4633 }; 4634 4635 qup_spi12_cs: qup-spi12-cs-state { 4636 pins = "gpio51"; 4637 function = "qup14"; 4638 }; 4639 4640 qup_spi12_cs_gpio: qup-spi12-cs-gpio-state { 4641 pins = "gpio51"; 4642 function = "gpio"; 4643 }; 4644 4645 qup_spi13_data_clk: qup-spi13-data-clk-state { 4646 pins = "gpio52", "gpio53", "gpio54"; 4647 function = "qup15"; 4648 }; 4649 4650 qup_spi13_cs: qup-spi13-cs-state { 4651 pins = "gpio55"; 4652 function = "qup15"; 4653 }; 4654 4655 qup_spi13_cs_gpio: qup-spi13-cs-gpio-state { 4656 pins = "gpio55"; 4657 function = "gpio"; 4658 }; 4659 4660 qup_spi14_data_clk: qup-spi14-data-clk-state { 4661 pins = "gpio56", "gpio57", "gpio58"; 4662 function = "qup16"; 4663 }; 4664 4665 qup_spi14_cs: qup-spi14-cs-state { 4666 pins = "gpio59"; 4667 function = "qup16"; 4668 }; 4669 4670 qup_spi14_cs_gpio: qup-spi14-cs-gpio-state { 4671 pins = "gpio59"; 4672 function = "gpio"; 4673 }; 4674 4675 qup_spi15_data_clk: qup-spi15-data-clk-state { 4676 pins = "gpio60", "gpio61", "gpio62"; 4677 function = "qup17"; 4678 }; 4679 4680 qup_spi15_cs: qup-spi15-cs-state { 4681 pins = "gpio63"; 4682 function = "qup17"; 4683 }; 4684 4685 qup_spi15_cs_gpio: qup-spi15-cs-gpio-state { 4686 pins = "gpio63"; 4687 function = "gpio"; 4688 }; 4689 4690 qup_uart0_cts: qup-uart0-cts-state { 4691 pins = "gpio0"; 4692 function = "qup00"; 4693 }; 4694 4695 qup_uart0_rts: qup-uart0-rts-state { 4696 pins = "gpio1"; 4697 function = "qup00"; 4698 }; 4699 4700 qup_uart0_tx: qup-uart0-tx-state { 4701 pins = "gpio2"; 4702 function = "qup00"; 4703 }; 4704 4705 qup_uart0_rx: qup-uart0-rx-state { 4706 pins = "gpio3"; 4707 function = "qup00"; 4708 }; 4709 4710 qup_uart1_cts: qup-uart1-cts-state { 4711 pins = "gpio4"; 4712 function = "qup01"; 4713 }; 4714 4715 qup_uart1_rts: qup-uart1-rts-state { 4716 pins = "gpio5"; 4717 function = "qup01"; 4718 }; 4719 4720 qup_uart1_tx: qup-uart1-tx-state { 4721 pins = "gpio6"; 4722 function = "qup01"; 4723 }; 4724 4725 qup_uart1_rx: qup-uart1-rx-state { 4726 pins = "gpio7"; 4727 function = "qup01"; 4728 }; 4729 4730 qup_uart2_cts: qup-uart2-cts-state { 4731 pins = "gpio8"; 4732 function = "qup02"; 4733 }; 4734 4735 qup_uart2_rts: qup-uart2-rts-state { 4736 pins = "gpio9"; 4737 function = "qup02"; 4738 }; 4739 4740 qup_uart2_tx: qup-uart2-tx-state { 4741 pins = "gpio10"; 4742 function = "qup02"; 4743 }; 4744 4745 qup_uart2_rx: qup-uart2-rx-state { 4746 pins = "gpio11"; 4747 function = "qup02"; 4748 }; 4749 4750 qup_uart3_cts: qup-uart3-cts-state { 4751 pins = "gpio12"; 4752 function = "qup03"; 4753 }; 4754 4755 qup_uart3_rts: qup-uart3-rts-state { 4756 pins = "gpio13"; 4757 function = "qup03"; 4758 }; 4759 4760 qup_uart3_tx: qup-uart3-tx-state { 4761 pins = "gpio14"; 4762 function = "qup03"; 4763 }; 4764 4765 qup_uart3_rx: qup-uart3-rx-state { 4766 pins = "gpio15"; 4767 function = "qup03"; 4768 }; 4769 4770 qup_uart4_cts: qup-uart4-cts-state { 4771 pins = "gpio16"; 4772 function = "qup04"; 4773 }; 4774 4775 qup_uart4_rts: qup-uart4-rts-state { 4776 pins = "gpio17"; 4777 function = "qup04"; 4778 }; 4779 4780 qup_uart4_tx: qup-uart4-tx-state { 4781 pins = "gpio18"; 4782 function = "qup04"; 4783 }; 4784 4785 qup_uart4_rx: qup-uart4-rx-state { 4786 pins = "gpio19"; 4787 function = "qup04"; 4788 }; 4789 4790 qup_uart5_cts: qup-uart5-cts-state { 4791 pins = "gpio20"; 4792 function = "qup05"; 4793 }; 4794 4795 qup_uart5_rts: qup-uart5-rts-state { 4796 pins = "gpio21"; 4797 function = "qup05"; 4798 }; 4799 4800 qup_uart5_tx: qup-uart5-tx-state { 4801 pins = "gpio22"; 4802 function = "qup05"; 4803 }; 4804 4805 qup_uart5_rx: qup-uart5-rx-state { 4806 pins = "gpio23"; 4807 function = "qup05"; 4808 }; 4809 4810 qup_uart6_cts: qup-uart6-cts-state { 4811 pins = "gpio24"; 4812 function = "qup06"; 4813 }; 4814 4815 qup_uart6_rts: qup-uart6-rts-state { 4816 pins = "gpio25"; 4817 function = "qup06"; 4818 }; 4819 4820 qup_uart6_tx: qup-uart6-tx-state { 4821 pins = "gpio26"; 4822 function = "qup06"; 4823 }; 4824 4825 qup_uart6_rx: qup-uart6-rx-state { 4826 pins = "gpio27"; 4827 function = "qup06"; 4828 }; 4829 4830 qup_uart7_cts: qup-uart7-cts-state { 4831 pins = "gpio28"; 4832 function = "qup07"; 4833 }; 4834 4835 qup_uart7_rts: qup-uart7-rts-state { 4836 pins = "gpio29"; 4837 function = "qup07"; 4838 }; 4839 4840 qup_uart7_tx: qup-uart7-tx-state { 4841 pins = "gpio30"; 4842 function = "qup07"; 4843 }; 4844 4845 qup_uart7_rx: qup-uart7-rx-state { 4846 pins = "gpio31"; 4847 function = "qup07"; 4848 }; 4849 4850 qup_uart8_cts: qup-uart8-cts-state { 4851 pins = "gpio32"; 4852 function = "qup10"; 4853 }; 4854 4855 qup_uart8_rts: qup-uart8-rts-state { 4856 pins = "gpio33"; 4857 function = "qup10"; 4858 }; 4859 4860 qup_uart8_tx: qup-uart8-tx-state { 4861 pins = "gpio34"; 4862 function = "qup10"; 4863 }; 4864 4865 qup_uart8_rx: qup-uart8-rx-state { 4866 pins = "gpio35"; 4867 function = "qup10"; 4868 }; 4869 4870 qup_uart9_cts: qup-uart9-cts-state { 4871 pins = "gpio36"; 4872 function = "qup11"; 4873 }; 4874 4875 qup_uart9_rts: qup-uart9-rts-state { 4876 pins = "gpio37"; 4877 function = "qup11"; 4878 }; 4879 4880 qup_uart9_tx: qup-uart9-tx-state { 4881 pins = "gpio38"; 4882 function = "qup11"; 4883 }; 4884 4885 qup_uart9_rx: qup-uart9-rx-state { 4886 pins = "gpio39"; 4887 function = "qup11"; 4888 }; 4889 4890 qup_uart10_cts: qup-uart10-cts-state { 4891 pins = "gpio40"; 4892 function = "qup12"; 4893 }; 4894 4895 qup_uart10_rts: qup-uart10-rts-state { 4896 pins = "gpio41"; 4897 function = "qup12"; 4898 }; 4899 4900 qup_uart10_tx: qup-uart10-tx-state { 4901 pins = "gpio42"; 4902 function = "qup12"; 4903 }; 4904 4905 qup_uart10_rx: qup-uart10-rx-state { 4906 pins = "gpio43"; 4907 function = "qup12"; 4908 }; 4909 4910 qup_uart11_cts: qup-uart11-cts-state { 4911 pins = "gpio44"; 4912 function = "qup13"; 4913 }; 4914 4915 qup_uart11_rts: qup-uart11-rts-state { 4916 pins = "gpio45"; 4917 function = "qup13"; 4918 }; 4919 4920 qup_uart11_tx: qup-uart11-tx-state { 4921 pins = "gpio46"; 4922 function = "qup13"; 4923 }; 4924 4925 qup_uart11_rx: qup-uart11-rx-state { 4926 pins = "gpio47"; 4927 function = "qup13"; 4928 }; 4929 4930 qup_uart12_cts: qup-uart12-cts-state { 4931 pins = "gpio48"; 4932 function = "qup14"; 4933 }; 4934 4935 qup_uart12_rts: qup-uart12-rts-state { 4936 pins = "gpio49"; 4937 function = "qup14"; 4938 }; 4939 4940 qup_uart12_tx: qup-uart12-tx-state { 4941 pins = "gpio50"; 4942 function = "qup14"; 4943 }; 4944 4945 qup_uart12_rx: qup-uart12-rx-state { 4946 pins = "gpio51"; 4947 function = "qup14"; 4948 }; 4949 4950 qup_uart13_cts: qup-uart13-cts-state { 4951 pins = "gpio52"; 4952 function = "qup15"; 4953 }; 4954 4955 qup_uart13_rts: qup-uart13-rts-state { 4956 pins = "gpio53"; 4957 function = "qup15"; 4958 }; 4959 4960 qup_uart13_tx: qup-uart13-tx-state { 4961 pins = "gpio54"; 4962 function = "qup15"; 4963 }; 4964 4965 qup_uart13_rx: qup-uart13-rx-state { 4966 pins = "gpio55"; 4967 function = "qup15"; 4968 }; 4969 4970 qup_uart14_cts: qup-uart14-cts-state { 4971 pins = "gpio56"; 4972 function = "qup16"; 4973 }; 4974 4975 qup_uart14_rts: qup-uart14-rts-state { 4976 pins = "gpio57"; 4977 function = "qup16"; 4978 }; 4979 4980 qup_uart14_tx: qup-uart14-tx-state { 4981 pins = "gpio58"; 4982 function = "qup16"; 4983 }; 4984 4985 qup_uart14_rx: qup-uart14-rx-state { 4986 pins = "gpio59"; 4987 function = "qup16"; 4988 }; 4989 4990 qup_uart15_cts: qup-uart15-cts-state { 4991 pins = "gpio60"; 4992 function = "qup17"; 4993 }; 4994 4995 qup_uart15_rts: qup-uart15-rts-state { 4996 pins = "gpio61"; 4997 function = "qup17"; 4998 }; 4999 5000 qup_uart15_tx: qup-uart15-tx-state { 5001 pins = "gpio62"; 5002 function = "qup17"; 5003 }; 5004 5005 qup_uart15_rx: qup-uart15-rx-state { 5006 pins = "gpio63"; 5007 function = "qup17"; 5008 }; 5009 5010 sdc1_clk: sdc1-clk-state { 5011 pins = "sdc1_clk"; 5012 }; 5013 5014 sdc1_cmd: sdc1-cmd-state { 5015 pins = "sdc1_cmd"; 5016 }; 5017 5018 sdc1_data: sdc1-data-state { 5019 pins = "sdc1_data"; 5020 }; 5021 5022 sdc1_rclk: sdc1-rclk-state { 5023 pins = "sdc1_rclk"; 5024 }; 5025 5026 sdc1_clk_sleep: sdc1-clk-sleep-state { 5027 pins = "sdc1_clk"; 5028 drive-strength = <2>; 5029 bias-bus-hold; 5030 }; 5031 5032 sdc1_cmd_sleep: sdc1-cmd-sleep-state { 5033 pins = "sdc1_cmd"; 5034 drive-strength = <2>; 5035 bias-bus-hold; 5036 }; 5037 5038 sdc1_data_sleep: sdc1-data-sleep-state { 5039 pins = "sdc1_data"; 5040 drive-strength = <2>; 5041 bias-bus-hold; 5042 }; 5043 5044 sdc1_rclk_sleep: sdc1-rclk-sleep-state { 5045 pins = "sdc1_rclk"; 5046 drive-strength = <2>; 5047 bias-bus-hold; 5048 }; 5049 5050 sdc2_clk: sdc2-clk-state { 5051 pins = "sdc2_clk"; 5052 }; 5053 5054 sdc2_cmd: sdc2-cmd-state { 5055 pins = "sdc2_cmd"; 5056 }; 5057 5058 sdc2_data: sdc2-data-state { 5059 pins = "sdc2_data"; 5060 }; 5061 5062 sdc2_clk_sleep: sdc2-clk-sleep-state { 5063 pins = "sdc2_clk"; 5064 drive-strength = <2>; 5065 bias-bus-hold; 5066 }; 5067 5068 sdc2_cmd_sleep: sdc2-cmd-sleep-state { 5069 pins = "sdc2_cmd"; 5070 drive-strength = <2>; 5071 bias-bus-hold; 5072 }; 5073 5074 sdc2_data_sleep: sdc2-data-sleep-state { 5075 pins = "sdc2_data"; 5076 drive-strength = <2>; 5077 bias-bus-hold; 5078 }; 5079 }; 5080 5081 sram@146a5000 { 5082 compatible = "qcom,sc7280-imem", "syscon", "simple-mfd"; 5083 reg = <0 0x146a5000 0 0x6000>; 5084 5085 #address-cells = <1>; 5086 #size-cells = <1>; 5087 5088 ranges = <0 0 0x146a5000 0x6000>; 5089 5090 pil-reloc@594c { 5091 compatible = "qcom,pil-reloc-info"; 5092 reg = <0x594c 0xc8>; 5093 }; 5094 }; 5095 5096 apps_smmu: iommu@15000000 { 5097 compatible = "qcom,sc7280-smmu-500", "arm,mmu-500"; 5098 reg = <0 0x15000000 0 0x100000>; 5099 #iommu-cells = <2>; 5100 #global-interrupts = <1>; 5101 dma-coherent; 5102 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 5103 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 5104 <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 5105 <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 5106 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 5107 <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 5108 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 5109 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 5110 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 5111 <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 5112 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 5113 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 5114 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 5115 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 5116 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 5117 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 5118 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 5119 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 5120 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 5121 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 5122 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 5123 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 5124 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 5125 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 5126 <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>, 5127 <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, 5128 <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>, 5129 <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, 5130 <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>, 5131 <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, 5132 <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>, 5133 <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, 5134 <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>, 5135 <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, 5136 <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>, 5137 <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, 5138 <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 5139 <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 5140 <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 5141 <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 5142 <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>, 5143 <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 5144 <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 5145 <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 5146 <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 5147 <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 5148 <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 5149 <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 5150 <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 5151 <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 5152 <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 5153 <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 5154 <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 5155 <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 5156 <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 5157 <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 5158 <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, 5159 <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 5160 <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 5161 <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 5162 <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 5163 <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 5164 <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 5165 <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 5166 <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 5167 <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 5168 <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>, 5169 <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>, 5170 <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>, 5171 <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>, 5172 <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 5173 <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 5174 <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 5175 <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 5176 <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 5177 <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 5178 <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 5179 <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>, 5180 <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 5181 <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 5182 <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 5183 }; 5184 5185 intc: interrupt-controller@17a00000 { 5186 compatible = "arm,gic-v3"; 5187 reg = <0 0x17a00000 0 0x10000>, /* GICD */ 5188 <0 0x17a60000 0 0x100000>; /* GICR * 8 */ 5189 interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_LOW>; 5190 #interrupt-cells = <3>; 5191 interrupt-controller; 5192 #address-cells = <2>; 5193 #size-cells = <2>; 5194 ranges; 5195 5196 msi-controller@17a40000 { 5197 compatible = "arm,gic-v3-its"; 5198 reg = <0 0x17a40000 0 0x20000>; 5199 msi-controller; 5200 #msi-cells = <1>; 5201 status = "disabled"; 5202 }; 5203 }; 5204 5205 watchdog@17c10000 { 5206 compatible = "qcom,apss-wdt-sc7280", "qcom,kpss-wdt"; 5207 reg = <0 0x17c10000 0 0x1000>; 5208 clocks = <&sleep_clk>; 5209 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 5210 }; 5211 5212 timer@17c20000 { 5213 #address-cells = <1>; 5214 #size-cells = <1>; 5215 ranges = <0 0 0 0x20000000>; 5216 compatible = "arm,armv7-timer-mem"; 5217 reg = <0 0x17c20000 0 0x1000>; 5218 5219 frame@17c21000 { 5220 frame-number = <0>; 5221 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 5222 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 5223 reg = <0x17c21000 0x1000>, 5224 <0x17c22000 0x1000>; 5225 }; 5226 5227 frame@17c23000 { 5228 frame-number = <1>; 5229 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 5230 reg = <0x17c23000 0x1000>; 5231 status = "disabled"; 5232 }; 5233 5234 frame@17c25000 { 5235 frame-number = <2>; 5236 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 5237 reg = <0x17c25000 0x1000>; 5238 status = "disabled"; 5239 }; 5240 5241 frame@17c27000 { 5242 frame-number = <3>; 5243 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 5244 reg = <0x17c27000 0x1000>; 5245 status = "disabled"; 5246 }; 5247 5248 frame@17c29000 { 5249 frame-number = <4>; 5250 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 5251 reg = <0x17c29000 0x1000>; 5252 status = "disabled"; 5253 }; 5254 5255 frame@17c2b000 { 5256 frame-number = <5>; 5257 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 5258 reg = <0x17c2b000 0x1000>; 5259 status = "disabled"; 5260 }; 5261 5262 frame@17c2d000 { 5263 frame-number = <6>; 5264 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 5265 reg = <0x17c2d000 0x1000>; 5266 status = "disabled"; 5267 }; 5268 }; 5269 5270 apps_rsc: rsc@18200000 { 5271 compatible = "qcom,rpmh-rsc"; 5272 reg = <0 0x18200000 0 0x10000>, 5273 <0 0x18210000 0 0x10000>, 5274 <0 0x18220000 0 0x10000>; 5275 reg-names = "drv-0", "drv-1", "drv-2"; 5276 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 5277 <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 5278 <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 5279 qcom,tcs-offset = <0xd00>; 5280 qcom,drv-id = <2>; 5281 qcom,tcs-config = <ACTIVE_TCS 2>, 5282 <SLEEP_TCS 3>, 5283 <WAKE_TCS 3>, 5284 <CONTROL_TCS 1>; 5285 5286 apps_bcm_voter: bcm-voter { 5287 compatible = "qcom,bcm-voter"; 5288 }; 5289 5290 rpmhpd: power-controller { 5291 compatible = "qcom,sc7280-rpmhpd"; 5292 #power-domain-cells = <1>; 5293 operating-points-v2 = <&rpmhpd_opp_table>; 5294 5295 rpmhpd_opp_table: opp-table { 5296 compatible = "operating-points-v2"; 5297 5298 rpmhpd_opp_ret: opp1 { 5299 opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; 5300 }; 5301 5302 rpmhpd_opp_low_svs: opp2 { 5303 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 5304 }; 5305 5306 rpmhpd_opp_svs: opp3 { 5307 opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 5308 }; 5309 5310 rpmhpd_opp_svs_l1: opp4 { 5311 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 5312 }; 5313 5314 rpmhpd_opp_svs_l2: opp5 { 5315 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>; 5316 }; 5317 5318 rpmhpd_opp_nom: opp6 { 5319 opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 5320 }; 5321 5322 rpmhpd_opp_nom_l1: opp7 { 5323 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 5324 }; 5325 5326 rpmhpd_opp_turbo: opp8 { 5327 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 5328 }; 5329 5330 rpmhpd_opp_turbo_l1: opp9 { 5331 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 5332 }; 5333 }; 5334 }; 5335 5336 rpmhcc: clock-controller { 5337 compatible = "qcom,sc7280-rpmh-clk"; 5338 clocks = <&xo_board>; 5339 clock-names = "xo"; 5340 #clock-cells = <1>; 5341 }; 5342 }; 5343 5344 epss_l3: interconnect@18590000 { 5345 compatible = "qcom,sc7280-epss-l3", "qcom,epss-l3"; 5346 reg = <0 0x18590000 0 0x1000>; 5347 clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>; 5348 clock-names = "xo", "alternate"; 5349 #interconnect-cells = <1>; 5350 }; 5351 5352 cpufreq_hw: cpufreq@18591000 { 5353 compatible = "qcom,sc7280-cpufreq-epss", "qcom,cpufreq-epss"; 5354 reg = <0 0x18591000 0 0x1000>, 5355 <0 0x18592000 0 0x1000>, 5356 <0 0x18593000 0 0x1000>; 5357 clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>; 5358 clock-names = "xo", "alternate"; 5359 #freq-domain-cells = <1>; 5360 #clock-cells = <1>; 5361 }; 5362 }; 5363 5364 thermal_zones: thermal-zones { 5365 cpu0-thermal { 5366 polling-delay-passive = <250>; 5367 polling-delay = <0>; 5368 5369 thermal-sensors = <&tsens0 1>; 5370 5371 trips { 5372 cpu0_alert0: trip-point0 { 5373 temperature = <90000>; 5374 hysteresis = <2000>; 5375 type = "passive"; 5376 }; 5377 5378 cpu0_alert1: trip-point1 { 5379 temperature = <95000>; 5380 hysteresis = <2000>; 5381 type = "passive"; 5382 }; 5383 5384 cpu0_crit: cpu-crit { 5385 temperature = <110000>; 5386 hysteresis = <0>; 5387 type = "critical"; 5388 }; 5389 }; 5390 5391 cooling-maps { 5392 map0 { 5393 trip = <&cpu0_alert0>; 5394 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5395 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5396 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5397 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5398 }; 5399 map1 { 5400 trip = <&cpu0_alert1>; 5401 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5402 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5403 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5404 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5405 }; 5406 }; 5407 }; 5408 5409 cpu1-thermal { 5410 polling-delay-passive = <250>; 5411 polling-delay = <0>; 5412 5413 thermal-sensors = <&tsens0 2>; 5414 5415 trips { 5416 cpu1_alert0: trip-point0 { 5417 temperature = <90000>; 5418 hysteresis = <2000>; 5419 type = "passive"; 5420 }; 5421 5422 cpu1_alert1: trip-point1 { 5423 temperature = <95000>; 5424 hysteresis = <2000>; 5425 type = "passive"; 5426 }; 5427 5428 cpu1_crit: cpu-crit { 5429 temperature = <110000>; 5430 hysteresis = <0>; 5431 type = "critical"; 5432 }; 5433 }; 5434 5435 cooling-maps { 5436 map0 { 5437 trip = <&cpu1_alert0>; 5438 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5439 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5440 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5441 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5442 }; 5443 map1 { 5444 trip = <&cpu1_alert1>; 5445 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5446 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5447 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5448 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5449 }; 5450 }; 5451 }; 5452 5453 cpu2-thermal { 5454 polling-delay-passive = <250>; 5455 polling-delay = <0>; 5456 5457 thermal-sensors = <&tsens0 3>; 5458 5459 trips { 5460 cpu2_alert0: trip-point0 { 5461 temperature = <90000>; 5462 hysteresis = <2000>; 5463 type = "passive"; 5464 }; 5465 5466 cpu2_alert1: trip-point1 { 5467 temperature = <95000>; 5468 hysteresis = <2000>; 5469 type = "passive"; 5470 }; 5471 5472 cpu2_crit: cpu-crit { 5473 temperature = <110000>; 5474 hysteresis = <0>; 5475 type = "critical"; 5476 }; 5477 }; 5478 5479 cooling-maps { 5480 map0 { 5481 trip = <&cpu2_alert0>; 5482 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5483 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5484 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5485 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5486 }; 5487 map1 { 5488 trip = <&cpu2_alert1>; 5489 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5490 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5491 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5492 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5493 }; 5494 }; 5495 }; 5496 5497 cpu3-thermal { 5498 polling-delay-passive = <250>; 5499 polling-delay = <0>; 5500 5501 thermal-sensors = <&tsens0 4>; 5502 5503 trips { 5504 cpu3_alert0: trip-point0 { 5505 temperature = <90000>; 5506 hysteresis = <2000>; 5507 type = "passive"; 5508 }; 5509 5510 cpu3_alert1: trip-point1 { 5511 temperature = <95000>; 5512 hysteresis = <2000>; 5513 type = "passive"; 5514 }; 5515 5516 cpu3_crit: cpu-crit { 5517 temperature = <110000>; 5518 hysteresis = <0>; 5519 type = "critical"; 5520 }; 5521 }; 5522 5523 cooling-maps { 5524 map0 { 5525 trip = <&cpu3_alert0>; 5526 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5527 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5528 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5529 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5530 }; 5531 map1 { 5532 trip = <&cpu3_alert1>; 5533 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5534 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5535 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5536 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5537 }; 5538 }; 5539 }; 5540 5541 cpu4-thermal { 5542 polling-delay-passive = <250>; 5543 polling-delay = <0>; 5544 5545 thermal-sensors = <&tsens0 7>; 5546 5547 trips { 5548 cpu4_alert0: trip-point0 { 5549 temperature = <90000>; 5550 hysteresis = <2000>; 5551 type = "passive"; 5552 }; 5553 5554 cpu4_alert1: trip-point1 { 5555 temperature = <95000>; 5556 hysteresis = <2000>; 5557 type = "passive"; 5558 }; 5559 5560 cpu4_crit: cpu-crit { 5561 temperature = <110000>; 5562 hysteresis = <0>; 5563 type = "critical"; 5564 }; 5565 }; 5566 5567 cooling-maps { 5568 map0 { 5569 trip = <&cpu4_alert0>; 5570 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5571 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5572 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5573 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5574 }; 5575 map1 { 5576 trip = <&cpu4_alert1>; 5577 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5578 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5579 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5580 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5581 }; 5582 }; 5583 }; 5584 5585 cpu5-thermal { 5586 polling-delay-passive = <250>; 5587 polling-delay = <0>; 5588 5589 thermal-sensors = <&tsens0 8>; 5590 5591 trips { 5592 cpu5_alert0: trip-point0 { 5593 temperature = <90000>; 5594 hysteresis = <2000>; 5595 type = "passive"; 5596 }; 5597 5598 cpu5_alert1: trip-point1 { 5599 temperature = <95000>; 5600 hysteresis = <2000>; 5601 type = "passive"; 5602 }; 5603 5604 cpu5_crit: cpu-crit { 5605 temperature = <110000>; 5606 hysteresis = <0>; 5607 type = "critical"; 5608 }; 5609 }; 5610 5611 cooling-maps { 5612 map0 { 5613 trip = <&cpu5_alert0>; 5614 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5615 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5616 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5617 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5618 }; 5619 map1 { 5620 trip = <&cpu5_alert1>; 5621 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5622 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5623 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5624 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5625 }; 5626 }; 5627 }; 5628 5629 cpu6-thermal { 5630 polling-delay-passive = <250>; 5631 polling-delay = <0>; 5632 5633 thermal-sensors = <&tsens0 9>; 5634 5635 trips { 5636 cpu6_alert0: trip-point0 { 5637 temperature = <90000>; 5638 hysteresis = <2000>; 5639 type = "passive"; 5640 }; 5641 5642 cpu6_alert1: trip-point1 { 5643 temperature = <95000>; 5644 hysteresis = <2000>; 5645 type = "passive"; 5646 }; 5647 5648 cpu6_crit: cpu-crit { 5649 temperature = <110000>; 5650 hysteresis = <0>; 5651 type = "critical"; 5652 }; 5653 }; 5654 5655 cooling-maps { 5656 map0 { 5657 trip = <&cpu6_alert0>; 5658 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5659 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5660 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5661 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5662 }; 5663 map1 { 5664 trip = <&cpu6_alert1>; 5665 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5666 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5667 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5668 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5669 }; 5670 }; 5671 }; 5672 5673 cpu7-thermal { 5674 polling-delay-passive = <250>; 5675 polling-delay = <0>; 5676 5677 thermal-sensors = <&tsens0 10>; 5678 5679 trips { 5680 cpu7_alert0: trip-point0 { 5681 temperature = <90000>; 5682 hysteresis = <2000>; 5683 type = "passive"; 5684 }; 5685 5686 cpu7_alert1: trip-point1 { 5687 temperature = <95000>; 5688 hysteresis = <2000>; 5689 type = "passive"; 5690 }; 5691 5692 cpu7_crit: cpu-crit { 5693 temperature = <110000>; 5694 hysteresis = <0>; 5695 type = "critical"; 5696 }; 5697 }; 5698 5699 cooling-maps { 5700 map0 { 5701 trip = <&cpu7_alert0>; 5702 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5703 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5704 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5705 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5706 }; 5707 map1 { 5708 trip = <&cpu7_alert1>; 5709 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5710 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5711 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5712 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5713 }; 5714 }; 5715 }; 5716 5717 cpu8-thermal { 5718 polling-delay-passive = <250>; 5719 polling-delay = <0>; 5720 5721 thermal-sensors = <&tsens0 11>; 5722 5723 trips { 5724 cpu8_alert0: trip-point0 { 5725 temperature = <90000>; 5726 hysteresis = <2000>; 5727 type = "passive"; 5728 }; 5729 5730 cpu8_alert1: trip-point1 { 5731 temperature = <95000>; 5732 hysteresis = <2000>; 5733 type = "passive"; 5734 }; 5735 5736 cpu8_crit: cpu-crit { 5737 temperature = <110000>; 5738 hysteresis = <0>; 5739 type = "critical"; 5740 }; 5741 }; 5742 5743 cooling-maps { 5744 map0 { 5745 trip = <&cpu8_alert0>; 5746 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5747 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5748 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5749 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5750 }; 5751 map1 { 5752 trip = <&cpu8_alert1>; 5753 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5754 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5755 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5756 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5757 }; 5758 }; 5759 }; 5760 5761 cpu9-thermal { 5762 polling-delay-passive = <250>; 5763 polling-delay = <0>; 5764 5765 thermal-sensors = <&tsens0 12>; 5766 5767 trips { 5768 cpu9_alert0: trip-point0 { 5769 temperature = <90000>; 5770 hysteresis = <2000>; 5771 type = "passive"; 5772 }; 5773 5774 cpu9_alert1: trip-point1 { 5775 temperature = <95000>; 5776 hysteresis = <2000>; 5777 type = "passive"; 5778 }; 5779 5780 cpu9_crit: cpu-crit { 5781 temperature = <110000>; 5782 hysteresis = <0>; 5783 type = "critical"; 5784 }; 5785 }; 5786 5787 cooling-maps { 5788 map0 { 5789 trip = <&cpu9_alert0>; 5790 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5791 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5792 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5793 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5794 }; 5795 map1 { 5796 trip = <&cpu9_alert1>; 5797 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5798 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5799 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5800 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5801 }; 5802 }; 5803 }; 5804 5805 cpu10-thermal { 5806 polling-delay-passive = <250>; 5807 polling-delay = <0>; 5808 5809 thermal-sensors = <&tsens0 13>; 5810 5811 trips { 5812 cpu10_alert0: trip-point0 { 5813 temperature = <90000>; 5814 hysteresis = <2000>; 5815 type = "passive"; 5816 }; 5817 5818 cpu10_alert1: trip-point1 { 5819 temperature = <95000>; 5820 hysteresis = <2000>; 5821 type = "passive"; 5822 }; 5823 5824 cpu10_crit: cpu-crit { 5825 temperature = <110000>; 5826 hysteresis = <0>; 5827 type = "critical"; 5828 }; 5829 }; 5830 5831 cooling-maps { 5832 map0 { 5833 trip = <&cpu10_alert0>; 5834 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5835 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5836 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5837 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5838 }; 5839 map1 { 5840 trip = <&cpu10_alert1>; 5841 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5842 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5843 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5844 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5845 }; 5846 }; 5847 }; 5848 5849 cpu11-thermal { 5850 polling-delay-passive = <250>; 5851 polling-delay = <0>; 5852 5853 thermal-sensors = <&tsens0 14>; 5854 5855 trips { 5856 cpu11_alert0: trip-point0 { 5857 temperature = <90000>; 5858 hysteresis = <2000>; 5859 type = "passive"; 5860 }; 5861 5862 cpu11_alert1: trip-point1 { 5863 temperature = <95000>; 5864 hysteresis = <2000>; 5865 type = "passive"; 5866 }; 5867 5868 cpu11_crit: cpu-crit { 5869 temperature = <110000>; 5870 hysteresis = <0>; 5871 type = "critical"; 5872 }; 5873 }; 5874 5875 cooling-maps { 5876 map0 { 5877 trip = <&cpu11_alert0>; 5878 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5879 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5880 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5881 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5882 }; 5883 map1 { 5884 trip = <&cpu11_alert1>; 5885 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5886 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5887 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5888 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5889 }; 5890 }; 5891 }; 5892 5893 aoss0-thermal { 5894 polling-delay-passive = <0>; 5895 polling-delay = <0>; 5896 5897 thermal-sensors = <&tsens0 0>; 5898 5899 trips { 5900 aoss0_alert0: trip-point0 { 5901 temperature = <90000>; 5902 hysteresis = <2000>; 5903 type = "hot"; 5904 }; 5905 5906 aoss0_crit: aoss0-crit { 5907 temperature = <110000>; 5908 hysteresis = <0>; 5909 type = "critical"; 5910 }; 5911 }; 5912 }; 5913 5914 aoss1-thermal { 5915 polling-delay-passive = <0>; 5916 polling-delay = <0>; 5917 5918 thermal-sensors = <&tsens1 0>; 5919 5920 trips { 5921 aoss1_alert0: trip-point0 { 5922 temperature = <90000>; 5923 hysteresis = <2000>; 5924 type = "hot"; 5925 }; 5926 5927 aoss1_crit: aoss1-crit { 5928 temperature = <110000>; 5929 hysteresis = <0>; 5930 type = "critical"; 5931 }; 5932 }; 5933 }; 5934 5935 cpuss0-thermal { 5936 polling-delay-passive = <0>; 5937 polling-delay = <0>; 5938 5939 thermal-sensors = <&tsens0 5>; 5940 5941 trips { 5942 cpuss0_alert0: trip-point0 { 5943 temperature = <90000>; 5944 hysteresis = <2000>; 5945 type = "hot"; 5946 }; 5947 cpuss0_crit: cluster0-crit { 5948 temperature = <110000>; 5949 hysteresis = <0>; 5950 type = "critical"; 5951 }; 5952 }; 5953 }; 5954 5955 cpuss1-thermal { 5956 polling-delay-passive = <0>; 5957 polling-delay = <0>; 5958 5959 thermal-sensors = <&tsens0 6>; 5960 5961 trips { 5962 cpuss1_alert0: trip-point0 { 5963 temperature = <90000>; 5964 hysteresis = <2000>; 5965 type = "hot"; 5966 }; 5967 cpuss1_crit: cluster0-crit { 5968 temperature = <110000>; 5969 hysteresis = <0>; 5970 type = "critical"; 5971 }; 5972 }; 5973 }; 5974 5975 gpuss0-thermal { 5976 polling-delay-passive = <100>; 5977 polling-delay = <0>; 5978 5979 thermal-sensors = <&tsens1 1>; 5980 5981 trips { 5982 gpuss0_alert0: trip-point0 { 5983 temperature = <95000>; 5984 hysteresis = <2000>; 5985 type = "passive"; 5986 }; 5987 5988 gpuss0_crit: gpuss0-crit { 5989 temperature = <110000>; 5990 hysteresis = <0>; 5991 type = "critical"; 5992 }; 5993 }; 5994 5995 cooling-maps { 5996 map0 { 5997 trip = <&gpuss0_alert0>; 5998 cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5999 }; 6000 }; 6001 }; 6002 6003 gpuss1-thermal { 6004 polling-delay-passive = <100>; 6005 polling-delay = <0>; 6006 6007 thermal-sensors = <&tsens1 2>; 6008 6009 trips { 6010 gpuss1_alert0: trip-point0 { 6011 temperature = <95000>; 6012 hysteresis = <2000>; 6013 type = "passive"; 6014 }; 6015 6016 gpuss1_crit: gpuss1-crit { 6017 temperature = <110000>; 6018 hysteresis = <0>; 6019 type = "critical"; 6020 }; 6021 }; 6022 6023 cooling-maps { 6024 map0 { 6025 trip = <&gpuss1_alert0>; 6026 cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 6027 }; 6028 }; 6029 }; 6030 6031 nspss0-thermal { 6032 polling-delay-passive = <0>; 6033 polling-delay = <0>; 6034 6035 thermal-sensors = <&tsens1 3>; 6036 6037 trips { 6038 nspss0_alert0: trip-point0 { 6039 temperature = <90000>; 6040 hysteresis = <2000>; 6041 type = "hot"; 6042 }; 6043 6044 nspss0_crit: nspss0-crit { 6045 temperature = <110000>; 6046 hysteresis = <0>; 6047 type = "critical"; 6048 }; 6049 }; 6050 }; 6051 6052 nspss1-thermal { 6053 polling-delay-passive = <0>; 6054 polling-delay = <0>; 6055 6056 thermal-sensors = <&tsens1 4>; 6057 6058 trips { 6059 nspss1_alert0: trip-point0 { 6060 temperature = <90000>; 6061 hysteresis = <2000>; 6062 type = "hot"; 6063 }; 6064 6065 nspss1_crit: nspss1-crit { 6066 temperature = <110000>; 6067 hysteresis = <0>; 6068 type = "critical"; 6069 }; 6070 }; 6071 }; 6072 6073 video-thermal { 6074 polling-delay-passive = <0>; 6075 polling-delay = <0>; 6076 6077 thermal-sensors = <&tsens1 5>; 6078 6079 trips { 6080 video_alert0: trip-point0 { 6081 temperature = <90000>; 6082 hysteresis = <2000>; 6083 type = "hot"; 6084 }; 6085 6086 video_crit: video-crit { 6087 temperature = <110000>; 6088 hysteresis = <0>; 6089 type = "critical"; 6090 }; 6091 }; 6092 }; 6093 6094 ddr-thermal { 6095 polling-delay-passive = <0>; 6096 polling-delay = <0>; 6097 6098 thermal-sensors = <&tsens1 6>; 6099 6100 trips { 6101 ddr_alert0: trip-point0 { 6102 temperature = <90000>; 6103 hysteresis = <2000>; 6104 type = "hot"; 6105 }; 6106 6107 ddr_crit: ddr-crit { 6108 temperature = <110000>; 6109 hysteresis = <0>; 6110 type = "critical"; 6111 }; 6112 }; 6113 }; 6114 6115 mdmss0-thermal { 6116 polling-delay-passive = <0>; 6117 polling-delay = <0>; 6118 6119 thermal-sensors = <&tsens1 7>; 6120 6121 trips { 6122 mdmss0_alert0: trip-point0 { 6123 temperature = <90000>; 6124 hysteresis = <2000>; 6125 type = "hot"; 6126 }; 6127 6128 mdmss0_crit: mdmss0-crit { 6129 temperature = <110000>; 6130 hysteresis = <0>; 6131 type = "critical"; 6132 }; 6133 }; 6134 }; 6135 6136 mdmss1-thermal { 6137 polling-delay-passive = <0>; 6138 polling-delay = <0>; 6139 6140 thermal-sensors = <&tsens1 8>; 6141 6142 trips { 6143 mdmss1_alert0: trip-point0 { 6144 temperature = <90000>; 6145 hysteresis = <2000>; 6146 type = "hot"; 6147 }; 6148 6149 mdmss1_crit: mdmss1-crit { 6150 temperature = <110000>; 6151 hysteresis = <0>; 6152 type = "critical"; 6153 }; 6154 }; 6155 }; 6156 6157 mdmss2-thermal { 6158 polling-delay-passive = <0>; 6159 polling-delay = <0>; 6160 6161 thermal-sensors = <&tsens1 9>; 6162 6163 trips { 6164 mdmss2_alert0: trip-point0 { 6165 temperature = <90000>; 6166 hysteresis = <2000>; 6167 type = "hot"; 6168 }; 6169 6170 mdmss2_crit: mdmss2-crit { 6171 temperature = <110000>; 6172 hysteresis = <0>; 6173 type = "critical"; 6174 }; 6175 }; 6176 }; 6177 6178 mdmss3-thermal { 6179 polling-delay-passive = <0>; 6180 polling-delay = <0>; 6181 6182 thermal-sensors = <&tsens1 10>; 6183 6184 trips { 6185 mdmss3_alert0: trip-point0 { 6186 temperature = <90000>; 6187 hysteresis = <2000>; 6188 type = "hot"; 6189 }; 6190 6191 mdmss3_crit: mdmss3-crit { 6192 temperature = <110000>; 6193 hysteresis = <0>; 6194 type = "critical"; 6195 }; 6196 }; 6197 }; 6198 6199 camera0-thermal { 6200 polling-delay-passive = <0>; 6201 polling-delay = <0>; 6202 6203 thermal-sensors = <&tsens1 11>; 6204 6205 trips { 6206 camera0_alert0: trip-point0 { 6207 temperature = <90000>; 6208 hysteresis = <2000>; 6209 type = "hot"; 6210 }; 6211 6212 camera0_crit: camera0-crit { 6213 temperature = <110000>; 6214 hysteresis = <0>; 6215 type = "critical"; 6216 }; 6217 }; 6218 }; 6219 }; 6220 6221 timer { 6222 compatible = "arm,armv8-timer"; 6223 interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 6224 <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 6225 <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 6226 <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 6227 }; 6228}; 6229