1// SPDX-License-Identifier: BSD-3-Clause 2/* 3 * sc7280 SoC device tree source 4 * 5 * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved. 6 */ 7#include <dt-bindings/clock/qcom,camcc-sc7280.h> 8#include <dt-bindings/clock/qcom,dispcc-sc7280.h> 9#include <dt-bindings/clock/qcom,gcc-sc7280.h> 10#include <dt-bindings/clock/qcom,gpucc-sc7280.h> 11#include <dt-bindings/clock/qcom,lpassaudiocc-sc7280.h> 12#include <dt-bindings/clock/qcom,lpasscorecc-sc7280.h> 13#include <dt-bindings/clock/qcom,rpmh.h> 14#include <dt-bindings/clock/qcom,videocc-sc7280.h> 15#include <dt-bindings/dma/qcom-gpi.h> 16#include <dt-bindings/gpio/gpio.h> 17#include <dt-bindings/interconnect/qcom,osm-l3.h> 18#include <dt-bindings/interconnect/qcom,sc7280.h> 19#include <dt-bindings/interrupt-controller/arm-gic.h> 20#include <dt-bindings/mailbox/qcom-ipcc.h> 21#include <dt-bindings/power/qcom-rpmpd.h> 22#include <dt-bindings/reset/qcom,sdm845-aoss.h> 23#include <dt-bindings/reset/qcom,sdm845-pdc.h> 24#include <dt-bindings/soc/qcom,rpmh-rsc.h> 25#include <dt-bindings/sound/qcom,lpass.h> 26#include <dt-bindings/thermal/thermal.h> 27 28/ { 29 interrupt-parent = <&intc>; 30 31 #address-cells = <2>; 32 #size-cells = <2>; 33 34 chosen { }; 35 36 aliases { 37 i2c0 = &i2c0; 38 i2c1 = &i2c1; 39 i2c2 = &i2c2; 40 i2c3 = &i2c3; 41 i2c4 = &i2c4; 42 i2c5 = &i2c5; 43 i2c6 = &i2c6; 44 i2c7 = &i2c7; 45 i2c8 = &i2c8; 46 i2c9 = &i2c9; 47 i2c10 = &i2c10; 48 i2c11 = &i2c11; 49 i2c12 = &i2c12; 50 i2c13 = &i2c13; 51 i2c14 = &i2c14; 52 i2c15 = &i2c15; 53 mmc1 = &sdhc_1; 54 mmc2 = &sdhc_2; 55 spi0 = &spi0; 56 spi1 = &spi1; 57 spi2 = &spi2; 58 spi3 = &spi3; 59 spi4 = &spi4; 60 spi5 = &spi5; 61 spi6 = &spi6; 62 spi7 = &spi7; 63 spi8 = &spi8; 64 spi9 = &spi9; 65 spi10 = &spi10; 66 spi11 = &spi11; 67 spi12 = &spi12; 68 spi13 = &spi13; 69 spi14 = &spi14; 70 spi15 = &spi15; 71 }; 72 73 clocks { 74 xo_board: xo-board { 75 compatible = "fixed-clock"; 76 clock-frequency = <76800000>; 77 #clock-cells = <0>; 78 }; 79 80 sleep_clk: sleep-clk { 81 compatible = "fixed-clock"; 82 clock-frequency = <32000>; 83 #clock-cells = <0>; 84 }; 85 }; 86 87 reserved-memory { 88 #address-cells = <2>; 89 #size-cells = <2>; 90 ranges; 91 92 wlan_ce_mem: memory@4cd000 { 93 no-map; 94 reg = <0x0 0x004cd000 0x0 0x1000>; 95 }; 96 97 hyp_mem: memory@80000000 { 98 reg = <0x0 0x80000000 0x0 0x600000>; 99 no-map; 100 }; 101 102 xbl_mem: memory@80600000 { 103 reg = <0x0 0x80600000 0x0 0x200000>; 104 no-map; 105 }; 106 107 aop_mem: memory@80800000 { 108 reg = <0x0 0x80800000 0x0 0x60000>; 109 no-map; 110 }; 111 112 aop_cmd_db_mem: memory@80860000 { 113 reg = <0x0 0x80860000 0x0 0x20000>; 114 compatible = "qcom,cmd-db"; 115 no-map; 116 }; 117 118 reserved_xbl_uefi_log: memory@80880000 { 119 reg = <0x0 0x80884000 0x0 0x10000>; 120 no-map; 121 }; 122 123 sec_apps_mem: memory@808ff000 { 124 reg = <0x0 0x808ff000 0x0 0x1000>; 125 no-map; 126 }; 127 128 smem_mem: memory@80900000 { 129 reg = <0x0 0x80900000 0x0 0x200000>; 130 no-map; 131 }; 132 133 cpucp_mem: memory@80b00000 { 134 no-map; 135 reg = <0x0 0x80b00000 0x0 0x100000>; 136 }; 137 138 wlan_fw_mem: memory@80c00000 { 139 reg = <0x0 0x80c00000 0x0 0xc00000>; 140 no-map; 141 }; 142 143 video_mem: memory@8b200000 { 144 reg = <0x0 0x8b200000 0x0 0x500000>; 145 no-map; 146 }; 147 148 ipa_fw_mem: memory@8b700000 { 149 reg = <0 0x8b700000 0 0x10000>; 150 no-map; 151 }; 152 153 rmtfs_mem: memory@9c900000 { 154 compatible = "qcom,rmtfs-mem"; 155 reg = <0x0 0x9c900000 0x0 0x280000>; 156 no-map; 157 158 qcom,client-id = <1>; 159 qcom,vmid = <15>; 160 }; 161 }; 162 163 cpus { 164 #address-cells = <2>; 165 #size-cells = <0>; 166 167 CPU0: cpu@0 { 168 device_type = "cpu"; 169 compatible = "arm,kryo"; 170 reg = <0x0 0x0>; 171 enable-method = "psci"; 172 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 173 &LITTLE_CPU_SLEEP_1 174 &CLUSTER_SLEEP_0>; 175 next-level-cache = <&L2_0>; 176 operating-points-v2 = <&cpu0_opp_table>; 177 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 178 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 179 qcom,freq-domain = <&cpufreq_hw 0>; 180 #cooling-cells = <2>; 181 L2_0: l2-cache { 182 compatible = "cache"; 183 next-level-cache = <&L3_0>; 184 L3_0: l3-cache { 185 compatible = "cache"; 186 }; 187 }; 188 }; 189 190 CPU1: cpu@100 { 191 device_type = "cpu"; 192 compatible = "arm,kryo"; 193 reg = <0x0 0x100>; 194 enable-method = "psci"; 195 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 196 &LITTLE_CPU_SLEEP_1 197 &CLUSTER_SLEEP_0>; 198 next-level-cache = <&L2_100>; 199 operating-points-v2 = <&cpu0_opp_table>; 200 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 201 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 202 qcom,freq-domain = <&cpufreq_hw 0>; 203 #cooling-cells = <2>; 204 L2_100: l2-cache { 205 compatible = "cache"; 206 next-level-cache = <&L3_0>; 207 }; 208 }; 209 210 CPU2: cpu@200 { 211 device_type = "cpu"; 212 compatible = "arm,kryo"; 213 reg = <0x0 0x200>; 214 enable-method = "psci"; 215 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 216 &LITTLE_CPU_SLEEP_1 217 &CLUSTER_SLEEP_0>; 218 next-level-cache = <&L2_200>; 219 operating-points-v2 = <&cpu0_opp_table>; 220 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 221 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 222 qcom,freq-domain = <&cpufreq_hw 0>; 223 #cooling-cells = <2>; 224 L2_200: l2-cache { 225 compatible = "cache"; 226 next-level-cache = <&L3_0>; 227 }; 228 }; 229 230 CPU3: cpu@300 { 231 device_type = "cpu"; 232 compatible = "arm,kryo"; 233 reg = <0x0 0x300>; 234 enable-method = "psci"; 235 cpu-idle-states = <&LITTLE_CPU_SLEEP_0 236 &LITTLE_CPU_SLEEP_1 237 &CLUSTER_SLEEP_0>; 238 next-level-cache = <&L2_300>; 239 operating-points-v2 = <&cpu0_opp_table>; 240 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 241 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 242 qcom,freq-domain = <&cpufreq_hw 0>; 243 #cooling-cells = <2>; 244 L2_300: l2-cache { 245 compatible = "cache"; 246 next-level-cache = <&L3_0>; 247 }; 248 }; 249 250 CPU4: cpu@400 { 251 device_type = "cpu"; 252 compatible = "arm,kryo"; 253 reg = <0x0 0x400>; 254 enable-method = "psci"; 255 cpu-idle-states = <&BIG_CPU_SLEEP_0 256 &BIG_CPU_SLEEP_1 257 &CLUSTER_SLEEP_0>; 258 next-level-cache = <&L2_400>; 259 operating-points-v2 = <&cpu4_opp_table>; 260 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 261 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 262 qcom,freq-domain = <&cpufreq_hw 1>; 263 #cooling-cells = <2>; 264 L2_400: l2-cache { 265 compatible = "cache"; 266 next-level-cache = <&L3_0>; 267 }; 268 }; 269 270 CPU5: cpu@500 { 271 device_type = "cpu"; 272 compatible = "arm,kryo"; 273 reg = <0x0 0x500>; 274 enable-method = "psci"; 275 cpu-idle-states = <&BIG_CPU_SLEEP_0 276 &BIG_CPU_SLEEP_1 277 &CLUSTER_SLEEP_0>; 278 next-level-cache = <&L2_500>; 279 operating-points-v2 = <&cpu4_opp_table>; 280 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 281 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 282 qcom,freq-domain = <&cpufreq_hw 1>; 283 #cooling-cells = <2>; 284 L2_500: l2-cache { 285 compatible = "cache"; 286 next-level-cache = <&L3_0>; 287 }; 288 }; 289 290 CPU6: cpu@600 { 291 device_type = "cpu"; 292 compatible = "arm,kryo"; 293 reg = <0x0 0x600>; 294 enable-method = "psci"; 295 cpu-idle-states = <&BIG_CPU_SLEEP_0 296 &BIG_CPU_SLEEP_1 297 &CLUSTER_SLEEP_0>; 298 next-level-cache = <&L2_600>; 299 operating-points-v2 = <&cpu4_opp_table>; 300 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 301 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 302 qcom,freq-domain = <&cpufreq_hw 1>; 303 #cooling-cells = <2>; 304 L2_600: l2-cache { 305 compatible = "cache"; 306 next-level-cache = <&L3_0>; 307 }; 308 }; 309 310 CPU7: cpu@700 { 311 device_type = "cpu"; 312 compatible = "arm,kryo"; 313 reg = <0x0 0x700>; 314 enable-method = "psci"; 315 cpu-idle-states = <&BIG_CPU_SLEEP_0 316 &BIG_CPU_SLEEP_1 317 &CLUSTER_SLEEP_0>; 318 next-level-cache = <&L2_700>; 319 operating-points-v2 = <&cpu7_opp_table>; 320 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 321 <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>; 322 qcom,freq-domain = <&cpufreq_hw 2>; 323 #cooling-cells = <2>; 324 L2_700: l2-cache { 325 compatible = "cache"; 326 next-level-cache = <&L3_0>; 327 }; 328 }; 329 330 cpu-map { 331 cluster0 { 332 core0 { 333 cpu = <&CPU0>; 334 }; 335 336 core1 { 337 cpu = <&CPU1>; 338 }; 339 340 core2 { 341 cpu = <&CPU2>; 342 }; 343 344 core3 { 345 cpu = <&CPU3>; 346 }; 347 348 core4 { 349 cpu = <&CPU4>; 350 }; 351 352 core5 { 353 cpu = <&CPU5>; 354 }; 355 356 core6 { 357 cpu = <&CPU6>; 358 }; 359 360 core7 { 361 cpu = <&CPU7>; 362 }; 363 }; 364 }; 365 366 idle-states { 367 entry-method = "psci"; 368 369 LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 { 370 compatible = "arm,idle-state"; 371 idle-state-name = "little-power-down"; 372 arm,psci-suspend-param = <0x40000003>; 373 entry-latency-us = <549>; 374 exit-latency-us = <901>; 375 min-residency-us = <1774>; 376 local-timer-stop; 377 }; 378 379 LITTLE_CPU_SLEEP_1: cpu-sleep-0-1 { 380 compatible = "arm,idle-state"; 381 idle-state-name = "little-rail-power-down"; 382 arm,psci-suspend-param = <0x40000004>; 383 entry-latency-us = <702>; 384 exit-latency-us = <915>; 385 min-residency-us = <4001>; 386 local-timer-stop; 387 }; 388 389 BIG_CPU_SLEEP_0: cpu-sleep-1-0 { 390 compatible = "arm,idle-state"; 391 idle-state-name = "big-power-down"; 392 arm,psci-suspend-param = <0x40000003>; 393 entry-latency-us = <523>; 394 exit-latency-us = <1244>; 395 min-residency-us = <2207>; 396 local-timer-stop; 397 }; 398 399 BIG_CPU_SLEEP_1: cpu-sleep-1-1 { 400 compatible = "arm,idle-state"; 401 idle-state-name = "big-rail-power-down"; 402 arm,psci-suspend-param = <0x40000004>; 403 entry-latency-us = <526>; 404 exit-latency-us = <1854>; 405 min-residency-us = <5555>; 406 local-timer-stop; 407 }; 408 409 CLUSTER_SLEEP_0: cluster-sleep-0 { 410 compatible = "arm,idle-state"; 411 idle-state-name = "cluster-power-down"; 412 arm,psci-suspend-param = <0x40003444>; 413 entry-latency-us = <3263>; 414 exit-latency-us = <6562>; 415 min-residency-us = <9926>; 416 local-timer-stop; 417 }; 418 }; 419 }; 420 421 cpu0_opp_table: opp-table-cpu0 { 422 compatible = "operating-points-v2"; 423 opp-shared; 424 425 cpu0_opp_300mhz: opp-300000000 { 426 opp-hz = /bits/ 64 <300000000>; 427 opp-peak-kBps = <800000 9600000>; 428 }; 429 430 cpu0_opp_691mhz: opp-691200000 { 431 opp-hz = /bits/ 64 <691200000>; 432 opp-peak-kBps = <800000 17817600>; 433 }; 434 435 cpu0_opp_806mhz: opp-806400000 { 436 opp-hz = /bits/ 64 <806400000>; 437 opp-peak-kBps = <800000 20889600>; 438 }; 439 440 cpu0_opp_941mhz: opp-940800000 { 441 opp-hz = /bits/ 64 <940800000>; 442 opp-peak-kBps = <1804000 24576000>; 443 }; 444 445 cpu0_opp_1152mhz: opp-1152000000 { 446 opp-hz = /bits/ 64 <1152000000>; 447 opp-peak-kBps = <2188000 27033600>; 448 }; 449 450 cpu0_opp_1325mhz: opp-1324800000 { 451 opp-hz = /bits/ 64 <1324800000>; 452 opp-peak-kBps = <2188000 33792000>; 453 }; 454 455 cpu0_opp_1517mhz: opp-1516800000 { 456 opp-hz = /bits/ 64 <1516800000>; 457 opp-peak-kBps = <3072000 38092800>; 458 }; 459 460 cpu0_opp_1651mhz: opp-1651200000 { 461 opp-hz = /bits/ 64 <1651200000>; 462 opp-peak-kBps = <3072000 41779200>; 463 }; 464 465 cpu0_opp_1805mhz: opp-1804800000 { 466 opp-hz = /bits/ 64 <1804800000>; 467 opp-peak-kBps = <4068000 48537600>; 468 }; 469 470 cpu0_opp_1958mhz: opp-1958400000 { 471 opp-hz = /bits/ 64 <1958400000>; 472 opp-peak-kBps = <4068000 48537600>; 473 }; 474 475 cpu0_opp_2016mhz: opp-2016000000 { 476 opp-hz = /bits/ 64 <2016000000>; 477 opp-peak-kBps = <6220000 48537600>; 478 }; 479 }; 480 481 cpu4_opp_table: opp-table-cpu4 { 482 compatible = "operating-points-v2"; 483 opp-shared; 484 485 cpu4_opp_691mhz: opp-691200000 { 486 opp-hz = /bits/ 64 <691200000>; 487 opp-peak-kBps = <1804000 9600000>; 488 }; 489 490 cpu4_opp_941mhz: opp-940800000 { 491 opp-hz = /bits/ 64 <940800000>; 492 opp-peak-kBps = <2188000 17817600>; 493 }; 494 495 cpu4_opp_1229mhz: opp-1228800000 { 496 opp-hz = /bits/ 64 <1228800000>; 497 opp-peak-kBps = <4068000 24576000>; 498 }; 499 500 cpu4_opp_1344mhz: opp-1344000000 { 501 opp-hz = /bits/ 64 <1344000000>; 502 opp-peak-kBps = <4068000 24576000>; 503 }; 504 505 cpu4_opp_1517mhz: opp-1516800000 { 506 opp-hz = /bits/ 64 <1516800000>; 507 opp-peak-kBps = <4068000 24576000>; 508 }; 509 510 cpu4_opp_1651mhz: opp-1651200000 { 511 opp-hz = /bits/ 64 <1651200000>; 512 opp-peak-kBps = <6220000 38092800>; 513 }; 514 515 cpu4_opp_1901mhz: opp-1900800000 { 516 opp-hz = /bits/ 64 <1900800000>; 517 opp-peak-kBps = <6220000 44851200>; 518 }; 519 520 cpu4_opp_2054mhz: opp-2054400000 { 521 opp-hz = /bits/ 64 <2054400000>; 522 opp-peak-kBps = <6220000 44851200>; 523 }; 524 525 cpu4_opp_2112mhz: opp-2112000000 { 526 opp-hz = /bits/ 64 <2112000000>; 527 opp-peak-kBps = <6220000 44851200>; 528 }; 529 530 cpu4_opp_2131mhz: opp-2131200000 { 531 opp-hz = /bits/ 64 <2131200000>; 532 opp-peak-kBps = <6220000 44851200>; 533 }; 534 535 cpu4_opp_2208mhz: opp-2208000000 { 536 opp-hz = /bits/ 64 <2208000000>; 537 opp-peak-kBps = <6220000 44851200>; 538 }; 539 540 cpu4_opp_2400mhz: opp-2400000000 { 541 opp-hz = /bits/ 64 <2400000000>; 542 opp-peak-kBps = <8532000 48537600>; 543 }; 544 545 cpu4_opp_2611mhz: opp-2611200000 { 546 opp-hz = /bits/ 64 <2611200000>; 547 opp-peak-kBps = <8532000 48537600>; 548 }; 549 }; 550 551 cpu7_opp_table: opp-table-cpu7 { 552 compatible = "operating-points-v2"; 553 opp-shared; 554 555 cpu7_opp_806mhz: opp-806400000 { 556 opp-hz = /bits/ 64 <806400000>; 557 opp-peak-kBps = <1804000 9600000>; 558 }; 559 560 cpu7_opp_1056mhz: opp-1056000000 { 561 opp-hz = /bits/ 64 <1056000000>; 562 opp-peak-kBps = <2188000 17817600>; 563 }; 564 565 cpu7_opp_1325mhz: opp-1324800000 { 566 opp-hz = /bits/ 64 <1324800000>; 567 opp-peak-kBps = <4068000 24576000>; 568 }; 569 570 cpu7_opp_1517mhz: opp-1516800000 { 571 opp-hz = /bits/ 64 <1516800000>; 572 opp-peak-kBps = <4068000 24576000>; 573 }; 574 575 cpu7_opp_1766mhz: opp-1766400000 { 576 opp-hz = /bits/ 64 <1766400000>; 577 opp-peak-kBps = <6220000 38092800>; 578 }; 579 580 cpu7_opp_1862mhz: opp-1862400000 { 581 opp-hz = /bits/ 64 <1862400000>; 582 opp-peak-kBps = <6220000 38092800>; 583 }; 584 585 cpu7_opp_2035mhz: opp-2035200000 { 586 opp-hz = /bits/ 64 <2035200000>; 587 opp-peak-kBps = <6220000 38092800>; 588 }; 589 590 cpu7_opp_2112mhz: opp-2112000000 { 591 opp-hz = /bits/ 64 <2112000000>; 592 opp-peak-kBps = <6220000 44851200>; 593 }; 594 595 cpu7_opp_2208mhz: opp-2208000000 { 596 opp-hz = /bits/ 64 <2208000000>; 597 opp-peak-kBps = <6220000 44851200>; 598 }; 599 600 cpu7_opp_2381mhz: opp-2380800000 { 601 opp-hz = /bits/ 64 <2380800000>; 602 opp-peak-kBps = <6832000 44851200>; 603 }; 604 605 cpu7_opp_2400mhz: opp-2400000000 { 606 opp-hz = /bits/ 64 <2400000000>; 607 opp-peak-kBps = <8532000 48537600>; 608 }; 609 610 cpu7_opp_2515mhz: opp-2515200000 { 611 opp-hz = /bits/ 64 <2515200000>; 612 opp-peak-kBps = <8532000 48537600>; 613 }; 614 615 cpu7_opp_2707mhz: opp-2707200000 { 616 opp-hz = /bits/ 64 <2707200000>; 617 opp-peak-kBps = <8532000 48537600>; 618 }; 619 620 cpu7_opp_3014mhz: opp-3014400000 { 621 opp-hz = /bits/ 64 <3014400000>; 622 opp-peak-kBps = <8532000 48537600>; 623 }; 624 }; 625 626 memory@80000000 { 627 device_type = "memory"; 628 /* We expect the bootloader to fill in the size */ 629 reg = <0 0x80000000 0 0>; 630 }; 631 632 firmware { 633 scm { 634 compatible = "qcom,scm-sc7280", "qcom,scm"; 635 }; 636 }; 637 638 clk_virt: interconnect { 639 compatible = "qcom,sc7280-clk-virt"; 640 #interconnect-cells = <2>; 641 qcom,bcm-voters = <&apps_bcm_voter>; 642 }; 643 644 smem { 645 compatible = "qcom,smem"; 646 memory-region = <&smem_mem>; 647 hwlocks = <&tcsr_mutex 3>; 648 }; 649 650 smp2p-adsp { 651 compatible = "qcom,smp2p"; 652 qcom,smem = <443>, <429>; 653 interrupts-extended = <&ipcc IPCC_CLIENT_LPASS 654 IPCC_MPROC_SIGNAL_SMP2P 655 IRQ_TYPE_EDGE_RISING>; 656 mboxes = <&ipcc IPCC_CLIENT_LPASS 657 IPCC_MPROC_SIGNAL_SMP2P>; 658 659 qcom,local-pid = <0>; 660 qcom,remote-pid = <2>; 661 662 adsp_smp2p_out: master-kernel { 663 qcom,entry-name = "master-kernel"; 664 #qcom,smem-state-cells = <1>; 665 }; 666 667 adsp_smp2p_in: slave-kernel { 668 qcom,entry-name = "slave-kernel"; 669 interrupt-controller; 670 #interrupt-cells = <2>; 671 }; 672 }; 673 674 smp2p-cdsp { 675 compatible = "qcom,smp2p"; 676 qcom,smem = <94>, <432>; 677 interrupts-extended = <&ipcc IPCC_CLIENT_CDSP 678 IPCC_MPROC_SIGNAL_SMP2P 679 IRQ_TYPE_EDGE_RISING>; 680 mboxes = <&ipcc IPCC_CLIENT_CDSP 681 IPCC_MPROC_SIGNAL_SMP2P>; 682 683 qcom,local-pid = <0>; 684 qcom,remote-pid = <5>; 685 686 cdsp_smp2p_out: master-kernel { 687 qcom,entry-name = "master-kernel"; 688 #qcom,smem-state-cells = <1>; 689 }; 690 691 cdsp_smp2p_in: slave-kernel { 692 qcom,entry-name = "slave-kernel"; 693 interrupt-controller; 694 #interrupt-cells = <2>; 695 }; 696 }; 697 698 smp2p-mpss { 699 compatible = "qcom,smp2p"; 700 qcom,smem = <435>, <428>; 701 interrupts-extended = <&ipcc IPCC_CLIENT_MPSS 702 IPCC_MPROC_SIGNAL_SMP2P 703 IRQ_TYPE_EDGE_RISING>; 704 mboxes = <&ipcc IPCC_CLIENT_MPSS 705 IPCC_MPROC_SIGNAL_SMP2P>; 706 707 qcom,local-pid = <0>; 708 qcom,remote-pid = <1>; 709 710 modem_smp2p_out: master-kernel { 711 qcom,entry-name = "master-kernel"; 712 #qcom,smem-state-cells = <1>; 713 }; 714 715 modem_smp2p_in: slave-kernel { 716 qcom,entry-name = "slave-kernel"; 717 interrupt-controller; 718 #interrupt-cells = <2>; 719 }; 720 721 ipa_smp2p_out: ipa-ap-to-modem { 722 qcom,entry-name = "ipa"; 723 #qcom,smem-state-cells = <1>; 724 }; 725 726 ipa_smp2p_in: ipa-modem-to-ap { 727 qcom,entry-name = "ipa"; 728 interrupt-controller; 729 #interrupt-cells = <2>; 730 }; 731 }; 732 733 smp2p-wpss { 734 compatible = "qcom,smp2p"; 735 qcom,smem = <617>, <616>; 736 interrupts-extended = <&ipcc IPCC_CLIENT_WPSS 737 IPCC_MPROC_SIGNAL_SMP2P 738 IRQ_TYPE_EDGE_RISING>; 739 mboxes = <&ipcc IPCC_CLIENT_WPSS 740 IPCC_MPROC_SIGNAL_SMP2P>; 741 742 qcom,local-pid = <0>; 743 qcom,remote-pid = <13>; 744 745 wpss_smp2p_out: master-kernel { 746 qcom,entry-name = "master-kernel"; 747 #qcom,smem-state-cells = <1>; 748 }; 749 750 wpss_smp2p_in: slave-kernel { 751 qcom,entry-name = "slave-kernel"; 752 interrupt-controller; 753 #interrupt-cells = <2>; 754 }; 755 756 wlan_smp2p_out: wlan-ap-to-wpss { 757 qcom,entry-name = "wlan"; 758 #qcom,smem-state-cells = <1>; 759 }; 760 761 wlan_smp2p_in: wlan-wpss-to-ap { 762 qcom,entry-name = "wlan"; 763 interrupt-controller; 764 #interrupt-cells = <2>; 765 }; 766 }; 767 768 pmu { 769 compatible = "arm,armv8-pmuv3"; 770 interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>; 771 }; 772 773 psci { 774 compatible = "arm,psci-1.0"; 775 method = "smc"; 776 }; 777 778 qspi_opp_table: opp-table-qspi { 779 compatible = "operating-points-v2"; 780 781 opp-75000000 { 782 opp-hz = /bits/ 64 <75000000>; 783 required-opps = <&rpmhpd_opp_low_svs>; 784 }; 785 786 opp-150000000 { 787 opp-hz = /bits/ 64 <150000000>; 788 required-opps = <&rpmhpd_opp_svs>; 789 }; 790 791 opp-200000000 { 792 opp-hz = /bits/ 64 <200000000>; 793 required-opps = <&rpmhpd_opp_svs_l1>; 794 }; 795 796 opp-300000000 { 797 opp-hz = /bits/ 64 <300000000>; 798 required-opps = <&rpmhpd_opp_nom>; 799 }; 800 }; 801 802 qup_opp_table: opp-table-qup { 803 compatible = "operating-points-v2"; 804 805 opp-75000000 { 806 opp-hz = /bits/ 64 <75000000>; 807 required-opps = <&rpmhpd_opp_low_svs>; 808 }; 809 810 opp-100000000 { 811 opp-hz = /bits/ 64 <100000000>; 812 required-opps = <&rpmhpd_opp_svs>; 813 }; 814 815 opp-128000000 { 816 opp-hz = /bits/ 64 <128000000>; 817 required-opps = <&rpmhpd_opp_nom>; 818 }; 819 }; 820 821 soc: soc@0 { 822 #address-cells = <2>; 823 #size-cells = <2>; 824 ranges = <0 0 0 0 0x10 0>; 825 dma-ranges = <0 0 0 0 0x10 0>; 826 compatible = "simple-bus"; 827 828 gcc: clock-controller@100000 { 829 compatible = "qcom,gcc-sc7280"; 830 reg = <0 0x00100000 0 0x1f0000>; 831 clocks = <&rpmhcc RPMH_CXO_CLK>, 832 <&rpmhcc RPMH_CXO_CLK_A>, <&sleep_clk>, 833 <0>, <&pcie1_lane>, 834 <0>, <0>, <0>, <0>; 835 clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk", 836 "pcie_0_pipe_clk", "pcie_1_pipe_clk", 837 "ufs_phy_rx_symbol_0_clk", "ufs_phy_rx_symbol_1_clk", 838 "ufs_phy_tx_symbol_0_clk", 839 "usb3_phy_wrapper_gcc_usb30_pipe_clk"; 840 #clock-cells = <1>; 841 #reset-cells = <1>; 842 #power-domain-cells = <1>; 843 power-domains = <&rpmhpd SC7280_CX>; 844 }; 845 846 ipcc: mailbox@408000 { 847 compatible = "qcom,sc7280-ipcc", "qcom,ipcc"; 848 reg = <0 0x00408000 0 0x1000>; 849 interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>; 850 interrupt-controller; 851 #interrupt-cells = <3>; 852 #mbox-cells = <2>; 853 }; 854 855 qfprom: efuse@784000 { 856 compatible = "qcom,sc7280-qfprom", "qcom,qfprom"; 857 reg = <0 0x00784000 0 0xa20>, 858 <0 0x00780000 0 0xa20>, 859 <0 0x00782000 0 0x120>, 860 <0 0x00786000 0 0x1fff>; 861 clocks = <&gcc GCC_SEC_CTRL_CLK_SRC>; 862 clock-names = "core"; 863 power-domains = <&rpmhpd SC7280_MX>; 864 #address-cells = <1>; 865 #size-cells = <1>; 866 867 gpu_speed_bin: gpu_speed_bin@1e9 { 868 reg = <0x1e9 0x2>; 869 bits = <5 8>; 870 }; 871 }; 872 873 sdhc_1: mmc@7c4000 { 874 compatible = "qcom,sc7280-sdhci", "qcom,sdhci-msm-v5"; 875 pinctrl-names = "default", "sleep"; 876 pinctrl-0 = <&sdc1_clk>, <&sdc1_cmd>, <&sdc1_data>, <&sdc1_rclk>; 877 pinctrl-1 = <&sdc1_clk_sleep>, <&sdc1_cmd_sleep>, <&sdc1_data_sleep>, <&sdc1_rclk_sleep>; 878 status = "disabled"; 879 880 reg = <0 0x007c4000 0 0x1000>, 881 <0 0x007c5000 0 0x1000>; 882 reg-names = "hc", "cqhci"; 883 884 iommus = <&apps_smmu 0xc0 0x0>; 885 interrupts = <GIC_SPI 652 IRQ_TYPE_LEVEL_HIGH>, 886 <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH>; 887 interrupt-names = "hc_irq", "pwr_irq"; 888 889 clocks = <&gcc GCC_SDCC1_AHB_CLK>, 890 <&gcc GCC_SDCC1_APPS_CLK>, 891 <&rpmhcc RPMH_CXO_CLK>; 892 clock-names = "iface", "core", "xo"; 893 interconnects = <&aggre1_noc MASTER_SDCC_1 0 &mc_virt SLAVE_EBI1 0>, 894 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_SDCC_1 0>; 895 interconnect-names = "sdhc-ddr","cpu-sdhc"; 896 power-domains = <&rpmhpd SC7280_CX>; 897 operating-points-v2 = <&sdhc1_opp_table>; 898 899 bus-width = <8>; 900 supports-cqe; 901 902 qcom,dll-config = <0x0007642c>; 903 qcom,ddr-config = <0x80040868>; 904 905 mmc-ddr-1_8v; 906 mmc-hs200-1_8v; 907 mmc-hs400-1_8v; 908 mmc-hs400-enhanced-strobe; 909 910 resets = <&gcc GCC_SDCC1_BCR>; 911 912 sdhc1_opp_table: opp-table { 913 compatible = "operating-points-v2"; 914 915 opp-100000000 { 916 opp-hz = /bits/ 64 <100000000>; 917 required-opps = <&rpmhpd_opp_low_svs>; 918 opp-peak-kBps = <1800000 400000>; 919 opp-avg-kBps = <100000 0>; 920 }; 921 922 opp-384000000 { 923 opp-hz = /bits/ 64 <384000000>; 924 required-opps = <&rpmhpd_opp_nom>; 925 opp-peak-kBps = <5400000 1600000>; 926 opp-avg-kBps = <390000 0>; 927 }; 928 }; 929 930 }; 931 932 gpi_dma0: dma-controller@900000 { 933 #dma-cells = <3>; 934 compatible = "qcom,sc7280-gpi-dma", "qcom,sm6350-gpi-dma"; 935 reg = <0 0x00900000 0 0x60000>; 936 interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>, 937 <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>, 938 <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>, 939 <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>, 940 <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>, 941 <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>, 942 <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>, 943 <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>, 944 <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>, 945 <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>, 946 <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>, 947 <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>; 948 dma-channels = <12>; 949 dma-channel-mask = <0x7f>; 950 iommus = <&apps_smmu 0x0136 0x0>; 951 status = "disabled"; 952 }; 953 954 qupv3_id_0: geniqup@9c0000 { 955 compatible = "qcom,geni-se-qup"; 956 reg = <0 0x009c0000 0 0x2000>; 957 clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>, 958 <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>; 959 clock-names = "m-ahb", "s-ahb"; 960 #address-cells = <2>; 961 #size-cells = <2>; 962 ranges; 963 iommus = <&apps_smmu 0x123 0x0>; 964 status = "disabled"; 965 966 i2c0: i2c@980000 { 967 compatible = "qcom,geni-i2c"; 968 reg = <0 0x00980000 0 0x4000>; 969 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 970 clock-names = "se"; 971 pinctrl-names = "default"; 972 pinctrl-0 = <&qup_i2c0_data_clk>; 973 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 974 #address-cells = <1>; 975 #size-cells = <0>; 976 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 977 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 978 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 979 interconnect-names = "qup-core", "qup-config", 980 "qup-memory"; 981 power-domains = <&rpmhpd SC7280_CX>; 982 required-opps = <&rpmhpd_opp_low_svs>; 983 dmas = <&gpi_dma0 0 0 QCOM_GPI_I2C>, 984 <&gpi_dma0 1 0 QCOM_GPI_I2C>; 985 dma-names = "tx", "rx"; 986 status = "disabled"; 987 }; 988 989 spi0: spi@980000 { 990 compatible = "qcom,geni-spi"; 991 reg = <0 0x00980000 0 0x4000>; 992 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 993 clock-names = "se"; 994 pinctrl-names = "default"; 995 pinctrl-0 = <&qup_spi0_data_clk>, <&qup_spi0_cs>; 996 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 997 #address-cells = <1>; 998 #size-cells = <0>; 999 power-domains = <&rpmhpd SC7280_CX>; 1000 operating-points-v2 = <&qup_opp_table>; 1001 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1002 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1003 interconnect-names = "qup-core", "qup-config"; 1004 dmas = <&gpi_dma0 0 0 QCOM_GPI_SPI>, 1005 <&gpi_dma0 1 0 QCOM_GPI_SPI>; 1006 dma-names = "tx", "rx"; 1007 status = "disabled"; 1008 }; 1009 1010 uart0: serial@980000 { 1011 compatible = "qcom,geni-uart"; 1012 reg = <0 0x00980000 0 0x4000>; 1013 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 1014 clock-names = "se"; 1015 pinctrl-names = "default"; 1016 pinctrl-0 = <&qup_uart0_cts>, <&qup_uart0_rts>, <&qup_uart0_tx>, <&qup_uart0_rx>; 1017 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 1018 power-domains = <&rpmhpd SC7280_CX>; 1019 operating-points-v2 = <&qup_opp_table>; 1020 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1021 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1022 interconnect-names = "qup-core", "qup-config"; 1023 status = "disabled"; 1024 }; 1025 1026 i2c1: i2c@984000 { 1027 compatible = "qcom,geni-i2c"; 1028 reg = <0 0x00984000 0 0x4000>; 1029 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 1030 clock-names = "se"; 1031 pinctrl-names = "default"; 1032 pinctrl-0 = <&qup_i2c1_data_clk>; 1033 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 1034 #address-cells = <1>; 1035 #size-cells = <0>; 1036 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1037 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1038 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1039 interconnect-names = "qup-core", "qup-config", 1040 "qup-memory"; 1041 power-domains = <&rpmhpd SC7280_CX>; 1042 required-opps = <&rpmhpd_opp_low_svs>; 1043 dmas = <&gpi_dma0 0 1 QCOM_GPI_I2C>, 1044 <&gpi_dma0 1 1 QCOM_GPI_I2C>; 1045 dma-names = "tx", "rx"; 1046 status = "disabled"; 1047 }; 1048 1049 spi1: spi@984000 { 1050 compatible = "qcom,geni-spi"; 1051 reg = <0 0x00984000 0 0x4000>; 1052 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 1053 clock-names = "se"; 1054 pinctrl-names = "default"; 1055 pinctrl-0 = <&qup_spi1_data_clk>, <&qup_spi1_cs>; 1056 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 1057 #address-cells = <1>; 1058 #size-cells = <0>; 1059 power-domains = <&rpmhpd SC7280_CX>; 1060 operating-points-v2 = <&qup_opp_table>; 1061 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1062 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1063 interconnect-names = "qup-core", "qup-config"; 1064 dmas = <&gpi_dma0 0 1 QCOM_GPI_SPI>, 1065 <&gpi_dma0 1 1 QCOM_GPI_SPI>; 1066 dma-names = "tx", "rx"; 1067 status = "disabled"; 1068 }; 1069 1070 uart1: serial@984000 { 1071 compatible = "qcom,geni-uart"; 1072 reg = <0 0x00984000 0 0x4000>; 1073 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 1074 clock-names = "se"; 1075 pinctrl-names = "default"; 1076 pinctrl-0 = <&qup_uart1_cts>, <&qup_uart1_rts>, <&qup_uart1_tx>, <&qup_uart1_rx>; 1077 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 1078 power-domains = <&rpmhpd SC7280_CX>; 1079 operating-points-v2 = <&qup_opp_table>; 1080 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1081 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1082 interconnect-names = "qup-core", "qup-config"; 1083 status = "disabled"; 1084 }; 1085 1086 i2c2: i2c@988000 { 1087 compatible = "qcom,geni-i2c"; 1088 reg = <0 0x00988000 0 0x4000>; 1089 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 1090 clock-names = "se"; 1091 pinctrl-names = "default"; 1092 pinctrl-0 = <&qup_i2c2_data_clk>; 1093 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 1094 #address-cells = <1>; 1095 #size-cells = <0>; 1096 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1097 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1098 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1099 interconnect-names = "qup-core", "qup-config", 1100 "qup-memory"; 1101 power-domains = <&rpmhpd SC7280_CX>; 1102 required-opps = <&rpmhpd_opp_low_svs>; 1103 dmas = <&gpi_dma0 0 2 QCOM_GPI_I2C>, 1104 <&gpi_dma0 1 2 QCOM_GPI_I2C>; 1105 dma-names = "tx", "rx"; 1106 status = "disabled"; 1107 }; 1108 1109 spi2: spi@988000 { 1110 compatible = "qcom,geni-spi"; 1111 reg = <0 0x00988000 0 0x4000>; 1112 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 1113 clock-names = "se"; 1114 pinctrl-names = "default"; 1115 pinctrl-0 = <&qup_spi2_data_clk>, <&qup_spi2_cs>; 1116 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 1117 #address-cells = <1>; 1118 #size-cells = <0>; 1119 power-domains = <&rpmhpd SC7280_CX>; 1120 operating-points-v2 = <&qup_opp_table>; 1121 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1122 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1123 interconnect-names = "qup-core", "qup-config"; 1124 dmas = <&gpi_dma0 0 2 QCOM_GPI_SPI>, 1125 <&gpi_dma0 1 2 QCOM_GPI_SPI>; 1126 dma-names = "tx", "rx"; 1127 status = "disabled"; 1128 }; 1129 1130 uart2: serial@988000 { 1131 compatible = "qcom,geni-uart"; 1132 reg = <0 0x00988000 0 0x4000>; 1133 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 1134 clock-names = "se"; 1135 pinctrl-names = "default"; 1136 pinctrl-0 = <&qup_uart2_cts>, <&qup_uart2_rts>, <&qup_uart2_tx>, <&qup_uart2_rx>; 1137 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 1138 power-domains = <&rpmhpd SC7280_CX>; 1139 operating-points-v2 = <&qup_opp_table>; 1140 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1141 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1142 interconnect-names = "qup-core", "qup-config"; 1143 status = "disabled"; 1144 }; 1145 1146 i2c3: i2c@98c000 { 1147 compatible = "qcom,geni-i2c"; 1148 reg = <0 0x0098c000 0 0x4000>; 1149 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 1150 clock-names = "se"; 1151 pinctrl-names = "default"; 1152 pinctrl-0 = <&qup_i2c3_data_clk>; 1153 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 1154 #address-cells = <1>; 1155 #size-cells = <0>; 1156 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1157 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1158 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1159 interconnect-names = "qup-core", "qup-config", 1160 "qup-memory"; 1161 power-domains = <&rpmhpd SC7280_CX>; 1162 required-opps = <&rpmhpd_opp_low_svs>; 1163 dmas = <&gpi_dma0 0 3 QCOM_GPI_I2C>, 1164 <&gpi_dma0 1 3 QCOM_GPI_I2C>; 1165 dma-names = "tx", "rx"; 1166 status = "disabled"; 1167 }; 1168 1169 spi3: spi@98c000 { 1170 compatible = "qcom,geni-spi"; 1171 reg = <0 0x0098c000 0 0x4000>; 1172 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 1173 clock-names = "se"; 1174 pinctrl-names = "default"; 1175 pinctrl-0 = <&qup_spi3_data_clk>, <&qup_spi3_cs>; 1176 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 1177 #address-cells = <1>; 1178 #size-cells = <0>; 1179 power-domains = <&rpmhpd SC7280_CX>; 1180 operating-points-v2 = <&qup_opp_table>; 1181 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1182 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1183 interconnect-names = "qup-core", "qup-config"; 1184 dmas = <&gpi_dma0 0 3 QCOM_GPI_SPI>, 1185 <&gpi_dma0 1 3 QCOM_GPI_SPI>; 1186 dma-names = "tx", "rx"; 1187 status = "disabled"; 1188 }; 1189 1190 uart3: serial@98c000 { 1191 compatible = "qcom,geni-uart"; 1192 reg = <0 0x0098c000 0 0x4000>; 1193 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 1194 clock-names = "se"; 1195 pinctrl-names = "default"; 1196 pinctrl-0 = <&qup_uart3_cts>, <&qup_uart3_rts>, <&qup_uart3_tx>, <&qup_uart3_rx>; 1197 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 1198 power-domains = <&rpmhpd SC7280_CX>; 1199 operating-points-v2 = <&qup_opp_table>; 1200 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1201 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1202 interconnect-names = "qup-core", "qup-config"; 1203 status = "disabled"; 1204 }; 1205 1206 i2c4: i2c@990000 { 1207 compatible = "qcom,geni-i2c"; 1208 reg = <0 0x00990000 0 0x4000>; 1209 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 1210 clock-names = "se"; 1211 pinctrl-names = "default"; 1212 pinctrl-0 = <&qup_i2c4_data_clk>; 1213 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 1214 #address-cells = <1>; 1215 #size-cells = <0>; 1216 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1217 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1218 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1219 interconnect-names = "qup-core", "qup-config", 1220 "qup-memory"; 1221 power-domains = <&rpmhpd SC7280_CX>; 1222 required-opps = <&rpmhpd_opp_low_svs>; 1223 dmas = <&gpi_dma0 0 4 QCOM_GPI_I2C>, 1224 <&gpi_dma0 1 4 QCOM_GPI_I2C>; 1225 dma-names = "tx", "rx"; 1226 status = "disabled"; 1227 }; 1228 1229 spi4: spi@990000 { 1230 compatible = "qcom,geni-spi"; 1231 reg = <0 0x00990000 0 0x4000>; 1232 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 1233 clock-names = "se"; 1234 pinctrl-names = "default"; 1235 pinctrl-0 = <&qup_spi4_data_clk>, <&qup_spi4_cs>; 1236 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 1237 #address-cells = <1>; 1238 #size-cells = <0>; 1239 power-domains = <&rpmhpd SC7280_CX>; 1240 operating-points-v2 = <&qup_opp_table>; 1241 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1242 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1243 interconnect-names = "qup-core", "qup-config"; 1244 dmas = <&gpi_dma0 0 4 QCOM_GPI_SPI>, 1245 <&gpi_dma0 1 4 QCOM_GPI_SPI>; 1246 dma-names = "tx", "rx"; 1247 status = "disabled"; 1248 }; 1249 1250 uart4: serial@990000 { 1251 compatible = "qcom,geni-uart"; 1252 reg = <0 0x00990000 0 0x4000>; 1253 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 1254 clock-names = "se"; 1255 pinctrl-names = "default"; 1256 pinctrl-0 = <&qup_uart4_cts>, <&qup_uart4_rts>, <&qup_uart4_tx>, <&qup_uart4_rx>; 1257 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 1258 power-domains = <&rpmhpd SC7280_CX>; 1259 operating-points-v2 = <&qup_opp_table>; 1260 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1261 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1262 interconnect-names = "qup-core", "qup-config"; 1263 status = "disabled"; 1264 }; 1265 1266 i2c5: i2c@994000 { 1267 compatible = "qcom,geni-i2c"; 1268 reg = <0 0x00994000 0 0x4000>; 1269 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1270 clock-names = "se"; 1271 pinctrl-names = "default"; 1272 pinctrl-0 = <&qup_i2c5_data_clk>; 1273 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1274 #address-cells = <1>; 1275 #size-cells = <0>; 1276 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1277 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1278 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1279 interconnect-names = "qup-core", "qup-config", 1280 "qup-memory"; 1281 power-domains = <&rpmhpd SC7280_CX>; 1282 required-opps = <&rpmhpd_opp_low_svs>; 1283 dmas = <&gpi_dma0 0 5 QCOM_GPI_I2C>, 1284 <&gpi_dma0 1 5 QCOM_GPI_I2C>; 1285 dma-names = "tx", "rx"; 1286 status = "disabled"; 1287 }; 1288 1289 spi5: spi@994000 { 1290 compatible = "qcom,geni-spi"; 1291 reg = <0 0x00994000 0 0x4000>; 1292 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1293 clock-names = "se"; 1294 pinctrl-names = "default"; 1295 pinctrl-0 = <&qup_spi5_data_clk>, <&qup_spi5_cs>; 1296 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1297 #address-cells = <1>; 1298 #size-cells = <0>; 1299 power-domains = <&rpmhpd SC7280_CX>; 1300 operating-points-v2 = <&qup_opp_table>; 1301 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1302 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1303 interconnect-names = "qup-core", "qup-config"; 1304 dmas = <&gpi_dma0 0 5 QCOM_GPI_SPI>, 1305 <&gpi_dma0 1 5 QCOM_GPI_SPI>; 1306 dma-names = "tx", "rx"; 1307 status = "disabled"; 1308 }; 1309 1310 uart5: serial@994000 { 1311 compatible = "qcom,geni-uart"; 1312 reg = <0 0x00994000 0 0x4000>; 1313 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1314 clock-names = "se"; 1315 pinctrl-names = "default"; 1316 pinctrl-0 = <&qup_uart5_cts>, <&qup_uart5_rts>, <&qup_uart5_tx>, <&qup_uart5_rx>; 1317 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1318 power-domains = <&rpmhpd SC7280_CX>; 1319 operating-points-v2 = <&qup_opp_table>; 1320 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1321 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1322 interconnect-names = "qup-core", "qup-config"; 1323 status = "disabled"; 1324 }; 1325 1326 i2c6: i2c@998000 { 1327 compatible = "qcom,geni-i2c"; 1328 reg = <0 0x00998000 0 0x4000>; 1329 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; 1330 clock-names = "se"; 1331 pinctrl-names = "default"; 1332 pinctrl-0 = <&qup_i2c6_data_clk>; 1333 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>; 1334 #address-cells = <1>; 1335 #size-cells = <0>; 1336 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1337 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1338 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1339 interconnect-names = "qup-core", "qup-config", 1340 "qup-memory"; 1341 power-domains = <&rpmhpd SC7280_CX>; 1342 required-opps = <&rpmhpd_opp_low_svs>; 1343 dmas = <&gpi_dma0 0 6 QCOM_GPI_I2C>, 1344 <&gpi_dma0 1 6 QCOM_GPI_I2C>; 1345 dma-names = "tx", "rx"; 1346 status = "disabled"; 1347 }; 1348 1349 spi6: spi@998000 { 1350 compatible = "qcom,geni-spi"; 1351 reg = <0 0x00998000 0 0x4000>; 1352 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; 1353 clock-names = "se"; 1354 pinctrl-names = "default"; 1355 pinctrl-0 = <&qup_spi6_data_clk>, <&qup_spi6_cs>; 1356 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>; 1357 #address-cells = <1>; 1358 #size-cells = <0>; 1359 power-domains = <&rpmhpd SC7280_CX>; 1360 operating-points-v2 = <&qup_opp_table>; 1361 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1362 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1363 interconnect-names = "qup-core", "qup-config"; 1364 dmas = <&gpi_dma0 0 6 QCOM_GPI_SPI>, 1365 <&gpi_dma0 1 6 QCOM_GPI_SPI>; 1366 dma-names = "tx", "rx"; 1367 status = "disabled"; 1368 }; 1369 1370 uart6: serial@998000 { 1371 compatible = "qcom,geni-uart"; 1372 reg = <0 0x00998000 0 0x4000>; 1373 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; 1374 clock-names = "se"; 1375 pinctrl-names = "default"; 1376 pinctrl-0 = <&qup_uart6_cts>, <&qup_uart6_rts>, <&qup_uart6_tx>, <&qup_uart6_rx>; 1377 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>; 1378 power-domains = <&rpmhpd SC7280_CX>; 1379 operating-points-v2 = <&qup_opp_table>; 1380 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1381 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1382 interconnect-names = "qup-core", "qup-config"; 1383 status = "disabled"; 1384 }; 1385 1386 i2c7: i2c@99c000 { 1387 compatible = "qcom,geni-i2c"; 1388 reg = <0 0x0099c000 0 0x4000>; 1389 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; 1390 clock-names = "se"; 1391 pinctrl-names = "default"; 1392 pinctrl-0 = <&qup_i2c7_data_clk>; 1393 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>; 1394 #address-cells = <1>; 1395 #size-cells = <0>; 1396 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1397 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>, 1398 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1399 interconnect-names = "qup-core", "qup-config", 1400 "qup-memory"; 1401 power-domains = <&rpmhpd SC7280_CX>; 1402 required-opps = <&rpmhpd_opp_low_svs>; 1403 dmas = <&gpi_dma0 0 7 QCOM_GPI_I2C>, 1404 <&gpi_dma0 1 7 QCOM_GPI_I2C>; 1405 dma-names = "tx", "rx"; 1406 status = "disabled"; 1407 }; 1408 1409 spi7: spi@99c000 { 1410 compatible = "qcom,geni-spi"; 1411 reg = <0 0x0099c000 0 0x4000>; 1412 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; 1413 clock-names = "se"; 1414 pinctrl-names = "default"; 1415 pinctrl-0 = <&qup_spi7_data_clk>, <&qup_spi7_cs>; 1416 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>; 1417 #address-cells = <1>; 1418 #size-cells = <0>; 1419 power-domains = <&rpmhpd SC7280_CX>; 1420 operating-points-v2 = <&qup_opp_table>; 1421 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1422 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1423 interconnect-names = "qup-core", "qup-config"; 1424 dmas = <&gpi_dma0 0 7 QCOM_GPI_SPI>, 1425 <&gpi_dma0 1 7 QCOM_GPI_SPI>; 1426 dma-names = "tx", "rx"; 1427 status = "disabled"; 1428 }; 1429 1430 uart7: serial@99c000 { 1431 compatible = "qcom,geni-uart"; 1432 reg = <0 0x0099c000 0 0x4000>; 1433 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; 1434 clock-names = "se"; 1435 pinctrl-names = "default"; 1436 pinctrl-0 = <&qup_uart7_cts>, <&qup_uart7_rts>, <&qup_uart7_tx>, <&qup_uart7_rx>; 1437 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>; 1438 power-domains = <&rpmhpd SC7280_CX>; 1439 operating-points-v2 = <&qup_opp_table>; 1440 interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>, 1441 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>; 1442 interconnect-names = "qup-core", "qup-config"; 1443 status = "disabled"; 1444 }; 1445 }; 1446 1447 gpi_dma1: dma-controller@a00000 { 1448 #dma-cells = <3>; 1449 compatible = "qcom,sc7280-gpi-dma", "qcom,sm6350-gpi-dma"; 1450 reg = <0 0x00a00000 0 0x60000>; 1451 interrupts = <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>, 1452 <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>, 1453 <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>, 1454 <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>, 1455 <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>, 1456 <GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>, 1457 <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>, 1458 <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>, 1459 <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>, 1460 <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>, 1461 <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>, 1462 <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>; 1463 dma-channels = <12>; 1464 dma-channel-mask = <0x1e>; 1465 iommus = <&apps_smmu 0x56 0x0>; 1466 status = "disabled"; 1467 }; 1468 1469 qupv3_id_1: geniqup@ac0000 { 1470 compatible = "qcom,geni-se-qup"; 1471 reg = <0 0x00ac0000 0 0x2000>; 1472 clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>, 1473 <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>; 1474 clock-names = "m-ahb", "s-ahb"; 1475 #address-cells = <2>; 1476 #size-cells = <2>; 1477 ranges; 1478 iommus = <&apps_smmu 0x43 0x0>; 1479 status = "disabled"; 1480 1481 i2c8: i2c@a80000 { 1482 compatible = "qcom,geni-i2c"; 1483 reg = <0 0x00a80000 0 0x4000>; 1484 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1485 clock-names = "se"; 1486 pinctrl-names = "default"; 1487 pinctrl-0 = <&qup_i2c8_data_clk>; 1488 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1489 #address-cells = <1>; 1490 #size-cells = <0>; 1491 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1492 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1493 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1494 interconnect-names = "qup-core", "qup-config", 1495 "qup-memory"; 1496 power-domains = <&rpmhpd SC7280_CX>; 1497 required-opps = <&rpmhpd_opp_low_svs>; 1498 dmas = <&gpi_dma1 0 0 QCOM_GPI_I2C>, 1499 <&gpi_dma1 1 0 QCOM_GPI_I2C>; 1500 dma-names = "tx", "rx"; 1501 status = "disabled"; 1502 }; 1503 1504 spi8: spi@a80000 { 1505 compatible = "qcom,geni-spi"; 1506 reg = <0 0x00a80000 0 0x4000>; 1507 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1508 clock-names = "se"; 1509 pinctrl-names = "default"; 1510 pinctrl-0 = <&qup_spi8_data_clk>, <&qup_spi8_cs>; 1511 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1512 #address-cells = <1>; 1513 #size-cells = <0>; 1514 power-domains = <&rpmhpd SC7280_CX>; 1515 operating-points-v2 = <&qup_opp_table>; 1516 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1517 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1518 interconnect-names = "qup-core", "qup-config"; 1519 dmas = <&gpi_dma1 0 0 QCOM_GPI_SPI>, 1520 <&gpi_dma1 1 0 QCOM_GPI_SPI>; 1521 dma-names = "tx", "rx"; 1522 status = "disabled"; 1523 }; 1524 1525 uart8: serial@a80000 { 1526 compatible = "qcom,geni-uart"; 1527 reg = <0 0x00a80000 0 0x4000>; 1528 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1529 clock-names = "se"; 1530 pinctrl-names = "default"; 1531 pinctrl-0 = <&qup_uart8_cts>, <&qup_uart8_rts>, <&qup_uart8_tx>, <&qup_uart8_rx>; 1532 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1533 power-domains = <&rpmhpd SC7280_CX>; 1534 operating-points-v2 = <&qup_opp_table>; 1535 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1536 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1537 interconnect-names = "qup-core", "qup-config"; 1538 status = "disabled"; 1539 }; 1540 1541 i2c9: i2c@a84000 { 1542 compatible = "qcom,geni-i2c"; 1543 reg = <0 0x00a84000 0 0x4000>; 1544 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1545 clock-names = "se"; 1546 pinctrl-names = "default"; 1547 pinctrl-0 = <&qup_i2c9_data_clk>; 1548 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1549 #address-cells = <1>; 1550 #size-cells = <0>; 1551 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1552 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1553 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1554 interconnect-names = "qup-core", "qup-config", 1555 "qup-memory"; 1556 power-domains = <&rpmhpd SC7280_CX>; 1557 required-opps = <&rpmhpd_opp_low_svs>; 1558 dmas = <&gpi_dma1 0 1 QCOM_GPI_I2C>, 1559 <&gpi_dma1 1 1 QCOM_GPI_I2C>; 1560 dma-names = "tx", "rx"; 1561 status = "disabled"; 1562 }; 1563 1564 spi9: spi@a84000 { 1565 compatible = "qcom,geni-spi"; 1566 reg = <0 0x00a84000 0 0x4000>; 1567 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1568 clock-names = "se"; 1569 pinctrl-names = "default"; 1570 pinctrl-0 = <&qup_spi9_data_clk>, <&qup_spi9_cs>; 1571 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1572 #address-cells = <1>; 1573 #size-cells = <0>; 1574 power-domains = <&rpmhpd SC7280_CX>; 1575 operating-points-v2 = <&qup_opp_table>; 1576 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1577 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1578 interconnect-names = "qup-core", "qup-config"; 1579 dmas = <&gpi_dma1 0 1 QCOM_GPI_SPI>, 1580 <&gpi_dma1 1 1 QCOM_GPI_SPI>; 1581 dma-names = "tx", "rx"; 1582 status = "disabled"; 1583 }; 1584 1585 uart9: serial@a84000 { 1586 compatible = "qcom,geni-uart"; 1587 reg = <0 0x00a84000 0 0x4000>; 1588 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1589 clock-names = "se"; 1590 pinctrl-names = "default"; 1591 pinctrl-0 = <&qup_uart9_cts>, <&qup_uart9_rts>, <&qup_uart9_tx>, <&qup_uart9_rx>; 1592 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1593 power-domains = <&rpmhpd SC7280_CX>; 1594 operating-points-v2 = <&qup_opp_table>; 1595 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1596 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1597 interconnect-names = "qup-core", "qup-config"; 1598 status = "disabled"; 1599 }; 1600 1601 i2c10: i2c@a88000 { 1602 compatible = "qcom,geni-i2c"; 1603 reg = <0 0x00a88000 0 0x4000>; 1604 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1605 clock-names = "se"; 1606 pinctrl-names = "default"; 1607 pinctrl-0 = <&qup_i2c10_data_clk>; 1608 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1609 #address-cells = <1>; 1610 #size-cells = <0>; 1611 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1612 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1613 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1614 interconnect-names = "qup-core", "qup-config", 1615 "qup-memory"; 1616 power-domains = <&rpmhpd SC7280_CX>; 1617 required-opps = <&rpmhpd_opp_low_svs>; 1618 dmas = <&gpi_dma1 0 2 QCOM_GPI_I2C>, 1619 <&gpi_dma1 1 2 QCOM_GPI_I2C>; 1620 dma-names = "tx", "rx"; 1621 status = "disabled"; 1622 }; 1623 1624 spi10: spi@a88000 { 1625 compatible = "qcom,geni-spi"; 1626 reg = <0 0x00a88000 0 0x4000>; 1627 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1628 clock-names = "se"; 1629 pinctrl-names = "default"; 1630 pinctrl-0 = <&qup_spi10_data_clk>, <&qup_spi10_cs>; 1631 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1632 #address-cells = <1>; 1633 #size-cells = <0>; 1634 power-domains = <&rpmhpd SC7280_CX>; 1635 operating-points-v2 = <&qup_opp_table>; 1636 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1637 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1638 interconnect-names = "qup-core", "qup-config"; 1639 dmas = <&gpi_dma1 0 2 QCOM_GPI_SPI>, 1640 <&gpi_dma1 1 2 QCOM_GPI_SPI>; 1641 dma-names = "tx", "rx"; 1642 status = "disabled"; 1643 }; 1644 1645 uart10: serial@a88000 { 1646 compatible = "qcom,geni-uart"; 1647 reg = <0 0x00a88000 0 0x4000>; 1648 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1649 clock-names = "se"; 1650 pinctrl-names = "default"; 1651 pinctrl-0 = <&qup_uart10_cts>, <&qup_uart10_rts>, <&qup_uart10_tx>, <&qup_uart10_rx>; 1652 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1653 power-domains = <&rpmhpd SC7280_CX>; 1654 operating-points-v2 = <&qup_opp_table>; 1655 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1656 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1657 interconnect-names = "qup-core", "qup-config"; 1658 status = "disabled"; 1659 }; 1660 1661 i2c11: i2c@a8c000 { 1662 compatible = "qcom,geni-i2c"; 1663 reg = <0 0x00a8c000 0 0x4000>; 1664 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1665 clock-names = "se"; 1666 pinctrl-names = "default"; 1667 pinctrl-0 = <&qup_i2c11_data_clk>; 1668 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1669 #address-cells = <1>; 1670 #size-cells = <0>; 1671 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1672 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1673 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1674 interconnect-names = "qup-core", "qup-config", 1675 "qup-memory"; 1676 power-domains = <&rpmhpd SC7280_CX>; 1677 required-opps = <&rpmhpd_opp_low_svs>; 1678 dmas = <&gpi_dma1 0 3 QCOM_GPI_I2C>, 1679 <&gpi_dma1 1 3 QCOM_GPI_I2C>; 1680 dma-names = "tx", "rx"; 1681 status = "disabled"; 1682 }; 1683 1684 spi11: spi@a8c000 { 1685 compatible = "qcom,geni-spi"; 1686 reg = <0 0x00a8c000 0 0x4000>; 1687 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1688 clock-names = "se"; 1689 pinctrl-names = "default"; 1690 pinctrl-0 = <&qup_spi11_data_clk>, <&qup_spi11_cs>; 1691 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1692 #address-cells = <1>; 1693 #size-cells = <0>; 1694 power-domains = <&rpmhpd SC7280_CX>; 1695 operating-points-v2 = <&qup_opp_table>; 1696 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1697 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1698 interconnect-names = "qup-core", "qup-config"; 1699 dmas = <&gpi_dma1 0 3 QCOM_GPI_SPI>, 1700 <&gpi_dma1 1 3 QCOM_GPI_SPI>; 1701 dma-names = "tx", "rx"; 1702 status = "disabled"; 1703 }; 1704 1705 uart11: serial@a8c000 { 1706 compatible = "qcom,geni-uart"; 1707 reg = <0 0x00a8c000 0 0x4000>; 1708 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1709 clock-names = "se"; 1710 pinctrl-names = "default"; 1711 pinctrl-0 = <&qup_uart11_cts>, <&qup_uart11_rts>, <&qup_uart11_tx>, <&qup_uart11_rx>; 1712 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1713 power-domains = <&rpmhpd SC7280_CX>; 1714 operating-points-v2 = <&qup_opp_table>; 1715 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1716 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1717 interconnect-names = "qup-core", "qup-config"; 1718 status = "disabled"; 1719 }; 1720 1721 i2c12: i2c@a90000 { 1722 compatible = "qcom,geni-i2c"; 1723 reg = <0 0x00a90000 0 0x4000>; 1724 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1725 clock-names = "se"; 1726 pinctrl-names = "default"; 1727 pinctrl-0 = <&qup_i2c12_data_clk>; 1728 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1729 #address-cells = <1>; 1730 #size-cells = <0>; 1731 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1732 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1733 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1734 interconnect-names = "qup-core", "qup-config", 1735 "qup-memory"; 1736 power-domains = <&rpmhpd SC7280_CX>; 1737 required-opps = <&rpmhpd_opp_low_svs>; 1738 dmas = <&gpi_dma1 0 4 QCOM_GPI_I2C>, 1739 <&gpi_dma1 1 4 QCOM_GPI_I2C>; 1740 dma-names = "tx", "rx"; 1741 status = "disabled"; 1742 }; 1743 1744 spi12: spi@a90000 { 1745 compatible = "qcom,geni-spi"; 1746 reg = <0 0x00a90000 0 0x4000>; 1747 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1748 clock-names = "se"; 1749 pinctrl-names = "default"; 1750 pinctrl-0 = <&qup_spi12_data_clk>, <&qup_spi12_cs>; 1751 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1752 #address-cells = <1>; 1753 #size-cells = <0>; 1754 power-domains = <&rpmhpd SC7280_CX>; 1755 operating-points-v2 = <&qup_opp_table>; 1756 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1757 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1758 interconnect-names = "qup-core", "qup-config"; 1759 dmas = <&gpi_dma1 0 4 QCOM_GPI_SPI>, 1760 <&gpi_dma1 1 4 QCOM_GPI_SPI>; 1761 dma-names = "tx", "rx"; 1762 status = "disabled"; 1763 }; 1764 1765 uart12: serial@a90000 { 1766 compatible = "qcom,geni-uart"; 1767 reg = <0 0x00a90000 0 0x4000>; 1768 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1769 clock-names = "se"; 1770 pinctrl-names = "default"; 1771 pinctrl-0 = <&qup_uart12_cts>, <&qup_uart12_rts>, <&qup_uart12_tx>, <&qup_uart12_rx>; 1772 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1773 power-domains = <&rpmhpd SC7280_CX>; 1774 operating-points-v2 = <&qup_opp_table>; 1775 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1776 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1777 interconnect-names = "qup-core", "qup-config"; 1778 status = "disabled"; 1779 }; 1780 1781 i2c13: i2c@a94000 { 1782 compatible = "qcom,geni-i2c"; 1783 reg = <0 0x00a94000 0 0x4000>; 1784 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1785 clock-names = "se"; 1786 pinctrl-names = "default"; 1787 pinctrl-0 = <&qup_i2c13_data_clk>; 1788 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1789 #address-cells = <1>; 1790 #size-cells = <0>; 1791 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1792 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1793 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1794 interconnect-names = "qup-core", "qup-config", 1795 "qup-memory"; 1796 power-domains = <&rpmhpd SC7280_CX>; 1797 required-opps = <&rpmhpd_opp_low_svs>; 1798 dmas = <&gpi_dma1 0 5 QCOM_GPI_I2C>, 1799 <&gpi_dma1 1 5 QCOM_GPI_I2C>; 1800 dma-names = "tx", "rx"; 1801 status = "disabled"; 1802 }; 1803 1804 spi13: spi@a94000 { 1805 compatible = "qcom,geni-spi"; 1806 reg = <0 0x00a94000 0 0x4000>; 1807 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1808 clock-names = "se"; 1809 pinctrl-names = "default"; 1810 pinctrl-0 = <&qup_spi13_data_clk>, <&qup_spi13_cs>; 1811 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1812 #address-cells = <1>; 1813 #size-cells = <0>; 1814 power-domains = <&rpmhpd SC7280_CX>; 1815 operating-points-v2 = <&qup_opp_table>; 1816 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1817 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1818 interconnect-names = "qup-core", "qup-config"; 1819 dmas = <&gpi_dma1 0 5 QCOM_GPI_SPI>, 1820 <&gpi_dma1 1 5 QCOM_GPI_SPI>; 1821 dma-names = "tx", "rx"; 1822 status = "disabled"; 1823 }; 1824 1825 uart13: serial@a94000 { 1826 compatible = "qcom,geni-uart"; 1827 reg = <0 0x00a94000 0 0x4000>; 1828 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1829 clock-names = "se"; 1830 pinctrl-names = "default"; 1831 pinctrl-0 = <&qup_uart13_cts>, <&qup_uart13_rts>, <&qup_uart13_tx>, <&qup_uart13_rx>; 1832 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1833 power-domains = <&rpmhpd SC7280_CX>; 1834 operating-points-v2 = <&qup_opp_table>; 1835 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1836 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1837 interconnect-names = "qup-core", "qup-config"; 1838 status = "disabled"; 1839 }; 1840 1841 i2c14: i2c@a98000 { 1842 compatible = "qcom,geni-i2c"; 1843 reg = <0 0x00a98000 0 0x4000>; 1844 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; 1845 clock-names = "se"; 1846 pinctrl-names = "default"; 1847 pinctrl-0 = <&qup_i2c14_data_clk>; 1848 interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>; 1849 #address-cells = <1>; 1850 #size-cells = <0>; 1851 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1852 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1853 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1854 interconnect-names = "qup-core", "qup-config", 1855 "qup-memory"; 1856 power-domains = <&rpmhpd SC7280_CX>; 1857 required-opps = <&rpmhpd_opp_low_svs>; 1858 dmas = <&gpi_dma1 0 6 QCOM_GPI_I2C>, 1859 <&gpi_dma1 1 6 QCOM_GPI_I2C>; 1860 dma-names = "tx", "rx"; 1861 status = "disabled"; 1862 }; 1863 1864 spi14: spi@a98000 { 1865 compatible = "qcom,geni-spi"; 1866 reg = <0 0x00a98000 0 0x4000>; 1867 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; 1868 clock-names = "se"; 1869 pinctrl-names = "default"; 1870 pinctrl-0 = <&qup_spi14_data_clk>, <&qup_spi14_cs>; 1871 interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>; 1872 #address-cells = <1>; 1873 #size-cells = <0>; 1874 power-domains = <&rpmhpd SC7280_CX>; 1875 operating-points-v2 = <&qup_opp_table>; 1876 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1877 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1878 interconnect-names = "qup-core", "qup-config"; 1879 dmas = <&gpi_dma1 0 6 QCOM_GPI_SPI>, 1880 <&gpi_dma1 1 6 QCOM_GPI_SPI>; 1881 dma-names = "tx", "rx"; 1882 status = "disabled"; 1883 }; 1884 1885 uart14: serial@a98000 { 1886 compatible = "qcom,geni-uart"; 1887 reg = <0 0x00a98000 0 0x4000>; 1888 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; 1889 clock-names = "se"; 1890 pinctrl-names = "default"; 1891 pinctrl-0 = <&qup_uart14_cts>, <&qup_uart14_rts>, <&qup_uart14_tx>, <&qup_uart14_rx>; 1892 interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>; 1893 power-domains = <&rpmhpd SC7280_CX>; 1894 operating-points-v2 = <&qup_opp_table>; 1895 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1896 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1897 interconnect-names = "qup-core", "qup-config"; 1898 status = "disabled"; 1899 }; 1900 1901 i2c15: i2c@a9c000 { 1902 compatible = "qcom,geni-i2c"; 1903 reg = <0 0x00a9c000 0 0x4000>; 1904 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; 1905 clock-names = "se"; 1906 pinctrl-names = "default"; 1907 pinctrl-0 = <&qup_i2c15_data_clk>; 1908 interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>; 1909 #address-cells = <1>; 1910 #size-cells = <0>; 1911 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1912 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>, 1913 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1914 interconnect-names = "qup-core", "qup-config", 1915 "qup-memory"; 1916 power-domains = <&rpmhpd SC7280_CX>; 1917 required-opps = <&rpmhpd_opp_low_svs>; 1918 dmas = <&gpi_dma1 0 7 QCOM_GPI_I2C>, 1919 <&gpi_dma1 1 7 QCOM_GPI_I2C>; 1920 dma-names = "tx", "rx"; 1921 status = "disabled"; 1922 }; 1923 1924 spi15: spi@a9c000 { 1925 compatible = "qcom,geni-spi"; 1926 reg = <0 0x00a9c000 0 0x4000>; 1927 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; 1928 clock-names = "se"; 1929 pinctrl-names = "default"; 1930 pinctrl-0 = <&qup_spi15_data_clk>, <&qup_spi15_cs>; 1931 interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>; 1932 #address-cells = <1>; 1933 #size-cells = <0>; 1934 power-domains = <&rpmhpd SC7280_CX>; 1935 operating-points-v2 = <&qup_opp_table>; 1936 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1937 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1938 interconnect-names = "qup-core", "qup-config"; 1939 dmas = <&gpi_dma1 0 7 QCOM_GPI_SPI>, 1940 <&gpi_dma1 1 7 QCOM_GPI_SPI>; 1941 dma-names = "tx", "rx"; 1942 status = "disabled"; 1943 }; 1944 1945 uart15: serial@a9c000 { 1946 compatible = "qcom,geni-uart"; 1947 reg = <0 0x00a9c000 0 0x4000>; 1948 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; 1949 clock-names = "se"; 1950 pinctrl-names = "default"; 1951 pinctrl-0 = <&qup_uart15_cts>, <&qup_uart15_rts>, <&qup_uart15_tx>, <&qup_uart15_rx>; 1952 interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>; 1953 power-domains = <&rpmhpd SC7280_CX>; 1954 operating-points-v2 = <&qup_opp_table>; 1955 interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, 1956 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>; 1957 interconnect-names = "qup-core", "qup-config"; 1958 status = "disabled"; 1959 }; 1960 }; 1961 1962 cnoc2: interconnect@1500000 { 1963 reg = <0 0x01500000 0 0x1000>; 1964 compatible = "qcom,sc7280-cnoc2"; 1965 #interconnect-cells = <2>; 1966 qcom,bcm-voters = <&apps_bcm_voter>; 1967 }; 1968 1969 cnoc3: interconnect@1502000 { 1970 reg = <0 0x01502000 0 0x1000>; 1971 compatible = "qcom,sc7280-cnoc3"; 1972 #interconnect-cells = <2>; 1973 qcom,bcm-voters = <&apps_bcm_voter>; 1974 }; 1975 1976 mc_virt: interconnect@1580000 { 1977 reg = <0 0x01580000 0 0x4>; 1978 compatible = "qcom,sc7280-mc-virt"; 1979 #interconnect-cells = <2>; 1980 qcom,bcm-voters = <&apps_bcm_voter>; 1981 }; 1982 1983 system_noc: interconnect@1680000 { 1984 reg = <0 0x01680000 0 0x15480>; 1985 compatible = "qcom,sc7280-system-noc"; 1986 #interconnect-cells = <2>; 1987 qcom,bcm-voters = <&apps_bcm_voter>; 1988 }; 1989 1990 aggre1_noc: interconnect@16e0000 { 1991 compatible = "qcom,sc7280-aggre1-noc"; 1992 reg = <0 0x016e0000 0 0x1c080>; 1993 #interconnect-cells = <2>; 1994 qcom,bcm-voters = <&apps_bcm_voter>; 1995 }; 1996 1997 aggre2_noc: interconnect@1700000 { 1998 reg = <0 0x01700000 0 0x2b080>; 1999 compatible = "qcom,sc7280-aggre2-noc"; 2000 #interconnect-cells = <2>; 2001 qcom,bcm-voters = <&apps_bcm_voter>; 2002 }; 2003 2004 mmss_noc: interconnect@1740000 { 2005 reg = <0 0x01740000 0 0x1e080>; 2006 compatible = "qcom,sc7280-mmss-noc"; 2007 #interconnect-cells = <2>; 2008 qcom,bcm-voters = <&apps_bcm_voter>; 2009 }; 2010 2011 wifi: wifi@17a10040 { 2012 compatible = "qcom,wcn6750-wifi"; 2013 reg = <0 0x17a10040 0 0x0>; 2014 iommus = <&apps_smmu 0x1c00 0x1>; 2015 interrupts = <GIC_SPI 768 IRQ_TYPE_EDGE_RISING>, 2016 <GIC_SPI 769 IRQ_TYPE_EDGE_RISING>, 2017 <GIC_SPI 770 IRQ_TYPE_EDGE_RISING>, 2018 <GIC_SPI 771 IRQ_TYPE_EDGE_RISING>, 2019 <GIC_SPI 772 IRQ_TYPE_EDGE_RISING>, 2020 <GIC_SPI 773 IRQ_TYPE_EDGE_RISING>, 2021 <GIC_SPI 774 IRQ_TYPE_EDGE_RISING>, 2022 <GIC_SPI 775 IRQ_TYPE_EDGE_RISING>, 2023 <GIC_SPI 776 IRQ_TYPE_EDGE_RISING>, 2024 <GIC_SPI 777 IRQ_TYPE_EDGE_RISING>, 2025 <GIC_SPI 778 IRQ_TYPE_EDGE_RISING>, 2026 <GIC_SPI 779 IRQ_TYPE_EDGE_RISING>, 2027 <GIC_SPI 780 IRQ_TYPE_EDGE_RISING>, 2028 <GIC_SPI 781 IRQ_TYPE_EDGE_RISING>, 2029 <GIC_SPI 782 IRQ_TYPE_EDGE_RISING>, 2030 <GIC_SPI 783 IRQ_TYPE_EDGE_RISING>, 2031 <GIC_SPI 784 IRQ_TYPE_EDGE_RISING>, 2032 <GIC_SPI 785 IRQ_TYPE_EDGE_RISING>, 2033 <GIC_SPI 786 IRQ_TYPE_EDGE_RISING>, 2034 <GIC_SPI 787 IRQ_TYPE_EDGE_RISING>, 2035 <GIC_SPI 788 IRQ_TYPE_EDGE_RISING>, 2036 <GIC_SPI 789 IRQ_TYPE_EDGE_RISING>, 2037 <GIC_SPI 790 IRQ_TYPE_EDGE_RISING>, 2038 <GIC_SPI 791 IRQ_TYPE_EDGE_RISING>, 2039 <GIC_SPI 792 IRQ_TYPE_EDGE_RISING>, 2040 <GIC_SPI 793 IRQ_TYPE_EDGE_RISING>, 2041 <GIC_SPI 794 IRQ_TYPE_EDGE_RISING>, 2042 <GIC_SPI 795 IRQ_TYPE_EDGE_RISING>, 2043 <GIC_SPI 796 IRQ_TYPE_EDGE_RISING>, 2044 <GIC_SPI 797 IRQ_TYPE_EDGE_RISING>, 2045 <GIC_SPI 798 IRQ_TYPE_EDGE_RISING>, 2046 <GIC_SPI 799 IRQ_TYPE_EDGE_RISING>; 2047 qcom,rproc = <&remoteproc_wpss>; 2048 memory-region = <&wlan_fw_mem>, <&wlan_ce_mem>; 2049 status = "disabled"; 2050 qcom,smem-states = <&wlan_smp2p_out 0>; 2051 qcom,smem-state-names = "wlan-smp2p-out"; 2052 }; 2053 2054 pcie1: pci@1c08000 { 2055 compatible = "qcom,pcie-sc7280"; 2056 reg = <0 0x01c08000 0 0x3000>, 2057 <0 0x40000000 0 0xf1d>, 2058 <0 0x40000f20 0 0xa8>, 2059 <0 0x40001000 0 0x1000>, 2060 <0 0x40100000 0 0x100000>; 2061 2062 reg-names = "parf", "dbi", "elbi", "atu", "config"; 2063 device_type = "pci"; 2064 linux,pci-domain = <1>; 2065 bus-range = <0x00 0xff>; 2066 num-lanes = <2>; 2067 2068 #address-cells = <3>; 2069 #size-cells = <2>; 2070 2071 ranges = <0x01000000 0x0 0x40200000 0x0 0x40200000 0x0 0x100000>, 2072 <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1fd00000>; 2073 2074 interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>; 2075 interrupt-names = "msi"; 2076 #interrupt-cells = <1>; 2077 interrupt-map-mask = <0 0 0 0x7>; 2078 interrupt-map = <0 0 0 1 &intc 0 0 0 434 IRQ_TYPE_LEVEL_HIGH>, 2079 <0 0 0 2 &intc 0 0 0 435 IRQ_TYPE_LEVEL_HIGH>, 2080 <0 0 0 3 &intc 0 0 0 438 IRQ_TYPE_LEVEL_HIGH>, 2081 <0 0 0 4 &intc 0 0 0 439 IRQ_TYPE_LEVEL_HIGH>; 2082 2083 clocks = <&gcc GCC_PCIE_1_PIPE_CLK>, 2084 <&gcc GCC_PCIE_1_PIPE_CLK_SRC>, 2085 <&pcie1_lane>, 2086 <&rpmhcc RPMH_CXO_CLK>, 2087 <&gcc GCC_PCIE_1_AUX_CLK>, 2088 <&gcc GCC_PCIE_1_CFG_AHB_CLK>, 2089 <&gcc GCC_PCIE_1_MSTR_AXI_CLK>, 2090 <&gcc GCC_PCIE_1_SLV_AXI_CLK>, 2091 <&gcc GCC_PCIE_1_SLV_Q2A_AXI_CLK>, 2092 <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>, 2093 <&gcc GCC_DDRSS_PCIE_SF_CLK>, 2094 <&gcc GCC_AGGRE_NOC_PCIE_CENTER_SF_AXI_CLK>, 2095 <&gcc GCC_AGGRE_NOC_PCIE_1_AXI_CLK>; 2096 2097 clock-names = "pipe", 2098 "pipe_mux", 2099 "phy_pipe", 2100 "ref", 2101 "aux", 2102 "cfg", 2103 "bus_master", 2104 "bus_slave", 2105 "slave_q2a", 2106 "tbu", 2107 "ddrss_sf_tbu", 2108 "aggre0", 2109 "aggre1"; 2110 2111 assigned-clocks = <&gcc GCC_PCIE_1_AUX_CLK>; 2112 assigned-clock-rates = <19200000>; 2113 2114 resets = <&gcc GCC_PCIE_1_BCR>; 2115 reset-names = "pci"; 2116 2117 power-domains = <&gcc GCC_PCIE_1_GDSC>; 2118 2119 phys = <&pcie1_lane>; 2120 phy-names = "pciephy"; 2121 2122 pinctrl-names = "default"; 2123 pinctrl-0 = <&pcie1_clkreq_n>; 2124 2125 iommus = <&apps_smmu 0x1c80 0x1>; 2126 2127 iommu-map = <0x0 &apps_smmu 0x1c80 0x1>, 2128 <0x100 &apps_smmu 0x1c81 0x1>; 2129 2130 status = "disabled"; 2131 }; 2132 2133 pcie1_phy: phy@1c0e000 { 2134 compatible = "qcom,sm8250-qmp-gen3x2-pcie-phy"; 2135 reg = <0 0x01c0e000 0 0x1c0>; 2136 #address-cells = <2>; 2137 #size-cells = <2>; 2138 ranges; 2139 clocks = <&gcc GCC_PCIE_1_AUX_CLK>, 2140 <&gcc GCC_PCIE_1_CFG_AHB_CLK>, 2141 <&gcc GCC_PCIE_CLKREF_EN>, 2142 <&gcc GCC_PCIE1_PHY_RCHNG_CLK>; 2143 clock-names = "aux", "cfg_ahb", "ref", "refgen"; 2144 2145 resets = <&gcc GCC_PCIE_1_PHY_BCR>; 2146 reset-names = "phy"; 2147 2148 assigned-clocks = <&gcc GCC_PCIE1_PHY_RCHNG_CLK>; 2149 assigned-clock-rates = <100000000>; 2150 2151 status = "disabled"; 2152 2153 pcie1_lane: phy@1c0e200 { 2154 reg = <0 0x01c0e200 0 0x170>, 2155 <0 0x01c0e400 0 0x200>, 2156 <0 0x01c0ea00 0 0x1f0>, 2157 <0 0x01c0e600 0 0x170>, 2158 <0 0x01c0e800 0 0x200>, 2159 <0 0x01c0ee00 0 0xf4>; 2160 clocks = <&gcc GCC_PCIE_1_PIPE_CLK>; 2161 clock-names = "pipe0"; 2162 2163 #phy-cells = <0>; 2164 #clock-cells = <0>; 2165 clock-output-names = "pcie_1_pipe_clk"; 2166 }; 2167 }; 2168 2169 ipa: ipa@1e40000 { 2170 compatible = "qcom,sc7280-ipa"; 2171 2172 iommus = <&apps_smmu 0x480 0x0>, 2173 <&apps_smmu 0x482 0x0>; 2174 reg = <0 0x1e40000 0 0x8000>, 2175 <0 0x1e50000 0 0x4ad0>, 2176 <0 0x1e04000 0 0x23000>; 2177 reg-names = "ipa-reg", 2178 "ipa-shared", 2179 "gsi"; 2180 2181 interrupts-extended = <&intc GIC_SPI 654 IRQ_TYPE_EDGE_RISING>, 2182 <&intc GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>, 2183 <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 2184 <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>; 2185 interrupt-names = "ipa", 2186 "gsi", 2187 "ipa-clock-query", 2188 "ipa-setup-ready"; 2189 2190 clocks = <&rpmhcc RPMH_IPA_CLK>; 2191 clock-names = "core"; 2192 2193 interconnects = <&aggre2_noc MASTER_IPA 0 &mc_virt SLAVE_EBI1 0>, 2194 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_IPA_CFG 0>; 2195 interconnect-names = "memory", 2196 "config"; 2197 2198 qcom,qmp = <&aoss_qmp>; 2199 2200 qcom,smem-states = <&ipa_smp2p_out 0>, 2201 <&ipa_smp2p_out 1>; 2202 qcom,smem-state-names = "ipa-clock-enabled-valid", 2203 "ipa-clock-enabled"; 2204 2205 status = "disabled"; 2206 }; 2207 2208 tcsr_mutex: hwlock@1f40000 { 2209 compatible = "qcom,tcsr-mutex"; 2210 reg = <0 0x01f40000 0 0x20000>; 2211 #hwlock-cells = <1>; 2212 }; 2213 2214 tcsr_1: syscon@1f60000 { 2215 compatible = "qcom,sc7280-tcsr", "syscon"; 2216 reg = <0 0x01f60000 0 0x20000>; 2217 }; 2218 2219 tcsr_2: syscon@1fc0000 { 2220 compatible = "qcom,sc7280-tcsr", "syscon"; 2221 reg = <0 0x01fc0000 0 0x30000>; 2222 }; 2223 2224 lpasscc: lpasscc@3000000 { 2225 compatible = "qcom,sc7280-lpasscc"; 2226 reg = <0 0x03000000 0 0x40>, 2227 <0 0x03c04000 0 0x4>; 2228 reg-names = "qdsp6ss", "top_cc"; 2229 clocks = <&gcc GCC_CFG_NOC_LPASS_CLK>; 2230 clock-names = "iface"; 2231 #clock-cells = <1>; 2232 }; 2233 2234 lpass_rx_macro: codec@3200000 { 2235 compatible = "qcom,sc7280-lpass-rx-macro"; 2236 reg = <0 0x03200000 0 0x1000>; 2237 2238 pinctrl-names = "default"; 2239 pinctrl-0 = <&lpass_rx_swr_clk>, <&lpass_rx_swr_data>; 2240 2241 clocks = <&lpass_aon LPASS_AON_CC_TX_MCLK_CLK>, 2242 <&lpass_aon LPASS_AON_CC_TX_MCLK_2X_CLK>, 2243 <&lpass_va_macro>; 2244 clock-names = "mclk", "npl", "fsgen"; 2245 2246 power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>, 2247 <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>; 2248 power-domain-names = "macro", "dcodec"; 2249 2250 #clock-cells = <0>; 2251 #sound-dai-cells = <1>; 2252 2253 status = "disabled"; 2254 }; 2255 2256 swr0: soundwire@3210000 { 2257 compatible = "qcom,soundwire-v1.6.0"; 2258 reg = <0 0x03210000 0 0x2000>; 2259 2260 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 2261 clocks = <&lpass_rx_macro>; 2262 clock-names = "iface"; 2263 2264 qcom,din-ports = <0>; 2265 qcom,dout-ports = <5>; 2266 2267 resets = <&lpass_audiocc LPASS_AUDIO_SWR_RX_CGCR>; 2268 reset-names = "swr_audio_cgcr"; 2269 2270 qcom,ports-word-length = /bits/ 8 <0x01 0x07 0x04 0xff 0xff>; 2271 qcom,ports-sinterval-low = /bits/ 8 <0x03 0x3f 0x1f 0x03 0x03>; 2272 qcom,ports-offset1 = /bits/ 8 <0x00 0x00 0x0b 0x01 0x01>; 2273 qcom,ports-offset2 = /bits/ 8 <0x00 0x00 0x0b 0x00 0x00>; 2274 qcom,ports-lane-control = /bits/ 8 <0x01 0x00 0x00 0x00 0x00>; 2275 qcom,ports-block-pack-mode = /bits/ 8 <0xff 0x00 0x01 0xff 0xff>; 2276 qcom,ports-hstart = /bits/ 8 <0xff 0x03 0xff 0xff 0xff>; 2277 qcom,ports-hstop = /bits/ 8 <0xff 0x06 0xff 0xff 0xff>; 2278 qcom,ports-block-group-count = /bits/ 8 <0xff 0xff 0xff 0xff 0x00>; 2279 2280 #sound-dai-cells = <1>; 2281 #address-cells = <2>; 2282 #size-cells = <0>; 2283 2284 status = "disabled"; 2285 }; 2286 2287 lpass_tx_macro: codec@3220000 { 2288 compatible = "qcom,sc7280-lpass-tx-macro"; 2289 reg = <0 0x03220000 0 0x1000>; 2290 2291 pinctrl-names = "default"; 2292 pinctrl-0 = <&lpass_tx_swr_clk>, <&lpass_tx_swr_data>; 2293 2294 clocks = <&lpass_aon LPASS_AON_CC_TX_MCLK_CLK>, 2295 <&lpass_aon LPASS_AON_CC_TX_MCLK_2X_CLK>, 2296 <&lpass_va_macro>; 2297 clock-names = "mclk", "npl", "fsgen"; 2298 2299 power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>, 2300 <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>; 2301 power-domain-names = "macro", "dcodec"; 2302 2303 #clock-cells = <0>; 2304 #sound-dai-cells = <1>; 2305 2306 status = "disabled"; 2307 }; 2308 2309 swr1: soundwire@3230000 { 2310 compatible = "qcom,soundwire-v1.6.0"; 2311 reg = <0 0x03230000 0 0x2000>; 2312 2313 interrupts-extended = <&intc GIC_SPI 496 IRQ_TYPE_LEVEL_HIGH>, 2314 <&pdc 130 IRQ_TYPE_LEVEL_HIGH>; 2315 clocks = <&lpass_tx_macro>; 2316 clock-names = "iface"; 2317 2318 qcom,din-ports = <3>; 2319 qcom,dout-ports = <0>; 2320 2321 resets = <&lpass_audiocc LPASS_AUDIO_SWR_TX_CGCR>; 2322 reset-names = "swr_audio_cgcr"; 2323 2324 qcom,ports-sinterval-low = /bits/ 8 <0x01 0x03 0x03>; 2325 qcom,ports-offset1 = /bits/ 8 <0x01 0x00 0x02>; 2326 qcom,ports-offset2 = /bits/ 8 <0x00 0x00 0x00>; 2327 qcom,ports-hstart = /bits/ 8 <0xff 0xff 0xff>; 2328 qcom,ports-hstop = /bits/ 8 <0xff 0xff 0xff>; 2329 qcom,ports-word-length = /bits/ 8 <0xff 0x00 0xff>; 2330 qcom,ports-block-pack-mode = /bits/ 8 <0xff 0xff 0xff>; 2331 qcom,ports-block-group-count = /bits/ 8 <0xff 0xff 0xff>; 2332 qcom,ports-lane-control = /bits/ 8 <0x00 0x01 0x00>; 2333 2334 #sound-dai-cells = <1>; 2335 #address-cells = <2>; 2336 #size-cells = <0>; 2337 2338 status = "disabled"; 2339 }; 2340 2341 lpass_audiocc: clock-controller@3300000 { 2342 compatible = "qcom,sc7280-lpassaudiocc"; 2343 reg = <0 0x03300000 0 0x30000>, 2344 <0 0x032a9000 0 0x1000>; 2345 clocks = <&rpmhcc RPMH_CXO_CLK>, 2346 <&lpass_aon LPASS_AON_CC_MAIN_RCG_CLK_SRC>; 2347 clock-names = "bi_tcxo", "lpass_aon_cc_main_rcg_clk_src"; 2348 power-domains = <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>; 2349 #clock-cells = <1>; 2350 #power-domain-cells = <1>; 2351 #reset-cells = <1>; 2352 }; 2353 2354 lpass_va_macro: codec@3370000 { 2355 compatible = "qcom,sc7280-lpass-va-macro"; 2356 reg = <0 0x03370000 0 0x1000>; 2357 2358 pinctrl-names = "default"; 2359 pinctrl-0 = <&lpass_dmic01_clk>, <&lpass_dmic01_data>; 2360 2361 clocks = <&lpass_aon LPASS_AON_CC_TX_MCLK_CLK>; 2362 clock-names = "mclk"; 2363 2364 power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>, 2365 <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>; 2366 power-domain-names = "macro", "dcodec"; 2367 2368 #clock-cells = <0>; 2369 #sound-dai-cells = <1>; 2370 2371 status = "disabled"; 2372 }; 2373 2374 lpass_aon: clock-controller@3380000 { 2375 compatible = "qcom,sc7280-lpassaoncc"; 2376 reg = <0 0x03380000 0 0x30000>; 2377 clocks = <&rpmhcc RPMH_CXO_CLK>, 2378 <&rpmhcc RPMH_CXO_CLK_A>, 2379 <&lpass_core LPASS_CORE_CC_CORE_CLK>; 2380 clock-names = "bi_tcxo", "bi_tcxo_ao", "iface"; 2381 #clock-cells = <1>; 2382 #power-domain-cells = <1>; 2383 }; 2384 2385 lpass_core: clock-controller@3900000 { 2386 compatible = "qcom,sc7280-lpasscorecc"; 2387 reg = <0 0x03900000 0 0x50000>; 2388 clocks = <&rpmhcc RPMH_CXO_CLK>; 2389 clock-names = "bi_tcxo"; 2390 power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>; 2391 #clock-cells = <1>; 2392 #power-domain-cells = <1>; 2393 }; 2394 2395 lpass_cpu: audio@3987000 { 2396 compatible = "qcom,sc7280-lpass-cpu"; 2397 2398 reg = <0 0x03987000 0 0x68000>, 2399 <0 0x03b00000 0 0x29000>, 2400 <0 0x03260000 0 0xc000>, 2401 <0 0x03280000 0 0x29000>, 2402 <0 0x03340000 0 0x29000>, 2403 <0 0x0336c000 0 0x3000>; 2404 reg-names = "lpass-hdmiif", 2405 "lpass-lpaif", 2406 "lpass-rxtx-cdc-dma-lpm", 2407 "lpass-rxtx-lpaif", 2408 "lpass-va-lpaif", 2409 "lpass-va-cdc-dma-lpm"; 2410 2411 iommus = <&apps_smmu 0x1820 0>, 2412 <&apps_smmu 0x1821 0>, 2413 <&apps_smmu 0x1832 0>; 2414 2415 power-domains = <&rpmhpd SC7280_LCX>; 2416 power-domain-names = "lcx"; 2417 required-opps = <&rpmhpd_opp_nom>; 2418 2419 clocks = <&lpass_aon LPASS_AON_CC_AUDIO_HM_H_CLK>, 2420 <&lpass_core LPASS_CORE_CC_EXT_MCLK0_CLK>, 2421 <&lpass_core LPASS_CORE_CC_SYSNOC_MPORT_CORE_CLK>, 2422 <&lpass_core LPASS_CORE_CC_EXT_IF0_IBIT_CLK>, 2423 <&lpass_core LPASS_CORE_CC_EXT_IF1_IBIT_CLK>, 2424 <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM_CLK>, 2425 <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM0_CLK>, 2426 <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM1_CLK>, 2427 <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM2_CLK>, 2428 <&lpass_aon LPASS_AON_CC_VA_MEM0_CLK>; 2429 clock-names = "aon_cc_audio_hm_h", 2430 "audio_cc_ext_mclk0", 2431 "core_cc_sysnoc_mport_core", 2432 "core_cc_ext_if0_ibit", 2433 "core_cc_ext_if1_ibit", 2434 "audio_cc_codec_mem", 2435 "audio_cc_codec_mem0", 2436 "audio_cc_codec_mem1", 2437 "audio_cc_codec_mem2", 2438 "aon_cc_va_mem0"; 2439 2440 #sound-dai-cells = <1>; 2441 #address-cells = <1>; 2442 #size-cells = <0>; 2443 2444 interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>, 2445 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>, 2446 <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>, 2447 <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>; 2448 interrupt-names = "lpass-irq-lpaif", 2449 "lpass-irq-hdmi", 2450 "lpass-irq-vaif", 2451 "lpass-irq-rxtxif"; 2452 2453 status = "disabled"; 2454 }; 2455 2456 lpass_hm: clock-controller@3c00000 { 2457 compatible = "qcom,sc7280-lpasshm"; 2458 reg = <0 0x3c00000 0 0x28>; 2459 clocks = <&rpmhcc RPMH_CXO_CLK>; 2460 clock-names = "bi_tcxo"; 2461 #clock-cells = <1>; 2462 #power-domain-cells = <1>; 2463 }; 2464 2465 lpass_ag_noc: interconnect@3c40000 { 2466 reg = <0 0x03c40000 0 0xf080>; 2467 compatible = "qcom,sc7280-lpass-ag-noc"; 2468 #interconnect-cells = <2>; 2469 qcom,bcm-voters = <&apps_bcm_voter>; 2470 }; 2471 2472 lpass_tlmm: pinctrl@33c0000 { 2473 compatible = "qcom,sc7280-lpass-lpi-pinctrl"; 2474 reg = <0 0x033c0000 0x0 0x20000>, 2475 <0 0x03550000 0x0 0x10000>; 2476 qcom,adsp-bypass-mode; 2477 gpio-controller; 2478 #gpio-cells = <2>; 2479 gpio-ranges = <&lpass_tlmm 0 0 15>; 2480 2481 lpass_dmic01_clk: dmic01-clk-state { 2482 pins = "gpio6"; 2483 function = "dmic1_clk"; 2484 }; 2485 2486 lpass_dmic01_data: dmic01-data-state { 2487 pins = "gpio7"; 2488 function = "dmic1_data"; 2489 }; 2490 2491 lpass_dmic23_clk: dmic23-clk-state { 2492 pins = "gpio8"; 2493 function = "dmic2_clk"; 2494 }; 2495 2496 lpass_dmic23_data: dmic23-data-state { 2497 pins = "gpio9"; 2498 function = "dmic2_data"; 2499 }; 2500 2501 lpass_rx_swr_clk: rx-swr-clk-state { 2502 pins = "gpio3"; 2503 function = "swr_rx_clk"; 2504 }; 2505 2506 lpass_rx_swr_data: rx-swr-data-state { 2507 pins = "gpio4", "gpio5"; 2508 function = "swr_rx_data"; 2509 }; 2510 2511 lpass_tx_swr_clk: tx-swr-clk-state { 2512 pins = "gpio0"; 2513 function = "swr_tx_clk"; 2514 }; 2515 2516 lpass_tx_swr_data: tx-swr-data-state { 2517 pins = "gpio1", "gpio2", "gpio14"; 2518 function = "swr_tx_data"; 2519 }; 2520 }; 2521 2522 gpu: gpu@3d00000 { 2523 compatible = "qcom,adreno-635.0", "qcom,adreno"; 2524 reg = <0 0x03d00000 0 0x40000>, 2525 <0 0x03d9e000 0 0x1000>, 2526 <0 0x03d61000 0 0x800>; 2527 reg-names = "kgsl_3d0_reg_memory", 2528 "cx_mem", 2529 "cx_dbgc"; 2530 interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>; 2531 iommus = <&adreno_smmu 0 0x401>; 2532 operating-points-v2 = <&gpu_opp_table>; 2533 qcom,gmu = <&gmu>; 2534 interconnects = <&gem_noc MASTER_GFX3D 0 &mc_virt SLAVE_EBI1 0>; 2535 interconnect-names = "gfx-mem"; 2536 #cooling-cells = <2>; 2537 2538 nvmem-cells = <&gpu_speed_bin>; 2539 nvmem-cell-names = "speed_bin"; 2540 2541 gpu_opp_table: opp-table { 2542 compatible = "operating-points-v2"; 2543 2544 opp-315000000 { 2545 opp-hz = /bits/ 64 <315000000>; 2546 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 2547 opp-peak-kBps = <1804000>; 2548 opp-supported-hw = <0x03>; 2549 }; 2550 2551 opp-450000000 { 2552 opp-hz = /bits/ 64 <450000000>; 2553 opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 2554 opp-peak-kBps = <4068000>; 2555 opp-supported-hw = <0x03>; 2556 }; 2557 2558 /* Only applicable for SKUs which has 550Mhz as Fmax */ 2559 opp-550000000-0 { 2560 opp-hz = /bits/ 64 <550000000>; 2561 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 2562 opp-peak-kBps = <8368000>; 2563 opp-supported-hw = <0x01>; 2564 }; 2565 2566 opp-550000000-1 { 2567 opp-hz = /bits/ 64 <550000000>; 2568 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 2569 opp-peak-kBps = <6832000>; 2570 opp-supported-hw = <0x02>; 2571 }; 2572 2573 opp-608000000 { 2574 opp-hz = /bits/ 64 <608000000>; 2575 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>; 2576 opp-peak-kBps = <8368000>; 2577 opp-supported-hw = <0x02>; 2578 }; 2579 2580 opp-700000000 { 2581 opp-hz = /bits/ 64 <700000000>; 2582 opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 2583 opp-peak-kBps = <8532000>; 2584 opp-supported-hw = <0x02>; 2585 }; 2586 2587 opp-812000000 { 2588 opp-hz = /bits/ 64 <812000000>; 2589 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 2590 opp-peak-kBps = <8532000>; 2591 opp-supported-hw = <0x02>; 2592 }; 2593 2594 opp-840000000 { 2595 opp-hz = /bits/ 64 <840000000>; 2596 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 2597 opp-peak-kBps = <8532000>; 2598 opp-supported-hw = <0x02>; 2599 }; 2600 2601 opp-900000000 { 2602 opp-hz = /bits/ 64 <900000000>; 2603 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 2604 opp-peak-kBps = <8532000>; 2605 opp-supported-hw = <0x02>; 2606 }; 2607 }; 2608 }; 2609 2610 gmu: gmu@3d6a000 { 2611 compatible = "qcom,adreno-gmu-635.0", "qcom,adreno-gmu"; 2612 reg = <0 0x03d6a000 0 0x34000>, 2613 <0 0x3de0000 0 0x10000>, 2614 <0 0x0b290000 0 0x10000>; 2615 reg-names = "gmu", "rscc", "gmu_pdc"; 2616 interrupts = <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 2617 <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 2618 interrupt-names = "hfi", "gmu"; 2619 clocks = <&gpucc GPU_CC_CX_GMU_CLK>, 2620 <&gpucc GPU_CC_CXO_CLK>, 2621 <&gcc GCC_DDRSS_GPU_AXI_CLK>, 2622 <&gcc GCC_GPU_MEMNOC_GFX_CLK>, 2623 <&gpucc GPU_CC_AHB_CLK>, 2624 <&gpucc GPU_CC_HUB_CX_INT_CLK>, 2625 <&gpucc GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK>; 2626 clock-names = "gmu", 2627 "cxo", 2628 "axi", 2629 "memnoc", 2630 "ahb", 2631 "hub", 2632 "smmu_vote"; 2633 power-domains = <&gpucc GPU_CC_CX_GDSC>, 2634 <&gpucc GPU_CC_GX_GDSC>; 2635 power-domain-names = "cx", 2636 "gx"; 2637 iommus = <&adreno_smmu 5 0x400>; 2638 operating-points-v2 = <&gmu_opp_table>; 2639 2640 gmu_opp_table: opp-table { 2641 compatible = "operating-points-v2"; 2642 2643 opp-200000000 { 2644 opp-hz = /bits/ 64 <200000000>; 2645 opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 2646 }; 2647 }; 2648 }; 2649 2650 gpucc: clock-controller@3d90000 { 2651 compatible = "qcom,sc7280-gpucc"; 2652 reg = <0 0x03d90000 0 0x9000>; 2653 clocks = <&rpmhcc RPMH_CXO_CLK>, 2654 <&gcc GCC_GPU_GPLL0_CLK_SRC>, 2655 <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>; 2656 clock-names = "bi_tcxo", 2657 "gcc_gpu_gpll0_clk_src", 2658 "gcc_gpu_gpll0_div_clk_src"; 2659 #clock-cells = <1>; 2660 #reset-cells = <1>; 2661 #power-domain-cells = <1>; 2662 }; 2663 2664 dma@117f000 { 2665 compatible = "qcom,sc7280-dcc", "qcom,dcc"; 2666 reg = <0x0 0x0117f000 0x0 0x1000>, 2667 <0x0 0x01112000 0x0 0x6000>; 2668 }; 2669 2670 adreno_smmu: iommu@3da0000 { 2671 compatible = "qcom,sc7280-smmu-500", "qcom,adreno-smmu", "arm,mmu-500"; 2672 reg = <0 0x03da0000 0 0x20000>; 2673 #iommu-cells = <2>; 2674 #global-interrupts = <2>; 2675 interrupts = <GIC_SPI 673 IRQ_TYPE_LEVEL_HIGH>, 2676 <GIC_SPI 675 IRQ_TYPE_LEVEL_HIGH>, 2677 <GIC_SPI 678 IRQ_TYPE_LEVEL_HIGH>, 2678 <GIC_SPI 679 IRQ_TYPE_LEVEL_HIGH>, 2679 <GIC_SPI 680 IRQ_TYPE_LEVEL_HIGH>, 2680 <GIC_SPI 681 IRQ_TYPE_LEVEL_HIGH>, 2681 <GIC_SPI 682 IRQ_TYPE_LEVEL_HIGH>, 2682 <GIC_SPI 683 IRQ_TYPE_LEVEL_HIGH>, 2683 <GIC_SPI 684 IRQ_TYPE_LEVEL_HIGH>, 2684 <GIC_SPI 685 IRQ_TYPE_LEVEL_HIGH>, 2685 <GIC_SPI 686 IRQ_TYPE_LEVEL_HIGH>, 2686 <GIC_SPI 687 IRQ_TYPE_LEVEL_HIGH>; 2687 2688 clocks = <&gcc GCC_GPU_MEMNOC_GFX_CLK>, 2689 <&gcc GCC_GPU_SNOC_DVM_GFX_CLK>, 2690 <&gpucc GPU_CC_AHB_CLK>, 2691 <&gpucc GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK>, 2692 <&gpucc GPU_CC_CX_GMU_CLK>, 2693 <&gpucc GPU_CC_HUB_CX_INT_CLK>, 2694 <&gpucc GPU_CC_HUB_AON_CLK>; 2695 clock-names = "gcc_gpu_memnoc_gfx_clk", 2696 "gcc_gpu_snoc_dvm_gfx_clk", 2697 "gpu_cc_ahb_clk", 2698 "gpu_cc_hlos1_vote_gpu_smmu_clk", 2699 "gpu_cc_cx_gmu_clk", 2700 "gpu_cc_hub_cx_int_clk", 2701 "gpu_cc_hub_aon_clk"; 2702 2703 power-domains = <&gpucc GPU_CC_CX_GDSC>; 2704 }; 2705 2706 remoteproc_mpss: remoteproc@4080000 { 2707 compatible = "qcom,sc7280-mpss-pas"; 2708 reg = <0 0x04080000 0 0x10000>, <0 0x04180000 0 0x48>; 2709 reg-names = "qdsp6", "rmb"; 2710 2711 interrupts-extended = <&intc GIC_SPI 264 IRQ_TYPE_EDGE_RISING>, 2712 <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 2713 <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 2714 <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 2715 <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 2716 <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 2717 interrupt-names = "wdog", "fatal", "ready", "handover", 2718 "stop-ack", "shutdown-ack"; 2719 2720 clocks = <&rpmhcc RPMH_CXO_CLK>; 2721 clock-names = "xo"; 2722 2723 power-domains = <&rpmhpd SC7280_CX>, 2724 <&rpmhpd SC7280_MSS>; 2725 power-domain-names = "cx", "mss"; 2726 2727 memory-region = <&mpss_mem>; 2728 2729 qcom,qmp = <&aoss_qmp>; 2730 2731 qcom,smem-states = <&modem_smp2p_out 0>; 2732 qcom,smem-state-names = "stop"; 2733 2734 status = "disabled"; 2735 2736 glink-edge { 2737 interrupts-extended = <&ipcc IPCC_CLIENT_MPSS 2738 IPCC_MPROC_SIGNAL_GLINK_QMP 2739 IRQ_TYPE_EDGE_RISING>; 2740 mboxes = <&ipcc IPCC_CLIENT_MPSS 2741 IPCC_MPROC_SIGNAL_GLINK_QMP>; 2742 label = "modem"; 2743 qcom,remote-pid = <1>; 2744 }; 2745 }; 2746 2747 stm@6002000 { 2748 compatible = "arm,coresight-stm", "arm,primecell"; 2749 reg = <0 0x06002000 0 0x1000>, 2750 <0 0x16280000 0 0x180000>; 2751 reg-names = "stm-base", "stm-stimulus-base"; 2752 2753 clocks = <&aoss_qmp>; 2754 clock-names = "apb_pclk"; 2755 2756 out-ports { 2757 port { 2758 stm_out: endpoint { 2759 remote-endpoint = <&funnel0_in7>; 2760 }; 2761 }; 2762 }; 2763 }; 2764 2765 funnel@6041000 { 2766 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2767 reg = <0 0x06041000 0 0x1000>; 2768 2769 clocks = <&aoss_qmp>; 2770 clock-names = "apb_pclk"; 2771 2772 out-ports { 2773 port { 2774 funnel0_out: endpoint { 2775 remote-endpoint = <&merge_funnel_in0>; 2776 }; 2777 }; 2778 }; 2779 2780 in-ports { 2781 #address-cells = <1>; 2782 #size-cells = <0>; 2783 2784 port@7 { 2785 reg = <7>; 2786 funnel0_in7: endpoint { 2787 remote-endpoint = <&stm_out>; 2788 }; 2789 }; 2790 }; 2791 }; 2792 2793 funnel@6042000 { 2794 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2795 reg = <0 0x06042000 0 0x1000>; 2796 2797 clocks = <&aoss_qmp>; 2798 clock-names = "apb_pclk"; 2799 2800 out-ports { 2801 port { 2802 funnel1_out: endpoint { 2803 remote-endpoint = <&merge_funnel_in1>; 2804 }; 2805 }; 2806 }; 2807 2808 in-ports { 2809 #address-cells = <1>; 2810 #size-cells = <0>; 2811 2812 port@4 { 2813 reg = <4>; 2814 funnel1_in4: endpoint { 2815 remote-endpoint = <&apss_merge_funnel_out>; 2816 }; 2817 }; 2818 }; 2819 }; 2820 2821 funnel@6045000 { 2822 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2823 reg = <0 0x06045000 0 0x1000>; 2824 2825 clocks = <&aoss_qmp>; 2826 clock-names = "apb_pclk"; 2827 2828 out-ports { 2829 port { 2830 merge_funnel_out: endpoint { 2831 remote-endpoint = <&swao_funnel_in>; 2832 }; 2833 }; 2834 }; 2835 2836 in-ports { 2837 #address-cells = <1>; 2838 #size-cells = <0>; 2839 2840 port@0 { 2841 reg = <0>; 2842 merge_funnel_in0: endpoint { 2843 remote-endpoint = <&funnel0_out>; 2844 }; 2845 }; 2846 2847 port@1 { 2848 reg = <1>; 2849 merge_funnel_in1: endpoint { 2850 remote-endpoint = <&funnel1_out>; 2851 }; 2852 }; 2853 }; 2854 }; 2855 2856 replicator@6046000 { 2857 compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; 2858 reg = <0 0x06046000 0 0x1000>; 2859 2860 clocks = <&aoss_qmp>; 2861 clock-names = "apb_pclk"; 2862 2863 out-ports { 2864 port { 2865 replicator_out: endpoint { 2866 remote-endpoint = <&etr_in>; 2867 }; 2868 }; 2869 }; 2870 2871 in-ports { 2872 port { 2873 replicator_in: endpoint { 2874 remote-endpoint = <&swao_replicator_out>; 2875 }; 2876 }; 2877 }; 2878 }; 2879 2880 etr@6048000 { 2881 compatible = "arm,coresight-tmc", "arm,primecell"; 2882 reg = <0 0x06048000 0 0x1000>; 2883 iommus = <&apps_smmu 0x04c0 0>; 2884 2885 clocks = <&aoss_qmp>; 2886 clock-names = "apb_pclk"; 2887 arm,scatter-gather; 2888 2889 in-ports { 2890 port { 2891 etr_in: endpoint { 2892 remote-endpoint = <&replicator_out>; 2893 }; 2894 }; 2895 }; 2896 }; 2897 2898 funnel@6b04000 { 2899 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 2900 reg = <0 0x06b04000 0 0x1000>; 2901 2902 clocks = <&aoss_qmp>; 2903 clock-names = "apb_pclk"; 2904 2905 out-ports { 2906 port { 2907 swao_funnel_out: endpoint { 2908 remote-endpoint = <&etf_in>; 2909 }; 2910 }; 2911 }; 2912 2913 in-ports { 2914 #address-cells = <1>; 2915 #size-cells = <0>; 2916 2917 port@7 { 2918 reg = <7>; 2919 swao_funnel_in: endpoint { 2920 remote-endpoint = <&merge_funnel_out>; 2921 }; 2922 }; 2923 }; 2924 }; 2925 2926 etf@6b05000 { 2927 compatible = "arm,coresight-tmc", "arm,primecell"; 2928 reg = <0 0x06b05000 0 0x1000>; 2929 2930 clocks = <&aoss_qmp>; 2931 clock-names = "apb_pclk"; 2932 2933 out-ports { 2934 port { 2935 etf_out: endpoint { 2936 remote-endpoint = <&swao_replicator_in>; 2937 }; 2938 }; 2939 }; 2940 2941 in-ports { 2942 port { 2943 etf_in: endpoint { 2944 remote-endpoint = <&swao_funnel_out>; 2945 }; 2946 }; 2947 }; 2948 }; 2949 2950 replicator@6b06000 { 2951 compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; 2952 reg = <0 0x06b06000 0 0x1000>; 2953 2954 clocks = <&aoss_qmp>; 2955 clock-names = "apb_pclk"; 2956 qcom,replicator-loses-context; 2957 2958 out-ports { 2959 port { 2960 swao_replicator_out: endpoint { 2961 remote-endpoint = <&replicator_in>; 2962 }; 2963 }; 2964 }; 2965 2966 in-ports { 2967 port { 2968 swao_replicator_in: endpoint { 2969 remote-endpoint = <&etf_out>; 2970 }; 2971 }; 2972 }; 2973 }; 2974 2975 etm@7040000 { 2976 compatible = "arm,coresight-etm4x", "arm,primecell"; 2977 reg = <0 0x07040000 0 0x1000>; 2978 2979 cpu = <&CPU0>; 2980 2981 clocks = <&aoss_qmp>; 2982 clock-names = "apb_pclk"; 2983 arm,coresight-loses-context-with-cpu; 2984 qcom,skip-power-up; 2985 2986 out-ports { 2987 port { 2988 etm0_out: endpoint { 2989 remote-endpoint = <&apss_funnel_in0>; 2990 }; 2991 }; 2992 }; 2993 }; 2994 2995 etm@7140000 { 2996 compatible = "arm,coresight-etm4x", "arm,primecell"; 2997 reg = <0 0x07140000 0 0x1000>; 2998 2999 cpu = <&CPU1>; 3000 3001 clocks = <&aoss_qmp>; 3002 clock-names = "apb_pclk"; 3003 arm,coresight-loses-context-with-cpu; 3004 qcom,skip-power-up; 3005 3006 out-ports { 3007 port { 3008 etm1_out: endpoint { 3009 remote-endpoint = <&apss_funnel_in1>; 3010 }; 3011 }; 3012 }; 3013 }; 3014 3015 etm@7240000 { 3016 compatible = "arm,coresight-etm4x", "arm,primecell"; 3017 reg = <0 0x07240000 0 0x1000>; 3018 3019 cpu = <&CPU2>; 3020 3021 clocks = <&aoss_qmp>; 3022 clock-names = "apb_pclk"; 3023 arm,coresight-loses-context-with-cpu; 3024 qcom,skip-power-up; 3025 3026 out-ports { 3027 port { 3028 etm2_out: endpoint { 3029 remote-endpoint = <&apss_funnel_in2>; 3030 }; 3031 }; 3032 }; 3033 }; 3034 3035 etm@7340000 { 3036 compatible = "arm,coresight-etm4x", "arm,primecell"; 3037 reg = <0 0x07340000 0 0x1000>; 3038 3039 cpu = <&CPU3>; 3040 3041 clocks = <&aoss_qmp>; 3042 clock-names = "apb_pclk"; 3043 arm,coresight-loses-context-with-cpu; 3044 qcom,skip-power-up; 3045 3046 out-ports { 3047 port { 3048 etm3_out: endpoint { 3049 remote-endpoint = <&apss_funnel_in3>; 3050 }; 3051 }; 3052 }; 3053 }; 3054 3055 etm@7440000 { 3056 compatible = "arm,coresight-etm4x", "arm,primecell"; 3057 reg = <0 0x07440000 0 0x1000>; 3058 3059 cpu = <&CPU4>; 3060 3061 clocks = <&aoss_qmp>; 3062 clock-names = "apb_pclk"; 3063 arm,coresight-loses-context-with-cpu; 3064 qcom,skip-power-up; 3065 3066 out-ports { 3067 port { 3068 etm4_out: endpoint { 3069 remote-endpoint = <&apss_funnel_in4>; 3070 }; 3071 }; 3072 }; 3073 }; 3074 3075 etm@7540000 { 3076 compatible = "arm,coresight-etm4x", "arm,primecell"; 3077 reg = <0 0x07540000 0 0x1000>; 3078 3079 cpu = <&CPU5>; 3080 3081 clocks = <&aoss_qmp>; 3082 clock-names = "apb_pclk"; 3083 arm,coresight-loses-context-with-cpu; 3084 qcom,skip-power-up; 3085 3086 out-ports { 3087 port { 3088 etm5_out: endpoint { 3089 remote-endpoint = <&apss_funnel_in5>; 3090 }; 3091 }; 3092 }; 3093 }; 3094 3095 etm@7640000 { 3096 compatible = "arm,coresight-etm4x", "arm,primecell"; 3097 reg = <0 0x07640000 0 0x1000>; 3098 3099 cpu = <&CPU6>; 3100 3101 clocks = <&aoss_qmp>; 3102 clock-names = "apb_pclk"; 3103 arm,coresight-loses-context-with-cpu; 3104 qcom,skip-power-up; 3105 3106 out-ports { 3107 port { 3108 etm6_out: endpoint { 3109 remote-endpoint = <&apss_funnel_in6>; 3110 }; 3111 }; 3112 }; 3113 }; 3114 3115 etm@7740000 { 3116 compatible = "arm,coresight-etm4x", "arm,primecell"; 3117 reg = <0 0x07740000 0 0x1000>; 3118 3119 cpu = <&CPU7>; 3120 3121 clocks = <&aoss_qmp>; 3122 clock-names = "apb_pclk"; 3123 arm,coresight-loses-context-with-cpu; 3124 qcom,skip-power-up; 3125 3126 out-ports { 3127 port { 3128 etm7_out: endpoint { 3129 remote-endpoint = <&apss_funnel_in7>; 3130 }; 3131 }; 3132 }; 3133 }; 3134 3135 funnel@7800000 { /* APSS Funnel */ 3136 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 3137 reg = <0 0x07800000 0 0x1000>; 3138 3139 clocks = <&aoss_qmp>; 3140 clock-names = "apb_pclk"; 3141 3142 out-ports { 3143 port { 3144 apss_funnel_out: endpoint { 3145 remote-endpoint = <&apss_merge_funnel_in>; 3146 }; 3147 }; 3148 }; 3149 3150 in-ports { 3151 #address-cells = <1>; 3152 #size-cells = <0>; 3153 3154 port@0 { 3155 reg = <0>; 3156 apss_funnel_in0: endpoint { 3157 remote-endpoint = <&etm0_out>; 3158 }; 3159 }; 3160 3161 port@1 { 3162 reg = <1>; 3163 apss_funnel_in1: endpoint { 3164 remote-endpoint = <&etm1_out>; 3165 }; 3166 }; 3167 3168 port@2 { 3169 reg = <2>; 3170 apss_funnel_in2: endpoint { 3171 remote-endpoint = <&etm2_out>; 3172 }; 3173 }; 3174 3175 port@3 { 3176 reg = <3>; 3177 apss_funnel_in3: endpoint { 3178 remote-endpoint = <&etm3_out>; 3179 }; 3180 }; 3181 3182 port@4 { 3183 reg = <4>; 3184 apss_funnel_in4: endpoint { 3185 remote-endpoint = <&etm4_out>; 3186 }; 3187 }; 3188 3189 port@5 { 3190 reg = <5>; 3191 apss_funnel_in5: endpoint { 3192 remote-endpoint = <&etm5_out>; 3193 }; 3194 }; 3195 3196 port@6 { 3197 reg = <6>; 3198 apss_funnel_in6: endpoint { 3199 remote-endpoint = <&etm6_out>; 3200 }; 3201 }; 3202 3203 port@7 { 3204 reg = <7>; 3205 apss_funnel_in7: endpoint { 3206 remote-endpoint = <&etm7_out>; 3207 }; 3208 }; 3209 }; 3210 }; 3211 3212 funnel@7810000 { 3213 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 3214 reg = <0 0x07810000 0 0x1000>; 3215 3216 clocks = <&aoss_qmp>; 3217 clock-names = "apb_pclk"; 3218 3219 out-ports { 3220 port { 3221 apss_merge_funnel_out: endpoint { 3222 remote-endpoint = <&funnel1_in4>; 3223 }; 3224 }; 3225 }; 3226 3227 in-ports { 3228 port { 3229 apss_merge_funnel_in: endpoint { 3230 remote-endpoint = <&apss_funnel_out>; 3231 }; 3232 }; 3233 }; 3234 }; 3235 3236 sdhc_2: mmc@8804000 { 3237 compatible = "qcom,sc7280-sdhci", "qcom,sdhci-msm-v5"; 3238 pinctrl-names = "default", "sleep"; 3239 pinctrl-0 = <&sdc2_clk>, <&sdc2_cmd>, <&sdc2_data>; 3240 pinctrl-1 = <&sdc2_clk_sleep>, <&sdc2_cmd_sleep>, <&sdc2_data_sleep>; 3241 status = "disabled"; 3242 3243 reg = <0 0x08804000 0 0x1000>; 3244 3245 iommus = <&apps_smmu 0x100 0x0>; 3246 interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 3247 <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; 3248 interrupt-names = "hc_irq", "pwr_irq"; 3249 3250 clocks = <&gcc GCC_SDCC2_AHB_CLK>, 3251 <&gcc GCC_SDCC2_APPS_CLK>, 3252 <&rpmhcc RPMH_CXO_CLK>; 3253 clock-names = "iface", "core", "xo"; 3254 interconnects = <&aggre1_noc MASTER_SDCC_2 0 &mc_virt SLAVE_EBI1 0>, 3255 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_SDCC_2 0>; 3256 interconnect-names = "sdhc-ddr","cpu-sdhc"; 3257 power-domains = <&rpmhpd SC7280_CX>; 3258 operating-points-v2 = <&sdhc2_opp_table>; 3259 3260 bus-width = <4>; 3261 3262 qcom,dll-config = <0x0007642c>; 3263 3264 resets = <&gcc GCC_SDCC2_BCR>; 3265 3266 sdhc2_opp_table: opp-table { 3267 compatible = "operating-points-v2"; 3268 3269 opp-100000000 { 3270 opp-hz = /bits/ 64 <100000000>; 3271 required-opps = <&rpmhpd_opp_low_svs>; 3272 opp-peak-kBps = <1800000 400000>; 3273 opp-avg-kBps = <100000 0>; 3274 }; 3275 3276 opp-202000000 { 3277 opp-hz = /bits/ 64 <202000000>; 3278 required-opps = <&rpmhpd_opp_nom>; 3279 opp-peak-kBps = <5400000 1600000>; 3280 opp-avg-kBps = <200000 0>; 3281 }; 3282 }; 3283 3284 }; 3285 3286 usb_1_hsphy: phy@88e3000 { 3287 compatible = "qcom,sc7280-usb-hs-phy", 3288 "qcom,usb-snps-hs-7nm-phy"; 3289 reg = <0 0x088e3000 0 0x400>; 3290 status = "disabled"; 3291 #phy-cells = <0>; 3292 3293 clocks = <&rpmhcc RPMH_CXO_CLK>; 3294 clock-names = "ref"; 3295 3296 resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>; 3297 }; 3298 3299 usb_2_hsphy: phy@88e4000 { 3300 compatible = "qcom,sc7280-usb-hs-phy", 3301 "qcom,usb-snps-hs-7nm-phy"; 3302 reg = <0 0x088e4000 0 0x400>; 3303 status = "disabled"; 3304 #phy-cells = <0>; 3305 3306 clocks = <&rpmhcc RPMH_CXO_CLK>; 3307 clock-names = "ref"; 3308 3309 resets = <&gcc GCC_QUSB2PHY_SEC_BCR>; 3310 }; 3311 3312 usb_1_qmpphy: phy-wrapper@88e9000 { 3313 compatible = "qcom,sc7280-qmp-usb3-dp-phy", 3314 "qcom,sm8250-qmp-usb3-dp-phy"; 3315 reg = <0 0x088e9000 0 0x200>, 3316 <0 0x088e8000 0 0x40>, 3317 <0 0x088ea000 0 0x200>; 3318 status = "disabled"; 3319 #address-cells = <2>; 3320 #size-cells = <2>; 3321 ranges; 3322 3323 clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>, 3324 <&rpmhcc RPMH_CXO_CLK>, 3325 <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>; 3326 clock-names = "aux", "ref_clk_src", "com_aux"; 3327 3328 resets = <&gcc GCC_USB3_DP_PHY_PRIM_BCR>, 3329 <&gcc GCC_USB3_PHY_PRIM_BCR>; 3330 reset-names = "phy", "common"; 3331 3332 usb_1_ssphy: usb3-phy@88e9200 { 3333 reg = <0 0x088e9200 0 0x200>, 3334 <0 0x088e9400 0 0x200>, 3335 <0 0x088e9c00 0 0x400>, 3336 <0 0x088e9600 0 0x200>, 3337 <0 0x088e9800 0 0x200>, 3338 <0 0x088e9a00 0 0x100>; 3339 #clock-cells = <0>; 3340 #phy-cells = <0>; 3341 clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>; 3342 clock-names = "pipe0"; 3343 clock-output-names = "usb3_phy_pipe_clk_src"; 3344 }; 3345 3346 dp_phy: dp-phy@88ea200 { 3347 reg = <0 0x088ea200 0 0x200>, 3348 <0 0x088ea400 0 0x200>, 3349 <0 0x088eaa00 0 0x200>, 3350 <0 0x088ea600 0 0x200>, 3351 <0 0x088ea800 0 0x200>; 3352 #phy-cells = <0>; 3353 #clock-cells = <1>; 3354 }; 3355 }; 3356 3357 usb_2: usb@8cf8800 { 3358 compatible = "qcom,sc7280-dwc3", "qcom,dwc3"; 3359 reg = <0 0x08cf8800 0 0x400>; 3360 status = "disabled"; 3361 #address-cells = <2>; 3362 #size-cells = <2>; 3363 ranges; 3364 dma-ranges; 3365 3366 clocks = <&gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>, 3367 <&gcc GCC_USB30_SEC_MASTER_CLK>, 3368 <&gcc GCC_AGGRE_USB3_SEC_AXI_CLK>, 3369 <&gcc GCC_USB30_SEC_SLEEP_CLK>, 3370 <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>; 3371 clock-names = "cfg_noc", 3372 "core", 3373 "iface", 3374 "sleep", 3375 "mock_utmi"; 3376 3377 assigned-clocks = <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>, 3378 <&gcc GCC_USB30_SEC_MASTER_CLK>; 3379 assigned-clock-rates = <19200000>, <200000000>; 3380 3381 interrupts-extended = <&intc GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>, 3382 <&pdc 12 IRQ_TYPE_EDGE_RISING>, 3383 <&pdc 13 IRQ_TYPE_EDGE_RISING>; 3384 interrupt-names = "hs_phy_irq", 3385 "dp_hs_phy_irq", 3386 "dm_hs_phy_irq"; 3387 3388 power-domains = <&gcc GCC_USB30_SEC_GDSC>; 3389 required-opps = <&rpmhpd_opp_nom>; 3390 3391 resets = <&gcc GCC_USB30_SEC_BCR>; 3392 3393 interconnects = <&aggre1_noc MASTER_USB2 0 &mc_virt SLAVE_EBI1 0>, 3394 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_USB2 0>; 3395 interconnect-names = "usb-ddr", "apps-usb"; 3396 3397 usb_2_dwc3: usb@8c00000 { 3398 compatible = "snps,dwc3"; 3399 reg = <0 0x08c00000 0 0xe000>; 3400 interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>; 3401 iommus = <&apps_smmu 0xa0 0x0>; 3402 snps,dis_u2_susphy_quirk; 3403 snps,dis_enblslpm_quirk; 3404 phys = <&usb_2_hsphy>; 3405 phy-names = "usb2-phy"; 3406 maximum-speed = "high-speed"; 3407 usb-role-switch; 3408 port { 3409 usb2_role_switch: endpoint { 3410 remote-endpoint = <&eud_ep>; 3411 }; 3412 }; 3413 }; 3414 }; 3415 3416 qspi: spi@88dc000 { 3417 compatible = "qcom,sc7280-qspi", "qcom,qspi-v1"; 3418 reg = <0 0x088dc000 0 0x1000>; 3419 #address-cells = <1>; 3420 #size-cells = <0>; 3421 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 3422 clocks = <&gcc GCC_QSPI_CNOC_PERIPH_AHB_CLK>, 3423 <&gcc GCC_QSPI_CORE_CLK>; 3424 clock-names = "iface", "core"; 3425 interconnects = <&gem_noc MASTER_APPSS_PROC 0 3426 &cnoc2 SLAVE_QSPI_0 0>; 3427 interconnect-names = "qspi-config"; 3428 power-domains = <&rpmhpd SC7280_CX>; 3429 operating-points-v2 = <&qspi_opp_table>; 3430 status = "disabled"; 3431 }; 3432 3433 remoteproc_wpss: remoteproc@8a00000 { 3434 compatible = "qcom,sc7280-wpss-pil"; 3435 reg = <0 0x08a00000 0 0x10000>; 3436 3437 interrupts-extended = <&intc GIC_SPI 587 IRQ_TYPE_EDGE_RISING>, 3438 <&wpss_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 3439 <&wpss_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 3440 <&wpss_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 3441 <&wpss_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 3442 <&wpss_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 3443 interrupt-names = "wdog", "fatal", "ready", "handover", 3444 "stop-ack", "shutdown-ack"; 3445 3446 clocks = <&gcc GCC_WPSS_AHB_BDG_MST_CLK>, 3447 <&gcc GCC_WPSS_AHB_CLK>, 3448 <&gcc GCC_WPSS_RSCP_CLK>, 3449 <&rpmhcc RPMH_CXO_CLK>; 3450 clock-names = "ahb_bdg", "ahb", 3451 "rscp", "xo"; 3452 3453 power-domains = <&rpmhpd SC7280_CX>, 3454 <&rpmhpd SC7280_MX>; 3455 power-domain-names = "cx", "mx"; 3456 3457 memory-region = <&wpss_mem>; 3458 3459 qcom,qmp = <&aoss_qmp>; 3460 3461 qcom,smem-states = <&wpss_smp2p_out 0>; 3462 qcom,smem-state-names = "stop"; 3463 3464 resets = <&aoss_reset AOSS_CC_WCSS_RESTART>, 3465 <&pdc_reset PDC_WPSS_SYNC_RESET>; 3466 reset-names = "restart", "pdc_sync"; 3467 3468 qcom,halt-regs = <&tcsr_1 0x17000>; 3469 3470 status = "disabled"; 3471 3472 glink-edge { 3473 interrupts-extended = <&ipcc IPCC_CLIENT_WPSS 3474 IPCC_MPROC_SIGNAL_GLINK_QMP 3475 IRQ_TYPE_EDGE_RISING>; 3476 mboxes = <&ipcc IPCC_CLIENT_WPSS 3477 IPCC_MPROC_SIGNAL_GLINK_QMP>; 3478 3479 label = "wpss"; 3480 qcom,remote-pid = <13>; 3481 }; 3482 }; 3483 3484 pmu@9091000 { 3485 compatible = "qcom,sc7280-llcc-bwmon"; 3486 reg = <0 0x9091000 0 0x1000>; 3487 3488 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 3489 3490 interconnects = <&mc_virt MASTER_LLCC 3 &mc_virt SLAVE_EBI1 3>; 3491 3492 operating-points-v2 = <&llcc_bwmon_opp_table>; 3493 3494 llcc_bwmon_opp_table: opp-table { 3495 compatible = "operating-points-v2"; 3496 3497 opp-0 { 3498 opp-peak-kBps = <800000>; 3499 }; 3500 opp-1 { 3501 opp-peak-kBps = <1804000>; 3502 }; 3503 opp-2 { 3504 opp-peak-kBps = <2188000>; 3505 }; 3506 opp-3 { 3507 opp-peak-kBps = <3072000>; 3508 }; 3509 opp-4 { 3510 opp-peak-kBps = <4068000>; 3511 }; 3512 opp-5 { 3513 opp-peak-kBps = <6220000>; 3514 }; 3515 opp-6 { 3516 opp-peak-kBps = <6832000>; 3517 }; 3518 opp-7 { 3519 opp-peak-kBps = <8532000>; 3520 }; 3521 }; 3522 }; 3523 3524 pmu@90b6400 { 3525 compatible = "qcom,sc7280-cpu-bwmon", "qcom,msm8998-bwmon"; 3526 reg = <0 0x090b6400 0 0x600>; 3527 3528 interrupts = <GIC_SPI 581 IRQ_TYPE_LEVEL_HIGH>; 3529 3530 interconnects = <&gem_noc MASTER_APPSS_PROC 3 &gem_noc SLAVE_LLCC 3>; 3531 operating-points-v2 = <&cpu_bwmon_opp_table>; 3532 3533 cpu_bwmon_opp_table: opp-table { 3534 compatible = "operating-points-v2"; 3535 3536 opp-0 { 3537 opp-peak-kBps = <2400000>; 3538 }; 3539 opp-1 { 3540 opp-peak-kBps = <4800000>; 3541 }; 3542 opp-2 { 3543 opp-peak-kBps = <7456000>; 3544 }; 3545 opp-3 { 3546 opp-peak-kBps = <9600000>; 3547 }; 3548 opp-4 { 3549 opp-peak-kBps = <12896000>; 3550 }; 3551 opp-5 { 3552 opp-peak-kBps = <14928000>; 3553 }; 3554 opp-6 { 3555 opp-peak-kBps = <17056000>; 3556 }; 3557 }; 3558 }; 3559 3560 dc_noc: interconnect@90e0000 { 3561 reg = <0 0x090e0000 0 0x5080>; 3562 compatible = "qcom,sc7280-dc-noc"; 3563 #interconnect-cells = <2>; 3564 qcom,bcm-voters = <&apps_bcm_voter>; 3565 }; 3566 3567 gem_noc: interconnect@9100000 { 3568 reg = <0 0x9100000 0 0xe2200>; 3569 compatible = "qcom,sc7280-gem-noc"; 3570 #interconnect-cells = <2>; 3571 qcom,bcm-voters = <&apps_bcm_voter>; 3572 }; 3573 3574 system-cache-controller@9200000 { 3575 compatible = "qcom,sc7280-llcc"; 3576 reg = <0 0x09200000 0 0xd0000>, <0 0x09600000 0 0x50000>; 3577 reg-names = "llcc_base", "llcc_broadcast_base"; 3578 interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>; 3579 }; 3580 3581 eud: eud@88e0000 { 3582 compatible = "qcom,sc7280-eud","qcom,eud"; 3583 reg = <0 0x88e0000 0 0x2000>, 3584 <0 0x88e2000 0 0x1000>; 3585 interrupts-extended = <&pdc 11 IRQ_TYPE_LEVEL_HIGH>; 3586 ports { 3587 port@0 { 3588 eud_ep: endpoint { 3589 remote-endpoint = <&usb2_role_switch>; 3590 }; 3591 }; 3592 port@1 { 3593 eud_con: endpoint { 3594 remote-endpoint = <&con_eud>; 3595 }; 3596 }; 3597 }; 3598 }; 3599 3600 eud_typec: connector { 3601 compatible = "usb-c-connector"; 3602 ports { 3603 port@0 { 3604 con_eud: endpoint { 3605 remote-endpoint = <&eud_con>; 3606 }; 3607 }; 3608 }; 3609 }; 3610 3611 nsp_noc: interconnect@a0c0000 { 3612 reg = <0 0x0a0c0000 0 0x10000>; 3613 compatible = "qcom,sc7280-nsp-noc"; 3614 #interconnect-cells = <2>; 3615 qcom,bcm-voters = <&apps_bcm_voter>; 3616 }; 3617 3618 usb_1: usb@a6f8800 { 3619 compatible = "qcom,sc7280-dwc3", "qcom,dwc3"; 3620 reg = <0 0x0a6f8800 0 0x400>; 3621 status = "disabled"; 3622 #address-cells = <2>; 3623 #size-cells = <2>; 3624 ranges; 3625 dma-ranges; 3626 3627 clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>, 3628 <&gcc GCC_USB30_PRIM_MASTER_CLK>, 3629 <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>, 3630 <&gcc GCC_USB30_PRIM_SLEEP_CLK>, 3631 <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>; 3632 clock-names = "cfg_noc", 3633 "core", 3634 "iface", 3635 "sleep", 3636 "mock_utmi"; 3637 3638 assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, 3639 <&gcc GCC_USB30_PRIM_MASTER_CLK>; 3640 assigned-clock-rates = <19200000>, <200000000>; 3641 3642 interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 3643 <&pdc 14 IRQ_TYPE_LEVEL_HIGH>, 3644 <&pdc 15 IRQ_TYPE_EDGE_BOTH>, 3645 <&pdc 17 IRQ_TYPE_EDGE_BOTH>; 3646 interrupt-names = "hs_phy_irq", 3647 "dp_hs_phy_irq", 3648 "dm_hs_phy_irq", 3649 "ss_phy_irq"; 3650 3651 power-domains = <&gcc GCC_USB30_PRIM_GDSC>; 3652 required-opps = <&rpmhpd_opp_nom>; 3653 3654 resets = <&gcc GCC_USB30_PRIM_BCR>; 3655 3656 interconnects = <&aggre1_noc MASTER_USB3_0 0 &mc_virt SLAVE_EBI1 0>, 3657 <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_USB3_0 0>; 3658 interconnect-names = "usb-ddr", "apps-usb"; 3659 3660 wakeup-source; 3661 3662 usb_1_dwc3: usb@a600000 { 3663 compatible = "snps,dwc3"; 3664 reg = <0 0x0a600000 0 0xe000>; 3665 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 3666 iommus = <&apps_smmu 0xe0 0x0>; 3667 snps,dis_u2_susphy_quirk; 3668 snps,dis_enblslpm_quirk; 3669 phys = <&usb_1_hsphy>, <&usb_1_ssphy>; 3670 phy-names = "usb2-phy", "usb3-phy"; 3671 maximum-speed = "super-speed"; 3672 }; 3673 }; 3674 3675 venus: video-codec@aa00000 { 3676 compatible = "qcom,sc7280-venus"; 3677 reg = <0 0x0aa00000 0 0xd0600>; 3678 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 3679 3680 clocks = <&videocc VIDEO_CC_MVSC_CORE_CLK>, 3681 <&videocc VIDEO_CC_MVSC_CTL_AXI_CLK>, 3682 <&videocc VIDEO_CC_VENUS_AHB_CLK>, 3683 <&videocc VIDEO_CC_MVS0_CORE_CLK>, 3684 <&videocc VIDEO_CC_MVS0_AXI_CLK>; 3685 clock-names = "core", "bus", "iface", 3686 "vcodec_core", "vcodec_bus"; 3687 3688 power-domains = <&videocc MVSC_GDSC>, 3689 <&videocc MVS0_GDSC>, 3690 <&rpmhpd SC7280_CX>; 3691 power-domain-names = "venus", "vcodec0", "cx"; 3692 operating-points-v2 = <&venus_opp_table>; 3693 3694 interconnects = <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_VENUS_CFG 0>, 3695 <&mmss_noc MASTER_VIDEO_P0 0 &mc_virt SLAVE_EBI1 0>; 3696 interconnect-names = "cpu-cfg", "video-mem"; 3697 3698 iommus = <&apps_smmu 0x2180 0x20>, 3699 <&apps_smmu 0x2184 0x20>; 3700 memory-region = <&video_mem>; 3701 3702 video-decoder { 3703 compatible = "venus-decoder"; 3704 }; 3705 3706 video-encoder { 3707 compatible = "venus-encoder"; 3708 }; 3709 3710 video-firmware { 3711 iommus = <&apps_smmu 0x21a2 0x0>; 3712 }; 3713 3714 venus_opp_table: opp-table { 3715 compatible = "operating-points-v2"; 3716 3717 opp-133330000 { 3718 opp-hz = /bits/ 64 <133330000>; 3719 required-opps = <&rpmhpd_opp_low_svs>; 3720 }; 3721 3722 opp-240000000 { 3723 opp-hz = /bits/ 64 <240000000>; 3724 required-opps = <&rpmhpd_opp_svs>; 3725 }; 3726 3727 opp-335000000 { 3728 opp-hz = /bits/ 64 <335000000>; 3729 required-opps = <&rpmhpd_opp_svs_l1>; 3730 }; 3731 3732 opp-424000000 { 3733 opp-hz = /bits/ 64 <424000000>; 3734 required-opps = <&rpmhpd_opp_nom>; 3735 }; 3736 3737 opp-460000048 { 3738 opp-hz = /bits/ 64 <460000048>; 3739 required-opps = <&rpmhpd_opp_turbo>; 3740 }; 3741 }; 3742 3743 }; 3744 3745 videocc: clock-controller@aaf0000 { 3746 compatible = "qcom,sc7280-videocc"; 3747 reg = <0 0xaaf0000 0 0x10000>; 3748 clocks = <&rpmhcc RPMH_CXO_CLK>, 3749 <&rpmhcc RPMH_CXO_CLK_A>; 3750 clock-names = "bi_tcxo", "bi_tcxo_ao"; 3751 #clock-cells = <1>; 3752 #reset-cells = <1>; 3753 #power-domain-cells = <1>; 3754 }; 3755 3756 camcc: clock-controller@ad00000 { 3757 compatible = "qcom,sc7280-camcc"; 3758 reg = <0 0x0ad00000 0 0x10000>; 3759 clocks = <&rpmhcc RPMH_CXO_CLK>, 3760 <&rpmhcc RPMH_CXO_CLK_A>, 3761 <&sleep_clk>; 3762 clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk"; 3763 #clock-cells = <1>; 3764 #reset-cells = <1>; 3765 #power-domain-cells = <1>; 3766 }; 3767 3768 dispcc: clock-controller@af00000 { 3769 compatible = "qcom,sc7280-dispcc"; 3770 reg = <0 0xaf00000 0 0x20000>; 3771 clocks = <&rpmhcc RPMH_CXO_CLK>, 3772 <&gcc GCC_DISP_GPLL0_CLK_SRC>, 3773 <&mdss_dsi_phy 0>, 3774 <&mdss_dsi_phy 1>, 3775 <&dp_phy 0>, 3776 <&dp_phy 1>, 3777 <&mdss_edp_phy 0>, 3778 <&mdss_edp_phy 1>; 3779 clock-names = "bi_tcxo", 3780 "gcc_disp_gpll0_clk", 3781 "dsi0_phy_pll_out_byteclk", 3782 "dsi0_phy_pll_out_dsiclk", 3783 "dp_phy_pll_link_clk", 3784 "dp_phy_pll_vco_div_clk", 3785 "edp_phy_pll_link_clk", 3786 "edp_phy_pll_vco_div_clk"; 3787 #clock-cells = <1>; 3788 #reset-cells = <1>; 3789 #power-domain-cells = <1>; 3790 }; 3791 3792 mdss: display-subsystem@ae00000 { 3793 compatible = "qcom,sc7280-mdss"; 3794 reg = <0 0x0ae00000 0 0x1000>; 3795 reg-names = "mdss"; 3796 3797 power-domains = <&dispcc DISP_CC_MDSS_CORE_GDSC>; 3798 3799 clocks = <&gcc GCC_DISP_AHB_CLK>, 3800 <&dispcc DISP_CC_MDSS_AHB_CLK>, 3801 <&dispcc DISP_CC_MDSS_MDP_CLK>; 3802 clock-names = "iface", 3803 "ahb", 3804 "core"; 3805 3806 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 3807 interrupt-controller; 3808 #interrupt-cells = <1>; 3809 3810 interconnects = <&mmss_noc MASTER_MDP0 0 &mc_virt SLAVE_EBI1 0>; 3811 interconnect-names = "mdp0-mem"; 3812 3813 iommus = <&apps_smmu 0x900 0x402>; 3814 3815 #address-cells = <2>; 3816 #size-cells = <2>; 3817 ranges; 3818 3819 status = "disabled"; 3820 3821 mdss_mdp: display-controller@ae01000 { 3822 compatible = "qcom,sc7280-dpu"; 3823 reg = <0 0x0ae01000 0 0x8f030>, 3824 <0 0x0aeb0000 0 0x2008>; 3825 reg-names = "mdp", "vbif"; 3826 3827 clocks = <&gcc GCC_DISP_HF_AXI_CLK>, 3828 <&gcc GCC_DISP_SF_AXI_CLK>, 3829 <&dispcc DISP_CC_MDSS_AHB_CLK>, 3830 <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>, 3831 <&dispcc DISP_CC_MDSS_MDP_CLK>, 3832 <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 3833 clock-names = "bus", 3834 "nrt_bus", 3835 "iface", 3836 "lut", 3837 "core", 3838 "vsync"; 3839 assigned-clocks = <&dispcc DISP_CC_MDSS_VSYNC_CLK>, 3840 <&dispcc DISP_CC_MDSS_AHB_CLK>; 3841 assigned-clock-rates = <19200000>, 3842 <19200000>; 3843 operating-points-v2 = <&mdp_opp_table>; 3844 power-domains = <&rpmhpd SC7280_CX>; 3845 3846 interrupt-parent = <&mdss>; 3847 interrupts = <0>; 3848 3849 status = "disabled"; 3850 3851 ports { 3852 #address-cells = <1>; 3853 #size-cells = <0>; 3854 3855 port@0 { 3856 reg = <0>; 3857 dpu_intf1_out: endpoint { 3858 remote-endpoint = <&dsi0_in>; 3859 }; 3860 }; 3861 3862 port@1 { 3863 reg = <1>; 3864 dpu_intf5_out: endpoint { 3865 remote-endpoint = <&edp_in>; 3866 }; 3867 }; 3868 3869 port@2 { 3870 reg = <2>; 3871 dpu_intf0_out: endpoint { 3872 remote-endpoint = <&dp_in>; 3873 }; 3874 }; 3875 }; 3876 3877 mdp_opp_table: opp-table { 3878 compatible = "operating-points-v2"; 3879 3880 opp-200000000 { 3881 opp-hz = /bits/ 64 <200000000>; 3882 required-opps = <&rpmhpd_opp_low_svs>; 3883 }; 3884 3885 opp-300000000 { 3886 opp-hz = /bits/ 64 <300000000>; 3887 required-opps = <&rpmhpd_opp_svs>; 3888 }; 3889 3890 opp-380000000 { 3891 opp-hz = /bits/ 64 <380000000>; 3892 required-opps = <&rpmhpd_opp_svs_l1>; 3893 }; 3894 3895 opp-506666667 { 3896 opp-hz = /bits/ 64 <506666667>; 3897 required-opps = <&rpmhpd_opp_nom>; 3898 }; 3899 }; 3900 }; 3901 3902 mdss_dsi: dsi@ae94000 { 3903 compatible = "qcom,mdss-dsi-ctrl"; 3904 reg = <0 0x0ae94000 0 0x400>; 3905 reg-names = "dsi_ctrl"; 3906 3907 interrupt-parent = <&mdss>; 3908 interrupts = <4>; 3909 3910 clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>, 3911 <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>, 3912 <&dispcc DISP_CC_MDSS_PCLK0_CLK>, 3913 <&dispcc DISP_CC_MDSS_ESC0_CLK>, 3914 <&dispcc DISP_CC_MDSS_AHB_CLK>, 3915 <&gcc GCC_DISP_HF_AXI_CLK>; 3916 clock-names = "byte", 3917 "byte_intf", 3918 "pixel", 3919 "core", 3920 "iface", 3921 "bus"; 3922 3923 assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>, <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>; 3924 assigned-clock-parents = <&mdss_dsi_phy 0>, <&mdss_dsi_phy 1>; 3925 3926 operating-points-v2 = <&dsi_opp_table>; 3927 power-domains = <&rpmhpd SC7280_CX>; 3928 3929 phys = <&mdss_dsi_phy>; 3930 3931 #address-cells = <1>; 3932 #size-cells = <0>; 3933 3934 status = "disabled"; 3935 3936 ports { 3937 #address-cells = <1>; 3938 #size-cells = <0>; 3939 3940 port@0 { 3941 reg = <0>; 3942 dsi0_in: endpoint { 3943 remote-endpoint = <&dpu_intf1_out>; 3944 }; 3945 }; 3946 3947 port@1 { 3948 reg = <1>; 3949 dsi0_out: endpoint { 3950 }; 3951 }; 3952 }; 3953 3954 dsi_opp_table: opp-table { 3955 compatible = "operating-points-v2"; 3956 3957 opp-187500000 { 3958 opp-hz = /bits/ 64 <187500000>; 3959 required-opps = <&rpmhpd_opp_low_svs>; 3960 }; 3961 3962 opp-300000000 { 3963 opp-hz = /bits/ 64 <300000000>; 3964 required-opps = <&rpmhpd_opp_svs>; 3965 }; 3966 3967 opp-358000000 { 3968 opp-hz = /bits/ 64 <358000000>; 3969 required-opps = <&rpmhpd_opp_svs_l1>; 3970 }; 3971 }; 3972 }; 3973 3974 mdss_dsi_phy: phy@ae94400 { 3975 compatible = "qcom,sc7280-dsi-phy-7nm"; 3976 reg = <0 0x0ae94400 0 0x200>, 3977 <0 0x0ae94600 0 0x280>, 3978 <0 0x0ae94900 0 0x280>; 3979 reg-names = "dsi_phy", 3980 "dsi_phy_lane", 3981 "dsi_pll"; 3982 3983 #clock-cells = <1>; 3984 #phy-cells = <0>; 3985 3986 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 3987 <&rpmhcc RPMH_CXO_CLK>; 3988 clock-names = "iface", "ref"; 3989 3990 status = "disabled"; 3991 }; 3992 3993 mdss_edp: edp@aea0000 { 3994 compatible = "qcom,sc7280-edp"; 3995 pinctrl-names = "default"; 3996 pinctrl-0 = <&edp_hot_plug_det>; 3997 3998 reg = <0 0xaea0000 0 0x200>, 3999 <0 0xaea0200 0 0x200>, 4000 <0 0xaea0400 0 0xc00>, 4001 <0 0xaea1000 0 0x400>; 4002 4003 interrupt-parent = <&mdss>; 4004 interrupts = <14>; 4005 4006 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 4007 <&dispcc DISP_CC_MDSS_EDP_AUX_CLK>, 4008 <&dispcc DISP_CC_MDSS_EDP_LINK_CLK>, 4009 <&dispcc DISP_CC_MDSS_EDP_LINK_INTF_CLK>, 4010 <&dispcc DISP_CC_MDSS_EDP_PIXEL_CLK>; 4011 clock-names = "core_iface", 4012 "core_aux", 4013 "ctrl_link", 4014 "ctrl_link_iface", 4015 "stream_pixel"; 4016 assigned-clocks = <&dispcc DISP_CC_MDSS_EDP_LINK_CLK_SRC>, 4017 <&dispcc DISP_CC_MDSS_EDP_PIXEL_CLK_SRC>; 4018 assigned-clock-parents = <&mdss_edp_phy 0>, <&mdss_edp_phy 1>; 4019 4020 phys = <&mdss_edp_phy>; 4021 phy-names = "dp"; 4022 4023 operating-points-v2 = <&edp_opp_table>; 4024 power-domains = <&rpmhpd SC7280_CX>; 4025 4026 status = "disabled"; 4027 4028 ports { 4029 #address-cells = <1>; 4030 #size-cells = <0>; 4031 4032 port@0 { 4033 reg = <0>; 4034 edp_in: endpoint { 4035 remote-endpoint = <&dpu_intf5_out>; 4036 }; 4037 }; 4038 4039 port@1 { 4040 reg = <1>; 4041 mdss_edp_out: endpoint { }; 4042 }; 4043 }; 4044 4045 edp_opp_table: opp-table { 4046 compatible = "operating-points-v2"; 4047 4048 opp-160000000 { 4049 opp-hz = /bits/ 64 <160000000>; 4050 required-opps = <&rpmhpd_opp_low_svs>; 4051 }; 4052 4053 opp-270000000 { 4054 opp-hz = /bits/ 64 <270000000>; 4055 required-opps = <&rpmhpd_opp_svs>; 4056 }; 4057 4058 opp-540000000 { 4059 opp-hz = /bits/ 64 <540000000>; 4060 required-opps = <&rpmhpd_opp_nom>; 4061 }; 4062 4063 opp-810000000 { 4064 opp-hz = /bits/ 64 <810000000>; 4065 required-opps = <&rpmhpd_opp_nom>; 4066 }; 4067 }; 4068 }; 4069 4070 mdss_edp_phy: phy@aec2a00 { 4071 compatible = "qcom,sc7280-edp-phy"; 4072 4073 reg = <0 0xaec2a00 0 0x19c>, 4074 <0 0xaec2200 0 0xa0>, 4075 <0 0xaec2600 0 0xa0>, 4076 <0 0xaec2000 0 0x1c0>; 4077 4078 clocks = <&rpmhcc RPMH_CXO_CLK>, 4079 <&gcc GCC_EDP_CLKREF_EN>; 4080 clock-names = "aux", 4081 "cfg_ahb"; 4082 4083 #clock-cells = <1>; 4084 #phy-cells = <0>; 4085 4086 status = "disabled"; 4087 }; 4088 4089 mdss_dp: displayport-controller@ae90000 { 4090 compatible = "qcom,sc7280-dp"; 4091 4092 reg = <0 0xae90000 0 0x200>, 4093 <0 0xae90200 0 0x200>, 4094 <0 0xae90400 0 0xc00>, 4095 <0 0xae91000 0 0x400>, 4096 <0 0xae91400 0 0x400>; 4097 4098 interrupt-parent = <&mdss>; 4099 interrupts = <12>; 4100 4101 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 4102 <&dispcc DISP_CC_MDSS_DP_AUX_CLK>, 4103 <&dispcc DISP_CC_MDSS_DP_LINK_CLK>, 4104 <&dispcc DISP_CC_MDSS_DP_LINK_INTF_CLK>, 4105 <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK>; 4106 clock-names = "core_iface", 4107 "core_aux", 4108 "ctrl_link", 4109 "ctrl_link_iface", 4110 "stream_pixel"; 4111 assigned-clocks = <&dispcc DISP_CC_MDSS_DP_LINK_CLK_SRC>, 4112 <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK_SRC>; 4113 assigned-clock-parents = <&dp_phy 0>, <&dp_phy 1>; 4114 phys = <&dp_phy>; 4115 phy-names = "dp"; 4116 4117 operating-points-v2 = <&dp_opp_table>; 4118 power-domains = <&rpmhpd SC7280_CX>; 4119 4120 #sound-dai-cells = <0>; 4121 4122 status = "disabled"; 4123 4124 ports { 4125 #address-cells = <1>; 4126 #size-cells = <0>; 4127 4128 port@0 { 4129 reg = <0>; 4130 dp_in: endpoint { 4131 remote-endpoint = <&dpu_intf0_out>; 4132 }; 4133 }; 4134 4135 port@1 { 4136 reg = <1>; 4137 dp_out: endpoint { }; 4138 }; 4139 }; 4140 4141 dp_opp_table: opp-table { 4142 compatible = "operating-points-v2"; 4143 4144 opp-160000000 { 4145 opp-hz = /bits/ 64 <160000000>; 4146 required-opps = <&rpmhpd_opp_low_svs>; 4147 }; 4148 4149 opp-270000000 { 4150 opp-hz = /bits/ 64 <270000000>; 4151 required-opps = <&rpmhpd_opp_svs>; 4152 }; 4153 4154 opp-540000000 { 4155 opp-hz = /bits/ 64 <540000000>; 4156 required-opps = <&rpmhpd_opp_svs_l1>; 4157 }; 4158 4159 opp-810000000 { 4160 opp-hz = /bits/ 64 <810000000>; 4161 required-opps = <&rpmhpd_opp_nom>; 4162 }; 4163 }; 4164 }; 4165 }; 4166 4167 pdc: interrupt-controller@b220000 { 4168 compatible = "qcom,sc7280-pdc", "qcom,pdc"; 4169 reg = <0 0x0b220000 0 0x30000>; 4170 qcom,pdc-ranges = <0 480 40>, <40 140 14>, <54 263 1>, 4171 <55 306 4>, <59 312 3>, <62 374 2>, 4172 <64 434 2>, <66 438 3>, <69 86 1>, 4173 <70 520 54>, <124 609 31>, <155 63 1>, 4174 <156 716 12>; 4175 #interrupt-cells = <2>; 4176 interrupt-parent = <&intc>; 4177 interrupt-controller; 4178 }; 4179 4180 pdc_reset: reset-controller@b5e0000 { 4181 compatible = "qcom,sc7280-pdc-global"; 4182 reg = <0 0x0b5e0000 0 0x20000>; 4183 #reset-cells = <1>; 4184 }; 4185 4186 tsens0: thermal-sensor@c263000 { 4187 compatible = "qcom,sc7280-tsens","qcom,tsens-v2"; 4188 reg = <0 0x0c263000 0 0x1ff>, /* TM */ 4189 <0 0x0c222000 0 0x1ff>; /* SROT */ 4190 #qcom,sensors = <15>; 4191 interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH>, 4192 <GIC_SPI 508 IRQ_TYPE_LEVEL_HIGH>; 4193 interrupt-names = "uplow","critical"; 4194 #thermal-sensor-cells = <1>; 4195 }; 4196 4197 tsens1: thermal-sensor@c265000 { 4198 compatible = "qcom,sc7280-tsens","qcom,tsens-v2"; 4199 reg = <0 0x0c265000 0 0x1ff>, /* TM */ 4200 <0 0x0c223000 0 0x1ff>; /* SROT */ 4201 #qcom,sensors = <12>; 4202 interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH>, 4203 <GIC_SPI 509 IRQ_TYPE_LEVEL_HIGH>; 4204 interrupt-names = "uplow","critical"; 4205 #thermal-sensor-cells = <1>; 4206 }; 4207 4208 aoss_reset: reset-controller@c2a0000 { 4209 compatible = "qcom,sc7280-aoss-cc", "qcom,sdm845-aoss-cc"; 4210 reg = <0 0x0c2a0000 0 0x31000>; 4211 #reset-cells = <1>; 4212 }; 4213 4214 aoss_qmp: power-controller@c300000 { 4215 compatible = "qcom,sc7280-aoss-qmp", "qcom,aoss-qmp"; 4216 reg = <0 0x0c300000 0 0x400>; 4217 interrupts-extended = <&ipcc IPCC_CLIENT_AOP 4218 IPCC_MPROC_SIGNAL_GLINK_QMP 4219 IRQ_TYPE_EDGE_RISING>; 4220 mboxes = <&ipcc IPCC_CLIENT_AOP 4221 IPCC_MPROC_SIGNAL_GLINK_QMP>; 4222 4223 #clock-cells = <0>; 4224 }; 4225 4226 sram@c3f0000 { 4227 compatible = "qcom,rpmh-stats"; 4228 reg = <0 0x0c3f0000 0 0x400>; 4229 }; 4230 4231 spmi_bus: spmi@c440000 { 4232 compatible = "qcom,spmi-pmic-arb"; 4233 reg = <0 0x0c440000 0 0x1100>, 4234 <0 0x0c600000 0 0x2000000>, 4235 <0 0x0e600000 0 0x100000>, 4236 <0 0x0e700000 0 0xa0000>, 4237 <0 0x0c40a000 0 0x26000>; 4238 reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 4239 interrupt-names = "periph_irq"; 4240 interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>; 4241 qcom,ee = <0>; 4242 qcom,channel = <0>; 4243 #address-cells = <1>; 4244 #size-cells = <1>; 4245 interrupt-controller; 4246 #interrupt-cells = <4>; 4247 }; 4248 4249 tlmm: pinctrl@f100000 { 4250 compatible = "qcom,sc7280-pinctrl"; 4251 reg = <0 0x0f100000 0 0x300000>; 4252 interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 4253 gpio-controller; 4254 #gpio-cells = <2>; 4255 interrupt-controller; 4256 #interrupt-cells = <2>; 4257 gpio-ranges = <&tlmm 0 0 175>; 4258 wakeup-parent = <&pdc>; 4259 4260 dp_hot_plug_det: dp-hot-plug-det-state { 4261 pins = "gpio47"; 4262 function = "dp_hot"; 4263 }; 4264 4265 edp_hot_plug_det: edp-hot-plug-det-state { 4266 pins = "gpio60"; 4267 function = "edp_hot"; 4268 }; 4269 4270 mi2s0_data0: mi2s0-data0-state { 4271 pins = "gpio98"; 4272 function = "mi2s0_data0"; 4273 }; 4274 4275 mi2s0_data1: mi2s0-data1-state { 4276 pins = "gpio99"; 4277 function = "mi2s0_data1"; 4278 }; 4279 4280 mi2s0_mclk: mi2s0-mclk-state { 4281 pins = "gpio96"; 4282 function = "pri_mi2s"; 4283 }; 4284 4285 mi2s0_sclk: mi2s0-sclk-state { 4286 pins = "gpio97"; 4287 function = "mi2s0_sck"; 4288 }; 4289 4290 mi2s0_ws: mi2s0-ws-state { 4291 pins = "gpio100"; 4292 function = "mi2s0_ws"; 4293 }; 4294 4295 mi2s1_data0: mi2s1-data0-state { 4296 pins = "gpio107"; 4297 function = "mi2s1_data0"; 4298 }; 4299 4300 mi2s1_sclk: mi2s1-sclk-state { 4301 pins = "gpio106"; 4302 function = "mi2s1_sck"; 4303 }; 4304 4305 mi2s1_ws: mi2s1-ws-state { 4306 pins = "gpio108"; 4307 function = "mi2s1_ws"; 4308 }; 4309 4310 pcie1_clkreq_n: pcie1-clkreq-n-state { 4311 pins = "gpio79"; 4312 function = "pcie1_clkreqn"; 4313 }; 4314 4315 qspi_clk: qspi-clk-state { 4316 pins = "gpio14"; 4317 function = "qspi_clk"; 4318 }; 4319 4320 qspi_cs0: qspi-cs0-state { 4321 pins = "gpio15"; 4322 function = "qspi_cs"; 4323 }; 4324 4325 qspi_cs1: qspi-cs1-state { 4326 pins = "gpio19"; 4327 function = "qspi_cs"; 4328 }; 4329 4330 qspi_data01: qspi-data01-state { 4331 pins = "gpio12", "gpio13"; 4332 function = "qspi_data"; 4333 }; 4334 4335 qspi_data12: qspi-data12-state { 4336 pins = "gpio16", "gpio17"; 4337 function = "qspi_data"; 4338 }; 4339 4340 qup_i2c0_data_clk: qup-i2c0-data-clk-state { 4341 pins = "gpio0", "gpio1"; 4342 function = "qup00"; 4343 }; 4344 4345 qup_i2c1_data_clk: qup-i2c1-data-clk-state { 4346 pins = "gpio4", "gpio5"; 4347 function = "qup01"; 4348 }; 4349 4350 qup_i2c2_data_clk: qup-i2c2-data-clk-state { 4351 pins = "gpio8", "gpio9"; 4352 function = "qup02"; 4353 }; 4354 4355 qup_i2c3_data_clk: qup-i2c3-data-clk-state { 4356 pins = "gpio12", "gpio13"; 4357 function = "qup03"; 4358 }; 4359 4360 qup_i2c4_data_clk: qup-i2c4-data-clk-state { 4361 pins = "gpio16", "gpio17"; 4362 function = "qup04"; 4363 }; 4364 4365 qup_i2c5_data_clk: qup-i2c5-data-clk-state { 4366 pins = "gpio20", "gpio21"; 4367 function = "qup05"; 4368 }; 4369 4370 qup_i2c6_data_clk: qup-i2c6-data-clk-state { 4371 pins = "gpio24", "gpio25"; 4372 function = "qup06"; 4373 }; 4374 4375 qup_i2c7_data_clk: qup-i2c7-data-clk-state { 4376 pins = "gpio28", "gpio29"; 4377 function = "qup07"; 4378 }; 4379 4380 qup_i2c8_data_clk: qup-i2c8-data-clk-state { 4381 pins = "gpio32", "gpio33"; 4382 function = "qup10"; 4383 }; 4384 4385 qup_i2c9_data_clk: qup-i2c9-data-clk-state { 4386 pins = "gpio36", "gpio37"; 4387 function = "qup11"; 4388 }; 4389 4390 qup_i2c10_data_clk: qup-i2c10-data-clk-state { 4391 pins = "gpio40", "gpio41"; 4392 function = "qup12"; 4393 }; 4394 4395 qup_i2c11_data_clk: qup-i2c11-data-clk-state { 4396 pins = "gpio44", "gpio45"; 4397 function = "qup13"; 4398 }; 4399 4400 qup_i2c12_data_clk: qup-i2c12-data-clk-state { 4401 pins = "gpio48", "gpio49"; 4402 function = "qup14"; 4403 }; 4404 4405 qup_i2c13_data_clk: qup-i2c13-data-clk-state { 4406 pins = "gpio52", "gpio53"; 4407 function = "qup15"; 4408 }; 4409 4410 qup_i2c14_data_clk: qup-i2c14-data-clk-state { 4411 pins = "gpio56", "gpio57"; 4412 function = "qup16"; 4413 }; 4414 4415 qup_i2c15_data_clk: qup-i2c15-data-clk-state { 4416 pins = "gpio60", "gpio61"; 4417 function = "qup17"; 4418 }; 4419 4420 qup_spi0_data_clk: qup-spi0-data-clk-state { 4421 pins = "gpio0", "gpio1", "gpio2"; 4422 function = "qup00"; 4423 }; 4424 4425 qup_spi0_cs: qup-spi0-cs-state { 4426 pins = "gpio3"; 4427 function = "qup00"; 4428 }; 4429 4430 qup_spi0_cs_gpio: qup-spi0-cs-gpio-state { 4431 pins = "gpio3"; 4432 function = "gpio"; 4433 }; 4434 4435 qup_spi1_data_clk: qup-spi1-data-clk-state { 4436 pins = "gpio4", "gpio5", "gpio6"; 4437 function = "qup01"; 4438 }; 4439 4440 qup_spi1_cs: qup-spi1-cs-state { 4441 pins = "gpio7"; 4442 function = "qup01"; 4443 }; 4444 4445 qup_spi1_cs_gpio: qup-spi1-cs-gpio-state { 4446 pins = "gpio7"; 4447 function = "gpio"; 4448 }; 4449 4450 qup_spi2_data_clk: qup-spi2-data-clk-state { 4451 pins = "gpio8", "gpio9", "gpio10"; 4452 function = "qup02"; 4453 }; 4454 4455 qup_spi2_cs: qup-spi2-cs-state { 4456 pins = "gpio11"; 4457 function = "qup02"; 4458 }; 4459 4460 qup_spi2_cs_gpio: qup-spi2-cs-gpio-state { 4461 pins = "gpio11"; 4462 function = "gpio"; 4463 }; 4464 4465 qup_spi3_data_clk: qup-spi3-data-clk-state { 4466 pins = "gpio12", "gpio13", "gpio14"; 4467 function = "qup03"; 4468 }; 4469 4470 qup_spi3_cs: qup-spi3-cs-state { 4471 pins = "gpio15"; 4472 function = "qup03"; 4473 }; 4474 4475 qup_spi3_cs_gpio: qup-spi3-cs-gpio-state { 4476 pins = "gpio15"; 4477 function = "gpio"; 4478 }; 4479 4480 qup_spi4_data_clk: qup-spi4-data-clk-state { 4481 pins = "gpio16", "gpio17", "gpio18"; 4482 function = "qup04"; 4483 }; 4484 4485 qup_spi4_cs: qup-spi4-cs-state { 4486 pins = "gpio19"; 4487 function = "qup04"; 4488 }; 4489 4490 qup_spi4_cs_gpio: qup-spi4-cs-gpio-state { 4491 pins = "gpio19"; 4492 function = "gpio"; 4493 }; 4494 4495 qup_spi5_data_clk: qup-spi5-data-clk-state { 4496 pins = "gpio20", "gpio21", "gpio22"; 4497 function = "qup05"; 4498 }; 4499 4500 qup_spi5_cs: qup-spi5-cs-state { 4501 pins = "gpio23"; 4502 function = "qup05"; 4503 }; 4504 4505 qup_spi5_cs_gpio: qup-spi5-cs-gpio-state { 4506 pins = "gpio23"; 4507 function = "gpio"; 4508 }; 4509 4510 qup_spi6_data_clk: qup-spi6-data-clk-state { 4511 pins = "gpio24", "gpio25", "gpio26"; 4512 function = "qup06"; 4513 }; 4514 4515 qup_spi6_cs: qup-spi6-cs-state { 4516 pins = "gpio27"; 4517 function = "qup06"; 4518 }; 4519 4520 qup_spi6_cs_gpio: qup-spi6-cs-gpio-state { 4521 pins = "gpio27"; 4522 function = "gpio"; 4523 }; 4524 4525 qup_spi7_data_clk: qup-spi7-data-clk-state { 4526 pins = "gpio28", "gpio29", "gpio30"; 4527 function = "qup07"; 4528 }; 4529 4530 qup_spi7_cs: qup-spi7-cs-state { 4531 pins = "gpio31"; 4532 function = "qup07"; 4533 }; 4534 4535 qup_spi7_cs_gpio: qup-spi7-cs-gpio-state { 4536 pins = "gpio31"; 4537 function = "gpio"; 4538 }; 4539 4540 qup_spi8_data_clk: qup-spi8-data-clk-state { 4541 pins = "gpio32", "gpio33", "gpio34"; 4542 function = "qup10"; 4543 }; 4544 4545 qup_spi8_cs: qup-spi8-cs-state { 4546 pins = "gpio35"; 4547 function = "qup10"; 4548 }; 4549 4550 qup_spi8_cs_gpio: qup-spi8-cs-gpio-state { 4551 pins = "gpio35"; 4552 function = "gpio"; 4553 }; 4554 4555 qup_spi9_data_clk: qup-spi9-data-clk-state { 4556 pins = "gpio36", "gpio37", "gpio38"; 4557 function = "qup11"; 4558 }; 4559 4560 qup_spi9_cs: qup-spi9-cs-state { 4561 pins = "gpio39"; 4562 function = "qup11"; 4563 }; 4564 4565 qup_spi9_cs_gpio: qup-spi9-cs-gpio-state { 4566 pins = "gpio39"; 4567 function = "gpio"; 4568 }; 4569 4570 qup_spi10_data_clk: qup-spi10-data-clk-state { 4571 pins = "gpio40", "gpio41", "gpio42"; 4572 function = "qup12"; 4573 }; 4574 4575 qup_spi10_cs: qup-spi10-cs-state { 4576 pins = "gpio43"; 4577 function = "qup12"; 4578 }; 4579 4580 qup_spi10_cs_gpio: qup-spi10-cs-gpio-state { 4581 pins = "gpio43"; 4582 function = "gpio"; 4583 }; 4584 4585 qup_spi11_data_clk: qup-spi11-data-clk-state { 4586 pins = "gpio44", "gpio45", "gpio46"; 4587 function = "qup13"; 4588 }; 4589 4590 qup_spi11_cs: qup-spi11-cs-state { 4591 pins = "gpio47"; 4592 function = "qup13"; 4593 }; 4594 4595 qup_spi11_cs_gpio: qup-spi11-cs-gpio-state { 4596 pins = "gpio47"; 4597 function = "gpio"; 4598 }; 4599 4600 qup_spi12_data_clk: qup-spi12-data-clk-state { 4601 pins = "gpio48", "gpio49", "gpio50"; 4602 function = "qup14"; 4603 }; 4604 4605 qup_spi12_cs: qup-spi12-cs-state { 4606 pins = "gpio51"; 4607 function = "qup14"; 4608 }; 4609 4610 qup_spi12_cs_gpio: qup-spi12-cs-gpio-state { 4611 pins = "gpio51"; 4612 function = "gpio"; 4613 }; 4614 4615 qup_spi13_data_clk: qup-spi13-data-clk-state { 4616 pins = "gpio52", "gpio53", "gpio54"; 4617 function = "qup15"; 4618 }; 4619 4620 qup_spi13_cs: qup-spi13-cs-state { 4621 pins = "gpio55"; 4622 function = "qup15"; 4623 }; 4624 4625 qup_spi13_cs_gpio: qup-spi13-cs-gpio-state { 4626 pins = "gpio55"; 4627 function = "gpio"; 4628 }; 4629 4630 qup_spi14_data_clk: qup-spi14-data-clk-state { 4631 pins = "gpio56", "gpio57", "gpio58"; 4632 function = "qup16"; 4633 }; 4634 4635 qup_spi14_cs: qup-spi14-cs-state { 4636 pins = "gpio59"; 4637 function = "qup16"; 4638 }; 4639 4640 qup_spi14_cs_gpio: qup-spi14-cs-gpio-state { 4641 pins = "gpio59"; 4642 function = "gpio"; 4643 }; 4644 4645 qup_spi15_data_clk: qup-spi15-data-clk-state { 4646 pins = "gpio60", "gpio61", "gpio62"; 4647 function = "qup17"; 4648 }; 4649 4650 qup_spi15_cs: qup-spi15-cs-state { 4651 pins = "gpio63"; 4652 function = "qup17"; 4653 }; 4654 4655 qup_spi15_cs_gpio: qup-spi15-cs-gpio-state { 4656 pins = "gpio63"; 4657 function = "gpio"; 4658 }; 4659 4660 qup_uart0_cts: qup-uart0-cts-state { 4661 pins = "gpio0"; 4662 function = "qup00"; 4663 }; 4664 4665 qup_uart0_rts: qup-uart0-rts-state { 4666 pins = "gpio1"; 4667 function = "qup00"; 4668 }; 4669 4670 qup_uart0_tx: qup-uart0-tx-state { 4671 pins = "gpio2"; 4672 function = "qup00"; 4673 }; 4674 4675 qup_uart0_rx: qup-uart0-rx-state { 4676 pins = "gpio3"; 4677 function = "qup00"; 4678 }; 4679 4680 qup_uart1_cts: qup-uart1-cts-state { 4681 pins = "gpio4"; 4682 function = "qup01"; 4683 }; 4684 4685 qup_uart1_rts: qup-uart1-rts-state { 4686 pins = "gpio5"; 4687 function = "qup01"; 4688 }; 4689 4690 qup_uart1_tx: qup-uart1-tx-state { 4691 pins = "gpio6"; 4692 function = "qup01"; 4693 }; 4694 4695 qup_uart1_rx: qup-uart1-rx-state { 4696 pins = "gpio7"; 4697 function = "qup01"; 4698 }; 4699 4700 qup_uart2_cts: qup-uart2-cts-state { 4701 pins = "gpio8"; 4702 function = "qup02"; 4703 }; 4704 4705 qup_uart2_rts: qup-uart2-rts-state { 4706 pins = "gpio9"; 4707 function = "qup02"; 4708 }; 4709 4710 qup_uart2_tx: qup-uart2-tx-state { 4711 pins = "gpio10"; 4712 function = "qup02"; 4713 }; 4714 4715 qup_uart2_rx: qup-uart2-rx-state { 4716 pins = "gpio11"; 4717 function = "qup02"; 4718 }; 4719 4720 qup_uart3_cts: qup-uart3-cts-state { 4721 pins = "gpio12"; 4722 function = "qup03"; 4723 }; 4724 4725 qup_uart3_rts: qup-uart3-rts-state { 4726 pins = "gpio13"; 4727 function = "qup03"; 4728 }; 4729 4730 qup_uart3_tx: qup-uart3-tx-state { 4731 pins = "gpio14"; 4732 function = "qup03"; 4733 }; 4734 4735 qup_uart3_rx: qup-uart3-rx-state { 4736 pins = "gpio15"; 4737 function = "qup03"; 4738 }; 4739 4740 qup_uart4_cts: qup-uart4-cts-state { 4741 pins = "gpio16"; 4742 function = "qup04"; 4743 }; 4744 4745 qup_uart4_rts: qup-uart4-rts-state { 4746 pins = "gpio17"; 4747 function = "qup04"; 4748 }; 4749 4750 qup_uart4_tx: qup-uart4-tx-state { 4751 pins = "gpio18"; 4752 function = "qup04"; 4753 }; 4754 4755 qup_uart4_rx: qup-uart4-rx-state { 4756 pins = "gpio19"; 4757 function = "qup04"; 4758 }; 4759 4760 qup_uart5_cts: qup-uart5-cts-state { 4761 pins = "gpio20"; 4762 function = "qup05"; 4763 }; 4764 4765 qup_uart5_rts: qup-uart5-rts-state { 4766 pins = "gpio21"; 4767 function = "qup05"; 4768 }; 4769 4770 qup_uart5_tx: qup-uart5-tx-state { 4771 pins = "gpio22"; 4772 function = "qup05"; 4773 }; 4774 4775 qup_uart5_rx: qup-uart5-rx-state { 4776 pins = "gpio23"; 4777 function = "qup05"; 4778 }; 4779 4780 qup_uart6_cts: qup-uart6-cts-state { 4781 pins = "gpio24"; 4782 function = "qup06"; 4783 }; 4784 4785 qup_uart6_rts: qup-uart6-rts-state { 4786 pins = "gpio25"; 4787 function = "qup06"; 4788 }; 4789 4790 qup_uart6_tx: qup-uart6-tx-state { 4791 pins = "gpio26"; 4792 function = "qup06"; 4793 }; 4794 4795 qup_uart6_rx: qup-uart6-rx-state { 4796 pins = "gpio27"; 4797 function = "qup06"; 4798 }; 4799 4800 qup_uart7_cts: qup-uart7-cts-state { 4801 pins = "gpio28"; 4802 function = "qup07"; 4803 }; 4804 4805 qup_uart7_rts: qup-uart7-rts-state { 4806 pins = "gpio29"; 4807 function = "qup07"; 4808 }; 4809 4810 qup_uart7_tx: qup-uart7-tx-state { 4811 pins = "gpio30"; 4812 function = "qup07"; 4813 }; 4814 4815 qup_uart7_rx: qup-uart7-rx-state { 4816 pins = "gpio31"; 4817 function = "qup07"; 4818 }; 4819 4820 qup_uart8_cts: qup-uart8-cts-state { 4821 pins = "gpio32"; 4822 function = "qup10"; 4823 }; 4824 4825 qup_uart8_rts: qup-uart8-rts-state { 4826 pins = "gpio33"; 4827 function = "qup10"; 4828 }; 4829 4830 qup_uart8_tx: qup-uart8-tx-state { 4831 pins = "gpio34"; 4832 function = "qup10"; 4833 }; 4834 4835 qup_uart8_rx: qup-uart8-rx-state { 4836 pins = "gpio35"; 4837 function = "qup10"; 4838 }; 4839 4840 qup_uart9_cts: qup-uart9-cts-state { 4841 pins = "gpio36"; 4842 function = "qup11"; 4843 }; 4844 4845 qup_uart9_rts: qup-uart9-rts-state { 4846 pins = "gpio37"; 4847 function = "qup11"; 4848 }; 4849 4850 qup_uart9_tx: qup-uart9-tx-state { 4851 pins = "gpio38"; 4852 function = "qup11"; 4853 }; 4854 4855 qup_uart9_rx: qup-uart9-rx-state { 4856 pins = "gpio39"; 4857 function = "qup11"; 4858 }; 4859 4860 qup_uart10_cts: qup-uart10-cts-state { 4861 pins = "gpio40"; 4862 function = "qup12"; 4863 }; 4864 4865 qup_uart10_rts: qup-uart10-rts-state { 4866 pins = "gpio41"; 4867 function = "qup12"; 4868 }; 4869 4870 qup_uart10_tx: qup-uart10-tx-state { 4871 pins = "gpio42"; 4872 function = "qup12"; 4873 }; 4874 4875 qup_uart10_rx: qup-uart10-rx-state { 4876 pins = "gpio43"; 4877 function = "qup12"; 4878 }; 4879 4880 qup_uart11_cts: qup-uart11-cts-state { 4881 pins = "gpio44"; 4882 function = "qup13"; 4883 }; 4884 4885 qup_uart11_rts: qup-uart11-rts-state { 4886 pins = "gpio45"; 4887 function = "qup13"; 4888 }; 4889 4890 qup_uart11_tx: qup-uart11-tx-state { 4891 pins = "gpio46"; 4892 function = "qup13"; 4893 }; 4894 4895 qup_uart11_rx: qup-uart11-rx-state { 4896 pins = "gpio47"; 4897 function = "qup13"; 4898 }; 4899 4900 qup_uart12_cts: qup-uart12-cts-state { 4901 pins = "gpio48"; 4902 function = "qup14"; 4903 }; 4904 4905 qup_uart12_rts: qup-uart12-rts-state { 4906 pins = "gpio49"; 4907 function = "qup14"; 4908 }; 4909 4910 qup_uart12_tx: qup-uart12-tx-state { 4911 pins = "gpio50"; 4912 function = "qup14"; 4913 }; 4914 4915 qup_uart12_rx: qup-uart12-rx-state { 4916 pins = "gpio51"; 4917 function = "qup14"; 4918 }; 4919 4920 qup_uart13_cts: qup-uart13-cts-state { 4921 pins = "gpio52"; 4922 function = "qup15"; 4923 }; 4924 4925 qup_uart13_rts: qup-uart13-rts-state { 4926 pins = "gpio53"; 4927 function = "qup15"; 4928 }; 4929 4930 qup_uart13_tx: qup-uart13-tx-state { 4931 pins = "gpio54"; 4932 function = "qup15"; 4933 }; 4934 4935 qup_uart13_rx: qup-uart13-rx-state { 4936 pins = "gpio55"; 4937 function = "qup15"; 4938 }; 4939 4940 qup_uart14_cts: qup-uart14-cts-state { 4941 pins = "gpio56"; 4942 function = "qup16"; 4943 }; 4944 4945 qup_uart14_rts: qup-uart14-rts-state { 4946 pins = "gpio57"; 4947 function = "qup16"; 4948 }; 4949 4950 qup_uart14_tx: qup-uart14-tx-state { 4951 pins = "gpio58"; 4952 function = "qup16"; 4953 }; 4954 4955 qup_uart14_rx: qup-uart14-rx-state { 4956 pins = "gpio59"; 4957 function = "qup16"; 4958 }; 4959 4960 qup_uart15_cts: qup-uart15-cts-state { 4961 pins = "gpio60"; 4962 function = "qup17"; 4963 }; 4964 4965 qup_uart15_rts: qup-uart15-rts-state { 4966 pins = "gpio61"; 4967 function = "qup17"; 4968 }; 4969 4970 qup_uart15_tx: qup-uart15-tx-state { 4971 pins = "gpio62"; 4972 function = "qup17"; 4973 }; 4974 4975 qup_uart15_rx: qup-uart15-rx-state { 4976 pins = "gpio63"; 4977 function = "qup17"; 4978 }; 4979 4980 sdc1_clk: sdc1-clk-state { 4981 pins = "sdc1_clk"; 4982 }; 4983 4984 sdc1_cmd: sdc1-cmd-state { 4985 pins = "sdc1_cmd"; 4986 }; 4987 4988 sdc1_data: sdc1-data-state { 4989 pins = "sdc1_data"; 4990 }; 4991 4992 sdc1_rclk: sdc1-rclk-state { 4993 pins = "sdc1_rclk"; 4994 }; 4995 4996 sdc1_clk_sleep: sdc1-clk-sleep-state { 4997 pins = "sdc1_clk"; 4998 drive-strength = <2>; 4999 bias-bus-hold; 5000 }; 5001 5002 sdc1_cmd_sleep: sdc1-cmd-sleep-state { 5003 pins = "sdc1_cmd"; 5004 drive-strength = <2>; 5005 bias-bus-hold; 5006 }; 5007 5008 sdc1_data_sleep: sdc1-data-sleep-state { 5009 pins = "sdc1_data"; 5010 drive-strength = <2>; 5011 bias-bus-hold; 5012 }; 5013 5014 sdc1_rclk_sleep: sdc1-rclk-sleep-state { 5015 pins = "sdc1_rclk"; 5016 drive-strength = <2>; 5017 bias-bus-hold; 5018 }; 5019 5020 sdc2_clk: sdc2-clk-state { 5021 pins = "sdc2_clk"; 5022 }; 5023 5024 sdc2_cmd: sdc2-cmd-state { 5025 pins = "sdc2_cmd"; 5026 }; 5027 5028 sdc2_data: sdc2-data-state { 5029 pins = "sdc2_data"; 5030 }; 5031 5032 sdc2_clk_sleep: sdc2-clk-sleep-state { 5033 pins = "sdc2_clk"; 5034 drive-strength = <2>; 5035 bias-bus-hold; 5036 }; 5037 5038 sdc2_cmd_sleep: sdc2-cmd-sleep-state { 5039 pins = "sdc2_cmd"; 5040 drive-strength = <2>; 5041 bias-bus-hold; 5042 }; 5043 5044 sdc2_data_sleep: sdc2-data-sleep-state { 5045 pins = "sdc2_data"; 5046 drive-strength = <2>; 5047 bias-bus-hold; 5048 }; 5049 }; 5050 5051 sram@146a5000 { 5052 compatible = "qcom,sc7280-imem", "syscon", "simple-mfd"; 5053 reg = <0 0x146a5000 0 0x6000>; 5054 5055 #address-cells = <1>; 5056 #size-cells = <1>; 5057 5058 ranges = <0 0 0x146a5000 0x6000>; 5059 5060 pil-reloc@594c { 5061 compatible = "qcom,pil-reloc-info"; 5062 reg = <0x594c 0xc8>; 5063 }; 5064 }; 5065 5066 apps_smmu: iommu@15000000 { 5067 compatible = "qcom,sc7280-smmu-500", "arm,mmu-500"; 5068 reg = <0 0x15000000 0 0x100000>; 5069 #iommu-cells = <2>; 5070 #global-interrupts = <1>; 5071 dma-coherent; 5072 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 5073 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 5074 <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 5075 <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 5076 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 5077 <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 5078 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 5079 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 5080 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 5081 <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 5082 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 5083 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 5084 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 5085 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 5086 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 5087 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 5088 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 5089 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 5090 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 5091 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 5092 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 5093 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 5094 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 5095 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 5096 <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>, 5097 <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, 5098 <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>, 5099 <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, 5100 <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>, 5101 <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, 5102 <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>, 5103 <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, 5104 <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>, 5105 <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, 5106 <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>, 5107 <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, 5108 <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 5109 <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 5110 <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 5111 <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 5112 <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>, 5113 <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 5114 <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 5115 <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 5116 <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 5117 <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 5118 <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 5119 <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 5120 <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 5121 <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 5122 <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 5123 <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 5124 <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 5125 <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 5126 <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 5127 <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 5128 <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, 5129 <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 5130 <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 5131 <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 5132 <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 5133 <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 5134 <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 5135 <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 5136 <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 5137 <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 5138 <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>, 5139 <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>, 5140 <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>, 5141 <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>, 5142 <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 5143 <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 5144 <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 5145 <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 5146 <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 5147 <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 5148 <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 5149 <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>, 5150 <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 5151 <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 5152 <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 5153 }; 5154 5155 intc: interrupt-controller@17a00000 { 5156 compatible = "arm,gic-v3"; 5157 #address-cells = <2>; 5158 #size-cells = <2>; 5159 ranges; 5160 #interrupt-cells = <3>; 5161 interrupt-controller; 5162 reg = <0 0x17a00000 0 0x10000>, /* GICD */ 5163 <0 0x17a60000 0 0x100000>; /* GICR * 8 */ 5164 interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_LOW>; 5165 5166 gic-its@17a40000 { 5167 compatible = "arm,gic-v3-its"; 5168 msi-controller; 5169 #msi-cells = <1>; 5170 reg = <0 0x17a40000 0 0x20000>; 5171 status = "disabled"; 5172 }; 5173 }; 5174 5175 watchdog@17c10000 { 5176 compatible = "qcom,apss-wdt-sc7280", "qcom,kpss-wdt"; 5177 reg = <0 0x17c10000 0 0x1000>; 5178 clocks = <&sleep_clk>; 5179 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 5180 }; 5181 5182 timer@17c20000 { 5183 #address-cells = <1>; 5184 #size-cells = <1>; 5185 ranges = <0 0 0 0x20000000>; 5186 compatible = "arm,armv7-timer-mem"; 5187 reg = <0 0x17c20000 0 0x1000>; 5188 5189 frame@17c21000 { 5190 frame-number = <0>; 5191 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 5192 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 5193 reg = <0x17c21000 0x1000>, 5194 <0x17c22000 0x1000>; 5195 }; 5196 5197 frame@17c23000 { 5198 frame-number = <1>; 5199 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 5200 reg = <0x17c23000 0x1000>; 5201 status = "disabled"; 5202 }; 5203 5204 frame@17c25000 { 5205 frame-number = <2>; 5206 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 5207 reg = <0x17c25000 0x1000>; 5208 status = "disabled"; 5209 }; 5210 5211 frame@17c27000 { 5212 frame-number = <3>; 5213 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 5214 reg = <0x17c27000 0x1000>; 5215 status = "disabled"; 5216 }; 5217 5218 frame@17c29000 { 5219 frame-number = <4>; 5220 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 5221 reg = <0x17c29000 0x1000>; 5222 status = "disabled"; 5223 }; 5224 5225 frame@17c2b000 { 5226 frame-number = <5>; 5227 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 5228 reg = <0x17c2b000 0x1000>; 5229 status = "disabled"; 5230 }; 5231 5232 frame@17c2d000 { 5233 frame-number = <6>; 5234 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 5235 reg = <0x17c2d000 0x1000>; 5236 status = "disabled"; 5237 }; 5238 }; 5239 5240 apps_rsc: rsc@18200000 { 5241 compatible = "qcom,rpmh-rsc"; 5242 reg = <0 0x18200000 0 0x10000>, 5243 <0 0x18210000 0 0x10000>, 5244 <0 0x18220000 0 0x10000>; 5245 reg-names = "drv-0", "drv-1", "drv-2"; 5246 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 5247 <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 5248 <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 5249 qcom,tcs-offset = <0xd00>; 5250 qcom,drv-id = <2>; 5251 qcom,tcs-config = <ACTIVE_TCS 2>, 5252 <SLEEP_TCS 3>, 5253 <WAKE_TCS 3>, 5254 <CONTROL_TCS 1>; 5255 5256 apps_bcm_voter: bcm-voter { 5257 compatible = "qcom,bcm-voter"; 5258 }; 5259 5260 rpmhpd: power-controller { 5261 compatible = "qcom,sc7280-rpmhpd"; 5262 #power-domain-cells = <1>; 5263 operating-points-v2 = <&rpmhpd_opp_table>; 5264 5265 rpmhpd_opp_table: opp-table { 5266 compatible = "operating-points-v2"; 5267 5268 rpmhpd_opp_ret: opp1 { 5269 opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; 5270 }; 5271 5272 rpmhpd_opp_low_svs: opp2 { 5273 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 5274 }; 5275 5276 rpmhpd_opp_svs: opp3 { 5277 opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 5278 }; 5279 5280 rpmhpd_opp_svs_l1: opp4 { 5281 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 5282 }; 5283 5284 rpmhpd_opp_svs_l2: opp5 { 5285 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>; 5286 }; 5287 5288 rpmhpd_opp_nom: opp6 { 5289 opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 5290 }; 5291 5292 rpmhpd_opp_nom_l1: opp7 { 5293 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 5294 }; 5295 5296 rpmhpd_opp_turbo: opp8 { 5297 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 5298 }; 5299 5300 rpmhpd_opp_turbo_l1: opp9 { 5301 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 5302 }; 5303 }; 5304 }; 5305 5306 rpmhcc: clock-controller { 5307 compatible = "qcom,sc7280-rpmh-clk"; 5308 clocks = <&xo_board>; 5309 clock-names = "xo"; 5310 #clock-cells = <1>; 5311 }; 5312 }; 5313 5314 epss_l3: interconnect@18590000 { 5315 compatible = "qcom,sc7280-epss-l3", "qcom,epss-l3"; 5316 reg = <0 0x18590000 0 0x1000>; 5317 clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>; 5318 clock-names = "xo", "alternate"; 5319 #interconnect-cells = <1>; 5320 }; 5321 5322 cpufreq_hw: cpufreq@18591000 { 5323 compatible = "qcom,sc7280-cpufreq-epss", "qcom,cpufreq-epss"; 5324 reg = <0 0x18591000 0 0x1000>, 5325 <0 0x18592000 0 0x1000>, 5326 <0 0x18593000 0 0x1000>; 5327 clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>; 5328 clock-names = "xo", "alternate"; 5329 #freq-domain-cells = <1>; 5330 }; 5331 }; 5332 5333 thermal_zones: thermal-zones { 5334 cpu0-thermal { 5335 polling-delay-passive = <250>; 5336 polling-delay = <0>; 5337 5338 thermal-sensors = <&tsens0 1>; 5339 5340 trips { 5341 cpu0_alert0: trip-point0 { 5342 temperature = <90000>; 5343 hysteresis = <2000>; 5344 type = "passive"; 5345 }; 5346 5347 cpu0_alert1: trip-point1 { 5348 temperature = <95000>; 5349 hysteresis = <2000>; 5350 type = "passive"; 5351 }; 5352 5353 cpu0_crit: cpu-crit { 5354 temperature = <110000>; 5355 hysteresis = <0>; 5356 type = "critical"; 5357 }; 5358 }; 5359 5360 cooling-maps { 5361 map0 { 5362 trip = <&cpu0_alert0>; 5363 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5364 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5365 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5366 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5367 }; 5368 map1 { 5369 trip = <&cpu0_alert1>; 5370 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5371 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5372 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5373 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5374 }; 5375 }; 5376 }; 5377 5378 cpu1-thermal { 5379 polling-delay-passive = <250>; 5380 polling-delay = <0>; 5381 5382 thermal-sensors = <&tsens0 2>; 5383 5384 trips { 5385 cpu1_alert0: trip-point0 { 5386 temperature = <90000>; 5387 hysteresis = <2000>; 5388 type = "passive"; 5389 }; 5390 5391 cpu1_alert1: trip-point1 { 5392 temperature = <95000>; 5393 hysteresis = <2000>; 5394 type = "passive"; 5395 }; 5396 5397 cpu1_crit: cpu-crit { 5398 temperature = <110000>; 5399 hysteresis = <0>; 5400 type = "critical"; 5401 }; 5402 }; 5403 5404 cooling-maps { 5405 map0 { 5406 trip = <&cpu1_alert0>; 5407 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5408 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5409 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5410 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5411 }; 5412 map1 { 5413 trip = <&cpu1_alert1>; 5414 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5415 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5416 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5417 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5418 }; 5419 }; 5420 }; 5421 5422 cpu2-thermal { 5423 polling-delay-passive = <250>; 5424 polling-delay = <0>; 5425 5426 thermal-sensors = <&tsens0 3>; 5427 5428 trips { 5429 cpu2_alert0: trip-point0 { 5430 temperature = <90000>; 5431 hysteresis = <2000>; 5432 type = "passive"; 5433 }; 5434 5435 cpu2_alert1: trip-point1 { 5436 temperature = <95000>; 5437 hysteresis = <2000>; 5438 type = "passive"; 5439 }; 5440 5441 cpu2_crit: cpu-crit { 5442 temperature = <110000>; 5443 hysteresis = <0>; 5444 type = "critical"; 5445 }; 5446 }; 5447 5448 cooling-maps { 5449 map0 { 5450 trip = <&cpu2_alert0>; 5451 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5452 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5453 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5454 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5455 }; 5456 map1 { 5457 trip = <&cpu2_alert1>; 5458 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5459 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5460 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5461 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5462 }; 5463 }; 5464 }; 5465 5466 cpu3-thermal { 5467 polling-delay-passive = <250>; 5468 polling-delay = <0>; 5469 5470 thermal-sensors = <&tsens0 4>; 5471 5472 trips { 5473 cpu3_alert0: trip-point0 { 5474 temperature = <90000>; 5475 hysteresis = <2000>; 5476 type = "passive"; 5477 }; 5478 5479 cpu3_alert1: trip-point1 { 5480 temperature = <95000>; 5481 hysteresis = <2000>; 5482 type = "passive"; 5483 }; 5484 5485 cpu3_crit: cpu-crit { 5486 temperature = <110000>; 5487 hysteresis = <0>; 5488 type = "critical"; 5489 }; 5490 }; 5491 5492 cooling-maps { 5493 map0 { 5494 trip = <&cpu3_alert0>; 5495 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5496 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5497 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5498 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5499 }; 5500 map1 { 5501 trip = <&cpu3_alert1>; 5502 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5503 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5504 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5505 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5506 }; 5507 }; 5508 }; 5509 5510 cpu4-thermal { 5511 polling-delay-passive = <250>; 5512 polling-delay = <0>; 5513 5514 thermal-sensors = <&tsens0 7>; 5515 5516 trips { 5517 cpu4_alert0: trip-point0 { 5518 temperature = <90000>; 5519 hysteresis = <2000>; 5520 type = "passive"; 5521 }; 5522 5523 cpu4_alert1: trip-point1 { 5524 temperature = <95000>; 5525 hysteresis = <2000>; 5526 type = "passive"; 5527 }; 5528 5529 cpu4_crit: cpu-crit { 5530 temperature = <110000>; 5531 hysteresis = <0>; 5532 type = "critical"; 5533 }; 5534 }; 5535 5536 cooling-maps { 5537 map0 { 5538 trip = <&cpu4_alert0>; 5539 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5540 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5541 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5542 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5543 }; 5544 map1 { 5545 trip = <&cpu4_alert1>; 5546 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5547 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5548 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5549 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5550 }; 5551 }; 5552 }; 5553 5554 cpu5-thermal { 5555 polling-delay-passive = <250>; 5556 polling-delay = <0>; 5557 5558 thermal-sensors = <&tsens0 8>; 5559 5560 trips { 5561 cpu5_alert0: trip-point0 { 5562 temperature = <90000>; 5563 hysteresis = <2000>; 5564 type = "passive"; 5565 }; 5566 5567 cpu5_alert1: trip-point1 { 5568 temperature = <95000>; 5569 hysteresis = <2000>; 5570 type = "passive"; 5571 }; 5572 5573 cpu5_crit: cpu-crit { 5574 temperature = <110000>; 5575 hysteresis = <0>; 5576 type = "critical"; 5577 }; 5578 }; 5579 5580 cooling-maps { 5581 map0 { 5582 trip = <&cpu5_alert0>; 5583 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5584 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5585 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5586 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5587 }; 5588 map1 { 5589 trip = <&cpu5_alert1>; 5590 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5591 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5592 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5593 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5594 }; 5595 }; 5596 }; 5597 5598 cpu6-thermal { 5599 polling-delay-passive = <250>; 5600 polling-delay = <0>; 5601 5602 thermal-sensors = <&tsens0 9>; 5603 5604 trips { 5605 cpu6_alert0: trip-point0 { 5606 temperature = <90000>; 5607 hysteresis = <2000>; 5608 type = "passive"; 5609 }; 5610 5611 cpu6_alert1: trip-point1 { 5612 temperature = <95000>; 5613 hysteresis = <2000>; 5614 type = "passive"; 5615 }; 5616 5617 cpu6_crit: cpu-crit { 5618 temperature = <110000>; 5619 hysteresis = <0>; 5620 type = "critical"; 5621 }; 5622 }; 5623 5624 cooling-maps { 5625 map0 { 5626 trip = <&cpu6_alert0>; 5627 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5628 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5629 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5630 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5631 }; 5632 map1 { 5633 trip = <&cpu6_alert1>; 5634 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5635 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5636 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5637 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5638 }; 5639 }; 5640 }; 5641 5642 cpu7-thermal { 5643 polling-delay-passive = <250>; 5644 polling-delay = <0>; 5645 5646 thermal-sensors = <&tsens0 10>; 5647 5648 trips { 5649 cpu7_alert0: trip-point0 { 5650 temperature = <90000>; 5651 hysteresis = <2000>; 5652 type = "passive"; 5653 }; 5654 5655 cpu7_alert1: trip-point1 { 5656 temperature = <95000>; 5657 hysteresis = <2000>; 5658 type = "passive"; 5659 }; 5660 5661 cpu7_crit: cpu-crit { 5662 temperature = <110000>; 5663 hysteresis = <0>; 5664 type = "critical"; 5665 }; 5666 }; 5667 5668 cooling-maps { 5669 map0 { 5670 trip = <&cpu7_alert0>; 5671 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5672 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5673 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5674 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5675 }; 5676 map1 { 5677 trip = <&cpu7_alert1>; 5678 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5679 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5680 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5681 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5682 }; 5683 }; 5684 }; 5685 5686 cpu8-thermal { 5687 polling-delay-passive = <250>; 5688 polling-delay = <0>; 5689 5690 thermal-sensors = <&tsens0 11>; 5691 5692 trips { 5693 cpu8_alert0: trip-point0 { 5694 temperature = <90000>; 5695 hysteresis = <2000>; 5696 type = "passive"; 5697 }; 5698 5699 cpu8_alert1: trip-point1 { 5700 temperature = <95000>; 5701 hysteresis = <2000>; 5702 type = "passive"; 5703 }; 5704 5705 cpu8_crit: cpu-crit { 5706 temperature = <110000>; 5707 hysteresis = <0>; 5708 type = "critical"; 5709 }; 5710 }; 5711 5712 cooling-maps { 5713 map0 { 5714 trip = <&cpu8_alert0>; 5715 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5716 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5717 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5718 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5719 }; 5720 map1 { 5721 trip = <&cpu8_alert1>; 5722 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5723 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5724 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5725 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5726 }; 5727 }; 5728 }; 5729 5730 cpu9-thermal { 5731 polling-delay-passive = <250>; 5732 polling-delay = <0>; 5733 5734 thermal-sensors = <&tsens0 12>; 5735 5736 trips { 5737 cpu9_alert0: trip-point0 { 5738 temperature = <90000>; 5739 hysteresis = <2000>; 5740 type = "passive"; 5741 }; 5742 5743 cpu9_alert1: trip-point1 { 5744 temperature = <95000>; 5745 hysteresis = <2000>; 5746 type = "passive"; 5747 }; 5748 5749 cpu9_crit: cpu-crit { 5750 temperature = <110000>; 5751 hysteresis = <0>; 5752 type = "critical"; 5753 }; 5754 }; 5755 5756 cooling-maps { 5757 map0 { 5758 trip = <&cpu9_alert0>; 5759 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5760 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5761 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5762 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5763 }; 5764 map1 { 5765 trip = <&cpu9_alert1>; 5766 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5767 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5768 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5769 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5770 }; 5771 }; 5772 }; 5773 5774 cpu10-thermal { 5775 polling-delay-passive = <250>; 5776 polling-delay = <0>; 5777 5778 thermal-sensors = <&tsens0 13>; 5779 5780 trips { 5781 cpu10_alert0: trip-point0 { 5782 temperature = <90000>; 5783 hysteresis = <2000>; 5784 type = "passive"; 5785 }; 5786 5787 cpu10_alert1: trip-point1 { 5788 temperature = <95000>; 5789 hysteresis = <2000>; 5790 type = "passive"; 5791 }; 5792 5793 cpu10_crit: cpu-crit { 5794 temperature = <110000>; 5795 hysteresis = <0>; 5796 type = "critical"; 5797 }; 5798 }; 5799 5800 cooling-maps { 5801 map0 { 5802 trip = <&cpu10_alert0>; 5803 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5804 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5805 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5806 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5807 }; 5808 map1 { 5809 trip = <&cpu10_alert1>; 5810 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5811 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5812 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5813 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5814 }; 5815 }; 5816 }; 5817 5818 cpu11-thermal { 5819 polling-delay-passive = <250>; 5820 polling-delay = <0>; 5821 5822 thermal-sensors = <&tsens0 14>; 5823 5824 trips { 5825 cpu11_alert0: trip-point0 { 5826 temperature = <90000>; 5827 hysteresis = <2000>; 5828 type = "passive"; 5829 }; 5830 5831 cpu11_alert1: trip-point1 { 5832 temperature = <95000>; 5833 hysteresis = <2000>; 5834 type = "passive"; 5835 }; 5836 5837 cpu11_crit: cpu-crit { 5838 temperature = <110000>; 5839 hysteresis = <0>; 5840 type = "critical"; 5841 }; 5842 }; 5843 5844 cooling-maps { 5845 map0 { 5846 trip = <&cpu11_alert0>; 5847 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5848 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5849 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5850 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5851 }; 5852 map1 { 5853 trip = <&cpu11_alert1>; 5854 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5855 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5856 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 5857 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5858 }; 5859 }; 5860 }; 5861 5862 aoss0-thermal { 5863 polling-delay-passive = <0>; 5864 polling-delay = <0>; 5865 5866 thermal-sensors = <&tsens0 0>; 5867 5868 trips { 5869 aoss0_alert0: trip-point0 { 5870 temperature = <90000>; 5871 hysteresis = <2000>; 5872 type = "hot"; 5873 }; 5874 5875 aoss0_crit: aoss0-crit { 5876 temperature = <110000>; 5877 hysteresis = <0>; 5878 type = "critical"; 5879 }; 5880 }; 5881 }; 5882 5883 aoss1-thermal { 5884 polling-delay-passive = <0>; 5885 polling-delay = <0>; 5886 5887 thermal-sensors = <&tsens1 0>; 5888 5889 trips { 5890 aoss1_alert0: trip-point0 { 5891 temperature = <90000>; 5892 hysteresis = <2000>; 5893 type = "hot"; 5894 }; 5895 5896 aoss1_crit: aoss1-crit { 5897 temperature = <110000>; 5898 hysteresis = <0>; 5899 type = "critical"; 5900 }; 5901 }; 5902 }; 5903 5904 cpuss0-thermal { 5905 polling-delay-passive = <0>; 5906 polling-delay = <0>; 5907 5908 thermal-sensors = <&tsens0 5>; 5909 5910 trips { 5911 cpuss0_alert0: trip-point0 { 5912 temperature = <90000>; 5913 hysteresis = <2000>; 5914 type = "hot"; 5915 }; 5916 cpuss0_crit: cluster0-crit { 5917 temperature = <110000>; 5918 hysteresis = <0>; 5919 type = "critical"; 5920 }; 5921 }; 5922 }; 5923 5924 cpuss1-thermal { 5925 polling-delay-passive = <0>; 5926 polling-delay = <0>; 5927 5928 thermal-sensors = <&tsens0 6>; 5929 5930 trips { 5931 cpuss1_alert0: trip-point0 { 5932 temperature = <90000>; 5933 hysteresis = <2000>; 5934 type = "hot"; 5935 }; 5936 cpuss1_crit: cluster0-crit { 5937 temperature = <110000>; 5938 hysteresis = <0>; 5939 type = "critical"; 5940 }; 5941 }; 5942 }; 5943 5944 gpuss0-thermal { 5945 polling-delay-passive = <100>; 5946 polling-delay = <0>; 5947 5948 thermal-sensors = <&tsens1 1>; 5949 5950 trips { 5951 gpuss0_alert0: trip-point0 { 5952 temperature = <95000>; 5953 hysteresis = <2000>; 5954 type = "passive"; 5955 }; 5956 5957 gpuss0_crit: gpuss0-crit { 5958 temperature = <110000>; 5959 hysteresis = <0>; 5960 type = "critical"; 5961 }; 5962 }; 5963 5964 cooling-maps { 5965 map0 { 5966 trip = <&gpuss0_alert0>; 5967 cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5968 }; 5969 }; 5970 }; 5971 5972 gpuss1-thermal { 5973 polling-delay-passive = <100>; 5974 polling-delay = <0>; 5975 5976 thermal-sensors = <&tsens1 2>; 5977 5978 trips { 5979 gpuss1_alert0: trip-point0 { 5980 temperature = <95000>; 5981 hysteresis = <2000>; 5982 type = "passive"; 5983 }; 5984 5985 gpuss1_crit: gpuss1-crit { 5986 temperature = <110000>; 5987 hysteresis = <0>; 5988 type = "critical"; 5989 }; 5990 }; 5991 5992 cooling-maps { 5993 map0 { 5994 trip = <&gpuss1_alert0>; 5995 cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 5996 }; 5997 }; 5998 }; 5999 6000 nspss0-thermal { 6001 polling-delay-passive = <0>; 6002 polling-delay = <0>; 6003 6004 thermal-sensors = <&tsens1 3>; 6005 6006 trips { 6007 nspss0_alert0: trip-point0 { 6008 temperature = <90000>; 6009 hysteresis = <2000>; 6010 type = "hot"; 6011 }; 6012 6013 nspss0_crit: nspss0-crit { 6014 temperature = <110000>; 6015 hysteresis = <0>; 6016 type = "critical"; 6017 }; 6018 }; 6019 }; 6020 6021 nspss1-thermal { 6022 polling-delay-passive = <0>; 6023 polling-delay = <0>; 6024 6025 thermal-sensors = <&tsens1 4>; 6026 6027 trips { 6028 nspss1_alert0: trip-point0 { 6029 temperature = <90000>; 6030 hysteresis = <2000>; 6031 type = "hot"; 6032 }; 6033 6034 nspss1_crit: nspss1-crit { 6035 temperature = <110000>; 6036 hysteresis = <0>; 6037 type = "critical"; 6038 }; 6039 }; 6040 }; 6041 6042 video-thermal { 6043 polling-delay-passive = <0>; 6044 polling-delay = <0>; 6045 6046 thermal-sensors = <&tsens1 5>; 6047 6048 trips { 6049 video_alert0: trip-point0 { 6050 temperature = <90000>; 6051 hysteresis = <2000>; 6052 type = "hot"; 6053 }; 6054 6055 video_crit: video-crit { 6056 temperature = <110000>; 6057 hysteresis = <0>; 6058 type = "critical"; 6059 }; 6060 }; 6061 }; 6062 6063 ddr-thermal { 6064 polling-delay-passive = <0>; 6065 polling-delay = <0>; 6066 6067 thermal-sensors = <&tsens1 6>; 6068 6069 trips { 6070 ddr_alert0: trip-point0 { 6071 temperature = <90000>; 6072 hysteresis = <2000>; 6073 type = "hot"; 6074 }; 6075 6076 ddr_crit: ddr-crit { 6077 temperature = <110000>; 6078 hysteresis = <0>; 6079 type = "critical"; 6080 }; 6081 }; 6082 }; 6083 6084 mdmss0-thermal { 6085 polling-delay-passive = <0>; 6086 polling-delay = <0>; 6087 6088 thermal-sensors = <&tsens1 7>; 6089 6090 trips { 6091 mdmss0_alert0: trip-point0 { 6092 temperature = <90000>; 6093 hysteresis = <2000>; 6094 type = "hot"; 6095 }; 6096 6097 mdmss0_crit: mdmss0-crit { 6098 temperature = <110000>; 6099 hysteresis = <0>; 6100 type = "critical"; 6101 }; 6102 }; 6103 }; 6104 6105 mdmss1-thermal { 6106 polling-delay-passive = <0>; 6107 polling-delay = <0>; 6108 6109 thermal-sensors = <&tsens1 8>; 6110 6111 trips { 6112 mdmss1_alert0: trip-point0 { 6113 temperature = <90000>; 6114 hysteresis = <2000>; 6115 type = "hot"; 6116 }; 6117 6118 mdmss1_crit: mdmss1-crit { 6119 temperature = <110000>; 6120 hysteresis = <0>; 6121 type = "critical"; 6122 }; 6123 }; 6124 }; 6125 6126 mdmss2-thermal { 6127 polling-delay-passive = <0>; 6128 polling-delay = <0>; 6129 6130 thermal-sensors = <&tsens1 9>; 6131 6132 trips { 6133 mdmss2_alert0: trip-point0 { 6134 temperature = <90000>; 6135 hysteresis = <2000>; 6136 type = "hot"; 6137 }; 6138 6139 mdmss2_crit: mdmss2-crit { 6140 temperature = <110000>; 6141 hysteresis = <0>; 6142 type = "critical"; 6143 }; 6144 }; 6145 }; 6146 6147 mdmss3-thermal { 6148 polling-delay-passive = <0>; 6149 polling-delay = <0>; 6150 6151 thermal-sensors = <&tsens1 10>; 6152 6153 trips { 6154 mdmss3_alert0: trip-point0 { 6155 temperature = <90000>; 6156 hysteresis = <2000>; 6157 type = "hot"; 6158 }; 6159 6160 mdmss3_crit: mdmss3-crit { 6161 temperature = <110000>; 6162 hysteresis = <0>; 6163 type = "critical"; 6164 }; 6165 }; 6166 }; 6167 6168 camera0-thermal { 6169 polling-delay-passive = <0>; 6170 polling-delay = <0>; 6171 6172 thermal-sensors = <&tsens1 11>; 6173 6174 trips { 6175 camera0_alert0: trip-point0 { 6176 temperature = <90000>; 6177 hysteresis = <2000>; 6178 type = "hot"; 6179 }; 6180 6181 camera0_crit: camera0-crit { 6182 temperature = <110000>; 6183 hysteresis = <0>; 6184 type = "critical"; 6185 }; 6186 }; 6187 }; 6188 }; 6189 6190 timer { 6191 compatible = "arm,armv8-timer"; 6192 interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 6193 <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 6194 <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 6195 <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 6196 }; 6197}; 6198