18897f325SBhaskar Upadhaya// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 28897f325SBhaskar Upadhaya/* 38897f325SBhaskar Upadhaya * Device Tree Include file for NXP Layerscape-1028A family SoC. 48897f325SBhaskar Upadhaya * 5f7d48ffcSWasim Khan * Copyright 2018-2020 NXP 68897f325SBhaskar Upadhaya * 78897f325SBhaskar Upadhaya * Harninder Rai <harninder.rai@nxp.com> 88897f325SBhaskar Upadhaya * 98897f325SBhaskar Upadhaya */ 108897f325SBhaskar Upadhaya 1199314eb1SMichael Walle#include <dt-bindings/clock/fsl,qoriq-clockgen.h> 128897f325SBhaskar Upadhaya#include <dt-bindings/interrupt-controller/arm-gic.h> 138897f325SBhaskar Upadhaya#include <dt-bindings/thermal/thermal.h> 148897f325SBhaskar Upadhaya 158897f325SBhaskar Upadhaya/ { 168897f325SBhaskar Upadhaya compatible = "fsl,ls1028a"; 178897f325SBhaskar Upadhaya interrupt-parent = <&gic>; 188897f325SBhaskar Upadhaya #address-cells = <2>; 198897f325SBhaskar Upadhaya #size-cells = <2>; 208897f325SBhaskar Upadhaya 218897f325SBhaskar Upadhaya cpus { 228897f325SBhaskar Upadhaya #address-cells = <1>; 238897f325SBhaskar Upadhaya #size-cells = <0>; 248897f325SBhaskar Upadhaya 258897f325SBhaskar Upadhaya cpu0: cpu@0 { 268897f325SBhaskar Upadhaya device_type = "cpu"; 278897f325SBhaskar Upadhaya compatible = "arm,cortex-a72"; 288897f325SBhaskar Upadhaya reg = <0x0>; 298897f325SBhaskar Upadhaya enable-method = "psci"; 3099314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_CMUX 0>; 318897f325SBhaskar Upadhaya next-level-cache = <&l2>; 3253f2ac9dSRan Wang cpu-idle-states = <&CPU_PW20>; 33571cebfeSYuantian Tang #cooling-cells = <2>; 348897f325SBhaskar Upadhaya }; 358897f325SBhaskar Upadhaya 368897f325SBhaskar Upadhaya cpu1: cpu@1 { 378897f325SBhaskar Upadhaya device_type = "cpu"; 388897f325SBhaskar Upadhaya compatible = "arm,cortex-a72"; 398897f325SBhaskar Upadhaya reg = <0x1>; 408897f325SBhaskar Upadhaya enable-method = "psci"; 4199314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_CMUX 0>; 428897f325SBhaskar Upadhaya next-level-cache = <&l2>; 4353f2ac9dSRan Wang cpu-idle-states = <&CPU_PW20>; 44571cebfeSYuantian Tang #cooling-cells = <2>; 458897f325SBhaskar Upadhaya }; 468897f325SBhaskar Upadhaya 478897f325SBhaskar Upadhaya l2: l2-cache { 488897f325SBhaskar Upadhaya compatible = "cache"; 498897f325SBhaskar Upadhaya }; 508897f325SBhaskar Upadhaya }; 518897f325SBhaskar Upadhaya 528897f325SBhaskar Upadhaya idle-states { 538897f325SBhaskar Upadhaya /* 548897f325SBhaskar Upadhaya * PSCI node is not added default, U-boot will add missing 558897f325SBhaskar Upadhaya * parts if it determines to use PSCI. 568897f325SBhaskar Upadhaya */ 579b631649SLinus Walleij entry-method = "psci"; 588897f325SBhaskar Upadhaya 5953f2ac9dSRan Wang CPU_PW20: cpu-pw20 { 608897f325SBhaskar Upadhaya compatible = "arm,idle-state"; 6153f2ac9dSRan Wang idle-state-name = "PW20"; 6253f2ac9dSRan Wang arm,psci-suspend-param = <0x0>; 6353f2ac9dSRan Wang entry-latency-us = <2000>; 6453f2ac9dSRan Wang exit-latency-us = <2000>; 6553f2ac9dSRan Wang min-residency-us = <6000>; 668897f325SBhaskar Upadhaya }; 678897f325SBhaskar Upadhaya }; 688897f325SBhaskar Upadhaya 6971799672SBiwen Li rtc_clk: rtc-clk { 7071799672SBiwen Li compatible = "fixed-clock"; 7171799672SBiwen Li #clock-cells = <0>; 7271799672SBiwen Li clock-frequency = <32768>; 7371799672SBiwen Li clock-output-names = "rtc_clk"; 7471799672SBiwen Li }; 7571799672SBiwen Li 767e71b854SVladimir Oltean sysclk: sysclk { 778897f325SBhaskar Upadhaya compatible = "fixed-clock"; 788897f325SBhaskar Upadhaya #clock-cells = <0>; 798897f325SBhaskar Upadhaya clock-frequency = <100000000>; 808897f325SBhaskar Upadhaya clock-output-names = "sysclk"; 818897f325SBhaskar Upadhaya }; 828897f325SBhaskar Upadhaya 8381f36887SWen He osc_27m: clock-osc-27m { 847f538f19SWen He compatible = "fixed-clock"; 857f538f19SWen He #clock-cells = <0>; 867f538f19SWen He clock-frequency = <27000000>; 8781f36887SWen He clock-output-names = "phy_27m"; 8881f36887SWen He }; 8981f36887SWen He 90f90931aeSMichael Walle firmware { 91c67b761aSSahil Malhotra optee: optee { 92f90931aeSMichael Walle compatible = "linaro,optee-tz"; 93f90931aeSMichael Walle method = "smc"; 94f90931aeSMichael Walle status = "disabled"; 95f90931aeSMichael Walle }; 96f90931aeSMichael Walle }; 97f90931aeSMichael Walle 988897f325SBhaskar Upadhaya reboot { 998897f325SBhaskar Upadhaya compatible ="syscon-reboot"; 1003f0fb37bSMichael Walle regmap = <&rst>; 1011653e3d4SMichael Walle offset = <0>; 1028897f325SBhaskar Upadhaya mask = <0x02>; 1038897f325SBhaskar Upadhaya }; 1048897f325SBhaskar Upadhaya 1058897f325SBhaskar Upadhaya timer { 1068897f325SBhaskar Upadhaya compatible = "arm,armv8-timer"; 1078897f325SBhaskar Upadhaya interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | 1088897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>, 1098897f325SBhaskar Upadhaya <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | 1108897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>, 1118897f325SBhaskar Upadhaya <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | 1128897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>, 1138897f325SBhaskar Upadhaya <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | 1148897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>; 1158897f325SBhaskar Upadhaya }; 1168897f325SBhaskar Upadhaya 117b9eb314aSAlison Wang pmu { 118b9eb314aSAlison Wang compatible = "arm,cortex-a72-pmu"; 119b9eb314aSAlison Wang interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; 120b9eb314aSAlison Wang }; 121b9eb314aSAlison Wang 1228897f325SBhaskar Upadhaya gic: interrupt-controller@6000000 { 1238897f325SBhaskar Upadhaya compatible= "arm,gic-v3"; 1248897f325SBhaskar Upadhaya #address-cells = <2>; 1258897f325SBhaskar Upadhaya #size-cells = <2>; 1268897f325SBhaskar Upadhaya ranges; 1278897f325SBhaskar Upadhaya reg= <0x0 0x06000000 0 0x10000>, /* GIC Dist */ 1288897f325SBhaskar Upadhaya <0x0 0x06040000 0 0x40000>; /* GIC Redistributor */ 1298897f325SBhaskar Upadhaya #interrupt-cells= <3>; 1308897f325SBhaskar Upadhaya interrupt-controller; 1318897f325SBhaskar Upadhaya interrupts = <GIC_PPI 9 (GIC_CPU_MASK_RAW(0xf) | 1328897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>; 1338897f325SBhaskar Upadhaya its: gic-its@6020000 { 1348897f325SBhaskar Upadhaya compatible = "arm,gic-v3-its"; 1358897f325SBhaskar Upadhaya msi-controller; 1368897f325SBhaskar Upadhaya reg = <0x0 0x06020000 0 0x20000>;/* GIC Translater */ 1378897f325SBhaskar Upadhaya }; 1388897f325SBhaskar Upadhaya }; 1398897f325SBhaskar Upadhaya 14068e36a42SFabio Estevam thermal-zones { 1413269c178SYuantian Tang ddr-controller { 14268e36a42SFabio Estevam polling-delay-passive = <1000>; 14368e36a42SFabio Estevam polling-delay = <5000>; 14468e36a42SFabio Estevam thermal-sensors = <&tmu 0>; 14568e36a42SFabio Estevam 14668e36a42SFabio Estevam trips { 1473269c178SYuantian Tang ddr-ctrler-alert { 1483269c178SYuantian Tang temperature = <85000>; 1493269c178SYuantian Tang hysteresis = <2000>; 1503269c178SYuantian Tang type = "passive"; 1513269c178SYuantian Tang }; 1523269c178SYuantian Tang 1533269c178SYuantian Tang ddr-ctrler-crit { 1543269c178SYuantian Tang temperature = <95000>; 1553269c178SYuantian Tang hysteresis = <2000>; 1563269c178SYuantian Tang type = "critical"; 1573269c178SYuantian Tang }; 1583269c178SYuantian Tang }; 1593269c178SYuantian Tang }; 1603269c178SYuantian Tang 1613269c178SYuantian Tang core-cluster { 1623269c178SYuantian Tang polling-delay-passive = <1000>; 1633269c178SYuantian Tang polling-delay = <5000>; 1643269c178SYuantian Tang thermal-sensors = <&tmu 1>; 1653269c178SYuantian Tang 1663269c178SYuantian Tang trips { 16768e36a42SFabio Estevam core_cluster_alert: core-cluster-alert { 16868e36a42SFabio Estevam temperature = <85000>; 16968e36a42SFabio Estevam hysteresis = <2000>; 17068e36a42SFabio Estevam type = "passive"; 17168e36a42SFabio Estevam }; 17268e36a42SFabio Estevam 17368e36a42SFabio Estevam core_cluster_crit: core-cluster-crit { 17468e36a42SFabio Estevam temperature = <95000>; 17568e36a42SFabio Estevam hysteresis = <2000>; 17668e36a42SFabio Estevam type = "critical"; 17768e36a42SFabio Estevam }; 17868e36a42SFabio Estevam }; 17968e36a42SFabio Estevam 18068e36a42SFabio Estevam cooling-maps { 18168e36a42SFabio Estevam map0 { 18268e36a42SFabio Estevam trip = <&core_cluster_alert>; 18368e36a42SFabio Estevam cooling-device = 18468e36a42SFabio Estevam <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 18568e36a42SFabio Estevam <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 18668e36a42SFabio Estevam }; 18768e36a42SFabio Estevam }; 18868e36a42SFabio Estevam }; 18968e36a42SFabio Estevam }; 19068e36a42SFabio Estevam 1918897f325SBhaskar Upadhaya soc: soc { 1928897f325SBhaskar Upadhaya compatible = "simple-bus"; 1938897f325SBhaskar Upadhaya #address-cells = <2>; 1948897f325SBhaskar Upadhaya #size-cells = <2>; 1958897f325SBhaskar Upadhaya ranges; 1968897f325SBhaskar Upadhaya 1978897f325SBhaskar Upadhaya ddr: memory-controller@1080000 { 1988897f325SBhaskar Upadhaya compatible = "fsl,qoriq-memory-controller"; 1998897f325SBhaskar Upadhaya reg = <0x0 0x1080000 0x0 0x1000>; 200dabea675SMichael Walle interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 201dabea675SMichael Walle little-endian; 2028897f325SBhaskar Upadhaya }; 2038897f325SBhaskar Upadhaya 2048897f325SBhaskar Upadhaya dcfg: syscon@1e00000 { 20569c910d3SMichael Walle #address-cells = <1>; 20669c910d3SMichael Walle #size-cells = <1>; 20769c910d3SMichael Walle compatible = "fsl,ls1028a-dcfg", "syscon", "simple-mfd"; 2088897f325SBhaskar Upadhaya reg = <0x0 0x1e00000 0x0 0x10000>; 20969c910d3SMichael Walle ranges = <0x0 0x0 0x1e00000 0x10000>; 21033eae7fbSYinbo Zhu little-endian; 21169c910d3SMichael Walle 21269c910d3SMichael Walle fspi_clk: clock-controller@900 { 21369c910d3SMichael Walle compatible = "fsl,ls1028a-flexspi-clk"; 21469c910d3SMichael Walle reg = <0x900 0x4>; 21569c910d3SMichael Walle #clock-cells = <0>; 21669c910d3SMichael Walle clocks = <&clockgen QORIQ_CLK_HWACCEL 0>; 21769c910d3SMichael Walle clock-output-names = "fspi_clk"; 21869c910d3SMichael Walle }; 2198897f325SBhaskar Upadhaya }; 2208897f325SBhaskar Upadhaya 2213f0fb37bSMichael Walle rst: syscon@1e60000 { 2223f0fb37bSMichael Walle compatible = "syscon"; 2233f0fb37bSMichael Walle reg = <0x0 0x1e60000 0x0 0x10000>; 2243f0fb37bSMichael Walle little-endian; 2253f0fb37bSMichael Walle }; 2263f0fb37bSMichael Walle 227*eba5bea8SMichael Walle efuse@1e80000 { 228*eba5bea8SMichael Walle compatible = "fsl,ls1028a-sfp"; 229*eba5bea8SMichael Walle reg = <0x0 0x1e80000 0x0 0x10000>; 230*eba5bea8SMichael Walle #address-cells = <1>; 231*eba5bea8SMichael Walle #size-cells = <1>; 232*eba5bea8SMichael Walle 233*eba5bea8SMichael Walle ls1028a_uid: unique-id@1c { 234*eba5bea8SMichael Walle reg = <0x1c 0x8>; 235*eba5bea8SMichael Walle }; 236*eba5bea8SMichael Walle }; 237*eba5bea8SMichael Walle 2388897f325SBhaskar Upadhaya scfg: syscon@1fc0000 { 2398897f325SBhaskar Upadhaya compatible = "fsl,ls1028a-scfg", "syscon"; 2408897f325SBhaskar Upadhaya reg = <0x0 0x1fc0000 0x0 0x10000>; 2418897f325SBhaskar Upadhaya big-endian; 2428897f325SBhaskar Upadhaya }; 2438897f325SBhaskar Upadhaya 2448897f325SBhaskar Upadhaya clockgen: clock-controller@1300000 { 2458897f325SBhaskar Upadhaya compatible = "fsl,ls1028a-clockgen"; 2468897f325SBhaskar Upadhaya reg = <0x0 0x1300000 0x0 0xa0000>; 2478897f325SBhaskar Upadhaya #clock-cells = <2>; 2488897f325SBhaskar Upadhaya clocks = <&sysclk>; 2498897f325SBhaskar Upadhaya }; 2508897f325SBhaskar Upadhaya 2518897f325SBhaskar Upadhaya i2c0: i2c@2000000 { 2528897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2538897f325SBhaskar Upadhaya #address-cells = <1>; 2548897f325SBhaskar Upadhaya #size-cells = <0>; 2558897f325SBhaskar Upadhaya reg = <0x0 0x2000000 0x0 0x10000>; 2568897f325SBhaskar Upadhaya interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 25799314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 25899314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 2598897f325SBhaskar Upadhaya status = "disabled"; 2608897f325SBhaskar Upadhaya }; 2618897f325SBhaskar Upadhaya 2628897f325SBhaskar Upadhaya i2c1: i2c@2010000 { 2638897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2648897f325SBhaskar Upadhaya #address-cells = <1>; 2658897f325SBhaskar Upadhaya #size-cells = <0>; 2668897f325SBhaskar Upadhaya reg = <0x0 0x2010000 0x0 0x10000>; 2678897f325SBhaskar Upadhaya interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 26899314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 26999314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 2708897f325SBhaskar Upadhaya status = "disabled"; 2718897f325SBhaskar Upadhaya }; 2728897f325SBhaskar Upadhaya 2738897f325SBhaskar Upadhaya i2c2: i2c@2020000 { 2748897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2758897f325SBhaskar Upadhaya #address-cells = <1>; 2768897f325SBhaskar Upadhaya #size-cells = <0>; 2778897f325SBhaskar Upadhaya reg = <0x0 0x2020000 0x0 0x10000>; 2788897f325SBhaskar Upadhaya interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 27999314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 28099314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 2818897f325SBhaskar Upadhaya status = "disabled"; 2828897f325SBhaskar Upadhaya }; 2838897f325SBhaskar Upadhaya 2848897f325SBhaskar Upadhaya i2c3: i2c@2030000 { 2858897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2868897f325SBhaskar Upadhaya #address-cells = <1>; 2878897f325SBhaskar Upadhaya #size-cells = <0>; 2888897f325SBhaskar Upadhaya reg = <0x0 0x2030000 0x0 0x10000>; 2898897f325SBhaskar Upadhaya interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 29099314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 29199314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 2928897f325SBhaskar Upadhaya status = "disabled"; 2938897f325SBhaskar Upadhaya }; 2948897f325SBhaskar Upadhaya 2958897f325SBhaskar Upadhaya i2c4: i2c@2040000 { 2968897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2978897f325SBhaskar Upadhaya #address-cells = <1>; 2988897f325SBhaskar Upadhaya #size-cells = <0>; 2998897f325SBhaskar Upadhaya reg = <0x0 0x2040000 0x0 0x10000>; 3008897f325SBhaskar Upadhaya interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 30199314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 30299314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 3038897f325SBhaskar Upadhaya status = "disabled"; 3048897f325SBhaskar Upadhaya }; 3058897f325SBhaskar Upadhaya 3068897f325SBhaskar Upadhaya i2c5: i2c@2050000 { 3078897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 3088897f325SBhaskar Upadhaya #address-cells = <1>; 3098897f325SBhaskar Upadhaya #size-cells = <0>; 3108897f325SBhaskar Upadhaya reg = <0x0 0x2050000 0x0 0x10000>; 3118897f325SBhaskar Upadhaya interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 31299314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 31399314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 3148897f325SBhaskar Upadhaya status = "disabled"; 3158897f325SBhaskar Upadhaya }; 3168897f325SBhaskar Upadhaya 3178897f325SBhaskar Upadhaya i2c6: i2c@2060000 { 3188897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 3198897f325SBhaskar Upadhaya #address-cells = <1>; 3208897f325SBhaskar Upadhaya #size-cells = <0>; 3218897f325SBhaskar Upadhaya reg = <0x0 0x2060000 0x0 0x10000>; 3228897f325SBhaskar Upadhaya interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 32399314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 32499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 3258897f325SBhaskar Upadhaya status = "disabled"; 3268897f325SBhaskar Upadhaya }; 3278897f325SBhaskar Upadhaya 3288897f325SBhaskar Upadhaya i2c7: i2c@2070000 { 3298897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 3308897f325SBhaskar Upadhaya #address-cells = <1>; 3318897f325SBhaskar Upadhaya #size-cells = <0>; 3328897f325SBhaskar Upadhaya reg = <0x0 0x2070000 0x0 0x10000>; 3338897f325SBhaskar Upadhaya interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 33499314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 33599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 3368897f325SBhaskar Upadhaya status = "disabled"; 3378897f325SBhaskar Upadhaya }; 3388897f325SBhaskar Upadhaya 339c77fae5bSAshish Kumar fspi: spi@20c0000 { 340c77fae5bSAshish Kumar compatible = "nxp,lx2160a-fspi"; 341c77fae5bSAshish Kumar #address-cells = <1>; 342c77fae5bSAshish Kumar #size-cells = <0>; 343c77fae5bSAshish Kumar reg = <0x0 0x20c0000 0x0 0x10000>, 344c77fae5bSAshish Kumar <0x0 0x20000000 0x0 0x10000000>; 345c77fae5bSAshish Kumar reg-names = "fspi_base", "fspi_mmap"; 346c77fae5bSAshish Kumar interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 34769c910d3SMichael Walle clocks = <&fspi_clk>, <&fspi_clk>; 348c77fae5bSAshish Kumar clock-names = "fspi_en", "fspi"; 349c77fae5bSAshish Kumar status = "disabled"; 350c77fae5bSAshish Kumar }; 351c77fae5bSAshish Kumar 352c2d35adaSMichael Walle dspi0: spi@2100000 { 353c2d35adaSMichael Walle compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi"; 354c2d35adaSMichael Walle #address-cells = <1>; 355c2d35adaSMichael Walle #size-cells = <0>; 356c2d35adaSMichael Walle reg = <0x0 0x2100000 0x0 0x10000>; 357c2d35adaSMichael Walle interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 358c2d35adaSMichael Walle clock-names = "dspi"; 35999314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 36099314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 361dd12fa69SVladimir Oltean dmas = <&edma0 0 62>, <&edma0 0 60>; 362dd12fa69SVladimir Oltean dma-names = "tx", "rx"; 363c2d35adaSMichael Walle spi-num-chipselects = <4>; 364c2d35adaSMichael Walle little-endian; 365c2d35adaSMichael Walle status = "disabled"; 366c2d35adaSMichael Walle }; 367c2d35adaSMichael Walle 368c2d35adaSMichael Walle dspi1: spi@2110000 { 369c2d35adaSMichael Walle compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi"; 370c2d35adaSMichael Walle #address-cells = <1>; 371c2d35adaSMichael Walle #size-cells = <0>; 372c2d35adaSMichael Walle reg = <0x0 0x2110000 0x0 0x10000>; 373c2d35adaSMichael Walle interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 374c2d35adaSMichael Walle clock-names = "dspi"; 37599314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 37699314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 377dd12fa69SVladimir Oltean dmas = <&edma0 0 58>, <&edma0 0 56>; 378dd12fa69SVladimir Oltean dma-names = "tx", "rx"; 379c2d35adaSMichael Walle spi-num-chipselects = <4>; 380c2d35adaSMichael Walle little-endian; 381c2d35adaSMichael Walle status = "disabled"; 382c2d35adaSMichael Walle }; 383c2d35adaSMichael Walle 384c2d35adaSMichael Walle dspi2: spi@2120000 { 385c2d35adaSMichael Walle compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi"; 386c2d35adaSMichael Walle #address-cells = <1>; 387c2d35adaSMichael Walle #size-cells = <0>; 388c2d35adaSMichael Walle reg = <0x0 0x2120000 0x0 0x10000>; 389c2d35adaSMichael Walle interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 390c2d35adaSMichael Walle clock-names = "dspi"; 39199314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 39299314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 393dd12fa69SVladimir Oltean dmas = <&edma0 0 54>, <&edma0 0 2>; 394dd12fa69SVladimir Oltean dma-names = "tx", "rx"; 395c2d35adaSMichael Walle spi-num-chipselects = <3>; 396c2d35adaSMichael Walle little-endian; 397c2d35adaSMichael Walle status = "disabled"; 398c2d35adaSMichael Walle }; 399c2d35adaSMichael Walle 400491d3a3fSAshish Kumar esdhc: mmc@2140000 { 401491d3a3fSAshish Kumar compatible = "fsl,ls1028a-esdhc", "fsl,esdhc"; 402491d3a3fSAshish Kumar reg = <0x0 0x2140000 0x0 0x10000>; 403491d3a3fSAshish Kumar interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 404491d3a3fSAshish Kumar clock-frequency = <0>; /* fixed up by bootloader */ 40599314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_HWACCEL 1>; 406491d3a3fSAshish Kumar voltage-ranges = <1800 1800 3300 3300>; 407491d3a3fSAshish Kumar sdhci,auto-cmd12; 408491d3a3fSAshish Kumar little-endian; 409491d3a3fSAshish Kumar bus-width = <4>; 410491d3a3fSAshish Kumar status = "disabled"; 411491d3a3fSAshish Kumar }; 412491d3a3fSAshish Kumar 413491d3a3fSAshish Kumar esdhc1: mmc@2150000 { 414491d3a3fSAshish Kumar compatible = "fsl,ls1028a-esdhc", "fsl,esdhc"; 415491d3a3fSAshish Kumar reg = <0x0 0x2150000 0x0 0x10000>; 416491d3a3fSAshish Kumar interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 417491d3a3fSAshish Kumar clock-frequency = <0>; /* fixed up by bootloader */ 41899314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_HWACCEL 1>; 4198b94aa31SMichael Walle voltage-ranges = <1800 1800>; 420491d3a3fSAshish Kumar sdhci,auto-cmd12; 4218b94aa31SMichael Walle non-removable; 422491d3a3fSAshish Kumar little-endian; 423491d3a3fSAshish Kumar bus-width = <4>; 424491d3a3fSAshish Kumar status = "disabled"; 425491d3a3fSAshish Kumar }; 426491d3a3fSAshish Kumar 42704fa4f03SMichael Walle can0: can@2180000 { 428c9e5ef8cSKuldeep Singh compatible = "fsl,lx2160ar1-flexcan"; 42904fa4f03SMichael Walle reg = <0x0 0x2180000 0x0 0x10000>; 43004fa4f03SMichael Walle interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 431c9e5ef8cSKuldeep Singh clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 432c9e5ef8cSKuldeep Singh QORIQ_CLK_PLL_DIV(2)>, 433c9e5ef8cSKuldeep Singh <&clockgen QORIQ_CLK_PLATFORM_PLL 43499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 43504fa4f03SMichael Walle clock-names = "ipg", "per"; 43604fa4f03SMichael Walle status = "disabled"; 43704fa4f03SMichael Walle }; 43804fa4f03SMichael Walle 43904fa4f03SMichael Walle can1: can@2190000 { 440c9e5ef8cSKuldeep Singh compatible = "fsl,lx2160ar1-flexcan"; 44104fa4f03SMichael Walle reg = <0x0 0x2190000 0x0 0x10000>; 44204fa4f03SMichael Walle interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 443c9e5ef8cSKuldeep Singh clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 444c9e5ef8cSKuldeep Singh QORIQ_CLK_PLL_DIV(2)>, 445c9e5ef8cSKuldeep Singh <&clockgen QORIQ_CLK_PLATFORM_PLL 44699314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 44704fa4f03SMichael Walle clock-names = "ipg", "per"; 44804fa4f03SMichael Walle status = "disabled"; 44904fa4f03SMichael Walle }; 45004fa4f03SMichael Walle 4518897f325SBhaskar Upadhaya duart0: serial@21c0500 { 4528897f325SBhaskar Upadhaya compatible = "fsl,ns16550", "ns16550a"; 4538897f325SBhaskar Upadhaya reg = <0x00 0x21c0500 0x0 0x100>; 4548897f325SBhaskar Upadhaya interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 45599314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 45699314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 4578897f325SBhaskar Upadhaya status = "disabled"; 4588897f325SBhaskar Upadhaya }; 4598897f325SBhaskar Upadhaya 4608897f325SBhaskar Upadhaya duart1: serial@21c0600 { 4618897f325SBhaskar Upadhaya compatible = "fsl,ns16550", "ns16550a"; 4628897f325SBhaskar Upadhaya reg = <0x00 0x21c0600 0x0 0x100>; 4638897f325SBhaskar Upadhaya interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 46499314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 46599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 4668897f325SBhaskar Upadhaya status = "disabled"; 4678897f325SBhaskar Upadhaya }; 4688897f325SBhaskar Upadhaya 4692607d724SMichael Walle 4702607d724SMichael Walle lpuart0: serial@2260000 { 4712607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4722607d724SMichael Walle reg = <0x0 0x2260000 0x0 0x1000>; 4732607d724SMichael Walle interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>; 47499314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 47599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 4762607d724SMichael Walle clock-names = "ipg"; 4772607d724SMichael Walle dma-names = "rx","tx"; 4782607d724SMichael Walle dmas = <&edma0 1 32>, 4792607d724SMichael Walle <&edma0 1 33>; 4802607d724SMichael Walle status = "disabled"; 4812607d724SMichael Walle }; 4822607d724SMichael Walle 4832607d724SMichael Walle lpuart1: serial@2270000 { 4842607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4852607d724SMichael Walle reg = <0x0 0x2270000 0x0 0x1000>; 4862607d724SMichael Walle interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>; 48799314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 48899314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 4892607d724SMichael Walle clock-names = "ipg"; 4902607d724SMichael Walle dma-names = "rx","tx"; 4912607d724SMichael Walle dmas = <&edma0 1 30>, 4922607d724SMichael Walle <&edma0 1 31>; 4932607d724SMichael Walle status = "disabled"; 4942607d724SMichael Walle }; 4952607d724SMichael Walle 4962607d724SMichael Walle lpuart2: serial@2280000 { 4972607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4982607d724SMichael Walle reg = <0x0 0x2280000 0x0 0x1000>; 4992607d724SMichael Walle interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>; 50099314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 50199314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 5022607d724SMichael Walle clock-names = "ipg"; 5032607d724SMichael Walle dma-names = "rx","tx"; 5042607d724SMichael Walle dmas = <&edma0 1 28>, 5052607d724SMichael Walle <&edma0 1 29>; 5062607d724SMichael Walle status = "disabled"; 5072607d724SMichael Walle }; 5082607d724SMichael Walle 5092607d724SMichael Walle lpuart3: serial@2290000 { 5102607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 5112607d724SMichael Walle reg = <0x0 0x2290000 0x0 0x1000>; 5122607d724SMichael Walle interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>; 51399314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 51499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 5152607d724SMichael Walle clock-names = "ipg"; 5162607d724SMichael Walle dma-names = "rx","tx"; 5172607d724SMichael Walle dmas = <&edma0 1 26>, 5182607d724SMichael Walle <&edma0 1 27>; 5192607d724SMichael Walle status = "disabled"; 5202607d724SMichael Walle }; 5212607d724SMichael Walle 5222607d724SMichael Walle lpuart4: serial@22a0000 { 5232607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 5242607d724SMichael Walle reg = <0x0 0x22a0000 0x0 0x1000>; 5252607d724SMichael Walle interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>; 52699314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 52799314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 5282607d724SMichael Walle clock-names = "ipg"; 5292607d724SMichael Walle dma-names = "rx","tx"; 5302607d724SMichael Walle dmas = <&edma0 1 24>, 5312607d724SMichael Walle <&edma0 1 25>; 5322607d724SMichael Walle status = "disabled"; 5332607d724SMichael Walle }; 5342607d724SMichael Walle 5352607d724SMichael Walle lpuart5: serial@22b0000 { 5362607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 5372607d724SMichael Walle reg = <0x0 0x22b0000 0x0 0x1000>; 5382607d724SMichael Walle interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>; 53999314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 54099314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 5412607d724SMichael Walle clock-names = "ipg"; 5422607d724SMichael Walle dma-names = "rx","tx"; 5432607d724SMichael Walle dmas = <&edma0 1 22>, 5442607d724SMichael Walle <&edma0 1 23>; 5452607d724SMichael Walle status = "disabled"; 5462607d724SMichael Walle }; 5472607d724SMichael Walle 548f54f7be5SAlison Wang edma0: dma-controller@22c0000 { 549f54f7be5SAlison Wang #dma-cells = <2>; 550e0d7856eSMichael Walle compatible = "fsl,ls1028a-edma", "fsl,vf610-edma"; 551f54f7be5SAlison Wang reg = <0x0 0x22c0000 0x0 0x10000>, 552f54f7be5SAlison Wang <0x0 0x22d0000 0x0 0x10000>, 553f54f7be5SAlison Wang <0x0 0x22e0000 0x0 0x10000>; 554f54f7be5SAlison Wang interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 555f54f7be5SAlison Wang <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 556f54f7be5SAlison Wang interrupt-names = "edma-tx", "edma-err"; 557f54f7be5SAlison Wang dma-channels = <32>; 558f54f7be5SAlison Wang clock-names = "dmamux0", "dmamux1"; 55999314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 56099314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 56199314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 56299314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 563f54f7be5SAlison Wang }; 564f54f7be5SAlison Wang 5658897f325SBhaskar Upadhaya gpio1: gpio@2300000 { 566f64697bdSSong Hui compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio"; 5678897f325SBhaskar Upadhaya reg = <0x0 0x2300000 0x0 0x10000>; 5688897f325SBhaskar Upadhaya interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 5698897f325SBhaskar Upadhaya gpio-controller; 5708897f325SBhaskar Upadhaya #gpio-cells = <2>; 5718897f325SBhaskar Upadhaya interrupt-controller; 5728897f325SBhaskar Upadhaya #interrupt-cells = <2>; 573f64697bdSSong Hui little-endian; 5748897f325SBhaskar Upadhaya }; 5758897f325SBhaskar Upadhaya 5768897f325SBhaskar Upadhaya gpio2: gpio@2310000 { 577f64697bdSSong Hui compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio"; 5788897f325SBhaskar Upadhaya reg = <0x0 0x2310000 0x0 0x10000>; 5798897f325SBhaskar Upadhaya interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 5808897f325SBhaskar Upadhaya gpio-controller; 5818897f325SBhaskar Upadhaya #gpio-cells = <2>; 5828897f325SBhaskar Upadhaya interrupt-controller; 5838897f325SBhaskar Upadhaya #interrupt-cells = <2>; 584f64697bdSSong Hui little-endian; 5858897f325SBhaskar Upadhaya }; 5868897f325SBhaskar Upadhaya 5878897f325SBhaskar Upadhaya gpio3: gpio@2320000 { 588f64697bdSSong Hui compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio"; 5898897f325SBhaskar Upadhaya reg = <0x0 0x2320000 0x0 0x10000>; 5908897f325SBhaskar Upadhaya interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 5918897f325SBhaskar Upadhaya gpio-controller; 5928897f325SBhaskar Upadhaya #gpio-cells = <2>; 5938897f325SBhaskar Upadhaya interrupt-controller; 5948897f325SBhaskar Upadhaya #interrupt-cells = <2>; 595f64697bdSSong Hui little-endian; 5968897f325SBhaskar Upadhaya }; 5978897f325SBhaskar Upadhaya 598c92f56faSRan Wang usb0: usb@3100000 { 599c92f56faSRan Wang compatible = "fsl,ls1028a-dwc3", "snps,dwc3"; 600c92f56faSRan Wang reg = <0x0 0x3100000 0x0 0x10000>; 601c92f56faSRan Wang interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 602c92f56faSRan Wang dr_mode = "host"; 603c92f56faSRan Wang snps,dis_rxdet_inp3_quirk; 604c92f56faSRan Wang snps,quirk-frame-length-adjustment = <0x20>; 605c92f56faSRan Wang snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>; 60670293beaSMichael Walle status = "disabled"; 607c92f56faSRan Wang }; 608c92f56faSRan Wang 609c92f56faSRan Wang usb1: usb@3110000 { 610c92f56faSRan Wang compatible = "fsl,ls1028a-dwc3", "snps,dwc3"; 611c92f56faSRan Wang reg = <0x0 0x3110000 0x0 0x10000>; 612c92f56faSRan Wang interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 613c92f56faSRan Wang dr_mode = "host"; 614c92f56faSRan Wang snps,dis_rxdet_inp3_quirk; 615c92f56faSRan Wang snps,quirk-frame-length-adjustment = <0x20>; 616c92f56faSRan Wang snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>; 61770293beaSMichael Walle status = "disabled"; 6188897f325SBhaskar Upadhaya }; 6198897f325SBhaskar Upadhaya 6208897f325SBhaskar Upadhaya sata: sata@3200000 { 6218897f325SBhaskar Upadhaya compatible = "fsl,ls1028a-ahci"; 6228897f325SBhaskar Upadhaya reg = <0x0 0x3200000 0x0 0x10000>, 6233f3d7958SPeng Ma <0x7 0x100520 0x0 0x4>; 6248897f325SBhaskar Upadhaya reg-names = "ahci", "sata-ecc"; 6258897f325SBhaskar Upadhaya interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 62699314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 62799314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 6288897f325SBhaskar Upadhaya status = "disabled"; 6298897f325SBhaskar Upadhaya }; 6308897f325SBhaskar Upadhaya 631f7d48ffcSWasim Khan pcie1: pcie@3400000 { 632f6ff3f6dSXiaowei Bao compatible = "fsl,ls1028a-pcie"; 633ce87d936SZhen Lei reg = <0x00 0x03400000 0x0 0x00100000>, /* controller registers */ 634ce87d936SZhen Lei <0x80 0x00000000 0x0 0x00002000>; /* configuration space */ 635f6ff3f6dSXiaowei Bao reg-names = "regs", "config"; 636f6ff3f6dSXiaowei Bao interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */ 637f6ff3f6dSXiaowei Bao <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */ 638f6ff3f6dSXiaowei Bao interrupt-names = "pme", "aer"; 639f6ff3f6dSXiaowei Bao #address-cells = <3>; 640f6ff3f6dSXiaowei Bao #size-cells = <2>; 641f6ff3f6dSXiaowei Bao device_type = "pci"; 642f6ff3f6dSXiaowei Bao dma-coherent; 643f6ff3f6dSXiaowei Bao num-viewport = <8>; 644f6ff3f6dSXiaowei Bao bus-range = <0x0 0xff>; 645f6ff3f6dSXiaowei Bao ranges = <0x81000000 0x0 0x00000000 0x80 0x00010000 0x0 0x00010000 /* downstream I/O */ 646f6ff3f6dSXiaowei Bao 0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ 647f6ff3f6dSXiaowei Bao msi-parent = <&its>; 648f6ff3f6dSXiaowei Bao #interrupt-cells = <1>; 649f6ff3f6dSXiaowei Bao interrupt-map-mask = <0 0 0 7>; 650f6ff3f6dSXiaowei Bao interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 651f6ff3f6dSXiaowei Bao <0000 0 0 2 &gic 0 0 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 652f6ff3f6dSXiaowei Bao <0000 0 0 3 &gic 0 0 GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 653f6ff3f6dSXiaowei Bao <0000 0 0 4 &gic 0 0 GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 654f6ff3f6dSXiaowei Bao iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */ 655f6ff3f6dSXiaowei Bao status = "disabled"; 656f6ff3f6dSXiaowei Bao }; 657f6ff3f6dSXiaowei Bao 658e84e22c0SXiaowei Bao pcie_ep1: pcie-ep@3400000 { 659e84e22c0SXiaowei Bao compatible = "fsl,ls1028a-pcie-ep","fsl,ls-pcie-ep"; 660e84e22c0SXiaowei Bao reg = <0x00 0x03400000 0x0 0x00100000 661e84e22c0SXiaowei Bao 0x80 0x00000000 0x8 0x00000000>; 662e84e22c0SXiaowei Bao reg-names = "regs", "addr_space"; 663e84e22c0SXiaowei Bao interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; /* PME interrupt */ 664e84e22c0SXiaowei Bao interrupt-names = "pme"; 665e84e22c0SXiaowei Bao num-ib-windows = <6>; 666e84e22c0SXiaowei Bao num-ob-windows = <8>; 667e84e22c0SXiaowei Bao status = "disabled"; 668e84e22c0SXiaowei Bao }; 669e84e22c0SXiaowei Bao 670f7d48ffcSWasim Khan pcie2: pcie@3500000 { 671f6ff3f6dSXiaowei Bao compatible = "fsl,ls1028a-pcie"; 672ce87d936SZhen Lei reg = <0x00 0x03500000 0x0 0x00100000>, /* controller registers */ 673ce87d936SZhen Lei <0x88 0x00000000 0x0 0x00002000>; /* configuration space */ 674f6ff3f6dSXiaowei Bao reg-names = "regs", "config"; 675f6ff3f6dSXiaowei Bao interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 676f6ff3f6dSXiaowei Bao <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 677f6ff3f6dSXiaowei Bao interrupt-names = "pme", "aer"; 678f6ff3f6dSXiaowei Bao #address-cells = <3>; 679f6ff3f6dSXiaowei Bao #size-cells = <2>; 680f6ff3f6dSXiaowei Bao device_type = "pci"; 681f6ff3f6dSXiaowei Bao dma-coherent; 682f6ff3f6dSXiaowei Bao num-viewport = <8>; 683f6ff3f6dSXiaowei Bao bus-range = <0x0 0xff>; 684f6ff3f6dSXiaowei Bao ranges = <0x81000000 0x0 0x00000000 0x88 0x00010000 0x0 0x00010000 /* downstream I/O */ 685f6ff3f6dSXiaowei Bao 0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ 686f6ff3f6dSXiaowei Bao msi-parent = <&its>; 687f6ff3f6dSXiaowei Bao #interrupt-cells = <1>; 688f6ff3f6dSXiaowei Bao interrupt-map-mask = <0 0 0 7>; 689f6ff3f6dSXiaowei Bao interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 690f6ff3f6dSXiaowei Bao <0000 0 0 2 &gic 0 0 GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 691f6ff3f6dSXiaowei Bao <0000 0 0 3 &gic 0 0 GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 692f6ff3f6dSXiaowei Bao <0000 0 0 4 &gic 0 0 GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>; 693f6ff3f6dSXiaowei Bao iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */ 694f6ff3f6dSXiaowei Bao status = "disabled"; 695f6ff3f6dSXiaowei Bao }; 696f6ff3f6dSXiaowei Bao 697e84e22c0SXiaowei Bao pcie_ep2: pcie-ep@3500000 { 698e84e22c0SXiaowei Bao compatible = "fsl,ls1028a-pcie-ep","fsl,ls-pcie-ep"; 699e84e22c0SXiaowei Bao reg = <0x00 0x03500000 0x0 0x00100000 700e84e22c0SXiaowei Bao 0x88 0x00000000 0x8 0x00000000>; 701e84e22c0SXiaowei Bao reg-names = "regs", "addr_space"; 702e84e22c0SXiaowei Bao interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; /* PME interrupt */ 703e84e22c0SXiaowei Bao interrupt-names = "pme"; 704e84e22c0SXiaowei Bao num-ib-windows = <6>; 705e84e22c0SXiaowei Bao num-ob-windows = <8>; 706e84e22c0SXiaowei Bao status = "disabled"; 707e84e22c0SXiaowei Bao }; 708e84e22c0SXiaowei Bao 7098897f325SBhaskar Upadhaya smmu: iommu@5000000 { 7108897f325SBhaskar Upadhaya compatible = "arm,mmu-500"; 7118897f325SBhaskar Upadhaya reg = <0 0x5000000 0 0x800000>; 7128897f325SBhaskar Upadhaya #global-interrupts = <8>; 7138897f325SBhaskar Upadhaya #iommu-cells = <1>; 7148897f325SBhaskar Upadhaya stream-match-mask = <0x7c00>; 7158897f325SBhaskar Upadhaya /* global secure fault */ 7168897f325SBhaskar Upadhaya interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 7178897f325SBhaskar Upadhaya /* combined secure interrupt */ 7188897f325SBhaskar Upadhaya <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 7198897f325SBhaskar Upadhaya /* global non-secure fault */ 7208897f325SBhaskar Upadhaya <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 7218897f325SBhaskar Upadhaya /* combined non-secure interrupt */ 7228897f325SBhaskar Upadhaya <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 7238897f325SBhaskar Upadhaya /* performance counter interrupts 0-7 */ 7248897f325SBhaskar Upadhaya <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 7258897f325SBhaskar Upadhaya <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 7268897f325SBhaskar Upadhaya /* per context interrupt, 64 interrupts */ 7278897f325SBhaskar Upadhaya <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>, 7288897f325SBhaskar Upadhaya <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, 7298897f325SBhaskar Upadhaya <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>, 7308897f325SBhaskar Upadhaya <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>, 7318897f325SBhaskar Upadhaya <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>, 7328897f325SBhaskar Upadhaya <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>, 7338897f325SBhaskar Upadhaya <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>, 7348897f325SBhaskar Upadhaya <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>, 7358897f325SBhaskar Upadhaya <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>, 7368897f325SBhaskar Upadhaya <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>, 7378897f325SBhaskar Upadhaya <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>, 7388897f325SBhaskar Upadhaya <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>, 7398897f325SBhaskar Upadhaya <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>, 7408897f325SBhaskar Upadhaya <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>, 7418897f325SBhaskar Upadhaya <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>, 7428897f325SBhaskar Upadhaya <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>, 7438897f325SBhaskar Upadhaya <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>, 7448897f325SBhaskar Upadhaya <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>, 7458897f325SBhaskar Upadhaya <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>, 7468897f325SBhaskar Upadhaya <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>, 7478897f325SBhaskar Upadhaya <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>, 7488897f325SBhaskar Upadhaya <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>, 7498897f325SBhaskar Upadhaya <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>, 7508897f325SBhaskar Upadhaya <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>, 7518897f325SBhaskar Upadhaya <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>, 7528897f325SBhaskar Upadhaya <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>, 7538897f325SBhaskar Upadhaya <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 7548897f325SBhaskar Upadhaya <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 7558897f325SBhaskar Upadhaya <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 7568897f325SBhaskar Upadhaya <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 7578897f325SBhaskar Upadhaya <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 7588897f325SBhaskar Upadhaya <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>; 7598897f325SBhaskar Upadhaya }; 760927d7f85SClaudiu Manoil 7611d0becabSHoria Geantă crypto: crypto@8000000 { 7621d0becabSHoria Geantă compatible = "fsl,sec-v5.0", "fsl,sec-v4.0"; 7631d0becabSHoria Geantă fsl,sec-era = <10>; 7641d0becabSHoria Geantă #address-cells = <1>; 7651d0becabSHoria Geantă #size-cells = <1>; 7661d0becabSHoria Geantă ranges = <0x0 0x00 0x8000000 0x100000>; 7671d0becabSHoria Geantă reg = <0x00 0x8000000 0x0 0x100000>; 7681d0becabSHoria Geantă interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>; 7691d0becabSHoria Geantă dma-coherent; 7701d0becabSHoria Geantă 7711d0becabSHoria Geantă sec_jr0: jr@10000 { 7721d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 7731d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 7741d0becabSHoria Geantă reg = <0x10000 0x10000>; 7751d0becabSHoria Geantă interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 7761d0becabSHoria Geantă }; 7771d0becabSHoria Geantă 7781d0becabSHoria Geantă sec_jr1: jr@20000 { 7791d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 7801d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 7811d0becabSHoria Geantă reg = <0x20000 0x10000>; 7821d0becabSHoria Geantă interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>; 7831d0becabSHoria Geantă }; 7841d0becabSHoria Geantă 7851d0becabSHoria Geantă sec_jr2: jr@30000 { 7861d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 7871d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 7881d0becabSHoria Geantă reg = <0x30000 0x10000>; 7891d0becabSHoria Geantă interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>; 7901d0becabSHoria Geantă }; 7911d0becabSHoria Geantă 7921d0becabSHoria Geantă sec_jr3: jr@40000 { 7931d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 7941d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 7951d0becabSHoria Geantă reg = <0x40000 0x10000>; 7961d0becabSHoria Geantă interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 7971d0becabSHoria Geantă }; 7981d0becabSHoria Geantă }; 7991d0becabSHoria Geantă 8007802f88dSPeng Ma qdma: dma-controller@8380000 { 8017802f88dSPeng Ma compatible = "fsl,ls1028a-qdma", "fsl,ls1021a-qdma"; 8027802f88dSPeng Ma reg = <0x0 0x8380000 0x0 0x1000>, /* Controller regs */ 8037802f88dSPeng Ma <0x0 0x8390000 0x0 0x10000>, /* Status regs */ 8047802f88dSPeng Ma <0x0 0x83a0000 0x0 0x40000>; /* Block regs */ 8057802f88dSPeng Ma interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 8067802f88dSPeng Ma <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>, 8077802f88dSPeng Ma <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>, 8087802f88dSPeng Ma <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>, 8097802f88dSPeng Ma <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>; 8107802f88dSPeng Ma interrupt-names = "qdma-error", "qdma-queue0", 8117802f88dSPeng Ma "qdma-queue1", "qdma-queue2", "qdma-queue3"; 8127802f88dSPeng Ma dma-channels = <8>; 8137802f88dSPeng Ma block-number = <1>; 8147802f88dSPeng Ma block-offset = <0x10000>; 8157802f88dSPeng Ma fsl,dma-queues = <2>; 8167802f88dSPeng Ma status-sizes = <64>; 8177802f88dSPeng Ma queue-sizes = <64 64>; 8187802f88dSPeng Ma }; 8197802f88dSPeng Ma 82057aa1bc7SChuanhua Han cluster1_core0_watchdog: watchdog@c000000 { 82157aa1bc7SChuanhua Han compatible = "arm,sp805", "arm,primecell"; 82257aa1bc7SChuanhua Han reg = <0x0 0xc000000 0x0 0x1000>; 82399314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 82499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(16)>, 82599314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 82699314eb1SMichael Walle QORIQ_CLK_PLL_DIV(16)>; 827f2dc2359SAndre Przywara clock-names = "wdog_clk", "apb_pclk"; 82857aa1bc7SChuanhua Han }; 82957aa1bc7SChuanhua Han 83057aa1bc7SChuanhua Han cluster1_core1_watchdog: watchdog@c010000 { 83157aa1bc7SChuanhua Han compatible = "arm,sp805", "arm,primecell"; 83257aa1bc7SChuanhua Han reg = <0x0 0xc010000 0x0 0x1000>; 83399314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 83499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(16)>, 83599314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 83699314eb1SMichael Walle QORIQ_CLK_PLL_DIV(16)>; 837f2dc2359SAndre Przywara clock-names = "wdog_clk", "apb_pclk"; 83857aa1bc7SChuanhua Han }; 83957aa1bc7SChuanhua Han 8407de87eaeSMichael Walle malidp0: display@f080000 { 8417de87eaeSMichael Walle compatible = "arm,mali-dp500"; 8427de87eaeSMichael Walle reg = <0x0 0xf080000 0x0 0x10000>; 8437de87eaeSMichael Walle interrupts = <0 222 IRQ_TYPE_LEVEL_HIGH>, 8447de87eaeSMichael Walle <0 223 IRQ_TYPE_LEVEL_HIGH>; 8457de87eaeSMichael Walle interrupt-names = "DE", "SE"; 8467de87eaeSMichael Walle clocks = <&dpclk>, 8477de87eaeSMichael Walle <&clockgen QORIQ_CLK_HWACCEL 2>, 8487de87eaeSMichael Walle <&clockgen QORIQ_CLK_HWACCEL 2>, 8497de87eaeSMichael Walle <&clockgen QORIQ_CLK_HWACCEL 2>; 8507de87eaeSMichael Walle clock-names = "pxlclk", "mclk", "aclk", "pclk"; 8517de87eaeSMichael Walle arm,malidp-output-port-lines = /bits/ 8 <8 8 8>; 8527de87eaeSMichael Walle arm,malidp-arqos-value = <0xd000d000>; 8537de87eaeSMichael Walle 8547de87eaeSMichael Walle port { 8557de87eaeSMichael Walle dpi0_out: endpoint { 8567de87eaeSMichael Walle 8577de87eaeSMichael Walle }; 8587de87eaeSMichael Walle }; 8597de87eaeSMichael Walle }; 8607de87eaeSMichael Walle 86155ca18c0SMichael Walle gpu: gpu@f0c0000 { 86255ca18c0SMichael Walle compatible = "vivante,gc"; 86355ca18c0SMichael Walle reg = <0x0 0xf0c0000 0x0 0x10000>; 86455ca18c0SMichael Walle interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>; 86555ca18c0SMichael Walle clocks = <&clockgen QORIQ_CLK_HWACCEL 2>, 86655ca18c0SMichael Walle <&clockgen QORIQ_CLK_HWACCEL 2>, 86755ca18c0SMichael Walle <&clockgen QORIQ_CLK_HWACCEL 2>; 86855ca18c0SMichael Walle clock-names = "core", "shader", "bus"; 86955ca18c0SMichael Walle #cooling-cells = <2>; 87055ca18c0SMichael Walle }; 87155ca18c0SMichael Walle 872f54f7be5SAlison Wang sai1: audio-controller@f100000 { 873f54f7be5SAlison Wang #sound-dai-cells = <0>; 874f54f7be5SAlison Wang compatible = "fsl,vf610-sai"; 875f54f7be5SAlison Wang reg = <0x0 0xf100000 0x0 0x10000>; 876f54f7be5SAlison Wang interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 87799314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 87899314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 87999314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 88099314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 88199314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 88299314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 88399314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 88499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 885f54f7be5SAlison Wang clock-names = "bus", "mclk1", "mclk2", "mclk3"; 886f54f7be5SAlison Wang dma-names = "tx", "rx"; 887f54f7be5SAlison Wang dmas = <&edma0 1 4>, 888f54f7be5SAlison Wang <&edma0 1 3>; 8899c015e13SMichael Walle fsl,sai-asynchronous; 890f54f7be5SAlison Wang status = "disabled"; 891f54f7be5SAlison Wang }; 892f54f7be5SAlison Wang 893f54f7be5SAlison Wang sai2: audio-controller@f110000 { 894f54f7be5SAlison Wang #sound-dai-cells = <0>; 895f54f7be5SAlison Wang compatible = "fsl,vf610-sai"; 896f54f7be5SAlison Wang reg = <0x0 0xf110000 0x0 0x10000>; 897f54f7be5SAlison Wang interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 89899314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 89999314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 90099314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 90199314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 90299314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 90399314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 90499314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 90599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 906f54f7be5SAlison Wang clock-names = "bus", "mclk1", "mclk2", "mclk3"; 907f54f7be5SAlison Wang dma-names = "tx", "rx"; 908f54f7be5SAlison Wang dmas = <&edma0 1 6>, 909f54f7be5SAlison Wang <&edma0 1 5>; 9109c015e13SMichael Walle fsl,sai-asynchronous; 911f54f7be5SAlison Wang status = "disabled"; 912f54f7be5SAlison Wang }; 913f54f7be5SAlison Wang 914434f9cc1SMichael Walle sai3: audio-controller@f120000 { 915434f9cc1SMichael Walle #sound-dai-cells = <0>; 916434f9cc1SMichael Walle compatible = "fsl,vf610-sai"; 917434f9cc1SMichael Walle reg = <0x0 0xf120000 0x0 0x10000>; 918434f9cc1SMichael Walle interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 91999314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 92099314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 92199314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 92299314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 92399314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 92499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 92599314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 92699314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 927434f9cc1SMichael Walle clock-names = "bus", "mclk1", "mclk2", "mclk3"; 928434f9cc1SMichael Walle dma-names = "tx", "rx"; 929434f9cc1SMichael Walle dmas = <&edma0 1 8>, 930434f9cc1SMichael Walle <&edma0 1 7>; 9319c015e13SMichael Walle fsl,sai-asynchronous; 932f54f7be5SAlison Wang status = "disabled"; 933f54f7be5SAlison Wang }; 934f54f7be5SAlison Wang 935f54f7be5SAlison Wang sai4: audio-controller@f130000 { 936f54f7be5SAlison Wang #sound-dai-cells = <0>; 937f54f7be5SAlison Wang compatible = "fsl,vf610-sai"; 938f54f7be5SAlison Wang reg = <0x0 0xf130000 0x0 0x10000>; 939f54f7be5SAlison Wang interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 94099314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 94199314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 94299314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 94399314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 94499314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 94599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 94699314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 94799314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 948f54f7be5SAlison Wang clock-names = "bus", "mclk1", "mclk2", "mclk3"; 949f54f7be5SAlison Wang dma-names = "tx", "rx"; 950f54f7be5SAlison Wang dmas = <&edma0 1 10>, 951f54f7be5SAlison Wang <&edma0 1 9>; 9529c015e13SMichael Walle fsl,sai-asynchronous; 953f54f7be5SAlison Wang status = "disabled"; 954f54f7be5SAlison Wang }; 955f54f7be5SAlison Wang 956434f9cc1SMichael Walle sai5: audio-controller@f140000 { 957434f9cc1SMichael Walle #sound-dai-cells = <0>; 958434f9cc1SMichael Walle compatible = "fsl,vf610-sai"; 959434f9cc1SMichael Walle reg = <0x0 0xf140000 0x0 0x10000>; 960434f9cc1SMichael Walle interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 96199314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 96299314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 96399314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 96499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 96599314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 96699314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 96799314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 96899314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 969434f9cc1SMichael Walle clock-names = "bus", "mclk1", "mclk2", "mclk3"; 970434f9cc1SMichael Walle dma-names = "tx", "rx"; 971434f9cc1SMichael Walle dmas = <&edma0 1 12>, 972434f9cc1SMichael Walle <&edma0 1 11>; 9739c015e13SMichael Walle fsl,sai-asynchronous; 974434f9cc1SMichael Walle status = "disabled"; 975434f9cc1SMichael Walle }; 976434f9cc1SMichael Walle 977434f9cc1SMichael Walle sai6: audio-controller@f150000 { 978434f9cc1SMichael Walle #sound-dai-cells = <0>; 979434f9cc1SMichael Walle compatible = "fsl,vf610-sai"; 980434f9cc1SMichael Walle reg = <0x0 0xf150000 0x0 0x10000>; 981434f9cc1SMichael Walle interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 98299314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 98399314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 98499314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 98599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 98699314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 98799314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 98899314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 98999314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 990434f9cc1SMichael Walle clock-names = "bus", "mclk1", "mclk2", "mclk3"; 991434f9cc1SMichael Walle dma-names = "tx", "rx"; 992434f9cc1SMichael Walle dmas = <&edma0 1 14>, 993434f9cc1SMichael Walle <&edma0 1 13>; 9949c015e13SMichael Walle fsl,sai-asynchronous; 9958897f325SBhaskar Upadhaya status = "disabled"; 9968897f325SBhaskar Upadhaya }; 9978897f325SBhaskar Upadhaya 998b4751afbSMichael Walle dpclk: clock-controller@f1f0000 { 999b4751afbSMichael Walle compatible = "fsl,ls1028a-plldig"; 1000b4751afbSMichael Walle reg = <0x0 0xf1f0000 0x0 0x10000>; 1001b4751afbSMichael Walle #clock-cells = <0>; 1002b4751afbSMichael Walle clocks = <&osc_27m>; 1003b4751afbSMichael Walle }; 1004b4751afbSMichael Walle 10050b680963SFabio Estevam tmu: tmu@1f80000 { 1006571cebfeSYuantian Tang compatible = "fsl,qoriq-tmu"; 1007571cebfeSYuantian Tang reg = <0x0 0x1f80000 0x0 0x10000>; 1008571cebfeSYuantian Tang interrupts = <0 23 0x4>; 1009571cebfeSYuantian Tang fsl,tmu-range = <0xb0000 0xa0026 0x80048 0x70061>; 1010571cebfeSYuantian Tang fsl,tmu-calibration = <0x00000000 0x00000024 1011571cebfeSYuantian Tang 0x00000001 0x0000002b 1012571cebfeSYuantian Tang 0x00000002 0x00000031 1013571cebfeSYuantian Tang 0x00000003 0x00000038 1014571cebfeSYuantian Tang 0x00000004 0x0000003f 1015571cebfeSYuantian Tang 0x00000005 0x00000045 1016571cebfeSYuantian Tang 0x00000006 0x0000004c 1017571cebfeSYuantian Tang 0x00000007 0x00000053 1018571cebfeSYuantian Tang 0x00000008 0x00000059 1019571cebfeSYuantian Tang 0x00000009 0x00000060 1020571cebfeSYuantian Tang 0x0000000a 0x00000066 1021571cebfeSYuantian Tang 0x0000000b 0x0000006d 1022571cebfeSYuantian Tang 1023571cebfeSYuantian Tang 0x00010000 0x0000001c 1024571cebfeSYuantian Tang 0x00010001 0x00000024 1025571cebfeSYuantian Tang 0x00010002 0x0000002c 1026571cebfeSYuantian Tang 0x00010003 0x00000035 1027571cebfeSYuantian Tang 0x00010004 0x0000003d 1028571cebfeSYuantian Tang 0x00010005 0x00000045 1029571cebfeSYuantian Tang 0x00010006 0x0000004d 1030961f8209SMichael Walle 0x00010007 0x00000055 1031571cebfeSYuantian Tang 0x00010008 0x0000005e 1032571cebfeSYuantian Tang 0x00010009 0x00000066 1033571cebfeSYuantian Tang 0x0001000a 0x0000006e 1034571cebfeSYuantian Tang 1035571cebfeSYuantian Tang 0x00020000 0x00000018 1036571cebfeSYuantian Tang 0x00020001 0x00000022 1037571cebfeSYuantian Tang 0x00020002 0x0000002d 1038571cebfeSYuantian Tang 0x00020003 0x00000038 1039571cebfeSYuantian Tang 0x00020004 0x00000043 1040571cebfeSYuantian Tang 0x00020005 0x0000004d 1041571cebfeSYuantian Tang 0x00020006 0x00000058 1042571cebfeSYuantian Tang 0x00020007 0x00000063 1043571cebfeSYuantian Tang 0x00020008 0x0000006e 1044571cebfeSYuantian Tang 1045571cebfeSYuantian Tang 0x00030000 0x00000010 1046571cebfeSYuantian Tang 0x00030001 0x0000001c 1047571cebfeSYuantian Tang 0x00030002 0x00000029 1048571cebfeSYuantian Tang 0x00030003 0x00000036 1049571cebfeSYuantian Tang 0x00030004 0x00000042 1050571cebfeSYuantian Tang 0x00030005 0x0000004f 1051571cebfeSYuantian Tang 0x00030006 0x0000005b 1052571cebfeSYuantian Tang 0x00030007 0x00000068>; 1053571cebfeSYuantian Tang little-endian; 1054571cebfeSYuantian Tang #thermal-sensor-cells = <1>; 1055571cebfeSYuantian Tang }; 1056571cebfeSYuantian Tang 10578897f325SBhaskar Upadhaya pcie@1f0000000 { /* Integrated Endpoint Root Complex */ 10588897f325SBhaskar Upadhaya compatible = "pci-host-ecam-generic"; 10598897f325SBhaskar Upadhaya reg = <0x01 0xf0000000 0x0 0x100000>; 10608897f325SBhaskar Upadhaya #address-cells = <3>; 10618897f325SBhaskar Upadhaya #size-cells = <2>; 10628897f325SBhaskar Upadhaya msi-parent = <&its>; 10638897f325SBhaskar Upadhaya device_type = "pci"; 10648897f325SBhaskar Upadhaya bus-range = <0x0 0x0>; 10658897f325SBhaskar Upadhaya dma-coherent; 10668897f325SBhaskar Upadhaya msi-map = <0 &its 0x17 0xe>; 10678897f325SBhaskar Upadhaya iommu-map = <0 &smmu 0x17 0xe>; 10688897f325SBhaskar Upadhaya /* PF0-6 BAR0 - non-prefetchable memory */ 10696bee93d9SKornel Duleba ranges = <0x82000000 0x1 0xf8000000 0x1 0xf8000000 0x0 0x160000 10708897f325SBhaskar Upadhaya /* PF0-6 BAR2 - prefetchable memory */ 10716bee93d9SKornel Duleba 0xc2000000 0x1 0xf8160000 0x1 0xf8160000 0x0 0x070000 10728897f325SBhaskar Upadhaya /* PF0: VF0-1 BAR0 - non-prefetchable memory */ 10736bee93d9SKornel Duleba 0x82000000 0x1 0xf81d0000 0x1 0xf81d0000 0x0 0x020000 10748897f325SBhaskar Upadhaya /* PF0: VF0-1 BAR2 - prefetchable memory */ 10756bee93d9SKornel Duleba 0xc2000000 0x1 0xf81f0000 0x1 0xf81f0000 0x0 0x020000 10768897f325SBhaskar Upadhaya /* PF1: VF0-1 BAR0 - non-prefetchable memory */ 10776bee93d9SKornel Duleba 0x82000000 0x1 0xf8210000 0x1 0xf8210000 0x0 0x020000 10788897f325SBhaskar Upadhaya /* PF1: VF0-1 BAR2 - prefetchable memory */ 10796bee93d9SKornel Duleba 0xc2000000 0x1 0xf8230000 0x1 0xf8230000 0x0 0x020000 1080b1520d8bSClaudiu Manoil /* BAR4 (PF5) - non-prefetchable memory */ 10816bee93d9SKornel Duleba 0x82000000 0x1 0xfc000000 0x1 0xfc000000 0x0 0x400000>; 10828897f325SBhaskar Upadhaya 10838897f325SBhaskar Upadhaya enetc_port0: ethernet@0,0 { 10848897f325SBhaskar Upadhaya compatible = "fsl,enetc"; 10858897f325SBhaskar Upadhaya reg = <0x000000 0 0 0 0>; 10861a4bfe0fSVladimir Oltean status = "disabled"; 10878897f325SBhaskar Upadhaya }; 10881a4bfe0fSVladimir Oltean 10898897f325SBhaskar Upadhaya enetc_port1: ethernet@0,1 { 10908897f325SBhaskar Upadhaya compatible = "fsl,enetc"; 10918897f325SBhaskar Upadhaya reg = <0x000100 0 0 0 0>; 10921a4bfe0fSVladimir Oltean status = "disabled"; 10938897f325SBhaskar Upadhaya }; 10941a4bfe0fSVladimir Oltean 1095b1520d8bSClaudiu Manoil enetc_port2: ethernet@0,2 { 1096b1520d8bSClaudiu Manoil compatible = "fsl,enetc"; 1097b1520d8bSClaudiu Manoil reg = <0x000200 0 0 0 0>; 1098b1520d8bSClaudiu Manoil phy-mode = "internal"; 1099b1520d8bSClaudiu Manoil status = "disabled"; 1100b1520d8bSClaudiu Manoil 1101b1520d8bSClaudiu Manoil fixed-link { 11022c832fe4SVladimir Oltean speed = <2500>; 1103b1520d8bSClaudiu Manoil full-duplex; 11048fcea7beSVladimir Oltean pause; 1105b1520d8bSClaudiu Manoil }; 1106b1520d8bSClaudiu Manoil }; 1107b1520d8bSClaudiu Manoil 11088488d8e9SClaudiu Manoil enetc_mdio_pf3: mdio@0,3 { 11098488d8e9SClaudiu Manoil compatible = "fsl,enetc-mdio"; 11108488d8e9SClaudiu Manoil reg = <0x000300 0 0 0 0>; 11118488d8e9SClaudiu Manoil #address-cells = <1>; 11128488d8e9SClaudiu Manoil #size-cells = <0>; 11138488d8e9SClaudiu Manoil }; 11141a4bfe0fSVladimir Oltean 111549401003SY.b. Lu ethernet@0,4 { 111649401003SY.b. Lu compatible = "fsl,enetc-ptp"; 111749401003SY.b. Lu reg = <0x000400 0 0 0 0>; 111899314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_HWACCEL 3>; 111949401003SY.b. Lu little-endian; 1120ab84bad5SYangbo Lu fsl,extts-fifo; 112149401003SY.b. Lu }; 1122b1520d8bSClaudiu Manoil 1123630952e1SMichael Walle mscc_felix: ethernet-switch@0,5 { 1124b1520d8bSClaudiu Manoil reg = <0x000500 0 0 0 0>; 1125b1520d8bSClaudiu Manoil /* IEP INT_B */ 1126b1520d8bSClaudiu Manoil interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 1127630952e1SMichael Walle status = "disabled"; 1128b1520d8bSClaudiu Manoil 1129e426d63eSAlex Marginean mscc_felix_ports: ports { 1130b1520d8bSClaudiu Manoil #address-cells = <1>; 1131b1520d8bSClaudiu Manoil #size-cells = <0>; 1132b1520d8bSClaudiu Manoil 1133b1520d8bSClaudiu Manoil /* External ports */ 1134b1520d8bSClaudiu Manoil mscc_felix_port0: port@0 { 1135b1520d8bSClaudiu Manoil reg = <0>; 1136b1520d8bSClaudiu Manoil status = "disabled"; 1137b1520d8bSClaudiu Manoil }; 1138b1520d8bSClaudiu Manoil 1139b1520d8bSClaudiu Manoil mscc_felix_port1: port@1 { 1140b1520d8bSClaudiu Manoil reg = <1>; 1141b1520d8bSClaudiu Manoil status = "disabled"; 1142b1520d8bSClaudiu Manoil }; 1143b1520d8bSClaudiu Manoil 1144b1520d8bSClaudiu Manoil mscc_felix_port2: port@2 { 1145b1520d8bSClaudiu Manoil reg = <2>; 1146b1520d8bSClaudiu Manoil status = "disabled"; 1147b1520d8bSClaudiu Manoil }; 1148b1520d8bSClaudiu Manoil 1149b1520d8bSClaudiu Manoil mscc_felix_port3: port@3 { 1150b1520d8bSClaudiu Manoil reg = <3>; 1151b1520d8bSClaudiu Manoil status = "disabled"; 1152b1520d8bSClaudiu Manoil }; 1153b1520d8bSClaudiu Manoil 1154b1520d8bSClaudiu Manoil /* Internal ports */ 1155b1520d8bSClaudiu Manoil mscc_felix_port4: port@4 { 1156b1520d8bSClaudiu Manoil reg = <4>; 1157b1520d8bSClaudiu Manoil phy-mode = "internal"; 1158b1520d8bSClaudiu Manoil status = "disabled"; 1159b1520d8bSClaudiu Manoil 1160b1520d8bSClaudiu Manoil fixed-link { 1161b1520d8bSClaudiu Manoil speed = <2500>; 1162b1520d8bSClaudiu Manoil full-duplex; 11638fcea7beSVladimir Oltean pause; 1164b1520d8bSClaudiu Manoil }; 1165b1520d8bSClaudiu Manoil }; 1166b1520d8bSClaudiu Manoil 1167b1520d8bSClaudiu Manoil mscc_felix_port5: port@5 { 1168b1520d8bSClaudiu Manoil reg = <5>; 1169b1520d8bSClaudiu Manoil phy-mode = "internal"; 1170b1520d8bSClaudiu Manoil status = "disabled"; 1171b1520d8bSClaudiu Manoil 1172b1520d8bSClaudiu Manoil fixed-link { 1173b1520d8bSClaudiu Manoil speed = <1000>; 1174b1520d8bSClaudiu Manoil full-duplex; 11758fcea7beSVladimir Oltean pause; 1176b1520d8bSClaudiu Manoil }; 1177b1520d8bSClaudiu Manoil }; 1178b1520d8bSClaudiu Manoil }; 1179b1520d8bSClaudiu Manoil }; 1180b1520d8bSClaudiu Manoil 1181b1520d8bSClaudiu Manoil enetc_port3: ethernet@0,6 { 1182b1520d8bSClaudiu Manoil compatible = "fsl,enetc"; 1183b1520d8bSClaudiu Manoil reg = <0x000600 0 0 0 0>; 1184b1520d8bSClaudiu Manoil phy-mode = "internal"; 1185b1520d8bSClaudiu Manoil status = "disabled"; 1186b1520d8bSClaudiu Manoil 1187b1520d8bSClaudiu Manoil fixed-link { 1188b1520d8bSClaudiu Manoil speed = <1000>; 1189b1520d8bSClaudiu Manoil full-duplex; 11908fcea7beSVladimir Oltean pause; 1191b1520d8bSClaudiu Manoil }; 11928897f325SBhaskar Upadhaya }; 1193dfee46f1SMichael Walle 1194dfee46f1SMichael Walle rcec@1f,0 { 1195dfee46f1SMichael Walle reg = <0x00f800 0 0 0 0>; 1196dfee46f1SMichael Walle /* IEP INT_A */ 1197dfee46f1SMichael Walle interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 1198dfee46f1SMichael Walle }; 11998897f325SBhaskar Upadhaya }; 1200791c88caSBiwen Li 1201b764dc6cSVladimir Oltean /* Integrated Endpoint Register Block */ 1202b764dc6cSVladimir Oltean ierb@1f0800000 { 1203b764dc6cSVladimir Oltean compatible = "fsl,ls1028a-enetc-ierb"; 1204b764dc6cSVladimir Oltean reg = <0x01 0xf0800000 0x0 0x10000>; 1205b764dc6cSVladimir Oltean }; 1206b764dc6cSVladimir Oltean 120771799672SBiwen Li pwm0: pwm@2800000 { 120871799672SBiwen Li compatible = "fsl,vf610-ftm-pwm"; 120971799672SBiwen Li #pwm-cells = <3>; 121071799672SBiwen Li reg = <0x0 0x2800000 0x0 0x10000>; 121171799672SBiwen Li clock-names = "ftm_sys", "ftm_ext", 121271799672SBiwen Li "ftm_fix", "ftm_cnt_clk_en"; 121371799672SBiwen Li clocks = <&clockgen 4 1>, <&clockgen 4 1>, 121471799672SBiwen Li <&rtc_clk>, <&clockgen 4 1>; 121571799672SBiwen Li status = "disabled"; 121671799672SBiwen Li }; 121771799672SBiwen Li 121871799672SBiwen Li pwm1: pwm@2810000 { 121971799672SBiwen Li compatible = "fsl,vf610-ftm-pwm"; 122071799672SBiwen Li #pwm-cells = <3>; 122171799672SBiwen Li reg = <0x0 0x2810000 0x0 0x10000>; 122271799672SBiwen Li clock-names = "ftm_sys", "ftm_ext", 122371799672SBiwen Li "ftm_fix", "ftm_cnt_clk_en"; 122471799672SBiwen Li clocks = <&clockgen 4 1>, <&clockgen 4 1>, 122571799672SBiwen Li <&rtc_clk>, <&clockgen 4 1>; 122671799672SBiwen Li status = "disabled"; 122771799672SBiwen Li }; 122871799672SBiwen Li 122971799672SBiwen Li pwm2: pwm@2820000 { 123071799672SBiwen Li compatible = "fsl,vf610-ftm-pwm"; 123171799672SBiwen Li #pwm-cells = <3>; 123271799672SBiwen Li reg = <0x0 0x2820000 0x0 0x10000>; 123371799672SBiwen Li clock-names = "ftm_sys", "ftm_ext", 123471799672SBiwen Li "ftm_fix", "ftm_cnt_clk_en"; 123571799672SBiwen Li clocks = <&clockgen 4 1>, <&clockgen 4 1>, 123671799672SBiwen Li <&rtc_clk>, <&clockgen 4 1>; 123771799672SBiwen Li status = "disabled"; 123871799672SBiwen Li }; 123971799672SBiwen Li 124071799672SBiwen Li pwm3: pwm@2830000 { 124171799672SBiwen Li compatible = "fsl,vf610-ftm-pwm"; 124271799672SBiwen Li #pwm-cells = <3>; 124371799672SBiwen Li reg = <0x0 0x2830000 0x0 0x10000>; 124471799672SBiwen Li clock-names = "ftm_sys", "ftm_ext", 124571799672SBiwen Li "ftm_fix", "ftm_cnt_clk_en"; 124671799672SBiwen Li clocks = <&clockgen 4 1>, <&clockgen 4 1>, 124771799672SBiwen Li <&rtc_clk>, <&clockgen 4 1>; 124871799672SBiwen Li status = "disabled"; 124971799672SBiwen Li }; 125071799672SBiwen Li 125171799672SBiwen Li pwm4: pwm@2840000 { 125271799672SBiwen Li compatible = "fsl,vf610-ftm-pwm"; 125371799672SBiwen Li #pwm-cells = <3>; 125471799672SBiwen Li reg = <0x0 0x2840000 0x0 0x10000>; 125571799672SBiwen Li clock-names = "ftm_sys", "ftm_ext", 125671799672SBiwen Li "ftm_fix", "ftm_cnt_clk_en"; 125771799672SBiwen Li clocks = <&clockgen 4 1>, <&clockgen 4 1>, 125871799672SBiwen Li <&rtc_clk>, <&clockgen 4 1>; 125971799672SBiwen Li status = "disabled"; 126071799672SBiwen Li }; 126171799672SBiwen Li 126271799672SBiwen Li pwm5: pwm@2850000 { 126371799672SBiwen Li compatible = "fsl,vf610-ftm-pwm"; 126471799672SBiwen Li #pwm-cells = <3>; 126571799672SBiwen Li reg = <0x0 0x2850000 0x0 0x10000>; 126671799672SBiwen Li clock-names = "ftm_sys", "ftm_ext", 126771799672SBiwen Li "ftm_fix", "ftm_cnt_clk_en"; 126871799672SBiwen Li clocks = <&clockgen 4 1>, <&clockgen 4 1>, 126971799672SBiwen Li <&rtc_clk>, <&clockgen 4 1>; 127071799672SBiwen Li status = "disabled"; 127171799672SBiwen Li }; 127271799672SBiwen Li 127371799672SBiwen Li pwm6: pwm@2860000 { 127471799672SBiwen Li compatible = "fsl,vf610-ftm-pwm"; 127571799672SBiwen Li #pwm-cells = <3>; 127671799672SBiwen Li reg = <0x0 0x2860000 0x0 0x10000>; 127771799672SBiwen Li clock-names = "ftm_sys", "ftm_ext", 127871799672SBiwen Li "ftm_fix", "ftm_cnt_clk_en"; 127971799672SBiwen Li clocks = <&clockgen 4 1>, <&clockgen 4 1>, 128071799672SBiwen Li <&rtc_clk>, <&clockgen 4 1>; 128171799672SBiwen Li status = "disabled"; 128271799672SBiwen Li }; 128371799672SBiwen Li 128471799672SBiwen Li pwm7: pwm@2870000 { 128571799672SBiwen Li compatible = "fsl,vf610-ftm-pwm"; 128671799672SBiwen Li #pwm-cells = <3>; 128771799672SBiwen Li reg = <0x0 0x2870000 0x0 0x10000>; 128871799672SBiwen Li clock-names = "ftm_sys", "ftm_ext", 128971799672SBiwen Li "ftm_fix", "ftm_cnt_clk_en"; 129071799672SBiwen Li clocks = <&clockgen 4 1>, <&clockgen 4 1>, 129171799672SBiwen Li <&rtc_clk>, <&clockgen 4 1>; 129271799672SBiwen Li status = "disabled"; 129371799672SBiwen Li }; 129471799672SBiwen Li 1295791c88caSBiwen Li rcpm: power-controller@1e34040 { 1296791c88caSBiwen Li compatible = "fsl,ls1028a-rcpm", "fsl,qoriq-rcpm-2.1+"; 1297791c88caSBiwen Li reg = <0x0 0x1e34040 0x0 0x1c>; 1298791c88caSBiwen Li #fsl,rcpm-wakeup-cells = <7>; 1299d9245428SBiwen Li little-endian; 1300791c88caSBiwen Li }; 1301791c88caSBiwen Li 1302791c88caSBiwen Li ftm_alarm0: timer@2800000 { 1303791c88caSBiwen Li compatible = "fsl,ls1028a-ftm-alarm"; 1304791c88caSBiwen Li reg = <0x0 0x2800000 0x0 0x10000>; 1305791c88caSBiwen Li fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0 0x0>; 1306791c88caSBiwen Li interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 1307dd3d936aSBiwen Li status = "disabled"; 1308dd3d936aSBiwen Li }; 1309dd3d936aSBiwen Li 1310dd3d936aSBiwen Li ftm_alarm1: timer@2810000 { 1311dd3d936aSBiwen Li compatible = "fsl,ls1028a-ftm-alarm"; 1312dd3d936aSBiwen Li reg = <0x0 0x2810000 0x0 0x10000>; 1313dd3d936aSBiwen Li fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0 0x0>; 1314dd3d936aSBiwen Li interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 1315dd3d936aSBiwen Li status = "disabled"; 1316791c88caSBiwen Li }; 13178897f325SBhaskar Upadhaya }; 13187f538f19SWen He 13198897f325SBhaskar Upadhaya}; 1320