18897f325SBhaskar Upadhaya// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
28897f325SBhaskar Upadhaya/*
38897f325SBhaskar Upadhaya * Device Tree Include file for NXP Layerscape-1028A family SoC.
48897f325SBhaskar Upadhaya *
58897f325SBhaskar Upadhaya * Copyright 2018 NXP
68897f325SBhaskar Upadhaya *
78897f325SBhaskar Upadhaya * Harninder Rai <harninder.rai@nxp.com>
88897f325SBhaskar Upadhaya *
98897f325SBhaskar Upadhaya */
108897f325SBhaskar Upadhaya
118897f325SBhaskar Upadhaya#include <dt-bindings/interrupt-controller/arm-gic.h>
128897f325SBhaskar Upadhaya#include <dt-bindings/thermal/thermal.h>
138897f325SBhaskar Upadhaya
148897f325SBhaskar Upadhaya/ {
158897f325SBhaskar Upadhaya	compatible = "fsl,ls1028a";
168897f325SBhaskar Upadhaya	interrupt-parent = <&gic>;
178897f325SBhaskar Upadhaya	#address-cells = <2>;
188897f325SBhaskar Upadhaya	#size-cells = <2>;
198897f325SBhaskar Upadhaya
208897f325SBhaskar Upadhaya	cpus {
218897f325SBhaskar Upadhaya		#address-cells = <1>;
228897f325SBhaskar Upadhaya		#size-cells = <0>;
238897f325SBhaskar Upadhaya
248897f325SBhaskar Upadhaya		cpu0: cpu@0 {
258897f325SBhaskar Upadhaya			device_type = "cpu";
268897f325SBhaskar Upadhaya			compatible = "arm,cortex-a72";
278897f325SBhaskar Upadhaya			reg = <0x0>;
288897f325SBhaskar Upadhaya			enable-method = "psci";
298897f325SBhaskar Upadhaya			clocks = <&clockgen 1 0>;
308897f325SBhaskar Upadhaya			next-level-cache = <&l2>;
3153f2ac9dSRan Wang			cpu-idle-states = <&CPU_PW20>;
32571cebfeSYuantian Tang			#cooling-cells = <2>;
338897f325SBhaskar Upadhaya		};
348897f325SBhaskar Upadhaya
358897f325SBhaskar Upadhaya		cpu1: cpu@1 {
368897f325SBhaskar Upadhaya			device_type = "cpu";
378897f325SBhaskar Upadhaya			compatible = "arm,cortex-a72";
388897f325SBhaskar Upadhaya			reg = <0x1>;
398897f325SBhaskar Upadhaya			enable-method = "psci";
408897f325SBhaskar Upadhaya			clocks = <&clockgen 1 0>;
418897f325SBhaskar Upadhaya			next-level-cache = <&l2>;
4253f2ac9dSRan Wang			cpu-idle-states = <&CPU_PW20>;
43571cebfeSYuantian Tang			#cooling-cells = <2>;
448897f325SBhaskar Upadhaya		};
458897f325SBhaskar Upadhaya
468897f325SBhaskar Upadhaya		l2: l2-cache {
478897f325SBhaskar Upadhaya			compatible = "cache";
488897f325SBhaskar Upadhaya		};
498897f325SBhaskar Upadhaya	};
508897f325SBhaskar Upadhaya
518897f325SBhaskar Upadhaya	idle-states {
528897f325SBhaskar Upadhaya		/*
538897f325SBhaskar Upadhaya		 * PSCI node is not added default, U-boot will add missing
548897f325SBhaskar Upadhaya		 * parts if it determines to use PSCI.
558897f325SBhaskar Upadhaya		 */
569b631649SLinus Walleij		entry-method = "psci";
578897f325SBhaskar Upadhaya
5853f2ac9dSRan Wang		CPU_PW20: cpu-pw20 {
598897f325SBhaskar Upadhaya			  compatible = "arm,idle-state";
6053f2ac9dSRan Wang			  idle-state-name = "PW20";
6153f2ac9dSRan Wang			  arm,psci-suspend-param = <0x0>;
6253f2ac9dSRan Wang			  entry-latency-us = <2000>;
6353f2ac9dSRan Wang			  exit-latency-us = <2000>;
6453f2ac9dSRan Wang			  min-residency-us = <6000>;
658897f325SBhaskar Upadhaya		};
668897f325SBhaskar Upadhaya	};
678897f325SBhaskar Upadhaya
688897f325SBhaskar Upadhaya	sysclk: clock-sysclk {
698897f325SBhaskar Upadhaya		compatible = "fixed-clock";
708897f325SBhaskar Upadhaya		#clock-cells = <0>;
718897f325SBhaskar Upadhaya		clock-frequency = <100000000>;
728897f325SBhaskar Upadhaya		clock-output-names = "sysclk";
738897f325SBhaskar Upadhaya	};
748897f325SBhaskar Upadhaya
7581f36887SWen He	osc_27m: clock-osc-27m {
767f538f19SWen He		compatible = "fixed-clock";
777f538f19SWen He		#clock-cells = <0>;
787f538f19SWen He		clock-frequency = <27000000>;
7981f36887SWen He		clock-output-names = "phy_27m";
8081f36887SWen He	};
8181f36887SWen He
8281f36887SWen He	dpclk: clock-controller@f1f0000 {
8381f36887SWen He		compatible = "fsl,ls1028a-plldig";
8481f36887SWen He		reg = <0x0 0xf1f0000 0x0 0xffff>;
8591035cb0SWen He		#clock-cells = <0>;
8681f36887SWen He		clocks = <&osc_27m>;
877f538f19SWen He	};
887f538f19SWen He
898897f325SBhaskar Upadhaya	reboot {
908897f325SBhaskar Upadhaya		compatible ="syscon-reboot";
913f0fb37bSMichael Walle		regmap = <&rst>;
928897f325SBhaskar Upadhaya		offset = <0xb0>;
938897f325SBhaskar Upadhaya		mask = <0x02>;
948897f325SBhaskar Upadhaya	};
958897f325SBhaskar Upadhaya
968897f325SBhaskar Upadhaya	timer {
978897f325SBhaskar Upadhaya		compatible = "arm,armv8-timer";
988897f325SBhaskar Upadhaya		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
998897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>,
1008897f325SBhaskar Upadhaya			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
1018897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>,
1028897f325SBhaskar Upadhaya			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) |
1038897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>,
1048897f325SBhaskar Upadhaya			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) |
1058897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>;
1068897f325SBhaskar Upadhaya	};
1078897f325SBhaskar Upadhaya
108b9eb314aSAlison Wang	pmu {
109b9eb314aSAlison Wang		compatible = "arm,cortex-a72-pmu";
110b9eb314aSAlison Wang		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
111b9eb314aSAlison Wang	};
112b9eb314aSAlison Wang
1138897f325SBhaskar Upadhaya	gic: interrupt-controller@6000000 {
1148897f325SBhaskar Upadhaya		compatible= "arm,gic-v3";
1158897f325SBhaskar Upadhaya		#address-cells = <2>;
1168897f325SBhaskar Upadhaya		#size-cells = <2>;
1178897f325SBhaskar Upadhaya		ranges;
1188897f325SBhaskar Upadhaya		reg= <0x0 0x06000000 0 0x10000>, /* GIC Dist */
1198897f325SBhaskar Upadhaya			<0x0 0x06040000 0 0x40000>; /* GIC Redistributor */
1208897f325SBhaskar Upadhaya		#interrupt-cells= <3>;
1218897f325SBhaskar Upadhaya		interrupt-controller;
1228897f325SBhaskar Upadhaya		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_RAW(0xf) |
1238897f325SBhaskar Upadhaya					 IRQ_TYPE_LEVEL_LOW)>;
1248897f325SBhaskar Upadhaya		its: gic-its@6020000 {
1258897f325SBhaskar Upadhaya			compatible = "arm,gic-v3-its";
1268897f325SBhaskar Upadhaya			msi-controller;
1278897f325SBhaskar Upadhaya			reg = <0x0 0x06020000 0 0x20000>;/* GIC Translater */
1288897f325SBhaskar Upadhaya		};
1298897f325SBhaskar Upadhaya	};
1308897f325SBhaskar Upadhaya
13168e36a42SFabio Estevam	thermal-zones {
13268e36a42SFabio Estevam		core-cluster {
13368e36a42SFabio Estevam			polling-delay-passive = <1000>;
13468e36a42SFabio Estevam			polling-delay = <5000>;
13568e36a42SFabio Estevam			thermal-sensors = <&tmu 0>;
13668e36a42SFabio Estevam
13768e36a42SFabio Estevam			trips {
13868e36a42SFabio Estevam				core_cluster_alert: core-cluster-alert {
13968e36a42SFabio Estevam					temperature = <85000>;
14068e36a42SFabio Estevam					hysteresis = <2000>;
14168e36a42SFabio Estevam					type = "passive";
14268e36a42SFabio Estevam				};
14368e36a42SFabio Estevam
14468e36a42SFabio Estevam				core_cluster_crit: core-cluster-crit {
14568e36a42SFabio Estevam					temperature = <95000>;
14668e36a42SFabio Estevam					hysteresis = <2000>;
14768e36a42SFabio Estevam					type = "critical";
14868e36a42SFabio Estevam				};
14968e36a42SFabio Estevam			};
15068e36a42SFabio Estevam
15168e36a42SFabio Estevam			cooling-maps {
15268e36a42SFabio Estevam				map0 {
15368e36a42SFabio Estevam					trip = <&core_cluster_alert>;
15468e36a42SFabio Estevam					cooling-device =
15568e36a42SFabio Estevam						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
15668e36a42SFabio Estevam						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
15768e36a42SFabio Estevam				};
15868e36a42SFabio Estevam			};
15968e36a42SFabio Estevam		};
16068e36a42SFabio Estevam	};
16168e36a42SFabio Estevam
1628897f325SBhaskar Upadhaya	soc: soc {
1638897f325SBhaskar Upadhaya		compatible = "simple-bus";
1648897f325SBhaskar Upadhaya		#address-cells = <2>;
1658897f325SBhaskar Upadhaya		#size-cells = <2>;
1668897f325SBhaskar Upadhaya		ranges;
1678897f325SBhaskar Upadhaya
1688897f325SBhaskar Upadhaya		ddr: memory-controller@1080000 {
1698897f325SBhaskar Upadhaya			compatible = "fsl,qoriq-memory-controller";
1708897f325SBhaskar Upadhaya			reg = <0x0 0x1080000 0x0 0x1000>;
1718897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
1728897f325SBhaskar Upadhaya			big-endian;
1738897f325SBhaskar Upadhaya		};
1748897f325SBhaskar Upadhaya
1758897f325SBhaskar Upadhaya		dcfg: syscon@1e00000 {
1768897f325SBhaskar Upadhaya			compatible = "fsl,ls1028a-dcfg", "syscon";
1778897f325SBhaskar Upadhaya			reg = <0x0 0x1e00000 0x0 0x10000>;
17833eae7fbSYinbo Zhu			little-endian;
1798897f325SBhaskar Upadhaya		};
1808897f325SBhaskar Upadhaya
1813f0fb37bSMichael Walle		rst: syscon@1e60000 {
1823f0fb37bSMichael Walle			compatible = "syscon";
1833f0fb37bSMichael Walle			reg = <0x0 0x1e60000 0x0 0x10000>;
1843f0fb37bSMichael Walle			little-endian;
1853f0fb37bSMichael Walle		};
1863f0fb37bSMichael Walle
1878897f325SBhaskar Upadhaya		scfg: syscon@1fc0000 {
1888897f325SBhaskar Upadhaya			compatible = "fsl,ls1028a-scfg", "syscon";
1898897f325SBhaskar Upadhaya			reg = <0x0 0x1fc0000 0x0 0x10000>;
1908897f325SBhaskar Upadhaya			big-endian;
1918897f325SBhaskar Upadhaya		};
1928897f325SBhaskar Upadhaya
1938897f325SBhaskar Upadhaya		clockgen: clock-controller@1300000 {
1948897f325SBhaskar Upadhaya			compatible = "fsl,ls1028a-clockgen";
1958897f325SBhaskar Upadhaya			reg = <0x0 0x1300000 0x0 0xa0000>;
1968897f325SBhaskar Upadhaya			#clock-cells = <2>;
1978897f325SBhaskar Upadhaya			clocks = <&sysclk>;
1988897f325SBhaskar Upadhaya		};
1998897f325SBhaskar Upadhaya
2008897f325SBhaskar Upadhaya		i2c0: i2c@2000000 {
2018897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2028897f325SBhaskar Upadhaya			#address-cells = <1>;
2038897f325SBhaskar Upadhaya			#size-cells = <0>;
2048897f325SBhaskar Upadhaya			reg = <0x0 0x2000000 0x0 0x10000>;
2058897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
206ced41bb1SChuanhua Han			clocks = <&clockgen 4 3>;
2078897f325SBhaskar Upadhaya			status = "disabled";
2088897f325SBhaskar Upadhaya		};
2098897f325SBhaskar Upadhaya
2108897f325SBhaskar Upadhaya		i2c1: i2c@2010000 {
2118897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2128897f325SBhaskar Upadhaya			#address-cells = <1>;
2138897f325SBhaskar Upadhaya			#size-cells = <0>;
2148897f325SBhaskar Upadhaya			reg = <0x0 0x2010000 0x0 0x10000>;
2158897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
216ced41bb1SChuanhua Han			clocks = <&clockgen 4 3>;
2178897f325SBhaskar Upadhaya			status = "disabled";
2188897f325SBhaskar Upadhaya		};
2198897f325SBhaskar Upadhaya
2208897f325SBhaskar Upadhaya		i2c2: i2c@2020000 {
2218897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2228897f325SBhaskar Upadhaya			#address-cells = <1>;
2238897f325SBhaskar Upadhaya			#size-cells = <0>;
2248897f325SBhaskar Upadhaya			reg = <0x0 0x2020000 0x0 0x10000>;
2258897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
226ced41bb1SChuanhua Han			clocks = <&clockgen 4 3>;
2278897f325SBhaskar Upadhaya			status = "disabled";
2288897f325SBhaskar Upadhaya		};
2298897f325SBhaskar Upadhaya
2308897f325SBhaskar Upadhaya		i2c3: i2c@2030000 {
2318897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2328897f325SBhaskar Upadhaya			#address-cells = <1>;
2338897f325SBhaskar Upadhaya			#size-cells = <0>;
2348897f325SBhaskar Upadhaya			reg = <0x0 0x2030000 0x0 0x10000>;
2358897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
236ced41bb1SChuanhua Han			clocks = <&clockgen 4 3>;
2378897f325SBhaskar Upadhaya			status = "disabled";
2388897f325SBhaskar Upadhaya		};
2398897f325SBhaskar Upadhaya
2408897f325SBhaskar Upadhaya		i2c4: i2c@2040000 {
2418897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2428897f325SBhaskar Upadhaya			#address-cells = <1>;
2438897f325SBhaskar Upadhaya			#size-cells = <0>;
2448897f325SBhaskar Upadhaya			reg = <0x0 0x2040000 0x0 0x10000>;
2458897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
246ced41bb1SChuanhua Han			clocks = <&clockgen 4 3>;
2478897f325SBhaskar Upadhaya			status = "disabled";
2488897f325SBhaskar Upadhaya		};
2498897f325SBhaskar Upadhaya
2508897f325SBhaskar Upadhaya		i2c5: i2c@2050000 {
2518897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2528897f325SBhaskar Upadhaya			#address-cells = <1>;
2538897f325SBhaskar Upadhaya			#size-cells = <0>;
2548897f325SBhaskar Upadhaya			reg = <0x0 0x2050000 0x0 0x10000>;
2558897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
256ced41bb1SChuanhua Han			clocks = <&clockgen 4 3>;
2578897f325SBhaskar Upadhaya			status = "disabled";
2588897f325SBhaskar Upadhaya		};
2598897f325SBhaskar Upadhaya
2608897f325SBhaskar Upadhaya		i2c6: i2c@2060000 {
2618897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2628897f325SBhaskar Upadhaya			#address-cells = <1>;
2638897f325SBhaskar Upadhaya			#size-cells = <0>;
2648897f325SBhaskar Upadhaya			reg = <0x0 0x2060000 0x0 0x10000>;
2658897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
266ced41bb1SChuanhua Han			clocks = <&clockgen 4 3>;
2678897f325SBhaskar Upadhaya			status = "disabled";
2688897f325SBhaskar Upadhaya		};
2698897f325SBhaskar Upadhaya
2708897f325SBhaskar Upadhaya		i2c7: i2c@2070000 {
2718897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2728897f325SBhaskar Upadhaya			#address-cells = <1>;
2738897f325SBhaskar Upadhaya			#size-cells = <0>;
2748897f325SBhaskar Upadhaya			reg = <0x0 0x2070000 0x0 0x10000>;
2758897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
276ced41bb1SChuanhua Han			clocks = <&clockgen 4 3>;
2778897f325SBhaskar Upadhaya			status = "disabled";
2788897f325SBhaskar Upadhaya		};
2798897f325SBhaskar Upadhaya
280c77fae5bSAshish Kumar		fspi: spi@20c0000 {
281c77fae5bSAshish Kumar			compatible = "nxp,lx2160a-fspi";
282c77fae5bSAshish Kumar			#address-cells = <1>;
283c77fae5bSAshish Kumar			#size-cells = <0>;
284c77fae5bSAshish Kumar			reg = <0x0 0x20c0000 0x0 0x10000>,
285c77fae5bSAshish Kumar			      <0x0 0x20000000 0x0 0x10000000>;
286c77fae5bSAshish Kumar			reg-names = "fspi_base", "fspi_mmap";
287c77fae5bSAshish Kumar			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
288c77fae5bSAshish Kumar			clocks = <&clockgen 4 3>, <&clockgen 4 3>;
289c77fae5bSAshish Kumar			clock-names = "fspi_en", "fspi";
290c77fae5bSAshish Kumar			status = "disabled";
291c77fae5bSAshish Kumar		};
292c77fae5bSAshish Kumar
293c2d35adaSMichael Walle		dspi0: spi@2100000 {
294c2d35adaSMichael Walle			compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi";
295c2d35adaSMichael Walle			#address-cells = <1>;
296c2d35adaSMichael Walle			#size-cells = <0>;
297c2d35adaSMichael Walle			reg = <0x0 0x2100000 0x0 0x10000>;
298c2d35adaSMichael Walle			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
299c2d35adaSMichael Walle			clock-names = "dspi";
300c2d35adaSMichael Walle			clocks = <&clockgen 4 1>;
301c2d35adaSMichael Walle			spi-num-chipselects = <4>;
302c2d35adaSMichael Walle			little-endian;
303c2d35adaSMichael Walle			status = "disabled";
304c2d35adaSMichael Walle		};
305c2d35adaSMichael Walle
306c2d35adaSMichael Walle		dspi1: spi@2110000 {
307c2d35adaSMichael Walle			compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi";
308c2d35adaSMichael Walle			#address-cells = <1>;
309c2d35adaSMichael Walle			#size-cells = <0>;
310c2d35adaSMichael Walle			reg = <0x0 0x2110000 0x0 0x10000>;
311c2d35adaSMichael Walle			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
312c2d35adaSMichael Walle			clock-names = "dspi";
313c2d35adaSMichael Walle			clocks = <&clockgen 4 1>;
314c2d35adaSMichael Walle			spi-num-chipselects = <4>;
315c2d35adaSMichael Walle			little-endian;
316c2d35adaSMichael Walle			status = "disabled";
317c2d35adaSMichael Walle		};
318c2d35adaSMichael Walle
319c2d35adaSMichael Walle		dspi2: spi@2120000 {
320c2d35adaSMichael Walle			compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi";
321c2d35adaSMichael Walle			#address-cells = <1>;
322c2d35adaSMichael Walle			#size-cells = <0>;
323c2d35adaSMichael Walle			reg = <0x0 0x2120000 0x0 0x10000>;
324c2d35adaSMichael Walle			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
325c2d35adaSMichael Walle			clock-names = "dspi";
326c2d35adaSMichael Walle			clocks = <&clockgen 4 1>;
327c2d35adaSMichael Walle			spi-num-chipselects = <3>;
328c2d35adaSMichael Walle			little-endian;
329c2d35adaSMichael Walle			status = "disabled";
330c2d35adaSMichael Walle		};
331c2d35adaSMichael Walle
332491d3a3fSAshish Kumar		esdhc: mmc@2140000 {
333491d3a3fSAshish Kumar			compatible = "fsl,ls1028a-esdhc", "fsl,esdhc";
334491d3a3fSAshish Kumar			reg = <0x0 0x2140000 0x0 0x10000>;
335491d3a3fSAshish Kumar			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
336491d3a3fSAshish Kumar			clock-frequency = <0>; /* fixed up by bootloader */
337491d3a3fSAshish Kumar			clocks = <&clockgen 2 1>;
338491d3a3fSAshish Kumar			voltage-ranges = <1800 1800 3300 3300>;
339491d3a3fSAshish Kumar			sdhci,auto-cmd12;
340491d3a3fSAshish Kumar			little-endian;
341491d3a3fSAshish Kumar			bus-width = <4>;
342491d3a3fSAshish Kumar			status = "disabled";
343491d3a3fSAshish Kumar		};
344491d3a3fSAshish Kumar
345491d3a3fSAshish Kumar		esdhc1: mmc@2150000 {
346491d3a3fSAshish Kumar			compatible = "fsl,ls1028a-esdhc", "fsl,esdhc";
347491d3a3fSAshish Kumar			reg = <0x0 0x2150000 0x0 0x10000>;
348491d3a3fSAshish Kumar			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
349491d3a3fSAshish Kumar			clock-frequency = <0>; /* fixed up by bootloader */
350491d3a3fSAshish Kumar			clocks = <&clockgen 2 1>;
351491d3a3fSAshish Kumar			voltage-ranges = <1800 1800 3300 3300>;
352491d3a3fSAshish Kumar			sdhci,auto-cmd12;
353491d3a3fSAshish Kumar			broken-cd;
354491d3a3fSAshish Kumar			little-endian;
355491d3a3fSAshish Kumar			bus-width = <4>;
356491d3a3fSAshish Kumar			status = "disabled";
357491d3a3fSAshish Kumar		};
358491d3a3fSAshish Kumar
3598897f325SBhaskar Upadhaya		duart0: serial@21c0500 {
3608897f325SBhaskar Upadhaya			compatible = "fsl,ns16550", "ns16550a";
3618897f325SBhaskar Upadhaya			reg = <0x00 0x21c0500 0x0 0x100>;
3628897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
3638897f325SBhaskar Upadhaya			clocks = <&clockgen 4 1>;
3648897f325SBhaskar Upadhaya			status = "disabled";
3658897f325SBhaskar Upadhaya		};
3668897f325SBhaskar Upadhaya
3678897f325SBhaskar Upadhaya		duart1: serial@21c0600 {
3688897f325SBhaskar Upadhaya			compatible = "fsl,ns16550", "ns16550a";
3698897f325SBhaskar Upadhaya			reg = <0x00 0x21c0600 0x0 0x100>;
3708897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
3718897f325SBhaskar Upadhaya			clocks = <&clockgen 4 1>;
3728897f325SBhaskar Upadhaya			status = "disabled";
3738897f325SBhaskar Upadhaya		};
3748897f325SBhaskar Upadhaya
3752607d724SMichael Walle
3762607d724SMichael Walle		lpuart0: serial@2260000 {
3772607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
3782607d724SMichael Walle			reg = <0x0 0x2260000 0x0 0x1000>;
3792607d724SMichael Walle			interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>;
3802607d724SMichael Walle			clocks = <&clockgen 4 1>;
3812607d724SMichael Walle			clock-names = "ipg";
3822607d724SMichael Walle			dma-names = "rx","tx";
3832607d724SMichael Walle			dmas = <&edma0 1 32>,
3842607d724SMichael Walle			       <&edma0 1 33>;
3852607d724SMichael Walle			status = "disabled";
3862607d724SMichael Walle		};
3872607d724SMichael Walle
3882607d724SMichael Walle		lpuart1: serial@2270000 {
3892607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
3902607d724SMichael Walle			reg = <0x0 0x2270000 0x0 0x1000>;
3912607d724SMichael Walle			interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>;
3922607d724SMichael Walle			clocks = <&clockgen 4 1>;
3932607d724SMichael Walle			clock-names = "ipg";
3942607d724SMichael Walle			dma-names = "rx","tx";
3952607d724SMichael Walle			dmas = <&edma0 1 30>,
3962607d724SMichael Walle			       <&edma0 1 31>;
3972607d724SMichael Walle			status = "disabled";
3982607d724SMichael Walle		};
3992607d724SMichael Walle
4002607d724SMichael Walle		lpuart2: serial@2280000 {
4012607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
4022607d724SMichael Walle			reg = <0x0 0x2280000 0x0 0x1000>;
4032607d724SMichael Walle			interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>;
4042607d724SMichael Walle			clocks = <&clockgen 4 1>;
4052607d724SMichael Walle			clock-names = "ipg";
4062607d724SMichael Walle			dma-names = "rx","tx";
4072607d724SMichael Walle			dmas = <&edma0 1 28>,
4082607d724SMichael Walle			       <&edma0 1 29>;
4092607d724SMichael Walle			status = "disabled";
4102607d724SMichael Walle		};
4112607d724SMichael Walle
4122607d724SMichael Walle		lpuart3: serial@2290000 {
4132607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
4142607d724SMichael Walle			reg = <0x0 0x2290000 0x0 0x1000>;
4152607d724SMichael Walle			interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>;
4162607d724SMichael Walle			clocks = <&clockgen 4 1>;
4172607d724SMichael Walle			clock-names = "ipg";
4182607d724SMichael Walle			dma-names = "rx","tx";
4192607d724SMichael Walle			dmas = <&edma0 1 26>,
4202607d724SMichael Walle			       <&edma0 1 27>;
4212607d724SMichael Walle			status = "disabled";
4222607d724SMichael Walle		};
4232607d724SMichael Walle
4242607d724SMichael Walle		lpuart4: serial@22a0000 {
4252607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
4262607d724SMichael Walle			reg = <0x0 0x22a0000 0x0 0x1000>;
4272607d724SMichael Walle			interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>;
4282607d724SMichael Walle			clocks = <&clockgen 4 1>;
4292607d724SMichael Walle			clock-names = "ipg";
4302607d724SMichael Walle			dma-names = "rx","tx";
4312607d724SMichael Walle			dmas = <&edma0 1 24>,
4322607d724SMichael Walle			       <&edma0 1 25>;
4332607d724SMichael Walle			status = "disabled";
4342607d724SMichael Walle		};
4352607d724SMichael Walle
4362607d724SMichael Walle		lpuart5: serial@22b0000 {
4372607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
4382607d724SMichael Walle			reg = <0x0 0x22b0000 0x0 0x1000>;
4392607d724SMichael Walle			interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>;
4402607d724SMichael Walle			clocks = <&clockgen 4 1>;
4412607d724SMichael Walle			clock-names = "ipg";
4422607d724SMichael Walle			dma-names = "rx","tx";
4432607d724SMichael Walle			dmas = <&edma0 1 22>,
4442607d724SMichael Walle			       <&edma0 1 23>;
4452607d724SMichael Walle			status = "disabled";
4462607d724SMichael Walle		};
4472607d724SMichael Walle
448f54f7be5SAlison Wang		edma0: dma-controller@22c0000 {
449f54f7be5SAlison Wang			#dma-cells = <2>;
450e0d7856eSMichael Walle			compatible = "fsl,ls1028a-edma", "fsl,vf610-edma";
451f54f7be5SAlison Wang			reg = <0x0 0x22c0000 0x0 0x10000>,
452f54f7be5SAlison Wang			      <0x0 0x22d0000 0x0 0x10000>,
453f54f7be5SAlison Wang			      <0x0 0x22e0000 0x0 0x10000>;
454f54f7be5SAlison Wang			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
455f54f7be5SAlison Wang				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
456f54f7be5SAlison Wang			interrupt-names = "edma-tx", "edma-err";
457f54f7be5SAlison Wang			dma-channels = <32>;
458f54f7be5SAlison Wang			clock-names = "dmamux0", "dmamux1";
459f54f7be5SAlison Wang			clocks = <&clockgen 4 1>,
460f54f7be5SAlison Wang				 <&clockgen 4 1>;
461f54f7be5SAlison Wang		};
462f54f7be5SAlison Wang
4638897f325SBhaskar Upadhaya		gpio1: gpio@2300000 {
464f64697bdSSong Hui			compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio";
4658897f325SBhaskar Upadhaya			reg = <0x0 0x2300000 0x0 0x10000>;
4668897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
4678897f325SBhaskar Upadhaya			gpio-controller;
4688897f325SBhaskar Upadhaya			#gpio-cells = <2>;
4698897f325SBhaskar Upadhaya			interrupt-controller;
4708897f325SBhaskar Upadhaya			#interrupt-cells = <2>;
471f64697bdSSong Hui			little-endian;
4728897f325SBhaskar Upadhaya		};
4738897f325SBhaskar Upadhaya
4748897f325SBhaskar Upadhaya		gpio2: gpio@2310000 {
475f64697bdSSong Hui			compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio";
4768897f325SBhaskar Upadhaya			reg = <0x0 0x2310000 0x0 0x10000>;
4778897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
4788897f325SBhaskar Upadhaya			gpio-controller;
4798897f325SBhaskar Upadhaya			#gpio-cells = <2>;
4808897f325SBhaskar Upadhaya			interrupt-controller;
4818897f325SBhaskar Upadhaya			#interrupt-cells = <2>;
482f64697bdSSong Hui			little-endian;
4838897f325SBhaskar Upadhaya		};
4848897f325SBhaskar Upadhaya
4858897f325SBhaskar Upadhaya		gpio3: gpio@2320000 {
486f64697bdSSong Hui			compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio";
4878897f325SBhaskar Upadhaya			reg = <0x0 0x2320000 0x0 0x10000>;
4888897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
4898897f325SBhaskar Upadhaya			gpio-controller;
4908897f325SBhaskar Upadhaya			#gpio-cells = <2>;
4918897f325SBhaskar Upadhaya			interrupt-controller;
4928897f325SBhaskar Upadhaya			#interrupt-cells = <2>;
493f64697bdSSong Hui			little-endian;
4948897f325SBhaskar Upadhaya		};
4958897f325SBhaskar Upadhaya
496c92f56faSRan Wang		usb0: usb@3100000 {
497c92f56faSRan Wang			compatible = "fsl,ls1028a-dwc3", "snps,dwc3";
498c92f56faSRan Wang			reg = <0x0 0x3100000 0x0 0x10000>;
499c92f56faSRan Wang			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
500c92f56faSRan Wang			dr_mode = "host";
501c92f56faSRan Wang			snps,dis_rxdet_inp3_quirk;
502c92f56faSRan Wang			snps,quirk-frame-length-adjustment = <0x20>;
503c92f56faSRan Wang			snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
504c92f56faSRan Wang		};
505c92f56faSRan Wang
506c92f56faSRan Wang		usb1: usb@3110000 {
507c92f56faSRan Wang			compatible = "fsl,ls1028a-dwc3", "snps,dwc3";
508c92f56faSRan Wang			reg = <0x0 0x3110000 0x0 0x10000>;
509c92f56faSRan Wang			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
510c92f56faSRan Wang			dr_mode = "host";
511c92f56faSRan Wang			snps,dis_rxdet_inp3_quirk;
512c92f56faSRan Wang			snps,quirk-frame-length-adjustment = <0x20>;
513c92f56faSRan Wang			snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
5148897f325SBhaskar Upadhaya		};
5158897f325SBhaskar Upadhaya
5168897f325SBhaskar Upadhaya		sata: sata@3200000 {
5178897f325SBhaskar Upadhaya			compatible = "fsl,ls1028a-ahci";
5188897f325SBhaskar Upadhaya			reg = <0x0 0x3200000 0x0 0x10000>,
5193f3d7958SPeng Ma				<0x7 0x100520 0x0 0x4>;
5208897f325SBhaskar Upadhaya			reg-names = "ahci", "sata-ecc";
5218897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
5228897f325SBhaskar Upadhaya			clocks = <&clockgen 4 1>;
5238897f325SBhaskar Upadhaya			status = "disabled";
5248897f325SBhaskar Upadhaya		};
5258897f325SBhaskar Upadhaya
526f6ff3f6dSXiaowei Bao		pcie@3400000 {
527f6ff3f6dSXiaowei Bao			compatible = "fsl,ls1028a-pcie";
528f6ff3f6dSXiaowei Bao			reg = <0x00 0x03400000 0x0 0x00100000   /* controller registers */
529f6ff3f6dSXiaowei Bao			       0x80 0x00000000 0x0 0x00002000>; /* configuration space */
530f6ff3f6dSXiaowei Bao			reg-names = "regs", "config";
531f6ff3f6dSXiaowei Bao			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
532f6ff3f6dSXiaowei Bao				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
533f6ff3f6dSXiaowei Bao			interrupt-names = "pme", "aer";
534f6ff3f6dSXiaowei Bao			#address-cells = <3>;
535f6ff3f6dSXiaowei Bao			#size-cells = <2>;
536f6ff3f6dSXiaowei Bao			device_type = "pci";
537f6ff3f6dSXiaowei Bao			dma-coherent;
538f6ff3f6dSXiaowei Bao			num-viewport = <8>;
539f6ff3f6dSXiaowei Bao			bus-range = <0x0 0xff>;
540f6ff3f6dSXiaowei Bao			ranges = <0x81000000 0x0 0x00000000 0x80 0x00010000 0x0 0x00010000   /* downstream I/O */
541f6ff3f6dSXiaowei Bao				  0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
542f6ff3f6dSXiaowei Bao			msi-parent = <&its>;
543f6ff3f6dSXiaowei Bao			#interrupt-cells = <1>;
544f6ff3f6dSXiaowei Bao			interrupt-map-mask = <0 0 0 7>;
545f6ff3f6dSXiaowei Bao			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
546f6ff3f6dSXiaowei Bao					<0000 0 0 2 &gic 0 0 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
547f6ff3f6dSXiaowei Bao					<0000 0 0 3 &gic 0 0 GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
548f6ff3f6dSXiaowei Bao					<0000 0 0 4 &gic 0 0 GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
549f6ff3f6dSXiaowei Bao			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
550f6ff3f6dSXiaowei Bao			status = "disabled";
551f6ff3f6dSXiaowei Bao		};
552f6ff3f6dSXiaowei Bao
553f6ff3f6dSXiaowei Bao		pcie@3500000 {
554f6ff3f6dSXiaowei Bao			compatible = "fsl,ls1028a-pcie";
555f6ff3f6dSXiaowei Bao			reg = <0x00 0x03500000 0x0 0x00100000   /* controller registers */
556f6ff3f6dSXiaowei Bao			       0x88 0x00000000 0x0 0x00002000>; /* configuration space */
557f6ff3f6dSXiaowei Bao			reg-names = "regs", "config";
558f6ff3f6dSXiaowei Bao			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
559f6ff3f6dSXiaowei Bao				     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
560f6ff3f6dSXiaowei Bao			interrupt-names = "pme", "aer";
561f6ff3f6dSXiaowei Bao			#address-cells = <3>;
562f6ff3f6dSXiaowei Bao			#size-cells = <2>;
563f6ff3f6dSXiaowei Bao			device_type = "pci";
564f6ff3f6dSXiaowei Bao			dma-coherent;
565f6ff3f6dSXiaowei Bao			num-viewport = <8>;
566f6ff3f6dSXiaowei Bao			bus-range = <0x0 0xff>;
567f6ff3f6dSXiaowei Bao			ranges = <0x81000000 0x0 0x00000000 0x88 0x00010000 0x0 0x00010000   /* downstream I/O */
568f6ff3f6dSXiaowei Bao				  0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
569f6ff3f6dSXiaowei Bao			msi-parent = <&its>;
570f6ff3f6dSXiaowei Bao			#interrupt-cells = <1>;
571f6ff3f6dSXiaowei Bao			interrupt-map-mask = <0 0 0 7>;
572f6ff3f6dSXiaowei Bao			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
573f6ff3f6dSXiaowei Bao					<0000 0 0 2 &gic 0 0 GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
574f6ff3f6dSXiaowei Bao					<0000 0 0 3 &gic 0 0 GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
575f6ff3f6dSXiaowei Bao					<0000 0 0 4 &gic 0 0 GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
576f6ff3f6dSXiaowei Bao			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
577f6ff3f6dSXiaowei Bao			status = "disabled";
578f6ff3f6dSXiaowei Bao		};
579f6ff3f6dSXiaowei Bao
5808897f325SBhaskar Upadhaya		smmu: iommu@5000000 {
5818897f325SBhaskar Upadhaya			compatible = "arm,mmu-500";
5828897f325SBhaskar Upadhaya			reg = <0 0x5000000 0 0x800000>;
5838897f325SBhaskar Upadhaya			#global-interrupts = <8>;
5848897f325SBhaskar Upadhaya			#iommu-cells = <1>;
5858897f325SBhaskar Upadhaya			stream-match-mask = <0x7c00>;
5868897f325SBhaskar Upadhaya			/* global secure fault */
5878897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
5888897f325SBhaskar Upadhaya			/* combined secure interrupt */
5898897f325SBhaskar Upadhaya				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
5908897f325SBhaskar Upadhaya			/* global non-secure fault */
5918897f325SBhaskar Upadhaya				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
5928897f325SBhaskar Upadhaya			/* combined non-secure interrupt */
5938897f325SBhaskar Upadhaya				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
5948897f325SBhaskar Upadhaya			/* performance counter interrupts 0-7 */
5958897f325SBhaskar Upadhaya				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
5968897f325SBhaskar Upadhaya				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
5978897f325SBhaskar Upadhaya			/* per context interrupt, 64 interrupts */
5988897f325SBhaskar Upadhaya				     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
5998897f325SBhaskar Upadhaya				     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
6008897f325SBhaskar Upadhaya				     <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
6018897f325SBhaskar Upadhaya				     <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
6028897f325SBhaskar Upadhaya				     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
6038897f325SBhaskar Upadhaya				     <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
6048897f325SBhaskar Upadhaya				     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
6058897f325SBhaskar Upadhaya				     <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
6068897f325SBhaskar Upadhaya				     <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
6078897f325SBhaskar Upadhaya				     <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
6088897f325SBhaskar Upadhaya				     <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
6098897f325SBhaskar Upadhaya				     <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
6108897f325SBhaskar Upadhaya				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
6118897f325SBhaskar Upadhaya				     <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
6128897f325SBhaskar Upadhaya				     <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>,
6138897f325SBhaskar Upadhaya				     <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>,
6148897f325SBhaskar Upadhaya				     <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>,
6158897f325SBhaskar Upadhaya				     <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
6168897f325SBhaskar Upadhaya				     <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
6178897f325SBhaskar Upadhaya				     <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
6188897f325SBhaskar Upadhaya				     <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
6198897f325SBhaskar Upadhaya				     <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
6208897f325SBhaskar Upadhaya				     <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
6218897f325SBhaskar Upadhaya				     <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>,
6228897f325SBhaskar Upadhaya				     <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>,
6238897f325SBhaskar Upadhaya				     <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
6248897f325SBhaskar Upadhaya				     <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
6258897f325SBhaskar Upadhaya				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
6268897f325SBhaskar Upadhaya				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
6278897f325SBhaskar Upadhaya				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
6288897f325SBhaskar Upadhaya				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
6298897f325SBhaskar Upadhaya				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>;
6308897f325SBhaskar Upadhaya		};
631927d7f85SClaudiu Manoil
6321d0becabSHoria Geantă		crypto: crypto@8000000 {
6331d0becabSHoria Geantă			compatible = "fsl,sec-v5.0", "fsl,sec-v4.0";
6341d0becabSHoria Geantă			fsl,sec-era = <10>;
6351d0becabSHoria Geantă			#address-cells = <1>;
6361d0becabSHoria Geantă			#size-cells = <1>;
6371d0becabSHoria Geantă			ranges = <0x0 0x00 0x8000000 0x100000>;
6381d0becabSHoria Geantă			reg = <0x00 0x8000000 0x0 0x100000>;
6391d0becabSHoria Geantă			interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
6401d0becabSHoria Geantă			dma-coherent;
6411d0becabSHoria Geantă
6421d0becabSHoria Geantă			sec_jr0: jr@10000 {
6431d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
6441d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
6451d0becabSHoria Geantă				reg	= <0x10000 0x10000>;
6461d0becabSHoria Geantă				interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
6471d0becabSHoria Geantă			};
6481d0becabSHoria Geantă
6491d0becabSHoria Geantă			sec_jr1: jr@20000 {
6501d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
6511d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
6521d0becabSHoria Geantă				reg	= <0x20000 0x10000>;
6531d0becabSHoria Geantă				interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
6541d0becabSHoria Geantă			};
6551d0becabSHoria Geantă
6561d0becabSHoria Geantă			sec_jr2: jr@30000 {
6571d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
6581d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
6591d0becabSHoria Geantă				reg	= <0x30000 0x10000>;
6601d0becabSHoria Geantă				interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
6611d0becabSHoria Geantă			};
6621d0becabSHoria Geantă
6631d0becabSHoria Geantă			sec_jr3: jr@40000 {
6641d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
6651d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
6661d0becabSHoria Geantă				reg	= <0x40000 0x10000>;
6671d0becabSHoria Geantă				interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
6681d0becabSHoria Geantă			};
6691d0becabSHoria Geantă		};
6701d0becabSHoria Geantă
6717802f88dSPeng Ma		qdma: dma-controller@8380000 {
6727802f88dSPeng Ma			compatible = "fsl,ls1028a-qdma", "fsl,ls1021a-qdma";
6737802f88dSPeng Ma			reg = <0x0 0x8380000 0x0 0x1000>, /* Controller regs */
6747802f88dSPeng Ma			      <0x0 0x8390000 0x0 0x10000>, /* Status regs */
6757802f88dSPeng Ma			      <0x0 0x83a0000 0x0 0x40000>; /* Block regs */
6767802f88dSPeng Ma			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
6777802f88dSPeng Ma				     <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
6787802f88dSPeng Ma				     <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
6797802f88dSPeng Ma				     <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
6807802f88dSPeng Ma				     <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>;
6817802f88dSPeng Ma			interrupt-names = "qdma-error", "qdma-queue0",
6827802f88dSPeng Ma				"qdma-queue1", "qdma-queue2", "qdma-queue3";
6837802f88dSPeng Ma			dma-channels = <8>;
6847802f88dSPeng Ma			block-number = <1>;
6857802f88dSPeng Ma			block-offset = <0x10000>;
6867802f88dSPeng Ma			fsl,dma-queues = <2>;
6877802f88dSPeng Ma			status-sizes = <64>;
6887802f88dSPeng Ma			queue-sizes = <64 64>;
6897802f88dSPeng Ma		};
6907802f88dSPeng Ma
69157aa1bc7SChuanhua Han		cluster1_core0_watchdog: watchdog@c000000 {
69257aa1bc7SChuanhua Han			compatible = "arm,sp805", "arm,primecell";
69357aa1bc7SChuanhua Han			reg = <0x0 0xc000000 0x0 0x1000>;
69457aa1bc7SChuanhua Han			clocks = <&clockgen 4 15>, <&clockgen 4 15>;
69557aa1bc7SChuanhua Han			clock-names = "apb_pclk", "wdog_clk";
69657aa1bc7SChuanhua Han		};
69757aa1bc7SChuanhua Han
69857aa1bc7SChuanhua Han		cluster1_core1_watchdog: watchdog@c010000 {
69957aa1bc7SChuanhua Han			compatible = "arm,sp805", "arm,primecell";
70057aa1bc7SChuanhua Han			reg = <0x0 0xc010000 0x0 0x1000>;
70157aa1bc7SChuanhua Han			clocks = <&clockgen 4 15>, <&clockgen 4 15>;
70257aa1bc7SChuanhua Han			clock-names = "apb_pclk", "wdog_clk";
70357aa1bc7SChuanhua Han		};
70457aa1bc7SChuanhua Han
705f54f7be5SAlison Wang		sai1: audio-controller@f100000 {
706f54f7be5SAlison Wang			#sound-dai-cells = <0>;
707f54f7be5SAlison Wang			compatible = "fsl,vf610-sai";
708f54f7be5SAlison Wang			reg = <0x0 0xf100000 0x0 0x10000>;
709f54f7be5SAlison Wang			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
710f54f7be5SAlison Wang			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
711f54f7be5SAlison Wang				 <&clockgen 4 1>, <&clockgen 4 1>;
712f54f7be5SAlison Wang			clock-names = "bus", "mclk1", "mclk2", "mclk3";
713f54f7be5SAlison Wang			dma-names = "tx", "rx";
714f54f7be5SAlison Wang			dmas = <&edma0 1 4>,
715f54f7be5SAlison Wang			       <&edma0 1 3>;
7169c015e13SMichael Walle			fsl,sai-asynchronous;
717f54f7be5SAlison Wang			status = "disabled";
718f54f7be5SAlison Wang		};
719f54f7be5SAlison Wang
720f54f7be5SAlison Wang		sai2: audio-controller@f110000 {
721f54f7be5SAlison Wang			#sound-dai-cells = <0>;
722f54f7be5SAlison Wang			compatible = "fsl,vf610-sai";
723f54f7be5SAlison Wang			reg = <0x0 0xf110000 0x0 0x10000>;
724f54f7be5SAlison Wang			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
725f54f7be5SAlison Wang			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
726f54f7be5SAlison Wang				 <&clockgen 4 1>, <&clockgen 4 1>;
727f54f7be5SAlison Wang			clock-names = "bus", "mclk1", "mclk2", "mclk3";
728f54f7be5SAlison Wang			dma-names = "tx", "rx";
729f54f7be5SAlison Wang			dmas = <&edma0 1 6>,
730f54f7be5SAlison Wang			       <&edma0 1 5>;
7319c015e13SMichael Walle			fsl,sai-asynchronous;
732f54f7be5SAlison Wang			status = "disabled";
733f54f7be5SAlison Wang		};
734f54f7be5SAlison Wang
735434f9cc1SMichael Walle		sai3: audio-controller@f120000 {
736434f9cc1SMichael Walle			#sound-dai-cells = <0>;
737434f9cc1SMichael Walle			compatible = "fsl,vf610-sai";
738434f9cc1SMichael Walle			reg = <0x0 0xf120000 0x0 0x10000>;
739434f9cc1SMichael Walle			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
740434f9cc1SMichael Walle			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
741434f9cc1SMichael Walle				 <&clockgen 4 1>, <&clockgen 4 1>;
742434f9cc1SMichael Walle			clock-names = "bus", "mclk1", "mclk2", "mclk3";
743434f9cc1SMichael Walle			dma-names = "tx", "rx";
744434f9cc1SMichael Walle			dmas = <&edma0 1 8>,
745434f9cc1SMichael Walle			       <&edma0 1 7>;
7469c015e13SMichael Walle			fsl,sai-asynchronous;
747f54f7be5SAlison Wang			status = "disabled";
748f54f7be5SAlison Wang		};
749f54f7be5SAlison Wang
750f54f7be5SAlison Wang		sai4: audio-controller@f130000 {
751f54f7be5SAlison Wang			#sound-dai-cells = <0>;
752f54f7be5SAlison Wang			compatible = "fsl,vf610-sai";
753f54f7be5SAlison Wang			reg = <0x0 0xf130000 0x0 0x10000>;
754f54f7be5SAlison Wang			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
755f54f7be5SAlison Wang			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
756f54f7be5SAlison Wang				 <&clockgen 4 1>, <&clockgen 4 1>;
757f54f7be5SAlison Wang			clock-names = "bus", "mclk1", "mclk2", "mclk3";
758f54f7be5SAlison Wang			dma-names = "tx", "rx";
759f54f7be5SAlison Wang			dmas = <&edma0 1 10>,
760f54f7be5SAlison Wang			       <&edma0 1 9>;
7619c015e13SMichael Walle			fsl,sai-asynchronous;
762f54f7be5SAlison Wang			status = "disabled";
763f54f7be5SAlison Wang		};
764f54f7be5SAlison Wang
765434f9cc1SMichael Walle		sai5: audio-controller@f140000 {
766434f9cc1SMichael Walle			#sound-dai-cells = <0>;
767434f9cc1SMichael Walle			compatible = "fsl,vf610-sai";
768434f9cc1SMichael Walle			reg = <0x0 0xf140000 0x0 0x10000>;
769434f9cc1SMichael Walle			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
770434f9cc1SMichael Walle			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
771434f9cc1SMichael Walle				 <&clockgen 4 1>, <&clockgen 4 1>;
772434f9cc1SMichael Walle			clock-names = "bus", "mclk1", "mclk2", "mclk3";
773434f9cc1SMichael Walle			dma-names = "tx", "rx";
774434f9cc1SMichael Walle			dmas = <&edma0 1 12>,
775434f9cc1SMichael Walle			       <&edma0 1 11>;
7769c015e13SMichael Walle			fsl,sai-asynchronous;
777434f9cc1SMichael Walle			status = "disabled";
778434f9cc1SMichael Walle		};
779434f9cc1SMichael Walle
780434f9cc1SMichael Walle		sai6: audio-controller@f150000 {
781434f9cc1SMichael Walle			#sound-dai-cells = <0>;
782434f9cc1SMichael Walle			compatible = "fsl,vf610-sai";
783434f9cc1SMichael Walle			reg = <0x0 0xf150000 0x0 0x10000>;
784434f9cc1SMichael Walle			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
785434f9cc1SMichael Walle			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
786434f9cc1SMichael Walle				 <&clockgen 4 1>, <&clockgen 4 1>;
787434f9cc1SMichael Walle			clock-names = "bus", "mclk1", "mclk2", "mclk3";
788434f9cc1SMichael Walle			dma-names = "tx", "rx";
789434f9cc1SMichael Walle			dmas = <&edma0 1 14>,
790434f9cc1SMichael Walle			       <&edma0 1 13>;
7919c015e13SMichael Walle			fsl,sai-asynchronous;
7928897f325SBhaskar Upadhaya			status = "disabled";
7938897f325SBhaskar Upadhaya		};
7948897f325SBhaskar Upadhaya
7950b680963SFabio Estevam		tmu: tmu@1f80000 {
796571cebfeSYuantian Tang			compatible = "fsl,qoriq-tmu";
797571cebfeSYuantian Tang			reg = <0x0 0x1f80000 0x0 0x10000>;
798571cebfeSYuantian Tang			interrupts = <0 23 0x4>;
799571cebfeSYuantian Tang			fsl,tmu-range = <0xb0000 0xa0026 0x80048 0x70061>;
800571cebfeSYuantian Tang			fsl,tmu-calibration = <0x00000000 0x00000024
801571cebfeSYuantian Tang					       0x00000001 0x0000002b
802571cebfeSYuantian Tang					       0x00000002 0x00000031
803571cebfeSYuantian Tang					       0x00000003 0x00000038
804571cebfeSYuantian Tang					       0x00000004 0x0000003f
805571cebfeSYuantian Tang					       0x00000005 0x00000045
806571cebfeSYuantian Tang					       0x00000006 0x0000004c
807571cebfeSYuantian Tang					       0x00000007 0x00000053
808571cebfeSYuantian Tang					       0x00000008 0x00000059
809571cebfeSYuantian Tang					       0x00000009 0x00000060
810571cebfeSYuantian Tang					       0x0000000a 0x00000066
811571cebfeSYuantian Tang					       0x0000000b 0x0000006d
812571cebfeSYuantian Tang
813571cebfeSYuantian Tang					       0x00010000 0x0000001c
814571cebfeSYuantian Tang					       0x00010001 0x00000024
815571cebfeSYuantian Tang					       0x00010002 0x0000002c
816571cebfeSYuantian Tang					       0x00010003 0x00000035
817571cebfeSYuantian Tang					       0x00010004 0x0000003d
818571cebfeSYuantian Tang					       0x00010005 0x00000045
819571cebfeSYuantian Tang					       0x00010006 0x0000004d
820961f8209SMichael Walle					       0x00010007 0x00000055
821571cebfeSYuantian Tang					       0x00010008 0x0000005e
822571cebfeSYuantian Tang					       0x00010009 0x00000066
823571cebfeSYuantian Tang					       0x0001000a 0x0000006e
824571cebfeSYuantian Tang
825571cebfeSYuantian Tang					       0x00020000 0x00000018
826571cebfeSYuantian Tang					       0x00020001 0x00000022
827571cebfeSYuantian Tang					       0x00020002 0x0000002d
828571cebfeSYuantian Tang					       0x00020003 0x00000038
829571cebfeSYuantian Tang					       0x00020004 0x00000043
830571cebfeSYuantian Tang					       0x00020005 0x0000004d
831571cebfeSYuantian Tang					       0x00020006 0x00000058
832571cebfeSYuantian Tang					       0x00020007 0x00000063
833571cebfeSYuantian Tang					       0x00020008 0x0000006e
834571cebfeSYuantian Tang
835571cebfeSYuantian Tang					       0x00030000 0x00000010
836571cebfeSYuantian Tang					       0x00030001 0x0000001c
837571cebfeSYuantian Tang					       0x00030002 0x00000029
838571cebfeSYuantian Tang					       0x00030003 0x00000036
839571cebfeSYuantian Tang					       0x00030004 0x00000042
840571cebfeSYuantian Tang					       0x00030005 0x0000004f
841571cebfeSYuantian Tang					       0x00030006 0x0000005b
842571cebfeSYuantian Tang					       0x00030007 0x00000068>;
843571cebfeSYuantian Tang			little-endian;
844571cebfeSYuantian Tang			#thermal-sensor-cells = <1>;
845571cebfeSYuantian Tang		};
846571cebfeSYuantian Tang
8478897f325SBhaskar Upadhaya		pcie@1f0000000 { /* Integrated Endpoint Root Complex */
8488897f325SBhaskar Upadhaya			compatible = "pci-host-ecam-generic";
8498897f325SBhaskar Upadhaya			reg = <0x01 0xf0000000 0x0 0x100000>;
8508897f325SBhaskar Upadhaya			#address-cells = <3>;
8518897f325SBhaskar Upadhaya			#size-cells = <2>;
8528897f325SBhaskar Upadhaya			msi-parent = <&its>;
8538897f325SBhaskar Upadhaya			device_type = "pci";
8548897f325SBhaskar Upadhaya			bus-range = <0x0 0x0>;
8558897f325SBhaskar Upadhaya			dma-coherent;
8568897f325SBhaskar Upadhaya			msi-map = <0 &its 0x17 0xe>;
8578897f325SBhaskar Upadhaya			iommu-map = <0 &smmu 0x17 0xe>;
8588897f325SBhaskar Upadhaya				  /* PF0-6 BAR0 - non-prefetchable memory */
8598897f325SBhaskar Upadhaya			ranges = <0x82000000 0x0 0x00000000  0x1 0xf8000000  0x0 0x160000
8608897f325SBhaskar Upadhaya				  /* PF0-6 BAR2 - prefetchable memory */
8618897f325SBhaskar Upadhaya				  0xc2000000 0x0 0x00000000  0x1 0xf8160000  0x0 0x070000
8628897f325SBhaskar Upadhaya				  /* PF0: VF0-1 BAR0 - non-prefetchable memory */
8638897f325SBhaskar Upadhaya				  0x82000000 0x0 0x00000000  0x1 0xf81d0000  0x0 0x020000
8648897f325SBhaskar Upadhaya				  /* PF0: VF0-1 BAR2 - prefetchable memory */
8658897f325SBhaskar Upadhaya				  0xc2000000 0x0 0x00000000  0x1 0xf81f0000  0x0 0x020000
8668897f325SBhaskar Upadhaya				  /* PF1: VF0-1 BAR0 - non-prefetchable memory */
8678897f325SBhaskar Upadhaya				  0x82000000 0x0 0x00000000  0x1 0xf8210000  0x0 0x020000
8688897f325SBhaskar Upadhaya				  /* PF1: VF0-1 BAR2 - prefetchable memory */
869b1520d8bSClaudiu Manoil				  0xc2000000 0x0 0x00000000  0x1 0xf8230000  0x0 0x020000
870b1520d8bSClaudiu Manoil				  /* BAR4 (PF5) - non-prefetchable memory */
871b1520d8bSClaudiu Manoil				  0x82000000 0x0 0x00000000  0x1 0xfc000000  0x0 0x400000>;
8728897f325SBhaskar Upadhaya
8738897f325SBhaskar Upadhaya			enetc_port0: ethernet@0,0 {
8748897f325SBhaskar Upadhaya				compatible = "fsl,enetc";
8758897f325SBhaskar Upadhaya				reg = <0x000000 0 0 0 0>;
8761a4bfe0fSVladimir Oltean				status = "disabled";
8778897f325SBhaskar Upadhaya			};
8781a4bfe0fSVladimir Oltean
8798897f325SBhaskar Upadhaya			enetc_port1: ethernet@0,1 {
8808897f325SBhaskar Upadhaya				compatible = "fsl,enetc";
8818897f325SBhaskar Upadhaya				reg = <0x000100 0 0 0 0>;
8821a4bfe0fSVladimir Oltean				status = "disabled";
8838897f325SBhaskar Upadhaya			};
8841a4bfe0fSVladimir Oltean
885b1520d8bSClaudiu Manoil			enetc_port2: ethernet@0,2 {
886b1520d8bSClaudiu Manoil				compatible = "fsl,enetc";
887b1520d8bSClaudiu Manoil				reg = <0x000200 0 0 0 0>;
888b1520d8bSClaudiu Manoil				phy-mode = "internal";
889b1520d8bSClaudiu Manoil				status = "disabled";
890b1520d8bSClaudiu Manoil
891b1520d8bSClaudiu Manoil				fixed-link {
892b1520d8bSClaudiu Manoil					speed = <1000>;
893b1520d8bSClaudiu Manoil					full-duplex;
894b1520d8bSClaudiu Manoil				};
895b1520d8bSClaudiu Manoil			};
896b1520d8bSClaudiu Manoil
8978488d8e9SClaudiu Manoil			enetc_mdio_pf3: mdio@0,3 {
8988488d8e9SClaudiu Manoil				compatible = "fsl,enetc-mdio";
8998488d8e9SClaudiu Manoil				reg = <0x000300 0 0 0 0>;
9008488d8e9SClaudiu Manoil				#address-cells = <1>;
9018488d8e9SClaudiu Manoil				#size-cells = <0>;
9028488d8e9SClaudiu Manoil			};
9031a4bfe0fSVladimir Oltean
90449401003SY.b. Lu			ethernet@0,4 {
90549401003SY.b. Lu				compatible = "fsl,enetc-ptp";
90649401003SY.b. Lu				reg = <0x000400 0 0 0 0>;
90749401003SY.b. Lu				clocks = <&clockgen 4 0>;
90849401003SY.b. Lu				little-endian;
909ab84bad5SYangbo Lu				fsl,extts-fifo;
91049401003SY.b. Lu			};
911b1520d8bSClaudiu Manoil
912630952e1SMichael Walle			mscc_felix: ethernet-switch@0,5 {
913b1520d8bSClaudiu Manoil				reg = <0x000500 0 0 0 0>;
914b1520d8bSClaudiu Manoil				/* IEP INT_B */
915b1520d8bSClaudiu Manoil				interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
916630952e1SMichael Walle				status = "disabled";
917b1520d8bSClaudiu Manoil
918b1520d8bSClaudiu Manoil				ports {
919b1520d8bSClaudiu Manoil					#address-cells = <1>;
920b1520d8bSClaudiu Manoil					#size-cells = <0>;
921b1520d8bSClaudiu Manoil
922b1520d8bSClaudiu Manoil					/* External ports */
923b1520d8bSClaudiu Manoil					mscc_felix_port0: port@0 {
924b1520d8bSClaudiu Manoil						reg = <0>;
925b1520d8bSClaudiu Manoil						status = "disabled";
926b1520d8bSClaudiu Manoil					};
927b1520d8bSClaudiu Manoil
928b1520d8bSClaudiu Manoil					mscc_felix_port1: port@1 {
929b1520d8bSClaudiu Manoil						reg = <1>;
930b1520d8bSClaudiu Manoil						status = "disabled";
931b1520d8bSClaudiu Manoil					};
932b1520d8bSClaudiu Manoil
933b1520d8bSClaudiu Manoil					mscc_felix_port2: port@2 {
934b1520d8bSClaudiu Manoil						reg = <2>;
935b1520d8bSClaudiu Manoil						status = "disabled";
936b1520d8bSClaudiu Manoil					};
937b1520d8bSClaudiu Manoil
938b1520d8bSClaudiu Manoil					mscc_felix_port3: port@3 {
939b1520d8bSClaudiu Manoil						reg = <3>;
940b1520d8bSClaudiu Manoil						status = "disabled";
941b1520d8bSClaudiu Manoil					};
942b1520d8bSClaudiu Manoil
943b1520d8bSClaudiu Manoil					/* Internal ports */
944b1520d8bSClaudiu Manoil					mscc_felix_port4: port@4 {
945b1520d8bSClaudiu Manoil						reg = <4>;
946b1520d8bSClaudiu Manoil						phy-mode = "internal";
947b1520d8bSClaudiu Manoil						status = "disabled";
948b1520d8bSClaudiu Manoil
949b1520d8bSClaudiu Manoil						fixed-link {
950b1520d8bSClaudiu Manoil							speed = <2500>;
951b1520d8bSClaudiu Manoil							full-duplex;
952b1520d8bSClaudiu Manoil						};
953b1520d8bSClaudiu Manoil					};
954b1520d8bSClaudiu Manoil
955b1520d8bSClaudiu Manoil					mscc_felix_port5: port@5 {
956b1520d8bSClaudiu Manoil						reg = <5>;
957b1520d8bSClaudiu Manoil						phy-mode = "internal";
958b1520d8bSClaudiu Manoil						status = "disabled";
959b1520d8bSClaudiu Manoil
960b1520d8bSClaudiu Manoil						fixed-link {
961b1520d8bSClaudiu Manoil							speed = <1000>;
962b1520d8bSClaudiu Manoil							full-duplex;
963b1520d8bSClaudiu Manoil						};
964b1520d8bSClaudiu Manoil					};
965b1520d8bSClaudiu Manoil				};
966b1520d8bSClaudiu Manoil			};
967b1520d8bSClaudiu Manoil
968b1520d8bSClaudiu Manoil			enetc_port3: ethernet@0,6 {
969b1520d8bSClaudiu Manoil				compatible = "fsl,enetc";
970b1520d8bSClaudiu Manoil				reg = <0x000600 0 0 0 0>;
971b1520d8bSClaudiu Manoil				phy-mode = "internal";
972b1520d8bSClaudiu Manoil				status = "disabled";
973b1520d8bSClaudiu Manoil
974b1520d8bSClaudiu Manoil				fixed-link {
975b1520d8bSClaudiu Manoil					speed = <1000>;
976b1520d8bSClaudiu Manoil					full-duplex;
977b1520d8bSClaudiu Manoil				};
9788897f325SBhaskar Upadhaya			};
9798897f325SBhaskar Upadhaya		};
9808897f325SBhaskar Upadhaya	};
9817f538f19SWen He
9827f538f19SWen He	malidp0: display@f080000 {
9837f538f19SWen He		compatible = "arm,mali-dp500";
9847f538f19SWen He		reg = <0x0 0xf080000 0x0 0x10000>;
9857f538f19SWen He		interrupts = <0 222 IRQ_TYPE_LEVEL_HIGH>,
9867f538f19SWen He			     <0 223 IRQ_TYPE_LEVEL_HIGH>;
9877f538f19SWen He		interrupt-names = "DE", "SE";
98891035cb0SWen He		clocks = <&dpclk>, <&clockgen 2 2>, <&clockgen 2 2>,
98913782597SWen He			 <&clockgen 2 2>;
9907f538f19SWen He		clock-names = "pxlclk", "mclk", "aclk", "pclk";
9917f538f19SWen He		arm,malidp-output-port-lines = /bits/ 8 <8 8 8>;
9923a3f0608SWen He		arm,malidp-arqos-value = <0xd000d000>;
9937f538f19SWen He
9947f538f19SWen He		port {
9957f538f19SWen He			dp0_out: endpoint {
9967f538f19SWen He
9977f538f19SWen He			};
9987f538f19SWen He		};
9997f538f19SWen He	};
10008897f325SBhaskar Upadhaya};
1001