18897f325SBhaskar Upadhaya// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 28897f325SBhaskar Upadhaya/* 38897f325SBhaskar Upadhaya * Device Tree Include file for NXP Layerscape-1028A family SoC. 48897f325SBhaskar Upadhaya * 5f7d48ffcSWasim Khan * Copyright 2018-2020 NXP 68897f325SBhaskar Upadhaya * 78897f325SBhaskar Upadhaya * Harninder Rai <harninder.rai@nxp.com> 88897f325SBhaskar Upadhaya * 98897f325SBhaskar Upadhaya */ 108897f325SBhaskar Upadhaya 1199314eb1SMichael Walle#include <dt-bindings/clock/fsl,qoriq-clockgen.h> 128897f325SBhaskar Upadhaya#include <dt-bindings/interrupt-controller/arm-gic.h> 138897f325SBhaskar Upadhaya#include <dt-bindings/thermal/thermal.h> 148897f325SBhaskar Upadhaya 158897f325SBhaskar Upadhaya/ { 168897f325SBhaskar Upadhaya compatible = "fsl,ls1028a"; 178897f325SBhaskar Upadhaya interrupt-parent = <&gic>; 188897f325SBhaskar Upadhaya #address-cells = <2>; 198897f325SBhaskar Upadhaya #size-cells = <2>; 208897f325SBhaskar Upadhaya 218897f325SBhaskar Upadhaya cpus { 228897f325SBhaskar Upadhaya #address-cells = <1>; 238897f325SBhaskar Upadhaya #size-cells = <0>; 248897f325SBhaskar Upadhaya 258897f325SBhaskar Upadhaya cpu0: cpu@0 { 268897f325SBhaskar Upadhaya device_type = "cpu"; 278897f325SBhaskar Upadhaya compatible = "arm,cortex-a72"; 288897f325SBhaskar Upadhaya reg = <0x0>; 298897f325SBhaskar Upadhaya enable-method = "psci"; 3099314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_CMUX 0>; 318897f325SBhaskar Upadhaya next-level-cache = <&l2>; 3253f2ac9dSRan Wang cpu-idle-states = <&CPU_PW20>; 33571cebfeSYuantian Tang #cooling-cells = <2>; 348897f325SBhaskar Upadhaya }; 358897f325SBhaskar Upadhaya 368897f325SBhaskar Upadhaya cpu1: cpu@1 { 378897f325SBhaskar Upadhaya device_type = "cpu"; 388897f325SBhaskar Upadhaya compatible = "arm,cortex-a72"; 398897f325SBhaskar Upadhaya reg = <0x1>; 408897f325SBhaskar Upadhaya enable-method = "psci"; 4199314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_CMUX 0>; 428897f325SBhaskar Upadhaya next-level-cache = <&l2>; 4353f2ac9dSRan Wang cpu-idle-states = <&CPU_PW20>; 44571cebfeSYuantian Tang #cooling-cells = <2>; 458897f325SBhaskar Upadhaya }; 468897f325SBhaskar Upadhaya 478897f325SBhaskar Upadhaya l2: l2-cache { 488897f325SBhaskar Upadhaya compatible = "cache"; 498897f325SBhaskar Upadhaya }; 508897f325SBhaskar Upadhaya }; 518897f325SBhaskar Upadhaya 528897f325SBhaskar Upadhaya idle-states { 538897f325SBhaskar Upadhaya /* 548897f325SBhaskar Upadhaya * PSCI node is not added default, U-boot will add missing 558897f325SBhaskar Upadhaya * parts if it determines to use PSCI. 568897f325SBhaskar Upadhaya */ 579b631649SLinus Walleij entry-method = "psci"; 588897f325SBhaskar Upadhaya 5953f2ac9dSRan Wang CPU_PW20: cpu-pw20 { 608897f325SBhaskar Upadhaya compatible = "arm,idle-state"; 6153f2ac9dSRan Wang idle-state-name = "PW20"; 6253f2ac9dSRan Wang arm,psci-suspend-param = <0x0>; 6353f2ac9dSRan Wang entry-latency-us = <2000>; 6453f2ac9dSRan Wang exit-latency-us = <2000>; 6553f2ac9dSRan Wang min-residency-us = <6000>; 668897f325SBhaskar Upadhaya }; 678897f325SBhaskar Upadhaya }; 688897f325SBhaskar Upadhaya 698897f325SBhaskar Upadhaya sysclk: clock-sysclk { 708897f325SBhaskar Upadhaya compatible = "fixed-clock"; 718897f325SBhaskar Upadhaya #clock-cells = <0>; 728897f325SBhaskar Upadhaya clock-frequency = <100000000>; 738897f325SBhaskar Upadhaya clock-output-names = "sysclk"; 748897f325SBhaskar Upadhaya }; 758897f325SBhaskar Upadhaya 7681f36887SWen He osc_27m: clock-osc-27m { 777f538f19SWen He compatible = "fixed-clock"; 787f538f19SWen He #clock-cells = <0>; 797f538f19SWen He clock-frequency = <27000000>; 8081f36887SWen He clock-output-names = "phy_27m"; 8181f36887SWen He }; 8281f36887SWen He 8381f36887SWen He dpclk: clock-controller@f1f0000 { 8481f36887SWen He compatible = "fsl,ls1028a-plldig"; 8581f36887SWen He reg = <0x0 0xf1f0000 0x0 0xffff>; 8691035cb0SWen He #clock-cells = <0>; 8781f36887SWen He clocks = <&osc_27m>; 887f538f19SWen He }; 897f538f19SWen He 90f90931aeSMichael Walle firmware { 91*c67b761aSSahil Malhotra optee: optee { 92f90931aeSMichael Walle compatible = "linaro,optee-tz"; 93f90931aeSMichael Walle method = "smc"; 94f90931aeSMichael Walle status = "disabled"; 95f90931aeSMichael Walle }; 96f90931aeSMichael Walle }; 97f90931aeSMichael Walle 988897f325SBhaskar Upadhaya reboot { 998897f325SBhaskar Upadhaya compatible ="syscon-reboot"; 1003f0fb37bSMichael Walle regmap = <&rst>; 1011653e3d4SMichael Walle offset = <0>; 1028897f325SBhaskar Upadhaya mask = <0x02>; 1038897f325SBhaskar Upadhaya }; 1048897f325SBhaskar Upadhaya 1058897f325SBhaskar Upadhaya timer { 1068897f325SBhaskar Upadhaya compatible = "arm,armv8-timer"; 1078897f325SBhaskar Upadhaya interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | 1088897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>, 1098897f325SBhaskar Upadhaya <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | 1108897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>, 1118897f325SBhaskar Upadhaya <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | 1128897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>, 1138897f325SBhaskar Upadhaya <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | 1148897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>; 1158897f325SBhaskar Upadhaya }; 1168897f325SBhaskar Upadhaya 117b9eb314aSAlison Wang pmu { 118b9eb314aSAlison Wang compatible = "arm,cortex-a72-pmu"; 119b9eb314aSAlison Wang interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; 120b9eb314aSAlison Wang }; 121b9eb314aSAlison Wang 1228897f325SBhaskar Upadhaya gic: interrupt-controller@6000000 { 1238897f325SBhaskar Upadhaya compatible= "arm,gic-v3"; 1248897f325SBhaskar Upadhaya #address-cells = <2>; 1258897f325SBhaskar Upadhaya #size-cells = <2>; 1268897f325SBhaskar Upadhaya ranges; 1278897f325SBhaskar Upadhaya reg= <0x0 0x06000000 0 0x10000>, /* GIC Dist */ 1288897f325SBhaskar Upadhaya <0x0 0x06040000 0 0x40000>; /* GIC Redistributor */ 1298897f325SBhaskar Upadhaya #interrupt-cells= <3>; 1308897f325SBhaskar Upadhaya interrupt-controller; 1318897f325SBhaskar Upadhaya interrupts = <GIC_PPI 9 (GIC_CPU_MASK_RAW(0xf) | 1328897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>; 1338897f325SBhaskar Upadhaya its: gic-its@6020000 { 1348897f325SBhaskar Upadhaya compatible = "arm,gic-v3-its"; 1358897f325SBhaskar Upadhaya msi-controller; 1368897f325SBhaskar Upadhaya reg = <0x0 0x06020000 0 0x20000>;/* GIC Translater */ 1378897f325SBhaskar Upadhaya }; 1388897f325SBhaskar Upadhaya }; 1398897f325SBhaskar Upadhaya 14068e36a42SFabio Estevam thermal-zones { 1413269c178SYuantian Tang ddr-controller { 14268e36a42SFabio Estevam polling-delay-passive = <1000>; 14368e36a42SFabio Estevam polling-delay = <5000>; 14468e36a42SFabio Estevam thermal-sensors = <&tmu 0>; 14568e36a42SFabio Estevam 14668e36a42SFabio Estevam trips { 1473269c178SYuantian Tang ddr-ctrler-alert { 1483269c178SYuantian Tang temperature = <85000>; 1493269c178SYuantian Tang hysteresis = <2000>; 1503269c178SYuantian Tang type = "passive"; 1513269c178SYuantian Tang }; 1523269c178SYuantian Tang 1533269c178SYuantian Tang ddr-ctrler-crit { 1543269c178SYuantian Tang temperature = <95000>; 1553269c178SYuantian Tang hysteresis = <2000>; 1563269c178SYuantian Tang type = "critical"; 1573269c178SYuantian Tang }; 1583269c178SYuantian Tang }; 1593269c178SYuantian Tang }; 1603269c178SYuantian Tang 1613269c178SYuantian Tang core-cluster { 1623269c178SYuantian Tang polling-delay-passive = <1000>; 1633269c178SYuantian Tang polling-delay = <5000>; 1643269c178SYuantian Tang thermal-sensors = <&tmu 1>; 1653269c178SYuantian Tang 1663269c178SYuantian Tang trips { 16768e36a42SFabio Estevam core_cluster_alert: core-cluster-alert { 16868e36a42SFabio Estevam temperature = <85000>; 16968e36a42SFabio Estevam hysteresis = <2000>; 17068e36a42SFabio Estevam type = "passive"; 17168e36a42SFabio Estevam }; 17268e36a42SFabio Estevam 17368e36a42SFabio Estevam core_cluster_crit: core-cluster-crit { 17468e36a42SFabio Estevam temperature = <95000>; 17568e36a42SFabio Estevam hysteresis = <2000>; 17668e36a42SFabio Estevam type = "critical"; 17768e36a42SFabio Estevam }; 17868e36a42SFabio Estevam }; 17968e36a42SFabio Estevam 18068e36a42SFabio Estevam cooling-maps { 18168e36a42SFabio Estevam map0 { 18268e36a42SFabio Estevam trip = <&core_cluster_alert>; 18368e36a42SFabio Estevam cooling-device = 18468e36a42SFabio Estevam <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 18568e36a42SFabio Estevam <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 18668e36a42SFabio Estevam }; 18768e36a42SFabio Estevam }; 18868e36a42SFabio Estevam }; 18968e36a42SFabio Estevam }; 19068e36a42SFabio Estevam 1918897f325SBhaskar Upadhaya soc: soc { 1928897f325SBhaskar Upadhaya compatible = "simple-bus"; 1938897f325SBhaskar Upadhaya #address-cells = <2>; 1948897f325SBhaskar Upadhaya #size-cells = <2>; 1958897f325SBhaskar Upadhaya ranges; 1968897f325SBhaskar Upadhaya 1978897f325SBhaskar Upadhaya ddr: memory-controller@1080000 { 1988897f325SBhaskar Upadhaya compatible = "fsl,qoriq-memory-controller"; 1998897f325SBhaskar Upadhaya reg = <0x0 0x1080000 0x0 0x1000>; 2008897f325SBhaskar Upadhaya interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 2018897f325SBhaskar Upadhaya big-endian; 2028897f325SBhaskar Upadhaya }; 2038897f325SBhaskar Upadhaya 2048897f325SBhaskar Upadhaya dcfg: syscon@1e00000 { 20569c910d3SMichael Walle #address-cells = <1>; 20669c910d3SMichael Walle #size-cells = <1>; 20769c910d3SMichael Walle compatible = "fsl,ls1028a-dcfg", "syscon", "simple-mfd"; 2088897f325SBhaskar Upadhaya reg = <0x0 0x1e00000 0x0 0x10000>; 20969c910d3SMichael Walle ranges = <0x0 0x0 0x1e00000 0x10000>; 21033eae7fbSYinbo Zhu little-endian; 21169c910d3SMichael Walle 21269c910d3SMichael Walle fspi_clk: clock-controller@900 { 21369c910d3SMichael Walle compatible = "fsl,ls1028a-flexspi-clk"; 21469c910d3SMichael Walle reg = <0x900 0x4>; 21569c910d3SMichael Walle #clock-cells = <0>; 21669c910d3SMichael Walle clocks = <&clockgen QORIQ_CLK_HWACCEL 0>; 21769c910d3SMichael Walle clock-output-names = "fspi_clk"; 21869c910d3SMichael Walle }; 2198897f325SBhaskar Upadhaya }; 2208897f325SBhaskar Upadhaya 2213f0fb37bSMichael Walle rst: syscon@1e60000 { 2223f0fb37bSMichael Walle compatible = "syscon"; 2233f0fb37bSMichael Walle reg = <0x0 0x1e60000 0x0 0x10000>; 2243f0fb37bSMichael Walle little-endian; 2253f0fb37bSMichael Walle }; 2263f0fb37bSMichael Walle 2278897f325SBhaskar Upadhaya scfg: syscon@1fc0000 { 2288897f325SBhaskar Upadhaya compatible = "fsl,ls1028a-scfg", "syscon"; 2298897f325SBhaskar Upadhaya reg = <0x0 0x1fc0000 0x0 0x10000>; 2308897f325SBhaskar Upadhaya big-endian; 2318897f325SBhaskar Upadhaya }; 2328897f325SBhaskar Upadhaya 2338897f325SBhaskar Upadhaya clockgen: clock-controller@1300000 { 2348897f325SBhaskar Upadhaya compatible = "fsl,ls1028a-clockgen"; 2358897f325SBhaskar Upadhaya reg = <0x0 0x1300000 0x0 0xa0000>; 2368897f325SBhaskar Upadhaya #clock-cells = <2>; 2378897f325SBhaskar Upadhaya clocks = <&sysclk>; 2388897f325SBhaskar Upadhaya }; 2398897f325SBhaskar Upadhaya 2408897f325SBhaskar Upadhaya i2c0: i2c@2000000 { 2418897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2428897f325SBhaskar Upadhaya #address-cells = <1>; 2438897f325SBhaskar Upadhaya #size-cells = <0>; 2448897f325SBhaskar Upadhaya reg = <0x0 0x2000000 0x0 0x10000>; 2458897f325SBhaskar Upadhaya interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 24699314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 24799314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 2488897f325SBhaskar Upadhaya status = "disabled"; 2498897f325SBhaskar Upadhaya }; 2508897f325SBhaskar Upadhaya 2518897f325SBhaskar Upadhaya i2c1: i2c@2010000 { 2528897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2538897f325SBhaskar Upadhaya #address-cells = <1>; 2548897f325SBhaskar Upadhaya #size-cells = <0>; 2558897f325SBhaskar Upadhaya reg = <0x0 0x2010000 0x0 0x10000>; 2568897f325SBhaskar Upadhaya interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 25799314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 25899314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 2598897f325SBhaskar Upadhaya status = "disabled"; 2608897f325SBhaskar Upadhaya }; 2618897f325SBhaskar Upadhaya 2628897f325SBhaskar Upadhaya i2c2: i2c@2020000 { 2638897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2648897f325SBhaskar Upadhaya #address-cells = <1>; 2658897f325SBhaskar Upadhaya #size-cells = <0>; 2668897f325SBhaskar Upadhaya reg = <0x0 0x2020000 0x0 0x10000>; 2678897f325SBhaskar Upadhaya interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 26899314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 26999314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 2708897f325SBhaskar Upadhaya status = "disabled"; 2718897f325SBhaskar Upadhaya }; 2728897f325SBhaskar Upadhaya 2738897f325SBhaskar Upadhaya i2c3: i2c@2030000 { 2748897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2758897f325SBhaskar Upadhaya #address-cells = <1>; 2768897f325SBhaskar Upadhaya #size-cells = <0>; 2778897f325SBhaskar Upadhaya reg = <0x0 0x2030000 0x0 0x10000>; 2788897f325SBhaskar Upadhaya interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 27999314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 28099314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 2818897f325SBhaskar Upadhaya status = "disabled"; 2828897f325SBhaskar Upadhaya }; 2838897f325SBhaskar Upadhaya 2848897f325SBhaskar Upadhaya i2c4: i2c@2040000 { 2858897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2868897f325SBhaskar Upadhaya #address-cells = <1>; 2878897f325SBhaskar Upadhaya #size-cells = <0>; 2888897f325SBhaskar Upadhaya reg = <0x0 0x2040000 0x0 0x10000>; 2898897f325SBhaskar Upadhaya interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 29099314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 29199314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 2928897f325SBhaskar Upadhaya status = "disabled"; 2938897f325SBhaskar Upadhaya }; 2948897f325SBhaskar Upadhaya 2958897f325SBhaskar Upadhaya i2c5: i2c@2050000 { 2968897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2978897f325SBhaskar Upadhaya #address-cells = <1>; 2988897f325SBhaskar Upadhaya #size-cells = <0>; 2998897f325SBhaskar Upadhaya reg = <0x0 0x2050000 0x0 0x10000>; 3008897f325SBhaskar Upadhaya interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 30199314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 30299314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 3038897f325SBhaskar Upadhaya status = "disabled"; 3048897f325SBhaskar Upadhaya }; 3058897f325SBhaskar Upadhaya 3068897f325SBhaskar Upadhaya i2c6: i2c@2060000 { 3078897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 3088897f325SBhaskar Upadhaya #address-cells = <1>; 3098897f325SBhaskar Upadhaya #size-cells = <0>; 3108897f325SBhaskar Upadhaya reg = <0x0 0x2060000 0x0 0x10000>; 3118897f325SBhaskar Upadhaya interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 31299314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 31399314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 3148897f325SBhaskar Upadhaya status = "disabled"; 3158897f325SBhaskar Upadhaya }; 3168897f325SBhaskar Upadhaya 3178897f325SBhaskar Upadhaya i2c7: i2c@2070000 { 3188897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 3198897f325SBhaskar Upadhaya #address-cells = <1>; 3208897f325SBhaskar Upadhaya #size-cells = <0>; 3218897f325SBhaskar Upadhaya reg = <0x0 0x2070000 0x0 0x10000>; 3228897f325SBhaskar Upadhaya interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 32399314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 32499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(4)>; 3258897f325SBhaskar Upadhaya status = "disabled"; 3268897f325SBhaskar Upadhaya }; 3278897f325SBhaskar Upadhaya 328c77fae5bSAshish Kumar fspi: spi@20c0000 { 329c77fae5bSAshish Kumar compatible = "nxp,lx2160a-fspi"; 330c77fae5bSAshish Kumar #address-cells = <1>; 331c77fae5bSAshish Kumar #size-cells = <0>; 332c77fae5bSAshish Kumar reg = <0x0 0x20c0000 0x0 0x10000>, 333c77fae5bSAshish Kumar <0x0 0x20000000 0x0 0x10000000>; 334c77fae5bSAshish Kumar reg-names = "fspi_base", "fspi_mmap"; 335c77fae5bSAshish Kumar interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 33669c910d3SMichael Walle clocks = <&fspi_clk>, <&fspi_clk>; 337c77fae5bSAshish Kumar clock-names = "fspi_en", "fspi"; 338c77fae5bSAshish Kumar status = "disabled"; 339c77fae5bSAshish Kumar }; 340c77fae5bSAshish Kumar 341c2d35adaSMichael Walle dspi0: spi@2100000 { 342c2d35adaSMichael Walle compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi"; 343c2d35adaSMichael Walle #address-cells = <1>; 344c2d35adaSMichael Walle #size-cells = <0>; 345c2d35adaSMichael Walle reg = <0x0 0x2100000 0x0 0x10000>; 346c2d35adaSMichael Walle interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 347c2d35adaSMichael Walle clock-names = "dspi"; 34899314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 34999314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 350dd12fa69SVladimir Oltean dmas = <&edma0 0 62>, <&edma0 0 60>; 351dd12fa69SVladimir Oltean dma-names = "tx", "rx"; 352c2d35adaSMichael Walle spi-num-chipselects = <4>; 353c2d35adaSMichael Walle little-endian; 354c2d35adaSMichael Walle status = "disabled"; 355c2d35adaSMichael Walle }; 356c2d35adaSMichael Walle 357c2d35adaSMichael Walle dspi1: spi@2110000 { 358c2d35adaSMichael Walle compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi"; 359c2d35adaSMichael Walle #address-cells = <1>; 360c2d35adaSMichael Walle #size-cells = <0>; 361c2d35adaSMichael Walle reg = <0x0 0x2110000 0x0 0x10000>; 362c2d35adaSMichael Walle interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 363c2d35adaSMichael Walle clock-names = "dspi"; 36499314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 36599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 366dd12fa69SVladimir Oltean dmas = <&edma0 0 58>, <&edma0 0 56>; 367dd12fa69SVladimir Oltean dma-names = "tx", "rx"; 368c2d35adaSMichael Walle spi-num-chipselects = <4>; 369c2d35adaSMichael Walle little-endian; 370c2d35adaSMichael Walle status = "disabled"; 371c2d35adaSMichael Walle }; 372c2d35adaSMichael Walle 373c2d35adaSMichael Walle dspi2: spi@2120000 { 374c2d35adaSMichael Walle compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi"; 375c2d35adaSMichael Walle #address-cells = <1>; 376c2d35adaSMichael Walle #size-cells = <0>; 377c2d35adaSMichael Walle reg = <0x0 0x2120000 0x0 0x10000>; 378c2d35adaSMichael Walle interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 379c2d35adaSMichael Walle clock-names = "dspi"; 38099314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 38199314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 382dd12fa69SVladimir Oltean dmas = <&edma0 0 54>, <&edma0 0 2>; 383dd12fa69SVladimir Oltean dma-names = "tx", "rx"; 384c2d35adaSMichael Walle spi-num-chipselects = <3>; 385c2d35adaSMichael Walle little-endian; 386c2d35adaSMichael Walle status = "disabled"; 387c2d35adaSMichael Walle }; 388c2d35adaSMichael Walle 389491d3a3fSAshish Kumar esdhc: mmc@2140000 { 390491d3a3fSAshish Kumar compatible = "fsl,ls1028a-esdhc", "fsl,esdhc"; 391491d3a3fSAshish Kumar reg = <0x0 0x2140000 0x0 0x10000>; 392491d3a3fSAshish Kumar interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 393491d3a3fSAshish Kumar clock-frequency = <0>; /* fixed up by bootloader */ 39499314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_HWACCEL 1>; 395491d3a3fSAshish Kumar voltage-ranges = <1800 1800 3300 3300>; 396491d3a3fSAshish Kumar sdhci,auto-cmd12; 397491d3a3fSAshish Kumar little-endian; 398491d3a3fSAshish Kumar bus-width = <4>; 399491d3a3fSAshish Kumar status = "disabled"; 400491d3a3fSAshish Kumar }; 401491d3a3fSAshish Kumar 402491d3a3fSAshish Kumar esdhc1: mmc@2150000 { 403491d3a3fSAshish Kumar compatible = "fsl,ls1028a-esdhc", "fsl,esdhc"; 404491d3a3fSAshish Kumar reg = <0x0 0x2150000 0x0 0x10000>; 405491d3a3fSAshish Kumar interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 406491d3a3fSAshish Kumar clock-frequency = <0>; /* fixed up by bootloader */ 40799314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_HWACCEL 1>; 408491d3a3fSAshish Kumar voltage-ranges = <1800 1800 3300 3300>; 409491d3a3fSAshish Kumar sdhci,auto-cmd12; 410491d3a3fSAshish Kumar broken-cd; 411491d3a3fSAshish Kumar little-endian; 412491d3a3fSAshish Kumar bus-width = <4>; 413491d3a3fSAshish Kumar status = "disabled"; 414491d3a3fSAshish Kumar }; 415491d3a3fSAshish Kumar 41604fa4f03SMichael Walle can0: can@2180000 { 417c9e5ef8cSKuldeep Singh compatible = "fsl,lx2160ar1-flexcan"; 41804fa4f03SMichael Walle reg = <0x0 0x2180000 0x0 0x10000>; 41904fa4f03SMichael Walle interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 420c9e5ef8cSKuldeep Singh clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 421c9e5ef8cSKuldeep Singh QORIQ_CLK_PLL_DIV(2)>, 422c9e5ef8cSKuldeep Singh <&clockgen QORIQ_CLK_PLATFORM_PLL 42399314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 42404fa4f03SMichael Walle clock-names = "ipg", "per"; 42504fa4f03SMichael Walle status = "disabled"; 42604fa4f03SMichael Walle }; 42704fa4f03SMichael Walle 42804fa4f03SMichael Walle can1: can@2190000 { 429c9e5ef8cSKuldeep Singh compatible = "fsl,lx2160ar1-flexcan"; 43004fa4f03SMichael Walle reg = <0x0 0x2190000 0x0 0x10000>; 43104fa4f03SMichael Walle interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 432c9e5ef8cSKuldeep Singh clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 433c9e5ef8cSKuldeep Singh QORIQ_CLK_PLL_DIV(2)>, 434c9e5ef8cSKuldeep Singh <&clockgen QORIQ_CLK_PLATFORM_PLL 43599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 43604fa4f03SMichael Walle clock-names = "ipg", "per"; 43704fa4f03SMichael Walle status = "disabled"; 43804fa4f03SMichael Walle }; 43904fa4f03SMichael Walle 4408897f325SBhaskar Upadhaya duart0: serial@21c0500 { 4418897f325SBhaskar Upadhaya compatible = "fsl,ns16550", "ns16550a"; 4428897f325SBhaskar Upadhaya reg = <0x00 0x21c0500 0x0 0x100>; 4438897f325SBhaskar Upadhaya interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 44499314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 44599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 4468897f325SBhaskar Upadhaya status = "disabled"; 4478897f325SBhaskar Upadhaya }; 4488897f325SBhaskar Upadhaya 4498897f325SBhaskar Upadhaya duart1: serial@21c0600 { 4508897f325SBhaskar Upadhaya compatible = "fsl,ns16550", "ns16550a"; 4518897f325SBhaskar Upadhaya reg = <0x00 0x21c0600 0x0 0x100>; 4528897f325SBhaskar Upadhaya interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 45399314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 45499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 4558897f325SBhaskar Upadhaya status = "disabled"; 4568897f325SBhaskar Upadhaya }; 4578897f325SBhaskar Upadhaya 4582607d724SMichael Walle 4592607d724SMichael Walle lpuart0: serial@2260000 { 4602607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4612607d724SMichael Walle reg = <0x0 0x2260000 0x0 0x1000>; 4622607d724SMichael Walle interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>; 46399314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 46499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 4652607d724SMichael Walle clock-names = "ipg"; 4662607d724SMichael Walle dma-names = "rx","tx"; 4672607d724SMichael Walle dmas = <&edma0 1 32>, 4682607d724SMichael Walle <&edma0 1 33>; 4692607d724SMichael Walle status = "disabled"; 4702607d724SMichael Walle }; 4712607d724SMichael Walle 4722607d724SMichael Walle lpuart1: serial@2270000 { 4732607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4742607d724SMichael Walle reg = <0x0 0x2270000 0x0 0x1000>; 4752607d724SMichael Walle interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>; 47699314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 47799314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 4782607d724SMichael Walle clock-names = "ipg"; 4792607d724SMichael Walle dma-names = "rx","tx"; 4802607d724SMichael Walle dmas = <&edma0 1 30>, 4812607d724SMichael Walle <&edma0 1 31>; 4822607d724SMichael Walle status = "disabled"; 4832607d724SMichael Walle }; 4842607d724SMichael Walle 4852607d724SMichael Walle lpuart2: serial@2280000 { 4862607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4872607d724SMichael Walle reg = <0x0 0x2280000 0x0 0x1000>; 4882607d724SMichael Walle interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>; 48999314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 49099314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 4912607d724SMichael Walle clock-names = "ipg"; 4922607d724SMichael Walle dma-names = "rx","tx"; 4932607d724SMichael Walle dmas = <&edma0 1 28>, 4942607d724SMichael Walle <&edma0 1 29>; 4952607d724SMichael Walle status = "disabled"; 4962607d724SMichael Walle }; 4972607d724SMichael Walle 4982607d724SMichael Walle lpuart3: serial@2290000 { 4992607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 5002607d724SMichael Walle reg = <0x0 0x2290000 0x0 0x1000>; 5012607d724SMichael Walle interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>; 50299314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 50399314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 5042607d724SMichael Walle clock-names = "ipg"; 5052607d724SMichael Walle dma-names = "rx","tx"; 5062607d724SMichael Walle dmas = <&edma0 1 26>, 5072607d724SMichael Walle <&edma0 1 27>; 5082607d724SMichael Walle status = "disabled"; 5092607d724SMichael Walle }; 5102607d724SMichael Walle 5112607d724SMichael Walle lpuart4: serial@22a0000 { 5122607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 5132607d724SMichael Walle reg = <0x0 0x22a0000 0x0 0x1000>; 5142607d724SMichael Walle interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>; 51599314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 51699314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 5172607d724SMichael Walle clock-names = "ipg"; 5182607d724SMichael Walle dma-names = "rx","tx"; 5192607d724SMichael Walle dmas = <&edma0 1 24>, 5202607d724SMichael Walle <&edma0 1 25>; 5212607d724SMichael Walle status = "disabled"; 5222607d724SMichael Walle }; 5232607d724SMichael Walle 5242607d724SMichael Walle lpuart5: serial@22b0000 { 5252607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 5262607d724SMichael Walle reg = <0x0 0x22b0000 0x0 0x1000>; 5272607d724SMichael Walle interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>; 52899314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 52999314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 5302607d724SMichael Walle clock-names = "ipg"; 5312607d724SMichael Walle dma-names = "rx","tx"; 5322607d724SMichael Walle dmas = <&edma0 1 22>, 5332607d724SMichael Walle <&edma0 1 23>; 5342607d724SMichael Walle status = "disabled"; 5352607d724SMichael Walle }; 5362607d724SMichael Walle 537f54f7be5SAlison Wang edma0: dma-controller@22c0000 { 538f54f7be5SAlison Wang #dma-cells = <2>; 539e0d7856eSMichael Walle compatible = "fsl,ls1028a-edma", "fsl,vf610-edma"; 540f54f7be5SAlison Wang reg = <0x0 0x22c0000 0x0 0x10000>, 541f54f7be5SAlison Wang <0x0 0x22d0000 0x0 0x10000>, 542f54f7be5SAlison Wang <0x0 0x22e0000 0x0 0x10000>; 543f54f7be5SAlison Wang interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 544f54f7be5SAlison Wang <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 545f54f7be5SAlison Wang interrupt-names = "edma-tx", "edma-err"; 546f54f7be5SAlison Wang dma-channels = <32>; 547f54f7be5SAlison Wang clock-names = "dmamux0", "dmamux1"; 54899314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 54999314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 55099314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 55199314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 552f54f7be5SAlison Wang }; 553f54f7be5SAlison Wang 5548897f325SBhaskar Upadhaya gpio1: gpio@2300000 { 555f64697bdSSong Hui compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio"; 5568897f325SBhaskar Upadhaya reg = <0x0 0x2300000 0x0 0x10000>; 5578897f325SBhaskar Upadhaya interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 5588897f325SBhaskar Upadhaya gpio-controller; 5598897f325SBhaskar Upadhaya #gpio-cells = <2>; 5608897f325SBhaskar Upadhaya interrupt-controller; 5618897f325SBhaskar Upadhaya #interrupt-cells = <2>; 562f64697bdSSong Hui little-endian; 5638897f325SBhaskar Upadhaya }; 5648897f325SBhaskar Upadhaya 5658897f325SBhaskar Upadhaya gpio2: gpio@2310000 { 566f64697bdSSong Hui compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio"; 5678897f325SBhaskar Upadhaya reg = <0x0 0x2310000 0x0 0x10000>; 5688897f325SBhaskar Upadhaya interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 5698897f325SBhaskar Upadhaya gpio-controller; 5708897f325SBhaskar Upadhaya #gpio-cells = <2>; 5718897f325SBhaskar Upadhaya interrupt-controller; 5728897f325SBhaskar Upadhaya #interrupt-cells = <2>; 573f64697bdSSong Hui little-endian; 5748897f325SBhaskar Upadhaya }; 5758897f325SBhaskar Upadhaya 5768897f325SBhaskar Upadhaya gpio3: gpio@2320000 { 577f64697bdSSong Hui compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio"; 5788897f325SBhaskar Upadhaya reg = <0x0 0x2320000 0x0 0x10000>; 5798897f325SBhaskar Upadhaya interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 5808897f325SBhaskar Upadhaya gpio-controller; 5818897f325SBhaskar Upadhaya #gpio-cells = <2>; 5828897f325SBhaskar Upadhaya interrupt-controller; 5838897f325SBhaskar Upadhaya #interrupt-cells = <2>; 584f64697bdSSong Hui little-endian; 5858897f325SBhaskar Upadhaya }; 5868897f325SBhaskar Upadhaya 587c92f56faSRan Wang usb0: usb@3100000 { 588c92f56faSRan Wang compatible = "fsl,ls1028a-dwc3", "snps,dwc3"; 589c92f56faSRan Wang reg = <0x0 0x3100000 0x0 0x10000>; 590c92f56faSRan Wang interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 591c92f56faSRan Wang dr_mode = "host"; 592c92f56faSRan Wang snps,dis_rxdet_inp3_quirk; 593c92f56faSRan Wang snps,quirk-frame-length-adjustment = <0x20>; 594c92f56faSRan Wang snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>; 595c92f56faSRan Wang }; 596c92f56faSRan Wang 597c92f56faSRan Wang usb1: usb@3110000 { 598c92f56faSRan Wang compatible = "fsl,ls1028a-dwc3", "snps,dwc3"; 599c92f56faSRan Wang reg = <0x0 0x3110000 0x0 0x10000>; 600c92f56faSRan Wang interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 601c92f56faSRan Wang dr_mode = "host"; 602c92f56faSRan Wang snps,dis_rxdet_inp3_quirk; 603c92f56faSRan Wang snps,quirk-frame-length-adjustment = <0x20>; 604c92f56faSRan Wang snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>; 6058897f325SBhaskar Upadhaya }; 6068897f325SBhaskar Upadhaya 6078897f325SBhaskar Upadhaya sata: sata@3200000 { 6088897f325SBhaskar Upadhaya compatible = "fsl,ls1028a-ahci"; 6098897f325SBhaskar Upadhaya reg = <0x0 0x3200000 0x0 0x10000>, 6103f3d7958SPeng Ma <0x7 0x100520 0x0 0x4>; 6118897f325SBhaskar Upadhaya reg-names = "ahci", "sata-ecc"; 6128897f325SBhaskar Upadhaya interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 61399314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 61499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 6158897f325SBhaskar Upadhaya status = "disabled"; 6168897f325SBhaskar Upadhaya }; 6178897f325SBhaskar Upadhaya 618f7d48ffcSWasim Khan pcie1: pcie@3400000 { 619f6ff3f6dSXiaowei Bao compatible = "fsl,ls1028a-pcie"; 620f6ff3f6dSXiaowei Bao reg = <0x00 0x03400000 0x0 0x00100000 /* controller registers */ 621f6ff3f6dSXiaowei Bao 0x80 0x00000000 0x0 0x00002000>; /* configuration space */ 622f6ff3f6dSXiaowei Bao reg-names = "regs", "config"; 623f6ff3f6dSXiaowei Bao interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */ 624f6ff3f6dSXiaowei Bao <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */ 625f6ff3f6dSXiaowei Bao interrupt-names = "pme", "aer"; 626f6ff3f6dSXiaowei Bao #address-cells = <3>; 627f6ff3f6dSXiaowei Bao #size-cells = <2>; 628f6ff3f6dSXiaowei Bao device_type = "pci"; 629f6ff3f6dSXiaowei Bao dma-coherent; 630f6ff3f6dSXiaowei Bao num-viewport = <8>; 631f6ff3f6dSXiaowei Bao bus-range = <0x0 0xff>; 632f6ff3f6dSXiaowei Bao ranges = <0x81000000 0x0 0x00000000 0x80 0x00010000 0x0 0x00010000 /* downstream I/O */ 633f6ff3f6dSXiaowei Bao 0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ 634f6ff3f6dSXiaowei Bao msi-parent = <&its>; 635f6ff3f6dSXiaowei Bao #interrupt-cells = <1>; 636f6ff3f6dSXiaowei Bao interrupt-map-mask = <0 0 0 7>; 637f6ff3f6dSXiaowei Bao interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 638f6ff3f6dSXiaowei Bao <0000 0 0 2 &gic 0 0 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 639f6ff3f6dSXiaowei Bao <0000 0 0 3 &gic 0 0 GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 640f6ff3f6dSXiaowei Bao <0000 0 0 4 &gic 0 0 GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 641f6ff3f6dSXiaowei Bao iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */ 642f6ff3f6dSXiaowei Bao status = "disabled"; 643f6ff3f6dSXiaowei Bao }; 644f6ff3f6dSXiaowei Bao 645f7d48ffcSWasim Khan pcie2: pcie@3500000 { 646f6ff3f6dSXiaowei Bao compatible = "fsl,ls1028a-pcie"; 647f6ff3f6dSXiaowei Bao reg = <0x00 0x03500000 0x0 0x00100000 /* controller registers */ 648f6ff3f6dSXiaowei Bao 0x88 0x00000000 0x0 0x00002000>; /* configuration space */ 649f6ff3f6dSXiaowei Bao reg-names = "regs", "config"; 650f6ff3f6dSXiaowei Bao interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 651f6ff3f6dSXiaowei Bao <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 652f6ff3f6dSXiaowei Bao interrupt-names = "pme", "aer"; 653f6ff3f6dSXiaowei Bao #address-cells = <3>; 654f6ff3f6dSXiaowei Bao #size-cells = <2>; 655f6ff3f6dSXiaowei Bao device_type = "pci"; 656f6ff3f6dSXiaowei Bao dma-coherent; 657f6ff3f6dSXiaowei Bao num-viewport = <8>; 658f6ff3f6dSXiaowei Bao bus-range = <0x0 0xff>; 659f6ff3f6dSXiaowei Bao ranges = <0x81000000 0x0 0x00000000 0x88 0x00010000 0x0 0x00010000 /* downstream I/O */ 660f6ff3f6dSXiaowei Bao 0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ 661f6ff3f6dSXiaowei Bao msi-parent = <&its>; 662f6ff3f6dSXiaowei Bao #interrupt-cells = <1>; 663f6ff3f6dSXiaowei Bao interrupt-map-mask = <0 0 0 7>; 664f6ff3f6dSXiaowei Bao interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 665f6ff3f6dSXiaowei Bao <0000 0 0 2 &gic 0 0 GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 666f6ff3f6dSXiaowei Bao <0000 0 0 3 &gic 0 0 GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 667f6ff3f6dSXiaowei Bao <0000 0 0 4 &gic 0 0 GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>; 668f6ff3f6dSXiaowei Bao iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */ 669f6ff3f6dSXiaowei Bao status = "disabled"; 670f6ff3f6dSXiaowei Bao }; 671f6ff3f6dSXiaowei Bao 6728897f325SBhaskar Upadhaya smmu: iommu@5000000 { 6738897f325SBhaskar Upadhaya compatible = "arm,mmu-500"; 6748897f325SBhaskar Upadhaya reg = <0 0x5000000 0 0x800000>; 6758897f325SBhaskar Upadhaya #global-interrupts = <8>; 6768897f325SBhaskar Upadhaya #iommu-cells = <1>; 6778897f325SBhaskar Upadhaya stream-match-mask = <0x7c00>; 6788897f325SBhaskar Upadhaya /* global secure fault */ 6798897f325SBhaskar Upadhaya interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 6808897f325SBhaskar Upadhaya /* combined secure interrupt */ 6818897f325SBhaskar Upadhaya <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 6828897f325SBhaskar Upadhaya /* global non-secure fault */ 6838897f325SBhaskar Upadhaya <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 6848897f325SBhaskar Upadhaya /* combined non-secure interrupt */ 6858897f325SBhaskar Upadhaya <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 6868897f325SBhaskar Upadhaya /* performance counter interrupts 0-7 */ 6878897f325SBhaskar Upadhaya <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 6888897f325SBhaskar Upadhaya <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 6898897f325SBhaskar Upadhaya /* per context interrupt, 64 interrupts */ 6908897f325SBhaskar Upadhaya <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>, 6918897f325SBhaskar Upadhaya <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, 6928897f325SBhaskar Upadhaya <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>, 6938897f325SBhaskar Upadhaya <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>, 6948897f325SBhaskar Upadhaya <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>, 6958897f325SBhaskar Upadhaya <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>, 6968897f325SBhaskar Upadhaya <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>, 6978897f325SBhaskar Upadhaya <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>, 6988897f325SBhaskar Upadhaya <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>, 6998897f325SBhaskar Upadhaya <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>, 7008897f325SBhaskar Upadhaya <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>, 7018897f325SBhaskar Upadhaya <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>, 7028897f325SBhaskar Upadhaya <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>, 7038897f325SBhaskar Upadhaya <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>, 7048897f325SBhaskar Upadhaya <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>, 7058897f325SBhaskar Upadhaya <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>, 7068897f325SBhaskar Upadhaya <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>, 7078897f325SBhaskar Upadhaya <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>, 7088897f325SBhaskar Upadhaya <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>, 7098897f325SBhaskar Upadhaya <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>, 7108897f325SBhaskar Upadhaya <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>, 7118897f325SBhaskar Upadhaya <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>, 7128897f325SBhaskar Upadhaya <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>, 7138897f325SBhaskar Upadhaya <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>, 7148897f325SBhaskar Upadhaya <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>, 7158897f325SBhaskar Upadhaya <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>, 7168897f325SBhaskar Upadhaya <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 7178897f325SBhaskar Upadhaya <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 7188897f325SBhaskar Upadhaya <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 7198897f325SBhaskar Upadhaya <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 7208897f325SBhaskar Upadhaya <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 7218897f325SBhaskar Upadhaya <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>; 7228897f325SBhaskar Upadhaya }; 723927d7f85SClaudiu Manoil 7241d0becabSHoria Geantă crypto: crypto@8000000 { 7251d0becabSHoria Geantă compatible = "fsl,sec-v5.0", "fsl,sec-v4.0"; 7261d0becabSHoria Geantă fsl,sec-era = <10>; 7271d0becabSHoria Geantă #address-cells = <1>; 7281d0becabSHoria Geantă #size-cells = <1>; 7291d0becabSHoria Geantă ranges = <0x0 0x00 0x8000000 0x100000>; 7301d0becabSHoria Geantă reg = <0x00 0x8000000 0x0 0x100000>; 7311d0becabSHoria Geantă interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>; 7321d0becabSHoria Geantă dma-coherent; 7331d0becabSHoria Geantă 7341d0becabSHoria Geantă sec_jr0: jr@10000 { 7351d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 7361d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 7371d0becabSHoria Geantă reg = <0x10000 0x10000>; 7381d0becabSHoria Geantă interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 7391d0becabSHoria Geantă }; 7401d0becabSHoria Geantă 7411d0becabSHoria Geantă sec_jr1: jr@20000 { 7421d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 7431d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 7441d0becabSHoria Geantă reg = <0x20000 0x10000>; 7451d0becabSHoria Geantă interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>; 7461d0becabSHoria Geantă }; 7471d0becabSHoria Geantă 7481d0becabSHoria Geantă sec_jr2: jr@30000 { 7491d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 7501d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 7511d0becabSHoria Geantă reg = <0x30000 0x10000>; 7521d0becabSHoria Geantă interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>; 7531d0becabSHoria Geantă }; 7541d0becabSHoria Geantă 7551d0becabSHoria Geantă sec_jr3: jr@40000 { 7561d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 7571d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 7581d0becabSHoria Geantă reg = <0x40000 0x10000>; 7591d0becabSHoria Geantă interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 7601d0becabSHoria Geantă }; 7611d0becabSHoria Geantă }; 7621d0becabSHoria Geantă 7637802f88dSPeng Ma qdma: dma-controller@8380000 { 7647802f88dSPeng Ma compatible = "fsl,ls1028a-qdma", "fsl,ls1021a-qdma"; 7657802f88dSPeng Ma reg = <0x0 0x8380000 0x0 0x1000>, /* Controller regs */ 7667802f88dSPeng Ma <0x0 0x8390000 0x0 0x10000>, /* Status regs */ 7677802f88dSPeng Ma <0x0 0x83a0000 0x0 0x40000>; /* Block regs */ 7687802f88dSPeng Ma interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 7697802f88dSPeng Ma <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>, 7707802f88dSPeng Ma <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>, 7717802f88dSPeng Ma <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>, 7727802f88dSPeng Ma <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>; 7737802f88dSPeng Ma interrupt-names = "qdma-error", "qdma-queue0", 7747802f88dSPeng Ma "qdma-queue1", "qdma-queue2", "qdma-queue3"; 7757802f88dSPeng Ma dma-channels = <8>; 7767802f88dSPeng Ma block-number = <1>; 7777802f88dSPeng Ma block-offset = <0x10000>; 7787802f88dSPeng Ma fsl,dma-queues = <2>; 7797802f88dSPeng Ma status-sizes = <64>; 7807802f88dSPeng Ma queue-sizes = <64 64>; 7817802f88dSPeng Ma }; 7827802f88dSPeng Ma 78357aa1bc7SChuanhua Han cluster1_core0_watchdog: watchdog@c000000 { 78457aa1bc7SChuanhua Han compatible = "arm,sp805", "arm,primecell"; 78557aa1bc7SChuanhua Han reg = <0x0 0xc000000 0x0 0x1000>; 78699314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 78799314eb1SMichael Walle QORIQ_CLK_PLL_DIV(16)>, 78899314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 78999314eb1SMichael Walle QORIQ_CLK_PLL_DIV(16)>; 790f2dc2359SAndre Przywara clock-names = "wdog_clk", "apb_pclk"; 79157aa1bc7SChuanhua Han }; 79257aa1bc7SChuanhua Han 79357aa1bc7SChuanhua Han cluster1_core1_watchdog: watchdog@c010000 { 79457aa1bc7SChuanhua Han compatible = "arm,sp805", "arm,primecell"; 79557aa1bc7SChuanhua Han reg = <0x0 0xc010000 0x0 0x1000>; 79699314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 79799314eb1SMichael Walle QORIQ_CLK_PLL_DIV(16)>, 79899314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 79999314eb1SMichael Walle QORIQ_CLK_PLL_DIV(16)>; 800f2dc2359SAndre Przywara clock-names = "wdog_clk", "apb_pclk"; 80157aa1bc7SChuanhua Han }; 80257aa1bc7SChuanhua Han 803f54f7be5SAlison Wang sai1: audio-controller@f100000 { 804f54f7be5SAlison Wang #sound-dai-cells = <0>; 805f54f7be5SAlison Wang compatible = "fsl,vf610-sai"; 806f54f7be5SAlison Wang reg = <0x0 0xf100000 0x0 0x10000>; 807f54f7be5SAlison Wang interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 80899314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 80999314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 81099314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 81199314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 81299314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 81399314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 81499314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 81599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 816f54f7be5SAlison Wang clock-names = "bus", "mclk1", "mclk2", "mclk3"; 817f54f7be5SAlison Wang dma-names = "tx", "rx"; 818f54f7be5SAlison Wang dmas = <&edma0 1 4>, 819f54f7be5SAlison Wang <&edma0 1 3>; 8209c015e13SMichael Walle fsl,sai-asynchronous; 821f54f7be5SAlison Wang status = "disabled"; 822f54f7be5SAlison Wang }; 823f54f7be5SAlison Wang 824f54f7be5SAlison Wang sai2: audio-controller@f110000 { 825f54f7be5SAlison Wang #sound-dai-cells = <0>; 826f54f7be5SAlison Wang compatible = "fsl,vf610-sai"; 827f54f7be5SAlison Wang reg = <0x0 0xf110000 0x0 0x10000>; 828f54f7be5SAlison Wang interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 82999314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 83099314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 83199314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 83299314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 83399314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 83499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 83599314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 83699314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 837f54f7be5SAlison Wang clock-names = "bus", "mclk1", "mclk2", "mclk3"; 838f54f7be5SAlison Wang dma-names = "tx", "rx"; 839f54f7be5SAlison Wang dmas = <&edma0 1 6>, 840f54f7be5SAlison Wang <&edma0 1 5>; 8419c015e13SMichael Walle fsl,sai-asynchronous; 842f54f7be5SAlison Wang status = "disabled"; 843f54f7be5SAlison Wang }; 844f54f7be5SAlison Wang 845434f9cc1SMichael Walle sai3: audio-controller@f120000 { 846434f9cc1SMichael Walle #sound-dai-cells = <0>; 847434f9cc1SMichael Walle compatible = "fsl,vf610-sai"; 848434f9cc1SMichael Walle reg = <0x0 0xf120000 0x0 0x10000>; 849434f9cc1SMichael Walle interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 85099314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 85199314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 85299314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 85399314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 85499314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 85599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 85699314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 85799314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 858434f9cc1SMichael Walle clock-names = "bus", "mclk1", "mclk2", "mclk3"; 859434f9cc1SMichael Walle dma-names = "tx", "rx"; 860434f9cc1SMichael Walle dmas = <&edma0 1 8>, 861434f9cc1SMichael Walle <&edma0 1 7>; 8629c015e13SMichael Walle fsl,sai-asynchronous; 863f54f7be5SAlison Wang status = "disabled"; 864f54f7be5SAlison Wang }; 865f54f7be5SAlison Wang 866f54f7be5SAlison Wang sai4: audio-controller@f130000 { 867f54f7be5SAlison Wang #sound-dai-cells = <0>; 868f54f7be5SAlison Wang compatible = "fsl,vf610-sai"; 869f54f7be5SAlison Wang reg = <0x0 0xf130000 0x0 0x10000>; 870f54f7be5SAlison Wang interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 87199314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 87299314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 87399314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 87499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 87599314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 87699314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 87799314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 87899314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 879f54f7be5SAlison Wang clock-names = "bus", "mclk1", "mclk2", "mclk3"; 880f54f7be5SAlison Wang dma-names = "tx", "rx"; 881f54f7be5SAlison Wang dmas = <&edma0 1 10>, 882f54f7be5SAlison Wang <&edma0 1 9>; 8839c015e13SMichael Walle fsl,sai-asynchronous; 884f54f7be5SAlison Wang status = "disabled"; 885f54f7be5SAlison Wang }; 886f54f7be5SAlison Wang 887434f9cc1SMichael Walle sai5: audio-controller@f140000 { 888434f9cc1SMichael Walle #sound-dai-cells = <0>; 889434f9cc1SMichael Walle compatible = "fsl,vf610-sai"; 890434f9cc1SMichael Walle reg = <0x0 0xf140000 0x0 0x10000>; 891434f9cc1SMichael Walle interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 89299314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 89399314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 89499314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 89599314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 89699314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 89799314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 89899314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 89999314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 900434f9cc1SMichael Walle clock-names = "bus", "mclk1", "mclk2", "mclk3"; 901434f9cc1SMichael Walle dma-names = "tx", "rx"; 902434f9cc1SMichael Walle dmas = <&edma0 1 12>, 903434f9cc1SMichael Walle <&edma0 1 11>; 9049c015e13SMichael Walle fsl,sai-asynchronous; 905434f9cc1SMichael Walle status = "disabled"; 906434f9cc1SMichael Walle }; 907434f9cc1SMichael Walle 908434f9cc1SMichael Walle sai6: audio-controller@f150000 { 909434f9cc1SMichael Walle #sound-dai-cells = <0>; 910434f9cc1SMichael Walle compatible = "fsl,vf610-sai"; 911434f9cc1SMichael Walle reg = <0x0 0xf150000 0x0 0x10000>; 912434f9cc1SMichael Walle interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 91399314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL 91499314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 91599314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 91699314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 91799314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 91899314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>, 91999314eb1SMichael Walle <&clockgen QORIQ_CLK_PLATFORM_PLL 92099314eb1SMichael Walle QORIQ_CLK_PLL_DIV(2)>; 921434f9cc1SMichael Walle clock-names = "bus", "mclk1", "mclk2", "mclk3"; 922434f9cc1SMichael Walle dma-names = "tx", "rx"; 923434f9cc1SMichael Walle dmas = <&edma0 1 14>, 924434f9cc1SMichael Walle <&edma0 1 13>; 9259c015e13SMichael Walle fsl,sai-asynchronous; 9268897f325SBhaskar Upadhaya status = "disabled"; 9278897f325SBhaskar Upadhaya }; 9288897f325SBhaskar Upadhaya 9290b680963SFabio Estevam tmu: tmu@1f80000 { 930571cebfeSYuantian Tang compatible = "fsl,qoriq-tmu"; 931571cebfeSYuantian Tang reg = <0x0 0x1f80000 0x0 0x10000>; 932571cebfeSYuantian Tang interrupts = <0 23 0x4>; 933571cebfeSYuantian Tang fsl,tmu-range = <0xb0000 0xa0026 0x80048 0x70061>; 934571cebfeSYuantian Tang fsl,tmu-calibration = <0x00000000 0x00000024 935571cebfeSYuantian Tang 0x00000001 0x0000002b 936571cebfeSYuantian Tang 0x00000002 0x00000031 937571cebfeSYuantian Tang 0x00000003 0x00000038 938571cebfeSYuantian Tang 0x00000004 0x0000003f 939571cebfeSYuantian Tang 0x00000005 0x00000045 940571cebfeSYuantian Tang 0x00000006 0x0000004c 941571cebfeSYuantian Tang 0x00000007 0x00000053 942571cebfeSYuantian Tang 0x00000008 0x00000059 943571cebfeSYuantian Tang 0x00000009 0x00000060 944571cebfeSYuantian Tang 0x0000000a 0x00000066 945571cebfeSYuantian Tang 0x0000000b 0x0000006d 946571cebfeSYuantian Tang 947571cebfeSYuantian Tang 0x00010000 0x0000001c 948571cebfeSYuantian Tang 0x00010001 0x00000024 949571cebfeSYuantian Tang 0x00010002 0x0000002c 950571cebfeSYuantian Tang 0x00010003 0x00000035 951571cebfeSYuantian Tang 0x00010004 0x0000003d 952571cebfeSYuantian Tang 0x00010005 0x00000045 953571cebfeSYuantian Tang 0x00010006 0x0000004d 954961f8209SMichael Walle 0x00010007 0x00000055 955571cebfeSYuantian Tang 0x00010008 0x0000005e 956571cebfeSYuantian Tang 0x00010009 0x00000066 957571cebfeSYuantian Tang 0x0001000a 0x0000006e 958571cebfeSYuantian Tang 959571cebfeSYuantian Tang 0x00020000 0x00000018 960571cebfeSYuantian Tang 0x00020001 0x00000022 961571cebfeSYuantian Tang 0x00020002 0x0000002d 962571cebfeSYuantian Tang 0x00020003 0x00000038 963571cebfeSYuantian Tang 0x00020004 0x00000043 964571cebfeSYuantian Tang 0x00020005 0x0000004d 965571cebfeSYuantian Tang 0x00020006 0x00000058 966571cebfeSYuantian Tang 0x00020007 0x00000063 967571cebfeSYuantian Tang 0x00020008 0x0000006e 968571cebfeSYuantian Tang 969571cebfeSYuantian Tang 0x00030000 0x00000010 970571cebfeSYuantian Tang 0x00030001 0x0000001c 971571cebfeSYuantian Tang 0x00030002 0x00000029 972571cebfeSYuantian Tang 0x00030003 0x00000036 973571cebfeSYuantian Tang 0x00030004 0x00000042 974571cebfeSYuantian Tang 0x00030005 0x0000004f 975571cebfeSYuantian Tang 0x00030006 0x0000005b 976571cebfeSYuantian Tang 0x00030007 0x00000068>; 977571cebfeSYuantian Tang little-endian; 978571cebfeSYuantian Tang #thermal-sensor-cells = <1>; 979571cebfeSYuantian Tang }; 980571cebfeSYuantian Tang 9818897f325SBhaskar Upadhaya pcie@1f0000000 { /* Integrated Endpoint Root Complex */ 9828897f325SBhaskar Upadhaya compatible = "pci-host-ecam-generic"; 9838897f325SBhaskar Upadhaya reg = <0x01 0xf0000000 0x0 0x100000>; 9848897f325SBhaskar Upadhaya #address-cells = <3>; 9858897f325SBhaskar Upadhaya #size-cells = <2>; 9868897f325SBhaskar Upadhaya msi-parent = <&its>; 9878897f325SBhaskar Upadhaya device_type = "pci"; 9888897f325SBhaskar Upadhaya bus-range = <0x0 0x0>; 9898897f325SBhaskar Upadhaya dma-coherent; 9908897f325SBhaskar Upadhaya msi-map = <0 &its 0x17 0xe>; 9918897f325SBhaskar Upadhaya iommu-map = <0 &smmu 0x17 0xe>; 9928897f325SBhaskar Upadhaya /* PF0-6 BAR0 - non-prefetchable memory */ 9938897f325SBhaskar Upadhaya ranges = <0x82000000 0x0 0x00000000 0x1 0xf8000000 0x0 0x160000 9948897f325SBhaskar Upadhaya /* PF0-6 BAR2 - prefetchable memory */ 9958897f325SBhaskar Upadhaya 0xc2000000 0x0 0x00000000 0x1 0xf8160000 0x0 0x070000 9968897f325SBhaskar Upadhaya /* PF0: VF0-1 BAR0 - non-prefetchable memory */ 9978897f325SBhaskar Upadhaya 0x82000000 0x0 0x00000000 0x1 0xf81d0000 0x0 0x020000 9988897f325SBhaskar Upadhaya /* PF0: VF0-1 BAR2 - prefetchable memory */ 9998897f325SBhaskar Upadhaya 0xc2000000 0x0 0x00000000 0x1 0xf81f0000 0x0 0x020000 10008897f325SBhaskar Upadhaya /* PF1: VF0-1 BAR0 - non-prefetchable memory */ 10018897f325SBhaskar Upadhaya 0x82000000 0x0 0x00000000 0x1 0xf8210000 0x0 0x020000 10028897f325SBhaskar Upadhaya /* PF1: VF0-1 BAR2 - prefetchable memory */ 1003b1520d8bSClaudiu Manoil 0xc2000000 0x0 0x00000000 0x1 0xf8230000 0x0 0x020000 1004b1520d8bSClaudiu Manoil /* BAR4 (PF5) - non-prefetchable memory */ 1005b1520d8bSClaudiu Manoil 0x82000000 0x0 0x00000000 0x1 0xfc000000 0x0 0x400000>; 10068897f325SBhaskar Upadhaya 10078897f325SBhaskar Upadhaya enetc_port0: ethernet@0,0 { 10088897f325SBhaskar Upadhaya compatible = "fsl,enetc"; 10098897f325SBhaskar Upadhaya reg = <0x000000 0 0 0 0>; 10101a4bfe0fSVladimir Oltean status = "disabled"; 10118897f325SBhaskar Upadhaya }; 10121a4bfe0fSVladimir Oltean 10138897f325SBhaskar Upadhaya enetc_port1: ethernet@0,1 { 10148897f325SBhaskar Upadhaya compatible = "fsl,enetc"; 10158897f325SBhaskar Upadhaya reg = <0x000100 0 0 0 0>; 10161a4bfe0fSVladimir Oltean status = "disabled"; 10178897f325SBhaskar Upadhaya }; 10181a4bfe0fSVladimir Oltean 1019b1520d8bSClaudiu Manoil enetc_port2: ethernet@0,2 { 1020b1520d8bSClaudiu Manoil compatible = "fsl,enetc"; 1021b1520d8bSClaudiu Manoil reg = <0x000200 0 0 0 0>; 1022b1520d8bSClaudiu Manoil phy-mode = "internal"; 1023b1520d8bSClaudiu Manoil status = "disabled"; 1024b1520d8bSClaudiu Manoil 1025b1520d8bSClaudiu Manoil fixed-link { 10262c832fe4SVladimir Oltean speed = <2500>; 1027b1520d8bSClaudiu Manoil full-duplex; 1028b1520d8bSClaudiu Manoil }; 1029b1520d8bSClaudiu Manoil }; 1030b1520d8bSClaudiu Manoil 10318488d8e9SClaudiu Manoil enetc_mdio_pf3: mdio@0,3 { 10328488d8e9SClaudiu Manoil compatible = "fsl,enetc-mdio"; 10338488d8e9SClaudiu Manoil reg = <0x000300 0 0 0 0>; 10348488d8e9SClaudiu Manoil #address-cells = <1>; 10358488d8e9SClaudiu Manoil #size-cells = <0>; 10368488d8e9SClaudiu Manoil }; 10371a4bfe0fSVladimir Oltean 103849401003SY.b. Lu ethernet@0,4 { 103949401003SY.b. Lu compatible = "fsl,enetc-ptp"; 104049401003SY.b. Lu reg = <0x000400 0 0 0 0>; 104199314eb1SMichael Walle clocks = <&clockgen QORIQ_CLK_HWACCEL 3>; 104249401003SY.b. Lu little-endian; 1043ab84bad5SYangbo Lu fsl,extts-fifo; 104449401003SY.b. Lu }; 1045b1520d8bSClaudiu Manoil 1046630952e1SMichael Walle mscc_felix: ethernet-switch@0,5 { 1047b1520d8bSClaudiu Manoil reg = <0x000500 0 0 0 0>; 1048b1520d8bSClaudiu Manoil /* IEP INT_B */ 1049b1520d8bSClaudiu Manoil interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 1050630952e1SMichael Walle status = "disabled"; 1051b1520d8bSClaudiu Manoil 1052b1520d8bSClaudiu Manoil ports { 1053b1520d8bSClaudiu Manoil #address-cells = <1>; 1054b1520d8bSClaudiu Manoil #size-cells = <0>; 1055b1520d8bSClaudiu Manoil 1056b1520d8bSClaudiu Manoil /* External ports */ 1057b1520d8bSClaudiu Manoil mscc_felix_port0: port@0 { 1058b1520d8bSClaudiu Manoil reg = <0>; 1059b1520d8bSClaudiu Manoil status = "disabled"; 1060b1520d8bSClaudiu Manoil }; 1061b1520d8bSClaudiu Manoil 1062b1520d8bSClaudiu Manoil mscc_felix_port1: port@1 { 1063b1520d8bSClaudiu Manoil reg = <1>; 1064b1520d8bSClaudiu Manoil status = "disabled"; 1065b1520d8bSClaudiu Manoil }; 1066b1520d8bSClaudiu Manoil 1067b1520d8bSClaudiu Manoil mscc_felix_port2: port@2 { 1068b1520d8bSClaudiu Manoil reg = <2>; 1069b1520d8bSClaudiu Manoil status = "disabled"; 1070b1520d8bSClaudiu Manoil }; 1071b1520d8bSClaudiu Manoil 1072b1520d8bSClaudiu Manoil mscc_felix_port3: port@3 { 1073b1520d8bSClaudiu Manoil reg = <3>; 1074b1520d8bSClaudiu Manoil status = "disabled"; 1075b1520d8bSClaudiu Manoil }; 1076b1520d8bSClaudiu Manoil 1077b1520d8bSClaudiu Manoil /* Internal ports */ 1078b1520d8bSClaudiu Manoil mscc_felix_port4: port@4 { 1079b1520d8bSClaudiu Manoil reg = <4>; 1080b1520d8bSClaudiu Manoil phy-mode = "internal"; 1081b1520d8bSClaudiu Manoil status = "disabled"; 1082b1520d8bSClaudiu Manoil 1083b1520d8bSClaudiu Manoil fixed-link { 1084b1520d8bSClaudiu Manoil speed = <2500>; 1085b1520d8bSClaudiu Manoil full-duplex; 1086b1520d8bSClaudiu Manoil }; 1087b1520d8bSClaudiu Manoil }; 1088b1520d8bSClaudiu Manoil 1089b1520d8bSClaudiu Manoil mscc_felix_port5: port@5 { 1090b1520d8bSClaudiu Manoil reg = <5>; 1091b1520d8bSClaudiu Manoil phy-mode = "internal"; 1092b1520d8bSClaudiu Manoil status = "disabled"; 1093b1520d8bSClaudiu Manoil 1094b1520d8bSClaudiu Manoil fixed-link { 1095b1520d8bSClaudiu Manoil speed = <1000>; 1096b1520d8bSClaudiu Manoil full-duplex; 1097b1520d8bSClaudiu Manoil }; 1098b1520d8bSClaudiu Manoil }; 1099b1520d8bSClaudiu Manoil }; 1100b1520d8bSClaudiu Manoil }; 1101b1520d8bSClaudiu Manoil 1102b1520d8bSClaudiu Manoil enetc_port3: ethernet@0,6 { 1103b1520d8bSClaudiu Manoil compatible = "fsl,enetc"; 1104b1520d8bSClaudiu Manoil reg = <0x000600 0 0 0 0>; 1105b1520d8bSClaudiu Manoil phy-mode = "internal"; 1106b1520d8bSClaudiu Manoil status = "disabled"; 1107b1520d8bSClaudiu Manoil 1108b1520d8bSClaudiu Manoil fixed-link { 1109b1520d8bSClaudiu Manoil speed = <1000>; 1110b1520d8bSClaudiu Manoil full-duplex; 1111b1520d8bSClaudiu Manoil }; 11128897f325SBhaskar Upadhaya }; 1113dfee46f1SMichael Walle 1114dfee46f1SMichael Walle rcec@1f,0 { 1115dfee46f1SMichael Walle reg = <0x00f800 0 0 0 0>; 1116dfee46f1SMichael Walle /* IEP INT_A */ 1117dfee46f1SMichael Walle interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 1118dfee46f1SMichael Walle }; 11198897f325SBhaskar Upadhaya }; 1120791c88caSBiwen Li 1121b764dc6cSVladimir Oltean /* Integrated Endpoint Register Block */ 1122b764dc6cSVladimir Oltean ierb@1f0800000 { 1123b764dc6cSVladimir Oltean compatible = "fsl,ls1028a-enetc-ierb"; 1124b764dc6cSVladimir Oltean reg = <0x01 0xf0800000 0x0 0x10000>; 1125b764dc6cSVladimir Oltean }; 1126b764dc6cSVladimir Oltean 1127791c88caSBiwen Li rcpm: power-controller@1e34040 { 1128791c88caSBiwen Li compatible = "fsl,ls1028a-rcpm", "fsl,qoriq-rcpm-2.1+"; 1129791c88caSBiwen Li reg = <0x0 0x1e34040 0x0 0x1c>; 1130791c88caSBiwen Li #fsl,rcpm-wakeup-cells = <7>; 1131d9245428SBiwen Li little-endian; 1132791c88caSBiwen Li }; 1133791c88caSBiwen Li 1134791c88caSBiwen Li ftm_alarm0: timer@2800000 { 1135791c88caSBiwen Li compatible = "fsl,ls1028a-ftm-alarm"; 1136791c88caSBiwen Li reg = <0x0 0x2800000 0x0 0x10000>; 1137791c88caSBiwen Li fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0 0x0>; 1138791c88caSBiwen Li interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 1139791c88caSBiwen Li }; 11408897f325SBhaskar Upadhaya }; 11417f538f19SWen He 11427f538f19SWen He malidp0: display@f080000 { 11437f538f19SWen He compatible = "arm,mali-dp500"; 11447f538f19SWen He reg = <0x0 0xf080000 0x0 0x10000>; 11457f538f19SWen He interrupts = <0 222 IRQ_TYPE_LEVEL_HIGH>, 11467f538f19SWen He <0 223 IRQ_TYPE_LEVEL_HIGH>; 11477f538f19SWen He interrupt-names = "DE", "SE"; 114899314eb1SMichael Walle clocks = <&dpclk>, 114999314eb1SMichael Walle <&clockgen QORIQ_CLK_HWACCEL 2>, 115099314eb1SMichael Walle <&clockgen QORIQ_CLK_HWACCEL 2>, 115199314eb1SMichael Walle <&clockgen QORIQ_CLK_HWACCEL 2>; 11527f538f19SWen He clock-names = "pxlclk", "mclk", "aclk", "pclk"; 11537f538f19SWen He arm,malidp-output-port-lines = /bits/ 8 <8 8 8>; 11543a3f0608SWen He arm,malidp-arqos-value = <0xd000d000>; 11557f538f19SWen He 11567f538f19SWen He port { 11577f538f19SWen He dp0_out: endpoint { 11587f538f19SWen He 11597f538f19SWen He }; 11607f538f19SWen He }; 11617f538f19SWen He }; 11628897f325SBhaskar Upadhaya}; 1163