18897f325SBhaskar Upadhaya// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
28897f325SBhaskar Upadhaya/*
38897f325SBhaskar Upadhaya * Device Tree Include file for NXP Layerscape-1028A family SoC.
48897f325SBhaskar Upadhaya *
5f7d48ffcSWasim Khan * Copyright 2018-2020 NXP
68897f325SBhaskar Upadhaya *
78897f325SBhaskar Upadhaya * Harninder Rai <harninder.rai@nxp.com>
88897f325SBhaskar Upadhaya *
98897f325SBhaskar Upadhaya */
108897f325SBhaskar Upadhaya
1199314eb1SMichael Walle#include <dt-bindings/clock/fsl,qoriq-clockgen.h>
128897f325SBhaskar Upadhaya#include <dt-bindings/interrupt-controller/arm-gic.h>
138897f325SBhaskar Upadhaya#include <dt-bindings/thermal/thermal.h>
148897f325SBhaskar Upadhaya
158897f325SBhaskar Upadhaya/ {
168897f325SBhaskar Upadhaya	compatible = "fsl,ls1028a";
178897f325SBhaskar Upadhaya	interrupt-parent = <&gic>;
188897f325SBhaskar Upadhaya	#address-cells = <2>;
198897f325SBhaskar Upadhaya	#size-cells = <2>;
208897f325SBhaskar Upadhaya
218897f325SBhaskar Upadhaya	cpus {
228897f325SBhaskar Upadhaya		#address-cells = <1>;
238897f325SBhaskar Upadhaya		#size-cells = <0>;
248897f325SBhaskar Upadhaya
258897f325SBhaskar Upadhaya		cpu0: cpu@0 {
268897f325SBhaskar Upadhaya			device_type = "cpu";
278897f325SBhaskar Upadhaya			compatible = "arm,cortex-a72";
288897f325SBhaskar Upadhaya			reg = <0x0>;
298897f325SBhaskar Upadhaya			enable-method = "psci";
3099314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_CMUX 0>;
318897f325SBhaskar Upadhaya			next-level-cache = <&l2>;
3253f2ac9dSRan Wang			cpu-idle-states = <&CPU_PW20>;
33571cebfeSYuantian Tang			#cooling-cells = <2>;
348897f325SBhaskar Upadhaya		};
358897f325SBhaskar Upadhaya
368897f325SBhaskar Upadhaya		cpu1: cpu@1 {
378897f325SBhaskar Upadhaya			device_type = "cpu";
388897f325SBhaskar Upadhaya			compatible = "arm,cortex-a72";
398897f325SBhaskar Upadhaya			reg = <0x1>;
408897f325SBhaskar Upadhaya			enable-method = "psci";
4199314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_CMUX 0>;
428897f325SBhaskar Upadhaya			next-level-cache = <&l2>;
4353f2ac9dSRan Wang			cpu-idle-states = <&CPU_PW20>;
44571cebfeSYuantian Tang			#cooling-cells = <2>;
458897f325SBhaskar Upadhaya		};
468897f325SBhaskar Upadhaya
478897f325SBhaskar Upadhaya		l2: l2-cache {
488897f325SBhaskar Upadhaya			compatible = "cache";
493b450831SPierre Gondois			cache-level = <2>;
508897f325SBhaskar Upadhaya		};
518897f325SBhaskar Upadhaya	};
528897f325SBhaskar Upadhaya
538897f325SBhaskar Upadhaya	idle-states {
548897f325SBhaskar Upadhaya		/*
558897f325SBhaskar Upadhaya		 * PSCI node is not added default, U-boot will add missing
568897f325SBhaskar Upadhaya		 * parts if it determines to use PSCI.
578897f325SBhaskar Upadhaya		 */
589b631649SLinus Walleij		entry-method = "psci";
598897f325SBhaskar Upadhaya
6053f2ac9dSRan Wang		CPU_PW20: cpu-pw20 {
618897f325SBhaskar Upadhaya			  compatible = "arm,idle-state";
6253f2ac9dSRan Wang			  idle-state-name = "PW20";
6353f2ac9dSRan Wang			  arm,psci-suspend-param = <0x0>;
6453f2ac9dSRan Wang			  entry-latency-us = <2000>;
6553f2ac9dSRan Wang			  exit-latency-us = <2000>;
6653f2ac9dSRan Wang			  min-residency-us = <6000>;
678897f325SBhaskar Upadhaya		};
688897f325SBhaskar Upadhaya	};
698897f325SBhaskar Upadhaya
7071799672SBiwen Li	rtc_clk: rtc-clk {
7171799672SBiwen Li		compatible = "fixed-clock";
7271799672SBiwen Li		#clock-cells = <0>;
7371799672SBiwen Li		clock-frequency = <32768>;
7471799672SBiwen Li		clock-output-names = "rtc_clk";
7571799672SBiwen Li	};
7671799672SBiwen Li
777e71b854SVladimir Oltean	sysclk: sysclk {
788897f325SBhaskar Upadhaya		compatible = "fixed-clock";
798897f325SBhaskar Upadhaya		#clock-cells = <0>;
808897f325SBhaskar Upadhaya		clock-frequency = <100000000>;
818897f325SBhaskar Upadhaya		clock-output-names = "sysclk";
828897f325SBhaskar Upadhaya	};
838897f325SBhaskar Upadhaya
8481f36887SWen He	osc_27m: clock-osc-27m {
857f538f19SWen He		compatible = "fixed-clock";
867f538f19SWen He		#clock-cells = <0>;
877f538f19SWen He		clock-frequency = <27000000>;
8881f36887SWen He		clock-output-names = "phy_27m";
8981f36887SWen He	};
9081f36887SWen He
91f90931aeSMichael Walle	firmware {
92c67b761aSSahil Malhotra		optee: optee  {
93f90931aeSMichael Walle			compatible = "linaro,optee-tz";
94f90931aeSMichael Walle			method = "smc";
95f90931aeSMichael Walle			status = "disabled";
96f90931aeSMichael Walle		};
97f90931aeSMichael Walle	};
98f90931aeSMichael Walle
998897f325SBhaskar Upadhaya	reboot {
1008897f325SBhaskar Upadhaya		compatible = "syscon-reboot";
1013f0fb37bSMichael Walle		regmap = <&rst>;
1021653e3d4SMichael Walle		offset = <0>;
1038897f325SBhaskar Upadhaya		mask = <0x02>;
1048897f325SBhaskar Upadhaya	};
1058897f325SBhaskar Upadhaya
1068897f325SBhaskar Upadhaya	timer {
1078897f325SBhaskar Upadhaya		compatible = "arm,armv8-timer";
1088897f325SBhaskar Upadhaya		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
1098897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>,
1108897f325SBhaskar Upadhaya			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
1118897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>,
1128897f325SBhaskar Upadhaya			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) |
1138897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>,
1148897f325SBhaskar Upadhaya			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) |
1158897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>;
1168897f325SBhaskar Upadhaya	};
1178897f325SBhaskar Upadhaya
118b9eb314aSAlison Wang	pmu {
119b9eb314aSAlison Wang		compatible = "arm,cortex-a72-pmu";
120b9eb314aSAlison Wang		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
121b9eb314aSAlison Wang	};
122b9eb314aSAlison Wang
1238897f325SBhaskar Upadhaya	gic: interrupt-controller@6000000 {
1248897f325SBhaskar Upadhaya		compatible = "arm,gic-v3";
1258897f325SBhaskar Upadhaya		#address-cells = <2>;
1268897f325SBhaskar Upadhaya		#size-cells = <2>;
1278897f325SBhaskar Upadhaya		ranges;
1288897f325SBhaskar Upadhaya		reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */
1298897f325SBhaskar Upadhaya			<0x0 0x06040000 0 0x40000>; /* GIC Redistributor */
1308897f325SBhaskar Upadhaya		#interrupt-cells = <3>;
1318897f325SBhaskar Upadhaya		interrupt-controller;
1328897f325SBhaskar Upadhaya		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_RAW(0xf) |
1338897f325SBhaskar Upadhaya					 IRQ_TYPE_LEVEL_LOW)>;
1348897f325SBhaskar Upadhaya		its: gic-its@6020000 {
1358897f325SBhaskar Upadhaya			compatible = "arm,gic-v3-its";
1368897f325SBhaskar Upadhaya			msi-controller;
1378897f325SBhaskar Upadhaya			reg = <0x0 0x06020000 0 0x20000>;/* GIC Translater */
1388897f325SBhaskar Upadhaya		};
1398897f325SBhaskar Upadhaya	};
1408897f325SBhaskar Upadhaya
14168e36a42SFabio Estevam	thermal-zones {
1423269c178SYuantian Tang		ddr-controller {
14368e36a42SFabio Estevam			polling-delay-passive = <1000>;
14468e36a42SFabio Estevam			polling-delay = <5000>;
14568e36a42SFabio Estevam			thermal-sensors = <&tmu 0>;
14668e36a42SFabio Estevam
14768e36a42SFabio Estevam			trips {
1483269c178SYuantian Tang				ddr-ctrler-alert {
1493269c178SYuantian Tang					temperature = <85000>;
1503269c178SYuantian Tang					hysteresis = <2000>;
1513269c178SYuantian Tang					type = "passive";
1523269c178SYuantian Tang				};
1533269c178SYuantian Tang
1543269c178SYuantian Tang				ddr-ctrler-crit {
1553269c178SYuantian Tang					temperature = <95000>;
1563269c178SYuantian Tang					hysteresis = <2000>;
1573269c178SYuantian Tang					type = "critical";
1583269c178SYuantian Tang				};
1593269c178SYuantian Tang			};
1603269c178SYuantian Tang		};
1613269c178SYuantian Tang
1623269c178SYuantian Tang		core-cluster {
1633269c178SYuantian Tang			polling-delay-passive = <1000>;
1643269c178SYuantian Tang			polling-delay = <5000>;
1653269c178SYuantian Tang			thermal-sensors = <&tmu 1>;
1663269c178SYuantian Tang
1673269c178SYuantian Tang			trips {
16868e36a42SFabio Estevam				core_cluster_alert: core-cluster-alert {
16968e36a42SFabio Estevam					temperature = <85000>;
17068e36a42SFabio Estevam					hysteresis = <2000>;
17168e36a42SFabio Estevam					type = "passive";
17268e36a42SFabio Estevam				};
17368e36a42SFabio Estevam
17468e36a42SFabio Estevam				core_cluster_crit: core-cluster-crit {
17568e36a42SFabio Estevam					temperature = <95000>;
17668e36a42SFabio Estevam					hysteresis = <2000>;
17768e36a42SFabio Estevam					type = "critical";
17868e36a42SFabio Estevam				};
17968e36a42SFabio Estevam			};
18068e36a42SFabio Estevam
18168e36a42SFabio Estevam			cooling-maps {
18268e36a42SFabio Estevam				map0 {
18368e36a42SFabio Estevam					trip = <&core_cluster_alert>;
18468e36a42SFabio Estevam					cooling-device =
18568e36a42SFabio Estevam						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
18668e36a42SFabio Estevam						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
18768e36a42SFabio Estevam				};
18868e36a42SFabio Estevam			};
18968e36a42SFabio Estevam		};
19068e36a42SFabio Estevam	};
19168e36a42SFabio Estevam
1928897f325SBhaskar Upadhaya	soc: soc {
1938897f325SBhaskar Upadhaya		compatible = "simple-bus";
1948897f325SBhaskar Upadhaya		#address-cells = <2>;
1958897f325SBhaskar Upadhaya		#size-cells = <2>;
1968897f325SBhaskar Upadhaya		ranges;
1978897f325SBhaskar Upadhaya
1988897f325SBhaskar Upadhaya		ddr: memory-controller@1080000 {
1998897f325SBhaskar Upadhaya			compatible = "fsl,qoriq-memory-controller";
2008897f325SBhaskar Upadhaya			reg = <0x0 0x1080000 0x0 0x1000>;
201dabea675SMichael Walle			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
202dabea675SMichael Walle			little-endian;
2038897f325SBhaskar Upadhaya		};
2048897f325SBhaskar Upadhaya
2058897f325SBhaskar Upadhaya		dcfg: syscon@1e00000 {
20669c910d3SMichael Walle			#address-cells = <1>;
20769c910d3SMichael Walle			#size-cells = <1>;
20869c910d3SMichael Walle			compatible = "fsl,ls1028a-dcfg", "syscon", "simple-mfd";
2098897f325SBhaskar Upadhaya			reg = <0x0 0x1e00000 0x0 0x10000>;
21069c910d3SMichael Walle			ranges = <0x0 0x0 0x1e00000 0x10000>;
21133eae7fbSYinbo Zhu			little-endian;
21269c910d3SMichael Walle
21369c910d3SMichael Walle			fspi_clk: clock-controller@900 {
21469c910d3SMichael Walle				compatible = "fsl,ls1028a-flexspi-clk";
21569c910d3SMichael Walle				reg = <0x900 0x4>;
21669c910d3SMichael Walle				#clock-cells = <0>;
21769c910d3SMichael Walle				clocks = <&clockgen QORIQ_CLK_HWACCEL 0>;
21869c910d3SMichael Walle				clock-output-names = "fspi_clk";
21969c910d3SMichael Walle			};
2208897f325SBhaskar Upadhaya		};
2218897f325SBhaskar Upadhaya
2223f0fb37bSMichael Walle		rst: syscon@1e60000 {
2233f0fb37bSMichael Walle			compatible = "syscon";
2243f0fb37bSMichael Walle			reg = <0x0 0x1e60000 0x0 0x10000>;
2253f0fb37bSMichael Walle			little-endian;
2263f0fb37bSMichael Walle		};
2273f0fb37bSMichael Walle
2283c12e9daSSean Anderson		sfp: efuse@1e80000 {
229eba5bea8SMichael Walle			compatible = "fsl,ls1028a-sfp";
230eba5bea8SMichael Walle			reg = <0x0 0x1e80000 0x0 0x10000>;
2313c12e9daSSean Anderson			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
2323c12e9daSSean Anderson					    QORIQ_CLK_PLL_DIV(4)>;
2333c12e9daSSean Anderson			clock-names = "sfp";
234eba5bea8SMichael Walle			#address-cells = <1>;
235eba5bea8SMichael Walle			#size-cells = <1>;
236eba5bea8SMichael Walle
237eba5bea8SMichael Walle			ls1028a_uid: unique-id@1c {
238eba5bea8SMichael Walle				reg = <0x1c 0x8>;
239eba5bea8SMichael Walle			};
240eba5bea8SMichael Walle		};
241eba5bea8SMichael Walle
2428897f325SBhaskar Upadhaya		scfg: syscon@1fc0000 {
2438897f325SBhaskar Upadhaya			compatible = "fsl,ls1028a-scfg", "syscon";
2448897f325SBhaskar Upadhaya			reg = <0x0 0x1fc0000 0x0 0x10000>;
2458897f325SBhaskar Upadhaya			big-endian;
2468897f325SBhaskar Upadhaya		};
2478897f325SBhaskar Upadhaya
2488897f325SBhaskar Upadhaya		clockgen: clock-controller@1300000 {
2498897f325SBhaskar Upadhaya			compatible = "fsl,ls1028a-clockgen";
2508897f325SBhaskar Upadhaya			reg = <0x0 0x1300000 0x0 0xa0000>;
2518897f325SBhaskar Upadhaya			#clock-cells = <2>;
2528897f325SBhaskar Upadhaya			clocks = <&sysclk>;
2538897f325SBhaskar Upadhaya		};
2548897f325SBhaskar Upadhaya
2558897f325SBhaskar Upadhaya		i2c0: i2c@2000000 {
2568897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2578897f325SBhaskar Upadhaya			#address-cells = <1>;
2588897f325SBhaskar Upadhaya			#size-cells = <0>;
2598897f325SBhaskar Upadhaya			reg = <0x0 0x2000000 0x0 0x10000>;
2608897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
26199314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
26299314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
2638897f325SBhaskar Upadhaya			status = "disabled";
2648897f325SBhaskar Upadhaya		};
2658897f325SBhaskar Upadhaya
2668897f325SBhaskar Upadhaya		i2c1: i2c@2010000 {
2678897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2688897f325SBhaskar Upadhaya			#address-cells = <1>;
2698897f325SBhaskar Upadhaya			#size-cells = <0>;
2708897f325SBhaskar Upadhaya			reg = <0x0 0x2010000 0x0 0x10000>;
2718897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
27299314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
27399314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
2748897f325SBhaskar Upadhaya			status = "disabled";
2758897f325SBhaskar Upadhaya		};
2768897f325SBhaskar Upadhaya
2778897f325SBhaskar Upadhaya		i2c2: i2c@2020000 {
2788897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2798897f325SBhaskar Upadhaya			#address-cells = <1>;
2808897f325SBhaskar Upadhaya			#size-cells = <0>;
2818897f325SBhaskar Upadhaya			reg = <0x0 0x2020000 0x0 0x10000>;
2828897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
28399314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
28499314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
2858897f325SBhaskar Upadhaya			status = "disabled";
2868897f325SBhaskar Upadhaya		};
2878897f325SBhaskar Upadhaya
2888897f325SBhaskar Upadhaya		i2c3: i2c@2030000 {
2898897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2908897f325SBhaskar Upadhaya			#address-cells = <1>;
2918897f325SBhaskar Upadhaya			#size-cells = <0>;
2928897f325SBhaskar Upadhaya			reg = <0x0 0x2030000 0x0 0x10000>;
2938897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
29499314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
29599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
2968897f325SBhaskar Upadhaya			status = "disabled";
2978897f325SBhaskar Upadhaya		};
2988897f325SBhaskar Upadhaya
2998897f325SBhaskar Upadhaya		i2c4: i2c@2040000 {
3008897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
3018897f325SBhaskar Upadhaya			#address-cells = <1>;
3028897f325SBhaskar Upadhaya			#size-cells = <0>;
3038897f325SBhaskar Upadhaya			reg = <0x0 0x2040000 0x0 0x10000>;
3048897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
30599314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
30699314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
3078897f325SBhaskar Upadhaya			status = "disabled";
3088897f325SBhaskar Upadhaya		};
3098897f325SBhaskar Upadhaya
3108897f325SBhaskar Upadhaya		i2c5: i2c@2050000 {
3118897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
3128897f325SBhaskar Upadhaya			#address-cells = <1>;
3138897f325SBhaskar Upadhaya			#size-cells = <0>;
3148897f325SBhaskar Upadhaya			reg = <0x0 0x2050000 0x0 0x10000>;
3158897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
31699314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
31799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
3188897f325SBhaskar Upadhaya			status = "disabled";
3198897f325SBhaskar Upadhaya		};
3208897f325SBhaskar Upadhaya
3218897f325SBhaskar Upadhaya		i2c6: i2c@2060000 {
3228897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
3238897f325SBhaskar Upadhaya			#address-cells = <1>;
3248897f325SBhaskar Upadhaya			#size-cells = <0>;
3258897f325SBhaskar Upadhaya			reg = <0x0 0x2060000 0x0 0x10000>;
3268897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
32799314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
32899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
3298897f325SBhaskar Upadhaya			status = "disabled";
3308897f325SBhaskar Upadhaya		};
3318897f325SBhaskar Upadhaya
3328897f325SBhaskar Upadhaya		i2c7: i2c@2070000 {
3338897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
3348897f325SBhaskar Upadhaya			#address-cells = <1>;
3358897f325SBhaskar Upadhaya			#size-cells = <0>;
3368897f325SBhaskar Upadhaya			reg = <0x0 0x2070000 0x0 0x10000>;
3378897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
33899314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
33999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
3408897f325SBhaskar Upadhaya			status = "disabled";
3418897f325SBhaskar Upadhaya		};
3428897f325SBhaskar Upadhaya
343c77fae5bSAshish Kumar		fspi: spi@20c0000 {
344c77fae5bSAshish Kumar			compatible = "nxp,lx2160a-fspi";
345c77fae5bSAshish Kumar			#address-cells = <1>;
346c77fae5bSAshish Kumar			#size-cells = <0>;
347c77fae5bSAshish Kumar			reg = <0x0 0x20c0000 0x0 0x10000>,
348c77fae5bSAshish Kumar			      <0x0 0x20000000 0x0 0x10000000>;
349c77fae5bSAshish Kumar			reg-names = "fspi_base", "fspi_mmap";
350c77fae5bSAshish Kumar			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
35169c910d3SMichael Walle			clocks = <&fspi_clk>, <&fspi_clk>;
352c77fae5bSAshish Kumar			clock-names = "fspi_en", "fspi";
353c77fae5bSAshish Kumar			status = "disabled";
354c77fae5bSAshish Kumar		};
355c77fae5bSAshish Kumar
356c2d35adaSMichael Walle		dspi0: spi@2100000 {
357c2d35adaSMichael Walle			compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi";
358c2d35adaSMichael Walle			#address-cells = <1>;
359c2d35adaSMichael Walle			#size-cells = <0>;
360c2d35adaSMichael Walle			reg = <0x0 0x2100000 0x0 0x10000>;
361c2d35adaSMichael Walle			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
362c2d35adaSMichael Walle			clock-names = "dspi";
36399314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
36499314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
365dd12fa69SVladimir Oltean			dmas = <&edma0 0 62>, <&edma0 0 60>;
366dd12fa69SVladimir Oltean			dma-names = "tx", "rx";
367c2d35adaSMichael Walle			spi-num-chipselects = <4>;
368c2d35adaSMichael Walle			little-endian;
369c2d35adaSMichael Walle			status = "disabled";
370c2d35adaSMichael Walle		};
371c2d35adaSMichael Walle
372c2d35adaSMichael Walle		dspi1: spi@2110000 {
373c2d35adaSMichael Walle			compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi";
374c2d35adaSMichael Walle			#address-cells = <1>;
375c2d35adaSMichael Walle			#size-cells = <0>;
376c2d35adaSMichael Walle			reg = <0x0 0x2110000 0x0 0x10000>;
377c2d35adaSMichael Walle			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
378c2d35adaSMichael Walle			clock-names = "dspi";
37999314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
38099314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
381dd12fa69SVladimir Oltean			dmas = <&edma0 0 58>, <&edma0 0 56>;
382dd12fa69SVladimir Oltean			dma-names = "tx", "rx";
383c2d35adaSMichael Walle			spi-num-chipselects = <4>;
384c2d35adaSMichael Walle			little-endian;
385c2d35adaSMichael Walle			status = "disabled";
386c2d35adaSMichael Walle		};
387c2d35adaSMichael Walle
388c2d35adaSMichael Walle		dspi2: spi@2120000 {
389c2d35adaSMichael Walle			compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi";
390c2d35adaSMichael Walle			#address-cells = <1>;
391c2d35adaSMichael Walle			#size-cells = <0>;
392c2d35adaSMichael Walle			reg = <0x0 0x2120000 0x0 0x10000>;
393c2d35adaSMichael Walle			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
394c2d35adaSMichael Walle			clock-names = "dspi";
39599314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
39699314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
397dd12fa69SVladimir Oltean			dmas = <&edma0 0 54>, <&edma0 0 2>;
398dd12fa69SVladimir Oltean			dma-names = "tx", "rx";
399c2d35adaSMichael Walle			spi-num-chipselects = <3>;
400c2d35adaSMichael Walle			little-endian;
401c2d35adaSMichael Walle			status = "disabled";
402c2d35adaSMichael Walle		};
403c2d35adaSMichael Walle
404491d3a3fSAshish Kumar		esdhc: mmc@2140000 {
405491d3a3fSAshish Kumar			compatible = "fsl,ls1028a-esdhc", "fsl,esdhc";
406491d3a3fSAshish Kumar			reg = <0x0 0x2140000 0x0 0x10000>;
407491d3a3fSAshish Kumar			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
408491d3a3fSAshish Kumar			clock-frequency = <0>; /* fixed up by bootloader */
40999314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_HWACCEL 1>;
410491d3a3fSAshish Kumar			voltage-ranges = <1800 1800 3300 3300>;
411491d3a3fSAshish Kumar			sdhci,auto-cmd12;
412491d3a3fSAshish Kumar			little-endian;
413491d3a3fSAshish Kumar			bus-width = <4>;
414491d3a3fSAshish Kumar			status = "disabled";
415491d3a3fSAshish Kumar		};
416491d3a3fSAshish Kumar
417491d3a3fSAshish Kumar		esdhc1: mmc@2150000 {
418491d3a3fSAshish Kumar			compatible = "fsl,ls1028a-esdhc", "fsl,esdhc";
419491d3a3fSAshish Kumar			reg = <0x0 0x2150000 0x0 0x10000>;
420491d3a3fSAshish Kumar			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
421491d3a3fSAshish Kumar			clock-frequency = <0>; /* fixed up by bootloader */
42299314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_HWACCEL 1>;
4238b94aa31SMichael Walle			voltage-ranges = <1800 1800>;
424491d3a3fSAshish Kumar			sdhci,auto-cmd12;
4258b94aa31SMichael Walle			non-removable;
426491d3a3fSAshish Kumar			little-endian;
427491d3a3fSAshish Kumar			bus-width = <4>;
428491d3a3fSAshish Kumar			status = "disabled";
429491d3a3fSAshish Kumar		};
430491d3a3fSAshish Kumar
43104fa4f03SMichael Walle		can0: can@2180000 {
432c9e5ef8cSKuldeep Singh			compatible = "fsl,lx2160ar1-flexcan";
43304fa4f03SMichael Walle			reg = <0x0 0x2180000 0x0 0x10000>;
43404fa4f03SMichael Walle			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
435c9e5ef8cSKuldeep Singh			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
436c9e5ef8cSKuldeep Singh					    QORIQ_CLK_PLL_DIV(2)>,
437c9e5ef8cSKuldeep Singh				 <&clockgen QORIQ_CLK_PLATFORM_PLL
43899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
43904fa4f03SMichael Walle			clock-names = "ipg", "per";
44004fa4f03SMichael Walle			status = "disabled";
44104fa4f03SMichael Walle		};
44204fa4f03SMichael Walle
44304fa4f03SMichael Walle		can1: can@2190000 {
444c9e5ef8cSKuldeep Singh			compatible = "fsl,lx2160ar1-flexcan";
44504fa4f03SMichael Walle			reg = <0x0 0x2190000 0x0 0x10000>;
44604fa4f03SMichael Walle			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
447c9e5ef8cSKuldeep Singh			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
448c9e5ef8cSKuldeep Singh					    QORIQ_CLK_PLL_DIV(2)>,
449c9e5ef8cSKuldeep Singh				 <&clockgen QORIQ_CLK_PLATFORM_PLL
45099314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
45104fa4f03SMichael Walle			clock-names = "ipg", "per";
45204fa4f03SMichael Walle			status = "disabled";
45304fa4f03SMichael Walle		};
45404fa4f03SMichael Walle
4558897f325SBhaskar Upadhaya		duart0: serial@21c0500 {
4568897f325SBhaskar Upadhaya			compatible = "fsl,ns16550", "ns16550a";
4578897f325SBhaskar Upadhaya			reg = <0x00 0x21c0500 0x0 0x100>;
4588897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
45999314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
46099314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
4618897f325SBhaskar Upadhaya			status = "disabled";
4628897f325SBhaskar Upadhaya		};
4638897f325SBhaskar Upadhaya
4648897f325SBhaskar Upadhaya		duart1: serial@21c0600 {
4658897f325SBhaskar Upadhaya			compatible = "fsl,ns16550", "ns16550a";
4668897f325SBhaskar Upadhaya			reg = <0x00 0x21c0600 0x0 0x100>;
4678897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
46899314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
46999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
4708897f325SBhaskar Upadhaya			status = "disabled";
4718897f325SBhaskar Upadhaya		};
4728897f325SBhaskar Upadhaya
4732607d724SMichael Walle
4742607d724SMichael Walle		lpuart0: serial@2260000 {
4752607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
4762607d724SMichael Walle			reg = <0x0 0x2260000 0x0 0x1000>;
4772607d724SMichael Walle			interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>;
47899314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
47999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
4802607d724SMichael Walle			clock-names = "ipg";
4812607d724SMichael Walle			dma-names = "rx","tx";
4822607d724SMichael Walle			dmas = <&edma0 1 32>,
4832607d724SMichael Walle			       <&edma0 1 33>;
4842607d724SMichael Walle			status = "disabled";
4852607d724SMichael Walle		};
4862607d724SMichael Walle
4872607d724SMichael Walle		lpuart1: serial@2270000 {
4882607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
4892607d724SMichael Walle			reg = <0x0 0x2270000 0x0 0x1000>;
4902607d724SMichael Walle			interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>;
49199314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
49299314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
4932607d724SMichael Walle			clock-names = "ipg";
4942607d724SMichael Walle			dma-names = "rx","tx";
4952607d724SMichael Walle			dmas = <&edma0 1 30>,
4962607d724SMichael Walle			       <&edma0 1 31>;
4972607d724SMichael Walle			status = "disabled";
4982607d724SMichael Walle		};
4992607d724SMichael Walle
5002607d724SMichael Walle		lpuart2: serial@2280000 {
5012607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
5022607d724SMichael Walle			reg = <0x0 0x2280000 0x0 0x1000>;
5032607d724SMichael Walle			interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>;
50499314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
50599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
5062607d724SMichael Walle			clock-names = "ipg";
5072607d724SMichael Walle			dma-names = "rx","tx";
5082607d724SMichael Walle			dmas = <&edma0 1 28>,
5092607d724SMichael Walle			       <&edma0 1 29>;
5102607d724SMichael Walle			status = "disabled";
5112607d724SMichael Walle		};
5122607d724SMichael Walle
5132607d724SMichael Walle		lpuart3: serial@2290000 {
5142607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
5152607d724SMichael Walle			reg = <0x0 0x2290000 0x0 0x1000>;
5162607d724SMichael Walle			interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>;
51799314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
51899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
5192607d724SMichael Walle			clock-names = "ipg";
5202607d724SMichael Walle			dma-names = "rx","tx";
5212607d724SMichael Walle			dmas = <&edma0 1 26>,
5222607d724SMichael Walle			       <&edma0 1 27>;
5232607d724SMichael Walle			status = "disabled";
5242607d724SMichael Walle		};
5252607d724SMichael Walle
5262607d724SMichael Walle		lpuart4: serial@22a0000 {
5272607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
5282607d724SMichael Walle			reg = <0x0 0x22a0000 0x0 0x1000>;
5292607d724SMichael Walle			interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>;
53099314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
53199314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
5322607d724SMichael Walle			clock-names = "ipg";
5332607d724SMichael Walle			dma-names = "rx","tx";
5342607d724SMichael Walle			dmas = <&edma0 1 24>,
5352607d724SMichael Walle			       <&edma0 1 25>;
5362607d724SMichael Walle			status = "disabled";
5372607d724SMichael Walle		};
5382607d724SMichael Walle
5392607d724SMichael Walle		lpuart5: serial@22b0000 {
5402607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
5412607d724SMichael Walle			reg = <0x0 0x22b0000 0x0 0x1000>;
5422607d724SMichael Walle			interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>;
54399314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
54499314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
5452607d724SMichael Walle			clock-names = "ipg";
5462607d724SMichael Walle			dma-names = "rx","tx";
5472607d724SMichael Walle			dmas = <&edma0 1 22>,
5482607d724SMichael Walle			       <&edma0 1 23>;
5492607d724SMichael Walle			status = "disabled";
5502607d724SMichael Walle		};
5512607d724SMichael Walle
552f54f7be5SAlison Wang		edma0: dma-controller@22c0000 {
553f54f7be5SAlison Wang			#dma-cells = <2>;
554e0d7856eSMichael Walle			compatible = "fsl,ls1028a-edma", "fsl,vf610-edma";
555f54f7be5SAlison Wang			reg = <0x0 0x22c0000 0x0 0x10000>,
556f54f7be5SAlison Wang			      <0x0 0x22d0000 0x0 0x10000>,
557f54f7be5SAlison Wang			      <0x0 0x22e0000 0x0 0x10000>;
558f54f7be5SAlison Wang			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
559f54f7be5SAlison Wang				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
560f54f7be5SAlison Wang			interrupt-names = "edma-tx", "edma-err";
561f54f7be5SAlison Wang			dma-channels = <32>;
562f54f7be5SAlison Wang			clock-names = "dmamux0", "dmamux1";
56399314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
56499314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
56599314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
56699314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
567f54f7be5SAlison Wang		};
568f54f7be5SAlison Wang
5698897f325SBhaskar Upadhaya		gpio1: gpio@2300000 {
570f64697bdSSong Hui			compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio";
5718897f325SBhaskar Upadhaya			reg = <0x0 0x2300000 0x0 0x10000>;
5728897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
5738897f325SBhaskar Upadhaya			gpio-controller;
5748897f325SBhaskar Upadhaya			#gpio-cells = <2>;
5758897f325SBhaskar Upadhaya			interrupt-controller;
5768897f325SBhaskar Upadhaya			#interrupt-cells = <2>;
577f64697bdSSong Hui			little-endian;
5788897f325SBhaskar Upadhaya		};
5798897f325SBhaskar Upadhaya
5808897f325SBhaskar Upadhaya		gpio2: gpio@2310000 {
581f64697bdSSong Hui			compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio";
5828897f325SBhaskar Upadhaya			reg = <0x0 0x2310000 0x0 0x10000>;
5838897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
5848897f325SBhaskar Upadhaya			gpio-controller;
5858897f325SBhaskar Upadhaya			#gpio-cells = <2>;
5868897f325SBhaskar Upadhaya			interrupt-controller;
5878897f325SBhaskar Upadhaya			#interrupt-cells = <2>;
588f64697bdSSong Hui			little-endian;
5898897f325SBhaskar Upadhaya		};
5908897f325SBhaskar Upadhaya
5918897f325SBhaskar Upadhaya		gpio3: gpio@2320000 {
592f64697bdSSong Hui			compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio";
5938897f325SBhaskar Upadhaya			reg = <0x0 0x2320000 0x0 0x10000>;
5948897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
5958897f325SBhaskar Upadhaya			gpio-controller;
5968897f325SBhaskar Upadhaya			#gpio-cells = <2>;
5978897f325SBhaskar Upadhaya			interrupt-controller;
5988897f325SBhaskar Upadhaya			#interrupt-cells = <2>;
599f64697bdSSong Hui			little-endian;
6008897f325SBhaskar Upadhaya		};
6018897f325SBhaskar Upadhaya
602c92f56faSRan Wang		usb0: usb@3100000 {
603c92f56faSRan Wang			compatible = "fsl,ls1028a-dwc3", "snps,dwc3";
604c92f56faSRan Wang			reg = <0x0 0x3100000 0x0 0x10000>;
605c92f56faSRan Wang			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
606c92f56faSRan Wang			snps,dis_rxdet_inp3_quirk;
607c92f56faSRan Wang			snps,quirk-frame-length-adjustment = <0x20>;
608c92f56faSRan Wang			snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
60970293beaSMichael Walle			status = "disabled";
610c92f56faSRan Wang		};
611c92f56faSRan Wang
612c92f56faSRan Wang		usb1: usb@3110000 {
613c92f56faSRan Wang			compatible = "fsl,ls1028a-dwc3", "snps,dwc3";
614c92f56faSRan Wang			reg = <0x0 0x3110000 0x0 0x10000>;
615c92f56faSRan Wang			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
616c92f56faSRan Wang			snps,dis_rxdet_inp3_quirk;
617c92f56faSRan Wang			snps,quirk-frame-length-adjustment = <0x20>;
618c92f56faSRan Wang			snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
61970293beaSMichael Walle			status = "disabled";
6208897f325SBhaskar Upadhaya		};
6218897f325SBhaskar Upadhaya
6228897f325SBhaskar Upadhaya		sata: sata@3200000 {
6238897f325SBhaskar Upadhaya			compatible = "fsl,ls1028a-ahci";
6248897f325SBhaskar Upadhaya			reg = <0x0 0x3200000 0x0 0x10000>,
6253f3d7958SPeng Ma				<0x7 0x100520 0x0 0x4>;
6268897f325SBhaskar Upadhaya			reg-names = "ahci", "sata-ecc";
6278897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
62899314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
62999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
6308897f325SBhaskar Upadhaya			status = "disabled";
6318897f325SBhaskar Upadhaya		};
6328897f325SBhaskar Upadhaya
633f7d48ffcSWasim Khan		pcie1: pcie@3400000 {
634f6ff3f6dSXiaowei Bao			compatible = "fsl,ls1028a-pcie";
635ce87d936SZhen Lei			reg = <0x00 0x03400000 0x0 0x00100000>, /* controller registers */
636ce87d936SZhen Lei			      <0x80 0x00000000 0x0 0x00002000>; /* configuration space */
637f6ff3f6dSXiaowei Bao			reg-names = "regs", "config";
638f6ff3f6dSXiaowei Bao			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
639f6ff3f6dSXiaowei Bao				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
640f6ff3f6dSXiaowei Bao			interrupt-names = "pme", "aer";
641f6ff3f6dSXiaowei Bao			#address-cells = <3>;
642f6ff3f6dSXiaowei Bao			#size-cells = <2>;
643f6ff3f6dSXiaowei Bao			device_type = "pci";
644f6ff3f6dSXiaowei Bao			dma-coherent;
645f6ff3f6dSXiaowei Bao			num-viewport = <8>;
646f6ff3f6dSXiaowei Bao			bus-range = <0x0 0xff>;
647f6ff3f6dSXiaowei Bao			ranges = <0x81000000 0x0 0x00000000 0x80 0x00010000 0x0 0x00010000   /* downstream I/O */
648f6ff3f6dSXiaowei Bao				  0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
649f6ff3f6dSXiaowei Bao			msi-parent = <&its>;
650f6ff3f6dSXiaowei Bao			#interrupt-cells = <1>;
651f6ff3f6dSXiaowei Bao			interrupt-map-mask = <0 0 0 7>;
652f6ff3f6dSXiaowei Bao			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
653f6ff3f6dSXiaowei Bao					<0000 0 0 2 &gic 0 0 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
654f6ff3f6dSXiaowei Bao					<0000 0 0 3 &gic 0 0 GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
655f6ff3f6dSXiaowei Bao					<0000 0 0 4 &gic 0 0 GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
656f6ff3f6dSXiaowei Bao			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
657f6ff3f6dSXiaowei Bao			status = "disabled";
658f6ff3f6dSXiaowei Bao		};
659f6ff3f6dSXiaowei Bao
660e84e22c0SXiaowei Bao		pcie_ep1: pcie-ep@3400000 {
661e84e22c0SXiaowei Bao			compatible = "fsl,ls1028a-pcie-ep","fsl,ls-pcie-ep";
662e84e22c0SXiaowei Bao			reg = <0x00 0x03400000 0x0 0x00100000
663e84e22c0SXiaowei Bao			       0x80 0x00000000 0x8 0x00000000>;
664e84e22c0SXiaowei Bao			reg-names = "regs", "addr_space";
665e84e22c0SXiaowei Bao			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; /* PME interrupt */
666e84e22c0SXiaowei Bao			interrupt-names = "pme";
667e84e22c0SXiaowei Bao			num-ib-windows = <6>;
668e84e22c0SXiaowei Bao			num-ob-windows = <8>;
669e84e22c0SXiaowei Bao			status = "disabled";
670e84e22c0SXiaowei Bao		};
671e84e22c0SXiaowei Bao
672f7d48ffcSWasim Khan		pcie2: pcie@3500000 {
673f6ff3f6dSXiaowei Bao			compatible = "fsl,ls1028a-pcie";
674ce87d936SZhen Lei			reg = <0x00 0x03500000 0x0 0x00100000>, /* controller registers */
675ce87d936SZhen Lei			      <0x88 0x00000000 0x0 0x00002000>; /* configuration space */
676f6ff3f6dSXiaowei Bao			reg-names = "regs", "config";
677f6ff3f6dSXiaowei Bao			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
678f6ff3f6dSXiaowei Bao				     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
679f6ff3f6dSXiaowei Bao			interrupt-names = "pme", "aer";
680f6ff3f6dSXiaowei Bao			#address-cells = <3>;
681f6ff3f6dSXiaowei Bao			#size-cells = <2>;
682f6ff3f6dSXiaowei Bao			device_type = "pci";
683f6ff3f6dSXiaowei Bao			dma-coherent;
684f6ff3f6dSXiaowei Bao			num-viewport = <8>;
685f6ff3f6dSXiaowei Bao			bus-range = <0x0 0xff>;
686f6ff3f6dSXiaowei Bao			ranges = <0x81000000 0x0 0x00000000 0x88 0x00010000 0x0 0x00010000   /* downstream I/O */
687f6ff3f6dSXiaowei Bao				  0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
688f6ff3f6dSXiaowei Bao			msi-parent = <&its>;
689f6ff3f6dSXiaowei Bao			#interrupt-cells = <1>;
690f6ff3f6dSXiaowei Bao			interrupt-map-mask = <0 0 0 7>;
691f6ff3f6dSXiaowei Bao			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
692f6ff3f6dSXiaowei Bao					<0000 0 0 2 &gic 0 0 GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
693f6ff3f6dSXiaowei Bao					<0000 0 0 3 &gic 0 0 GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
694f6ff3f6dSXiaowei Bao					<0000 0 0 4 &gic 0 0 GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
695f6ff3f6dSXiaowei Bao			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
696f6ff3f6dSXiaowei Bao			status = "disabled";
697f6ff3f6dSXiaowei Bao		};
698f6ff3f6dSXiaowei Bao
699e84e22c0SXiaowei Bao		pcie_ep2: pcie-ep@3500000 {
700e84e22c0SXiaowei Bao			compatible = "fsl,ls1028a-pcie-ep","fsl,ls-pcie-ep";
701e84e22c0SXiaowei Bao			reg = <0x00 0x03500000 0x0 0x00100000
702e84e22c0SXiaowei Bao			       0x88 0x00000000 0x8 0x00000000>;
703e84e22c0SXiaowei Bao			reg-names = "regs", "addr_space";
704e84e22c0SXiaowei Bao			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; /* PME interrupt */
705e84e22c0SXiaowei Bao			interrupt-names = "pme";
706e84e22c0SXiaowei Bao			num-ib-windows = <6>;
707e84e22c0SXiaowei Bao			num-ob-windows = <8>;
708e84e22c0SXiaowei Bao			status = "disabled";
709e84e22c0SXiaowei Bao		};
710e84e22c0SXiaowei Bao
7118897f325SBhaskar Upadhaya		smmu: iommu@5000000 {
7128897f325SBhaskar Upadhaya			compatible = "arm,mmu-500";
7138897f325SBhaskar Upadhaya			reg = <0 0x5000000 0 0x800000>;
7148897f325SBhaskar Upadhaya			#global-interrupts = <8>;
7158897f325SBhaskar Upadhaya			#iommu-cells = <1>;
716*8720913fSVladimir Oltean			dma-coherent;
7178897f325SBhaskar Upadhaya			stream-match-mask = <0x7c00>;
7188897f325SBhaskar Upadhaya			/* global secure fault */
7198897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
7208897f325SBhaskar Upadhaya			/* combined secure interrupt */
7218897f325SBhaskar Upadhaya				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
7228897f325SBhaskar Upadhaya			/* global non-secure fault */
7238897f325SBhaskar Upadhaya				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
7248897f325SBhaskar Upadhaya			/* combined non-secure interrupt */
7258897f325SBhaskar Upadhaya				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
7268897f325SBhaskar Upadhaya			/* performance counter interrupts 0-7 */
7278897f325SBhaskar Upadhaya				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
7288897f325SBhaskar Upadhaya				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
7298897f325SBhaskar Upadhaya			/* per context interrupt, 64 interrupts */
7308897f325SBhaskar Upadhaya				     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
7318897f325SBhaskar Upadhaya				     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
7328897f325SBhaskar Upadhaya				     <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
7338897f325SBhaskar Upadhaya				     <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
7348897f325SBhaskar Upadhaya				     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
7358897f325SBhaskar Upadhaya				     <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
7368897f325SBhaskar Upadhaya				     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
7378897f325SBhaskar Upadhaya				     <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
7388897f325SBhaskar Upadhaya				     <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
7398897f325SBhaskar Upadhaya				     <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
7408897f325SBhaskar Upadhaya				     <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
7418897f325SBhaskar Upadhaya				     <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
7428897f325SBhaskar Upadhaya				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
7438897f325SBhaskar Upadhaya				     <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
7448897f325SBhaskar Upadhaya				     <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>,
7458897f325SBhaskar Upadhaya				     <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>,
7468897f325SBhaskar Upadhaya				     <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>,
7478897f325SBhaskar Upadhaya				     <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
7488897f325SBhaskar Upadhaya				     <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
7498897f325SBhaskar Upadhaya				     <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
7508897f325SBhaskar Upadhaya				     <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
7518897f325SBhaskar Upadhaya				     <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
7528897f325SBhaskar Upadhaya				     <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
7538897f325SBhaskar Upadhaya				     <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>,
7548897f325SBhaskar Upadhaya				     <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>,
7558897f325SBhaskar Upadhaya				     <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
7568897f325SBhaskar Upadhaya				     <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
7578897f325SBhaskar Upadhaya				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
7588897f325SBhaskar Upadhaya				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
7598897f325SBhaskar Upadhaya				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
7608897f325SBhaskar Upadhaya				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
7618897f325SBhaskar Upadhaya				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>;
7628897f325SBhaskar Upadhaya		};
763927d7f85SClaudiu Manoil
7641d0becabSHoria Geantă		crypto: crypto@8000000 {
7651d0becabSHoria Geantă			compatible = "fsl,sec-v5.0", "fsl,sec-v4.0";
7661d0becabSHoria Geantă			fsl,sec-era = <10>;
7671d0becabSHoria Geantă			#address-cells = <1>;
7681d0becabSHoria Geantă			#size-cells = <1>;
7691d0becabSHoria Geantă			ranges = <0x0 0x00 0x8000000 0x100000>;
7701d0becabSHoria Geantă			reg = <0x00 0x8000000 0x0 0x100000>;
7711d0becabSHoria Geantă			interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
7721d0becabSHoria Geantă			dma-coherent;
7731d0becabSHoria Geantă
7741d0becabSHoria Geantă			sec_jr0: jr@10000 {
7751d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
7761d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
7771d0becabSHoria Geantă				reg = <0x10000 0x10000>;
7781d0becabSHoria Geantă				interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
7791d0becabSHoria Geantă			};
7801d0becabSHoria Geantă
7811d0becabSHoria Geantă			sec_jr1: jr@20000 {
7821d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
7831d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
7841d0becabSHoria Geantă				reg = <0x20000 0x10000>;
7851d0becabSHoria Geantă				interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
7861d0becabSHoria Geantă			};
7871d0becabSHoria Geantă
7881d0becabSHoria Geantă			sec_jr2: jr@30000 {
7891d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
7901d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
7911d0becabSHoria Geantă				reg = <0x30000 0x10000>;
7921d0becabSHoria Geantă				interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
7931d0becabSHoria Geantă			};
7941d0becabSHoria Geantă
7951d0becabSHoria Geantă			sec_jr3: jr@40000 {
7961d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
7971d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
7981d0becabSHoria Geantă				reg = <0x40000 0x10000>;
7991d0becabSHoria Geantă				interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
8001d0becabSHoria Geantă			};
8011d0becabSHoria Geantă		};
8021d0becabSHoria Geantă
8037802f88dSPeng Ma		qdma: dma-controller@8380000 {
8047802f88dSPeng Ma			compatible = "fsl,ls1028a-qdma", "fsl,ls1021a-qdma";
8057802f88dSPeng Ma			reg = <0x0 0x8380000 0x0 0x1000>, /* Controller regs */
8067802f88dSPeng Ma			      <0x0 0x8390000 0x0 0x10000>, /* Status regs */
8077802f88dSPeng Ma			      <0x0 0x83a0000 0x0 0x40000>; /* Block regs */
8087802f88dSPeng Ma			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
8097802f88dSPeng Ma				     <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
8107802f88dSPeng Ma				     <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
8117802f88dSPeng Ma				     <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
8127802f88dSPeng Ma				     <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>;
8137802f88dSPeng Ma			interrupt-names = "qdma-error", "qdma-queue0",
8147802f88dSPeng Ma				"qdma-queue1", "qdma-queue2", "qdma-queue3";
8157802f88dSPeng Ma			dma-channels = <8>;
8167802f88dSPeng Ma			block-number = <1>;
8177802f88dSPeng Ma			block-offset = <0x10000>;
8187802f88dSPeng Ma			fsl,dma-queues = <2>;
8197802f88dSPeng Ma			status-sizes = <64>;
8207802f88dSPeng Ma			queue-sizes = <64 64>;
8217802f88dSPeng Ma		};
8227802f88dSPeng Ma
82357aa1bc7SChuanhua Han		cluster1_core0_watchdog: watchdog@c000000 {
82457aa1bc7SChuanhua Han			compatible = "arm,sp805", "arm,primecell";
82557aa1bc7SChuanhua Han			reg = <0x0 0xc000000 0x0 0x1000>;
82699314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
82799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(16)>,
82899314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
82999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(16)>;
830f2dc2359SAndre Przywara			clock-names = "wdog_clk", "apb_pclk";
83157aa1bc7SChuanhua Han		};
83257aa1bc7SChuanhua Han
83357aa1bc7SChuanhua Han		cluster1_core1_watchdog: watchdog@c010000 {
83457aa1bc7SChuanhua Han			compatible = "arm,sp805", "arm,primecell";
83557aa1bc7SChuanhua Han			reg = <0x0 0xc010000 0x0 0x1000>;
83699314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
83799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(16)>,
83899314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
83999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(16)>;
840f2dc2359SAndre Przywara			clock-names = "wdog_clk", "apb_pclk";
84157aa1bc7SChuanhua Han		};
84257aa1bc7SChuanhua Han
8437de87eaeSMichael Walle		malidp0: display@f080000 {
8447de87eaeSMichael Walle			compatible = "arm,mali-dp500";
8457de87eaeSMichael Walle			reg = <0x0 0xf080000 0x0 0x10000>;
8467de87eaeSMichael Walle			interrupts = <0 222 IRQ_TYPE_LEVEL_HIGH>,
8477de87eaeSMichael Walle				     <0 223 IRQ_TYPE_LEVEL_HIGH>;
8487de87eaeSMichael Walle			interrupt-names = "DE", "SE";
8497de87eaeSMichael Walle			clocks = <&dpclk>,
8507de87eaeSMichael Walle				 <&clockgen QORIQ_CLK_HWACCEL 2>,
8517de87eaeSMichael Walle				 <&clockgen QORIQ_CLK_HWACCEL 2>,
8527de87eaeSMichael Walle				 <&clockgen QORIQ_CLK_HWACCEL 2>;
8537de87eaeSMichael Walle			clock-names = "pxlclk", "mclk", "aclk", "pclk";
8547de87eaeSMichael Walle			arm,malidp-output-port-lines = /bits/ 8 <8 8 8>;
8557de87eaeSMichael Walle			arm,malidp-arqos-value = <0xd000d000>;
8567de87eaeSMichael Walle
8577de87eaeSMichael Walle			port {
8587de87eaeSMichael Walle				dpi0_out: endpoint {
8597de87eaeSMichael Walle
8607de87eaeSMichael Walle				};
8617de87eaeSMichael Walle			};
8627de87eaeSMichael Walle		};
8637de87eaeSMichael Walle
86455ca18c0SMichael Walle		gpu: gpu@f0c0000 {
86555ca18c0SMichael Walle			compatible = "vivante,gc";
86655ca18c0SMichael Walle			reg = <0x0 0xf0c0000 0x0 0x10000>;
86755ca18c0SMichael Walle			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>;
86855ca18c0SMichael Walle			clocks = <&clockgen QORIQ_CLK_HWACCEL 2>,
86955ca18c0SMichael Walle				 <&clockgen QORIQ_CLK_HWACCEL 2>,
87055ca18c0SMichael Walle				 <&clockgen QORIQ_CLK_HWACCEL 2>;
87155ca18c0SMichael Walle			clock-names = "core", "shader", "bus";
87255ca18c0SMichael Walle			#cooling-cells = <2>;
87355ca18c0SMichael Walle		};
87455ca18c0SMichael Walle
875f54f7be5SAlison Wang		sai1: audio-controller@f100000 {
876f54f7be5SAlison Wang			#sound-dai-cells = <0>;
877f54f7be5SAlison Wang			compatible = "fsl,vf610-sai";
878f54f7be5SAlison Wang			reg = <0x0 0xf100000 0x0 0x10000>;
879f54f7be5SAlison Wang			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
88099314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
88199314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
88299314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
88399314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
88499314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
88599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
88699314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
88799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
888f54f7be5SAlison Wang			clock-names = "bus", "mclk1", "mclk2", "mclk3";
889f54f7be5SAlison Wang			dma-names = "tx", "rx";
890f54f7be5SAlison Wang			dmas = <&edma0 1 4>,
891f54f7be5SAlison Wang			       <&edma0 1 3>;
8929c015e13SMichael Walle			fsl,sai-asynchronous;
893f54f7be5SAlison Wang			status = "disabled";
894f54f7be5SAlison Wang		};
895f54f7be5SAlison Wang
896f54f7be5SAlison Wang		sai2: audio-controller@f110000 {
897f54f7be5SAlison Wang			#sound-dai-cells = <0>;
898f54f7be5SAlison Wang			compatible = "fsl,vf610-sai";
899f54f7be5SAlison Wang			reg = <0x0 0xf110000 0x0 0x10000>;
900f54f7be5SAlison Wang			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
90199314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
90299314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
90399314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
90499314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
90599314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
90699314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
90799314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
90899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
909f54f7be5SAlison Wang			clock-names = "bus", "mclk1", "mclk2", "mclk3";
910f54f7be5SAlison Wang			dma-names = "tx", "rx";
911f54f7be5SAlison Wang			dmas = <&edma0 1 6>,
912f54f7be5SAlison Wang			       <&edma0 1 5>;
9139c015e13SMichael Walle			fsl,sai-asynchronous;
914f54f7be5SAlison Wang			status = "disabled";
915f54f7be5SAlison Wang		};
916f54f7be5SAlison Wang
917434f9cc1SMichael Walle		sai3: audio-controller@f120000 {
918434f9cc1SMichael Walle			#sound-dai-cells = <0>;
919434f9cc1SMichael Walle			compatible = "fsl,vf610-sai";
920434f9cc1SMichael Walle			reg = <0x0 0xf120000 0x0 0x10000>;
921434f9cc1SMichael Walle			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
92299314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
92399314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
92499314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
92599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
92699314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
92799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
92899314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
92999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
930434f9cc1SMichael Walle			clock-names = "bus", "mclk1", "mclk2", "mclk3";
931434f9cc1SMichael Walle			dma-names = "tx", "rx";
932434f9cc1SMichael Walle			dmas = <&edma0 1 8>,
933434f9cc1SMichael Walle			       <&edma0 1 7>;
9349c015e13SMichael Walle			fsl,sai-asynchronous;
935f54f7be5SAlison Wang			status = "disabled";
936f54f7be5SAlison Wang		};
937f54f7be5SAlison Wang
938f54f7be5SAlison Wang		sai4: audio-controller@f130000 {
939f54f7be5SAlison Wang			#sound-dai-cells = <0>;
940f54f7be5SAlison Wang			compatible = "fsl,vf610-sai";
941f54f7be5SAlison Wang			reg = <0x0 0xf130000 0x0 0x10000>;
942f54f7be5SAlison Wang			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
94399314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
94499314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
94599314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
94699314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
94799314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
94899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
94999314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
95099314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
951f54f7be5SAlison Wang			clock-names = "bus", "mclk1", "mclk2", "mclk3";
952f54f7be5SAlison Wang			dma-names = "tx", "rx";
953f54f7be5SAlison Wang			dmas = <&edma0 1 10>,
954f54f7be5SAlison Wang			       <&edma0 1 9>;
9559c015e13SMichael Walle			fsl,sai-asynchronous;
956f54f7be5SAlison Wang			status = "disabled";
957f54f7be5SAlison Wang		};
958f54f7be5SAlison Wang
959434f9cc1SMichael Walle		sai5: audio-controller@f140000 {
960434f9cc1SMichael Walle			#sound-dai-cells = <0>;
961434f9cc1SMichael Walle			compatible = "fsl,vf610-sai";
962434f9cc1SMichael Walle			reg = <0x0 0xf140000 0x0 0x10000>;
963434f9cc1SMichael Walle			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
96499314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
96599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
96699314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
96799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
96899314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
96999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
97099314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
97199314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
972434f9cc1SMichael Walle			clock-names = "bus", "mclk1", "mclk2", "mclk3";
973434f9cc1SMichael Walle			dma-names = "tx", "rx";
974434f9cc1SMichael Walle			dmas = <&edma0 1 12>,
975434f9cc1SMichael Walle			       <&edma0 1 11>;
9769c015e13SMichael Walle			fsl,sai-asynchronous;
977434f9cc1SMichael Walle			status = "disabled";
978434f9cc1SMichael Walle		};
979434f9cc1SMichael Walle
980434f9cc1SMichael Walle		sai6: audio-controller@f150000 {
981434f9cc1SMichael Walle			#sound-dai-cells = <0>;
982434f9cc1SMichael Walle			compatible = "fsl,vf610-sai";
983434f9cc1SMichael Walle			reg = <0x0 0xf150000 0x0 0x10000>;
984434f9cc1SMichael Walle			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
98599314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
98699314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
98799314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
98899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
98999314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
99099314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
99199314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
99299314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
993434f9cc1SMichael Walle			clock-names = "bus", "mclk1", "mclk2", "mclk3";
994434f9cc1SMichael Walle			dma-names = "tx", "rx";
995434f9cc1SMichael Walle			dmas = <&edma0 1 14>,
996434f9cc1SMichael Walle			       <&edma0 1 13>;
9979c015e13SMichael Walle			fsl,sai-asynchronous;
9988897f325SBhaskar Upadhaya			status = "disabled";
9998897f325SBhaskar Upadhaya		};
10008897f325SBhaskar Upadhaya
1001b4751afbSMichael Walle		dpclk: clock-controller@f1f0000 {
1002b4751afbSMichael Walle			compatible = "fsl,ls1028a-plldig";
1003b4751afbSMichael Walle			reg = <0x0 0xf1f0000 0x0 0x10000>;
1004b4751afbSMichael Walle			#clock-cells = <0>;
1005b4751afbSMichael Walle			clocks = <&osc_27m>;
1006b4751afbSMichael Walle		};
1007b4751afbSMichael Walle
10080b680963SFabio Estevam		tmu: tmu@1f80000 {
1009571cebfeSYuantian Tang			compatible = "fsl,qoriq-tmu";
1010571cebfeSYuantian Tang			reg = <0x0 0x1f80000 0x0 0x10000>;
1011571cebfeSYuantian Tang			interrupts = <0 23 0x4>;
1012571cebfeSYuantian Tang			fsl,tmu-range = <0xb0000 0xa0026 0x80048 0x70061>;
1013571cebfeSYuantian Tang			fsl,tmu-calibration = <0x00000000 0x00000024
1014571cebfeSYuantian Tang					       0x00000001 0x0000002b
1015571cebfeSYuantian Tang					       0x00000002 0x00000031
1016571cebfeSYuantian Tang					       0x00000003 0x00000038
1017571cebfeSYuantian Tang					       0x00000004 0x0000003f
1018571cebfeSYuantian Tang					       0x00000005 0x00000045
1019571cebfeSYuantian Tang					       0x00000006 0x0000004c
1020571cebfeSYuantian Tang					       0x00000007 0x00000053
1021571cebfeSYuantian Tang					       0x00000008 0x00000059
1022571cebfeSYuantian Tang					       0x00000009 0x00000060
1023571cebfeSYuantian Tang					       0x0000000a 0x00000066
1024571cebfeSYuantian Tang					       0x0000000b 0x0000006d
1025571cebfeSYuantian Tang
1026571cebfeSYuantian Tang					       0x00010000 0x0000001c
1027571cebfeSYuantian Tang					       0x00010001 0x00000024
1028571cebfeSYuantian Tang					       0x00010002 0x0000002c
1029571cebfeSYuantian Tang					       0x00010003 0x00000035
1030571cebfeSYuantian Tang					       0x00010004 0x0000003d
1031571cebfeSYuantian Tang					       0x00010005 0x00000045
1032571cebfeSYuantian Tang					       0x00010006 0x0000004d
1033961f8209SMichael Walle					       0x00010007 0x00000055
1034571cebfeSYuantian Tang					       0x00010008 0x0000005e
1035571cebfeSYuantian Tang					       0x00010009 0x00000066
1036571cebfeSYuantian Tang					       0x0001000a 0x0000006e
1037571cebfeSYuantian Tang
1038571cebfeSYuantian Tang					       0x00020000 0x00000018
1039571cebfeSYuantian Tang					       0x00020001 0x00000022
1040571cebfeSYuantian Tang					       0x00020002 0x0000002d
1041571cebfeSYuantian Tang					       0x00020003 0x00000038
1042571cebfeSYuantian Tang					       0x00020004 0x00000043
1043571cebfeSYuantian Tang					       0x00020005 0x0000004d
1044571cebfeSYuantian Tang					       0x00020006 0x00000058
1045571cebfeSYuantian Tang					       0x00020007 0x00000063
1046571cebfeSYuantian Tang					       0x00020008 0x0000006e
1047571cebfeSYuantian Tang
1048571cebfeSYuantian Tang					       0x00030000 0x00000010
1049571cebfeSYuantian Tang					       0x00030001 0x0000001c
1050571cebfeSYuantian Tang					       0x00030002 0x00000029
1051571cebfeSYuantian Tang					       0x00030003 0x00000036
1052571cebfeSYuantian Tang					       0x00030004 0x00000042
1053571cebfeSYuantian Tang					       0x00030005 0x0000004f
1054571cebfeSYuantian Tang					       0x00030006 0x0000005b
1055571cebfeSYuantian Tang					       0x00030007 0x00000068>;
1056571cebfeSYuantian Tang			little-endian;
1057571cebfeSYuantian Tang			#thermal-sensor-cells = <1>;
1058571cebfeSYuantian Tang		};
1059571cebfeSYuantian Tang
10608897f325SBhaskar Upadhaya		pcie@1f0000000 { /* Integrated Endpoint Root Complex */
10618897f325SBhaskar Upadhaya			compatible = "pci-host-ecam-generic";
10628897f325SBhaskar Upadhaya			reg = <0x01 0xf0000000 0x0 0x100000>;
10638897f325SBhaskar Upadhaya			#address-cells = <3>;
10648897f325SBhaskar Upadhaya			#size-cells = <2>;
10658897f325SBhaskar Upadhaya			msi-parent = <&its>;
10668897f325SBhaskar Upadhaya			device_type = "pci";
10678897f325SBhaskar Upadhaya			bus-range = <0x0 0x0>;
10688897f325SBhaskar Upadhaya			dma-coherent;
10698897f325SBhaskar Upadhaya			msi-map = <0 &its 0x17 0xe>;
10708897f325SBhaskar Upadhaya			iommu-map = <0 &smmu 0x17 0xe>;
10718897f325SBhaskar Upadhaya				  /* PF0-6 BAR0 - non-prefetchable memory */
10726bee93d9SKornel Duleba			ranges = <0x82000000 0x1 0xf8000000  0x1 0xf8000000  0x0 0x160000
10738897f325SBhaskar Upadhaya				  /* PF0-6 BAR2 - prefetchable memory */
10746bee93d9SKornel Duleba				  0xc2000000 0x1 0xf8160000  0x1 0xf8160000  0x0 0x070000
10758897f325SBhaskar Upadhaya				  /* PF0: VF0-1 BAR0 - non-prefetchable memory */
10766bee93d9SKornel Duleba				  0x82000000 0x1 0xf81d0000  0x1 0xf81d0000  0x0 0x020000
10778897f325SBhaskar Upadhaya				  /* PF0: VF0-1 BAR2 - prefetchable memory */
10786bee93d9SKornel Duleba				  0xc2000000 0x1 0xf81f0000  0x1 0xf81f0000  0x0 0x020000
10798897f325SBhaskar Upadhaya				  /* PF1: VF0-1 BAR0 - non-prefetchable memory */
10806bee93d9SKornel Duleba				  0x82000000 0x1 0xf8210000  0x1 0xf8210000  0x0 0x020000
10818897f325SBhaskar Upadhaya				  /* PF1: VF0-1 BAR2 - prefetchable memory */
10826bee93d9SKornel Duleba				  0xc2000000 0x1 0xf8230000  0x1 0xf8230000  0x0 0x020000
1083b1520d8bSClaudiu Manoil				  /* BAR4 (PF5) - non-prefetchable memory */
10846bee93d9SKornel Duleba				  0x82000000 0x1 0xfc000000  0x1 0xfc000000  0x0 0x400000>;
10858897f325SBhaskar Upadhaya
10868897f325SBhaskar Upadhaya			enetc_port0: ethernet@0,0 {
10878897f325SBhaskar Upadhaya				compatible = "fsl,enetc";
10888897f325SBhaskar Upadhaya				reg = <0x000000 0 0 0 0>;
10891a4bfe0fSVladimir Oltean				status = "disabled";
10908897f325SBhaskar Upadhaya			};
10911a4bfe0fSVladimir Oltean
10928897f325SBhaskar Upadhaya			enetc_port1: ethernet@0,1 {
10938897f325SBhaskar Upadhaya				compatible = "fsl,enetc";
10948897f325SBhaskar Upadhaya				reg = <0x000100 0 0 0 0>;
10951a4bfe0fSVladimir Oltean				status = "disabled";
10968897f325SBhaskar Upadhaya			};
10971a4bfe0fSVladimir Oltean
1098b1520d8bSClaudiu Manoil			enetc_port2: ethernet@0,2 {
1099b1520d8bSClaudiu Manoil				compatible = "fsl,enetc";
1100b1520d8bSClaudiu Manoil				reg = <0x000200 0 0 0 0>;
1101b1520d8bSClaudiu Manoil				phy-mode = "internal";
1102b1520d8bSClaudiu Manoil				status = "disabled";
1103b1520d8bSClaudiu Manoil
1104b1520d8bSClaudiu Manoil				fixed-link {
11052c832fe4SVladimir Oltean					speed = <2500>;
1106b1520d8bSClaudiu Manoil					full-duplex;
11078fcea7beSVladimir Oltean					pause;
1108b1520d8bSClaudiu Manoil				};
1109b1520d8bSClaudiu Manoil			};
1110b1520d8bSClaudiu Manoil
11118488d8e9SClaudiu Manoil			enetc_mdio_pf3: mdio@0,3 {
11128488d8e9SClaudiu Manoil				compatible = "fsl,enetc-mdio";
11138488d8e9SClaudiu Manoil				reg = <0x000300 0 0 0 0>;
11148488d8e9SClaudiu Manoil				#address-cells = <1>;
11158488d8e9SClaudiu Manoil				#size-cells = <0>;
11168488d8e9SClaudiu Manoil			};
11171a4bfe0fSVladimir Oltean
111849401003SY.b. Lu			ethernet@0,4 {
111949401003SY.b. Lu				compatible = "fsl,enetc-ptp";
112049401003SY.b. Lu				reg = <0x000400 0 0 0 0>;
112199314eb1SMichael Walle				clocks = <&clockgen QORIQ_CLK_HWACCEL 3>;
112249401003SY.b. Lu				little-endian;
1123ab84bad5SYangbo Lu				fsl,extts-fifo;
112449401003SY.b. Lu			};
1125b1520d8bSClaudiu Manoil
1126630952e1SMichael Walle			mscc_felix: ethernet-switch@0,5 {
1127b1520d8bSClaudiu Manoil				reg = <0x000500 0 0 0 0>;
1128b1520d8bSClaudiu Manoil				/* IEP INT_B */
1129b1520d8bSClaudiu Manoil				interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
1130630952e1SMichael Walle				status = "disabled";
1131b1520d8bSClaudiu Manoil
1132e426d63eSAlex Marginean				mscc_felix_ports: ports {
1133b1520d8bSClaudiu Manoil					#address-cells = <1>;
1134b1520d8bSClaudiu Manoil					#size-cells = <0>;
1135b1520d8bSClaudiu Manoil
1136b1520d8bSClaudiu Manoil					/* External ports */
1137b1520d8bSClaudiu Manoil					mscc_felix_port0: port@0 {
1138b1520d8bSClaudiu Manoil						reg = <0>;
1139b1520d8bSClaudiu Manoil						status = "disabled";
1140b1520d8bSClaudiu Manoil					};
1141b1520d8bSClaudiu Manoil
1142b1520d8bSClaudiu Manoil					mscc_felix_port1: port@1 {
1143b1520d8bSClaudiu Manoil						reg = <1>;
1144b1520d8bSClaudiu Manoil						status = "disabled";
1145b1520d8bSClaudiu Manoil					};
1146b1520d8bSClaudiu Manoil
1147b1520d8bSClaudiu Manoil					mscc_felix_port2: port@2 {
1148b1520d8bSClaudiu Manoil						reg = <2>;
1149b1520d8bSClaudiu Manoil						status = "disabled";
1150b1520d8bSClaudiu Manoil					};
1151b1520d8bSClaudiu Manoil
1152b1520d8bSClaudiu Manoil					mscc_felix_port3: port@3 {
1153b1520d8bSClaudiu Manoil						reg = <3>;
1154b1520d8bSClaudiu Manoil						status = "disabled";
1155b1520d8bSClaudiu Manoil					};
1156b1520d8bSClaudiu Manoil
1157b1520d8bSClaudiu Manoil					/* Internal ports */
1158b1520d8bSClaudiu Manoil					mscc_felix_port4: port@4 {
1159b1520d8bSClaudiu Manoil						reg = <4>;
1160b1520d8bSClaudiu Manoil						phy-mode = "internal";
1161b340ee02SVladimir Oltean						ethernet = <&enetc_port2>;
1162b1520d8bSClaudiu Manoil						status = "disabled";
1163b1520d8bSClaudiu Manoil
1164b1520d8bSClaudiu Manoil						fixed-link {
1165b1520d8bSClaudiu Manoil							speed = <2500>;
1166b1520d8bSClaudiu Manoil							full-duplex;
11678fcea7beSVladimir Oltean							pause;
1168b1520d8bSClaudiu Manoil						};
1169b1520d8bSClaudiu Manoil					};
1170b1520d8bSClaudiu Manoil
1171b1520d8bSClaudiu Manoil					mscc_felix_port5: port@5 {
1172b1520d8bSClaudiu Manoil						reg = <5>;
1173b1520d8bSClaudiu Manoil						phy-mode = "internal";
1174d72e3b4eSVladimir Oltean						ethernet = <&enetc_port3>;
1175b1520d8bSClaudiu Manoil						status = "disabled";
1176b1520d8bSClaudiu Manoil
1177b1520d8bSClaudiu Manoil						fixed-link {
1178b1520d8bSClaudiu Manoil							speed = <1000>;
1179b1520d8bSClaudiu Manoil							full-duplex;
11808fcea7beSVladimir Oltean							pause;
1181b1520d8bSClaudiu Manoil						};
1182b1520d8bSClaudiu Manoil					};
1183b1520d8bSClaudiu Manoil				};
1184b1520d8bSClaudiu Manoil			};
1185b1520d8bSClaudiu Manoil
1186b1520d8bSClaudiu Manoil			enetc_port3: ethernet@0,6 {
1187b1520d8bSClaudiu Manoil				compatible = "fsl,enetc";
1188b1520d8bSClaudiu Manoil				reg = <0x000600 0 0 0 0>;
1189b1520d8bSClaudiu Manoil				phy-mode = "internal";
1190b1520d8bSClaudiu Manoil				status = "disabled";
1191b1520d8bSClaudiu Manoil
1192b1520d8bSClaudiu Manoil				fixed-link {
1193b1520d8bSClaudiu Manoil					speed = <1000>;
1194b1520d8bSClaudiu Manoil					full-duplex;
11958fcea7beSVladimir Oltean					pause;
1196b1520d8bSClaudiu Manoil				};
11978897f325SBhaskar Upadhaya			};
1198dfee46f1SMichael Walle
1199dfee46f1SMichael Walle			rcec@1f,0 {
1200dfee46f1SMichael Walle				reg = <0x00f800 0 0 0 0>;
1201dfee46f1SMichael Walle				/* IEP INT_A */
1202dfee46f1SMichael Walle				interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
1203dfee46f1SMichael Walle			};
12048897f325SBhaskar Upadhaya		};
1205791c88caSBiwen Li
1206b764dc6cSVladimir Oltean		/* Integrated Endpoint Register Block */
1207b764dc6cSVladimir Oltean		ierb@1f0800000 {
1208b764dc6cSVladimir Oltean			compatible = "fsl,ls1028a-enetc-ierb";
1209b764dc6cSVladimir Oltean			reg = <0x01 0xf0800000 0x0 0x10000>;
1210b764dc6cSVladimir Oltean		};
1211b764dc6cSVladimir Oltean
121271799672SBiwen Li		pwm0: pwm@2800000 {
121371799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
121471799672SBiwen Li			#pwm-cells = <3>;
121571799672SBiwen Li			reg = <0x0 0x2800000 0x0 0x10000>;
121671799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
121771799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
121871799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
121971799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
122071799672SBiwen Li			status = "disabled";
122171799672SBiwen Li		};
122271799672SBiwen Li
122371799672SBiwen Li		pwm1: pwm@2810000 {
122471799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
122571799672SBiwen Li			#pwm-cells = <3>;
122671799672SBiwen Li			reg = <0x0 0x2810000 0x0 0x10000>;
122771799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
122871799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
122971799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
123071799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
123171799672SBiwen Li			status = "disabled";
123271799672SBiwen Li		};
123371799672SBiwen Li
123471799672SBiwen Li		pwm2: pwm@2820000 {
123571799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
123671799672SBiwen Li			#pwm-cells = <3>;
123771799672SBiwen Li			reg = <0x0 0x2820000 0x0 0x10000>;
123871799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
123971799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
124071799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
124171799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
124271799672SBiwen Li			status = "disabled";
124371799672SBiwen Li		};
124471799672SBiwen Li
124571799672SBiwen Li		pwm3: pwm@2830000 {
124671799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
124771799672SBiwen Li			#pwm-cells = <3>;
124871799672SBiwen Li			reg = <0x0 0x2830000 0x0 0x10000>;
124971799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
125071799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
125171799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
125271799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
125371799672SBiwen Li			status = "disabled";
125471799672SBiwen Li		};
125571799672SBiwen Li
125671799672SBiwen Li		pwm4: pwm@2840000 {
125771799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
125871799672SBiwen Li			#pwm-cells = <3>;
125971799672SBiwen Li			reg = <0x0 0x2840000 0x0 0x10000>;
126071799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
126171799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
126271799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
126371799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
126471799672SBiwen Li			status = "disabled";
126571799672SBiwen Li		};
126671799672SBiwen Li
126771799672SBiwen Li		pwm5: pwm@2850000 {
126871799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
126971799672SBiwen Li			#pwm-cells = <3>;
127071799672SBiwen Li			reg = <0x0 0x2850000 0x0 0x10000>;
127171799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
127271799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
127371799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
127471799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
127571799672SBiwen Li			status = "disabled";
127671799672SBiwen Li		};
127771799672SBiwen Li
127871799672SBiwen Li		pwm6: pwm@2860000 {
127971799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
128071799672SBiwen Li			#pwm-cells = <3>;
128171799672SBiwen Li			reg = <0x0 0x2860000 0x0 0x10000>;
128271799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
128371799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
128471799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
128571799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
128671799672SBiwen Li			status = "disabled";
128771799672SBiwen Li		};
128871799672SBiwen Li
128971799672SBiwen Li		pwm7: pwm@2870000 {
129071799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
129171799672SBiwen Li			#pwm-cells = <3>;
129271799672SBiwen Li			reg = <0x0 0x2870000 0x0 0x10000>;
129371799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
129471799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
129571799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
129671799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
129771799672SBiwen Li			status = "disabled";
129871799672SBiwen Li		};
129971799672SBiwen Li
1300791c88caSBiwen Li		rcpm: power-controller@1e34040 {
1301791c88caSBiwen Li			compatible = "fsl,ls1028a-rcpm", "fsl,qoriq-rcpm-2.1+";
1302791c88caSBiwen Li			reg = <0x0 0x1e34040 0x0 0x1c>;
1303791c88caSBiwen Li			#fsl,rcpm-wakeup-cells = <7>;
1304d9245428SBiwen Li			little-endian;
1305791c88caSBiwen Li		};
1306791c88caSBiwen Li
1307791c88caSBiwen Li		ftm_alarm0: timer@2800000 {
1308791c88caSBiwen Li			compatible = "fsl,ls1028a-ftm-alarm";
1309791c88caSBiwen Li			reg = <0x0 0x2800000 0x0 0x10000>;
1310791c88caSBiwen Li			fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0 0x0>;
1311791c88caSBiwen Li			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1312dd3d936aSBiwen Li			status = "disabled";
1313dd3d936aSBiwen Li		};
1314dd3d936aSBiwen Li
1315dd3d936aSBiwen Li		ftm_alarm1: timer@2810000 {
1316dd3d936aSBiwen Li			compatible = "fsl,ls1028a-ftm-alarm";
1317dd3d936aSBiwen Li			reg = <0x0 0x2810000 0x0 0x10000>;
1318dd3d936aSBiwen Li			fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0 0x0>;
1319dd3d936aSBiwen Li			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1320dd3d936aSBiwen Li			status = "disabled";
1321791c88caSBiwen Li		};
13228897f325SBhaskar Upadhaya	};
13237f538f19SWen He
13248897f325SBhaskar Upadhaya};
1325