18897f325SBhaskar Upadhaya// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
28897f325SBhaskar Upadhaya/*
38897f325SBhaskar Upadhaya * Device Tree Include file for NXP Layerscape-1028A family SoC.
48897f325SBhaskar Upadhaya *
5f7d48ffcSWasim Khan * Copyright 2018-2020 NXP
68897f325SBhaskar Upadhaya *
78897f325SBhaskar Upadhaya * Harninder Rai <harninder.rai@nxp.com>
88897f325SBhaskar Upadhaya *
98897f325SBhaskar Upadhaya */
108897f325SBhaskar Upadhaya
1199314eb1SMichael Walle#include <dt-bindings/clock/fsl,qoriq-clockgen.h>
128897f325SBhaskar Upadhaya#include <dt-bindings/interrupt-controller/arm-gic.h>
138897f325SBhaskar Upadhaya#include <dt-bindings/thermal/thermal.h>
148897f325SBhaskar Upadhaya
158897f325SBhaskar Upadhaya/ {
168897f325SBhaskar Upadhaya	compatible = "fsl,ls1028a";
178897f325SBhaskar Upadhaya	interrupt-parent = <&gic>;
188897f325SBhaskar Upadhaya	#address-cells = <2>;
198897f325SBhaskar Upadhaya	#size-cells = <2>;
208897f325SBhaskar Upadhaya
218897f325SBhaskar Upadhaya	cpus {
228897f325SBhaskar Upadhaya		#address-cells = <1>;
238897f325SBhaskar Upadhaya		#size-cells = <0>;
248897f325SBhaskar Upadhaya
258897f325SBhaskar Upadhaya		cpu0: cpu@0 {
268897f325SBhaskar Upadhaya			device_type = "cpu";
278897f325SBhaskar Upadhaya			compatible = "arm,cortex-a72";
288897f325SBhaskar Upadhaya			reg = <0x0>;
298897f325SBhaskar Upadhaya			enable-method = "psci";
3099314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_CMUX 0>;
318897f325SBhaskar Upadhaya			next-level-cache = <&l2>;
3253f2ac9dSRan Wang			cpu-idle-states = <&CPU_PW20>;
33571cebfeSYuantian Tang			#cooling-cells = <2>;
348897f325SBhaskar Upadhaya		};
358897f325SBhaskar Upadhaya
368897f325SBhaskar Upadhaya		cpu1: cpu@1 {
378897f325SBhaskar Upadhaya			device_type = "cpu";
388897f325SBhaskar Upadhaya			compatible = "arm,cortex-a72";
398897f325SBhaskar Upadhaya			reg = <0x1>;
408897f325SBhaskar Upadhaya			enable-method = "psci";
4199314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_CMUX 0>;
428897f325SBhaskar Upadhaya			next-level-cache = <&l2>;
4353f2ac9dSRan Wang			cpu-idle-states = <&CPU_PW20>;
44571cebfeSYuantian Tang			#cooling-cells = <2>;
458897f325SBhaskar Upadhaya		};
468897f325SBhaskar Upadhaya
478897f325SBhaskar Upadhaya		l2: l2-cache {
488897f325SBhaskar Upadhaya			compatible = "cache";
498897f325SBhaskar Upadhaya		};
508897f325SBhaskar Upadhaya	};
518897f325SBhaskar Upadhaya
528897f325SBhaskar Upadhaya	idle-states {
538897f325SBhaskar Upadhaya		/*
548897f325SBhaskar Upadhaya		 * PSCI node is not added default, U-boot will add missing
558897f325SBhaskar Upadhaya		 * parts if it determines to use PSCI.
568897f325SBhaskar Upadhaya		 */
579b631649SLinus Walleij		entry-method = "psci";
588897f325SBhaskar Upadhaya
5953f2ac9dSRan Wang		CPU_PW20: cpu-pw20 {
608897f325SBhaskar Upadhaya			  compatible = "arm,idle-state";
6153f2ac9dSRan Wang			  idle-state-name = "PW20";
6253f2ac9dSRan Wang			  arm,psci-suspend-param = <0x0>;
6353f2ac9dSRan Wang			  entry-latency-us = <2000>;
6453f2ac9dSRan Wang			  exit-latency-us = <2000>;
6553f2ac9dSRan Wang			  min-residency-us = <6000>;
668897f325SBhaskar Upadhaya		};
678897f325SBhaskar Upadhaya	};
688897f325SBhaskar Upadhaya
6971799672SBiwen Li	rtc_clk: rtc-clk {
7071799672SBiwen Li		compatible = "fixed-clock";
7171799672SBiwen Li		#clock-cells = <0>;
7271799672SBiwen Li		clock-frequency = <32768>;
7371799672SBiwen Li		clock-output-names = "rtc_clk";
7471799672SBiwen Li	};
7571799672SBiwen Li
767e71b854SVladimir Oltean	sysclk: sysclk {
778897f325SBhaskar Upadhaya		compatible = "fixed-clock";
788897f325SBhaskar Upadhaya		#clock-cells = <0>;
798897f325SBhaskar Upadhaya		clock-frequency = <100000000>;
808897f325SBhaskar Upadhaya		clock-output-names = "sysclk";
818897f325SBhaskar Upadhaya	};
828897f325SBhaskar Upadhaya
8381f36887SWen He	osc_27m: clock-osc-27m {
847f538f19SWen He		compatible = "fixed-clock";
857f538f19SWen He		#clock-cells = <0>;
867f538f19SWen He		clock-frequency = <27000000>;
8781f36887SWen He		clock-output-names = "phy_27m";
8881f36887SWen He	};
8981f36887SWen He
90f90931aeSMichael Walle	firmware {
91c67b761aSSahil Malhotra		optee: optee  {
92f90931aeSMichael Walle			compatible = "linaro,optee-tz";
93f90931aeSMichael Walle			method = "smc";
94f90931aeSMichael Walle			status = "disabled";
95f90931aeSMichael Walle		};
96f90931aeSMichael Walle	};
97f90931aeSMichael Walle
988897f325SBhaskar Upadhaya	reboot {
998897f325SBhaskar Upadhaya		compatible ="syscon-reboot";
1003f0fb37bSMichael Walle		regmap = <&rst>;
1011653e3d4SMichael Walle		offset = <0>;
1028897f325SBhaskar Upadhaya		mask = <0x02>;
1038897f325SBhaskar Upadhaya	};
1048897f325SBhaskar Upadhaya
1058897f325SBhaskar Upadhaya	timer {
1068897f325SBhaskar Upadhaya		compatible = "arm,armv8-timer";
1078897f325SBhaskar Upadhaya		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
1088897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>,
1098897f325SBhaskar Upadhaya			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
1108897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>,
1118897f325SBhaskar Upadhaya			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) |
1128897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>,
1138897f325SBhaskar Upadhaya			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) |
1148897f325SBhaskar Upadhaya					  IRQ_TYPE_LEVEL_LOW)>;
1158897f325SBhaskar Upadhaya	};
1168897f325SBhaskar Upadhaya
117b9eb314aSAlison Wang	pmu {
118b9eb314aSAlison Wang		compatible = "arm,cortex-a72-pmu";
119b9eb314aSAlison Wang		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
120b9eb314aSAlison Wang	};
121b9eb314aSAlison Wang
1228897f325SBhaskar Upadhaya	gic: interrupt-controller@6000000 {
1238897f325SBhaskar Upadhaya		compatible= "arm,gic-v3";
1248897f325SBhaskar Upadhaya		#address-cells = <2>;
1258897f325SBhaskar Upadhaya		#size-cells = <2>;
1268897f325SBhaskar Upadhaya		ranges;
1278897f325SBhaskar Upadhaya		reg= <0x0 0x06000000 0 0x10000>, /* GIC Dist */
1288897f325SBhaskar Upadhaya			<0x0 0x06040000 0 0x40000>; /* GIC Redistributor */
1298897f325SBhaskar Upadhaya		#interrupt-cells= <3>;
1308897f325SBhaskar Upadhaya		interrupt-controller;
1318897f325SBhaskar Upadhaya		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_RAW(0xf) |
1328897f325SBhaskar Upadhaya					 IRQ_TYPE_LEVEL_LOW)>;
1338897f325SBhaskar Upadhaya		its: gic-its@6020000 {
1348897f325SBhaskar Upadhaya			compatible = "arm,gic-v3-its";
1358897f325SBhaskar Upadhaya			msi-controller;
1368897f325SBhaskar Upadhaya			reg = <0x0 0x06020000 0 0x20000>;/* GIC Translater */
1378897f325SBhaskar Upadhaya		};
1388897f325SBhaskar Upadhaya	};
1398897f325SBhaskar Upadhaya
14068e36a42SFabio Estevam	thermal-zones {
1413269c178SYuantian Tang		ddr-controller {
14268e36a42SFabio Estevam			polling-delay-passive = <1000>;
14368e36a42SFabio Estevam			polling-delay = <5000>;
14468e36a42SFabio Estevam			thermal-sensors = <&tmu 0>;
14568e36a42SFabio Estevam
14668e36a42SFabio Estevam			trips {
1473269c178SYuantian Tang				ddr-ctrler-alert {
1483269c178SYuantian Tang					temperature = <85000>;
1493269c178SYuantian Tang					hysteresis = <2000>;
1503269c178SYuantian Tang					type = "passive";
1513269c178SYuantian Tang				};
1523269c178SYuantian Tang
1533269c178SYuantian Tang				ddr-ctrler-crit {
1543269c178SYuantian Tang					temperature = <95000>;
1553269c178SYuantian Tang					hysteresis = <2000>;
1563269c178SYuantian Tang					type = "critical";
1573269c178SYuantian Tang				};
1583269c178SYuantian Tang			};
1593269c178SYuantian Tang		};
1603269c178SYuantian Tang
1613269c178SYuantian Tang		core-cluster {
1623269c178SYuantian Tang			polling-delay-passive = <1000>;
1633269c178SYuantian Tang			polling-delay = <5000>;
1643269c178SYuantian Tang			thermal-sensors = <&tmu 1>;
1653269c178SYuantian Tang
1663269c178SYuantian Tang			trips {
16768e36a42SFabio Estevam				core_cluster_alert: core-cluster-alert {
16868e36a42SFabio Estevam					temperature = <85000>;
16968e36a42SFabio Estevam					hysteresis = <2000>;
17068e36a42SFabio Estevam					type = "passive";
17168e36a42SFabio Estevam				};
17268e36a42SFabio Estevam
17368e36a42SFabio Estevam				core_cluster_crit: core-cluster-crit {
17468e36a42SFabio Estevam					temperature = <95000>;
17568e36a42SFabio Estevam					hysteresis = <2000>;
17668e36a42SFabio Estevam					type = "critical";
17768e36a42SFabio Estevam				};
17868e36a42SFabio Estevam			};
17968e36a42SFabio Estevam
18068e36a42SFabio Estevam			cooling-maps {
18168e36a42SFabio Estevam				map0 {
18268e36a42SFabio Estevam					trip = <&core_cluster_alert>;
18368e36a42SFabio Estevam					cooling-device =
18468e36a42SFabio Estevam						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
18568e36a42SFabio Estevam						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
18668e36a42SFabio Estevam				};
18768e36a42SFabio Estevam			};
18868e36a42SFabio Estevam		};
18968e36a42SFabio Estevam	};
19068e36a42SFabio Estevam
1918897f325SBhaskar Upadhaya	soc: soc {
1928897f325SBhaskar Upadhaya		compatible = "simple-bus";
1938897f325SBhaskar Upadhaya		#address-cells = <2>;
1948897f325SBhaskar Upadhaya		#size-cells = <2>;
1958897f325SBhaskar Upadhaya		ranges;
1968897f325SBhaskar Upadhaya
1978897f325SBhaskar Upadhaya		ddr: memory-controller@1080000 {
1988897f325SBhaskar Upadhaya			compatible = "fsl,qoriq-memory-controller";
1998897f325SBhaskar Upadhaya			reg = <0x0 0x1080000 0x0 0x1000>;
200dabea675SMichael Walle			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
201dabea675SMichael Walle			little-endian;
2028897f325SBhaskar Upadhaya		};
2038897f325SBhaskar Upadhaya
2048897f325SBhaskar Upadhaya		dcfg: syscon@1e00000 {
20569c910d3SMichael Walle			#address-cells = <1>;
20669c910d3SMichael Walle			#size-cells = <1>;
20769c910d3SMichael Walle			compatible = "fsl,ls1028a-dcfg", "syscon", "simple-mfd";
2088897f325SBhaskar Upadhaya			reg = <0x0 0x1e00000 0x0 0x10000>;
20969c910d3SMichael Walle			ranges = <0x0 0x0 0x1e00000 0x10000>;
21033eae7fbSYinbo Zhu			little-endian;
21169c910d3SMichael Walle
21269c910d3SMichael Walle			fspi_clk: clock-controller@900 {
21369c910d3SMichael Walle				compatible = "fsl,ls1028a-flexspi-clk";
21469c910d3SMichael Walle				reg = <0x900 0x4>;
21569c910d3SMichael Walle				#clock-cells = <0>;
21669c910d3SMichael Walle				clocks = <&clockgen QORIQ_CLK_HWACCEL 0>;
21769c910d3SMichael Walle				clock-output-names = "fspi_clk";
21869c910d3SMichael Walle			};
2198897f325SBhaskar Upadhaya		};
2208897f325SBhaskar Upadhaya
2213f0fb37bSMichael Walle		rst: syscon@1e60000 {
2223f0fb37bSMichael Walle			compatible = "syscon";
2233f0fb37bSMichael Walle			reg = <0x0 0x1e60000 0x0 0x10000>;
2243f0fb37bSMichael Walle			little-endian;
2253f0fb37bSMichael Walle		};
2263f0fb37bSMichael Walle
227*3c12e9daSSean Anderson		sfp: efuse@1e80000 {
228eba5bea8SMichael Walle			compatible = "fsl,ls1028a-sfp";
229eba5bea8SMichael Walle			reg = <0x0 0x1e80000 0x0 0x10000>;
230*3c12e9daSSean Anderson			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
231*3c12e9daSSean Anderson					    QORIQ_CLK_PLL_DIV(4)>;
232*3c12e9daSSean Anderson			clock-names = "sfp";
233eba5bea8SMichael Walle			#address-cells = <1>;
234eba5bea8SMichael Walle			#size-cells = <1>;
235eba5bea8SMichael Walle
236eba5bea8SMichael Walle			ls1028a_uid: unique-id@1c {
237eba5bea8SMichael Walle				reg = <0x1c 0x8>;
238eba5bea8SMichael Walle			};
239eba5bea8SMichael Walle		};
240eba5bea8SMichael Walle
2418897f325SBhaskar Upadhaya		scfg: syscon@1fc0000 {
2428897f325SBhaskar Upadhaya			compatible = "fsl,ls1028a-scfg", "syscon";
2438897f325SBhaskar Upadhaya			reg = <0x0 0x1fc0000 0x0 0x10000>;
2448897f325SBhaskar Upadhaya			big-endian;
2458897f325SBhaskar Upadhaya		};
2468897f325SBhaskar Upadhaya
2478897f325SBhaskar Upadhaya		clockgen: clock-controller@1300000 {
2488897f325SBhaskar Upadhaya			compatible = "fsl,ls1028a-clockgen";
2498897f325SBhaskar Upadhaya			reg = <0x0 0x1300000 0x0 0xa0000>;
2508897f325SBhaskar Upadhaya			#clock-cells = <2>;
2518897f325SBhaskar Upadhaya			clocks = <&sysclk>;
2528897f325SBhaskar Upadhaya		};
2538897f325SBhaskar Upadhaya
2548897f325SBhaskar Upadhaya		i2c0: i2c@2000000 {
2558897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2568897f325SBhaskar Upadhaya			#address-cells = <1>;
2578897f325SBhaskar Upadhaya			#size-cells = <0>;
2588897f325SBhaskar Upadhaya			reg = <0x0 0x2000000 0x0 0x10000>;
2598897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
26099314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
26199314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
2628897f325SBhaskar Upadhaya			status = "disabled";
2638897f325SBhaskar Upadhaya		};
2648897f325SBhaskar Upadhaya
2658897f325SBhaskar Upadhaya		i2c1: i2c@2010000 {
2668897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2678897f325SBhaskar Upadhaya			#address-cells = <1>;
2688897f325SBhaskar Upadhaya			#size-cells = <0>;
2698897f325SBhaskar Upadhaya			reg = <0x0 0x2010000 0x0 0x10000>;
2708897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
27199314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
27299314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
2738897f325SBhaskar Upadhaya			status = "disabled";
2748897f325SBhaskar Upadhaya		};
2758897f325SBhaskar Upadhaya
2768897f325SBhaskar Upadhaya		i2c2: i2c@2020000 {
2778897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2788897f325SBhaskar Upadhaya			#address-cells = <1>;
2798897f325SBhaskar Upadhaya			#size-cells = <0>;
2808897f325SBhaskar Upadhaya			reg = <0x0 0x2020000 0x0 0x10000>;
2818897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
28299314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
28399314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
2848897f325SBhaskar Upadhaya			status = "disabled";
2858897f325SBhaskar Upadhaya		};
2868897f325SBhaskar Upadhaya
2878897f325SBhaskar Upadhaya		i2c3: i2c@2030000 {
2888897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
2898897f325SBhaskar Upadhaya			#address-cells = <1>;
2908897f325SBhaskar Upadhaya			#size-cells = <0>;
2918897f325SBhaskar Upadhaya			reg = <0x0 0x2030000 0x0 0x10000>;
2928897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
29399314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
29499314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
2958897f325SBhaskar Upadhaya			status = "disabled";
2968897f325SBhaskar Upadhaya		};
2978897f325SBhaskar Upadhaya
2988897f325SBhaskar Upadhaya		i2c4: i2c@2040000 {
2998897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
3008897f325SBhaskar Upadhaya			#address-cells = <1>;
3018897f325SBhaskar Upadhaya			#size-cells = <0>;
3028897f325SBhaskar Upadhaya			reg = <0x0 0x2040000 0x0 0x10000>;
3038897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
30499314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
30599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
3068897f325SBhaskar Upadhaya			status = "disabled";
3078897f325SBhaskar Upadhaya		};
3088897f325SBhaskar Upadhaya
3098897f325SBhaskar Upadhaya		i2c5: i2c@2050000 {
3108897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
3118897f325SBhaskar Upadhaya			#address-cells = <1>;
3128897f325SBhaskar Upadhaya			#size-cells = <0>;
3138897f325SBhaskar Upadhaya			reg = <0x0 0x2050000 0x0 0x10000>;
3148897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
31599314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
31699314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
3178897f325SBhaskar Upadhaya			status = "disabled";
3188897f325SBhaskar Upadhaya		};
3198897f325SBhaskar Upadhaya
3208897f325SBhaskar Upadhaya		i2c6: i2c@2060000 {
3218897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
3228897f325SBhaskar Upadhaya			#address-cells = <1>;
3238897f325SBhaskar Upadhaya			#size-cells = <0>;
3248897f325SBhaskar Upadhaya			reg = <0x0 0x2060000 0x0 0x10000>;
3258897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
32699314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
32799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
3288897f325SBhaskar Upadhaya			status = "disabled";
3298897f325SBhaskar Upadhaya		};
3308897f325SBhaskar Upadhaya
3318897f325SBhaskar Upadhaya		i2c7: i2c@2070000 {
3328897f325SBhaskar Upadhaya			compatible = "fsl,vf610-i2c";
3338897f325SBhaskar Upadhaya			#address-cells = <1>;
3348897f325SBhaskar Upadhaya			#size-cells = <0>;
3358897f325SBhaskar Upadhaya			reg = <0x0 0x2070000 0x0 0x10000>;
3368897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
33799314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
33899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(4)>;
3398897f325SBhaskar Upadhaya			status = "disabled";
3408897f325SBhaskar Upadhaya		};
3418897f325SBhaskar Upadhaya
342c77fae5bSAshish Kumar		fspi: spi@20c0000 {
343c77fae5bSAshish Kumar			compatible = "nxp,lx2160a-fspi";
344c77fae5bSAshish Kumar			#address-cells = <1>;
345c77fae5bSAshish Kumar			#size-cells = <0>;
346c77fae5bSAshish Kumar			reg = <0x0 0x20c0000 0x0 0x10000>,
347c77fae5bSAshish Kumar			      <0x0 0x20000000 0x0 0x10000000>;
348c77fae5bSAshish Kumar			reg-names = "fspi_base", "fspi_mmap";
349c77fae5bSAshish Kumar			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
35069c910d3SMichael Walle			clocks = <&fspi_clk>, <&fspi_clk>;
351c77fae5bSAshish Kumar			clock-names = "fspi_en", "fspi";
352c77fae5bSAshish Kumar			status = "disabled";
353c77fae5bSAshish Kumar		};
354c77fae5bSAshish Kumar
355c2d35adaSMichael Walle		dspi0: spi@2100000 {
356c2d35adaSMichael Walle			compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi";
357c2d35adaSMichael Walle			#address-cells = <1>;
358c2d35adaSMichael Walle			#size-cells = <0>;
359c2d35adaSMichael Walle			reg = <0x0 0x2100000 0x0 0x10000>;
360c2d35adaSMichael Walle			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
361c2d35adaSMichael Walle			clock-names = "dspi";
36299314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
36399314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
364dd12fa69SVladimir Oltean			dmas = <&edma0 0 62>, <&edma0 0 60>;
365dd12fa69SVladimir Oltean			dma-names = "tx", "rx";
366c2d35adaSMichael Walle			spi-num-chipselects = <4>;
367c2d35adaSMichael Walle			little-endian;
368c2d35adaSMichael Walle			status = "disabled";
369c2d35adaSMichael Walle		};
370c2d35adaSMichael Walle
371c2d35adaSMichael Walle		dspi1: spi@2110000 {
372c2d35adaSMichael Walle			compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi";
373c2d35adaSMichael Walle			#address-cells = <1>;
374c2d35adaSMichael Walle			#size-cells = <0>;
375c2d35adaSMichael Walle			reg = <0x0 0x2110000 0x0 0x10000>;
376c2d35adaSMichael Walle			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
377c2d35adaSMichael Walle			clock-names = "dspi";
37899314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
37999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
380dd12fa69SVladimir Oltean			dmas = <&edma0 0 58>, <&edma0 0 56>;
381dd12fa69SVladimir Oltean			dma-names = "tx", "rx";
382c2d35adaSMichael Walle			spi-num-chipselects = <4>;
383c2d35adaSMichael Walle			little-endian;
384c2d35adaSMichael Walle			status = "disabled";
385c2d35adaSMichael Walle		};
386c2d35adaSMichael Walle
387c2d35adaSMichael Walle		dspi2: spi@2120000 {
388c2d35adaSMichael Walle			compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi";
389c2d35adaSMichael Walle			#address-cells = <1>;
390c2d35adaSMichael Walle			#size-cells = <0>;
391c2d35adaSMichael Walle			reg = <0x0 0x2120000 0x0 0x10000>;
392c2d35adaSMichael Walle			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
393c2d35adaSMichael Walle			clock-names = "dspi";
39499314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
39599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
396dd12fa69SVladimir Oltean			dmas = <&edma0 0 54>, <&edma0 0 2>;
397dd12fa69SVladimir Oltean			dma-names = "tx", "rx";
398c2d35adaSMichael Walle			spi-num-chipselects = <3>;
399c2d35adaSMichael Walle			little-endian;
400c2d35adaSMichael Walle			status = "disabled";
401c2d35adaSMichael Walle		};
402c2d35adaSMichael Walle
403491d3a3fSAshish Kumar		esdhc: mmc@2140000 {
404491d3a3fSAshish Kumar			compatible = "fsl,ls1028a-esdhc", "fsl,esdhc";
405491d3a3fSAshish Kumar			reg = <0x0 0x2140000 0x0 0x10000>;
406491d3a3fSAshish Kumar			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
407491d3a3fSAshish Kumar			clock-frequency = <0>; /* fixed up by bootloader */
40899314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_HWACCEL 1>;
409491d3a3fSAshish Kumar			voltage-ranges = <1800 1800 3300 3300>;
410491d3a3fSAshish Kumar			sdhci,auto-cmd12;
411491d3a3fSAshish Kumar			little-endian;
412491d3a3fSAshish Kumar			bus-width = <4>;
413491d3a3fSAshish Kumar			status = "disabled";
414491d3a3fSAshish Kumar		};
415491d3a3fSAshish Kumar
416491d3a3fSAshish Kumar		esdhc1: mmc@2150000 {
417491d3a3fSAshish Kumar			compatible = "fsl,ls1028a-esdhc", "fsl,esdhc";
418491d3a3fSAshish Kumar			reg = <0x0 0x2150000 0x0 0x10000>;
419491d3a3fSAshish Kumar			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
420491d3a3fSAshish Kumar			clock-frequency = <0>; /* fixed up by bootloader */
42199314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_HWACCEL 1>;
4228b94aa31SMichael Walle			voltage-ranges = <1800 1800>;
423491d3a3fSAshish Kumar			sdhci,auto-cmd12;
4248b94aa31SMichael Walle			non-removable;
425491d3a3fSAshish Kumar			little-endian;
426491d3a3fSAshish Kumar			bus-width = <4>;
427491d3a3fSAshish Kumar			status = "disabled";
428491d3a3fSAshish Kumar		};
429491d3a3fSAshish Kumar
43004fa4f03SMichael Walle		can0: can@2180000 {
431c9e5ef8cSKuldeep Singh			compatible = "fsl,lx2160ar1-flexcan";
43204fa4f03SMichael Walle			reg = <0x0 0x2180000 0x0 0x10000>;
43304fa4f03SMichael Walle			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
434c9e5ef8cSKuldeep Singh			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
435c9e5ef8cSKuldeep Singh					    QORIQ_CLK_PLL_DIV(2)>,
436c9e5ef8cSKuldeep Singh				 <&clockgen QORIQ_CLK_PLATFORM_PLL
43799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
43804fa4f03SMichael Walle			clock-names = "ipg", "per";
43904fa4f03SMichael Walle			status = "disabled";
44004fa4f03SMichael Walle		};
44104fa4f03SMichael Walle
44204fa4f03SMichael Walle		can1: can@2190000 {
443c9e5ef8cSKuldeep Singh			compatible = "fsl,lx2160ar1-flexcan";
44404fa4f03SMichael Walle			reg = <0x0 0x2190000 0x0 0x10000>;
44504fa4f03SMichael Walle			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
446c9e5ef8cSKuldeep Singh			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
447c9e5ef8cSKuldeep Singh					    QORIQ_CLK_PLL_DIV(2)>,
448c9e5ef8cSKuldeep Singh				 <&clockgen QORIQ_CLK_PLATFORM_PLL
44999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
45004fa4f03SMichael Walle			clock-names = "ipg", "per";
45104fa4f03SMichael Walle			status = "disabled";
45204fa4f03SMichael Walle		};
45304fa4f03SMichael Walle
4548897f325SBhaskar Upadhaya		duart0: serial@21c0500 {
4558897f325SBhaskar Upadhaya			compatible = "fsl,ns16550", "ns16550a";
4568897f325SBhaskar Upadhaya			reg = <0x00 0x21c0500 0x0 0x100>;
4578897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
45899314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
45999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
4608897f325SBhaskar Upadhaya			status = "disabled";
4618897f325SBhaskar Upadhaya		};
4628897f325SBhaskar Upadhaya
4638897f325SBhaskar Upadhaya		duart1: serial@21c0600 {
4648897f325SBhaskar Upadhaya			compatible = "fsl,ns16550", "ns16550a";
4658897f325SBhaskar Upadhaya			reg = <0x00 0x21c0600 0x0 0x100>;
4668897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
46799314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
46899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
4698897f325SBhaskar Upadhaya			status = "disabled";
4708897f325SBhaskar Upadhaya		};
4718897f325SBhaskar Upadhaya
4722607d724SMichael Walle
4732607d724SMichael Walle		lpuart0: serial@2260000 {
4742607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
4752607d724SMichael Walle			reg = <0x0 0x2260000 0x0 0x1000>;
4762607d724SMichael Walle			interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>;
47799314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
47899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
4792607d724SMichael Walle			clock-names = "ipg";
4802607d724SMichael Walle			dma-names = "rx","tx";
4812607d724SMichael Walle			dmas = <&edma0 1 32>,
4822607d724SMichael Walle			       <&edma0 1 33>;
4832607d724SMichael Walle			status = "disabled";
4842607d724SMichael Walle		};
4852607d724SMichael Walle
4862607d724SMichael Walle		lpuart1: serial@2270000 {
4872607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
4882607d724SMichael Walle			reg = <0x0 0x2270000 0x0 0x1000>;
4892607d724SMichael Walle			interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>;
49099314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
49199314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
4922607d724SMichael Walle			clock-names = "ipg";
4932607d724SMichael Walle			dma-names = "rx","tx";
4942607d724SMichael Walle			dmas = <&edma0 1 30>,
4952607d724SMichael Walle			       <&edma0 1 31>;
4962607d724SMichael Walle			status = "disabled";
4972607d724SMichael Walle		};
4982607d724SMichael Walle
4992607d724SMichael Walle		lpuart2: serial@2280000 {
5002607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
5012607d724SMichael Walle			reg = <0x0 0x2280000 0x0 0x1000>;
5022607d724SMichael Walle			interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>;
50399314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
50499314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
5052607d724SMichael Walle			clock-names = "ipg";
5062607d724SMichael Walle			dma-names = "rx","tx";
5072607d724SMichael Walle			dmas = <&edma0 1 28>,
5082607d724SMichael Walle			       <&edma0 1 29>;
5092607d724SMichael Walle			status = "disabled";
5102607d724SMichael Walle		};
5112607d724SMichael Walle
5122607d724SMichael Walle		lpuart3: serial@2290000 {
5132607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
5142607d724SMichael Walle			reg = <0x0 0x2290000 0x0 0x1000>;
5152607d724SMichael Walle			interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>;
51699314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
51799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
5182607d724SMichael Walle			clock-names = "ipg";
5192607d724SMichael Walle			dma-names = "rx","tx";
5202607d724SMichael Walle			dmas = <&edma0 1 26>,
5212607d724SMichael Walle			       <&edma0 1 27>;
5222607d724SMichael Walle			status = "disabled";
5232607d724SMichael Walle		};
5242607d724SMichael Walle
5252607d724SMichael Walle		lpuart4: serial@22a0000 {
5262607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
5272607d724SMichael Walle			reg = <0x0 0x22a0000 0x0 0x1000>;
5282607d724SMichael Walle			interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>;
52999314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
53099314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
5312607d724SMichael Walle			clock-names = "ipg";
5322607d724SMichael Walle			dma-names = "rx","tx";
5332607d724SMichael Walle			dmas = <&edma0 1 24>,
5342607d724SMichael Walle			       <&edma0 1 25>;
5352607d724SMichael Walle			status = "disabled";
5362607d724SMichael Walle		};
5372607d724SMichael Walle
5382607d724SMichael Walle		lpuart5: serial@22b0000 {
5392607d724SMichael Walle			compatible = "fsl,ls1028a-lpuart";
5402607d724SMichael Walle			reg = <0x0 0x22b0000 0x0 0x1000>;
5412607d724SMichael Walle			interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>;
54299314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
54399314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
5442607d724SMichael Walle			clock-names = "ipg";
5452607d724SMichael Walle			dma-names = "rx","tx";
5462607d724SMichael Walle			dmas = <&edma0 1 22>,
5472607d724SMichael Walle			       <&edma0 1 23>;
5482607d724SMichael Walle			status = "disabled";
5492607d724SMichael Walle		};
5502607d724SMichael Walle
551f54f7be5SAlison Wang		edma0: dma-controller@22c0000 {
552f54f7be5SAlison Wang			#dma-cells = <2>;
553e0d7856eSMichael Walle			compatible = "fsl,ls1028a-edma", "fsl,vf610-edma";
554f54f7be5SAlison Wang			reg = <0x0 0x22c0000 0x0 0x10000>,
555f54f7be5SAlison Wang			      <0x0 0x22d0000 0x0 0x10000>,
556f54f7be5SAlison Wang			      <0x0 0x22e0000 0x0 0x10000>;
557f54f7be5SAlison Wang			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
558f54f7be5SAlison Wang				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
559f54f7be5SAlison Wang			interrupt-names = "edma-tx", "edma-err";
560f54f7be5SAlison Wang			dma-channels = <32>;
561f54f7be5SAlison Wang			clock-names = "dmamux0", "dmamux1";
56299314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
56399314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
56499314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
56599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
566f54f7be5SAlison Wang		};
567f54f7be5SAlison Wang
5688897f325SBhaskar Upadhaya		gpio1: gpio@2300000 {
569f64697bdSSong Hui			compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio";
5708897f325SBhaskar Upadhaya			reg = <0x0 0x2300000 0x0 0x10000>;
5718897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
5728897f325SBhaskar Upadhaya			gpio-controller;
5738897f325SBhaskar Upadhaya			#gpio-cells = <2>;
5748897f325SBhaskar Upadhaya			interrupt-controller;
5758897f325SBhaskar Upadhaya			#interrupt-cells = <2>;
576f64697bdSSong Hui			little-endian;
5778897f325SBhaskar Upadhaya		};
5788897f325SBhaskar Upadhaya
5798897f325SBhaskar Upadhaya		gpio2: gpio@2310000 {
580f64697bdSSong Hui			compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio";
5818897f325SBhaskar Upadhaya			reg = <0x0 0x2310000 0x0 0x10000>;
5828897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
5838897f325SBhaskar Upadhaya			gpio-controller;
5848897f325SBhaskar Upadhaya			#gpio-cells = <2>;
5858897f325SBhaskar Upadhaya			interrupt-controller;
5868897f325SBhaskar Upadhaya			#interrupt-cells = <2>;
587f64697bdSSong Hui			little-endian;
5888897f325SBhaskar Upadhaya		};
5898897f325SBhaskar Upadhaya
5908897f325SBhaskar Upadhaya		gpio3: gpio@2320000 {
591f64697bdSSong Hui			compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio";
5928897f325SBhaskar Upadhaya			reg = <0x0 0x2320000 0x0 0x10000>;
5938897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
5948897f325SBhaskar Upadhaya			gpio-controller;
5958897f325SBhaskar Upadhaya			#gpio-cells = <2>;
5968897f325SBhaskar Upadhaya			interrupt-controller;
5978897f325SBhaskar Upadhaya			#interrupt-cells = <2>;
598f64697bdSSong Hui			little-endian;
5998897f325SBhaskar Upadhaya		};
6008897f325SBhaskar Upadhaya
601c92f56faSRan Wang		usb0: usb@3100000 {
602c92f56faSRan Wang			compatible = "fsl,ls1028a-dwc3", "snps,dwc3";
603c92f56faSRan Wang			reg = <0x0 0x3100000 0x0 0x10000>;
604c92f56faSRan Wang			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
605c92f56faSRan Wang			snps,dis_rxdet_inp3_quirk;
606c92f56faSRan Wang			snps,quirk-frame-length-adjustment = <0x20>;
607c92f56faSRan Wang			snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
60870293beaSMichael Walle			status = "disabled";
609c92f56faSRan Wang		};
610c92f56faSRan Wang
611c92f56faSRan Wang		usb1: usb@3110000 {
612c92f56faSRan Wang			compatible = "fsl,ls1028a-dwc3", "snps,dwc3";
613c92f56faSRan Wang			reg = <0x0 0x3110000 0x0 0x10000>;
614c92f56faSRan Wang			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
615c92f56faSRan Wang			snps,dis_rxdet_inp3_quirk;
616c92f56faSRan Wang			snps,quirk-frame-length-adjustment = <0x20>;
617c92f56faSRan Wang			snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
61870293beaSMichael Walle			status = "disabled";
6198897f325SBhaskar Upadhaya		};
6208897f325SBhaskar Upadhaya
6218897f325SBhaskar Upadhaya		sata: sata@3200000 {
6228897f325SBhaskar Upadhaya			compatible = "fsl,ls1028a-ahci";
6238897f325SBhaskar Upadhaya			reg = <0x0 0x3200000 0x0 0x10000>,
6243f3d7958SPeng Ma				<0x7 0x100520 0x0 0x4>;
6258897f325SBhaskar Upadhaya			reg-names = "ahci", "sata-ecc";
6268897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
62799314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
62899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
6298897f325SBhaskar Upadhaya			status = "disabled";
6308897f325SBhaskar Upadhaya		};
6318897f325SBhaskar Upadhaya
632f7d48ffcSWasim Khan		pcie1: pcie@3400000 {
633f6ff3f6dSXiaowei Bao			compatible = "fsl,ls1028a-pcie";
634ce87d936SZhen Lei			reg = <0x00 0x03400000 0x0 0x00100000>, /* controller registers */
635ce87d936SZhen Lei			      <0x80 0x00000000 0x0 0x00002000>; /* configuration space */
636f6ff3f6dSXiaowei Bao			reg-names = "regs", "config";
637f6ff3f6dSXiaowei Bao			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
638f6ff3f6dSXiaowei Bao				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
639f6ff3f6dSXiaowei Bao			interrupt-names = "pme", "aer";
640f6ff3f6dSXiaowei Bao			#address-cells = <3>;
641f6ff3f6dSXiaowei Bao			#size-cells = <2>;
642f6ff3f6dSXiaowei Bao			device_type = "pci";
643f6ff3f6dSXiaowei Bao			dma-coherent;
644f6ff3f6dSXiaowei Bao			num-viewport = <8>;
645f6ff3f6dSXiaowei Bao			bus-range = <0x0 0xff>;
646f6ff3f6dSXiaowei Bao			ranges = <0x81000000 0x0 0x00000000 0x80 0x00010000 0x0 0x00010000   /* downstream I/O */
647f6ff3f6dSXiaowei Bao				  0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
648f6ff3f6dSXiaowei Bao			msi-parent = <&its>;
649f6ff3f6dSXiaowei Bao			#interrupt-cells = <1>;
650f6ff3f6dSXiaowei Bao			interrupt-map-mask = <0 0 0 7>;
651f6ff3f6dSXiaowei Bao			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
652f6ff3f6dSXiaowei Bao					<0000 0 0 2 &gic 0 0 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
653f6ff3f6dSXiaowei Bao					<0000 0 0 3 &gic 0 0 GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
654f6ff3f6dSXiaowei Bao					<0000 0 0 4 &gic 0 0 GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
655f6ff3f6dSXiaowei Bao			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
656f6ff3f6dSXiaowei Bao			status = "disabled";
657f6ff3f6dSXiaowei Bao		};
658f6ff3f6dSXiaowei Bao
659e84e22c0SXiaowei Bao		pcie_ep1: pcie-ep@3400000 {
660e84e22c0SXiaowei Bao			compatible = "fsl,ls1028a-pcie-ep","fsl,ls-pcie-ep";
661e84e22c0SXiaowei Bao			reg = <0x00 0x03400000 0x0 0x00100000
662e84e22c0SXiaowei Bao			       0x80 0x00000000 0x8 0x00000000>;
663e84e22c0SXiaowei Bao			reg-names = "regs", "addr_space";
664e84e22c0SXiaowei Bao			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; /* PME interrupt */
665e84e22c0SXiaowei Bao			interrupt-names = "pme";
666e84e22c0SXiaowei Bao			num-ib-windows = <6>;
667e84e22c0SXiaowei Bao			num-ob-windows = <8>;
668e84e22c0SXiaowei Bao			status = "disabled";
669e84e22c0SXiaowei Bao		};
670e84e22c0SXiaowei Bao
671f7d48ffcSWasim Khan		pcie2: pcie@3500000 {
672f6ff3f6dSXiaowei Bao			compatible = "fsl,ls1028a-pcie";
673ce87d936SZhen Lei			reg = <0x00 0x03500000 0x0 0x00100000>, /* controller registers */
674ce87d936SZhen Lei			      <0x88 0x00000000 0x0 0x00002000>; /* configuration space */
675f6ff3f6dSXiaowei Bao			reg-names = "regs", "config";
676f6ff3f6dSXiaowei Bao			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
677f6ff3f6dSXiaowei Bao				     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
678f6ff3f6dSXiaowei Bao			interrupt-names = "pme", "aer";
679f6ff3f6dSXiaowei Bao			#address-cells = <3>;
680f6ff3f6dSXiaowei Bao			#size-cells = <2>;
681f6ff3f6dSXiaowei Bao			device_type = "pci";
682f6ff3f6dSXiaowei Bao			dma-coherent;
683f6ff3f6dSXiaowei Bao			num-viewport = <8>;
684f6ff3f6dSXiaowei Bao			bus-range = <0x0 0xff>;
685f6ff3f6dSXiaowei Bao			ranges = <0x81000000 0x0 0x00000000 0x88 0x00010000 0x0 0x00010000   /* downstream I/O */
686f6ff3f6dSXiaowei Bao				  0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
687f6ff3f6dSXiaowei Bao			msi-parent = <&its>;
688f6ff3f6dSXiaowei Bao			#interrupt-cells = <1>;
689f6ff3f6dSXiaowei Bao			interrupt-map-mask = <0 0 0 7>;
690f6ff3f6dSXiaowei Bao			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
691f6ff3f6dSXiaowei Bao					<0000 0 0 2 &gic 0 0 GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
692f6ff3f6dSXiaowei Bao					<0000 0 0 3 &gic 0 0 GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
693f6ff3f6dSXiaowei Bao					<0000 0 0 4 &gic 0 0 GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
694f6ff3f6dSXiaowei Bao			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
695f6ff3f6dSXiaowei Bao			status = "disabled";
696f6ff3f6dSXiaowei Bao		};
697f6ff3f6dSXiaowei Bao
698e84e22c0SXiaowei Bao		pcie_ep2: pcie-ep@3500000 {
699e84e22c0SXiaowei Bao			compatible = "fsl,ls1028a-pcie-ep","fsl,ls-pcie-ep";
700e84e22c0SXiaowei Bao			reg = <0x00 0x03500000 0x0 0x00100000
701e84e22c0SXiaowei Bao			       0x88 0x00000000 0x8 0x00000000>;
702e84e22c0SXiaowei Bao			reg-names = "regs", "addr_space";
703e84e22c0SXiaowei Bao			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; /* PME interrupt */
704e84e22c0SXiaowei Bao			interrupt-names = "pme";
705e84e22c0SXiaowei Bao			num-ib-windows = <6>;
706e84e22c0SXiaowei Bao			num-ob-windows = <8>;
707e84e22c0SXiaowei Bao			status = "disabled";
708e84e22c0SXiaowei Bao		};
709e84e22c0SXiaowei Bao
7108897f325SBhaskar Upadhaya		smmu: iommu@5000000 {
7118897f325SBhaskar Upadhaya			compatible = "arm,mmu-500";
7128897f325SBhaskar Upadhaya			reg = <0 0x5000000 0 0x800000>;
7138897f325SBhaskar Upadhaya			#global-interrupts = <8>;
7148897f325SBhaskar Upadhaya			#iommu-cells = <1>;
7158897f325SBhaskar Upadhaya			stream-match-mask = <0x7c00>;
7168897f325SBhaskar Upadhaya			/* global secure fault */
7178897f325SBhaskar Upadhaya			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
7188897f325SBhaskar Upadhaya			/* combined secure interrupt */
7198897f325SBhaskar Upadhaya				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
7208897f325SBhaskar Upadhaya			/* global non-secure fault */
7218897f325SBhaskar Upadhaya				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
7228897f325SBhaskar Upadhaya			/* combined non-secure interrupt */
7238897f325SBhaskar Upadhaya				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
7248897f325SBhaskar Upadhaya			/* performance counter interrupts 0-7 */
7258897f325SBhaskar Upadhaya				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
7268897f325SBhaskar Upadhaya				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
7278897f325SBhaskar Upadhaya			/* per context interrupt, 64 interrupts */
7288897f325SBhaskar Upadhaya				     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
7298897f325SBhaskar Upadhaya				     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
7308897f325SBhaskar Upadhaya				     <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
7318897f325SBhaskar Upadhaya				     <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
7328897f325SBhaskar Upadhaya				     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
7338897f325SBhaskar Upadhaya				     <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
7348897f325SBhaskar Upadhaya				     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
7358897f325SBhaskar Upadhaya				     <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
7368897f325SBhaskar Upadhaya				     <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
7378897f325SBhaskar Upadhaya				     <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
7388897f325SBhaskar Upadhaya				     <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
7398897f325SBhaskar Upadhaya				     <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
7408897f325SBhaskar Upadhaya				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
7418897f325SBhaskar Upadhaya				     <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
7428897f325SBhaskar Upadhaya				     <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>,
7438897f325SBhaskar Upadhaya				     <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>,
7448897f325SBhaskar Upadhaya				     <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>,
7458897f325SBhaskar Upadhaya				     <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
7468897f325SBhaskar Upadhaya				     <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
7478897f325SBhaskar Upadhaya				     <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
7488897f325SBhaskar Upadhaya				     <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
7498897f325SBhaskar Upadhaya				     <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
7508897f325SBhaskar Upadhaya				     <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
7518897f325SBhaskar Upadhaya				     <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>,
7528897f325SBhaskar Upadhaya				     <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>,
7538897f325SBhaskar Upadhaya				     <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
7548897f325SBhaskar Upadhaya				     <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
7558897f325SBhaskar Upadhaya				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
7568897f325SBhaskar Upadhaya				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
7578897f325SBhaskar Upadhaya				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
7588897f325SBhaskar Upadhaya				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
7598897f325SBhaskar Upadhaya				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>;
7608897f325SBhaskar Upadhaya		};
761927d7f85SClaudiu Manoil
7621d0becabSHoria Geantă		crypto: crypto@8000000 {
7631d0becabSHoria Geantă			compatible = "fsl,sec-v5.0", "fsl,sec-v4.0";
7641d0becabSHoria Geantă			fsl,sec-era = <10>;
7651d0becabSHoria Geantă			#address-cells = <1>;
7661d0becabSHoria Geantă			#size-cells = <1>;
7671d0becabSHoria Geantă			ranges = <0x0 0x00 0x8000000 0x100000>;
7681d0becabSHoria Geantă			reg = <0x00 0x8000000 0x0 0x100000>;
7691d0becabSHoria Geantă			interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
7701d0becabSHoria Geantă			dma-coherent;
7711d0becabSHoria Geantă
7721d0becabSHoria Geantă			sec_jr0: jr@10000 {
7731d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
7741d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
7751d0becabSHoria Geantă				reg	= <0x10000 0x10000>;
7761d0becabSHoria Geantă				interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
7771d0becabSHoria Geantă			};
7781d0becabSHoria Geantă
7791d0becabSHoria Geantă			sec_jr1: jr@20000 {
7801d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
7811d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
7821d0becabSHoria Geantă				reg	= <0x20000 0x10000>;
7831d0becabSHoria Geantă				interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
7841d0becabSHoria Geantă			};
7851d0becabSHoria Geantă
7861d0becabSHoria Geantă			sec_jr2: jr@30000 {
7871d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
7881d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
7891d0becabSHoria Geantă				reg	= <0x30000 0x10000>;
7901d0becabSHoria Geantă				interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
7911d0becabSHoria Geantă			};
7921d0becabSHoria Geantă
7931d0becabSHoria Geantă			sec_jr3: jr@40000 {
7941d0becabSHoria Geantă				compatible = "fsl,sec-v5.0-job-ring",
7951d0becabSHoria Geantă					     "fsl,sec-v4.0-job-ring";
7961d0becabSHoria Geantă				reg	= <0x40000 0x10000>;
7971d0becabSHoria Geantă				interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
7981d0becabSHoria Geantă			};
7991d0becabSHoria Geantă		};
8001d0becabSHoria Geantă
8017802f88dSPeng Ma		qdma: dma-controller@8380000 {
8027802f88dSPeng Ma			compatible = "fsl,ls1028a-qdma", "fsl,ls1021a-qdma";
8037802f88dSPeng Ma			reg = <0x0 0x8380000 0x0 0x1000>, /* Controller regs */
8047802f88dSPeng Ma			      <0x0 0x8390000 0x0 0x10000>, /* Status regs */
8057802f88dSPeng Ma			      <0x0 0x83a0000 0x0 0x40000>; /* Block regs */
8067802f88dSPeng Ma			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
8077802f88dSPeng Ma				     <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
8087802f88dSPeng Ma				     <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
8097802f88dSPeng Ma				     <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
8107802f88dSPeng Ma				     <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>;
8117802f88dSPeng Ma			interrupt-names = "qdma-error", "qdma-queue0",
8127802f88dSPeng Ma				"qdma-queue1", "qdma-queue2", "qdma-queue3";
8137802f88dSPeng Ma			dma-channels = <8>;
8147802f88dSPeng Ma			block-number = <1>;
8157802f88dSPeng Ma			block-offset = <0x10000>;
8167802f88dSPeng Ma			fsl,dma-queues = <2>;
8177802f88dSPeng Ma			status-sizes = <64>;
8187802f88dSPeng Ma			queue-sizes = <64 64>;
8197802f88dSPeng Ma		};
8207802f88dSPeng Ma
82157aa1bc7SChuanhua Han		cluster1_core0_watchdog: watchdog@c000000 {
82257aa1bc7SChuanhua Han			compatible = "arm,sp805", "arm,primecell";
82357aa1bc7SChuanhua Han			reg = <0x0 0xc000000 0x0 0x1000>;
82499314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
82599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(16)>,
82699314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
82799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(16)>;
828f2dc2359SAndre Przywara			clock-names = "wdog_clk", "apb_pclk";
82957aa1bc7SChuanhua Han		};
83057aa1bc7SChuanhua Han
83157aa1bc7SChuanhua Han		cluster1_core1_watchdog: watchdog@c010000 {
83257aa1bc7SChuanhua Han			compatible = "arm,sp805", "arm,primecell";
83357aa1bc7SChuanhua Han			reg = <0x0 0xc010000 0x0 0x1000>;
83499314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
83599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(16)>,
83699314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
83799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(16)>;
838f2dc2359SAndre Przywara			clock-names = "wdog_clk", "apb_pclk";
83957aa1bc7SChuanhua Han		};
84057aa1bc7SChuanhua Han
8417de87eaeSMichael Walle		malidp0: display@f080000 {
8427de87eaeSMichael Walle			compatible = "arm,mali-dp500";
8437de87eaeSMichael Walle			reg = <0x0 0xf080000 0x0 0x10000>;
8447de87eaeSMichael Walle			interrupts = <0 222 IRQ_TYPE_LEVEL_HIGH>,
8457de87eaeSMichael Walle				     <0 223 IRQ_TYPE_LEVEL_HIGH>;
8467de87eaeSMichael Walle			interrupt-names = "DE", "SE";
8477de87eaeSMichael Walle			clocks = <&dpclk>,
8487de87eaeSMichael Walle				 <&clockgen QORIQ_CLK_HWACCEL 2>,
8497de87eaeSMichael Walle				 <&clockgen QORIQ_CLK_HWACCEL 2>,
8507de87eaeSMichael Walle				 <&clockgen QORIQ_CLK_HWACCEL 2>;
8517de87eaeSMichael Walle			clock-names = "pxlclk", "mclk", "aclk", "pclk";
8527de87eaeSMichael Walle			arm,malidp-output-port-lines = /bits/ 8 <8 8 8>;
8537de87eaeSMichael Walle			arm,malidp-arqos-value = <0xd000d000>;
8547de87eaeSMichael Walle
8557de87eaeSMichael Walle			port {
8567de87eaeSMichael Walle				dpi0_out: endpoint {
8577de87eaeSMichael Walle
8587de87eaeSMichael Walle				};
8597de87eaeSMichael Walle			};
8607de87eaeSMichael Walle		};
8617de87eaeSMichael Walle
86255ca18c0SMichael Walle		gpu: gpu@f0c0000 {
86355ca18c0SMichael Walle			compatible = "vivante,gc";
86455ca18c0SMichael Walle			reg = <0x0 0xf0c0000 0x0 0x10000>;
86555ca18c0SMichael Walle			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>;
86655ca18c0SMichael Walle			clocks = <&clockgen QORIQ_CLK_HWACCEL 2>,
86755ca18c0SMichael Walle				 <&clockgen QORIQ_CLK_HWACCEL 2>,
86855ca18c0SMichael Walle				 <&clockgen QORIQ_CLK_HWACCEL 2>;
86955ca18c0SMichael Walle			clock-names = "core", "shader", "bus";
87055ca18c0SMichael Walle			#cooling-cells = <2>;
87155ca18c0SMichael Walle		};
87255ca18c0SMichael Walle
873f54f7be5SAlison Wang		sai1: audio-controller@f100000 {
874f54f7be5SAlison Wang			#sound-dai-cells = <0>;
875f54f7be5SAlison Wang			compatible = "fsl,vf610-sai";
876f54f7be5SAlison Wang			reg = <0x0 0xf100000 0x0 0x10000>;
877f54f7be5SAlison Wang			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
87899314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
87999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
88099314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
88199314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
88299314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
88399314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
88499314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
88599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
886f54f7be5SAlison Wang			clock-names = "bus", "mclk1", "mclk2", "mclk3";
887f54f7be5SAlison Wang			dma-names = "tx", "rx";
888f54f7be5SAlison Wang			dmas = <&edma0 1 4>,
889f54f7be5SAlison Wang			       <&edma0 1 3>;
8909c015e13SMichael Walle			fsl,sai-asynchronous;
891f54f7be5SAlison Wang			status = "disabled";
892f54f7be5SAlison Wang		};
893f54f7be5SAlison Wang
894f54f7be5SAlison Wang		sai2: audio-controller@f110000 {
895f54f7be5SAlison Wang			#sound-dai-cells = <0>;
896f54f7be5SAlison Wang			compatible = "fsl,vf610-sai";
897f54f7be5SAlison Wang			reg = <0x0 0xf110000 0x0 0x10000>;
898f54f7be5SAlison Wang			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
89999314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
90099314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
90199314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
90299314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
90399314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
90499314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
90599314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
90699314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
907f54f7be5SAlison Wang			clock-names = "bus", "mclk1", "mclk2", "mclk3";
908f54f7be5SAlison Wang			dma-names = "tx", "rx";
909f54f7be5SAlison Wang			dmas = <&edma0 1 6>,
910f54f7be5SAlison Wang			       <&edma0 1 5>;
9119c015e13SMichael Walle			fsl,sai-asynchronous;
912f54f7be5SAlison Wang			status = "disabled";
913f54f7be5SAlison Wang		};
914f54f7be5SAlison Wang
915434f9cc1SMichael Walle		sai3: audio-controller@f120000 {
916434f9cc1SMichael Walle			#sound-dai-cells = <0>;
917434f9cc1SMichael Walle			compatible = "fsl,vf610-sai";
918434f9cc1SMichael Walle			reg = <0x0 0xf120000 0x0 0x10000>;
919434f9cc1SMichael Walle			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
92099314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
92199314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
92299314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
92399314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
92499314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
92599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
92699314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
92799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
928434f9cc1SMichael Walle			clock-names = "bus", "mclk1", "mclk2", "mclk3";
929434f9cc1SMichael Walle			dma-names = "tx", "rx";
930434f9cc1SMichael Walle			dmas = <&edma0 1 8>,
931434f9cc1SMichael Walle			       <&edma0 1 7>;
9329c015e13SMichael Walle			fsl,sai-asynchronous;
933f54f7be5SAlison Wang			status = "disabled";
934f54f7be5SAlison Wang		};
935f54f7be5SAlison Wang
936f54f7be5SAlison Wang		sai4: audio-controller@f130000 {
937f54f7be5SAlison Wang			#sound-dai-cells = <0>;
938f54f7be5SAlison Wang			compatible = "fsl,vf610-sai";
939f54f7be5SAlison Wang			reg = <0x0 0xf130000 0x0 0x10000>;
940f54f7be5SAlison Wang			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
94199314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
94299314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
94399314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
94499314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
94599314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
94699314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
94799314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
94899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
949f54f7be5SAlison Wang			clock-names = "bus", "mclk1", "mclk2", "mclk3";
950f54f7be5SAlison Wang			dma-names = "tx", "rx";
951f54f7be5SAlison Wang			dmas = <&edma0 1 10>,
952f54f7be5SAlison Wang			       <&edma0 1 9>;
9539c015e13SMichael Walle			fsl,sai-asynchronous;
954f54f7be5SAlison Wang			status = "disabled";
955f54f7be5SAlison Wang		};
956f54f7be5SAlison Wang
957434f9cc1SMichael Walle		sai5: audio-controller@f140000 {
958434f9cc1SMichael Walle			#sound-dai-cells = <0>;
959434f9cc1SMichael Walle			compatible = "fsl,vf610-sai";
960434f9cc1SMichael Walle			reg = <0x0 0xf140000 0x0 0x10000>;
961434f9cc1SMichael Walle			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
96299314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
96399314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
96499314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
96599314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
96699314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
96799314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
96899314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
96999314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
970434f9cc1SMichael Walle			clock-names = "bus", "mclk1", "mclk2", "mclk3";
971434f9cc1SMichael Walle			dma-names = "tx", "rx";
972434f9cc1SMichael Walle			dmas = <&edma0 1 12>,
973434f9cc1SMichael Walle			       <&edma0 1 11>;
9749c015e13SMichael Walle			fsl,sai-asynchronous;
975434f9cc1SMichael Walle			status = "disabled";
976434f9cc1SMichael Walle		};
977434f9cc1SMichael Walle
978434f9cc1SMichael Walle		sai6: audio-controller@f150000 {
979434f9cc1SMichael Walle			#sound-dai-cells = <0>;
980434f9cc1SMichael Walle			compatible = "fsl,vf610-sai";
981434f9cc1SMichael Walle			reg = <0x0 0xf150000 0x0 0x10000>;
982434f9cc1SMichael Walle			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
98399314eb1SMichael Walle			clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
98499314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
98599314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
98699314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
98799314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
98899314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>,
98999314eb1SMichael Walle				 <&clockgen QORIQ_CLK_PLATFORM_PLL
99099314eb1SMichael Walle					    QORIQ_CLK_PLL_DIV(2)>;
991434f9cc1SMichael Walle			clock-names = "bus", "mclk1", "mclk2", "mclk3";
992434f9cc1SMichael Walle			dma-names = "tx", "rx";
993434f9cc1SMichael Walle			dmas = <&edma0 1 14>,
994434f9cc1SMichael Walle			       <&edma0 1 13>;
9959c015e13SMichael Walle			fsl,sai-asynchronous;
9968897f325SBhaskar Upadhaya			status = "disabled";
9978897f325SBhaskar Upadhaya		};
9988897f325SBhaskar Upadhaya
999b4751afbSMichael Walle		dpclk: clock-controller@f1f0000 {
1000b4751afbSMichael Walle			compatible = "fsl,ls1028a-plldig";
1001b4751afbSMichael Walle			reg = <0x0 0xf1f0000 0x0 0x10000>;
1002b4751afbSMichael Walle			#clock-cells = <0>;
1003b4751afbSMichael Walle			clocks = <&osc_27m>;
1004b4751afbSMichael Walle		};
1005b4751afbSMichael Walle
10060b680963SFabio Estevam		tmu: tmu@1f80000 {
1007571cebfeSYuantian Tang			compatible = "fsl,qoriq-tmu";
1008571cebfeSYuantian Tang			reg = <0x0 0x1f80000 0x0 0x10000>;
1009571cebfeSYuantian Tang			interrupts = <0 23 0x4>;
1010571cebfeSYuantian Tang			fsl,tmu-range = <0xb0000 0xa0026 0x80048 0x70061>;
1011571cebfeSYuantian Tang			fsl,tmu-calibration = <0x00000000 0x00000024
1012571cebfeSYuantian Tang					       0x00000001 0x0000002b
1013571cebfeSYuantian Tang					       0x00000002 0x00000031
1014571cebfeSYuantian Tang					       0x00000003 0x00000038
1015571cebfeSYuantian Tang					       0x00000004 0x0000003f
1016571cebfeSYuantian Tang					       0x00000005 0x00000045
1017571cebfeSYuantian Tang					       0x00000006 0x0000004c
1018571cebfeSYuantian Tang					       0x00000007 0x00000053
1019571cebfeSYuantian Tang					       0x00000008 0x00000059
1020571cebfeSYuantian Tang					       0x00000009 0x00000060
1021571cebfeSYuantian Tang					       0x0000000a 0x00000066
1022571cebfeSYuantian Tang					       0x0000000b 0x0000006d
1023571cebfeSYuantian Tang
1024571cebfeSYuantian Tang					       0x00010000 0x0000001c
1025571cebfeSYuantian Tang					       0x00010001 0x00000024
1026571cebfeSYuantian Tang					       0x00010002 0x0000002c
1027571cebfeSYuantian Tang					       0x00010003 0x00000035
1028571cebfeSYuantian Tang					       0x00010004 0x0000003d
1029571cebfeSYuantian Tang					       0x00010005 0x00000045
1030571cebfeSYuantian Tang					       0x00010006 0x0000004d
1031961f8209SMichael Walle					       0x00010007 0x00000055
1032571cebfeSYuantian Tang					       0x00010008 0x0000005e
1033571cebfeSYuantian Tang					       0x00010009 0x00000066
1034571cebfeSYuantian Tang					       0x0001000a 0x0000006e
1035571cebfeSYuantian Tang
1036571cebfeSYuantian Tang					       0x00020000 0x00000018
1037571cebfeSYuantian Tang					       0x00020001 0x00000022
1038571cebfeSYuantian Tang					       0x00020002 0x0000002d
1039571cebfeSYuantian Tang					       0x00020003 0x00000038
1040571cebfeSYuantian Tang					       0x00020004 0x00000043
1041571cebfeSYuantian Tang					       0x00020005 0x0000004d
1042571cebfeSYuantian Tang					       0x00020006 0x00000058
1043571cebfeSYuantian Tang					       0x00020007 0x00000063
1044571cebfeSYuantian Tang					       0x00020008 0x0000006e
1045571cebfeSYuantian Tang
1046571cebfeSYuantian Tang					       0x00030000 0x00000010
1047571cebfeSYuantian Tang					       0x00030001 0x0000001c
1048571cebfeSYuantian Tang					       0x00030002 0x00000029
1049571cebfeSYuantian Tang					       0x00030003 0x00000036
1050571cebfeSYuantian Tang					       0x00030004 0x00000042
1051571cebfeSYuantian Tang					       0x00030005 0x0000004f
1052571cebfeSYuantian Tang					       0x00030006 0x0000005b
1053571cebfeSYuantian Tang					       0x00030007 0x00000068>;
1054571cebfeSYuantian Tang			little-endian;
1055571cebfeSYuantian Tang			#thermal-sensor-cells = <1>;
1056571cebfeSYuantian Tang		};
1057571cebfeSYuantian Tang
10588897f325SBhaskar Upadhaya		pcie@1f0000000 { /* Integrated Endpoint Root Complex */
10598897f325SBhaskar Upadhaya			compatible = "pci-host-ecam-generic";
10608897f325SBhaskar Upadhaya			reg = <0x01 0xf0000000 0x0 0x100000>;
10618897f325SBhaskar Upadhaya			#address-cells = <3>;
10628897f325SBhaskar Upadhaya			#size-cells = <2>;
10638897f325SBhaskar Upadhaya			msi-parent = <&its>;
10648897f325SBhaskar Upadhaya			device_type = "pci";
10658897f325SBhaskar Upadhaya			bus-range = <0x0 0x0>;
10668897f325SBhaskar Upadhaya			dma-coherent;
10678897f325SBhaskar Upadhaya			msi-map = <0 &its 0x17 0xe>;
10688897f325SBhaskar Upadhaya			iommu-map = <0 &smmu 0x17 0xe>;
10698897f325SBhaskar Upadhaya				  /* PF0-6 BAR0 - non-prefetchable memory */
10706bee93d9SKornel Duleba			ranges = <0x82000000 0x1 0xf8000000  0x1 0xf8000000  0x0 0x160000
10718897f325SBhaskar Upadhaya				  /* PF0-6 BAR2 - prefetchable memory */
10726bee93d9SKornel Duleba				  0xc2000000 0x1 0xf8160000  0x1 0xf8160000  0x0 0x070000
10738897f325SBhaskar Upadhaya				  /* PF0: VF0-1 BAR0 - non-prefetchable memory */
10746bee93d9SKornel Duleba				  0x82000000 0x1 0xf81d0000  0x1 0xf81d0000  0x0 0x020000
10758897f325SBhaskar Upadhaya				  /* PF0: VF0-1 BAR2 - prefetchable memory */
10766bee93d9SKornel Duleba				  0xc2000000 0x1 0xf81f0000  0x1 0xf81f0000  0x0 0x020000
10778897f325SBhaskar Upadhaya				  /* PF1: VF0-1 BAR0 - non-prefetchable memory */
10786bee93d9SKornel Duleba				  0x82000000 0x1 0xf8210000  0x1 0xf8210000  0x0 0x020000
10798897f325SBhaskar Upadhaya				  /* PF1: VF0-1 BAR2 - prefetchable memory */
10806bee93d9SKornel Duleba				  0xc2000000 0x1 0xf8230000  0x1 0xf8230000  0x0 0x020000
1081b1520d8bSClaudiu Manoil				  /* BAR4 (PF5) - non-prefetchable memory */
10826bee93d9SKornel Duleba				  0x82000000 0x1 0xfc000000  0x1 0xfc000000  0x0 0x400000>;
10838897f325SBhaskar Upadhaya
10848897f325SBhaskar Upadhaya			enetc_port0: ethernet@0,0 {
10858897f325SBhaskar Upadhaya				compatible = "fsl,enetc";
10868897f325SBhaskar Upadhaya				reg = <0x000000 0 0 0 0>;
10871a4bfe0fSVladimir Oltean				status = "disabled";
10888897f325SBhaskar Upadhaya			};
10891a4bfe0fSVladimir Oltean
10908897f325SBhaskar Upadhaya			enetc_port1: ethernet@0,1 {
10918897f325SBhaskar Upadhaya				compatible = "fsl,enetc";
10928897f325SBhaskar Upadhaya				reg = <0x000100 0 0 0 0>;
10931a4bfe0fSVladimir Oltean				status = "disabled";
10948897f325SBhaskar Upadhaya			};
10951a4bfe0fSVladimir Oltean
1096b1520d8bSClaudiu Manoil			enetc_port2: ethernet@0,2 {
1097b1520d8bSClaudiu Manoil				compatible = "fsl,enetc";
1098b1520d8bSClaudiu Manoil				reg = <0x000200 0 0 0 0>;
1099b1520d8bSClaudiu Manoil				phy-mode = "internal";
1100b1520d8bSClaudiu Manoil				status = "disabled";
1101b1520d8bSClaudiu Manoil
1102b1520d8bSClaudiu Manoil				fixed-link {
11032c832fe4SVladimir Oltean					speed = <2500>;
1104b1520d8bSClaudiu Manoil					full-duplex;
11058fcea7beSVladimir Oltean					pause;
1106b1520d8bSClaudiu Manoil				};
1107b1520d8bSClaudiu Manoil			};
1108b1520d8bSClaudiu Manoil
11098488d8e9SClaudiu Manoil			enetc_mdio_pf3: mdio@0,3 {
11108488d8e9SClaudiu Manoil				compatible = "fsl,enetc-mdio";
11118488d8e9SClaudiu Manoil				reg = <0x000300 0 0 0 0>;
11128488d8e9SClaudiu Manoil				#address-cells = <1>;
11138488d8e9SClaudiu Manoil				#size-cells = <0>;
11148488d8e9SClaudiu Manoil			};
11151a4bfe0fSVladimir Oltean
111649401003SY.b. Lu			ethernet@0,4 {
111749401003SY.b. Lu				compatible = "fsl,enetc-ptp";
111849401003SY.b. Lu				reg = <0x000400 0 0 0 0>;
111999314eb1SMichael Walle				clocks = <&clockgen QORIQ_CLK_HWACCEL 3>;
112049401003SY.b. Lu				little-endian;
1121ab84bad5SYangbo Lu				fsl,extts-fifo;
112249401003SY.b. Lu			};
1123b1520d8bSClaudiu Manoil
1124630952e1SMichael Walle			mscc_felix: ethernet-switch@0,5 {
1125b1520d8bSClaudiu Manoil				reg = <0x000500 0 0 0 0>;
1126b1520d8bSClaudiu Manoil				/* IEP INT_B */
1127b1520d8bSClaudiu Manoil				interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
1128630952e1SMichael Walle				status = "disabled";
1129b1520d8bSClaudiu Manoil
1130e426d63eSAlex Marginean				mscc_felix_ports: ports {
1131b1520d8bSClaudiu Manoil					#address-cells = <1>;
1132b1520d8bSClaudiu Manoil					#size-cells = <0>;
1133b1520d8bSClaudiu Manoil
1134b1520d8bSClaudiu Manoil					/* External ports */
1135b1520d8bSClaudiu Manoil					mscc_felix_port0: port@0 {
1136b1520d8bSClaudiu Manoil						reg = <0>;
1137b1520d8bSClaudiu Manoil						status = "disabled";
1138b1520d8bSClaudiu Manoil					};
1139b1520d8bSClaudiu Manoil
1140b1520d8bSClaudiu Manoil					mscc_felix_port1: port@1 {
1141b1520d8bSClaudiu Manoil						reg = <1>;
1142b1520d8bSClaudiu Manoil						status = "disabled";
1143b1520d8bSClaudiu Manoil					};
1144b1520d8bSClaudiu Manoil
1145b1520d8bSClaudiu Manoil					mscc_felix_port2: port@2 {
1146b1520d8bSClaudiu Manoil						reg = <2>;
1147b1520d8bSClaudiu Manoil						status = "disabled";
1148b1520d8bSClaudiu Manoil					};
1149b1520d8bSClaudiu Manoil
1150b1520d8bSClaudiu Manoil					mscc_felix_port3: port@3 {
1151b1520d8bSClaudiu Manoil						reg = <3>;
1152b1520d8bSClaudiu Manoil						status = "disabled";
1153b1520d8bSClaudiu Manoil					};
1154b1520d8bSClaudiu Manoil
1155b1520d8bSClaudiu Manoil					/* Internal ports */
1156b1520d8bSClaudiu Manoil					mscc_felix_port4: port@4 {
1157b1520d8bSClaudiu Manoil						reg = <4>;
1158b1520d8bSClaudiu Manoil						phy-mode = "internal";
1159b1520d8bSClaudiu Manoil						status = "disabled";
1160b1520d8bSClaudiu Manoil
1161b1520d8bSClaudiu Manoil						fixed-link {
1162b1520d8bSClaudiu Manoil							speed = <2500>;
1163b1520d8bSClaudiu Manoil							full-duplex;
11648fcea7beSVladimir Oltean							pause;
1165b1520d8bSClaudiu Manoil						};
1166b1520d8bSClaudiu Manoil					};
1167b1520d8bSClaudiu Manoil
1168b1520d8bSClaudiu Manoil					mscc_felix_port5: port@5 {
1169b1520d8bSClaudiu Manoil						reg = <5>;
1170b1520d8bSClaudiu Manoil						phy-mode = "internal";
1171b1520d8bSClaudiu Manoil						status = "disabled";
1172b1520d8bSClaudiu Manoil
1173b1520d8bSClaudiu Manoil						fixed-link {
1174b1520d8bSClaudiu Manoil							speed = <1000>;
1175b1520d8bSClaudiu Manoil							full-duplex;
11768fcea7beSVladimir Oltean							pause;
1177b1520d8bSClaudiu Manoil						};
1178b1520d8bSClaudiu Manoil					};
1179b1520d8bSClaudiu Manoil				};
1180b1520d8bSClaudiu Manoil			};
1181b1520d8bSClaudiu Manoil
1182b1520d8bSClaudiu Manoil			enetc_port3: ethernet@0,6 {
1183b1520d8bSClaudiu Manoil				compatible = "fsl,enetc";
1184b1520d8bSClaudiu Manoil				reg = <0x000600 0 0 0 0>;
1185b1520d8bSClaudiu Manoil				phy-mode = "internal";
1186b1520d8bSClaudiu Manoil				status = "disabled";
1187b1520d8bSClaudiu Manoil
1188b1520d8bSClaudiu Manoil				fixed-link {
1189b1520d8bSClaudiu Manoil					speed = <1000>;
1190b1520d8bSClaudiu Manoil					full-duplex;
11918fcea7beSVladimir Oltean					pause;
1192b1520d8bSClaudiu Manoil				};
11938897f325SBhaskar Upadhaya			};
1194dfee46f1SMichael Walle
1195dfee46f1SMichael Walle			rcec@1f,0 {
1196dfee46f1SMichael Walle				reg = <0x00f800 0 0 0 0>;
1197dfee46f1SMichael Walle				/* IEP INT_A */
1198dfee46f1SMichael Walle				interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
1199dfee46f1SMichael Walle			};
12008897f325SBhaskar Upadhaya		};
1201791c88caSBiwen Li
1202b764dc6cSVladimir Oltean		/* Integrated Endpoint Register Block */
1203b764dc6cSVladimir Oltean		ierb@1f0800000 {
1204b764dc6cSVladimir Oltean			compatible = "fsl,ls1028a-enetc-ierb";
1205b764dc6cSVladimir Oltean			reg = <0x01 0xf0800000 0x0 0x10000>;
1206b764dc6cSVladimir Oltean		};
1207b764dc6cSVladimir Oltean
120871799672SBiwen Li		pwm0: pwm@2800000 {
120971799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
121071799672SBiwen Li			#pwm-cells = <3>;
121171799672SBiwen Li			reg = <0x0 0x2800000 0x0 0x10000>;
121271799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
121371799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
121471799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
121571799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
121671799672SBiwen Li			status = "disabled";
121771799672SBiwen Li		};
121871799672SBiwen Li
121971799672SBiwen Li		pwm1: pwm@2810000 {
122071799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
122171799672SBiwen Li			#pwm-cells = <3>;
122271799672SBiwen Li			reg = <0x0 0x2810000 0x0 0x10000>;
122371799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
122471799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
122571799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
122671799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
122771799672SBiwen Li			status = "disabled";
122871799672SBiwen Li		};
122971799672SBiwen Li
123071799672SBiwen Li		pwm2: pwm@2820000 {
123171799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
123271799672SBiwen Li			#pwm-cells = <3>;
123371799672SBiwen Li			reg = <0x0 0x2820000 0x0 0x10000>;
123471799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
123571799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
123671799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
123771799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
123871799672SBiwen Li			status = "disabled";
123971799672SBiwen Li		};
124071799672SBiwen Li
124171799672SBiwen Li		pwm3: pwm@2830000 {
124271799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
124371799672SBiwen Li			#pwm-cells = <3>;
124471799672SBiwen Li			reg = <0x0 0x2830000 0x0 0x10000>;
124571799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
124671799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
124771799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
124871799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
124971799672SBiwen Li			status = "disabled";
125071799672SBiwen Li		};
125171799672SBiwen Li
125271799672SBiwen Li		pwm4: pwm@2840000 {
125371799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
125471799672SBiwen Li			#pwm-cells = <3>;
125571799672SBiwen Li			reg = <0x0 0x2840000 0x0 0x10000>;
125671799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
125771799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
125871799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
125971799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
126071799672SBiwen Li			status = "disabled";
126171799672SBiwen Li		};
126271799672SBiwen Li
126371799672SBiwen Li		pwm5: pwm@2850000 {
126471799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
126571799672SBiwen Li			#pwm-cells = <3>;
126671799672SBiwen Li			reg = <0x0 0x2850000 0x0 0x10000>;
126771799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
126871799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
126971799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
127071799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
127171799672SBiwen Li			status = "disabled";
127271799672SBiwen Li		};
127371799672SBiwen Li
127471799672SBiwen Li		pwm6: pwm@2860000 {
127571799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
127671799672SBiwen Li			#pwm-cells = <3>;
127771799672SBiwen Li			reg = <0x0 0x2860000 0x0 0x10000>;
127871799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
127971799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
128071799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
128171799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
128271799672SBiwen Li			status = "disabled";
128371799672SBiwen Li		};
128471799672SBiwen Li
128571799672SBiwen Li		pwm7: pwm@2870000 {
128671799672SBiwen Li			compatible = "fsl,vf610-ftm-pwm";
128771799672SBiwen Li			#pwm-cells = <3>;
128871799672SBiwen Li			reg = <0x0 0x2870000 0x0 0x10000>;
128971799672SBiwen Li			clock-names = "ftm_sys", "ftm_ext",
129071799672SBiwen Li				      "ftm_fix", "ftm_cnt_clk_en";
129171799672SBiwen Li			clocks = <&clockgen 4 1>, <&clockgen 4 1>,
129271799672SBiwen Li				 <&rtc_clk>, <&clockgen 4 1>;
129371799672SBiwen Li			status = "disabled";
129471799672SBiwen Li		};
129571799672SBiwen Li
1296791c88caSBiwen Li		rcpm: power-controller@1e34040 {
1297791c88caSBiwen Li			compatible = "fsl,ls1028a-rcpm", "fsl,qoriq-rcpm-2.1+";
1298791c88caSBiwen Li			reg = <0x0 0x1e34040 0x0 0x1c>;
1299791c88caSBiwen Li			#fsl,rcpm-wakeup-cells = <7>;
1300d9245428SBiwen Li			little-endian;
1301791c88caSBiwen Li		};
1302791c88caSBiwen Li
1303791c88caSBiwen Li		ftm_alarm0: timer@2800000 {
1304791c88caSBiwen Li			compatible = "fsl,ls1028a-ftm-alarm";
1305791c88caSBiwen Li			reg = <0x0 0x2800000 0x0 0x10000>;
1306791c88caSBiwen Li			fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0 0x0>;
1307791c88caSBiwen Li			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1308dd3d936aSBiwen Li			status = "disabled";
1309dd3d936aSBiwen Li		};
1310dd3d936aSBiwen Li
1311dd3d936aSBiwen Li		ftm_alarm1: timer@2810000 {
1312dd3d936aSBiwen Li			compatible = "fsl,ls1028a-ftm-alarm";
1313dd3d936aSBiwen Li			reg = <0x0 0x2810000 0x0 0x10000>;
1314dd3d936aSBiwen Li			fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0 0x0>;
1315dd3d936aSBiwen Li			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1316dd3d936aSBiwen Li			status = "disabled";
1317791c88caSBiwen Li		};
13188897f325SBhaskar Upadhaya	};
13197f538f19SWen He
13208897f325SBhaskar Upadhaya};
1321