18897f325SBhaskar Upadhaya// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 28897f325SBhaskar Upadhaya/* 38897f325SBhaskar Upadhaya * Device Tree Include file for NXP Layerscape-1028A family SoC. 48897f325SBhaskar Upadhaya * 5f7d48ffcSWasim Khan * Copyright 2018-2020 NXP 68897f325SBhaskar Upadhaya * 78897f325SBhaskar Upadhaya * Harninder Rai <harninder.rai@nxp.com> 88897f325SBhaskar Upadhaya * 98897f325SBhaskar Upadhaya */ 108897f325SBhaskar Upadhaya 118897f325SBhaskar Upadhaya#include <dt-bindings/interrupt-controller/arm-gic.h> 128897f325SBhaskar Upadhaya#include <dt-bindings/thermal/thermal.h> 138897f325SBhaskar Upadhaya 148897f325SBhaskar Upadhaya/ { 158897f325SBhaskar Upadhaya compatible = "fsl,ls1028a"; 168897f325SBhaskar Upadhaya interrupt-parent = <&gic>; 178897f325SBhaskar Upadhaya #address-cells = <2>; 188897f325SBhaskar Upadhaya #size-cells = <2>; 198897f325SBhaskar Upadhaya 20791c88caSBiwen Li aliases { 21791c88caSBiwen Li rtc1 = &ftm_alarm0; 22791c88caSBiwen Li }; 23791c88caSBiwen Li 248897f325SBhaskar Upadhaya cpus { 258897f325SBhaskar Upadhaya #address-cells = <1>; 268897f325SBhaskar Upadhaya #size-cells = <0>; 278897f325SBhaskar Upadhaya 288897f325SBhaskar Upadhaya cpu0: cpu@0 { 298897f325SBhaskar Upadhaya device_type = "cpu"; 308897f325SBhaskar Upadhaya compatible = "arm,cortex-a72"; 318897f325SBhaskar Upadhaya reg = <0x0>; 328897f325SBhaskar Upadhaya enable-method = "psci"; 338897f325SBhaskar Upadhaya clocks = <&clockgen 1 0>; 348897f325SBhaskar Upadhaya next-level-cache = <&l2>; 3553f2ac9dSRan Wang cpu-idle-states = <&CPU_PW20>; 36571cebfeSYuantian Tang #cooling-cells = <2>; 378897f325SBhaskar Upadhaya }; 388897f325SBhaskar Upadhaya 398897f325SBhaskar Upadhaya cpu1: cpu@1 { 408897f325SBhaskar Upadhaya device_type = "cpu"; 418897f325SBhaskar Upadhaya compatible = "arm,cortex-a72"; 428897f325SBhaskar Upadhaya reg = <0x1>; 438897f325SBhaskar Upadhaya enable-method = "psci"; 448897f325SBhaskar Upadhaya clocks = <&clockgen 1 0>; 458897f325SBhaskar Upadhaya next-level-cache = <&l2>; 4653f2ac9dSRan Wang cpu-idle-states = <&CPU_PW20>; 47571cebfeSYuantian Tang #cooling-cells = <2>; 488897f325SBhaskar Upadhaya }; 498897f325SBhaskar Upadhaya 508897f325SBhaskar Upadhaya l2: l2-cache { 518897f325SBhaskar Upadhaya compatible = "cache"; 528897f325SBhaskar Upadhaya }; 538897f325SBhaskar Upadhaya }; 548897f325SBhaskar Upadhaya 558897f325SBhaskar Upadhaya idle-states { 568897f325SBhaskar Upadhaya /* 578897f325SBhaskar Upadhaya * PSCI node is not added default, U-boot will add missing 588897f325SBhaskar Upadhaya * parts if it determines to use PSCI. 598897f325SBhaskar Upadhaya */ 609b631649SLinus Walleij entry-method = "psci"; 618897f325SBhaskar Upadhaya 6253f2ac9dSRan Wang CPU_PW20: cpu-pw20 { 638897f325SBhaskar Upadhaya compatible = "arm,idle-state"; 6453f2ac9dSRan Wang idle-state-name = "PW20"; 6553f2ac9dSRan Wang arm,psci-suspend-param = <0x0>; 6653f2ac9dSRan Wang entry-latency-us = <2000>; 6753f2ac9dSRan Wang exit-latency-us = <2000>; 6853f2ac9dSRan Wang min-residency-us = <6000>; 698897f325SBhaskar Upadhaya }; 708897f325SBhaskar Upadhaya }; 718897f325SBhaskar Upadhaya 728897f325SBhaskar Upadhaya sysclk: clock-sysclk { 738897f325SBhaskar Upadhaya compatible = "fixed-clock"; 748897f325SBhaskar Upadhaya #clock-cells = <0>; 758897f325SBhaskar Upadhaya clock-frequency = <100000000>; 768897f325SBhaskar Upadhaya clock-output-names = "sysclk"; 778897f325SBhaskar Upadhaya }; 788897f325SBhaskar Upadhaya 7981f36887SWen He osc_27m: clock-osc-27m { 807f538f19SWen He compatible = "fixed-clock"; 817f538f19SWen He #clock-cells = <0>; 827f538f19SWen He clock-frequency = <27000000>; 8381f36887SWen He clock-output-names = "phy_27m"; 8481f36887SWen He }; 8581f36887SWen He 8681f36887SWen He dpclk: clock-controller@f1f0000 { 8781f36887SWen He compatible = "fsl,ls1028a-plldig"; 8881f36887SWen He reg = <0x0 0xf1f0000 0x0 0xffff>; 8991035cb0SWen He #clock-cells = <0>; 9081f36887SWen He clocks = <&osc_27m>; 917f538f19SWen He }; 927f538f19SWen He 938897f325SBhaskar Upadhaya reboot { 948897f325SBhaskar Upadhaya compatible ="syscon-reboot"; 953f0fb37bSMichael Walle regmap = <&rst>; 968897f325SBhaskar Upadhaya offset = <0xb0>; 978897f325SBhaskar Upadhaya mask = <0x02>; 988897f325SBhaskar Upadhaya }; 998897f325SBhaskar Upadhaya 1008897f325SBhaskar Upadhaya timer { 1018897f325SBhaskar Upadhaya compatible = "arm,armv8-timer"; 1028897f325SBhaskar Upadhaya interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | 1038897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>, 1048897f325SBhaskar Upadhaya <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | 1058897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>, 1068897f325SBhaskar Upadhaya <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | 1078897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>, 1088897f325SBhaskar Upadhaya <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | 1098897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>; 1108897f325SBhaskar Upadhaya }; 1118897f325SBhaskar Upadhaya 112b9eb314aSAlison Wang pmu { 113b9eb314aSAlison Wang compatible = "arm,cortex-a72-pmu"; 114b9eb314aSAlison Wang interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; 115b9eb314aSAlison Wang }; 116b9eb314aSAlison Wang 1178897f325SBhaskar Upadhaya gic: interrupt-controller@6000000 { 1188897f325SBhaskar Upadhaya compatible= "arm,gic-v3"; 1198897f325SBhaskar Upadhaya #address-cells = <2>; 1208897f325SBhaskar Upadhaya #size-cells = <2>; 1218897f325SBhaskar Upadhaya ranges; 1228897f325SBhaskar Upadhaya reg= <0x0 0x06000000 0 0x10000>, /* GIC Dist */ 1238897f325SBhaskar Upadhaya <0x0 0x06040000 0 0x40000>; /* GIC Redistributor */ 1248897f325SBhaskar Upadhaya #interrupt-cells= <3>; 1258897f325SBhaskar Upadhaya interrupt-controller; 1268897f325SBhaskar Upadhaya interrupts = <GIC_PPI 9 (GIC_CPU_MASK_RAW(0xf) | 1278897f325SBhaskar Upadhaya IRQ_TYPE_LEVEL_LOW)>; 1288897f325SBhaskar Upadhaya its: gic-its@6020000 { 1298897f325SBhaskar Upadhaya compatible = "arm,gic-v3-its"; 1308897f325SBhaskar Upadhaya msi-controller; 1318897f325SBhaskar Upadhaya reg = <0x0 0x06020000 0 0x20000>;/* GIC Translater */ 1328897f325SBhaskar Upadhaya }; 1338897f325SBhaskar Upadhaya }; 1348897f325SBhaskar Upadhaya 13568e36a42SFabio Estevam thermal-zones { 1363269c178SYuantian Tang ddr-controller { 13768e36a42SFabio Estevam polling-delay-passive = <1000>; 13868e36a42SFabio Estevam polling-delay = <5000>; 13968e36a42SFabio Estevam thermal-sensors = <&tmu 0>; 14068e36a42SFabio Estevam 14168e36a42SFabio Estevam trips { 1423269c178SYuantian Tang ddr-ctrler-alert { 1433269c178SYuantian Tang temperature = <85000>; 1443269c178SYuantian Tang hysteresis = <2000>; 1453269c178SYuantian Tang type = "passive"; 1463269c178SYuantian Tang }; 1473269c178SYuantian Tang 1483269c178SYuantian Tang ddr-ctrler-crit { 1493269c178SYuantian Tang temperature = <95000>; 1503269c178SYuantian Tang hysteresis = <2000>; 1513269c178SYuantian Tang type = "critical"; 1523269c178SYuantian Tang }; 1533269c178SYuantian Tang }; 1543269c178SYuantian Tang }; 1553269c178SYuantian Tang 1563269c178SYuantian Tang core-cluster { 1573269c178SYuantian Tang polling-delay-passive = <1000>; 1583269c178SYuantian Tang polling-delay = <5000>; 1593269c178SYuantian Tang thermal-sensors = <&tmu 1>; 1603269c178SYuantian Tang 1613269c178SYuantian Tang trips { 16268e36a42SFabio Estevam core_cluster_alert: core-cluster-alert { 16368e36a42SFabio Estevam temperature = <85000>; 16468e36a42SFabio Estevam hysteresis = <2000>; 16568e36a42SFabio Estevam type = "passive"; 16668e36a42SFabio Estevam }; 16768e36a42SFabio Estevam 16868e36a42SFabio Estevam core_cluster_crit: core-cluster-crit { 16968e36a42SFabio Estevam temperature = <95000>; 17068e36a42SFabio Estevam hysteresis = <2000>; 17168e36a42SFabio Estevam type = "critical"; 17268e36a42SFabio Estevam }; 17368e36a42SFabio Estevam }; 17468e36a42SFabio Estevam 17568e36a42SFabio Estevam cooling-maps { 17668e36a42SFabio Estevam map0 { 17768e36a42SFabio Estevam trip = <&core_cluster_alert>; 17868e36a42SFabio Estevam cooling-device = 17968e36a42SFabio Estevam <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 18068e36a42SFabio Estevam <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 18168e36a42SFabio Estevam }; 18268e36a42SFabio Estevam }; 18368e36a42SFabio Estevam }; 18468e36a42SFabio Estevam }; 18568e36a42SFabio Estevam 1868897f325SBhaskar Upadhaya soc: soc { 1878897f325SBhaskar Upadhaya compatible = "simple-bus"; 1888897f325SBhaskar Upadhaya #address-cells = <2>; 1898897f325SBhaskar Upadhaya #size-cells = <2>; 1908897f325SBhaskar Upadhaya ranges; 1918897f325SBhaskar Upadhaya 1928897f325SBhaskar Upadhaya ddr: memory-controller@1080000 { 1938897f325SBhaskar Upadhaya compatible = "fsl,qoriq-memory-controller"; 1948897f325SBhaskar Upadhaya reg = <0x0 0x1080000 0x0 0x1000>; 1958897f325SBhaskar Upadhaya interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 1968897f325SBhaskar Upadhaya big-endian; 1978897f325SBhaskar Upadhaya }; 1988897f325SBhaskar Upadhaya 1998897f325SBhaskar Upadhaya dcfg: syscon@1e00000 { 2008897f325SBhaskar Upadhaya compatible = "fsl,ls1028a-dcfg", "syscon"; 2018897f325SBhaskar Upadhaya reg = <0x0 0x1e00000 0x0 0x10000>; 20233eae7fbSYinbo Zhu little-endian; 2038897f325SBhaskar Upadhaya }; 2048897f325SBhaskar Upadhaya 2053f0fb37bSMichael Walle rst: syscon@1e60000 { 2063f0fb37bSMichael Walle compatible = "syscon"; 2073f0fb37bSMichael Walle reg = <0x0 0x1e60000 0x0 0x10000>; 2083f0fb37bSMichael Walle little-endian; 2093f0fb37bSMichael Walle }; 2103f0fb37bSMichael Walle 2118897f325SBhaskar Upadhaya scfg: syscon@1fc0000 { 2128897f325SBhaskar Upadhaya compatible = "fsl,ls1028a-scfg", "syscon"; 2138897f325SBhaskar Upadhaya reg = <0x0 0x1fc0000 0x0 0x10000>; 2148897f325SBhaskar Upadhaya big-endian; 2158897f325SBhaskar Upadhaya }; 2168897f325SBhaskar Upadhaya 2178897f325SBhaskar Upadhaya clockgen: clock-controller@1300000 { 2188897f325SBhaskar Upadhaya compatible = "fsl,ls1028a-clockgen"; 2198897f325SBhaskar Upadhaya reg = <0x0 0x1300000 0x0 0xa0000>; 2208897f325SBhaskar Upadhaya #clock-cells = <2>; 2218897f325SBhaskar Upadhaya clocks = <&sysclk>; 2228897f325SBhaskar Upadhaya }; 2238897f325SBhaskar Upadhaya 2248897f325SBhaskar Upadhaya i2c0: i2c@2000000 { 2258897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2268897f325SBhaskar Upadhaya #address-cells = <1>; 2278897f325SBhaskar Upadhaya #size-cells = <0>; 2288897f325SBhaskar Upadhaya reg = <0x0 0x2000000 0x0 0x10000>; 2298897f325SBhaskar Upadhaya interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 230ced41bb1SChuanhua Han clocks = <&clockgen 4 3>; 2318897f325SBhaskar Upadhaya status = "disabled"; 2328897f325SBhaskar Upadhaya }; 2338897f325SBhaskar Upadhaya 2348897f325SBhaskar Upadhaya i2c1: i2c@2010000 { 2358897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2368897f325SBhaskar Upadhaya #address-cells = <1>; 2378897f325SBhaskar Upadhaya #size-cells = <0>; 2388897f325SBhaskar Upadhaya reg = <0x0 0x2010000 0x0 0x10000>; 2398897f325SBhaskar Upadhaya interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 240ced41bb1SChuanhua Han clocks = <&clockgen 4 3>; 2418897f325SBhaskar Upadhaya status = "disabled"; 2428897f325SBhaskar Upadhaya }; 2438897f325SBhaskar Upadhaya 2448897f325SBhaskar Upadhaya i2c2: i2c@2020000 { 2458897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2468897f325SBhaskar Upadhaya #address-cells = <1>; 2478897f325SBhaskar Upadhaya #size-cells = <0>; 2488897f325SBhaskar Upadhaya reg = <0x0 0x2020000 0x0 0x10000>; 2498897f325SBhaskar Upadhaya interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 250ced41bb1SChuanhua Han clocks = <&clockgen 4 3>; 2518897f325SBhaskar Upadhaya status = "disabled"; 2528897f325SBhaskar Upadhaya }; 2538897f325SBhaskar Upadhaya 2548897f325SBhaskar Upadhaya i2c3: i2c@2030000 { 2558897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2568897f325SBhaskar Upadhaya #address-cells = <1>; 2578897f325SBhaskar Upadhaya #size-cells = <0>; 2588897f325SBhaskar Upadhaya reg = <0x0 0x2030000 0x0 0x10000>; 2598897f325SBhaskar Upadhaya interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 260ced41bb1SChuanhua Han clocks = <&clockgen 4 3>; 2618897f325SBhaskar Upadhaya status = "disabled"; 2628897f325SBhaskar Upadhaya }; 2638897f325SBhaskar Upadhaya 2648897f325SBhaskar Upadhaya i2c4: i2c@2040000 { 2658897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2668897f325SBhaskar Upadhaya #address-cells = <1>; 2678897f325SBhaskar Upadhaya #size-cells = <0>; 2688897f325SBhaskar Upadhaya reg = <0x0 0x2040000 0x0 0x10000>; 2698897f325SBhaskar Upadhaya interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 270ced41bb1SChuanhua Han clocks = <&clockgen 4 3>; 2718897f325SBhaskar Upadhaya status = "disabled"; 2728897f325SBhaskar Upadhaya }; 2738897f325SBhaskar Upadhaya 2748897f325SBhaskar Upadhaya i2c5: i2c@2050000 { 2758897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2768897f325SBhaskar Upadhaya #address-cells = <1>; 2778897f325SBhaskar Upadhaya #size-cells = <0>; 2788897f325SBhaskar Upadhaya reg = <0x0 0x2050000 0x0 0x10000>; 2798897f325SBhaskar Upadhaya interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 280ced41bb1SChuanhua Han clocks = <&clockgen 4 3>; 2818897f325SBhaskar Upadhaya status = "disabled"; 2828897f325SBhaskar Upadhaya }; 2838897f325SBhaskar Upadhaya 2848897f325SBhaskar Upadhaya i2c6: i2c@2060000 { 2858897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2868897f325SBhaskar Upadhaya #address-cells = <1>; 2878897f325SBhaskar Upadhaya #size-cells = <0>; 2888897f325SBhaskar Upadhaya reg = <0x0 0x2060000 0x0 0x10000>; 2898897f325SBhaskar Upadhaya interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 290ced41bb1SChuanhua Han clocks = <&clockgen 4 3>; 2918897f325SBhaskar Upadhaya status = "disabled"; 2928897f325SBhaskar Upadhaya }; 2938897f325SBhaskar Upadhaya 2948897f325SBhaskar Upadhaya i2c7: i2c@2070000 { 2958897f325SBhaskar Upadhaya compatible = "fsl,vf610-i2c"; 2968897f325SBhaskar Upadhaya #address-cells = <1>; 2978897f325SBhaskar Upadhaya #size-cells = <0>; 2988897f325SBhaskar Upadhaya reg = <0x0 0x2070000 0x0 0x10000>; 2998897f325SBhaskar Upadhaya interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 300ced41bb1SChuanhua Han clocks = <&clockgen 4 3>; 3018897f325SBhaskar Upadhaya status = "disabled"; 3028897f325SBhaskar Upadhaya }; 3038897f325SBhaskar Upadhaya 304c77fae5bSAshish Kumar fspi: spi@20c0000 { 305c77fae5bSAshish Kumar compatible = "nxp,lx2160a-fspi"; 306c77fae5bSAshish Kumar #address-cells = <1>; 307c77fae5bSAshish Kumar #size-cells = <0>; 308c77fae5bSAshish Kumar reg = <0x0 0x20c0000 0x0 0x10000>, 309c77fae5bSAshish Kumar <0x0 0x20000000 0x0 0x10000000>; 310c77fae5bSAshish Kumar reg-names = "fspi_base", "fspi_mmap"; 311c77fae5bSAshish Kumar interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 312c77fae5bSAshish Kumar clocks = <&clockgen 4 3>, <&clockgen 4 3>; 313c77fae5bSAshish Kumar clock-names = "fspi_en", "fspi"; 314c77fae5bSAshish Kumar status = "disabled"; 315c77fae5bSAshish Kumar }; 316c77fae5bSAshish Kumar 317c2d35adaSMichael Walle dspi0: spi@2100000 { 318c2d35adaSMichael Walle compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi"; 319c2d35adaSMichael Walle #address-cells = <1>; 320c2d35adaSMichael Walle #size-cells = <0>; 321c2d35adaSMichael Walle reg = <0x0 0x2100000 0x0 0x10000>; 322c2d35adaSMichael Walle interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 323c2d35adaSMichael Walle clock-names = "dspi"; 324c2d35adaSMichael Walle clocks = <&clockgen 4 1>; 325dd12fa69SVladimir Oltean dmas = <&edma0 0 62>, <&edma0 0 60>; 326dd12fa69SVladimir Oltean dma-names = "tx", "rx"; 327c2d35adaSMichael Walle spi-num-chipselects = <4>; 328c2d35adaSMichael Walle little-endian; 329c2d35adaSMichael Walle status = "disabled"; 330c2d35adaSMichael Walle }; 331c2d35adaSMichael Walle 332c2d35adaSMichael Walle dspi1: spi@2110000 { 333c2d35adaSMichael Walle compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi"; 334c2d35adaSMichael Walle #address-cells = <1>; 335c2d35adaSMichael Walle #size-cells = <0>; 336c2d35adaSMichael Walle reg = <0x0 0x2110000 0x0 0x10000>; 337c2d35adaSMichael Walle interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 338c2d35adaSMichael Walle clock-names = "dspi"; 339c2d35adaSMichael Walle clocks = <&clockgen 4 1>; 340dd12fa69SVladimir Oltean dmas = <&edma0 0 58>, <&edma0 0 56>; 341dd12fa69SVladimir Oltean dma-names = "tx", "rx"; 342c2d35adaSMichael Walle spi-num-chipselects = <4>; 343c2d35adaSMichael Walle little-endian; 344c2d35adaSMichael Walle status = "disabled"; 345c2d35adaSMichael Walle }; 346c2d35adaSMichael Walle 347c2d35adaSMichael Walle dspi2: spi@2120000 { 348c2d35adaSMichael Walle compatible = "fsl,ls1028a-dspi", "fsl,ls1021a-v1.0-dspi"; 349c2d35adaSMichael Walle #address-cells = <1>; 350c2d35adaSMichael Walle #size-cells = <0>; 351c2d35adaSMichael Walle reg = <0x0 0x2120000 0x0 0x10000>; 352c2d35adaSMichael Walle interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 353c2d35adaSMichael Walle clock-names = "dspi"; 354c2d35adaSMichael Walle clocks = <&clockgen 4 1>; 355dd12fa69SVladimir Oltean dmas = <&edma0 0 54>, <&edma0 0 2>; 356dd12fa69SVladimir Oltean dma-names = "tx", "rx"; 357c2d35adaSMichael Walle spi-num-chipselects = <3>; 358c2d35adaSMichael Walle little-endian; 359c2d35adaSMichael Walle status = "disabled"; 360c2d35adaSMichael Walle }; 361c2d35adaSMichael Walle 362491d3a3fSAshish Kumar esdhc: mmc@2140000 { 363491d3a3fSAshish Kumar compatible = "fsl,ls1028a-esdhc", "fsl,esdhc"; 364491d3a3fSAshish Kumar reg = <0x0 0x2140000 0x0 0x10000>; 365491d3a3fSAshish Kumar interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 366491d3a3fSAshish Kumar clock-frequency = <0>; /* fixed up by bootloader */ 367491d3a3fSAshish Kumar clocks = <&clockgen 2 1>; 368491d3a3fSAshish Kumar voltage-ranges = <1800 1800 3300 3300>; 369491d3a3fSAshish Kumar sdhci,auto-cmd12; 370491d3a3fSAshish Kumar little-endian; 371491d3a3fSAshish Kumar bus-width = <4>; 372491d3a3fSAshish Kumar status = "disabled"; 373491d3a3fSAshish Kumar }; 374491d3a3fSAshish Kumar 375491d3a3fSAshish Kumar esdhc1: mmc@2150000 { 376491d3a3fSAshish Kumar compatible = "fsl,ls1028a-esdhc", "fsl,esdhc"; 377491d3a3fSAshish Kumar reg = <0x0 0x2150000 0x0 0x10000>; 378491d3a3fSAshish Kumar interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 379491d3a3fSAshish Kumar clock-frequency = <0>; /* fixed up by bootloader */ 380491d3a3fSAshish Kumar clocks = <&clockgen 2 1>; 381491d3a3fSAshish Kumar voltage-ranges = <1800 1800 3300 3300>; 382491d3a3fSAshish Kumar sdhci,auto-cmd12; 383491d3a3fSAshish Kumar broken-cd; 384491d3a3fSAshish Kumar little-endian; 385491d3a3fSAshish Kumar bus-width = <4>; 386491d3a3fSAshish Kumar status = "disabled"; 387491d3a3fSAshish Kumar }; 388491d3a3fSAshish Kumar 389*04fa4f03SMichael Walle can0: can@2180000 { 390*04fa4f03SMichael Walle compatible = "fsl,ls1028ar1-flexcan", "fsl,lx2160ar1-flexcan"; 391*04fa4f03SMichael Walle reg = <0x0 0x2180000 0x0 0x10000>; 392*04fa4f03SMichael Walle interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 393*04fa4f03SMichael Walle clocks = <&sysclk>, <&clockgen 4 1>; 394*04fa4f03SMichael Walle clock-names = "ipg", "per"; 395*04fa4f03SMichael Walle status = "disabled"; 396*04fa4f03SMichael Walle }; 397*04fa4f03SMichael Walle 398*04fa4f03SMichael Walle can1: can@2190000 { 399*04fa4f03SMichael Walle compatible = "fsl,ls1028ar1-flexcan", "fsl,lx2160ar1-flexcan"; 400*04fa4f03SMichael Walle reg = <0x0 0x2190000 0x0 0x10000>; 401*04fa4f03SMichael Walle interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 402*04fa4f03SMichael Walle clocks = <&sysclk>, <&clockgen 4 1>; 403*04fa4f03SMichael Walle clock-names = "ipg", "per"; 404*04fa4f03SMichael Walle status = "disabled"; 405*04fa4f03SMichael Walle }; 406*04fa4f03SMichael Walle 4078897f325SBhaskar Upadhaya duart0: serial@21c0500 { 4088897f325SBhaskar Upadhaya compatible = "fsl,ns16550", "ns16550a"; 4098897f325SBhaskar Upadhaya reg = <0x00 0x21c0500 0x0 0x100>; 4108897f325SBhaskar Upadhaya interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 4118897f325SBhaskar Upadhaya clocks = <&clockgen 4 1>; 4128897f325SBhaskar Upadhaya status = "disabled"; 4138897f325SBhaskar Upadhaya }; 4148897f325SBhaskar Upadhaya 4158897f325SBhaskar Upadhaya duart1: serial@21c0600 { 4168897f325SBhaskar Upadhaya compatible = "fsl,ns16550", "ns16550a"; 4178897f325SBhaskar Upadhaya reg = <0x00 0x21c0600 0x0 0x100>; 4188897f325SBhaskar Upadhaya interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 4198897f325SBhaskar Upadhaya clocks = <&clockgen 4 1>; 4208897f325SBhaskar Upadhaya status = "disabled"; 4218897f325SBhaskar Upadhaya }; 4228897f325SBhaskar Upadhaya 4232607d724SMichael Walle 4242607d724SMichael Walle lpuart0: serial@2260000 { 4252607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4262607d724SMichael Walle reg = <0x0 0x2260000 0x0 0x1000>; 4272607d724SMichael Walle interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>; 4282607d724SMichael Walle clocks = <&clockgen 4 1>; 4292607d724SMichael Walle clock-names = "ipg"; 4302607d724SMichael Walle dma-names = "rx","tx"; 4312607d724SMichael Walle dmas = <&edma0 1 32>, 4322607d724SMichael Walle <&edma0 1 33>; 4332607d724SMichael Walle status = "disabled"; 4342607d724SMichael Walle }; 4352607d724SMichael Walle 4362607d724SMichael Walle lpuart1: serial@2270000 { 4372607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4382607d724SMichael Walle reg = <0x0 0x2270000 0x0 0x1000>; 4392607d724SMichael Walle interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>; 4402607d724SMichael Walle clocks = <&clockgen 4 1>; 4412607d724SMichael Walle clock-names = "ipg"; 4422607d724SMichael Walle dma-names = "rx","tx"; 4432607d724SMichael Walle dmas = <&edma0 1 30>, 4442607d724SMichael Walle <&edma0 1 31>; 4452607d724SMichael Walle status = "disabled"; 4462607d724SMichael Walle }; 4472607d724SMichael Walle 4482607d724SMichael Walle lpuart2: serial@2280000 { 4492607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4502607d724SMichael Walle reg = <0x0 0x2280000 0x0 0x1000>; 4512607d724SMichael Walle interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>; 4522607d724SMichael Walle clocks = <&clockgen 4 1>; 4532607d724SMichael Walle clock-names = "ipg"; 4542607d724SMichael Walle dma-names = "rx","tx"; 4552607d724SMichael Walle dmas = <&edma0 1 28>, 4562607d724SMichael Walle <&edma0 1 29>; 4572607d724SMichael Walle status = "disabled"; 4582607d724SMichael Walle }; 4592607d724SMichael Walle 4602607d724SMichael Walle lpuart3: serial@2290000 { 4612607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4622607d724SMichael Walle reg = <0x0 0x2290000 0x0 0x1000>; 4632607d724SMichael Walle interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>; 4642607d724SMichael Walle clocks = <&clockgen 4 1>; 4652607d724SMichael Walle clock-names = "ipg"; 4662607d724SMichael Walle dma-names = "rx","tx"; 4672607d724SMichael Walle dmas = <&edma0 1 26>, 4682607d724SMichael Walle <&edma0 1 27>; 4692607d724SMichael Walle status = "disabled"; 4702607d724SMichael Walle }; 4712607d724SMichael Walle 4722607d724SMichael Walle lpuart4: serial@22a0000 { 4732607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4742607d724SMichael Walle reg = <0x0 0x22a0000 0x0 0x1000>; 4752607d724SMichael Walle interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>; 4762607d724SMichael Walle clocks = <&clockgen 4 1>; 4772607d724SMichael Walle clock-names = "ipg"; 4782607d724SMichael Walle dma-names = "rx","tx"; 4792607d724SMichael Walle dmas = <&edma0 1 24>, 4802607d724SMichael Walle <&edma0 1 25>; 4812607d724SMichael Walle status = "disabled"; 4822607d724SMichael Walle }; 4832607d724SMichael Walle 4842607d724SMichael Walle lpuart5: serial@22b0000 { 4852607d724SMichael Walle compatible = "fsl,ls1028a-lpuart"; 4862607d724SMichael Walle reg = <0x0 0x22b0000 0x0 0x1000>; 4872607d724SMichael Walle interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>; 4882607d724SMichael Walle clocks = <&clockgen 4 1>; 4892607d724SMichael Walle clock-names = "ipg"; 4902607d724SMichael Walle dma-names = "rx","tx"; 4912607d724SMichael Walle dmas = <&edma0 1 22>, 4922607d724SMichael Walle <&edma0 1 23>; 4932607d724SMichael Walle status = "disabled"; 4942607d724SMichael Walle }; 4952607d724SMichael Walle 496f54f7be5SAlison Wang edma0: dma-controller@22c0000 { 497f54f7be5SAlison Wang #dma-cells = <2>; 498e0d7856eSMichael Walle compatible = "fsl,ls1028a-edma", "fsl,vf610-edma"; 499f54f7be5SAlison Wang reg = <0x0 0x22c0000 0x0 0x10000>, 500f54f7be5SAlison Wang <0x0 0x22d0000 0x0 0x10000>, 501f54f7be5SAlison Wang <0x0 0x22e0000 0x0 0x10000>; 502f54f7be5SAlison Wang interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 503f54f7be5SAlison Wang <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 504f54f7be5SAlison Wang interrupt-names = "edma-tx", "edma-err"; 505f54f7be5SAlison Wang dma-channels = <32>; 506f54f7be5SAlison Wang clock-names = "dmamux0", "dmamux1"; 507f54f7be5SAlison Wang clocks = <&clockgen 4 1>, 508f54f7be5SAlison Wang <&clockgen 4 1>; 509f54f7be5SAlison Wang }; 510f54f7be5SAlison Wang 5118897f325SBhaskar Upadhaya gpio1: gpio@2300000 { 512f64697bdSSong Hui compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio"; 5138897f325SBhaskar Upadhaya reg = <0x0 0x2300000 0x0 0x10000>; 5148897f325SBhaskar Upadhaya interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 5158897f325SBhaskar Upadhaya gpio-controller; 5168897f325SBhaskar Upadhaya #gpio-cells = <2>; 5178897f325SBhaskar Upadhaya interrupt-controller; 5188897f325SBhaskar Upadhaya #interrupt-cells = <2>; 519f64697bdSSong Hui little-endian; 5208897f325SBhaskar Upadhaya }; 5218897f325SBhaskar Upadhaya 5228897f325SBhaskar Upadhaya gpio2: gpio@2310000 { 523f64697bdSSong Hui compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio"; 5248897f325SBhaskar Upadhaya reg = <0x0 0x2310000 0x0 0x10000>; 5258897f325SBhaskar Upadhaya interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 5268897f325SBhaskar Upadhaya gpio-controller; 5278897f325SBhaskar Upadhaya #gpio-cells = <2>; 5288897f325SBhaskar Upadhaya interrupt-controller; 5298897f325SBhaskar Upadhaya #interrupt-cells = <2>; 530f64697bdSSong Hui little-endian; 5318897f325SBhaskar Upadhaya }; 5328897f325SBhaskar Upadhaya 5338897f325SBhaskar Upadhaya gpio3: gpio@2320000 { 534f64697bdSSong Hui compatible = "fsl,ls1028a-gpio","fsl,qoriq-gpio"; 5358897f325SBhaskar Upadhaya reg = <0x0 0x2320000 0x0 0x10000>; 5368897f325SBhaskar Upadhaya interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 5378897f325SBhaskar Upadhaya gpio-controller; 5388897f325SBhaskar Upadhaya #gpio-cells = <2>; 5398897f325SBhaskar Upadhaya interrupt-controller; 5408897f325SBhaskar Upadhaya #interrupt-cells = <2>; 541f64697bdSSong Hui little-endian; 5428897f325SBhaskar Upadhaya }; 5438897f325SBhaskar Upadhaya 544c92f56faSRan Wang usb0: usb@3100000 { 545c92f56faSRan Wang compatible = "fsl,ls1028a-dwc3", "snps,dwc3"; 546c92f56faSRan Wang reg = <0x0 0x3100000 0x0 0x10000>; 547c92f56faSRan Wang interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 548c92f56faSRan Wang dr_mode = "host"; 549c92f56faSRan Wang snps,dis_rxdet_inp3_quirk; 550c92f56faSRan Wang snps,quirk-frame-length-adjustment = <0x20>; 551c92f56faSRan Wang snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>; 552c92f56faSRan Wang }; 553c92f56faSRan Wang 554c92f56faSRan Wang usb1: usb@3110000 { 555c92f56faSRan Wang compatible = "fsl,ls1028a-dwc3", "snps,dwc3"; 556c92f56faSRan Wang reg = <0x0 0x3110000 0x0 0x10000>; 557c92f56faSRan Wang interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 558c92f56faSRan Wang dr_mode = "host"; 559c92f56faSRan Wang snps,dis_rxdet_inp3_quirk; 560c92f56faSRan Wang snps,quirk-frame-length-adjustment = <0x20>; 561c92f56faSRan Wang snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>; 5628897f325SBhaskar Upadhaya }; 5638897f325SBhaskar Upadhaya 5648897f325SBhaskar Upadhaya sata: sata@3200000 { 5658897f325SBhaskar Upadhaya compatible = "fsl,ls1028a-ahci"; 5668897f325SBhaskar Upadhaya reg = <0x0 0x3200000 0x0 0x10000>, 5673f3d7958SPeng Ma <0x7 0x100520 0x0 0x4>; 5688897f325SBhaskar Upadhaya reg-names = "ahci", "sata-ecc"; 5698897f325SBhaskar Upadhaya interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 5708897f325SBhaskar Upadhaya clocks = <&clockgen 4 1>; 5718897f325SBhaskar Upadhaya status = "disabled"; 5728897f325SBhaskar Upadhaya }; 5738897f325SBhaskar Upadhaya 574f7d48ffcSWasim Khan pcie1: pcie@3400000 { 575f6ff3f6dSXiaowei Bao compatible = "fsl,ls1028a-pcie"; 576f6ff3f6dSXiaowei Bao reg = <0x00 0x03400000 0x0 0x00100000 /* controller registers */ 577f6ff3f6dSXiaowei Bao 0x80 0x00000000 0x0 0x00002000>; /* configuration space */ 578f6ff3f6dSXiaowei Bao reg-names = "regs", "config"; 579f6ff3f6dSXiaowei Bao interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */ 580f6ff3f6dSXiaowei Bao <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */ 581f6ff3f6dSXiaowei Bao interrupt-names = "pme", "aer"; 582f6ff3f6dSXiaowei Bao #address-cells = <3>; 583f6ff3f6dSXiaowei Bao #size-cells = <2>; 584f6ff3f6dSXiaowei Bao device_type = "pci"; 585f6ff3f6dSXiaowei Bao dma-coherent; 586f6ff3f6dSXiaowei Bao num-viewport = <8>; 587f6ff3f6dSXiaowei Bao bus-range = <0x0 0xff>; 588f6ff3f6dSXiaowei Bao ranges = <0x81000000 0x0 0x00000000 0x80 0x00010000 0x0 0x00010000 /* downstream I/O */ 589f6ff3f6dSXiaowei Bao 0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ 590f6ff3f6dSXiaowei Bao msi-parent = <&its>; 591f6ff3f6dSXiaowei Bao #interrupt-cells = <1>; 592f6ff3f6dSXiaowei Bao interrupt-map-mask = <0 0 0 7>; 593f6ff3f6dSXiaowei Bao interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 594f6ff3f6dSXiaowei Bao <0000 0 0 2 &gic 0 0 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 595f6ff3f6dSXiaowei Bao <0000 0 0 3 &gic 0 0 GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 596f6ff3f6dSXiaowei Bao <0000 0 0 4 &gic 0 0 GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 597f6ff3f6dSXiaowei Bao iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */ 598f6ff3f6dSXiaowei Bao status = "disabled"; 599f6ff3f6dSXiaowei Bao }; 600f6ff3f6dSXiaowei Bao 601f7d48ffcSWasim Khan pcie2: pcie@3500000 { 602f6ff3f6dSXiaowei Bao compatible = "fsl,ls1028a-pcie"; 603f6ff3f6dSXiaowei Bao reg = <0x00 0x03500000 0x0 0x00100000 /* controller registers */ 604f6ff3f6dSXiaowei Bao 0x88 0x00000000 0x0 0x00002000>; /* configuration space */ 605f6ff3f6dSXiaowei Bao reg-names = "regs", "config"; 606f6ff3f6dSXiaowei Bao interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 607f6ff3f6dSXiaowei Bao <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 608f6ff3f6dSXiaowei Bao interrupt-names = "pme", "aer"; 609f6ff3f6dSXiaowei Bao #address-cells = <3>; 610f6ff3f6dSXiaowei Bao #size-cells = <2>; 611f6ff3f6dSXiaowei Bao device_type = "pci"; 612f6ff3f6dSXiaowei Bao dma-coherent; 613f6ff3f6dSXiaowei Bao num-viewport = <8>; 614f6ff3f6dSXiaowei Bao bus-range = <0x0 0xff>; 615f6ff3f6dSXiaowei Bao ranges = <0x81000000 0x0 0x00000000 0x88 0x00010000 0x0 0x00010000 /* downstream I/O */ 616f6ff3f6dSXiaowei Bao 0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ 617f6ff3f6dSXiaowei Bao msi-parent = <&its>; 618f6ff3f6dSXiaowei Bao #interrupt-cells = <1>; 619f6ff3f6dSXiaowei Bao interrupt-map-mask = <0 0 0 7>; 620f6ff3f6dSXiaowei Bao interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 621f6ff3f6dSXiaowei Bao <0000 0 0 2 &gic 0 0 GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 622f6ff3f6dSXiaowei Bao <0000 0 0 3 &gic 0 0 GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 623f6ff3f6dSXiaowei Bao <0000 0 0 4 &gic 0 0 GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>; 624f6ff3f6dSXiaowei Bao iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */ 625f6ff3f6dSXiaowei Bao status = "disabled"; 626f6ff3f6dSXiaowei Bao }; 627f6ff3f6dSXiaowei Bao 6288897f325SBhaskar Upadhaya smmu: iommu@5000000 { 6298897f325SBhaskar Upadhaya compatible = "arm,mmu-500"; 6308897f325SBhaskar Upadhaya reg = <0 0x5000000 0 0x800000>; 6318897f325SBhaskar Upadhaya #global-interrupts = <8>; 6328897f325SBhaskar Upadhaya #iommu-cells = <1>; 6338897f325SBhaskar Upadhaya stream-match-mask = <0x7c00>; 6348897f325SBhaskar Upadhaya /* global secure fault */ 6358897f325SBhaskar Upadhaya interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 6368897f325SBhaskar Upadhaya /* combined secure interrupt */ 6378897f325SBhaskar Upadhaya <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 6388897f325SBhaskar Upadhaya /* global non-secure fault */ 6398897f325SBhaskar Upadhaya <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 6408897f325SBhaskar Upadhaya /* combined non-secure interrupt */ 6418897f325SBhaskar Upadhaya <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 6428897f325SBhaskar Upadhaya /* performance counter interrupts 0-7 */ 6438897f325SBhaskar Upadhaya <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 6448897f325SBhaskar Upadhaya <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 6458897f325SBhaskar Upadhaya /* per context interrupt, 64 interrupts */ 6468897f325SBhaskar Upadhaya <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>, 6478897f325SBhaskar Upadhaya <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, 6488897f325SBhaskar Upadhaya <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>, 6498897f325SBhaskar Upadhaya <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>, 6508897f325SBhaskar Upadhaya <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>, 6518897f325SBhaskar Upadhaya <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>, 6528897f325SBhaskar Upadhaya <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>, 6538897f325SBhaskar Upadhaya <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>, 6548897f325SBhaskar Upadhaya <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>, 6558897f325SBhaskar Upadhaya <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>, 6568897f325SBhaskar Upadhaya <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>, 6578897f325SBhaskar Upadhaya <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>, 6588897f325SBhaskar Upadhaya <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>, 6598897f325SBhaskar Upadhaya <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>, 6608897f325SBhaskar Upadhaya <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>, 6618897f325SBhaskar Upadhaya <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>, 6628897f325SBhaskar Upadhaya <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>, 6638897f325SBhaskar Upadhaya <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>, 6648897f325SBhaskar Upadhaya <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>, 6658897f325SBhaskar Upadhaya <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>, 6668897f325SBhaskar Upadhaya <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>, 6678897f325SBhaskar Upadhaya <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>, 6688897f325SBhaskar Upadhaya <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>, 6698897f325SBhaskar Upadhaya <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>, 6708897f325SBhaskar Upadhaya <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>, 6718897f325SBhaskar Upadhaya <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>, 6728897f325SBhaskar Upadhaya <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 6738897f325SBhaskar Upadhaya <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 6748897f325SBhaskar Upadhaya <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 6758897f325SBhaskar Upadhaya <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 6768897f325SBhaskar Upadhaya <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 6778897f325SBhaskar Upadhaya <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>; 6788897f325SBhaskar Upadhaya }; 679927d7f85SClaudiu Manoil 6801d0becabSHoria Geantă crypto: crypto@8000000 { 6811d0becabSHoria Geantă compatible = "fsl,sec-v5.0", "fsl,sec-v4.0"; 6821d0becabSHoria Geantă fsl,sec-era = <10>; 6831d0becabSHoria Geantă #address-cells = <1>; 6841d0becabSHoria Geantă #size-cells = <1>; 6851d0becabSHoria Geantă ranges = <0x0 0x00 0x8000000 0x100000>; 6861d0becabSHoria Geantă reg = <0x00 0x8000000 0x0 0x100000>; 6871d0becabSHoria Geantă interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>; 6881d0becabSHoria Geantă dma-coherent; 6891d0becabSHoria Geantă 6901d0becabSHoria Geantă sec_jr0: jr@10000 { 6911d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 6921d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 6931d0becabSHoria Geantă reg = <0x10000 0x10000>; 6941d0becabSHoria Geantă interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 6951d0becabSHoria Geantă }; 6961d0becabSHoria Geantă 6971d0becabSHoria Geantă sec_jr1: jr@20000 { 6981d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 6991d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 7001d0becabSHoria Geantă reg = <0x20000 0x10000>; 7011d0becabSHoria Geantă interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>; 7021d0becabSHoria Geantă }; 7031d0becabSHoria Geantă 7041d0becabSHoria Geantă sec_jr2: jr@30000 { 7051d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 7061d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 7071d0becabSHoria Geantă reg = <0x30000 0x10000>; 7081d0becabSHoria Geantă interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>; 7091d0becabSHoria Geantă }; 7101d0becabSHoria Geantă 7111d0becabSHoria Geantă sec_jr3: jr@40000 { 7121d0becabSHoria Geantă compatible = "fsl,sec-v5.0-job-ring", 7131d0becabSHoria Geantă "fsl,sec-v4.0-job-ring"; 7141d0becabSHoria Geantă reg = <0x40000 0x10000>; 7151d0becabSHoria Geantă interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 7161d0becabSHoria Geantă }; 7171d0becabSHoria Geantă }; 7181d0becabSHoria Geantă 7197802f88dSPeng Ma qdma: dma-controller@8380000 { 7207802f88dSPeng Ma compatible = "fsl,ls1028a-qdma", "fsl,ls1021a-qdma"; 7217802f88dSPeng Ma reg = <0x0 0x8380000 0x0 0x1000>, /* Controller regs */ 7227802f88dSPeng Ma <0x0 0x8390000 0x0 0x10000>, /* Status regs */ 7237802f88dSPeng Ma <0x0 0x83a0000 0x0 0x40000>; /* Block regs */ 7247802f88dSPeng Ma interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 7257802f88dSPeng Ma <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>, 7267802f88dSPeng Ma <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>, 7277802f88dSPeng Ma <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>, 7287802f88dSPeng Ma <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>; 7297802f88dSPeng Ma interrupt-names = "qdma-error", "qdma-queue0", 7307802f88dSPeng Ma "qdma-queue1", "qdma-queue2", "qdma-queue3"; 7317802f88dSPeng Ma dma-channels = <8>; 7327802f88dSPeng Ma block-number = <1>; 7337802f88dSPeng Ma block-offset = <0x10000>; 7347802f88dSPeng Ma fsl,dma-queues = <2>; 7357802f88dSPeng Ma status-sizes = <64>; 7367802f88dSPeng Ma queue-sizes = <64 64>; 7377802f88dSPeng Ma }; 7387802f88dSPeng Ma 73957aa1bc7SChuanhua Han cluster1_core0_watchdog: watchdog@c000000 { 74057aa1bc7SChuanhua Han compatible = "arm,sp805", "arm,primecell"; 74157aa1bc7SChuanhua Han reg = <0x0 0xc000000 0x0 0x1000>; 74257aa1bc7SChuanhua Han clocks = <&clockgen 4 15>, <&clockgen 4 15>; 743f2dc2359SAndre Przywara clock-names = "wdog_clk", "apb_pclk"; 74457aa1bc7SChuanhua Han }; 74557aa1bc7SChuanhua Han 74657aa1bc7SChuanhua Han cluster1_core1_watchdog: watchdog@c010000 { 74757aa1bc7SChuanhua Han compatible = "arm,sp805", "arm,primecell"; 74857aa1bc7SChuanhua Han reg = <0x0 0xc010000 0x0 0x1000>; 74957aa1bc7SChuanhua Han clocks = <&clockgen 4 15>, <&clockgen 4 15>; 750f2dc2359SAndre Przywara clock-names = "wdog_clk", "apb_pclk"; 75157aa1bc7SChuanhua Han }; 75257aa1bc7SChuanhua Han 753f54f7be5SAlison Wang sai1: audio-controller@f100000 { 754f54f7be5SAlison Wang #sound-dai-cells = <0>; 755f54f7be5SAlison Wang compatible = "fsl,vf610-sai"; 756f54f7be5SAlison Wang reg = <0x0 0xf100000 0x0 0x10000>; 757f54f7be5SAlison Wang interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 758f54f7be5SAlison Wang clocks = <&clockgen 4 1>, <&clockgen 4 1>, 759f54f7be5SAlison Wang <&clockgen 4 1>, <&clockgen 4 1>; 760f54f7be5SAlison Wang clock-names = "bus", "mclk1", "mclk2", "mclk3"; 761f54f7be5SAlison Wang dma-names = "tx", "rx"; 762f54f7be5SAlison Wang dmas = <&edma0 1 4>, 763f54f7be5SAlison Wang <&edma0 1 3>; 7649c015e13SMichael Walle fsl,sai-asynchronous; 765f54f7be5SAlison Wang status = "disabled"; 766f54f7be5SAlison Wang }; 767f54f7be5SAlison Wang 768f54f7be5SAlison Wang sai2: audio-controller@f110000 { 769f54f7be5SAlison Wang #sound-dai-cells = <0>; 770f54f7be5SAlison Wang compatible = "fsl,vf610-sai"; 771f54f7be5SAlison Wang reg = <0x0 0xf110000 0x0 0x10000>; 772f54f7be5SAlison Wang interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 773f54f7be5SAlison Wang clocks = <&clockgen 4 1>, <&clockgen 4 1>, 774f54f7be5SAlison Wang <&clockgen 4 1>, <&clockgen 4 1>; 775f54f7be5SAlison Wang clock-names = "bus", "mclk1", "mclk2", "mclk3"; 776f54f7be5SAlison Wang dma-names = "tx", "rx"; 777f54f7be5SAlison Wang dmas = <&edma0 1 6>, 778f54f7be5SAlison Wang <&edma0 1 5>; 7799c015e13SMichael Walle fsl,sai-asynchronous; 780f54f7be5SAlison Wang status = "disabled"; 781f54f7be5SAlison Wang }; 782f54f7be5SAlison Wang 783434f9cc1SMichael Walle sai3: audio-controller@f120000 { 784434f9cc1SMichael Walle #sound-dai-cells = <0>; 785434f9cc1SMichael Walle compatible = "fsl,vf610-sai"; 786434f9cc1SMichael Walle reg = <0x0 0xf120000 0x0 0x10000>; 787434f9cc1SMichael Walle interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 788434f9cc1SMichael Walle clocks = <&clockgen 4 1>, <&clockgen 4 1>, 789434f9cc1SMichael Walle <&clockgen 4 1>, <&clockgen 4 1>; 790434f9cc1SMichael Walle clock-names = "bus", "mclk1", "mclk2", "mclk3"; 791434f9cc1SMichael Walle dma-names = "tx", "rx"; 792434f9cc1SMichael Walle dmas = <&edma0 1 8>, 793434f9cc1SMichael Walle <&edma0 1 7>; 7949c015e13SMichael Walle fsl,sai-asynchronous; 795f54f7be5SAlison Wang status = "disabled"; 796f54f7be5SAlison Wang }; 797f54f7be5SAlison Wang 798f54f7be5SAlison Wang sai4: audio-controller@f130000 { 799f54f7be5SAlison Wang #sound-dai-cells = <0>; 800f54f7be5SAlison Wang compatible = "fsl,vf610-sai"; 801f54f7be5SAlison Wang reg = <0x0 0xf130000 0x0 0x10000>; 802f54f7be5SAlison Wang interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 803f54f7be5SAlison Wang clocks = <&clockgen 4 1>, <&clockgen 4 1>, 804f54f7be5SAlison Wang <&clockgen 4 1>, <&clockgen 4 1>; 805f54f7be5SAlison Wang clock-names = "bus", "mclk1", "mclk2", "mclk3"; 806f54f7be5SAlison Wang dma-names = "tx", "rx"; 807f54f7be5SAlison Wang dmas = <&edma0 1 10>, 808f54f7be5SAlison Wang <&edma0 1 9>; 8099c015e13SMichael Walle fsl,sai-asynchronous; 810f54f7be5SAlison Wang status = "disabled"; 811f54f7be5SAlison Wang }; 812f54f7be5SAlison Wang 813434f9cc1SMichael Walle sai5: audio-controller@f140000 { 814434f9cc1SMichael Walle #sound-dai-cells = <0>; 815434f9cc1SMichael Walle compatible = "fsl,vf610-sai"; 816434f9cc1SMichael Walle reg = <0x0 0xf140000 0x0 0x10000>; 817434f9cc1SMichael Walle interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 818434f9cc1SMichael Walle clocks = <&clockgen 4 1>, <&clockgen 4 1>, 819434f9cc1SMichael Walle <&clockgen 4 1>, <&clockgen 4 1>; 820434f9cc1SMichael Walle clock-names = "bus", "mclk1", "mclk2", "mclk3"; 821434f9cc1SMichael Walle dma-names = "tx", "rx"; 822434f9cc1SMichael Walle dmas = <&edma0 1 12>, 823434f9cc1SMichael Walle <&edma0 1 11>; 8249c015e13SMichael Walle fsl,sai-asynchronous; 825434f9cc1SMichael Walle status = "disabled"; 826434f9cc1SMichael Walle }; 827434f9cc1SMichael Walle 828434f9cc1SMichael Walle sai6: audio-controller@f150000 { 829434f9cc1SMichael Walle #sound-dai-cells = <0>; 830434f9cc1SMichael Walle compatible = "fsl,vf610-sai"; 831434f9cc1SMichael Walle reg = <0x0 0xf150000 0x0 0x10000>; 832434f9cc1SMichael Walle interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 833434f9cc1SMichael Walle clocks = <&clockgen 4 1>, <&clockgen 4 1>, 834434f9cc1SMichael Walle <&clockgen 4 1>, <&clockgen 4 1>; 835434f9cc1SMichael Walle clock-names = "bus", "mclk1", "mclk2", "mclk3"; 836434f9cc1SMichael Walle dma-names = "tx", "rx"; 837434f9cc1SMichael Walle dmas = <&edma0 1 14>, 838434f9cc1SMichael Walle <&edma0 1 13>; 8399c015e13SMichael Walle fsl,sai-asynchronous; 8408897f325SBhaskar Upadhaya status = "disabled"; 8418897f325SBhaskar Upadhaya }; 8428897f325SBhaskar Upadhaya 8430b680963SFabio Estevam tmu: tmu@1f80000 { 844571cebfeSYuantian Tang compatible = "fsl,qoriq-tmu"; 845571cebfeSYuantian Tang reg = <0x0 0x1f80000 0x0 0x10000>; 846571cebfeSYuantian Tang interrupts = <0 23 0x4>; 847571cebfeSYuantian Tang fsl,tmu-range = <0xb0000 0xa0026 0x80048 0x70061>; 848571cebfeSYuantian Tang fsl,tmu-calibration = <0x00000000 0x00000024 849571cebfeSYuantian Tang 0x00000001 0x0000002b 850571cebfeSYuantian Tang 0x00000002 0x00000031 851571cebfeSYuantian Tang 0x00000003 0x00000038 852571cebfeSYuantian Tang 0x00000004 0x0000003f 853571cebfeSYuantian Tang 0x00000005 0x00000045 854571cebfeSYuantian Tang 0x00000006 0x0000004c 855571cebfeSYuantian Tang 0x00000007 0x00000053 856571cebfeSYuantian Tang 0x00000008 0x00000059 857571cebfeSYuantian Tang 0x00000009 0x00000060 858571cebfeSYuantian Tang 0x0000000a 0x00000066 859571cebfeSYuantian Tang 0x0000000b 0x0000006d 860571cebfeSYuantian Tang 861571cebfeSYuantian Tang 0x00010000 0x0000001c 862571cebfeSYuantian Tang 0x00010001 0x00000024 863571cebfeSYuantian Tang 0x00010002 0x0000002c 864571cebfeSYuantian Tang 0x00010003 0x00000035 865571cebfeSYuantian Tang 0x00010004 0x0000003d 866571cebfeSYuantian Tang 0x00010005 0x00000045 867571cebfeSYuantian Tang 0x00010006 0x0000004d 868961f8209SMichael Walle 0x00010007 0x00000055 869571cebfeSYuantian Tang 0x00010008 0x0000005e 870571cebfeSYuantian Tang 0x00010009 0x00000066 871571cebfeSYuantian Tang 0x0001000a 0x0000006e 872571cebfeSYuantian Tang 873571cebfeSYuantian Tang 0x00020000 0x00000018 874571cebfeSYuantian Tang 0x00020001 0x00000022 875571cebfeSYuantian Tang 0x00020002 0x0000002d 876571cebfeSYuantian Tang 0x00020003 0x00000038 877571cebfeSYuantian Tang 0x00020004 0x00000043 878571cebfeSYuantian Tang 0x00020005 0x0000004d 879571cebfeSYuantian Tang 0x00020006 0x00000058 880571cebfeSYuantian Tang 0x00020007 0x00000063 881571cebfeSYuantian Tang 0x00020008 0x0000006e 882571cebfeSYuantian Tang 883571cebfeSYuantian Tang 0x00030000 0x00000010 884571cebfeSYuantian Tang 0x00030001 0x0000001c 885571cebfeSYuantian Tang 0x00030002 0x00000029 886571cebfeSYuantian Tang 0x00030003 0x00000036 887571cebfeSYuantian Tang 0x00030004 0x00000042 888571cebfeSYuantian Tang 0x00030005 0x0000004f 889571cebfeSYuantian Tang 0x00030006 0x0000005b 890571cebfeSYuantian Tang 0x00030007 0x00000068>; 891571cebfeSYuantian Tang little-endian; 892571cebfeSYuantian Tang #thermal-sensor-cells = <1>; 893571cebfeSYuantian Tang }; 894571cebfeSYuantian Tang 8958897f325SBhaskar Upadhaya pcie@1f0000000 { /* Integrated Endpoint Root Complex */ 8968897f325SBhaskar Upadhaya compatible = "pci-host-ecam-generic"; 8978897f325SBhaskar Upadhaya reg = <0x01 0xf0000000 0x0 0x100000>; 8988897f325SBhaskar Upadhaya #address-cells = <3>; 8998897f325SBhaskar Upadhaya #size-cells = <2>; 9008897f325SBhaskar Upadhaya msi-parent = <&its>; 9018897f325SBhaskar Upadhaya device_type = "pci"; 9028897f325SBhaskar Upadhaya bus-range = <0x0 0x0>; 9038897f325SBhaskar Upadhaya dma-coherent; 9048897f325SBhaskar Upadhaya msi-map = <0 &its 0x17 0xe>; 9058897f325SBhaskar Upadhaya iommu-map = <0 &smmu 0x17 0xe>; 9068897f325SBhaskar Upadhaya /* PF0-6 BAR0 - non-prefetchable memory */ 9078897f325SBhaskar Upadhaya ranges = <0x82000000 0x0 0x00000000 0x1 0xf8000000 0x0 0x160000 9088897f325SBhaskar Upadhaya /* PF0-6 BAR2 - prefetchable memory */ 9098897f325SBhaskar Upadhaya 0xc2000000 0x0 0x00000000 0x1 0xf8160000 0x0 0x070000 9108897f325SBhaskar Upadhaya /* PF0: VF0-1 BAR0 - non-prefetchable memory */ 9118897f325SBhaskar Upadhaya 0x82000000 0x0 0x00000000 0x1 0xf81d0000 0x0 0x020000 9128897f325SBhaskar Upadhaya /* PF0: VF0-1 BAR2 - prefetchable memory */ 9138897f325SBhaskar Upadhaya 0xc2000000 0x0 0x00000000 0x1 0xf81f0000 0x0 0x020000 9148897f325SBhaskar Upadhaya /* PF1: VF0-1 BAR0 - non-prefetchable memory */ 9158897f325SBhaskar Upadhaya 0x82000000 0x0 0x00000000 0x1 0xf8210000 0x0 0x020000 9168897f325SBhaskar Upadhaya /* PF1: VF0-1 BAR2 - prefetchable memory */ 917b1520d8bSClaudiu Manoil 0xc2000000 0x0 0x00000000 0x1 0xf8230000 0x0 0x020000 918b1520d8bSClaudiu Manoil /* BAR4 (PF5) - non-prefetchable memory */ 919b1520d8bSClaudiu Manoil 0x82000000 0x0 0x00000000 0x1 0xfc000000 0x0 0x400000>; 9208897f325SBhaskar Upadhaya 9218897f325SBhaskar Upadhaya enetc_port0: ethernet@0,0 { 9228897f325SBhaskar Upadhaya compatible = "fsl,enetc"; 9238897f325SBhaskar Upadhaya reg = <0x000000 0 0 0 0>; 9241a4bfe0fSVladimir Oltean status = "disabled"; 9258897f325SBhaskar Upadhaya }; 9261a4bfe0fSVladimir Oltean 9278897f325SBhaskar Upadhaya enetc_port1: ethernet@0,1 { 9288897f325SBhaskar Upadhaya compatible = "fsl,enetc"; 9298897f325SBhaskar Upadhaya reg = <0x000100 0 0 0 0>; 9301a4bfe0fSVladimir Oltean status = "disabled"; 9318897f325SBhaskar Upadhaya }; 9321a4bfe0fSVladimir Oltean 933b1520d8bSClaudiu Manoil enetc_port2: ethernet@0,2 { 934b1520d8bSClaudiu Manoil compatible = "fsl,enetc"; 935b1520d8bSClaudiu Manoil reg = <0x000200 0 0 0 0>; 936b1520d8bSClaudiu Manoil phy-mode = "internal"; 937b1520d8bSClaudiu Manoil status = "disabled"; 938b1520d8bSClaudiu Manoil 939b1520d8bSClaudiu Manoil fixed-link { 940b1520d8bSClaudiu Manoil speed = <1000>; 941b1520d8bSClaudiu Manoil full-duplex; 942b1520d8bSClaudiu Manoil }; 943b1520d8bSClaudiu Manoil }; 944b1520d8bSClaudiu Manoil 9458488d8e9SClaudiu Manoil enetc_mdio_pf3: mdio@0,3 { 9468488d8e9SClaudiu Manoil compatible = "fsl,enetc-mdio"; 9478488d8e9SClaudiu Manoil reg = <0x000300 0 0 0 0>; 9488488d8e9SClaudiu Manoil #address-cells = <1>; 9498488d8e9SClaudiu Manoil #size-cells = <0>; 9508488d8e9SClaudiu Manoil }; 9511a4bfe0fSVladimir Oltean 95249401003SY.b. Lu ethernet@0,4 { 95349401003SY.b. Lu compatible = "fsl,enetc-ptp"; 95449401003SY.b. Lu reg = <0x000400 0 0 0 0>; 95549401003SY.b. Lu clocks = <&clockgen 4 0>; 95649401003SY.b. Lu little-endian; 957ab84bad5SYangbo Lu fsl,extts-fifo; 95849401003SY.b. Lu }; 959b1520d8bSClaudiu Manoil 960630952e1SMichael Walle mscc_felix: ethernet-switch@0,5 { 961b1520d8bSClaudiu Manoil reg = <0x000500 0 0 0 0>; 962b1520d8bSClaudiu Manoil /* IEP INT_B */ 963b1520d8bSClaudiu Manoil interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 964630952e1SMichael Walle status = "disabled"; 965b1520d8bSClaudiu Manoil 966b1520d8bSClaudiu Manoil ports { 967b1520d8bSClaudiu Manoil #address-cells = <1>; 968b1520d8bSClaudiu Manoil #size-cells = <0>; 969b1520d8bSClaudiu Manoil 970b1520d8bSClaudiu Manoil /* External ports */ 971b1520d8bSClaudiu Manoil mscc_felix_port0: port@0 { 972b1520d8bSClaudiu Manoil reg = <0>; 973b1520d8bSClaudiu Manoil status = "disabled"; 974b1520d8bSClaudiu Manoil }; 975b1520d8bSClaudiu Manoil 976b1520d8bSClaudiu Manoil mscc_felix_port1: port@1 { 977b1520d8bSClaudiu Manoil reg = <1>; 978b1520d8bSClaudiu Manoil status = "disabled"; 979b1520d8bSClaudiu Manoil }; 980b1520d8bSClaudiu Manoil 981b1520d8bSClaudiu Manoil mscc_felix_port2: port@2 { 982b1520d8bSClaudiu Manoil reg = <2>; 983b1520d8bSClaudiu Manoil status = "disabled"; 984b1520d8bSClaudiu Manoil }; 985b1520d8bSClaudiu Manoil 986b1520d8bSClaudiu Manoil mscc_felix_port3: port@3 { 987b1520d8bSClaudiu Manoil reg = <3>; 988b1520d8bSClaudiu Manoil status = "disabled"; 989b1520d8bSClaudiu Manoil }; 990b1520d8bSClaudiu Manoil 991b1520d8bSClaudiu Manoil /* Internal ports */ 992b1520d8bSClaudiu Manoil mscc_felix_port4: port@4 { 993b1520d8bSClaudiu Manoil reg = <4>; 994b1520d8bSClaudiu Manoil phy-mode = "internal"; 995b1520d8bSClaudiu Manoil status = "disabled"; 996b1520d8bSClaudiu Manoil 997b1520d8bSClaudiu Manoil fixed-link { 998b1520d8bSClaudiu Manoil speed = <2500>; 999b1520d8bSClaudiu Manoil full-duplex; 1000b1520d8bSClaudiu Manoil }; 1001b1520d8bSClaudiu Manoil }; 1002b1520d8bSClaudiu Manoil 1003b1520d8bSClaudiu Manoil mscc_felix_port5: port@5 { 1004b1520d8bSClaudiu Manoil reg = <5>; 1005b1520d8bSClaudiu Manoil phy-mode = "internal"; 1006b1520d8bSClaudiu Manoil status = "disabled"; 1007b1520d8bSClaudiu Manoil 1008b1520d8bSClaudiu Manoil fixed-link { 1009b1520d8bSClaudiu Manoil speed = <1000>; 1010b1520d8bSClaudiu Manoil full-duplex; 1011b1520d8bSClaudiu Manoil }; 1012b1520d8bSClaudiu Manoil }; 1013b1520d8bSClaudiu Manoil }; 1014b1520d8bSClaudiu Manoil }; 1015b1520d8bSClaudiu Manoil 1016b1520d8bSClaudiu Manoil enetc_port3: ethernet@0,6 { 1017b1520d8bSClaudiu Manoil compatible = "fsl,enetc"; 1018b1520d8bSClaudiu Manoil reg = <0x000600 0 0 0 0>; 1019b1520d8bSClaudiu Manoil phy-mode = "internal"; 1020b1520d8bSClaudiu Manoil status = "disabled"; 1021b1520d8bSClaudiu Manoil 1022b1520d8bSClaudiu Manoil fixed-link { 1023b1520d8bSClaudiu Manoil speed = <1000>; 1024b1520d8bSClaudiu Manoil full-duplex; 1025b1520d8bSClaudiu Manoil }; 10268897f325SBhaskar Upadhaya }; 10278897f325SBhaskar Upadhaya }; 1028791c88caSBiwen Li 1029791c88caSBiwen Li rcpm: power-controller@1e34040 { 1030791c88caSBiwen Li compatible = "fsl,ls1028a-rcpm", "fsl,qoriq-rcpm-2.1+"; 1031791c88caSBiwen Li reg = <0x0 0x1e34040 0x0 0x1c>; 1032791c88caSBiwen Li #fsl,rcpm-wakeup-cells = <7>; 1033791c88caSBiwen Li }; 1034791c88caSBiwen Li 1035791c88caSBiwen Li ftm_alarm0: timer@2800000 { 1036791c88caSBiwen Li compatible = "fsl,ls1028a-ftm-alarm"; 1037791c88caSBiwen Li reg = <0x0 0x2800000 0x0 0x10000>; 1038791c88caSBiwen Li fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0 0x0>; 1039791c88caSBiwen Li interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 1040791c88caSBiwen Li }; 10418897f325SBhaskar Upadhaya }; 10427f538f19SWen He 10437f538f19SWen He malidp0: display@f080000 { 10447f538f19SWen He compatible = "arm,mali-dp500"; 10457f538f19SWen He reg = <0x0 0xf080000 0x0 0x10000>; 10467f538f19SWen He interrupts = <0 222 IRQ_TYPE_LEVEL_HIGH>, 10477f538f19SWen He <0 223 IRQ_TYPE_LEVEL_HIGH>; 10487f538f19SWen He interrupt-names = "DE", "SE"; 104991035cb0SWen He clocks = <&dpclk>, <&clockgen 2 2>, <&clockgen 2 2>, 105013782597SWen He <&clockgen 2 2>; 10517f538f19SWen He clock-names = "pxlclk", "mclk", "aclk", "pclk"; 10527f538f19SWen He arm,malidp-output-port-lines = /bits/ 8 <8 8 8>; 10533a3f0608SWen He arm,malidp-arqos-value = <0xd000d000>; 10547f538f19SWen He 10557f538f19SWen He port { 10567f538f19SWen He dp0_out: endpoint { 10577f538f19SWen He 10587f538f19SWen He }; 10597f538f19SWen He }; 10607f538f19SWen He }; 10618897f325SBhaskar Upadhaya}; 1062