xref: /openbmc/linux/arch/arm/mach-omap2/cminst44xx.c (revision d2912cb1)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
22ace831fSPaul Walmsley /*
32ace831fSPaul Walmsley  * OMAP4 CM instance functions
42ace831fSPaul Walmsley  *
52ace831fSPaul Walmsley  * Copyright (C) 2009 Nokia Corporation
64bd5259eSPaul Walmsley  * Copyright (C) 2008-2011 Texas Instruments, Inc.
72ace831fSPaul Walmsley  * Paul Walmsley
84bd5259eSPaul Walmsley  * Rajendra Nayak <rnayak@ti.com>
92ace831fSPaul Walmsley  *
102ace831fSPaul Walmsley  * This is needed since CM instances can be in the PRM, PRCM_MPU, CM1,
112ace831fSPaul Walmsley  * or CM2 hardware modules.  For example, the EMU_CM CM instance is in
122ace831fSPaul Walmsley  * the PRM hardware module.  What a mess...
132ace831fSPaul Walmsley  */
142ace831fSPaul Walmsley 
152ace831fSPaul Walmsley #include <linux/kernel.h>
162ace831fSPaul Walmsley #include <linux/types.h>
172ace831fSPaul Walmsley #include <linux/errno.h>
182ace831fSPaul Walmsley #include <linux/err.h>
192ace831fSPaul Walmsley #include <linux/io.h>
202ace831fSPaul Walmsley 
214bd5259eSPaul Walmsley #include "clockdomain.h"
222ace831fSPaul Walmsley #include "cm.h"
232ace831fSPaul Walmsley #include "cm1_44xx.h"
242ace831fSPaul Walmsley #include "cm2_44xx.h"
252ace831fSPaul Walmsley #include "cm44xx.h"
26bd2122caSPaul Walmsley #include "cm-regbits-34xx.h"
272ace831fSPaul Walmsley #include "prcm44xx.h"
282ace831fSPaul Walmsley #include "prm44xx.h"
292ace831fSPaul Walmsley #include "prcm_mpu44xx.h"
30610eb8c2SR Sricharan #include "prcm-common.h"
312ace831fSPaul Walmsley 
3270fcebf1STero Kristo #define OMAP4430_IDLEST_SHIFT		16
3370fcebf1STero Kristo #define OMAP4430_IDLEST_MASK		(0x3 << 16)
3470fcebf1STero Kristo #define OMAP4430_CLKTRCTRL_SHIFT	0
3570fcebf1STero Kristo #define OMAP4430_CLKTRCTRL_MASK		(0x3 << 0)
3670fcebf1STero Kristo #define OMAP4430_MODULEMODE_SHIFT	0
3770fcebf1STero Kristo #define OMAP4430_MODULEMODE_MASK	(0x3 << 0)
3870fcebf1STero Kristo 
39d0f0631dSBenoit Cousson /*
40d0f0631dSBenoit Cousson  * CLKCTRL_IDLEST_*: possible values for the CM_*_CLKCTRL.IDLEST bitfield:
41d0f0631dSBenoit Cousson  *
42d0f0631dSBenoit Cousson  *   0x0 func:     Module is fully functional, including OCP
43d0f0631dSBenoit Cousson  *   0x1 trans:    Module is performing transition: wakeup, or sleep, or sleep
44d0f0631dSBenoit Cousson  *                 abortion
45d0f0631dSBenoit Cousson  *   0x2 idle:     Module is in Idle mode (only OCP part). It is functional if
46d0f0631dSBenoit Cousson  *                 using separate functional clock
47d0f0631dSBenoit Cousson  *   0x3 disabled: Module is disabled and cannot be accessed
48d0f0631dSBenoit Cousson  *
49d0f0631dSBenoit Cousson  */
50d0f0631dSBenoit Cousson #define CLKCTRL_IDLEST_FUNCTIONAL		0x0
51d0f0631dSBenoit Cousson #define CLKCTRL_IDLEST_INTRANSITION		0x1
52d0f0631dSBenoit Cousson #define CLKCTRL_IDLEST_INTERFACE_IDLE		0x2
53d0f0631dSBenoit Cousson #define CLKCTRL_IDLEST_DISABLED			0x3
54d0f0631dSBenoit Cousson 
5590129336STero Kristo static struct omap_domain_base _cm_bases[OMAP4_MAX_PRCM_PARTITIONS];
56610eb8c2SR Sricharan 
57610eb8c2SR Sricharan /**
58610eb8c2SR Sricharan  * omap_cm_base_init - Populates the cm partitions
59610eb8c2SR Sricharan  *
60610eb8c2SR Sricharan  * Populates the base addresses of the _cm_bases
61610eb8c2SR Sricharan  * array used for read/write of cm module registers.
62610eb8c2SR Sricharan  */
omap_cm_base_init(void)6366db6428STero Kristo static void omap_cm_base_init(void)
64610eb8c2SR Sricharan {
6590129336STero Kristo 	memcpy(&_cm_bases[OMAP4430_PRM_PARTITION], &prm_base, sizeof(prm_base));
6690129336STero Kristo 	memcpy(&_cm_bases[OMAP4430_CM1_PARTITION], &cm_base, sizeof(cm_base));
6790129336STero Kristo 	memcpy(&_cm_bases[OMAP4430_CM2_PARTITION], &cm2_base, sizeof(cm2_base));
6890129336STero Kristo 	memcpy(&_cm_bases[OMAP4430_PRCM_MPU_PARTITION], &prcm_mpu_base,
6990129336STero Kristo 	       sizeof(prcm_mpu_base));
70610eb8c2SR Sricharan }
712ace831fSPaul Walmsley 
72d0f0631dSBenoit Cousson /* Private functions */
73d0f0631dSBenoit Cousson 
744215afafSTero Kristo static u32 omap4_cminst_read_inst_reg(u8 part, u16 inst, u16 idx);
754215afafSTero Kristo 
76d0f0631dSBenoit Cousson /**
77d0f0631dSBenoit Cousson  * _clkctrl_idlest - read a CM_*_CLKCTRL register; mask & shift IDLEST bitfield
78d0f0631dSBenoit Cousson  * @part: PRCM partition ID that the CM_CLKCTRL register exists in
79d0f0631dSBenoit Cousson  * @inst: CM instance register offset (*_INST macro)
80d0f0631dSBenoit Cousson  * @clkctrl_offs: Module clock control register offset (*_CLKCTRL macro)
81d0f0631dSBenoit Cousson  *
82d0f0631dSBenoit Cousson  * Return the IDLEST bitfield of a CM_*_CLKCTRL register, shifted down to
83d0f0631dSBenoit Cousson  * bit 0.
84d0f0631dSBenoit Cousson  */
_clkctrl_idlest(u8 part,u16 inst,u16 clkctrl_offs)859907f85eSTero Kristo static u32 _clkctrl_idlest(u8 part, u16 inst, u16 clkctrl_offs)
86d0f0631dSBenoit Cousson {
87d0f0631dSBenoit Cousson 	u32 v = omap4_cminst_read_inst_reg(part, inst, clkctrl_offs);
88d0f0631dSBenoit Cousson 	v &= OMAP4430_IDLEST_MASK;
89d0f0631dSBenoit Cousson 	v >>= OMAP4430_IDLEST_SHIFT;
90d0f0631dSBenoit Cousson 	return v;
91d0f0631dSBenoit Cousson }
92d0f0631dSBenoit Cousson 
93d0f0631dSBenoit Cousson /**
94d0f0631dSBenoit Cousson  * _is_module_ready - can module registers be accessed without causing an abort?
95d0f0631dSBenoit Cousson  * @part: PRCM partition ID that the CM_CLKCTRL register exists in
96d0f0631dSBenoit Cousson  * @inst: CM instance register offset (*_INST macro)
97d0f0631dSBenoit Cousson  * @clkctrl_offs: Module clock control register offset (*_CLKCTRL macro)
98d0f0631dSBenoit Cousson  *
99d0f0631dSBenoit Cousson  * Returns true if the module's CM_*_CLKCTRL.IDLEST bitfield is either
100d0f0631dSBenoit Cousson  * *FUNCTIONAL or *INTERFACE_IDLE; false otherwise.
101d0f0631dSBenoit Cousson  */
_is_module_ready(u8 part,u16 inst,u16 clkctrl_offs)1029907f85eSTero Kristo static bool _is_module_ready(u8 part, u16 inst, u16 clkctrl_offs)
103d0f0631dSBenoit Cousson {
104d0f0631dSBenoit Cousson 	u32 v;
105d0f0631dSBenoit Cousson 
1069907f85eSTero Kristo 	v = _clkctrl_idlest(part, inst, clkctrl_offs);
107d0f0631dSBenoit Cousson 
108d0f0631dSBenoit Cousson 	return (v == CLKCTRL_IDLEST_FUNCTIONAL ||
109d0f0631dSBenoit Cousson 		v == CLKCTRL_IDLEST_INTERFACE_IDLE) ? true : false;
110d0f0631dSBenoit Cousson }
111d0f0631dSBenoit Cousson 
1122ace831fSPaul Walmsley /* Read a register in a CM instance */
omap4_cminst_read_inst_reg(u8 part,u16 inst,u16 idx)1134215afafSTero Kristo static u32 omap4_cminst_read_inst_reg(u8 part, u16 inst, u16 idx)
1142ace831fSPaul Walmsley {
1152ace831fSPaul Walmsley 	BUG_ON(part >= OMAP4_MAX_PRCM_PARTITIONS ||
1162ace831fSPaul Walmsley 	       part == OMAP4430_INVALID_PRCM_PARTITION ||
11790129336STero Kristo 	       !_cm_bases[part].va);
11890129336STero Kristo 	return readl_relaxed(_cm_bases[part].va + inst + idx);
1192ace831fSPaul Walmsley }
1202ace831fSPaul Walmsley 
1212ace831fSPaul Walmsley /* Write into a register in a CM instance */
omap4_cminst_write_inst_reg(u32 val,u8 part,u16 inst,u16 idx)1224215afafSTero Kristo static void omap4_cminst_write_inst_reg(u32 val, u8 part, u16 inst, u16 idx)
1232ace831fSPaul Walmsley {
1242ace831fSPaul Walmsley 	BUG_ON(part >= OMAP4_MAX_PRCM_PARTITIONS ||
1252ace831fSPaul Walmsley 	       part == OMAP4430_INVALID_PRCM_PARTITION ||
12690129336STero Kristo 	       !_cm_bases[part].va);
12790129336STero Kristo 	writel_relaxed(val, _cm_bases[part].va + inst + idx);
1282ace831fSPaul Walmsley }
1292ace831fSPaul Walmsley 
1302ace831fSPaul Walmsley /* Read-modify-write a register in CM1. Caller must lock */
omap4_cminst_rmw_inst_reg_bits(u32 mask,u32 bits,u8 part,u16 inst,s16 idx)1314215afafSTero Kristo static u32 omap4_cminst_rmw_inst_reg_bits(u32 mask, u32 bits, u8 part, u16 inst,
1322ace831fSPaul Walmsley 					  s16 idx)
1332ace831fSPaul Walmsley {
1342ace831fSPaul Walmsley 	u32 v;
1352ace831fSPaul Walmsley 
1362ace831fSPaul Walmsley 	v = omap4_cminst_read_inst_reg(part, inst, idx);
1372ace831fSPaul Walmsley 	v &= ~mask;
1382ace831fSPaul Walmsley 	v |= bits;
1392ace831fSPaul Walmsley 	omap4_cminst_write_inst_reg(v, part, inst, idx);
1402ace831fSPaul Walmsley 
1412ace831fSPaul Walmsley 	return v;
1422ace831fSPaul Walmsley }
1432ace831fSPaul Walmsley 
omap4_cminst_set_inst_reg_bits(u32 bits,u8 part,u16 inst,s16 idx)1444215afafSTero Kristo static u32 omap4_cminst_set_inst_reg_bits(u32 bits, u8 part, u16 inst, s16 idx)
14504eb7773SRajendra Nayak {
14604eb7773SRajendra Nayak 	return omap4_cminst_rmw_inst_reg_bits(bits, bits, part, inst, idx);
14704eb7773SRajendra Nayak }
14804eb7773SRajendra Nayak 
omap4_cminst_clear_inst_reg_bits(u32 bits,u8 part,u16 inst,s16 idx)1494215afafSTero Kristo static u32 omap4_cminst_clear_inst_reg_bits(u32 bits, u8 part, u16 inst,
1504215afafSTero Kristo 					    s16 idx)
15104eb7773SRajendra Nayak {
15204eb7773SRajendra Nayak 	return omap4_cminst_rmw_inst_reg_bits(bits, 0x0, part, inst, idx);
15304eb7773SRajendra Nayak }
15404eb7773SRajendra Nayak 
omap4_cminst_read_inst_reg_bits(u8 part,u16 inst,s16 idx,u32 mask)1554215afafSTero Kristo static u32 omap4_cminst_read_inst_reg_bits(u8 part, u16 inst, s16 idx, u32 mask)
15604eb7773SRajendra Nayak {
15704eb7773SRajendra Nayak 	u32 v;
15804eb7773SRajendra Nayak 
15904eb7773SRajendra Nayak 	v = omap4_cminst_read_inst_reg(part, inst, idx);
16004eb7773SRajendra Nayak 	v &= mask;
16104eb7773SRajendra Nayak 	v >>= __ffs(mask);
16204eb7773SRajendra Nayak 
16304eb7773SRajendra Nayak 	return v;
16404eb7773SRajendra Nayak }
16504eb7773SRajendra Nayak 
166bd2122caSPaul Walmsley /*
167bd2122caSPaul Walmsley  *
168bd2122caSPaul Walmsley  */
169bd2122caSPaul Walmsley 
170bd2122caSPaul Walmsley /**
171bd2122caSPaul Walmsley  * _clktrctrl_write - write @c to a CM_CLKSTCTRL.CLKTRCTRL register bitfield
172bd2122caSPaul Walmsley  * @c: CLKTRCTRL register bitfield (LSB = bit 0, i.e., unshifted)
173bd2122caSPaul Walmsley  * @part: PRCM partition ID that the CM_CLKSTCTRL register exists in
174bd2122caSPaul Walmsley  * @inst: CM instance register offset (*_INST macro)
175bd2122caSPaul Walmsley  * @cdoffs: Clockdomain register offset (*_CDOFFS macro)
176bd2122caSPaul Walmsley  *
177bd2122caSPaul Walmsley  * @c must be the unshifted value for CLKTRCTRL - i.e., this function
178bd2122caSPaul Walmsley  * will handle the shift itself.
179bd2122caSPaul Walmsley  */
_clktrctrl_write(u8 c,u8 part,u16 inst,u16 cdoffs)180d3f5d551SAnkur Kishore static void _clktrctrl_write(u8 c, u8 part, u16 inst, u16 cdoffs)
181bd2122caSPaul Walmsley {
182bd2122caSPaul Walmsley 	u32 v;
183bd2122caSPaul Walmsley 
184bd2122caSPaul Walmsley 	v = omap4_cminst_read_inst_reg(part, inst, cdoffs + OMAP4_CM_CLKSTCTRL);
185bd2122caSPaul Walmsley 	v &= ~OMAP4430_CLKTRCTRL_MASK;
186bd2122caSPaul Walmsley 	v |= c << OMAP4430_CLKTRCTRL_SHIFT;
187bd2122caSPaul Walmsley 	omap4_cminst_write_inst_reg(v, part, inst, cdoffs + OMAP4_CM_CLKSTCTRL);
188bd2122caSPaul Walmsley }
189bd2122caSPaul Walmsley 
190bd2122caSPaul Walmsley /**
191bd2122caSPaul Walmsley  * omap4_cminst_is_clkdm_in_hwsup - is a clockdomain in hwsup idle mode?
192bd2122caSPaul Walmsley  * @part: PRCM partition ID that the CM_CLKSTCTRL register exists in
193bd2122caSPaul Walmsley  * @inst: CM instance register offset (*_INST macro)
194bd2122caSPaul Walmsley  * @cdoffs: Clockdomain register offset (*_CDOFFS macro)
195bd2122caSPaul Walmsley  *
196bd2122caSPaul Walmsley  * Returns true if the clockdomain referred to by (@part, @inst, @cdoffs)
197bd2122caSPaul Walmsley  * is in hardware-supervised idle mode, or 0 otherwise.
198bd2122caSPaul Walmsley  */
omap4_cminst_is_clkdm_in_hwsup(u8 part,u16 inst,u16 cdoffs)199f2650d6eSTero Kristo static bool omap4_cminst_is_clkdm_in_hwsup(u8 part, u16 inst, u16 cdoffs)
200bd2122caSPaul Walmsley {
201bd2122caSPaul Walmsley 	u32 v;
202bd2122caSPaul Walmsley 
203bd2122caSPaul Walmsley 	v = omap4_cminst_read_inst_reg(part, inst, cdoffs + OMAP4_CM_CLKSTCTRL);
204bd2122caSPaul Walmsley 	v &= OMAP4430_CLKTRCTRL_MASK;
205bd2122caSPaul Walmsley 	v >>= OMAP4430_CLKTRCTRL_SHIFT;
206bd2122caSPaul Walmsley 
207bd2122caSPaul Walmsley 	return (v == OMAP34XX_CLKSTCTRL_ENABLE_AUTO) ? true : false;
208bd2122caSPaul Walmsley }
209bd2122caSPaul Walmsley 
210bd2122caSPaul Walmsley /**
211bd2122caSPaul Walmsley  * omap4_cminst_clkdm_enable_hwsup - put a clockdomain in hwsup-idle mode
212bd2122caSPaul Walmsley  * @part: PRCM partition ID that the clockdomain registers exist in
213bd2122caSPaul Walmsley  * @inst: CM instance register offset (*_INST macro)
214bd2122caSPaul Walmsley  * @cdoffs: Clockdomain register offset (*_CDOFFS macro)
215bd2122caSPaul Walmsley  *
216bd2122caSPaul Walmsley  * Put a clockdomain referred to by (@part, @inst, @cdoffs) into
217bd2122caSPaul Walmsley  * hardware-supervised idle mode.  No return value.
218bd2122caSPaul Walmsley  */
omap4_cminst_clkdm_enable_hwsup(u8 part,u16 inst,u16 cdoffs)219f2650d6eSTero Kristo static void omap4_cminst_clkdm_enable_hwsup(u8 part, u16 inst, u16 cdoffs)
220bd2122caSPaul Walmsley {
221bd2122caSPaul Walmsley 	_clktrctrl_write(OMAP34XX_CLKSTCTRL_ENABLE_AUTO, part, inst, cdoffs);
222bd2122caSPaul Walmsley }
223bd2122caSPaul Walmsley 
224bd2122caSPaul Walmsley /**
225bd2122caSPaul Walmsley  * omap4_cminst_clkdm_disable_hwsup - put a clockdomain in swsup-idle mode
226bd2122caSPaul Walmsley  * @part: PRCM partition ID that the clockdomain registers exist in
227bd2122caSPaul Walmsley  * @inst: CM instance register offset (*_INST macro)
228bd2122caSPaul Walmsley  * @cdoffs: Clockdomain register offset (*_CDOFFS macro)
229bd2122caSPaul Walmsley  *
230bd2122caSPaul Walmsley  * Put a clockdomain referred to by (@part, @inst, @cdoffs) into
231bd2122caSPaul Walmsley  * software-supervised idle mode, i.e., controlled manually by the
232bd2122caSPaul Walmsley  * Linux OMAP clockdomain code.  No return value.
233bd2122caSPaul Walmsley  */
omap4_cminst_clkdm_disable_hwsup(u8 part,u16 inst,u16 cdoffs)234f2650d6eSTero Kristo static void omap4_cminst_clkdm_disable_hwsup(u8 part, u16 inst, u16 cdoffs)
235bd2122caSPaul Walmsley {
236bd2122caSPaul Walmsley 	_clktrctrl_write(OMAP34XX_CLKSTCTRL_DISABLE_AUTO, part, inst, cdoffs);
237bd2122caSPaul Walmsley }
238bd2122caSPaul Walmsley 
239bd2122caSPaul Walmsley /**
240bd2122caSPaul Walmsley  * omap4_cminst_clkdm_force_sleep - try to take a clockdomain out of idle
241bd2122caSPaul Walmsley  * @part: PRCM partition ID that the clockdomain registers exist in
242bd2122caSPaul Walmsley  * @inst: CM instance register offset (*_INST macro)
243bd2122caSPaul Walmsley  * @cdoffs: Clockdomain register offset (*_CDOFFS macro)
244bd2122caSPaul Walmsley  *
245bd2122caSPaul Walmsley  * Take a clockdomain referred to by (@part, @inst, @cdoffs) out of idle,
246bd2122caSPaul Walmsley  * waking it up.  No return value.
247bd2122caSPaul Walmsley  */
omap4_cminst_clkdm_force_wakeup(u8 part,u16 inst,u16 cdoffs)248f2650d6eSTero Kristo static void omap4_cminst_clkdm_force_wakeup(u8 part, u16 inst, u16 cdoffs)
249bd2122caSPaul Walmsley {
250bd2122caSPaul Walmsley 	_clktrctrl_write(OMAP34XX_CLKSTCTRL_FORCE_WAKEUP, part, inst, cdoffs);
251bd2122caSPaul Walmsley }
252bd2122caSPaul Walmsley 
253bd2122caSPaul Walmsley /*
254bd2122caSPaul Walmsley  *
255bd2122caSPaul Walmsley  */
2562ace831fSPaul Walmsley 
omap4_cminst_clkdm_force_sleep(u8 part,u16 inst,u16 cdoffs)257f2650d6eSTero Kristo static void omap4_cminst_clkdm_force_sleep(u8 part, u16 inst, u16 cdoffs)
258f67f04baSDave Gerlach {
259f67f04baSDave Gerlach 	_clktrctrl_write(OMAP34XX_CLKSTCTRL_FORCE_SLEEP, part, inst, cdoffs);
260f67f04baSDave Gerlach }
261f67f04baSDave Gerlach 
2622ace831fSPaul Walmsley /**
263d0f0631dSBenoit Cousson  * omap4_cminst_wait_module_ready - wait for a module to be in 'func' state
264d0f0631dSBenoit Cousson  * @part: PRCM partition ID that the CM_CLKCTRL register exists in
265d0f0631dSBenoit Cousson  * @inst: CM instance register offset (*_INST macro)
266d0f0631dSBenoit Cousson  * @clkctrl_offs: Module clock control register offset (*_CLKCTRL macro)
267021b6ff0STero Kristo  * @bit_shift: bit shift for the register, ignored for OMAP4+
2682ace831fSPaul Walmsley  *
2692ace831fSPaul Walmsley  * Wait for the module IDLEST to be functional. If the idle state is in any
2702ace831fSPaul Walmsley  * the non functional state (trans, idle or disabled), module and thus the
2712ace831fSPaul Walmsley  * sysconfig cannot be accessed and will probably lead to an "imprecise
2722ace831fSPaul Walmsley  * external abort"
2732ace831fSPaul Walmsley  */
omap4_cminst_wait_module_ready(u8 part,s16 inst,u16 clkctrl_offs,u8 bit_shift)274021b6ff0STero Kristo static int omap4_cminst_wait_module_ready(u8 part, s16 inst, u16 clkctrl_offs,
275021b6ff0STero Kristo 					  u8 bit_shift)
2762ace831fSPaul Walmsley {
2772ace831fSPaul Walmsley 	int i = 0;
2782ace831fSPaul Walmsley 
2799907f85eSTero Kristo 	omap_test_timeout(_is_module_ready(part, inst, clkctrl_offs),
2802ace831fSPaul Walmsley 			  MAX_MODULE_READY_TIME, i);
2812ace831fSPaul Walmsley 
2822ace831fSPaul Walmsley 	return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
2832ace831fSPaul Walmsley }
2842ace831fSPaul Walmsley 
28511b10341SBenoit Cousson /**
28611b10341SBenoit Cousson  * omap4_cminst_wait_module_idle - wait for a module to be in 'disabled'
28711b10341SBenoit Cousson  * state
28811b10341SBenoit Cousson  * @part: PRCM partition ID that the CM_CLKCTRL register exists in
28911b10341SBenoit Cousson  * @inst: CM instance register offset (*_INST macro)
29011b10341SBenoit Cousson  * @clkctrl_offs: Module clock control register offset (*_CLKCTRL macro)
291a8ae5afaSTero Kristo  * @bit_shift: Bit shift for the register, ignored for OMAP4+
29211b10341SBenoit Cousson  *
29311b10341SBenoit Cousson  * Wait for the module IDLEST to be disabled. Some PRCM transition,
29411b10341SBenoit Cousson  * like reset assertion or parent clock de-activation must wait the
29511b10341SBenoit Cousson  * module to be fully disabled.
29611b10341SBenoit Cousson  */
omap4_cminst_wait_module_idle(u8 part,s16 inst,u16 clkctrl_offs,u8 bit_shift)297a8ae5afaSTero Kristo static int omap4_cminst_wait_module_idle(u8 part, s16 inst, u16 clkctrl_offs,
298a8ae5afaSTero Kristo 					 u8 bit_shift)
29911b10341SBenoit Cousson {
30011b10341SBenoit Cousson 	int i = 0;
30111b10341SBenoit Cousson 
3029907f85eSTero Kristo 	omap_test_timeout((_clkctrl_idlest(part, inst, clkctrl_offs) ==
30311b10341SBenoit Cousson 			   CLKCTRL_IDLEST_DISABLED),
304b8f15b7eSPaul Walmsley 			  MAX_MODULE_DISABLE_TIME, i);
30511b10341SBenoit Cousson 
306b8f15b7eSPaul Walmsley 	return (i < MAX_MODULE_DISABLE_TIME) ? 0 : -EBUSY;
30711b10341SBenoit Cousson }
308288d6a16SBenoit Cousson 
309288d6a16SBenoit Cousson /**
310288d6a16SBenoit Cousson  * omap4_cminst_module_enable - Enable the modulemode inside CLKCTRL
311288d6a16SBenoit Cousson  * @mode: Module mode (SW or HW)
312288d6a16SBenoit Cousson  * @part: PRCM partition ID that the CM_CLKCTRL register exists in
313288d6a16SBenoit Cousson  * @inst: CM instance register offset (*_INST macro)
314288d6a16SBenoit Cousson  * @clkctrl_offs: Module clock control register offset (*_CLKCTRL macro)
315288d6a16SBenoit Cousson  *
316288d6a16SBenoit Cousson  * No return value.
317288d6a16SBenoit Cousson  */
omap4_cminst_module_enable(u8 mode,u8 part,u16 inst,u16 clkctrl_offs)318128603f0STero Kristo static void omap4_cminst_module_enable(u8 mode, u8 part, u16 inst,
319288d6a16SBenoit Cousson 				       u16 clkctrl_offs)
320288d6a16SBenoit Cousson {
321288d6a16SBenoit Cousson 	u32 v;
322288d6a16SBenoit Cousson 
323288d6a16SBenoit Cousson 	v = omap4_cminst_read_inst_reg(part, inst, clkctrl_offs);
324288d6a16SBenoit Cousson 	v &= ~OMAP4430_MODULEMODE_MASK;
325288d6a16SBenoit Cousson 	v |= mode << OMAP4430_MODULEMODE_SHIFT;
326288d6a16SBenoit Cousson 	omap4_cminst_write_inst_reg(v, part, inst, clkctrl_offs);
327288d6a16SBenoit Cousson }
328288d6a16SBenoit Cousson 
329288d6a16SBenoit Cousson /**
330288d6a16SBenoit Cousson  * omap4_cminst_module_disable - Disable the module inside CLKCTRL
331288d6a16SBenoit Cousson  * @part: PRCM partition ID that the CM_CLKCTRL register exists in
332288d6a16SBenoit Cousson  * @inst: CM instance register offset (*_INST macro)
333288d6a16SBenoit Cousson  * @clkctrl_offs: Module clock control register offset (*_CLKCTRL macro)
334288d6a16SBenoit Cousson  *
335288d6a16SBenoit Cousson  * No return value.
336288d6a16SBenoit Cousson  */
omap4_cminst_module_disable(u8 part,u16 inst,u16 clkctrl_offs)337128603f0STero Kristo static void omap4_cminst_module_disable(u8 part, u16 inst, u16 clkctrl_offs)
338288d6a16SBenoit Cousson {
339288d6a16SBenoit Cousson 	u32 v;
340288d6a16SBenoit Cousson 
341288d6a16SBenoit Cousson 	v = omap4_cminst_read_inst_reg(part, inst, clkctrl_offs);
342288d6a16SBenoit Cousson 	v &= ~OMAP4430_MODULEMODE_MASK;
343288d6a16SBenoit Cousson 	omap4_cminst_write_inst_reg(v, part, inst, clkctrl_offs);
344288d6a16SBenoit Cousson }
3454bd5259eSPaul Walmsley 
3464bd5259eSPaul Walmsley /*
3474bd5259eSPaul Walmsley  * Clockdomain low-level functions
3484bd5259eSPaul Walmsley  */
3494bd5259eSPaul Walmsley 
omap4_clkdm_add_wkup_sleep_dep(struct clockdomain * clkdm1,struct clockdomain * clkdm2)3504bd5259eSPaul Walmsley static int omap4_clkdm_add_wkup_sleep_dep(struct clockdomain *clkdm1,
3514bd5259eSPaul Walmsley 					struct clockdomain *clkdm2)
3524bd5259eSPaul Walmsley {
3534bd5259eSPaul Walmsley 	omap4_cminst_set_inst_reg_bits((1 << clkdm2->dep_bit),
3544bd5259eSPaul Walmsley 				       clkdm1->prcm_partition,
3554bd5259eSPaul Walmsley 				       clkdm1->cm_inst, clkdm1->clkdm_offs +
3564bd5259eSPaul Walmsley 				       OMAP4_CM_STATICDEP);
3574bd5259eSPaul Walmsley 	return 0;
3584bd5259eSPaul Walmsley }
3594bd5259eSPaul Walmsley 
omap4_clkdm_del_wkup_sleep_dep(struct clockdomain * clkdm1,struct clockdomain * clkdm2)3604bd5259eSPaul Walmsley static int omap4_clkdm_del_wkup_sleep_dep(struct clockdomain *clkdm1,
3614bd5259eSPaul Walmsley 					struct clockdomain *clkdm2)
3624bd5259eSPaul Walmsley {
3634bd5259eSPaul Walmsley 	omap4_cminst_clear_inst_reg_bits((1 << clkdm2->dep_bit),
3644bd5259eSPaul Walmsley 					 clkdm1->prcm_partition,
3654bd5259eSPaul Walmsley 					 clkdm1->cm_inst, clkdm1->clkdm_offs +
3664bd5259eSPaul Walmsley 					 OMAP4_CM_STATICDEP);
3674bd5259eSPaul Walmsley 	return 0;
3684bd5259eSPaul Walmsley }
3694bd5259eSPaul Walmsley 
omap4_clkdm_read_wkup_sleep_dep(struct clockdomain * clkdm1,struct clockdomain * clkdm2)3704bd5259eSPaul Walmsley static int omap4_clkdm_read_wkup_sleep_dep(struct clockdomain *clkdm1,
3714bd5259eSPaul Walmsley 					struct clockdomain *clkdm2)
3724bd5259eSPaul Walmsley {
3734bd5259eSPaul Walmsley 	return omap4_cminst_read_inst_reg_bits(clkdm1->prcm_partition,
3744bd5259eSPaul Walmsley 					       clkdm1->cm_inst,
3754bd5259eSPaul Walmsley 					       clkdm1->clkdm_offs +
3764bd5259eSPaul Walmsley 					       OMAP4_CM_STATICDEP,
3774bd5259eSPaul Walmsley 					       (1 << clkdm2->dep_bit));
3784bd5259eSPaul Walmsley }
3794bd5259eSPaul Walmsley 
omap4_clkdm_clear_all_wkup_sleep_deps(struct clockdomain * clkdm)3804bd5259eSPaul Walmsley static int omap4_clkdm_clear_all_wkup_sleep_deps(struct clockdomain *clkdm)
3814bd5259eSPaul Walmsley {
3824bd5259eSPaul Walmsley 	struct clkdm_dep *cd;
3834bd5259eSPaul Walmsley 	u32 mask = 0;
3844bd5259eSPaul Walmsley 
3854bd5259eSPaul Walmsley 	if (!clkdm->prcm_partition)
3864bd5259eSPaul Walmsley 		return 0;
3874bd5259eSPaul Walmsley 
3884bd5259eSPaul Walmsley 	for (cd = clkdm->wkdep_srcs; cd && cd->clkdm_name; cd++) {
3894bd5259eSPaul Walmsley 		if (!cd->clkdm)
3904bd5259eSPaul Walmsley 			continue; /* only happens if data is erroneous */
3914bd5259eSPaul Walmsley 
3924bd5259eSPaul Walmsley 		mask |= 1 << cd->clkdm->dep_bit;
39392493870SPaul Walmsley 		cd->wkdep_usecount = 0;
3944bd5259eSPaul Walmsley 	}
3954bd5259eSPaul Walmsley 
3964bd5259eSPaul Walmsley 	omap4_cminst_clear_inst_reg_bits(mask, clkdm->prcm_partition,
3974bd5259eSPaul Walmsley 					 clkdm->cm_inst, clkdm->clkdm_offs +
3984bd5259eSPaul Walmsley 					 OMAP4_CM_STATICDEP);
3994bd5259eSPaul Walmsley 	return 0;
4004bd5259eSPaul Walmsley }
4014bd5259eSPaul Walmsley 
omap4_clkdm_sleep(struct clockdomain * clkdm)4024bd5259eSPaul Walmsley static int omap4_clkdm_sleep(struct clockdomain *clkdm)
4034bd5259eSPaul Walmsley {
404f67f04baSDave Gerlach 	if (clkdm->flags & CLKDM_CAN_HWSUP)
4054bd5259eSPaul Walmsley 		omap4_cminst_clkdm_enable_hwsup(clkdm->prcm_partition,
406f67f04baSDave Gerlach 						clkdm->cm_inst,
407f67f04baSDave Gerlach 						clkdm->clkdm_offs);
408f67f04baSDave Gerlach 	else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP)
409f67f04baSDave Gerlach 		omap4_cminst_clkdm_force_sleep(clkdm->prcm_partition,
410f67f04baSDave Gerlach 					       clkdm->cm_inst,
411f67f04baSDave Gerlach 					       clkdm->clkdm_offs);
412f67f04baSDave Gerlach 	else
413f67f04baSDave Gerlach 		return -EINVAL;
414f67f04baSDave Gerlach 
4154bd5259eSPaul Walmsley 	return 0;
4164bd5259eSPaul Walmsley }
4174bd5259eSPaul Walmsley 
omap4_clkdm_wakeup(struct clockdomain * clkdm)4184bd5259eSPaul Walmsley static int omap4_clkdm_wakeup(struct clockdomain *clkdm)
4194bd5259eSPaul Walmsley {
4204bd5259eSPaul Walmsley 	omap4_cminst_clkdm_force_wakeup(clkdm->prcm_partition,
4214bd5259eSPaul Walmsley 					clkdm->cm_inst, clkdm->clkdm_offs);
4224bd5259eSPaul Walmsley 	return 0;
4234bd5259eSPaul Walmsley }
4244bd5259eSPaul Walmsley 
omap4_clkdm_allow_idle(struct clockdomain * clkdm)4254bd5259eSPaul Walmsley static void omap4_clkdm_allow_idle(struct clockdomain *clkdm)
4264bd5259eSPaul Walmsley {
4274bd5259eSPaul Walmsley 	omap4_cminst_clkdm_enable_hwsup(clkdm->prcm_partition,
4284bd5259eSPaul Walmsley 					clkdm->cm_inst, clkdm->clkdm_offs);
4294bd5259eSPaul Walmsley }
4304bd5259eSPaul Walmsley 
omap4_clkdm_deny_idle(struct clockdomain * clkdm)4314bd5259eSPaul Walmsley static void omap4_clkdm_deny_idle(struct clockdomain *clkdm)
4324bd5259eSPaul Walmsley {
4334bd5259eSPaul Walmsley 	if (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)
4344bd5259eSPaul Walmsley 		omap4_clkdm_wakeup(clkdm);
4354bd5259eSPaul Walmsley 	else
4364bd5259eSPaul Walmsley 		omap4_cminst_clkdm_disable_hwsup(clkdm->prcm_partition,
4374bd5259eSPaul Walmsley 						 clkdm->cm_inst,
4384bd5259eSPaul Walmsley 						 clkdm->clkdm_offs);
4394bd5259eSPaul Walmsley }
4404bd5259eSPaul Walmsley 
omap4_clkdm_clk_enable(struct clockdomain * clkdm)4414bd5259eSPaul Walmsley static int omap4_clkdm_clk_enable(struct clockdomain *clkdm)
4424bd5259eSPaul Walmsley {
4434bd5259eSPaul Walmsley 	if (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)
4444bd5259eSPaul Walmsley 		return omap4_clkdm_wakeup(clkdm);
4454bd5259eSPaul Walmsley 
4464bd5259eSPaul Walmsley 	return 0;
4474bd5259eSPaul Walmsley }
4484bd5259eSPaul Walmsley 
omap4_clkdm_clk_disable(struct clockdomain * clkdm)4494bd5259eSPaul Walmsley static int omap4_clkdm_clk_disable(struct clockdomain *clkdm)
4504bd5259eSPaul Walmsley {
4514bd5259eSPaul Walmsley 	bool hwsup = false;
4524bd5259eSPaul Walmsley 
4534bd5259eSPaul Walmsley 	if (!clkdm->prcm_partition)
4544bd5259eSPaul Walmsley 		return 0;
4554bd5259eSPaul Walmsley 
4564bd5259eSPaul Walmsley 	/*
4574bd5259eSPaul Walmsley 	 * The CLKDM_MISSING_IDLE_REPORTING flag documentation has
4584bd5259eSPaul Walmsley 	 * more details on the unpleasant problem this is working
4594bd5259eSPaul Walmsley 	 * around
4604bd5259eSPaul Walmsley 	 */
4614bd5259eSPaul Walmsley 	if (clkdm->flags & CLKDM_MISSING_IDLE_REPORTING &&
4624bd5259eSPaul Walmsley 	    !(clkdm->flags & CLKDM_CAN_FORCE_SLEEP)) {
4634bd5259eSPaul Walmsley 		omap4_clkdm_allow_idle(clkdm);
4644bd5259eSPaul Walmsley 		return 0;
4654bd5259eSPaul Walmsley 	}
4664bd5259eSPaul Walmsley 
4674bd5259eSPaul Walmsley 	hwsup = omap4_cminst_is_clkdm_in_hwsup(clkdm->prcm_partition,
4684bd5259eSPaul Walmsley 					clkdm->cm_inst, clkdm->clkdm_offs);
4694bd5259eSPaul Walmsley 
4704bd5259eSPaul Walmsley 	if (!hwsup && (clkdm->flags & CLKDM_CAN_FORCE_SLEEP))
4714bd5259eSPaul Walmsley 		omap4_clkdm_sleep(clkdm);
4724bd5259eSPaul Walmsley 
4734bd5259eSPaul Walmsley 	return 0;
4744bd5259eSPaul Walmsley }
4754bd5259eSPaul Walmsley 
omap4_cminst_xlate_clkctrl(u8 part,u16 inst,u16 offset)4761055d92cSTero Kristo static u32 omap4_cminst_xlate_clkctrl(u8 part, u16 inst, u16 offset)
477308b4e38STero Kristo {
4781055d92cSTero Kristo 	return _cm_bases[part].pa + inst + offset;
479308b4e38STero Kristo }
480308b4e38STero Kristo 
4811096d1c1SRuss Dill /**
4821096d1c1SRuss Dill  * omap4_clkdm_save_context - Save the clockdomain modulemode context
4831096d1c1SRuss Dill  * @clkdm: The clockdomain pointer whose context needs to be saved
4841096d1c1SRuss Dill  *
4851096d1c1SRuss Dill  * Save the clockdomain modulemode context.
4861096d1c1SRuss Dill  */
omap4_clkdm_save_context(struct clockdomain * clkdm)4871096d1c1SRuss Dill static int omap4_clkdm_save_context(struct clockdomain *clkdm)
4881096d1c1SRuss Dill {
4891096d1c1SRuss Dill 	clkdm->context = omap4_cminst_read_inst_reg(clkdm->prcm_partition,
4901096d1c1SRuss Dill 						    clkdm->cm_inst,
4911096d1c1SRuss Dill 						    clkdm->clkdm_offs +
4921096d1c1SRuss Dill 						    OMAP4_CM_CLKSTCTRL);
4931096d1c1SRuss Dill 	clkdm->context &= OMAP4430_MODULEMODE_MASK;
4941096d1c1SRuss Dill 	return 0;
4951096d1c1SRuss Dill }
4961096d1c1SRuss Dill 
4971096d1c1SRuss Dill /**
4981096d1c1SRuss Dill  * omap4_clkdm_restore_context - Restore the clockdomain modulemode context
4991096d1c1SRuss Dill  * @clkdm: The clockdomain pointer whose context needs to be restored
5001096d1c1SRuss Dill  *
5011096d1c1SRuss Dill  * Restore the clockdomain modulemode context.
5021096d1c1SRuss Dill  */
omap4_clkdm_restore_context(struct clockdomain * clkdm)5031096d1c1SRuss Dill static int omap4_clkdm_restore_context(struct clockdomain *clkdm)
5041096d1c1SRuss Dill {
5051096d1c1SRuss Dill 	switch (clkdm->context) {
5061096d1c1SRuss Dill 	case OMAP34XX_CLKSTCTRL_DISABLE_AUTO:
5071096d1c1SRuss Dill 		omap4_clkdm_deny_idle(clkdm);
5081096d1c1SRuss Dill 		break;
5091096d1c1SRuss Dill 	case OMAP34XX_CLKSTCTRL_FORCE_SLEEP:
5101096d1c1SRuss Dill 		omap4_clkdm_sleep(clkdm);
5111096d1c1SRuss Dill 		break;
5121096d1c1SRuss Dill 	case OMAP34XX_CLKSTCTRL_FORCE_WAKEUP:
5131096d1c1SRuss Dill 		omap4_clkdm_wakeup(clkdm);
5141096d1c1SRuss Dill 		break;
5151096d1c1SRuss Dill 	case OMAP34XX_CLKSTCTRL_ENABLE_AUTO:
5161096d1c1SRuss Dill 		omap4_clkdm_allow_idle(clkdm);
5171096d1c1SRuss Dill 		break;
5181096d1c1SRuss Dill 	}
5191096d1c1SRuss Dill 	return 0;
5201096d1c1SRuss Dill }
5211096d1c1SRuss Dill 
5224bd5259eSPaul Walmsley struct clkdm_ops omap4_clkdm_operations = {
5234bd5259eSPaul Walmsley 	.clkdm_add_wkdep	= omap4_clkdm_add_wkup_sleep_dep,
5244bd5259eSPaul Walmsley 	.clkdm_del_wkdep	= omap4_clkdm_del_wkup_sleep_dep,
5254bd5259eSPaul Walmsley 	.clkdm_read_wkdep	= omap4_clkdm_read_wkup_sleep_dep,
5264bd5259eSPaul Walmsley 	.clkdm_clear_all_wkdeps	= omap4_clkdm_clear_all_wkup_sleep_deps,
5274bd5259eSPaul Walmsley 	.clkdm_add_sleepdep	= omap4_clkdm_add_wkup_sleep_dep,
5284bd5259eSPaul Walmsley 	.clkdm_del_sleepdep	= omap4_clkdm_del_wkup_sleep_dep,
5294bd5259eSPaul Walmsley 	.clkdm_read_sleepdep	= omap4_clkdm_read_wkup_sleep_dep,
5304bd5259eSPaul Walmsley 	.clkdm_clear_all_sleepdeps	= omap4_clkdm_clear_all_wkup_sleep_deps,
5314bd5259eSPaul Walmsley 	.clkdm_sleep		= omap4_clkdm_sleep,
5324bd5259eSPaul Walmsley 	.clkdm_wakeup		= omap4_clkdm_wakeup,
5334bd5259eSPaul Walmsley 	.clkdm_allow_idle	= omap4_clkdm_allow_idle,
5344bd5259eSPaul Walmsley 	.clkdm_deny_idle	= omap4_clkdm_deny_idle,
5354bd5259eSPaul Walmsley 	.clkdm_clk_enable	= omap4_clkdm_clk_enable,
5364bd5259eSPaul Walmsley 	.clkdm_clk_disable	= omap4_clkdm_clk_disable,
5371096d1c1SRuss Dill 	.clkdm_save_context	= omap4_clkdm_save_context,
5381096d1c1SRuss Dill 	.clkdm_restore_context	= omap4_clkdm_restore_context,
5394bd5259eSPaul Walmsley };
540c9218fe6SAmbresh K 
541c9218fe6SAmbresh K struct clkdm_ops am43xx_clkdm_operations = {
542c9218fe6SAmbresh K 	.clkdm_sleep		= omap4_clkdm_sleep,
543c9218fe6SAmbresh K 	.clkdm_wakeup		= omap4_clkdm_wakeup,
544c9218fe6SAmbresh K 	.clkdm_allow_idle	= omap4_clkdm_allow_idle,
545c9218fe6SAmbresh K 	.clkdm_deny_idle	= omap4_clkdm_deny_idle,
546c9218fe6SAmbresh K 	.clkdm_clk_enable	= omap4_clkdm_clk_enable,
547c9218fe6SAmbresh K 	.clkdm_clk_disable	= omap4_clkdm_clk_disable,
548c9218fe6SAmbresh K };
5497632a02fSTero Kristo 
55060af58cdSBhumika Goyal static const struct cm_ll_data omap4xxx_cm_ll_data = {
551021b6ff0STero Kristo 	.wait_module_ready	= &omap4_cminst_wait_module_ready,
552a8ae5afaSTero Kristo 	.wait_module_idle	= &omap4_cminst_wait_module_idle,
553128603f0STero Kristo 	.module_enable		= &omap4_cminst_module_enable,
554128603f0STero Kristo 	.module_disable		= &omap4_cminst_module_disable,
5551055d92cSTero Kristo 	.xlate_clkctrl		= &omap4_cminst_xlate_clkctrl,
556021b6ff0STero Kristo };
5577632a02fSTero Kristo 
omap4_cm_init(const struct omap_prcm_init_data * data)558425dc8b2STero Kristo int __init omap4_cm_init(const struct omap_prcm_init_data *data)
5597632a02fSTero Kristo {
56066db6428STero Kristo 	omap_cm_base_init();
56166db6428STero Kristo 
5627632a02fSTero Kristo 	return cm_register(&omap4xxx_cm_ll_data);
5637632a02fSTero Kristo }
5647632a02fSTero Kristo 
omap4_cm_exit(void)5657632a02fSTero Kristo static void __exit omap4_cm_exit(void)
5667632a02fSTero Kristo {
5677632a02fSTero Kristo 	cm_unregister(&omap4xxx_cm_ll_data);
5687632a02fSTero Kristo }
5697632a02fSTero Kristo __exitcall(omap4_cm_exit);
570