1220e6cf7SRob Herring /*
2220e6cf7SRob Herring  * Copyright 2010-2011 Calxeda, Inc.
3220e6cf7SRob Herring  *
4220e6cf7SRob Herring  * This program is free software; you can redistribute it and/or modify it
5220e6cf7SRob Herring  * under the terms and conditions of the GNU General Public License,
6220e6cf7SRob Herring  * version 2, as published by the Free Software Foundation.
7220e6cf7SRob Herring  *
8220e6cf7SRob Herring  * This program is distributed in the hope it will be useful, but WITHOUT
9220e6cf7SRob Herring  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10220e6cf7SRob Herring  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
11220e6cf7SRob Herring  * more details.
12220e6cf7SRob Herring  *
13220e6cf7SRob Herring  * You should have received a copy of the GNU General Public License along with
14220e6cf7SRob Herring  * this program.  If not, see <http://www.gnu.org/licenses/>.
15220e6cf7SRob Herring  */
16220e6cf7SRob Herring #include <linux/clk.h>
17220e6cf7SRob Herring #include <linux/clkdev.h>
181dc737c4SRob Herring #include <linux/dma-mapping.h>
19220e6cf7SRob Herring #include <linux/io.h>
20220e6cf7SRob Herring #include <linux/irq.h>
210529e315SRob Herring #include <linux/irqchip.h>
22220e6cf7SRob Herring #include <linux/irqdomain.h>
23220e6cf7SRob Herring #include <linux/of.h>
24220e6cf7SRob Herring #include <linux/of_irq.h>
25220e6cf7SRob Herring #include <linux/of_platform.h>
26220e6cf7SRob Herring #include <linux/of_address.h>
27bf14fc54SWill Deacon #include <linux/smp.h>
281dc737c4SRob Herring #include <linux/amba/bus.h>
29d34bcdebSPrashant Gaikwad #include <linux/clk-provider.h>
30220e6cf7SRob Herring 
31e095c0d1SRob Herring #include <asm/arch_timer.h>
32220e6cf7SRob Herring #include <asm/cacheflush.h>
3363fc1370SRob Herring #include <asm/cputype.h>
34eb50439bSWill Deacon #include <asm/smp_plat.h>
35220e6cf7SRob Herring #include <asm/hardware/arm_timer.h>
36220e6cf7SRob Herring #include <asm/hardware/timer-sp.h>
37220e6cf7SRob Herring #include <asm/hardware/cache-l2x0.h>
38220e6cf7SRob Herring #include <asm/mach/arch.h>
3952530343SRob Herring #include <asm/mach/map.h>
40220e6cf7SRob Herring #include <asm/mach/time.h>
41220e6cf7SRob Herring 
42220e6cf7SRob Herring #include "core.h"
43220e6cf7SRob Herring #include "sysregs.h"
44220e6cf7SRob Herring 
45220e6cf7SRob Herring void __iomem *sregs_base;
467a2848d3SRob Herring void __iomem *scu_base_addr;
47220e6cf7SRob Herring 
48220e6cf7SRob Herring static void __init highbank_scu_map_io(void)
49220e6cf7SRob Herring {
50220e6cf7SRob Herring 	unsigned long base;
51220e6cf7SRob Herring 
52220e6cf7SRob Herring 	/* Get SCU base */
53220e6cf7SRob Herring 	asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base));
54220e6cf7SRob Herring 
557a2848d3SRob Herring 	scu_base_addr = ioremap(base, SZ_4K);
56220e6cf7SRob Herring }
57220e6cf7SRob Herring 
58220e6cf7SRob Herring #define HB_JUMP_TABLE_PHYS(cpu)		(0x40 + (0x10 * (cpu)))
59220e6cf7SRob Herring #define HB_JUMP_TABLE_VIRT(cpu)		phys_to_virt(HB_JUMP_TABLE_PHYS(cpu))
60220e6cf7SRob Herring 
61220e6cf7SRob Herring void highbank_set_cpu_jump(int cpu, void *jump_addr)
62220e6cf7SRob Herring {
6363fc1370SRob Herring 	cpu = MPIDR_AFFINITY_LEVEL(cpu_logical_map(cpu), 0);
64adf55f7fSRob Herring 	writel(virt_to_phys(jump_addr), HB_JUMP_TABLE_VIRT(cpu));
65220e6cf7SRob Herring 	__cpuc_flush_dcache_area(HB_JUMP_TABLE_VIRT(cpu), 16);
66220e6cf7SRob Herring 	outer_clean_range(HB_JUMP_TABLE_PHYS(cpu),
67220e6cf7SRob Herring 			  HB_JUMP_TABLE_PHYS(cpu) + 15);
68220e6cf7SRob Herring }
69220e6cf7SRob Herring 
708e56130dSRob Herring #ifdef CONFIG_CACHE_L2X0
718e56130dSRob Herring static void highbank_l2x0_disable(void)
728e56130dSRob Herring {
738e56130dSRob Herring 	/* Disable PL310 L2 Cache controller */
748e56130dSRob Herring 	highbank_smc1(0x102, 0x0);
758e56130dSRob Herring }
768e56130dSRob Herring #endif
778e56130dSRob Herring 
78220e6cf7SRob Herring static void __init highbank_init_irq(void)
79220e6cf7SRob Herring {
800529e315SRob Herring 	irqchip_init();
818e56130dSRob Herring 
827a2848d3SRob Herring 	if (of_find_compatible_node(NULL, NULL, "arm,cortex-a9"))
837a2848d3SRob Herring 		highbank_scu_map_io();
847a2848d3SRob Herring 
858e56130dSRob Herring #ifdef CONFIG_CACHE_L2X0
868e56130dSRob Herring 	/* Enable PL310 L2 Cache controller */
878e56130dSRob Herring 	highbank_smc1(0x102, 0x1);
88220e6cf7SRob Herring 	l2x0_of_init(0, ~0UL);
898e56130dSRob Herring 	outer_cache.disable = highbank_l2x0_disable;
908e56130dSRob Herring #endif
91220e6cf7SRob Herring }
92220e6cf7SRob Herring 
938d4d9f52SRob Herring static struct clk_lookup lookup = {
948d4d9f52SRob Herring 	.dev_id = "sp804",
958d4d9f52SRob Herring 	.con_id = NULL,
968d4d9f52SRob Herring };
978d4d9f52SRob Herring 
98220e6cf7SRob Herring static void __init highbank_timer_init(void)
99220e6cf7SRob Herring {
100220e6cf7SRob Herring 	int irq;
101220e6cf7SRob Herring 	struct device_node *np;
102220e6cf7SRob Herring 	void __iomem *timer_base;
103220e6cf7SRob Herring 
104220e6cf7SRob Herring 	/* Map system registers */
105220e6cf7SRob Herring 	np = of_find_compatible_node(NULL, NULL, "calxeda,hb-sregs");
106220e6cf7SRob Herring 	sregs_base = of_iomap(np, 0);
107220e6cf7SRob Herring 	WARN_ON(!sregs_base);
108220e6cf7SRob Herring 
109220e6cf7SRob Herring 	np = of_find_compatible_node(NULL, NULL, "arm,sp804");
110220e6cf7SRob Herring 	timer_base = of_iomap(np, 0);
111220e6cf7SRob Herring 	WARN_ON(!timer_base);
112220e6cf7SRob Herring 	irq = irq_of_parse_and_map(np, 0);
113220e6cf7SRob Herring 
114d34bcdebSPrashant Gaikwad 	of_clk_init(NULL);
1158d4d9f52SRob Herring 	lookup.clk = of_clk_get(np, 0);
1168d4d9f52SRob Herring 	clkdev_add(&lookup);
117220e6cf7SRob Herring 
118f3b7cd2aSRob Herring 	sp804_clocksource_and_sched_clock_init(timer_base + 0x20, "timer1");
119220e6cf7SRob Herring 	sp804_clockevents_init(timer_base, irq, "timer0");
1207ac9b9ebSMarc Zyngier 
121e095c0d1SRob Herring 	arch_timer_of_register();
122e095c0d1SRob Herring 	arch_timer_sched_clock_init();
123da4a686aSRob Herring 
124da4a686aSRob Herring 	clocksource_of_init();
125220e6cf7SRob Herring }
126220e6cf7SRob Herring 
127220e6cf7SRob Herring static void highbank_power_off(void)
128220e6cf7SRob Herring {
129c05ee88fSRob Herring 	highbank_set_pwr_shutdown();
130220e6cf7SRob Herring 
131220e6cf7SRob Herring 	while (1)
132220e6cf7SRob Herring 		cpu_do_idle();
133220e6cf7SRob Herring }
134220e6cf7SRob Herring 
1351dc737c4SRob Herring static int highbank_platform_notifier(struct notifier_block *nb,
1361dc737c4SRob Herring 				  unsigned long event, void *__dev)
1371dc737c4SRob Herring {
1381dc737c4SRob Herring 	struct resource *res;
1391dc737c4SRob Herring 	int reg = -1;
1401dc737c4SRob Herring 	struct device *dev = __dev;
1411dc737c4SRob Herring 
1421dc737c4SRob Herring 	if (event != BUS_NOTIFY_ADD_DEVICE)
1431dc737c4SRob Herring 		return NOTIFY_DONE;
1441dc737c4SRob Herring 
1451dc737c4SRob Herring 	if (of_device_is_compatible(dev->of_node, "calxeda,hb-ahci"))
1461dc737c4SRob Herring 		reg = 0xc;
1471dc737c4SRob Herring 	else if (of_device_is_compatible(dev->of_node, "calxeda,hb-sdhci"))
1481dc737c4SRob Herring 		reg = 0x18;
1491dc737c4SRob Herring 	else if (of_device_is_compatible(dev->of_node, "arm,pl330"))
1501dc737c4SRob Herring 		reg = 0x20;
1511dc737c4SRob Herring 	else if (of_device_is_compatible(dev->of_node, "calxeda,hb-xgmac")) {
1521dc737c4SRob Herring 		res = platform_get_resource(to_platform_device(dev),
1531dc737c4SRob Herring 					    IORESOURCE_MEM, 0);
1541dc737c4SRob Herring 		if (res) {
1551dc737c4SRob Herring 			if (res->start == 0xfff50000)
1561dc737c4SRob Herring 				reg = 0;
1571dc737c4SRob Herring 			else if (res->start == 0xfff51000)
1581dc737c4SRob Herring 				reg = 4;
1591dc737c4SRob Herring 		}
1601dc737c4SRob Herring 	}
1611dc737c4SRob Herring 
1621dc737c4SRob Herring 	if (reg < 0)
1631dc737c4SRob Herring 		return NOTIFY_DONE;
1641dc737c4SRob Herring 
1651dc737c4SRob Herring 	if (of_property_read_bool(dev->of_node, "dma-coherent")) {
1661dc737c4SRob Herring 		writel(0xff31, sregs_base + reg);
1671dc737c4SRob Herring 		set_dma_ops(dev, &arm_coherent_dma_ops);
1681dc737c4SRob Herring 	} else
1691dc737c4SRob Herring 		writel(0, sregs_base + reg);
1701dc737c4SRob Herring 
1711dc737c4SRob Herring 	return NOTIFY_OK;
1721dc737c4SRob Herring }
1731dc737c4SRob Herring 
1741dc737c4SRob Herring static struct notifier_block highbank_amba_nb = {
1751dc737c4SRob Herring 	.notifier_call = highbank_platform_notifier,
1761dc737c4SRob Herring };
1771dc737c4SRob Herring 
1781dc737c4SRob Herring static struct notifier_block highbank_platform_nb = {
1791dc737c4SRob Herring 	.notifier_call = highbank_platform_notifier,
1801dc737c4SRob Herring };
1811dc737c4SRob Herring 
182220e6cf7SRob Herring static void __init highbank_init(void)
183220e6cf7SRob Herring {
184220e6cf7SRob Herring 	pm_power_off = highbank_power_off;
185a283580cSRob Herring 	highbank_pm_init();
186220e6cf7SRob Herring 
1871dc737c4SRob Herring 	bus_register_notifier(&platform_bus_type, &highbank_platform_nb);
1881dc737c4SRob Herring 	bus_register_notifier(&amba_bustype, &highbank_amba_nb);
1891dc737c4SRob Herring 
190220e6cf7SRob Herring 	of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
191220e6cf7SRob Herring }
192220e6cf7SRob Herring 
193220e6cf7SRob Herring static const char *highbank_match[] __initconst = {
194220e6cf7SRob Herring 	"calxeda,highbank",
195e095c0d1SRob Herring 	"calxeda,ecx-2000",
196220e6cf7SRob Herring 	NULL,
197220e6cf7SRob Herring };
198220e6cf7SRob Herring 
199220e6cf7SRob Herring DT_MACHINE_START(HIGHBANK, "Highbank")
2007ad71b61SMarc Zyngier 	.smp		= smp_ops(highbank_smp_ops),
20152530343SRob Herring 	.map_io		= debug_ll_io_init,
202220e6cf7SRob Herring 	.init_irq	= highbank_init_irq,
2036bb27d73SStephen Warren 	.init_time	= highbank_timer_init,
204220e6cf7SRob Herring 	.init_machine	= highbank_init,
205220e6cf7SRob Herring 	.dt_compat	= highbank_match,
20600e9967eSRussell King 	.restart	= highbank_restart,
207220e6cf7SRob Herring MACHINE_END
208