1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0+ OR MIT
2724ba675SRob Herring/*
3724ba675SRob Herring * Copyright 2014-2022 Toradex
4724ba675SRob Herring * Copyright 2012 Freescale Semiconductor, Inc.
5724ba675SRob Herring * Copyright 2011 Linaro Ltd.
6724ba675SRob Herring */
7724ba675SRob Herring
8724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
9724ba675SRob Herring#include <dt-bindings/pwm/pwm.h>
10724ba675SRob Herring
11724ba675SRob Herring/ {
12724ba675SRob Herring	model = "Toradex Colibri iMX6DL/S Module";
13724ba675SRob Herring	compatible = "toradex,colibri_imx6dl", "fsl,imx6dl";
14724ba675SRob Herring
15724ba675SRob Herring	backlight: backlight {
16724ba675SRob Herring		compatible = "pwm-backlight";
17724ba675SRob Herring		brightness-levels = <0 45 63 88 119 158 203 255>;
18724ba675SRob Herring		default-brightness-level = <4>;
19724ba675SRob Herring		enable-gpios = <&gpio3 26 GPIO_ACTIVE_HIGH>; /* Colibri BL_ON */
20724ba675SRob Herring		pinctrl-names = "default";
21724ba675SRob Herring		pinctrl-0 = <&pinctrl_gpio_bl_on>;
22724ba675SRob Herring		power-supply = <&reg_module_3v3>;
23724ba675SRob Herring		pwms = <&pwm3 0 5000000 PWM_POLARITY_INVERTED>;
24724ba675SRob Herring		status = "disabled";
25724ba675SRob Herring	};
26724ba675SRob Herring
27724ba675SRob Herring	extcon_usbc_det: usbc-det {
28724ba675SRob Herring		compatible = "linux,extcon-usb-gpio";
29*cb5f8a17SAlexander Stein		id-gpios = <&gpio7 12 GPIO_ACTIVE_HIGH>; /* SODIMM 137 / USBC_DET */
30724ba675SRob Herring		pinctrl-names = "default";
31724ba675SRob Herring		pinctrl-0 = <&pinctrl_usbc_det>;
32724ba675SRob Herring	};
33724ba675SRob Herring
34724ba675SRob Herring	gpio-keys {
35724ba675SRob Herring		compatible = "gpio-keys";
36724ba675SRob Herring		pinctrl-names = "default";
37724ba675SRob Herring		pinctrl-0 = <&pinctrl_gpio_keys>;
38724ba675SRob Herring
39724ba675SRob Herring		key-wakeup {
40724ba675SRob Herring			debounce-interval = <10>;
41724ba675SRob Herring			gpios = <&gpio2 22 (GPIO_ACTIVE_HIGH | GPIO_PULL_DOWN)>; /* SODIMM 45 */
42724ba675SRob Herring			label = "Wake-Up";
43724ba675SRob Herring			linux,code = <KEY_WAKEUP>;
44724ba675SRob Herring			wakeup-source;
45724ba675SRob Herring		};
46724ba675SRob Herring	};
47724ba675SRob Herring
48724ba675SRob Herring	lcd_display: disp0 {
49724ba675SRob Herring		compatible = "fsl,imx-parallel-display";
50724ba675SRob Herring		interface-pix-fmt = "bgr666";
51724ba675SRob Herring		pinctrl-names = "default";
52724ba675SRob Herring		pinctrl-0 = <&pinctrl_ipu1_lcdif>;
53724ba675SRob Herring		status = "disabled";
54724ba675SRob Herring
55724ba675SRob Herring		#address-cells = <1>;
56724ba675SRob Herring		#size-cells = <0>;
57724ba675SRob Herring
58724ba675SRob Herring		port@0 {
59724ba675SRob Herring			reg = <0>;
60724ba675SRob Herring
61724ba675SRob Herring			lcd_display_in: endpoint {
62724ba675SRob Herring				remote-endpoint = <&ipu1_di0_disp0>;
63724ba675SRob Herring			};
64724ba675SRob Herring		};
65724ba675SRob Herring
66724ba675SRob Herring		port@1 {
67724ba675SRob Herring			reg = <1>;
68724ba675SRob Herring
69724ba675SRob Herring			lcd_display_out: endpoint {
70724ba675SRob Herring				remote-endpoint = <&lcd_panel_in>;
71724ba675SRob Herring			};
72724ba675SRob Herring		};
73724ba675SRob Herring	};
74724ba675SRob Herring
75724ba675SRob Herring	/* Will be filled by the bootloader */
76724ba675SRob Herring	memory@10000000 {
77724ba675SRob Herring		device_type = "memory";
78724ba675SRob Herring		reg = <0x10000000 0>;
79724ba675SRob Herring	};
80724ba675SRob Herring
81724ba675SRob Herring	panel_dpi: panel-dpi {
82724ba675SRob Herring		/*
83724ba675SRob Herring		 * edt,et057090dhu: EDT 5.7" LCD TFT
84724ba675SRob Herring		 * edt,et070080dh6: EDT 7.0" LCD TFT
85724ba675SRob Herring		 */
86724ba675SRob Herring		compatible = "edt,et057090dhu";
87724ba675SRob Herring		backlight = <&backlight>;
88724ba675SRob Herring		status = "disabled";
89724ba675SRob Herring
90724ba675SRob Herring		port {
91724ba675SRob Herring			lcd_panel_in: endpoint {
92724ba675SRob Herring				remote-endpoint = <&lcd_display_out>;
93724ba675SRob Herring			};
94724ba675SRob Herring		};
95724ba675SRob Herring	};
96724ba675SRob Herring
97724ba675SRob Herring	reg_module_3v3: regulator-module-3v3 {
98724ba675SRob Herring		compatible = "regulator-fixed";
99724ba675SRob Herring		regulator-name = "+V3.3";
100724ba675SRob Herring		regulator-min-microvolt = <3300000>;
101724ba675SRob Herring		regulator-max-microvolt = <3300000>;
102724ba675SRob Herring		regulator-always-on;
103724ba675SRob Herring	};
104724ba675SRob Herring
105724ba675SRob Herring	reg_module_3v3_audio: regulator-module-3v3-audio {
106724ba675SRob Herring		compatible = "regulator-fixed";
107724ba675SRob Herring		regulator-name = "+V3.3_AUDIO";
108724ba675SRob Herring		regulator-min-microvolt = <3300000>;
109724ba675SRob Herring		regulator-max-microvolt = <3300000>;
110724ba675SRob Herring		regulator-always-on;
111724ba675SRob Herring	};
112724ba675SRob Herring
113724ba675SRob Herring	reg_usb_host_vbus: regulator-usb-host-vbus {
114724ba675SRob Herring		compatible = "regulator-fixed";
115724ba675SRob Herring		gpio = <&gpio3 31 GPIO_ACTIVE_LOW>; /* SODIMM 129 / USBH_PEN */
116724ba675SRob Herring		pinctrl-names = "default";
117724ba675SRob Herring		pinctrl-0 = <&pinctrl_regulator_usbh_pwr>;
118724ba675SRob Herring		regulator-max-microvolt = <5000000>;
119724ba675SRob Herring		regulator-min-microvolt = <5000000>;
120724ba675SRob Herring		regulator-name = "usb_host_vbus";
121724ba675SRob Herring		status = "disabled";
122724ba675SRob Herring	};
123724ba675SRob Herring
124724ba675SRob Herring	sound {
125724ba675SRob Herring		compatible = "fsl,imx-audio-sgtl5000";
126724ba675SRob Herring		audio-codec = <&codec>;
127724ba675SRob Herring		audio-routing =
128724ba675SRob Herring			"Headphone Jack", "HP_OUT",
129724ba675SRob Herring			"LINE_IN", "Line In Jack",
130724ba675SRob Herring			"MIC_IN", "Mic Jack",
131724ba675SRob Herring			"Mic Jack", "Mic Bias";
132724ba675SRob Herring		model = "imx6dl-colibri-sgtl5000";
133724ba675SRob Herring		mux-int-port = <1>;
134724ba675SRob Herring		mux-ext-port = <5>;
135724ba675SRob Herring		ssi-controller = <&ssi1>;
136724ba675SRob Herring	};
137724ba675SRob Herring
138724ba675SRob Herring	/* Optional S/PDIF in on SODIMM 88 and out on SODIMM 90, 137 or 168 */
139724ba675SRob Herring	sound_spdif: sound-spdif {
140724ba675SRob Herring		compatible = "fsl,imx-audio-spdif";
141724ba675SRob Herring		spdif-controller = <&spdif>;
142724ba675SRob Herring		spdif-in;
143724ba675SRob Herring		spdif-out;
144724ba675SRob Herring		model = "imx-spdif";
145724ba675SRob Herring		status = "disabled";
146724ba675SRob Herring	};
147724ba675SRob Herring};
148724ba675SRob Herring
149724ba675SRob Herring&audmux {
150724ba675SRob Herring	pinctrl-names = "default";
151724ba675SRob Herring	pinctrl-0 = <&pinctrl_audmux &pinctrl_mic_gnd>;
152724ba675SRob Herring	status = "okay";
153724ba675SRob Herring};
154724ba675SRob Herring
155724ba675SRob Herring/* Optional on SODIMM 55/63 */
156724ba675SRob Herring&can1 {
157724ba675SRob Herring	pinctrl-names = "default";
158724ba675SRob Herring	pinctrl-0 = <&pinctrl_flexcan1>;
159724ba675SRob Herring	status = "disabled";
160724ba675SRob Herring};
161724ba675SRob Herring
162724ba675SRob Herring/* Optional on SODIMM 178/188 */
163724ba675SRob Herring&can2 {
164724ba675SRob Herring	pinctrl-names = "default";
165724ba675SRob Herring	pinctrl-0 = <&pinctrl_flexcan2>;
166724ba675SRob Herring	status = "disabled";
167724ba675SRob Herring};
168724ba675SRob Herring
169724ba675SRob Herring&clks {
170724ba675SRob Herring	fsl,pmic-stby-poweroff;
171724ba675SRob Herring};
172724ba675SRob Herring
173724ba675SRob Herring/* Colibri SSP */
174724ba675SRob Herring&ecspi4 {
175724ba675SRob Herring	cs-gpios = <&gpio5 2 GPIO_ACTIVE_LOW>;
176724ba675SRob Herring	pinctrl-names = "default";
177724ba675SRob Herring	pinctrl-0 = <&pinctrl_ecspi4>;
178724ba675SRob Herring	status = "disabled";
179724ba675SRob Herring};
180724ba675SRob Herring
181724ba675SRob Herring&fec {
182724ba675SRob Herring	phy-mode = "rmii";
183724ba675SRob Herring	phy-handle = <&ethphy>;
184724ba675SRob Herring	pinctrl-names = "default";
185724ba675SRob Herring	pinctrl-0 = <&pinctrl_enet>;
186724ba675SRob Herring	status = "okay";
187724ba675SRob Herring
188724ba675SRob Herring	mdio {
189724ba675SRob Herring		#address-cells = <1>;
190724ba675SRob Herring		#size-cells = <0>;
191724ba675SRob Herring
192724ba675SRob Herring		ethphy: ethernet-phy@0 {
193724ba675SRob Herring			reg = <0>;
194724ba675SRob Herring			micrel,led-mode = <0>;
195724ba675SRob Herring		};
196724ba675SRob Herring	};
197724ba675SRob Herring};
198724ba675SRob Herring
199724ba675SRob Herring&gpio1 {
200724ba675SRob Herring	gpio-line-names = "",
201724ba675SRob Herring			  "SODIMM_67",
202724ba675SRob Herring			  "SODIMM_180",
203724ba675SRob Herring			  "SODIMM_196",
204724ba675SRob Herring			  "SODIMM_174",
205724ba675SRob Herring			  "SODIMM_176",
206724ba675SRob Herring			  "SODIMM_194",
207724ba675SRob Herring			  "SODIMM_55",
208724ba675SRob Herring			  "SODIMM_63",
209724ba675SRob Herring			  "SODIMM_28",
210724ba675SRob Herring			  "SODIMM_93",
211724ba675SRob Herring			  "SODIMM_69",
212724ba675SRob Herring			  "SODIMM_99",
213724ba675SRob Herring			  "SODIMM_130",
214724ba675SRob Herring			  "SODIMM_106",
215724ba675SRob Herring			  "SODIMM_98",
216724ba675SRob Herring			  "SODIMM_192",
217724ba675SRob Herring			  "SODIMM_49",
218724ba675SRob Herring			  "SODIMM_190",
219724ba675SRob Herring			  "SODIMM_51",
220724ba675SRob Herring			  "SODIMM_47",
221724ba675SRob Herring			  "SODIMM_53",
222724ba675SRob Herring			  "",
223724ba675SRob Herring			  "SODIMM_22";
224724ba675SRob Herring};
225724ba675SRob Herring
226724ba675SRob Herring&gpio2 {
227724ba675SRob Herring	gpio-line-names = "SODIMM_132",
228724ba675SRob Herring			  "SODIMM_134",
229724ba675SRob Herring			  "SODIMM_135",
230724ba675SRob Herring			  "SODIMM_133",
231724ba675SRob Herring			  "SODIMM_102",
232724ba675SRob Herring			  "SODIMM_43",
233724ba675SRob Herring			  "SODIMM_127",
234724ba675SRob Herring			  "SODIMM_37",
235724ba675SRob Herring			  "SODIMM_104",
236724ba675SRob Herring			  "SODIMM_59",
237724ba675SRob Herring			  "SODIMM_30",
238724ba675SRob Herring			  "SODIMM_100",
239724ba675SRob Herring			  "SODIMM_38",
240724ba675SRob Herring			  "SODIMM_34",
241724ba675SRob Herring			  "SODIMM_32",
242724ba675SRob Herring			  "SODIMM_36",
243724ba675SRob Herring			  "SODIMM_59",
244724ba675SRob Herring			  "SODIMM_67",
245724ba675SRob Herring			  "SODIMM_97",
246724ba675SRob Herring			  "SODIMM_79",
247724ba675SRob Herring			  "SODIMM_103",
248724ba675SRob Herring			  "SODIMM_101",
249724ba675SRob Herring			  "SODIMM_45",
250724ba675SRob Herring			  "SODIMM_105",
251724ba675SRob Herring			  "SODIMM_107",
252724ba675SRob Herring			  "SODIMM_91",
253724ba675SRob Herring			  "SODIMM_89",
254724ba675SRob Herring			  "SODIMM_150",
255724ba675SRob Herring			  "SODIMM_126",
256724ba675SRob Herring			  "SODIMM_128",
257724ba675SRob Herring			  "",
258724ba675SRob Herring			  "SODIMM_94";
259724ba675SRob Herring};
260724ba675SRob Herring
261724ba675SRob Herring&gpio3 {
262724ba675SRob Herring	gpio-line-names = "SODIMM_111",
263724ba675SRob Herring			  "SODIMM_113",
264724ba675SRob Herring			  "SODIMM_115",
265724ba675SRob Herring			  "SODIMM_117",
266724ba675SRob Herring			  "SODIMM_119",
267724ba675SRob Herring			  "SODIMM_121",
268724ba675SRob Herring			  "SODIMM_123",
269724ba675SRob Herring			  "SODIMM_125",
270724ba675SRob Herring			  "SODIMM_110",
271724ba675SRob Herring			  "SODIMM_112",
272724ba675SRob Herring			  "SODIMM_114",
273724ba675SRob Herring			  "SODIMM_116",
274724ba675SRob Herring			  "SODIMM_118",
275724ba675SRob Herring			  "SODIMM_120",
276724ba675SRob Herring			  "SODIMM_122",
277724ba675SRob Herring			  "SODIMM_124",
278724ba675SRob Herring			  "",
279724ba675SRob Herring			  "SODIMM_96",
280724ba675SRob Herring			  "SODIMM_77",
281724ba675SRob Herring			  "SODIMM_25",
282724ba675SRob Herring			  "SODIMM_27",
283724ba675SRob Herring			  "SODIMM_88",
284724ba675SRob Herring			  "SODIMM_90",
285724ba675SRob Herring			  "SODIMM_31",
286724ba675SRob Herring			  "SODIMM_23",
287724ba675SRob Herring			  "SODIMM_29",
288724ba675SRob Herring			  "SODIMM_71",
289724ba675SRob Herring			  "SODIMM_73",
290724ba675SRob Herring			  "SODIMM_92",
291724ba675SRob Herring			  "SODIMM_81",
292724ba675SRob Herring			  "SODIMM_131",
293724ba675SRob Herring			  "SODIMM_129";
294724ba675SRob Herring};
295724ba675SRob Herring
296724ba675SRob Herring&gpio4 {
297724ba675SRob Herring	gpio-line-names = "",
298724ba675SRob Herring			  "",
299724ba675SRob Herring			  "",
300724ba675SRob Herring			  "",
301724ba675SRob Herring			  "",
302724ba675SRob Herring			  "SODIMM_168",
303724ba675SRob Herring			  "",
304724ba675SRob Herring			  "",
305724ba675SRob Herring			  "",
306724ba675SRob Herring			  "",
307724ba675SRob Herring			  "SODIMM_184",
308724ba675SRob Herring			  "SODIMM_186",
309724ba675SRob Herring			  "HDMI_15",
310724ba675SRob Herring			  "HDMI_16",
311724ba675SRob Herring			  "SODIMM_178",
312724ba675SRob Herring			  "SODIMM_188",
313724ba675SRob Herring			  "SODIMM_56",
314724ba675SRob Herring			  "SODIMM_44",
315724ba675SRob Herring			  "SODIMM_68",
316724ba675SRob Herring			  "SODIMM_82",
317724ba675SRob Herring			  "SODIMM_24",
318724ba675SRob Herring			  "SODIMM_76",
319724ba675SRob Herring			  "SODIMM_70",
320724ba675SRob Herring			  "SODIMM_60",
321724ba675SRob Herring			  "SODIMM_58",
322724ba675SRob Herring			  "SODIMM_78",
323724ba675SRob Herring			  "SODIMM_72",
324724ba675SRob Herring			  "SODIMM_80",
325724ba675SRob Herring			  "SODIMM_46",
326724ba675SRob Herring			  "SODIMM_62",
327724ba675SRob Herring			  "SODIMM_48",
328724ba675SRob Herring			  "SODIMM_74";
329724ba675SRob Herring};
330724ba675SRob Herring
331724ba675SRob Herring&gpio5 {
332724ba675SRob Herring	gpio-line-names = "SODIMM_95",
333724ba675SRob Herring			  "",
334724ba675SRob Herring			  "SODIMM_86",
335724ba675SRob Herring			  "",
336724ba675SRob Herring			  "SODIMM_65",
337724ba675SRob Herring			  "SODIMM_50",
338724ba675SRob Herring			  "SODIMM_52",
339724ba675SRob Herring			  "SODIMM_54",
340724ba675SRob Herring			  "SODIMM_66",
341724ba675SRob Herring			  "SODIMM_64",
342724ba675SRob Herring			  "SODIMM_57",
343724ba675SRob Herring			  "SODIMM_61",
344724ba675SRob Herring			  "SODIMM_136",
345724ba675SRob Herring			  "SODIMM_138",
346724ba675SRob Herring			  "SODIMM_140",
347724ba675SRob Herring			  "SODIMM_142",
348724ba675SRob Herring			  "SODIMM_144",
349724ba675SRob Herring			  "SODIMM_146",
350724ba675SRob Herring			  "SODIMM_172",
351724ba675SRob Herring			  "SODIMM_170",
352724ba675SRob Herring			  "SODIMM_149",
353724ba675SRob Herring			  "SODIMM_151",
354724ba675SRob Herring			  "SODIMM_153",
355724ba675SRob Herring			  "SODIMM_155",
356724ba675SRob Herring			  "SODIMM_157",
357724ba675SRob Herring			  "SODIMM_159",
358724ba675SRob Herring			  "SODIMM_161",
359724ba675SRob Herring			  "SODIMM_163",
360724ba675SRob Herring			  "SODIMM_33",
361724ba675SRob Herring			  "SODIMM_35",
362724ba675SRob Herring			  "SODIMM_165",
363724ba675SRob Herring			  "SODIMM_167";
364724ba675SRob Herring};
365724ba675SRob Herring
366724ba675SRob Herring&gpio6 {
367724ba675SRob Herring	gpio-line-names = "SODIMM_169",
368724ba675SRob Herring			  "SODIMM_171",
369724ba675SRob Herring			  "SODIMM_173",
370724ba675SRob Herring			  "SODIMM_175",
371724ba675SRob Herring			  "SODIMM_177",
372724ba675SRob Herring			  "SODIMM_179",
373724ba675SRob Herring			  "SODIMM_85",
374724ba675SRob Herring			  "SODIMM_166",
375724ba675SRob Herring			  "SODIMM_160",
376724ba675SRob Herring			  "SODIMM_162",
377724ba675SRob Herring			  "SODIMM_158",
378724ba675SRob Herring			  "SODIMM_164",
379724ba675SRob Herring			  "",
380724ba675SRob Herring			  "",
381724ba675SRob Herring			  "SODIMM_156",
382724ba675SRob Herring			  "SODIMM_75",
383724ba675SRob Herring			  "SODIMM_154",
384724ba675SRob Herring			  "",
385724ba675SRob Herring			  "",
386724ba675SRob Herring			  "",
387724ba675SRob Herring			  "",
388724ba675SRob Herring			  "",
389724ba675SRob Herring			  "",
390724ba675SRob Herring			  "",
391724ba675SRob Herring			  "",
392724ba675SRob Herring			  "",
393724ba675SRob Herring			  "",
394724ba675SRob Herring			  "",
395724ba675SRob Herring			  "",
396724ba675SRob Herring			  "",
397724ba675SRob Herring			  "",
398724ba675SRob Herring			  "SODIMM_152";
399724ba675SRob Herring};
400724ba675SRob Herring
401724ba675SRob Herring&gpio7 {
402724ba675SRob Herring	gpio-line-names = "",
403724ba675SRob Herring			  "",
404724ba675SRob Herring			  "",
405724ba675SRob Herring			  "",
406724ba675SRob Herring			  "",
407724ba675SRob Herring			  "",
408724ba675SRob Herring			  "",
409724ba675SRob Herring			  "",
410724ba675SRob Herring			  "",
411724ba675SRob Herring			  "SODIMM_19",
412724ba675SRob Herring			  "SODIMM_21",
413724ba675SRob Herring			  "",
414724ba675SRob Herring			  "SODIMM_137";
415724ba675SRob Herring};
416724ba675SRob Herring
417724ba675SRob Herring&hdmi {
418724ba675SRob Herring	pinctrl-names = "default";
419724ba675SRob Herring	pinctrl-0 = <&pinctrl_hdmi_ddc>;
420724ba675SRob Herring	status = "disabled";
421724ba675SRob Herring};
422724ba675SRob Herring
423724ba675SRob Herring/*
424724ba675SRob Herring * PWR_I2C: power I2C to audio codec, PMIC, temperature sensor and
425724ba675SRob Herring * touch screen controller
426724ba675SRob Herring */
427724ba675SRob Herring&i2c2 {
428724ba675SRob Herring	clock-frequency = <100000>;
429724ba675SRob Herring	pinctrl-names = "default", "gpio";
430724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c2>;
431724ba675SRob Herring	pinctrl-1 = <&pinctrl_i2c2_gpio>;
432724ba675SRob Herring	scl-gpios = <&gpio2 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
433724ba675SRob Herring	sda-gpios = <&gpio3 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
434724ba675SRob Herring	status = "okay";
435724ba675SRob Herring
436724ba675SRob Herring	pmic: pmic@8 {
437724ba675SRob Herring		compatible = "fsl,pfuze100";
438724ba675SRob Herring		fsl,pmic-stby-poweroff;
439724ba675SRob Herring		reg = <0x08>;
440724ba675SRob Herring
441724ba675SRob Herring		regulators {
442724ba675SRob Herring			sw1a_reg: sw1ab {
443724ba675SRob Herring				regulator-always-on;
444724ba675SRob Herring				regulator-boot-on;
445724ba675SRob Herring				regulator-max-microvolt = <1875000>;
446724ba675SRob Herring				regulator-min-microvolt = <300000>;
447724ba675SRob Herring				regulator-ramp-delay = <6250>;
448724ba675SRob Herring			};
449724ba675SRob Herring
450724ba675SRob Herring			sw1c_reg: sw1c {
451724ba675SRob Herring				regulator-always-on;
452724ba675SRob Herring				regulator-boot-on;
453724ba675SRob Herring				regulator-max-microvolt = <1875000>;
454724ba675SRob Herring				regulator-min-microvolt = <300000>;
455724ba675SRob Herring				regulator-ramp-delay = <6250>;
456724ba675SRob Herring			};
457724ba675SRob Herring
458724ba675SRob Herring			sw3a_reg: sw3a {
459724ba675SRob Herring				regulator-always-on;
460724ba675SRob Herring				regulator-boot-on;
461724ba675SRob Herring				regulator-max-microvolt = <1975000>;
462724ba675SRob Herring				regulator-min-microvolt = <400000>;
463724ba675SRob Herring			};
464724ba675SRob Herring
465724ba675SRob Herring			swbst_reg: swbst {
466724ba675SRob Herring				regulator-always-on;
467724ba675SRob Herring				regulator-boot-on;
468724ba675SRob Herring				regulator-max-microvolt = <5150000>;
469724ba675SRob Herring				regulator-min-microvolt = <5000000>;
470724ba675SRob Herring			};
471724ba675SRob Herring
472724ba675SRob Herring			snvs_reg: vsnvs {
473724ba675SRob Herring				regulator-always-on;
474724ba675SRob Herring				regulator-boot-on;
475724ba675SRob Herring				regulator-max-microvolt = <3000000>;
476724ba675SRob Herring				regulator-min-microvolt = <1000000>;
477724ba675SRob Herring			};
478724ba675SRob Herring
479724ba675SRob Herring			vref_reg: vrefddr {
480724ba675SRob Herring				regulator-always-on;
481724ba675SRob Herring				regulator-boot-on;
482724ba675SRob Herring			};
483724ba675SRob Herring
484724ba675SRob Herring			/* vgen1: unused */
485724ba675SRob Herring
486724ba675SRob Herring			vgen2_reg: vgen2 {
487724ba675SRob Herring				regulator-always-on;
488724ba675SRob Herring				regulator-boot-on;
489724ba675SRob Herring				regulator-max-microvolt = <1550000>;
490724ba675SRob Herring				regulator-min-microvolt = <800000>;
491724ba675SRob Herring			};
492724ba675SRob Herring
493724ba675SRob Herring			/*
494724ba675SRob Herring			 * +V3.3_1.8_SD1 coming off VGEN3 and supplying
495724ba675SRob Herring			 * the i.MX 6 NVCC_SD1.
496724ba675SRob Herring			 */
497724ba675SRob Herring			vgen3_reg: vgen3 {
498724ba675SRob Herring				regulator-always-on;
499724ba675SRob Herring				regulator-boot-on;
500724ba675SRob Herring				regulator-max-microvolt = <3300000>;
501724ba675SRob Herring				regulator-min-microvolt = <1800000>;
502724ba675SRob Herring			};
503724ba675SRob Herring
504724ba675SRob Herring			vgen4_reg: vgen4 {
505724ba675SRob Herring				regulator-always-on;
506724ba675SRob Herring				regulator-boot-on;
507724ba675SRob Herring				regulator-max-microvolt = <1800000>;
508724ba675SRob Herring				regulator-min-microvolt = <1800000>;
509724ba675SRob Herring			};
510724ba675SRob Herring
511724ba675SRob Herring			vgen5_reg: vgen5 {
512724ba675SRob Herring				regulator-always-on;
513724ba675SRob Herring				regulator-boot-on;
514724ba675SRob Herring				regulator-max-microvolt = <3300000>;
515724ba675SRob Herring				regulator-min-microvolt = <1800000>;
516724ba675SRob Herring			};
517724ba675SRob Herring
518724ba675SRob Herring			vgen6_reg: vgen6 {
519724ba675SRob Herring				regulator-always-on;
520724ba675SRob Herring				regulator-boot-on;
521724ba675SRob Herring				regulator-max-microvolt = <3300000>;
522724ba675SRob Herring				regulator-min-microvolt = <1800000>;
523724ba675SRob Herring			};
524724ba675SRob Herring		};
525724ba675SRob Herring	};
526724ba675SRob Herring
527724ba675SRob Herring	codec: sgtl5000@a {
528724ba675SRob Herring		compatible = "fsl,sgtl5000";
529724ba675SRob Herring		clocks = <&clks IMX6QDL_CLK_CKO>;
530724ba675SRob Herring		lrclk-strength = <3>;
531724ba675SRob Herring		pinctrl-names = "default";
532724ba675SRob Herring		pinctrl-0 = <&pinctrl_sgtl5000>;
533724ba675SRob Herring		reg = <0x0a>;
534724ba675SRob Herring		#sound-dai-cells = <0>;
535724ba675SRob Herring		VDDA-supply = <&reg_module_3v3_audio>;
536724ba675SRob Herring		VDDIO-supply = <&reg_module_3v3>;
537724ba675SRob Herring		VDDD-supply = <&vgen4_reg>;
538724ba675SRob Herring	};
539724ba675SRob Herring
540724ba675SRob Herring	/* STMPE811 touch screen controller */
541724ba675SRob Herring	stmpe811@41 {
542724ba675SRob Herring		compatible = "st,stmpe811";
543724ba675SRob Herring		blocks = <0x5>;
544724ba675SRob Herring		interrupts = <20 IRQ_TYPE_LEVEL_LOW>;
545724ba675SRob Herring		interrupt-parent = <&gpio6>;
546724ba675SRob Herring		id = <0>;
547724ba675SRob Herring		irq-trigger = <0x1>;
548724ba675SRob Herring		pinctrl-names = "default";
549724ba675SRob Herring		pinctrl-0 = <&pinctrl_touch_int>;
550724ba675SRob Herring		reg = <0x41>;
551724ba675SRob Herring		/* 3.25 MHz ADC clock speed */
552724ba675SRob Herring		st,adc-freq = <1>;
553724ba675SRob Herring		/* 12-bit ADC */
554724ba675SRob Herring		st,mod-12b = <1>;
555724ba675SRob Herring		/* internal ADC reference */
556724ba675SRob Herring		st,ref-sel = <0>;
557724ba675SRob Herring		/* ADC converstion time: 80 clocks */
558724ba675SRob Herring		st,sample-time = <4>;
559724ba675SRob Herring
560724ba675SRob Herring		stmpe_ts: stmpe_touchscreen {
561724ba675SRob Herring			compatible = "st,stmpe-ts";
562724ba675SRob Herring			/* 8 sample average control */
563724ba675SRob Herring			st,ave-ctrl = <3>;
564724ba675SRob Herring			/* 7 length fractional part in z */
565724ba675SRob Herring			st,fraction-z = <7>;
566724ba675SRob Herring			/*
567724ba675SRob Herring			 * 50 mA typical 80 mA max touchscreen drivers
568724ba675SRob Herring			 * current limit value
569724ba675SRob Herring			 */
570724ba675SRob Herring			st,i-drive = <1>;
571724ba675SRob Herring			/* 1 ms panel driver settling time */
572724ba675SRob Herring			st,settling = <3>;
573724ba675SRob Herring			/* 5 ms touch detect interrupt delay */
574724ba675SRob Herring			st,touch-det-delay = <5>;
575724ba675SRob Herring			status = "disabled";
576724ba675SRob Herring		};
577724ba675SRob Herring
578724ba675SRob Herring		stmpe_adc: stmpe_adc {
579724ba675SRob Herring			compatible = "st,stmpe-adc";
580724ba675SRob Herring			/* forbid to use ADC channels 3-0 (touch) */
581724ba675SRob Herring			st,norequest-mask = <0x0F>;
582724ba675SRob Herring		};
583724ba675SRob Herring	};
584724ba675SRob Herring};
585724ba675SRob Herring
586724ba675SRob Herring/*
587724ba675SRob Herring * I2C3_SDA/SCL on SODIMM 194/196 (e.g. RTC on carrier board)
588724ba675SRob Herring */
589724ba675SRob Herring&i2c3 {
590724ba675SRob Herring	clock-frequency = <100000>;
591724ba675SRob Herring	pinctrl-names = "default", "gpio";
592724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c3>;
593724ba675SRob Herring	pinctrl-1 = <&pinctrl_i2c3_gpio>;
594724ba675SRob Herring	scl-gpios = <&gpio1 3 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
595724ba675SRob Herring	sda-gpios = <&gpio1 6 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
596724ba675SRob Herring	status = "disabled";
597724ba675SRob Herring
598724ba675SRob Herring	atmel_mxt_ts: touchscreen@4a {
599724ba675SRob Herring		compatible = "atmel,maxtouch";
600724ba675SRob Herring		interrupt-parent = <&gpio2>;
601724ba675SRob Herring		interrupts = <24 IRQ_TYPE_EDGE_FALLING>;	/* SODIMM 107 */
602724ba675SRob Herring		pinctrl-names = "default";
603724ba675SRob Herring		pinctrl-0 = <&pinctrl_atmel_conn>;
604724ba675SRob Herring		reg = <0x4a>;
605724ba675SRob Herring		reset-gpios = <&gpio1 14 GPIO_ACTIVE_LOW>;	/* SODIMM 106 */
606724ba675SRob Herring		status = "disabled";
607724ba675SRob Herring	};
608724ba675SRob Herring};
609724ba675SRob Herring
610724ba675SRob Herring&ipu1_di0_disp0 {
611724ba675SRob Herring	remote-endpoint = <&lcd_display_in>;
612724ba675SRob Herring};
613724ba675SRob Herring
614724ba675SRob Herring/* Colibri PWM<B> */
615724ba675SRob Herring&pwm1 {
616724ba675SRob Herring	pinctrl-names = "default";
617724ba675SRob Herring	pinctrl-0 = <&pinctrl_pwm1>;
618724ba675SRob Herring	status = "disabled";
619724ba675SRob Herring};
620724ba675SRob Herring
621724ba675SRob Herring/* Colibri PWM<D> */
622724ba675SRob Herring&pwm2 {
623724ba675SRob Herring	pinctrl-names = "default";
624724ba675SRob Herring	pinctrl-0 = <&pinctrl_pwm2>;
625724ba675SRob Herring	status = "disabled";
626724ba675SRob Herring};
627724ba675SRob Herring
628724ba675SRob Herring/* Colibri PWM<A> */
629724ba675SRob Herring&pwm3 {
630724ba675SRob Herring	pinctrl-names = "default";
631724ba675SRob Herring	pinctrl-0 = <&pinctrl_pwm3>;
632724ba675SRob Herring	status = "disabled";
633724ba675SRob Herring};
634724ba675SRob Herring
635724ba675SRob Herring/* Colibri PWM<C> */
636724ba675SRob Herring&pwm4 {
637724ba675SRob Herring	pinctrl-names = "default";
638724ba675SRob Herring	pinctrl-0 = <&pinctrl_pwm4>;
639724ba675SRob Herring	status = "disabled";
640724ba675SRob Herring};
641724ba675SRob Herring
642724ba675SRob Herring/* Optional S/PDIF out on SODIMM 137 */
643724ba675SRob Herring&spdif {
644724ba675SRob Herring	pinctrl-names = "default";
645724ba675SRob Herring	pinctrl-0 = <&pinctrl_spdif>;
646724ba675SRob Herring	status = "disabled";
647724ba675SRob Herring};
648724ba675SRob Herring
649724ba675SRob Herring&ssi1 {
650724ba675SRob Herring	status = "okay";
651724ba675SRob Herring};
652724ba675SRob Herring
653724ba675SRob Herring/* Colibri UART_A */
654724ba675SRob Herring&uart1 {
655724ba675SRob Herring	fsl,dte-mode;
656724ba675SRob Herring	pinctrl-names = "default";
657724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart1_dte &pinctrl_uart1_ctrl>;
658724ba675SRob Herring	uart-has-rtscts;
659724ba675SRob Herring	status = "disabled";
660724ba675SRob Herring};
661724ba675SRob Herring
662724ba675SRob Herring/* Colibri UART_B */
663724ba675SRob Herring&uart2 {
664724ba675SRob Herring	fsl,dte-mode;
665724ba675SRob Herring	pinctrl-names = "default";
666724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart2_dte>;
667724ba675SRob Herring	uart-has-rtscts;
668724ba675SRob Herring	status = "disabled";
669724ba675SRob Herring};
670724ba675SRob Herring
671724ba675SRob Herring/* Colibri UART_C */
672724ba675SRob Herring&uart3 {
673724ba675SRob Herring	fsl,dte-mode;
674724ba675SRob Herring	pinctrl-names = "default";
675724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart3_dte>;
676724ba675SRob Herring	status = "disabled";
677724ba675SRob Herring};
678724ba675SRob Herring
679724ba675SRob Herring/* Colibri USBH */
680724ba675SRob Herring&usbh1 {
681724ba675SRob Herring	vbus-supply = <&reg_usb_host_vbus>;
682724ba675SRob Herring};
683724ba675SRob Herring
684724ba675SRob Herring/* Colibri USBC */
685724ba675SRob Herring&usbotg {
686724ba675SRob Herring	dr_mode = "otg";
687724ba675SRob Herring	extcon = <0>, <&extcon_usbc_det>;
688724ba675SRob Herring	status = "disabled";
689724ba675SRob Herring};
690724ba675SRob Herring
691724ba675SRob Herring/* Colibri MMC */
692724ba675SRob Herring&usdhc1 {
693724ba675SRob Herring	cd-gpios = <&gpio2 5 GPIO_ACTIVE_LOW>; /* MMCD */
694724ba675SRob Herring	bus-width = <4>;
695724ba675SRob Herring	no-1-8-v;
696724ba675SRob Herring	disable-wp;
697724ba675SRob Herring	pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
698724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc1 &pinctrl_mmc_cd>;
699724ba675SRob Herring	pinctrl-1 = <&pinctrl_usdhc1_100mhz &pinctrl_mmc_cd>;
700724ba675SRob Herring	pinctrl-2 = <&pinctrl_usdhc1_200mhz &pinctrl_mmc_cd>;
701724ba675SRob Herring	pinctrl-3 = <&pinctrl_usdhc1_sleep &pinctrl_mmc_cd_sleep>;
702724ba675SRob Herring	vmmc-supply = <&reg_module_3v3>;
703724ba675SRob Herring	vqmmc-supply = <&vgen3_reg>;
704724ba675SRob Herring	status = "disabled";
705724ba675SRob Herring};
706724ba675SRob Herring
707724ba675SRob Herring/* eMMC */
708724ba675SRob Herring&usdhc3 {
709724ba675SRob Herring	bus-width = <8>;
710724ba675SRob Herring	no-1-8-v;
711724ba675SRob Herring	non-removable;
712724ba675SRob Herring	pinctrl-names = "default";
713724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc3>;
714724ba675SRob Herring	vqmmc-supply = <&reg_module_3v3>;
715724ba675SRob Herring	status = "okay";
716724ba675SRob Herring};
717724ba675SRob Herring
718724ba675SRob Herring&weim {
719724ba675SRob Herring	pinctrl-names = "default";
720724ba675SRob Herring	pinctrl-0 = <&pinctrl_weim_sram  &pinctrl_weim_cs0
721724ba675SRob Herring		     &pinctrl_weim_cs1   &pinctrl_weim_cs2
722724ba675SRob Herring		     &pinctrl_weim_rdnwr &pinctrl_weim_npwe>;
723724ba675SRob Herring	#address-cells = <2>;
724724ba675SRob Herring	#size-cells = <1>;
725724ba675SRob Herring	status = "disabled";
726724ba675SRob Herring};
727724ba675SRob Herring
728724ba675SRob Herring&iomuxc {
729724ba675SRob Herring	pinctrl-names = "default";
730724ba675SRob Herring	pinctrl-0 = <&pinctrl_usbh_oc_1>;
731724ba675SRob Herring
732724ba675SRob Herring	/* Atmel MXT touchsceen + Capacitive Touch Adapter */
733724ba675SRob Herring	/* NOTE: This pin group conflicts with pin groups
734724ba675SRob Herring	 * pinctrl_pwm1/pinctrl_pwm4. Don't use them simultaneously.
735724ba675SRob Herring	 */
736724ba675SRob Herring	pinctrl_atmel_adap: atmeladaptergrp {
737724ba675SRob Herring		fsl,pins = <
738724ba675SRob Herring			MX6QDL_PAD_GPIO_9__GPIO1_IO09   0xb0b1  /* SODIMM  28 */
739724ba675SRob Herring			MX6QDL_PAD_SD4_DAT2__GPIO2_IO10 0xb0b1  /* SODIMM  30 */
740724ba675SRob Herring		>;
741724ba675SRob Herring	};
742724ba675SRob Herring
743724ba675SRob Herring	/* Atmel MXT touchsceen + boards with built-in Capacitive Touch Connector */
744724ba675SRob Herring	/* NOTE: This pin group conflicts with pin groups pinctrl_weim_cs1 and
745724ba675SRob Herring	 * pinctrl_weim_cs2. Don't use them simultaneously.
746724ba675SRob Herring	 */
747724ba675SRob Herring	pinctrl_atmel_conn: atmelconnectorgrp {
748724ba675SRob Herring		fsl,pins = <
749724ba675SRob Herring			MX6QDL_PAD_EIM_CS1__GPIO2_IO24  0xb0b1  /* SODIMM_107 */
750724ba675SRob Herring			MX6QDL_PAD_SD2_DAT1__GPIO1_IO14 0xb0b1  /* SODIMM_106 */
751724ba675SRob Herring		>;
752724ba675SRob Herring	};
753724ba675SRob Herring
754724ba675SRob Herring	pinctrl_audmux: audmuxgrp {
755724ba675SRob Herring		fsl,pins = <
756724ba675SRob Herring			MX6QDL_PAD_KEY_COL0__AUD5_TXC	0x130b0
757724ba675SRob Herring			MX6QDL_PAD_KEY_ROW0__AUD5_TXD	0x130b0
758724ba675SRob Herring			MX6QDL_PAD_KEY_COL1__AUD5_TXFS	0x130b0
759724ba675SRob Herring			MX6QDL_PAD_KEY_ROW1__AUD5_RXD	0x130b0
760724ba675SRob Herring		>;
761724ba675SRob Herring	};
762724ba675SRob Herring
763724ba675SRob Herring	pinctrl_cam_mclk: cammclkgrp {
764724ba675SRob Herring		fsl,pins = <
765724ba675SRob Herring			/* Parallel Camera CAM sys_mclk */
766724ba675SRob Herring			MX6QDL_PAD_NANDF_CS2__CCM_CLKO2	0x00b0
767724ba675SRob Herring		>;
768724ba675SRob Herring	};
769724ba675SRob Herring
770724ba675SRob Herring	/* CSI pins used as GPIOs */
771724ba675SRob Herring	pinctrl_csi_gpio_1: csigpio1grp {
772724ba675SRob Herring		fsl,pins = <
773724ba675SRob Herring			MX6QDL_PAD_EIM_D18__GPIO3_IO18   0x1b0b0
774724ba675SRob Herring			MX6QDL_PAD_EIM_A19__GPIO2_IO19   0x1b0b0
775724ba675SRob Herring			MX6QDL_PAD_EIM_D29__GPIO3_IO29   0x130b0
776724ba675SRob Herring			MX6QDL_PAD_EIM_A23__GPIO6_IO06   0x1b0b0
777724ba675SRob Herring			MX6QDL_PAD_EIM_A20__GPIO2_IO18   0x1b0b0
778724ba675SRob Herring			MX6QDL_PAD_EIM_A17__GPIO2_IO21   0x1b0b0
779724ba675SRob Herring			MX6QDL_PAD_EIM_A18__GPIO2_IO20   0x1b0b0
780724ba675SRob Herring			MX6QDL_PAD_EIM_EB3__GPIO2_IO31   0x1b0b0
781724ba675SRob Herring			MX6QDL_PAD_EIM_D17__GPIO3_IO17   0x1b0b0
782724ba675SRob Herring			MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x1b0b0
783724ba675SRob Herring			MX6QDL_PAD_SD2_CMD__GPIO1_IO11   0x1b0b0
784724ba675SRob Herring			MX6QDL_PAD_SD2_DAT0__GPIO1_IO15  0x1b0b0
785724ba675SRob Herring		>;
786724ba675SRob Herring	};
787724ba675SRob Herring
788724ba675SRob Herring	pinctrl_csi_gpio_2: csigpio2grp {
789724ba675SRob Herring		fsl,pins = <
790724ba675SRob Herring			MX6QDL_PAD_EIM_A24__GPIO5_IO04   0x1b0b0
791724ba675SRob Herring		>;
792724ba675SRob Herring	};
793724ba675SRob Herring
794724ba675SRob Herring	pinctrl_ecspi4: ecspi4grp {
795724ba675SRob Herring		fsl,pins = <
796724ba675SRob Herring			/* SPI CS */
797724ba675SRob Herring			MX6QDL_PAD_EIM_A25__GPIO5_IO02	0x000b1
798724ba675SRob Herring			MX6QDL_PAD_EIM_D22__ECSPI4_MISO	0x100b1
799724ba675SRob Herring			MX6QDL_PAD_EIM_D28__ECSPI4_MOSI	0x100b1
800724ba675SRob Herring			MX6QDL_PAD_EIM_D21__ECSPI4_SCLK 0x100b1
801724ba675SRob Herring		>;
802724ba675SRob Herring	};
803724ba675SRob Herring
804724ba675SRob Herring	pinctrl_enet: enetgrp {
805724ba675SRob Herring		fsl,pins = <
806724ba675SRob Herring			MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN	0x1b0b0
807724ba675SRob Herring			MX6QDL_PAD_ENET_MDC__ENET_MDC		0x1b0b0
808724ba675SRob Herring			MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x1b0b0
809724ba675SRob Herring			MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER	0x1b0b0
810724ba675SRob Herring			MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0	0x1b0b0
811724ba675SRob Herring			MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1	0x1b0b0
812724ba675SRob Herring			MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN	0x1b0b0
813724ba675SRob Herring			MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0	0x1b0b0
814724ba675SRob Herring			MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1	0x1b0b0
815724ba675SRob Herring			MX6QDL_PAD_GPIO_16__ENET_REF_CLK	((1<<30) | 0x1b0b0)
816724ba675SRob Herring		>;
817724ba675SRob Herring	};
818724ba675SRob Herring
819724ba675SRob Herring	pinctrl_flexcan1: flexcan1grp {
820724ba675SRob Herring		fsl,pins = <
821724ba675SRob Herring			MX6QDL_PAD_GPIO_7__FLEXCAN1_TX		0x1b0b0
822724ba675SRob Herring			MX6QDL_PAD_GPIO_8__FLEXCAN1_RX		0x1b0b0
823724ba675SRob Herring		>;
824724ba675SRob Herring	};
825724ba675SRob Herring
826724ba675SRob Herring	pinctrl_flexcan2: flexcan2grp {
827724ba675SRob Herring		fsl,pins = <
828724ba675SRob Herring			MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX	0x1b0b0
829724ba675SRob Herring			MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX	0x1b0b0
830724ba675SRob Herring		>;
831724ba675SRob Herring	};
832724ba675SRob Herring
833724ba675SRob Herring	pinctrl_gpio_1: gpio1grp {
834724ba675SRob Herring		fsl,pins = <
835724ba675SRob Herring			MX6QDL_PAD_DI0_PIN4__GPIO4_IO20     0x1b0b0
836724ba675SRob Herring			MX6QDL_PAD_EIM_D27__GPIO3_IO27      0x1b0b0
837724ba675SRob Herring			MX6QDL_PAD_ENET_REF_CLK__GPIO1_IO23 0x1b0b0
838724ba675SRob Herring			MX6QDL_PAD_NANDF_D3__GPIO2_IO03     0x1b0b0
839724ba675SRob Herring			MX6QDL_PAD_NANDF_D4__GPIO2_IO04     0x1b0b0
840724ba675SRob Herring			MX6QDL_PAD_NANDF_D6__GPIO2_IO06     0x1b0b0
841724ba675SRob Herring			MX6QDL_PAD_SD4_DAT0__GPIO2_IO08     0x1b0b0
842724ba675SRob Herring			MX6QDL_PAD_SD4_DAT3__GPIO2_IO11     0x1b0b0
843724ba675SRob Herring		>;
844724ba675SRob Herring	};
845724ba675SRob Herring	pinctrl_gpio_2: gpio2grp {
846724ba675SRob Herring		fsl,pins = <
847724ba675SRob Herring			MX6QDL_PAD_GPIO_7__GPIO1_IO07       0x1b0b0
848724ba675SRob Herring			MX6QDL_PAD_GPIO_8__GPIO1_IO08       0x1b0b0
849724ba675SRob Herring		>;
850724ba675SRob Herring	};
851724ba675SRob Herring
852724ba675SRob Herring	pinctrl_gpio_bl_on: gpioblongrp {
853724ba675SRob Herring		fsl,pins = <
854724ba675SRob Herring			MX6QDL_PAD_EIM_D26__GPIO3_IO26		0x1b0b0
855724ba675SRob Herring		>;
856724ba675SRob Herring	};
857724ba675SRob Herring
858724ba675SRob Herring	pinctrl_gpio_keys: gpiokeysgrp {
859724ba675SRob Herring		fsl,pins = <
860724ba675SRob Herring			MX6QDL_PAD_EIM_A16__GPIO2_IO22		0x130b0
861724ba675SRob Herring		>;
862724ba675SRob Herring	};
863724ba675SRob Herring
864724ba675SRob Herring	pinctrl_hdmi_ddc: hdmiddcgrp {
865724ba675SRob Herring		fsl,pins = <
866724ba675SRob Herring			MX6QDL_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x4001b8b1
867724ba675SRob Herring			MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
868724ba675SRob Herring		>;
869724ba675SRob Herring	};
870724ba675SRob Herring
871724ba675SRob Herring	pinctrl_i2c2: i2c2grp {
872724ba675SRob Herring		fsl,pins = <
873724ba675SRob Herring			MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
874724ba675SRob Herring			MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
875724ba675SRob Herring		>;
876724ba675SRob Herring	};
877724ba675SRob Herring
878724ba675SRob Herring	pinctrl_i2c2_gpio: i2c2gpiogrp {
879724ba675SRob Herring		fsl,pins = <
880724ba675SRob Herring			MX6QDL_PAD_EIM_D16__GPIO3_IO16 0x4001b8b1
881724ba675SRob Herring			MX6QDL_PAD_EIM_EB2__GPIO2_IO30 0x4001b8b1
882724ba675SRob Herring		>;
883724ba675SRob Herring	};
884724ba675SRob Herring
885724ba675SRob Herring	pinctrl_i2c3: i2c3grp {
886724ba675SRob Herring		fsl,pins = <
887724ba675SRob Herring			MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
888724ba675SRob Herring			MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
889724ba675SRob Herring		>;
890724ba675SRob Herring	};
891724ba675SRob Herring
892724ba675SRob Herring	pinctrl_i2c3_gpio: i2c3gpiogrp {
893724ba675SRob Herring		fsl,pins = <
894724ba675SRob Herring			MX6QDL_PAD_GPIO_3__GPIO1_IO03 0x4001b8b1
895724ba675SRob Herring			MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x4001b8b1
896724ba675SRob Herring		>;
897724ba675SRob Herring	};
898724ba675SRob Herring
899724ba675SRob Herring	pinctrl_ipu1_csi0: ipu1csi0grp { /* Parallel Camera */
900724ba675SRob Herring		fsl,pins = <
901724ba675SRob Herring			MX6QDL_PAD_EIM_A17__IPU1_CSI1_DATA12	0xb0b1
902724ba675SRob Herring			MX6QDL_PAD_EIM_A18__IPU1_CSI1_DATA13	0xb0b1
903724ba675SRob Herring			MX6QDL_PAD_EIM_A19__IPU1_CSI1_DATA14	0xb0b1
904724ba675SRob Herring			MX6QDL_PAD_EIM_A20__IPU1_CSI1_DATA15	0xb0b1
905724ba675SRob Herring			MX6QDL_PAD_EIM_A21__IPU1_CSI1_DATA16	0xb0b1
906724ba675SRob Herring			MX6QDL_PAD_EIM_A22__IPU1_CSI1_DATA17	0xb0b1
907724ba675SRob Herring			MX6QDL_PAD_EIM_A23__IPU1_CSI1_DATA18	0xb0b1
908724ba675SRob Herring			MX6QDL_PAD_EIM_A24__IPU1_CSI1_DATA19	0xb0b1
909724ba675SRob Herring			MX6QDL_PAD_EIM_D17__IPU1_CSI1_PIXCLK	0xb0b1
910724ba675SRob Herring			MX6QDL_PAD_EIM_EB3__IPU1_CSI1_HSYNC	0xb0b1
911724ba675SRob Herring			MX6QDL_PAD_EIM_D29__IPU1_CSI1_VSYNC	0xb0b1
912724ba675SRob Herring			/* Disable PWM pins on camera interface */
913724ba675SRob Herring			MX6QDL_PAD_GPIO_1__GPIO1_IO01		0x40
914724ba675SRob Herring			MX6QDL_PAD_SD4_DAT1__GPIO2_IO09		0x40
915724ba675SRob Herring		>;
916724ba675SRob Herring	};
917724ba675SRob Herring
918724ba675SRob Herring	pinctrl_ipu1_lcdif: ipu1lcdifgrp {
919724ba675SRob Herring		fsl,pins = <
920724ba675SRob Herring			MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK	0xa1
921724ba675SRob Herring			MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15		0xa1
922724ba675SRob Herring			MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02		0xa1
923724ba675SRob Herring			MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03		0xa1
924724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00	0xa1
925724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01	0xa1
926724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02	0xa1
927724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03	0xa1
928724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04	0xa1
929724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05	0xa1
930724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06	0xa1
931724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07	0xa1
932724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08	0xa1
933724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09	0xa1
934724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10	0xa1
935724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11	0xa1
936724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12	0xa1
937724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13	0xa1
938724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14	0xa1
939724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15	0xa1
940724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16	0xa1
941724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17	0xa1
942724ba675SRob Herring		>;
943724ba675SRob Herring	};
944724ba675SRob Herring
945724ba675SRob Herring	pinctrl_lvds_transceiver: lvdstxgrp {
946724ba675SRob Herring		fsl,pins = <
947724ba675SRob Herring			MX6QDL_PAD_EIM_WAIT__GPIO5_IO00 0x03030 /* SODIMM  95 */
948724ba675SRob Herring			MX6QDL_PAD_GPIO_7__GPIO1_IO07   0x0b030 /* SODIMM  55 */
949724ba675SRob Herring			MX6QDL_PAD_GPIO_8__GPIO1_IO08   0x03030 /* SODIMM  63 */
950724ba675SRob Herring			MX6QDL_PAD_SD2_DAT3__GPIO1_IO12 0x03030 /* SODIMM  99 */
951724ba675SRob Herring		>;
952724ba675SRob Herring	};
953724ba675SRob Herring
954724ba675SRob Herring	pinctrl_mic_gnd: micgndgrp {
955724ba675SRob Herring		fsl,pins = <
956724ba675SRob Herring			/* Controls Mic GND, PU or '1' pull Mic GND to GND */
957724ba675SRob Herring			MX6QDL_PAD_RGMII_TD1__GPIO6_IO21 0x1b0b0
958724ba675SRob Herring		>;
959724ba675SRob Herring	};
960724ba675SRob Herring
961724ba675SRob Herring	pinctrl_mmc_cd: mmccdgrp {
962724ba675SRob Herring		fsl,pins = <
963724ba675SRob Herring			MX6QDL_PAD_NANDF_D5__GPIO2_IO05	0x1b0b1
964724ba675SRob Herring		>;
965724ba675SRob Herring	};
966724ba675SRob Herring
967724ba675SRob Herring	pinctrl_mmc_cd_sleep: mmccdslpgrp {
968724ba675SRob Herring		fsl,pins = <
969724ba675SRob Herring			MX6QDL_PAD_NANDF_D5__GPIO2_IO05	0x0
970724ba675SRob Herring		>;
971724ba675SRob Herring	};
972724ba675SRob Herring
973724ba675SRob Herring	pinctrl_pwm1: pwm1grp {
974724ba675SRob Herring		fsl,pins = <
975724ba675SRob Herring			MX6QDL_PAD_GPIO_9__PWM1_OUT	0x1b0b1
976724ba675SRob Herring		>;
977724ba675SRob Herring	};
978724ba675SRob Herring
979724ba675SRob Herring	pinctrl_pwm2: pwm2grp {
980724ba675SRob Herring		fsl,pins = <
981724ba675SRob Herring			MX6QDL_PAD_EIM_A21__GPIO2_IO17	0x00040
982724ba675SRob Herring			MX6QDL_PAD_GPIO_1__PWM2_OUT	0x1b0b1
983724ba675SRob Herring		>;
984724ba675SRob Herring	};
985724ba675SRob Herring
986724ba675SRob Herring	pinctrl_pwm3: pwm3grp {
987724ba675SRob Herring		fsl,pins = <
988724ba675SRob Herring			MX6QDL_PAD_EIM_A22__GPIO2_IO16	0x00040
989724ba675SRob Herring			MX6QDL_PAD_SD4_DAT1__PWM3_OUT	0x1b0b1
990724ba675SRob Herring		>;
991724ba675SRob Herring	};
992724ba675SRob Herring
993724ba675SRob Herring	pinctrl_pwm4: pwm4grp {
994724ba675SRob Herring		fsl,pins = <
995724ba675SRob Herring			MX6QDL_PAD_SD4_DAT2__PWM4_OUT	0x1b0b1
996724ba675SRob Herring		>;
997724ba675SRob Herring	};
998724ba675SRob Herring
999724ba675SRob Herring	pinctrl_regulator_usbh_pwr: gpioregusbhpwrgrp {
1000724ba675SRob Herring		fsl,pins = <
1001724ba675SRob Herring			/* SODIMM 129 / USBH_PEN */
1002724ba675SRob Herring			MX6QDL_PAD_EIM_D31__GPIO3_IO31	0x0f058
1003724ba675SRob Herring		>;
1004724ba675SRob Herring	};
1005724ba675SRob Herring
1006724ba675SRob Herring	pinctrl_sgtl5000: sgtl5000grp {
1007724ba675SRob Herring		fsl,pins = <
1008724ba675SRob Herring			/* SGTL5000 sys_mclk */
1009724ba675SRob Herring			MX6QDL_PAD_GPIO_0__CCM_CLKO1	0x000b0
1010724ba675SRob Herring		>;
1011724ba675SRob Herring	};
1012724ba675SRob Herring
1013724ba675SRob Herring	pinctrl_spdif: spdifgrp {
1014724ba675SRob Herring		fsl,pins = <
1015724ba675SRob Herring			MX6QDL_PAD_GPIO_17__SPDIF_OUT 0x1b0b0
1016724ba675SRob Herring		>;
1017724ba675SRob Herring	};
1018724ba675SRob Herring
1019724ba675SRob Herring	pinctrl_touch_int: gpiotouchintgrp {
1020724ba675SRob Herring		fsl,pins = <
1021724ba675SRob Herring			/* STMPE811 interrupt */
1022724ba675SRob Herring			MX6QDL_PAD_RGMII_TD0__GPIO6_IO20 0x1b0b0
1023724ba675SRob Herring		>;
1024724ba675SRob Herring	};
1025724ba675SRob Herring
1026724ba675SRob Herring	pinctrl_uart1_dce: uart1dcegrp {
1027724ba675SRob Herring		fsl,pins = <
1028724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
1029724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
1030724ba675SRob Herring		>;
1031724ba675SRob Herring	};
1032724ba675SRob Herring
1033724ba675SRob Herring	/* DTE mode */
1034724ba675SRob Herring	pinctrl_uart1_dte: uart1dtegrp {
1035724ba675SRob Herring		fsl,pins = <
1036724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x1b0b1
1037724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT11__UART1_TX_DATA 0x1b0b1
1038724ba675SRob Herring			MX6QDL_PAD_EIM_D19__UART1_RTS_B	0x1b0b1
1039724ba675SRob Herring			MX6QDL_PAD_EIM_D20__UART1_CTS_B 0x1b0b1
1040724ba675SRob Herring		>;
1041724ba675SRob Herring	};
1042724ba675SRob Herring
1043724ba675SRob Herring	/* Additional DTR, DSR, DCD */
1044724ba675SRob Herring	pinctrl_uart1_ctrl: uart1ctrlgrp {
1045724ba675SRob Herring		fsl,pins = <
1046724ba675SRob Herring			MX6QDL_PAD_EIM_D23__UART1_DCD_B 0x1b0b0
1047724ba675SRob Herring			MX6QDL_PAD_EIM_D24__UART1_DTR_B 0x1b0b0
1048724ba675SRob Herring			MX6QDL_PAD_EIM_D25__UART1_DSR_B 0x1b0b0
1049724ba675SRob Herring		>;
1050724ba675SRob Herring	};
1051724ba675SRob Herring
1052724ba675SRob Herring	pinctrl_uart2_dte: uart2dtegrp {
1053724ba675SRob Herring		fsl,pins = <
1054724ba675SRob Herring			MX6QDL_PAD_SD4_DAT4__UART2_TX_DATA	0x1b0b1
1055724ba675SRob Herring			MX6QDL_PAD_SD4_DAT5__UART2_CTS_B	0x1b0b1
1056724ba675SRob Herring			MX6QDL_PAD_SD4_DAT6__UART2_RTS_B	0x1b0b1
1057724ba675SRob Herring			MX6QDL_PAD_SD4_DAT7__UART2_RX_DATA	0x1b0b1
1058724ba675SRob Herring		>;
1059724ba675SRob Herring	};
1060724ba675SRob Herring
1061724ba675SRob Herring	pinctrl_uart3_dte: uart3dtegrp {
1062724ba675SRob Herring		fsl,pins = <
1063724ba675SRob Herring			MX6QDL_PAD_SD4_CLK__UART3_TX_DATA	0x1b0b1
1064724ba675SRob Herring			MX6QDL_PAD_SD4_CMD__UART3_RX_DATA	0x1b0b1
1065724ba675SRob Herring		>;
1066724ba675SRob Herring	};
1067724ba675SRob Herring
1068724ba675SRob Herring	pinctrl_usbc_det: usbcdetgrp {
1069724ba675SRob Herring		fsl,pins = <
1070724ba675SRob Herring			/* SODIMM 137 / USBC_DET */
1071724ba675SRob Herring			MX6QDL_PAD_GPIO_17__GPIO7_IO12		0x1b0b0
1072724ba675SRob Herring			/* USBC_DET_OVERWRITE */
1073724ba675SRob Herring			MX6QDL_PAD_RGMII_RXC__GPIO6_IO30	0x0f058
1074724ba675SRob Herring			/* USBC_DET_EN */
1075724ba675SRob Herring			MX6QDL_PAD_RGMII_TX_CTL__GPIO6_IO26	0x0f058
1076724ba675SRob Herring		>;
1077724ba675SRob Herring	};
1078724ba675SRob Herring
1079724ba675SRob Herring	pinctrl_usbc_id_1: usbcid1grp {
1080724ba675SRob Herring		fsl,pins = <
1081724ba675SRob Herring			/* USBC_ID */
1082724ba675SRob Herring			MX6QDL_PAD_NANDF_D2__GPIO2_IO02		0x1b0b0
1083724ba675SRob Herring		>;
1084724ba675SRob Herring	};
1085724ba675SRob Herring
1086724ba675SRob Herring	pinctrl_usbh_oc_1: usbhoc1grp {
1087724ba675SRob Herring		fsl,pins = <
1088724ba675SRob Herring			/* USBH_OC */
1089724ba675SRob Herring			MX6QDL_PAD_EIM_D30__GPIO3_IO30		0x1b0b0
1090724ba675SRob Herring		>;
1091724ba675SRob Herring	};
1092724ba675SRob Herring
1093724ba675SRob Herring	pinctrl_usdhc1: usdhc1grp {
1094724ba675SRob Herring		fsl,pins = <
1095724ba675SRob Herring			MX6QDL_PAD_SD1_CMD__SD1_CMD	0x17071
1096724ba675SRob Herring			MX6QDL_PAD_SD1_CLK__SD1_CLK	0x10071
1097724ba675SRob Herring			MX6QDL_PAD_SD1_DAT0__SD1_DATA0	0x17071
1098724ba675SRob Herring			MX6QDL_PAD_SD1_DAT1__SD1_DATA1	0x17071
1099724ba675SRob Herring			MX6QDL_PAD_SD1_DAT2__SD1_DATA2	0x17071
1100724ba675SRob Herring			MX6QDL_PAD_SD1_DAT3__SD1_DATA3	0x17071
1101724ba675SRob Herring		>;
1102724ba675SRob Herring	};
1103724ba675SRob Herring
1104724ba675SRob Herring	pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
1105724ba675SRob Herring		fsl,pins = <
1106724ba675SRob Herring			MX6QDL_PAD_SD1_CMD__SD1_CMD    0x170b1
1107724ba675SRob Herring			MX6QDL_PAD_SD1_CLK__SD1_CLK    0x100b1
1108724ba675SRob Herring			MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x170b1
1109724ba675SRob Herring			MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x170b1
1110724ba675SRob Herring			MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x170b1
1111724ba675SRob Herring			MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x170b1
1112724ba675SRob Herring		>;
1113724ba675SRob Herring	};
1114724ba675SRob Herring
1115724ba675SRob Herring	pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
1116724ba675SRob Herring		fsl,pins = <
1117724ba675SRob Herring			MX6QDL_PAD_SD1_CMD__SD1_CMD    0x170f1
1118724ba675SRob Herring			MX6QDL_PAD_SD1_CLK__SD1_CLK    0x100f1
1119724ba675SRob Herring			MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x170f1
1120724ba675SRob Herring			MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x170f1
1121724ba675SRob Herring			MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x170f1
1122724ba675SRob Herring			MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x170f1
1123724ba675SRob Herring		>;
1124724ba675SRob Herring	};
1125724ba675SRob Herring
1126724ba675SRob Herring	/* avoid backfeeding with removed card power */
1127724ba675SRob Herring	pinctrl_usdhc1_sleep: usdhc1sleepgrp {
1128724ba675SRob Herring		fsl,pins = <
1129724ba675SRob Herring			MX6QDL_PAD_SD1_CMD__SD1_CMD	0x3000
1130724ba675SRob Herring			MX6QDL_PAD_SD1_CLK__SD1_CLK	0x3000
1131724ba675SRob Herring			MX6QDL_PAD_SD1_DAT0__SD1_DATA0	0x3000
1132724ba675SRob Herring			MX6QDL_PAD_SD1_DAT1__SD1_DATA1	0x3000
1133724ba675SRob Herring			MX6QDL_PAD_SD1_DAT2__SD1_DATA2	0x3000
1134724ba675SRob Herring			MX6QDL_PAD_SD1_DAT3__SD1_DATA3	0x3000
1135724ba675SRob Herring		>;
1136724ba675SRob Herring	};
1137724ba675SRob Herring
1138724ba675SRob Herring	pinctrl_usdhc3: usdhc3grp {
1139724ba675SRob Herring		fsl,pins = <
1140724ba675SRob Herring			MX6QDL_PAD_SD3_CMD__SD3_CMD	0x17059
1141724ba675SRob Herring			MX6QDL_PAD_SD3_CLK__SD3_CLK	0x10059
1142724ba675SRob Herring			MX6QDL_PAD_SD3_DAT0__SD3_DATA0	0x17059
1143724ba675SRob Herring			MX6QDL_PAD_SD3_DAT1__SD3_DATA1	0x17059
1144724ba675SRob Herring			MX6QDL_PAD_SD3_DAT2__SD3_DATA2	0x17059
1145724ba675SRob Herring			MX6QDL_PAD_SD3_DAT3__SD3_DATA3	0x17059
1146724ba675SRob Herring			MX6QDL_PAD_SD3_DAT4__SD3_DATA4	0x17059
1147724ba675SRob Herring			MX6QDL_PAD_SD3_DAT5__SD3_DATA5	0x17059
1148724ba675SRob Herring			MX6QDL_PAD_SD3_DAT6__SD3_DATA6	0x17059
1149724ba675SRob Herring			MX6QDL_PAD_SD3_DAT7__SD3_DATA7	0x17059
1150724ba675SRob Herring			/* eMMC reset */
1151724ba675SRob Herring			MX6QDL_PAD_SD3_RST__SD3_RESET	0x17059
1152724ba675SRob Herring		>;
1153724ba675SRob Herring	};
1154724ba675SRob Herring
1155724ba675SRob Herring	pinctrl_weim_cs0: weimcs0grp {
1156724ba675SRob Herring		fsl,pins = <
1157724ba675SRob Herring			/* nEXT_CS0 */
1158724ba675SRob Herring			MX6QDL_PAD_EIM_CS0__EIM_CS0_B	0xb0b1
1159724ba675SRob Herring		>;
1160724ba675SRob Herring	};
1161724ba675SRob Herring
1162724ba675SRob Herring	pinctrl_weim_cs1: weimcs1grp {
1163724ba675SRob Herring		fsl,pins = <
1164724ba675SRob Herring			/* nEXT_CS1 */
1165724ba675SRob Herring			MX6QDL_PAD_EIM_CS1__EIM_CS1_B	0xb0b1
1166724ba675SRob Herring		>;
1167724ba675SRob Herring	};
1168724ba675SRob Herring
1169724ba675SRob Herring	pinctrl_weim_cs2: weimcs2grp {
1170724ba675SRob Herring		fsl,pins = <
1171724ba675SRob Herring			/* nEXT_CS2 */
1172724ba675SRob Herring			MX6QDL_PAD_SD2_DAT1__EIM_CS2_B	0xb0b1
1173724ba675SRob Herring		>;
1174724ba675SRob Herring	};
1175724ba675SRob Herring
1176724ba675SRob Herring	/* ADDRESS[16:18] [25] used as GPIO */
1177724ba675SRob Herring	pinctrl_weim_gpio_1: weimgpio1grp {
1178724ba675SRob Herring		fsl,pins = <
1179724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17	0x1b0b0
1180724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16	0x1b0b0
1181724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT21__GPIO5_IO15	0x1b0b0
1182724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT20__GPIO5_IO14	0x1b0b0
1183724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT19__GPIO5_IO13	0x1b0b0
1184724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12	0x1b0b0
1185724ba675SRob Herring			MX6QDL_PAD_KEY_COL2__GPIO4_IO10		0x1b0b0
1186724ba675SRob Herring			MX6QDL_PAD_KEY_ROW4__GPIO4_IO15		0x1b0b0
1187724ba675SRob Herring			MX6QDL_PAD_KEY_ROW2__GPIO4_IO11		0x1b0b0
1188724ba675SRob Herring			MX6QDL_PAD_NANDF_D1__GPIO2_IO01		0x1b0b0
1189724ba675SRob Herring		>;
1190724ba675SRob Herring	};
1191724ba675SRob Herring
1192724ba675SRob Herring	/* ADDRESS[19:24] used as GPIO */
1193724ba675SRob Herring	pinctrl_weim_gpio_2: weimgpio2grp {
1194724ba675SRob Herring		fsl,pins = <
1195724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12	0x1b0b0
1196724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT19__GPIO5_IO13	0x1b0b0
1197724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT20__GPIO5_IO14	0x1b0b0
1198724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT21__GPIO5_IO15	0x1b0b0
1199724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16	0x1b0b0
1200724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17	0x1b0b0
1201724ba675SRob Herring			MX6QDL_PAD_KEY_COL2__GPIO4_IO10		0x1b0b0
1202724ba675SRob Herring			MX6QDL_PAD_KEY_ROW2__GPIO4_IO11		0x1b0b0
1203724ba675SRob Herring			MX6QDL_PAD_NANDF_D1__GPIO2_IO01		0x1b0b0
1204724ba675SRob Herring		>;
1205724ba675SRob Herring	};
1206724ba675SRob Herring
1207724ba675SRob Herring	/* DATA[16:31] used as GPIO */
1208724ba675SRob Herring	pinctrl_weim_gpio_3: weimgpio3grp {
1209724ba675SRob Herring		fsl,pins = <
1210724ba675SRob Herring			MX6QDL_PAD_CSI0_MCLK__GPIO5_IO19	0x1b0b0
1211724ba675SRob Herring			MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18	0x1b0b0
1212724ba675SRob Herring			MX6QDL_PAD_EIM_LBA__GPIO2_IO27		0x1b0b0
1213724ba675SRob Herring			MX6QDL_PAD_EIM_BCLK__GPIO6_IO31		0x1b0b0
1214724ba675SRob Herring			MX6QDL_PAD_GPIO_2__GPIO1_IO02		0x1b0b0
1215724ba675SRob Herring			MX6QDL_PAD_GPIO_4__GPIO1_IO04		0x1b0b0
1216724ba675SRob Herring			MX6QDL_PAD_GPIO_5__GPIO1_IO05		0x1b0b0
1217724ba675SRob Herring			MX6QDL_PAD_GPIO_19__GPIO4_IO05		0x1b0b0
1218724ba675SRob Herring			MX6QDL_PAD_NANDF_ALE__GPIO6_IO08	0x1b0b0
1219724ba675SRob Herring			MX6QDL_PAD_NANDF_CS0__GPIO6_IO11	0x1b0b0
1220724ba675SRob Herring			MX6QDL_PAD_NANDF_CS1__GPIO6_IO14	0x1b0b0
1221724ba675SRob Herring			MX6QDL_PAD_NANDF_CS3__GPIO6_IO16	0x1b0b0
1222724ba675SRob Herring			MX6QDL_PAD_NANDF_CLE__GPIO6_IO07	0x1b0b0
1223724ba675SRob Herring			MX6QDL_PAD_NANDF_RB0__GPIO6_IO10	0x1b0b0
1224724ba675SRob Herring			MX6QDL_PAD_NANDF_WP_B__GPIO6_IO09	0x1b0b0
1225724ba675SRob Herring		>;
1226724ba675SRob Herring	};
1227724ba675SRob Herring
1228724ba675SRob Herring	/* DQM[0:3] used as GPIO */
1229724ba675SRob Herring	pinctrl_weim_gpio_4: weimgpio4grp {
1230724ba675SRob Herring		fsl,pins = <
1231724ba675SRob Herring			MX6QDL_PAD_EIM_EB0__GPIO2_IO28		0x1b0b0
1232724ba675SRob Herring			MX6QDL_PAD_EIM_EB1__GPIO2_IO29		0x1b0b0
1233724ba675SRob Herring			MX6QDL_PAD_NANDF_D0__GPIO2_IO00		0x1b0b0
1234724ba675SRob Herring			MX6QDL_PAD_SD2_DAT2__GPIO1_IO13		0x1b0b0
1235724ba675SRob Herring		>;
1236724ba675SRob Herring	};
1237724ba675SRob Herring
1238724ba675SRob Herring	/* RDY used as GPIO */
1239724ba675SRob Herring	pinctrl_weim_gpio_5: weimgpio5grp {
1240724ba675SRob Herring		fsl,pins = <
1241724ba675SRob Herring			MX6QDL_PAD_EIM_WAIT__GPIO5_IO00		0x1b0b0
1242724ba675SRob Herring		>;
1243724ba675SRob Herring	};
1244724ba675SRob Herring
1245724ba675SRob Herring	/* ADDRESS[16] DATA[30] used as GPIO */
1246724ba675SRob Herring	pinctrl_weim_gpio_6: weimgpio6grp {
1247724ba675SRob Herring		fsl,pins = <
1248724ba675SRob Herring			MX6QDL_PAD_KEY_COL4__GPIO4_IO14		0x1b0b0
1249724ba675SRob Herring			MX6QDL_PAD_KEY_ROW4__GPIO4_IO15		0x1b0b0
1250724ba675SRob Herring		>;
1251724ba675SRob Herring	};
1252724ba675SRob Herring
1253724ba675SRob Herring	pinctrl_weim_npwe: weimnpwegrp {
1254724ba675SRob Herring		fsl,pins = <
1255724ba675SRob Herring			MX6QDL_PAD_RGMII_TD2__GPIO6_IO22	0x130b0
1256724ba675SRob Herring			MX6QDL_PAD_SD2_DAT3__GPIO1_IO12		0x0040
1257724ba675SRob Herring		>;
1258724ba675SRob Herring	};
1259724ba675SRob Herring
1260724ba675SRob Herring	pinctrl_weim_sram: weimsramgrp {
1261724ba675SRob Herring		fsl,pins = <
1262724ba675SRob Herring			/* Data */
1263724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT4__EIM_DATA02	0x1b0b0
1264724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT5__EIM_DATA03	0x1b0b0
1265724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT6__EIM_DATA04	0x1b0b0
1266724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT7__EIM_DATA05	0x1b0b0
1267724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT8__EIM_DATA06	0x1b0b0
1268724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT9__EIM_DATA07	0x1b0b0
1269724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT12__EIM_DATA08	0x1b0b0
1270724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT13__EIM_DATA09	0x1b0b0
1271724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT14__EIM_DATA10	0x1b0b0
1272724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT15__EIM_DATA11	0x1b0b0
1273724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT16__EIM_DATA12	0x1b0b0
1274724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT17__EIM_DATA13	0x1b0b0
1275724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT18__EIM_DATA14	0x1b0b0
1276724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT19__EIM_DATA15	0x1b0b0
1277724ba675SRob Herring			MX6QDL_PAD_CSI0_DATA_EN__EIM_DATA00	0x1b0b0
1278724ba675SRob Herring			MX6QDL_PAD_CSI0_VSYNC__EIM_DATA01	0x1b0b0
1279724ba675SRob Herring			/* Address */
1280724ba675SRob Herring			MX6QDL_PAD_EIM_DA0__EIM_AD00		0xb0b1
1281724ba675SRob Herring			MX6QDL_PAD_EIM_DA1__EIM_AD01		0xb0b1
1282724ba675SRob Herring			MX6QDL_PAD_EIM_DA2__EIM_AD02		0xb0b1
1283724ba675SRob Herring			MX6QDL_PAD_EIM_DA3__EIM_AD03		0xb0b1
1284724ba675SRob Herring			MX6QDL_PAD_EIM_DA4__EIM_AD04		0xb0b1
1285724ba675SRob Herring			MX6QDL_PAD_EIM_DA5__EIM_AD05		0xb0b1
1286724ba675SRob Herring			MX6QDL_PAD_EIM_DA6__EIM_AD06		0xb0b1
1287724ba675SRob Herring			MX6QDL_PAD_EIM_DA7__EIM_AD07		0xb0b1
1288724ba675SRob Herring			MX6QDL_PAD_EIM_DA8__EIM_AD08		0xb0b1
1289724ba675SRob Herring			MX6QDL_PAD_EIM_DA9__EIM_AD09		0xb0b1
1290724ba675SRob Herring			MX6QDL_PAD_EIM_DA10__EIM_AD10		0xb0b1
1291724ba675SRob Herring			MX6QDL_PAD_EIM_DA11__EIM_AD11		0xb0b1
1292724ba675SRob Herring			MX6QDL_PAD_EIM_DA12__EIM_AD12		0xb0b1
1293724ba675SRob Herring			MX6QDL_PAD_EIM_DA13__EIM_AD13		0xb0b1
1294724ba675SRob Herring			MX6QDL_PAD_EIM_DA14__EIM_AD14		0xb0b1
1295724ba675SRob Herring			MX6QDL_PAD_EIM_DA15__EIM_AD15		0xb0b1
1296724ba675SRob Herring			/* Ctrl */
1297724ba675SRob Herring			MX6QDL_PAD_EIM_OE__EIM_OE_B		0xb0b1
1298724ba675SRob Herring			MX6QDL_PAD_EIM_RW__EIM_RW		0xb0b1
1299724ba675SRob Herring		>;
1300724ba675SRob Herring	};
1301724ba675SRob Herring
1302724ba675SRob Herring	pinctrl_weim_rdnwr: weimrdnwrgrp {
1303724ba675SRob Herring		fsl,pins = <
1304724ba675SRob Herring			MX6QDL_PAD_RGMII_TD3__GPIO6_IO23	0x130b0
1305724ba675SRob Herring			MX6QDL_PAD_SD2_CLK__GPIO1_IO10		0x0040
1306724ba675SRob Herring		>;
1307724ba675SRob Herring	};
1308724ba675SRob Herring};
1309