xref: /openbmc/linux/arch/arm/Kconfig (revision f6723b56)
1config ARM
2	bool
3	default y
4	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7	select ARCH_HAVE_CUSTOM_GPIO_H
8	select ARCH_MIGHT_HAVE_PC_PARPORT
9	select ARCH_USE_BUILTIN_BSWAP
10	select ARCH_USE_CMPXCHG_LOCKREF
11	select ARCH_WANT_IPC_PARSE_VERSION
12	select BUILDTIME_EXTABLE_SORT if MMU
13	select CLONE_BACKWARDS
14	select CPU_PM if (SUSPEND || CPU_IDLE)
15	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
16	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
17	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
18	select GENERIC_IDLE_POLL_SETUP
19	select GENERIC_IRQ_PROBE
20	select GENERIC_IRQ_SHOW
21	select GENERIC_PCI_IOMAP
22	select GENERIC_SCHED_CLOCK
23	select GENERIC_SMP_IDLE_THREAD
24	select GENERIC_STRNCPY_FROM_USER
25	select GENERIC_STRNLEN_USER
26	select HARDIRQS_SW_RESEND
27	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
28	select HAVE_ARCH_KGDB
29	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
30	select HAVE_ARCH_TRACEHOOK
31	select HAVE_BPF_JIT
32	select HAVE_CONTEXT_TRACKING
33	select HAVE_C_RECORDMCOUNT
34	select HAVE_CC_STACKPROTECTOR
35	select HAVE_DEBUG_KMEMLEAK
36	select HAVE_DMA_API_DEBUG
37	select HAVE_DMA_ATTRS
38	select HAVE_DMA_CONTIGUOUS if MMU
39	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
40	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
41	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
42	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
43	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
44	select HAVE_GENERIC_DMA_COHERENT
45	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
46	select HAVE_IDE if PCI || ISA || PCMCIA
47	select HAVE_IRQ_TIME_ACCOUNTING
48	select HAVE_KERNEL_GZIP
49	select HAVE_KERNEL_LZ4
50	select HAVE_KERNEL_LZMA
51	select HAVE_KERNEL_LZO
52	select HAVE_KERNEL_XZ
53	select HAVE_KPROBES if !XIP_KERNEL
54	select HAVE_KRETPROBES if (HAVE_KPROBES)
55	select HAVE_MEMBLOCK
56	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
57	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
58	select HAVE_PERF_EVENTS
59	select HAVE_PERF_REGS
60	select HAVE_PERF_USER_STACK_DUMP
61	select HAVE_REGS_AND_STACK_ACCESS_API
62	select HAVE_SYSCALL_TRACEPOINTS
63	select HAVE_UID16
64	select HAVE_VIRT_CPU_ACCOUNTING_GEN
65	select IRQ_FORCED_THREADING
66	select KTIME_SCALAR
67	select MODULES_USE_ELF_REL
68	select NO_BOOTMEM
69	select OLD_SIGACTION
70	select OLD_SIGSUSPEND3
71	select PERF_USE_VMALLOC
72	select RTC_LIB
73	select SYS_SUPPORTS_APM_EMULATION
74	# Above selects are sorted alphabetically; please add new ones
75	# according to that.  Thanks.
76	help
77	  The ARM series is a line of low-power-consumption RISC chip designs
78	  licensed by ARM Ltd and targeted at embedded applications and
79	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
80	  manufactured, but legacy ARM-based PC hardware remains popular in
81	  Europe.  There is an ARM Linux project with a web page at
82	  <http://www.arm.linux.org.uk/>.
83
84config ARM_HAS_SG_CHAIN
85	bool
86
87config NEED_SG_DMA_LENGTH
88	bool
89
90config ARM_DMA_USE_IOMMU
91	bool
92	select ARM_HAS_SG_CHAIN
93	select NEED_SG_DMA_LENGTH
94
95if ARM_DMA_USE_IOMMU
96
97config ARM_DMA_IOMMU_ALIGNMENT
98	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
99	range 4 9
100	default 8
101	help
102	  DMA mapping framework by default aligns all buffers to the smallest
103	  PAGE_SIZE order which is greater than or equal to the requested buffer
104	  size. This works well for buffers up to a few hundreds kilobytes, but
105	  for larger buffers it just a waste of address space. Drivers which has
106	  relatively small addressing window (like 64Mib) might run out of
107	  virtual space with just a few allocations.
108
109	  With this parameter you can specify the maximum PAGE_SIZE order for
110	  DMA IOMMU buffers. Larger buffers will be aligned only to this
111	  specified order. The order is expressed as a power of two multiplied
112	  by the PAGE_SIZE.
113
114endif
115
116config HAVE_PWM
117	bool
118
119config MIGHT_HAVE_PCI
120	bool
121
122config SYS_SUPPORTS_APM_EMULATION
123	bool
124
125config HAVE_TCM
126	bool
127	select GENERIC_ALLOCATOR
128
129config HAVE_PROC_CPU
130	bool
131
132config NO_IOPORT
133	bool
134
135config EISA
136	bool
137	---help---
138	  The Extended Industry Standard Architecture (EISA) bus was
139	  developed as an open alternative to the IBM MicroChannel bus.
140
141	  The EISA bus provided some of the features of the IBM MicroChannel
142	  bus while maintaining backward compatibility with cards made for
143	  the older ISA bus.  The EISA bus saw limited use between 1988 and
144	  1995 when it was made obsolete by the PCI bus.
145
146	  Say Y here if you are building a kernel for an EISA-based machine.
147
148	  Otherwise, say N.
149
150config SBUS
151	bool
152
153config STACKTRACE_SUPPORT
154	bool
155	default y
156
157config HAVE_LATENCYTOP_SUPPORT
158	bool
159	depends on !SMP
160	default y
161
162config LOCKDEP_SUPPORT
163	bool
164	default y
165
166config TRACE_IRQFLAGS_SUPPORT
167	bool
168	default y
169
170config RWSEM_GENERIC_SPINLOCK
171	bool
172	default y
173
174config RWSEM_XCHGADD_ALGORITHM
175	bool
176
177config ARCH_HAS_ILOG2_U32
178	bool
179
180config ARCH_HAS_ILOG2_U64
181	bool
182
183config ARCH_HAS_CPUFREQ
184	bool
185	help
186	  Internal node to signify that the ARCH has CPUFREQ support
187	  and that the relevant menu configurations are displayed for
188	  it.
189
190config ARCH_HAS_BANDGAP
191	bool
192
193config GENERIC_HWEIGHT
194	bool
195	default y
196
197config GENERIC_CALIBRATE_DELAY
198	bool
199	default y
200
201config ARCH_MAY_HAVE_PC_FDC
202	bool
203
204config ZONE_DMA
205	bool
206
207config NEED_DMA_MAP_STATE
208       def_bool y
209
210config ARCH_HAS_DMA_SET_COHERENT_MASK
211	bool
212
213config GENERIC_ISA_DMA
214	bool
215
216config FIQ
217	bool
218
219config NEED_RET_TO_USER
220	bool
221
222config ARCH_MTD_XIP
223	bool
224
225config VECTORS_BASE
226	hex
227	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
228	default DRAM_BASE if REMAP_VECTORS_TO_RAM
229	default 0x00000000
230	help
231	  The base address of exception vectors.  This must be two pages
232	  in size.
233
234config ARM_PATCH_PHYS_VIRT
235	bool "Patch physical to virtual translations at runtime" if EMBEDDED
236	default y
237	depends on !XIP_KERNEL && MMU
238	depends on !ARCH_REALVIEW || !SPARSEMEM
239	help
240	  Patch phys-to-virt and virt-to-phys translation functions at
241	  boot and module load time according to the position of the
242	  kernel in system memory.
243
244	  This can only be used with non-XIP MMU kernels where the base
245	  of physical memory is at a 16MB boundary.
246
247	  Only disable this option if you know that you do not require
248	  this feature (eg, building a kernel for a single machine) and
249	  you need to shrink the kernel to the minimal size.
250
251config NEED_MACH_GPIO_H
252	bool
253	help
254	  Select this when mach/gpio.h is required to provide special
255	  definitions for this platform. The need for mach/gpio.h should
256	  be avoided when possible.
257
258config NEED_MACH_IO_H
259	bool
260	help
261	  Select this when mach/io.h is required to provide special
262	  definitions for this platform.  The need for mach/io.h should
263	  be avoided when possible.
264
265config NEED_MACH_MEMORY_H
266	bool
267	help
268	  Select this when mach/memory.h is required to provide special
269	  definitions for this platform.  The need for mach/memory.h should
270	  be avoided when possible.
271
272config PHYS_OFFSET
273	hex "Physical address of main memory" if MMU
274	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
275	default DRAM_BASE if !MMU
276	help
277	  Please provide the physical address corresponding to the
278	  location of main memory in your system.
279
280config GENERIC_BUG
281	def_bool y
282	depends on BUG
283
284source "init/Kconfig"
285
286source "kernel/Kconfig.freezer"
287
288menu "System Type"
289
290config MMU
291	bool "MMU-based Paged Memory Management Support"
292	default y
293	help
294	  Select if you want MMU-based virtualised addressing space
295	  support by paged memory management. If unsure, say 'Y'.
296
297#
298# The "ARM system type" choice list is ordered alphabetically by option
299# text.  Please add new entries in the option alphabetic order.
300#
301choice
302	prompt "ARM system type"
303	default ARCH_VERSATILE if !MMU
304	default ARCH_MULTIPLATFORM if MMU
305
306config ARCH_MULTIPLATFORM
307	bool "Allow multiple platforms to be selected"
308	depends on MMU
309	select ARM_PATCH_PHYS_VIRT
310	select AUTO_ZRELADDR
311	select COMMON_CLK
312	select MULTI_IRQ_HANDLER
313	select SPARSE_IRQ
314	select USE_OF
315
316config ARCH_INTEGRATOR
317	bool "ARM Ltd. Integrator family"
318	select ARCH_HAS_CPUFREQ
319	select ARM_AMBA
320	select ARM_PATCH_PHYS_VIRT
321	select AUTO_ZRELADDR
322	select COMMON_CLK
323	select COMMON_CLK_VERSATILE
324	select GENERIC_CLOCKEVENTS
325	select HAVE_TCM
326	select ICST
327	select MULTI_IRQ_HANDLER
328	select NEED_MACH_MEMORY_H
329	select PLAT_VERSATILE
330	select SPARSE_IRQ
331	select USE_OF
332	select VERSATILE_FPGA_IRQ
333	help
334	  Support for ARM's Integrator platform.
335
336config ARCH_REALVIEW
337	bool "ARM Ltd. RealView family"
338	select ARCH_WANT_OPTIONAL_GPIOLIB
339	select ARM_AMBA
340	select ARM_TIMER_SP804
341	select COMMON_CLK
342	select COMMON_CLK_VERSATILE
343	select GENERIC_CLOCKEVENTS
344	select GPIO_PL061 if GPIOLIB
345	select ICST
346	select NEED_MACH_MEMORY_H
347	select PLAT_VERSATILE
348	select PLAT_VERSATILE_CLCD
349	help
350	  This enables support for ARM Ltd RealView boards.
351
352config ARCH_VERSATILE
353	bool "ARM Ltd. Versatile family"
354	select ARCH_WANT_OPTIONAL_GPIOLIB
355	select ARM_AMBA
356	select ARM_TIMER_SP804
357	select ARM_VIC
358	select CLKDEV_LOOKUP
359	select GENERIC_CLOCKEVENTS
360	select HAVE_MACH_CLKDEV
361	select ICST
362	select PLAT_VERSATILE
363	select PLAT_VERSATILE_CLCD
364	select PLAT_VERSATILE_CLOCK
365	select VERSATILE_FPGA_IRQ
366	help
367	  This enables support for ARM Ltd Versatile board.
368
369config ARCH_AT91
370	bool "Atmel AT91"
371	select ARCH_REQUIRE_GPIOLIB
372	select CLKDEV_LOOKUP
373	select IRQ_DOMAIN
374	select NEED_MACH_GPIO_H
375	select NEED_MACH_IO_H if PCCARD
376	select PINCTRL
377	select PINCTRL_AT91 if USE_OF
378	help
379	  This enables support for systems based on Atmel
380	  AT91RM9200 and AT91SAM9* processors.
381
382config ARCH_CLPS711X
383	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
384	select ARCH_REQUIRE_GPIOLIB
385	select AUTO_ZRELADDR
386	select CLKSRC_MMIO
387	select COMMON_CLK
388	select CPU_ARM720T
389	select GENERIC_CLOCKEVENTS
390	select MFD_SYSCON
391	select MULTI_IRQ_HANDLER
392	select SPARSE_IRQ
393	help
394	  Support for Cirrus Logic 711x/721x/731x based boards.
395
396config ARCH_GEMINI
397	bool "Cortina Systems Gemini"
398	select ARCH_REQUIRE_GPIOLIB
399	select CLKSRC_MMIO
400	select CPU_FA526
401	select GENERIC_CLOCKEVENTS
402	help
403	  Support for the Cortina Systems Gemini family SoCs
404
405config ARCH_EBSA110
406	bool "EBSA-110"
407	select ARCH_USES_GETTIMEOFFSET
408	select CPU_SA110
409	select ISA
410	select NEED_MACH_IO_H
411	select NEED_MACH_MEMORY_H
412	select NO_IOPORT
413	help
414	  This is an evaluation board for the StrongARM processor available
415	  from Digital. It has limited hardware on-board, including an
416	  Ethernet interface, two PCMCIA sockets, two serial ports and a
417	  parallel port.
418
419config ARCH_EFM32
420	bool "Energy Micro efm32"
421	depends on !MMU
422	select ARCH_REQUIRE_GPIOLIB
423	select ARM_NVIC
424	# CLKSRC_MMIO is wrong here, but needed until a proper fix is merged,
425	# i.e. CLKSRC_EFM32 selecting CLKSRC_MMIO
426	select CLKSRC_MMIO
427	select CLKSRC_OF
428	select COMMON_CLK
429	select CPU_V7M
430	select GENERIC_CLOCKEVENTS
431	select NO_DMA
432	select NO_IOPORT
433	select SPARSE_IRQ
434	select USE_OF
435	help
436	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
437	  processors.
438
439config ARCH_EP93XX
440	bool "EP93xx-based"
441	select ARCH_HAS_HOLES_MEMORYMODEL
442	select ARCH_REQUIRE_GPIOLIB
443	select ARCH_USES_GETTIMEOFFSET
444	select ARM_AMBA
445	select ARM_VIC
446	select CLKDEV_LOOKUP
447	select CPU_ARM920T
448	select NEED_MACH_MEMORY_H
449	help
450	  This enables support for the Cirrus EP93xx series of CPUs.
451
452config ARCH_FOOTBRIDGE
453	bool "FootBridge"
454	select CPU_SA110
455	select FOOTBRIDGE
456	select GENERIC_CLOCKEVENTS
457	select HAVE_IDE
458	select NEED_MACH_IO_H if !MMU
459	select NEED_MACH_MEMORY_H
460	help
461	  Support for systems based on the DC21285 companion chip
462	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
463
464config ARCH_NETX
465	bool "Hilscher NetX based"
466	select ARM_VIC
467	select CLKSRC_MMIO
468	select CPU_ARM926T
469	select GENERIC_CLOCKEVENTS
470	help
471	  This enables support for systems based on the Hilscher NetX Soc
472
473config ARCH_IOP13XX
474	bool "IOP13xx-based"
475	depends on MMU
476	select CPU_XSC3
477	select NEED_MACH_MEMORY_H
478	select NEED_RET_TO_USER
479	select PCI
480	select PLAT_IOP
481	select VMSPLIT_1G
482	help
483	  Support for Intel's IOP13XX (XScale) family of processors.
484
485config ARCH_IOP32X
486	bool "IOP32x-based"
487	depends on MMU
488	select ARCH_REQUIRE_GPIOLIB
489	select CPU_XSCALE
490	select GPIO_IOP
491	select NEED_RET_TO_USER
492	select PCI
493	select PLAT_IOP
494	help
495	  Support for Intel's 80219 and IOP32X (XScale) family of
496	  processors.
497
498config ARCH_IOP33X
499	bool "IOP33x-based"
500	depends on MMU
501	select ARCH_REQUIRE_GPIOLIB
502	select CPU_XSCALE
503	select GPIO_IOP
504	select NEED_RET_TO_USER
505	select PCI
506	select PLAT_IOP
507	help
508	  Support for Intel's IOP33X (XScale) family of processors.
509
510config ARCH_IXP4XX
511	bool "IXP4xx-based"
512	depends on MMU
513	select ARCH_HAS_DMA_SET_COHERENT_MASK
514	select ARCH_SUPPORTS_BIG_ENDIAN
515	select ARCH_REQUIRE_GPIOLIB
516	select CLKSRC_MMIO
517	select CPU_XSCALE
518	select DMABOUNCE if PCI
519	select GENERIC_CLOCKEVENTS
520	select MIGHT_HAVE_PCI
521	select NEED_MACH_IO_H
522	select USB_EHCI_BIG_ENDIAN_DESC
523	select USB_EHCI_BIG_ENDIAN_MMIO
524	help
525	  Support for Intel's IXP4XX (XScale) family of processors.
526
527config ARCH_DOVE
528	bool "Marvell Dove"
529	select ARCH_REQUIRE_GPIOLIB
530	select CPU_PJ4
531	select GENERIC_CLOCKEVENTS
532	select MIGHT_HAVE_PCI
533	select MVEBU_MBUS
534	select PINCTRL
535	select PINCTRL_DOVE
536	select PLAT_ORION_LEGACY
537	help
538	  Support for the Marvell Dove SoC 88AP510
539
540config ARCH_KIRKWOOD
541	bool "Marvell Kirkwood"
542	select ARCH_HAS_CPUFREQ
543	select ARCH_REQUIRE_GPIOLIB
544	select CPU_FEROCEON
545	select GENERIC_CLOCKEVENTS
546	select MVEBU_MBUS
547	select PCI
548	select PCI_QUIRKS
549	select PINCTRL
550	select PINCTRL_KIRKWOOD
551	select PLAT_ORION_LEGACY
552	help
553	  Support for the following Marvell Kirkwood series SoCs:
554	  88F6180, 88F6192 and 88F6281.
555
556config ARCH_MV78XX0
557	bool "Marvell MV78xx0"
558	select ARCH_REQUIRE_GPIOLIB
559	select CPU_FEROCEON
560	select GENERIC_CLOCKEVENTS
561	select MVEBU_MBUS
562	select PCI
563	select PLAT_ORION_LEGACY
564	help
565	  Support for the following Marvell MV78xx0 series SoCs:
566	  MV781x0, MV782x0.
567
568config ARCH_ORION5X
569	bool "Marvell Orion"
570	depends on MMU
571	select ARCH_REQUIRE_GPIOLIB
572	select CPU_FEROCEON
573	select GENERIC_CLOCKEVENTS
574	select MVEBU_MBUS
575	select PCI
576	select PLAT_ORION_LEGACY
577	help
578	  Support for the following Marvell Orion 5x series SoCs:
579	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
580	  Orion-2 (5281), Orion-1-90 (6183).
581
582config ARCH_MMP
583	bool "Marvell PXA168/910/MMP2"
584	depends on MMU
585	select ARCH_REQUIRE_GPIOLIB
586	select CLKDEV_LOOKUP
587	select GENERIC_ALLOCATOR
588	select GENERIC_CLOCKEVENTS
589	select GPIO_PXA
590	select IRQ_DOMAIN
591	select MULTI_IRQ_HANDLER
592	select PINCTRL
593	select PLAT_PXA
594	select SPARSE_IRQ
595	help
596	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
597
598config ARCH_KS8695
599	bool "Micrel/Kendin KS8695"
600	select ARCH_REQUIRE_GPIOLIB
601	select CLKSRC_MMIO
602	select CPU_ARM922T
603	select GENERIC_CLOCKEVENTS
604	select NEED_MACH_MEMORY_H
605	help
606	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
607	  System-on-Chip devices.
608
609config ARCH_W90X900
610	bool "Nuvoton W90X900 CPU"
611	select ARCH_REQUIRE_GPIOLIB
612	select CLKDEV_LOOKUP
613	select CLKSRC_MMIO
614	select CPU_ARM926T
615	select GENERIC_CLOCKEVENTS
616	help
617	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
618	  At present, the w90x900 has been renamed nuc900, regarding
619	  the ARM series product line, you can login the following
620	  link address to know more.
621
622	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
623		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
624
625config ARCH_LPC32XX
626	bool "NXP LPC32XX"
627	select ARCH_REQUIRE_GPIOLIB
628	select ARM_AMBA
629	select CLKDEV_LOOKUP
630	select CLKSRC_MMIO
631	select CPU_ARM926T
632	select GENERIC_CLOCKEVENTS
633	select HAVE_IDE
634	select HAVE_PWM
635	select USE_OF
636	help
637	  Support for the NXP LPC32XX family of processors
638
639config ARCH_PXA
640	bool "PXA2xx/PXA3xx-based"
641	depends on MMU
642	select ARCH_HAS_CPUFREQ
643	select ARCH_MTD_XIP
644	select ARCH_REQUIRE_GPIOLIB
645	select ARM_CPU_SUSPEND if PM
646	select AUTO_ZRELADDR
647	select CLKDEV_LOOKUP
648	select CLKSRC_MMIO
649	select GENERIC_CLOCKEVENTS
650	select GPIO_PXA
651	select HAVE_IDE
652	select MULTI_IRQ_HANDLER
653	select PLAT_PXA
654	select SPARSE_IRQ
655	help
656	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
657
658config ARCH_MSM_NODT
659	bool "Qualcomm MSM"
660	select ARCH_MSM
661	select ARCH_REQUIRE_GPIOLIB
662	select COMMON_CLK
663	select GENERIC_CLOCKEVENTS
664	help
665	  Support for Qualcomm MSM/QSD based systems.  This runs on the
666	  apps processor of the MSM/QSD and depends on a shared memory
667	  interface to the modem processor which runs the baseband
668	  stack and controls some vital subsystems
669	  (clock and power control, etc).
670
671config ARCH_SHMOBILE_LEGACY
672	bool "Renesas ARM SoCs (non-multiplatform)"
673	select ARCH_SHMOBILE
674	select ARM_PATCH_PHYS_VIRT
675	select CLKDEV_LOOKUP
676	select GENERIC_CLOCKEVENTS
677	select HAVE_ARM_SCU if SMP
678	select HAVE_ARM_TWD if SMP
679	select HAVE_MACH_CLKDEV
680	select HAVE_SMP
681	select MIGHT_HAVE_CACHE_L2X0
682	select MULTI_IRQ_HANDLER
683	select NO_IOPORT
684	select PINCTRL
685	select PM_GENERIC_DOMAINS if PM
686	select SPARSE_IRQ
687	help
688	  Support for Renesas ARM SoC platforms using a non-multiplatform
689	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
690	  and RZ families.
691
692config ARCH_RPC
693	bool "RiscPC"
694	select ARCH_ACORN
695	select ARCH_MAY_HAVE_PC_FDC
696	select ARCH_SPARSEMEM_ENABLE
697	select ARCH_USES_GETTIMEOFFSET
698	select FIQ
699	select HAVE_IDE
700	select HAVE_PATA_PLATFORM
701	select ISA_DMA_API
702	select NEED_MACH_IO_H
703	select NEED_MACH_MEMORY_H
704	select NO_IOPORT
705	select VIRT_TO_BUS
706	help
707	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
708	  CD-ROM interface, serial and parallel port, and the floppy drive.
709
710config ARCH_SA1100
711	bool "SA1100-based"
712	select ARCH_HAS_CPUFREQ
713	select ARCH_MTD_XIP
714	select ARCH_REQUIRE_GPIOLIB
715	select ARCH_SPARSEMEM_ENABLE
716	select CLKDEV_LOOKUP
717	select CLKSRC_MMIO
718	select CPU_FREQ
719	select CPU_SA1100
720	select GENERIC_CLOCKEVENTS
721	select HAVE_IDE
722	select ISA
723	select NEED_MACH_MEMORY_H
724	select SPARSE_IRQ
725	help
726	  Support for StrongARM 11x0 based boards.
727
728config ARCH_S3C24XX
729	bool "Samsung S3C24XX SoCs"
730	select ARCH_HAS_CPUFREQ
731	select ARCH_REQUIRE_GPIOLIB
732	select CLKDEV_LOOKUP
733	select CLKSRC_SAMSUNG_PWM
734	select GENERIC_CLOCKEVENTS
735	select GPIO_SAMSUNG
736	select HAVE_S3C2410_I2C if I2C
737	select HAVE_S3C2410_WATCHDOG if WATCHDOG
738	select HAVE_S3C_RTC if RTC_CLASS
739	select MULTI_IRQ_HANDLER
740	select NEED_MACH_IO_H
741	select SAMSUNG_ATAGS
742	help
743	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
744	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
745	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
746	  Samsung SMDK2410 development board (and derivatives).
747
748config ARCH_S3C64XX
749	bool "Samsung S3C64XX"
750	select ARCH_HAS_CPUFREQ
751	select ARCH_REQUIRE_GPIOLIB
752	select ARM_AMBA
753	select ARM_VIC
754	select CLKDEV_LOOKUP
755	select CLKSRC_SAMSUNG_PWM
756	select COMMON_CLK
757	select CPU_V6K
758	select GENERIC_CLOCKEVENTS
759	select GPIO_SAMSUNG
760	select HAVE_S3C2410_I2C if I2C
761	select HAVE_S3C2410_WATCHDOG if WATCHDOG
762	select HAVE_TCM
763	select NO_IOPORT
764	select PLAT_SAMSUNG
765	select PM_GENERIC_DOMAINS
766	select S3C_DEV_NAND
767	select S3C_GPIO_TRACK
768	select SAMSUNG_ATAGS
769	select SAMSUNG_WAKEMASK
770	select SAMSUNG_WDT_RESET
771	help
772	  Samsung S3C64XX series based systems
773
774config ARCH_S5P64X0
775	bool "Samsung S5P6440 S5P6450"
776	select CLKDEV_LOOKUP
777	select CLKSRC_SAMSUNG_PWM
778	select CPU_V6
779	select GENERIC_CLOCKEVENTS
780	select GPIO_SAMSUNG
781	select HAVE_S3C2410_I2C if I2C
782	select HAVE_S3C2410_WATCHDOG if WATCHDOG
783	select HAVE_S3C_RTC if RTC_CLASS
784	select NEED_MACH_GPIO_H
785	select SAMSUNG_ATAGS
786	select SAMSUNG_WDT_RESET
787	help
788	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
789	  SMDK6450.
790
791config ARCH_S5PC100
792	bool "Samsung S5PC100"
793	select ARCH_REQUIRE_GPIOLIB
794	select CLKDEV_LOOKUP
795	select CLKSRC_SAMSUNG_PWM
796	select CPU_V7
797	select GENERIC_CLOCKEVENTS
798	select GPIO_SAMSUNG
799	select HAVE_S3C2410_I2C if I2C
800	select HAVE_S3C2410_WATCHDOG if WATCHDOG
801	select HAVE_S3C_RTC if RTC_CLASS
802	select NEED_MACH_GPIO_H
803	select SAMSUNG_ATAGS
804	select SAMSUNG_WDT_RESET
805	help
806	  Samsung S5PC100 series based systems
807
808config ARCH_S5PV210
809	bool "Samsung S5PV210/S5PC110"
810	select ARCH_HAS_CPUFREQ
811	select ARCH_HAS_HOLES_MEMORYMODEL
812	select ARCH_SPARSEMEM_ENABLE
813	select CLKDEV_LOOKUP
814	select CLKSRC_SAMSUNG_PWM
815	select CPU_V7
816	select GENERIC_CLOCKEVENTS
817	select GPIO_SAMSUNG
818	select HAVE_S3C2410_I2C if I2C
819	select HAVE_S3C2410_WATCHDOG if WATCHDOG
820	select HAVE_S3C_RTC if RTC_CLASS
821	select NEED_MACH_GPIO_H
822	select NEED_MACH_MEMORY_H
823	select SAMSUNG_ATAGS
824	help
825	  Samsung S5PV210/S5PC110 series based systems
826
827config ARCH_EXYNOS
828	bool "Samsung EXYNOS"
829	select ARCH_HAS_CPUFREQ
830	select ARCH_HAS_HOLES_MEMORYMODEL
831	select ARCH_REQUIRE_GPIOLIB
832	select ARCH_SPARSEMEM_ENABLE
833	select ARM_GIC
834	select COMMON_CLK
835	select CPU_V7
836	select GENERIC_CLOCKEVENTS
837	select HAVE_S3C2410_I2C if I2C
838	select HAVE_S3C2410_WATCHDOG if WATCHDOG
839	select HAVE_S3C_RTC if RTC_CLASS
840	select NEED_MACH_MEMORY_H
841	select SPARSE_IRQ
842	select USE_OF
843	help
844	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
845
846config ARCH_DAVINCI
847	bool "TI DaVinci"
848	select ARCH_HAS_HOLES_MEMORYMODEL
849	select ARCH_REQUIRE_GPIOLIB
850	select CLKDEV_LOOKUP
851	select GENERIC_ALLOCATOR
852	select GENERIC_CLOCKEVENTS
853	select GENERIC_IRQ_CHIP
854	select HAVE_IDE
855	select TI_PRIV_EDMA
856	select USE_OF
857	select ZONE_DMA
858	help
859	  Support for TI's DaVinci platform.
860
861config ARCH_OMAP1
862	bool "TI OMAP1"
863	depends on MMU
864	select ARCH_HAS_CPUFREQ
865	select ARCH_HAS_HOLES_MEMORYMODEL
866	select ARCH_OMAP
867	select ARCH_REQUIRE_GPIOLIB
868	select CLKDEV_LOOKUP
869	select CLKSRC_MMIO
870	select GENERIC_CLOCKEVENTS
871	select GENERIC_IRQ_CHIP
872	select HAVE_IDE
873	select IRQ_DOMAIN
874	select NEED_MACH_IO_H if PCCARD
875	select NEED_MACH_MEMORY_H
876	help
877	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
878
879endchoice
880
881menu "Multiple platform selection"
882	depends on ARCH_MULTIPLATFORM
883
884comment "CPU Core family selection"
885
886config ARCH_MULTI_V4T
887	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
888	depends on !ARCH_MULTI_V6_V7
889	select ARCH_MULTI_V4_V5
890	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
891		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
892		CPU_ARM925T || CPU_ARM940T)
893
894config ARCH_MULTI_V5
895	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
896	depends on !ARCH_MULTI_V6_V7
897	select ARCH_MULTI_V4_V5
898	select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
899		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
900		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
901
902config ARCH_MULTI_V4_V5
903	bool
904
905config ARCH_MULTI_V6
906	bool "ARMv6 based platforms (ARM11)"
907	select ARCH_MULTI_V6_V7
908	select CPU_V6
909
910config ARCH_MULTI_V7
911	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
912	default y
913	select ARCH_MULTI_V6_V7
914	select CPU_V7
915
916config ARCH_MULTI_V6_V7
917	bool
918
919config ARCH_MULTI_CPU_AUTO
920	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
921	select ARCH_MULTI_V5
922
923endmenu
924
925#
926# This is sorted alphabetically by mach-* pathname.  However, plat-*
927# Kconfigs may be included either alphabetically (according to the
928# plat- suffix) or along side the corresponding mach-* source.
929#
930source "arch/arm/mach-mvebu/Kconfig"
931
932source "arch/arm/mach-at91/Kconfig"
933
934source "arch/arm/mach-bcm/Kconfig"
935
936source "arch/arm/mach-bcm2835/Kconfig"
937
938source "arch/arm/mach-berlin/Kconfig"
939
940source "arch/arm/mach-clps711x/Kconfig"
941
942source "arch/arm/mach-cns3xxx/Kconfig"
943
944source "arch/arm/mach-davinci/Kconfig"
945
946source "arch/arm/mach-dove/Kconfig"
947
948source "arch/arm/mach-ep93xx/Kconfig"
949
950source "arch/arm/mach-footbridge/Kconfig"
951
952source "arch/arm/mach-gemini/Kconfig"
953
954source "arch/arm/mach-highbank/Kconfig"
955
956source "arch/arm/mach-hisi/Kconfig"
957
958source "arch/arm/mach-integrator/Kconfig"
959
960source "arch/arm/mach-iop32x/Kconfig"
961
962source "arch/arm/mach-iop33x/Kconfig"
963
964source "arch/arm/mach-iop13xx/Kconfig"
965
966source "arch/arm/mach-ixp4xx/Kconfig"
967
968source "arch/arm/mach-keystone/Kconfig"
969
970source "arch/arm/mach-kirkwood/Kconfig"
971
972source "arch/arm/mach-ks8695/Kconfig"
973
974source "arch/arm/mach-msm/Kconfig"
975
976source "arch/arm/mach-moxart/Kconfig"
977
978source "arch/arm/mach-mv78xx0/Kconfig"
979
980source "arch/arm/mach-imx/Kconfig"
981
982source "arch/arm/mach-mxs/Kconfig"
983
984source "arch/arm/mach-netx/Kconfig"
985
986source "arch/arm/mach-nomadik/Kconfig"
987
988source "arch/arm/mach-nspire/Kconfig"
989
990source "arch/arm/plat-omap/Kconfig"
991
992source "arch/arm/mach-omap1/Kconfig"
993
994source "arch/arm/mach-omap2/Kconfig"
995
996source "arch/arm/mach-orion5x/Kconfig"
997
998source "arch/arm/mach-picoxcell/Kconfig"
999
1000source "arch/arm/mach-pxa/Kconfig"
1001source "arch/arm/plat-pxa/Kconfig"
1002
1003source "arch/arm/mach-mmp/Kconfig"
1004
1005source "arch/arm/mach-realview/Kconfig"
1006
1007source "arch/arm/mach-rockchip/Kconfig"
1008
1009source "arch/arm/mach-sa1100/Kconfig"
1010
1011source "arch/arm/plat-samsung/Kconfig"
1012
1013source "arch/arm/mach-socfpga/Kconfig"
1014
1015source "arch/arm/mach-spear/Kconfig"
1016
1017source "arch/arm/mach-sti/Kconfig"
1018
1019source "arch/arm/mach-s3c24xx/Kconfig"
1020
1021source "arch/arm/mach-s3c64xx/Kconfig"
1022
1023source "arch/arm/mach-s5p64x0/Kconfig"
1024
1025source "arch/arm/mach-s5pc100/Kconfig"
1026
1027source "arch/arm/mach-s5pv210/Kconfig"
1028
1029source "arch/arm/mach-exynos/Kconfig"
1030
1031source "arch/arm/mach-shmobile/Kconfig"
1032
1033source "arch/arm/mach-sunxi/Kconfig"
1034
1035source "arch/arm/mach-prima2/Kconfig"
1036
1037source "arch/arm/mach-tegra/Kconfig"
1038
1039source "arch/arm/mach-u300/Kconfig"
1040
1041source "arch/arm/mach-ux500/Kconfig"
1042
1043source "arch/arm/mach-versatile/Kconfig"
1044
1045source "arch/arm/mach-vexpress/Kconfig"
1046source "arch/arm/plat-versatile/Kconfig"
1047
1048source "arch/arm/mach-virt/Kconfig"
1049
1050source "arch/arm/mach-vt8500/Kconfig"
1051
1052source "arch/arm/mach-w90x900/Kconfig"
1053
1054source "arch/arm/mach-zynq/Kconfig"
1055
1056# Definitions to make life easier
1057config ARCH_ACORN
1058	bool
1059
1060config PLAT_IOP
1061	bool
1062	select GENERIC_CLOCKEVENTS
1063
1064config PLAT_ORION
1065	bool
1066	select CLKSRC_MMIO
1067	select COMMON_CLK
1068	select GENERIC_IRQ_CHIP
1069	select IRQ_DOMAIN
1070
1071config PLAT_ORION_LEGACY
1072	bool
1073	select PLAT_ORION
1074
1075config PLAT_PXA
1076	bool
1077
1078config PLAT_VERSATILE
1079	bool
1080
1081config ARM_TIMER_SP804
1082	bool
1083	select CLKSRC_MMIO
1084	select CLKSRC_OF if OF
1085
1086source "arch/arm/firmware/Kconfig"
1087
1088source arch/arm/mm/Kconfig
1089
1090config ARM_NR_BANKS
1091	int
1092	default 16 if ARCH_EP93XX
1093	default 8
1094
1095config IWMMXT
1096	bool "Enable iWMMXt support" if !CPU_PJ4
1097	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1098	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1099	help
1100	  Enable support for iWMMXt context switching at run time if
1101	  running on a CPU that supports it.
1102
1103config MULTI_IRQ_HANDLER
1104	bool
1105	help
1106	  Allow each machine to specify it's own IRQ handler at run time.
1107
1108if !MMU
1109source "arch/arm/Kconfig-nommu"
1110endif
1111
1112config PJ4B_ERRATA_4742
1113	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1114	depends on CPU_PJ4B && MACH_ARMADA_370
1115	default y
1116	help
1117	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
1118	  Event (WFE) IDLE states, a specific timing sensitivity exists between
1119	  the retiring WFI/WFE instructions and the newly issued subsequent
1120	  instructions.  This sensitivity can result in a CPU hang scenario.
1121	  Workaround:
1122	  The software must insert either a Data Synchronization Barrier (DSB)
1123	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1124	  instruction
1125
1126config ARM_ERRATA_326103
1127	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1128	depends on CPU_V6
1129	help
1130	  Executing a SWP instruction to read-only memory does not set bit 11
1131	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1132	  treat the access as a read, preventing a COW from occurring and
1133	  causing the faulting task to livelock.
1134
1135config ARM_ERRATA_411920
1136	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1137	depends on CPU_V6 || CPU_V6K
1138	help
1139	  Invalidation of the Instruction Cache operation can
1140	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1141	  It does not affect the MPCore. This option enables the ARM Ltd.
1142	  recommended workaround.
1143
1144config ARM_ERRATA_430973
1145	bool "ARM errata: Stale prediction on replaced interworking branch"
1146	depends on CPU_V7
1147	help
1148	  This option enables the workaround for the 430973 Cortex-A8
1149	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1150	  interworking branch is replaced with another code sequence at the
1151	  same virtual address, whether due to self-modifying code or virtual
1152	  to physical address re-mapping, Cortex-A8 does not recover from the
1153	  stale interworking branch prediction. This results in Cortex-A8
1154	  executing the new code sequence in the incorrect ARM or Thumb state.
1155	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1156	  and also flushes the branch target cache at every context switch.
1157	  Note that setting specific bits in the ACTLR register may not be
1158	  available in non-secure mode.
1159
1160config ARM_ERRATA_458693
1161	bool "ARM errata: Processor deadlock when a false hazard is created"
1162	depends on CPU_V7
1163	depends on !ARCH_MULTIPLATFORM
1164	help
1165	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1166	  erratum. For very specific sequences of memory operations, it is
1167	  possible for a hazard condition intended for a cache line to instead
1168	  be incorrectly associated with a different cache line. This false
1169	  hazard might then cause a processor deadlock. The workaround enables
1170	  the L1 caching of the NEON accesses and disables the PLD instruction
1171	  in the ACTLR register. Note that setting specific bits in the ACTLR
1172	  register may not be available in non-secure mode.
1173
1174config ARM_ERRATA_460075
1175	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1176	depends on CPU_V7
1177	depends on !ARCH_MULTIPLATFORM
1178	help
1179	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1180	  erratum. Any asynchronous access to the L2 cache may encounter a
1181	  situation in which recent store transactions to the L2 cache are lost
1182	  and overwritten with stale memory contents from external memory. The
1183	  workaround disables the write-allocate mode for the L2 cache via the
1184	  ACTLR register. Note that setting specific bits in the ACTLR register
1185	  may not be available in non-secure mode.
1186
1187config ARM_ERRATA_742230
1188	bool "ARM errata: DMB operation may be faulty"
1189	depends on CPU_V7 && SMP
1190	depends on !ARCH_MULTIPLATFORM
1191	help
1192	  This option enables the workaround for the 742230 Cortex-A9
1193	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1194	  between two write operations may not ensure the correct visibility
1195	  ordering of the two writes. This workaround sets a specific bit in
1196	  the diagnostic register of the Cortex-A9 which causes the DMB
1197	  instruction to behave as a DSB, ensuring the correct behaviour of
1198	  the two writes.
1199
1200config ARM_ERRATA_742231
1201	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1202	depends on CPU_V7 && SMP
1203	depends on !ARCH_MULTIPLATFORM
1204	help
1205	  This option enables the workaround for the 742231 Cortex-A9
1206	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1207	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1208	  accessing some data located in the same cache line, may get corrupted
1209	  data due to bad handling of the address hazard when the line gets
1210	  replaced from one of the CPUs at the same time as another CPU is
1211	  accessing it. This workaround sets specific bits in the diagnostic
1212	  register of the Cortex-A9 which reduces the linefill issuing
1213	  capabilities of the processor.
1214
1215config PL310_ERRATA_588369
1216	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1217	depends on CACHE_L2X0
1218	help
1219	   The PL310 L2 cache controller implements three types of Clean &
1220	   Invalidate maintenance operations: by Physical Address
1221	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1222	   They are architecturally defined to behave as the execution of a
1223	   clean operation followed immediately by an invalidate operation,
1224	   both performing to the same memory location. This functionality
1225	   is not correctly implemented in PL310 as clean lines are not
1226	   invalidated as a result of these operations.
1227
1228config ARM_ERRATA_643719
1229	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1230	depends on CPU_V7 && SMP
1231	help
1232	  This option enables the workaround for the 643719 Cortex-A9 (prior to
1233	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1234	  register returns zero when it should return one. The workaround
1235	  corrects this value, ensuring cache maintenance operations which use
1236	  it behave as intended and avoiding data corruption.
1237
1238config ARM_ERRATA_720789
1239	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1240	depends on CPU_V7
1241	help
1242	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1243	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1244	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1245	  As a consequence of this erratum, some TLB entries which should be
1246	  invalidated are not, resulting in an incoherency in the system page
1247	  tables. The workaround changes the TLB flushing routines to invalidate
1248	  entries regardless of the ASID.
1249
1250config PL310_ERRATA_727915
1251	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1252	depends on CACHE_L2X0
1253	help
1254	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1255	  operation (offset 0x7FC). This operation runs in background so that
1256	  PL310 can handle normal accesses while it is in progress. Under very
1257	  rare circumstances, due to this erratum, write data can be lost when
1258	  PL310 treats a cacheable write transaction during a Clean &
1259	  Invalidate by Way operation.
1260
1261config ARM_ERRATA_743622
1262	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1263	depends on CPU_V7
1264	depends on !ARCH_MULTIPLATFORM
1265	help
1266	  This option enables the workaround for the 743622 Cortex-A9
1267	  (r2p*) erratum. Under very rare conditions, a faulty
1268	  optimisation in the Cortex-A9 Store Buffer may lead to data
1269	  corruption. This workaround sets a specific bit in the diagnostic
1270	  register of the Cortex-A9 which disables the Store Buffer
1271	  optimisation, preventing the defect from occurring. This has no
1272	  visible impact on the overall performance or power consumption of the
1273	  processor.
1274
1275config ARM_ERRATA_751472
1276	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1277	depends on CPU_V7
1278	depends on !ARCH_MULTIPLATFORM
1279	help
1280	  This option enables the workaround for the 751472 Cortex-A9 (prior
1281	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1282	  completion of a following broadcasted operation if the second
1283	  operation is received by a CPU before the ICIALLUIS has completed,
1284	  potentially leading to corrupted entries in the cache or TLB.
1285
1286config PL310_ERRATA_753970
1287	bool "PL310 errata: cache sync operation may be faulty"
1288	depends on CACHE_PL310
1289	help
1290	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1291
1292	  Under some condition the effect of cache sync operation on
1293	  the store buffer still remains when the operation completes.
1294	  This means that the store buffer is always asked to drain and
1295	  this prevents it from merging any further writes. The workaround
1296	  is to replace the normal offset of cache sync operation (0x730)
1297	  by another offset targeting an unmapped PL310 register 0x740.
1298	  This has the same effect as the cache sync operation: store buffer
1299	  drain and waiting for all buffers empty.
1300
1301config ARM_ERRATA_754322
1302	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1303	depends on CPU_V7
1304	help
1305	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1306	  r3p*) erratum. A speculative memory access may cause a page table walk
1307	  which starts prior to an ASID switch but completes afterwards. This
1308	  can populate the micro-TLB with a stale entry which may be hit with
1309	  the new ASID. This workaround places two dsb instructions in the mm
1310	  switching code so that no page table walks can cross the ASID switch.
1311
1312config ARM_ERRATA_754327
1313	bool "ARM errata: no automatic Store Buffer drain"
1314	depends on CPU_V7 && SMP
1315	help
1316	  This option enables the workaround for the 754327 Cortex-A9 (prior to
1317	  r2p0) erratum. The Store Buffer does not have any automatic draining
1318	  mechanism and therefore a livelock may occur if an external agent
1319	  continuously polls a memory location waiting to observe an update.
1320	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
1321	  written polling loops from denying visibility of updates to memory.
1322
1323config ARM_ERRATA_364296
1324	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1325	depends on CPU_V6
1326	help
1327	  This options enables the workaround for the 364296 ARM1136
1328	  r0p2 erratum (possible cache data corruption with
1329	  hit-under-miss enabled). It sets the undocumented bit 31 in
1330	  the auxiliary control register and the FI bit in the control
1331	  register, thus disabling hit-under-miss without putting the
1332	  processor into full low interrupt latency mode. ARM11MPCore
1333	  is not affected.
1334
1335config ARM_ERRATA_764369
1336	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1337	depends on CPU_V7 && SMP
1338	help
1339	  This option enables the workaround for erratum 764369
1340	  affecting Cortex-A9 MPCore with two or more processors (all
1341	  current revisions). Under certain timing circumstances, a data
1342	  cache line maintenance operation by MVA targeting an Inner
1343	  Shareable memory region may fail to proceed up to either the
1344	  Point of Coherency or to the Point of Unification of the
1345	  system. This workaround adds a DSB instruction before the
1346	  relevant cache maintenance functions and sets a specific bit
1347	  in the diagnostic control register of the SCU.
1348
1349config PL310_ERRATA_769419
1350	bool "PL310 errata: no automatic Store Buffer drain"
1351	depends on CACHE_L2X0
1352	help
1353	  On revisions of the PL310 prior to r3p2, the Store Buffer does
1354	  not automatically drain. This can cause normal, non-cacheable
1355	  writes to be retained when the memory system is idle, leading
1356	  to suboptimal I/O performance for drivers using coherent DMA.
1357	  This option adds a write barrier to the cpu_idle loop so that,
1358	  on systems with an outer cache, the store buffer is drained
1359	  explicitly.
1360
1361config ARM_ERRATA_775420
1362       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1363       depends on CPU_V7
1364       help
1365	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1366	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1367	 operation aborts with MMU exception, it might cause the processor
1368	 to deadlock. This workaround puts DSB before executing ISB if
1369	 an abort may occur on cache maintenance.
1370
1371config ARM_ERRATA_798181
1372	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1373	depends on CPU_V7 && SMP
1374	help
1375	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1376	  adequately shooting down all use of the old entries. This
1377	  option enables the Linux kernel workaround for this erratum
1378	  which sends an IPI to the CPUs that are running the same ASID
1379	  as the one being invalidated.
1380
1381config ARM_ERRATA_773022
1382	bool "ARM errata: incorrect instructions may be executed from loop buffer"
1383	depends on CPU_V7
1384	help
1385	  This option enables the workaround for the 773022 Cortex-A15
1386	  (up to r0p4) erratum. In certain rare sequences of code, the
1387	  loop buffer may deliver incorrect instructions. This
1388	  workaround disables the loop buffer to avoid the erratum.
1389
1390endmenu
1391
1392source "arch/arm/common/Kconfig"
1393
1394menu "Bus support"
1395
1396config ARM_AMBA
1397	bool
1398
1399config ISA
1400	bool
1401	help
1402	  Find out whether you have ISA slots on your motherboard.  ISA is the
1403	  name of a bus system, i.e. the way the CPU talks to the other stuff
1404	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
1405	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
1406	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
1407
1408# Select ISA DMA controller support
1409config ISA_DMA
1410	bool
1411	select ISA_DMA_API
1412
1413# Select ISA DMA interface
1414config ISA_DMA_API
1415	bool
1416
1417config PCI
1418	bool "PCI support" if MIGHT_HAVE_PCI
1419	help
1420	  Find out whether you have a PCI motherboard. PCI is the name of a
1421	  bus system, i.e. the way the CPU talks to the other stuff inside
1422	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1423	  VESA. If you have PCI, say Y, otherwise N.
1424
1425config PCI_DOMAINS
1426	bool
1427	depends on PCI
1428
1429config PCI_NANOENGINE
1430	bool "BSE nanoEngine PCI support"
1431	depends on SA1100_NANOENGINE
1432	help
1433	  Enable PCI on the BSE nanoEngine board.
1434
1435config PCI_SYSCALL
1436	def_bool PCI
1437
1438config PCI_HOST_ITE8152
1439	bool
1440	depends on PCI && MACH_ARMCORE
1441	default y
1442	select DMABOUNCE
1443
1444source "drivers/pci/Kconfig"
1445source "drivers/pci/pcie/Kconfig"
1446
1447source "drivers/pcmcia/Kconfig"
1448
1449endmenu
1450
1451menu "Kernel Features"
1452
1453config HAVE_SMP
1454	bool
1455	help
1456	  This option should be selected by machines which have an SMP-
1457	  capable CPU.
1458
1459	  The only effect of this option is to make the SMP-related
1460	  options available to the user for configuration.
1461
1462config SMP
1463	bool "Symmetric Multi-Processing"
1464	depends on CPU_V6K || CPU_V7
1465	depends on GENERIC_CLOCKEVENTS
1466	depends on HAVE_SMP
1467	depends on MMU || ARM_MPU
1468	help
1469	  This enables support for systems with more than one CPU. If you have
1470	  a system with only one CPU, say N. If you have a system with more
1471	  than one CPU, say Y.
1472
1473	  If you say N here, the kernel will run on uni- and multiprocessor
1474	  machines, but will use only one CPU of a multiprocessor machine. If
1475	  you say Y here, the kernel will run on many, but not all,
1476	  uniprocessor machines. On a uniprocessor machine, the kernel
1477	  will run faster if you say N here.
1478
1479	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
1480	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1481	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1482
1483	  If you don't know what to do here, say N.
1484
1485config SMP_ON_UP
1486	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1487	depends on SMP && !XIP_KERNEL && MMU
1488	default y
1489	help
1490	  SMP kernels contain instructions which fail on non-SMP processors.
1491	  Enabling this option allows the kernel to modify itself to make
1492	  these instructions safe.  Disabling it allows about 1K of space
1493	  savings.
1494
1495	  If you don't know what to do here, say Y.
1496
1497config ARM_CPU_TOPOLOGY
1498	bool "Support cpu topology definition"
1499	depends on SMP && CPU_V7
1500	default y
1501	help
1502	  Support ARM cpu topology definition. The MPIDR register defines
1503	  affinity between processors which is then used to describe the cpu
1504	  topology of an ARM System.
1505
1506config SCHED_MC
1507	bool "Multi-core scheduler support"
1508	depends on ARM_CPU_TOPOLOGY
1509	help
1510	  Multi-core scheduler support improves the CPU scheduler's decision
1511	  making when dealing with multi-core CPU chips at a cost of slightly
1512	  increased overhead in some places. If unsure say N here.
1513
1514config SCHED_SMT
1515	bool "SMT scheduler support"
1516	depends on ARM_CPU_TOPOLOGY
1517	help
1518	  Improves the CPU scheduler's decision making when dealing with
1519	  MultiThreading at a cost of slightly increased overhead in some
1520	  places. If unsure say N here.
1521
1522config HAVE_ARM_SCU
1523	bool
1524	help
1525	  This option enables support for the ARM system coherency unit
1526
1527config HAVE_ARM_ARCH_TIMER
1528	bool "Architected timer support"
1529	depends on CPU_V7
1530	select ARM_ARCH_TIMER
1531	select GENERIC_CLOCKEVENTS
1532	help
1533	  This option enables support for the ARM architected timer
1534
1535config HAVE_ARM_TWD
1536	bool
1537	depends on SMP
1538	select CLKSRC_OF if OF
1539	help
1540	  This options enables support for the ARM timer and watchdog unit
1541
1542config MCPM
1543	bool "Multi-Cluster Power Management"
1544	depends on CPU_V7 && SMP
1545	help
1546	  This option provides the common power management infrastructure
1547	  for (multi-)cluster based systems, such as big.LITTLE based
1548	  systems.
1549
1550config BIG_LITTLE
1551	bool "big.LITTLE support (Experimental)"
1552	depends on CPU_V7 && SMP
1553	select MCPM
1554	help
1555	  This option enables support selections for the big.LITTLE
1556	  system architecture.
1557
1558config BL_SWITCHER
1559	bool "big.LITTLE switcher support"
1560	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1561	select CPU_PM
1562	select ARM_CPU_SUSPEND
1563	help
1564	  The big.LITTLE "switcher" provides the core functionality to
1565	  transparently handle transition between a cluster of A15's
1566	  and a cluster of A7's in a big.LITTLE system.
1567
1568config BL_SWITCHER_DUMMY_IF
1569	tristate "Simple big.LITTLE switcher user interface"
1570	depends on BL_SWITCHER && DEBUG_KERNEL
1571	help
1572	  This is a simple and dummy char dev interface to control
1573	  the big.LITTLE switcher core code.  It is meant for
1574	  debugging purposes only.
1575
1576choice
1577	prompt "Memory split"
1578	default VMSPLIT_3G
1579	help
1580	  Select the desired split between kernel and user memory.
1581
1582	  If you are not absolutely sure what you are doing, leave this
1583	  option alone!
1584
1585	config VMSPLIT_3G
1586		bool "3G/1G user/kernel split"
1587	config VMSPLIT_2G
1588		bool "2G/2G user/kernel split"
1589	config VMSPLIT_1G
1590		bool "1G/3G user/kernel split"
1591endchoice
1592
1593config PAGE_OFFSET
1594	hex
1595	default 0x40000000 if VMSPLIT_1G
1596	default 0x80000000 if VMSPLIT_2G
1597	default 0xC0000000
1598
1599config NR_CPUS
1600	int "Maximum number of CPUs (2-32)"
1601	range 2 32
1602	depends on SMP
1603	default "4"
1604
1605config HOTPLUG_CPU
1606	bool "Support for hot-pluggable CPUs"
1607	depends on SMP
1608	help
1609	  Say Y here to experiment with turning CPUs off and on.  CPUs
1610	  can be controlled through /sys/devices/system/cpu.
1611
1612config ARM_PSCI
1613	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1614	depends on CPU_V7
1615	help
1616	  Say Y here if you want Linux to communicate with system firmware
1617	  implementing the PSCI specification for CPU-centric power
1618	  management operations described in ARM document number ARM DEN
1619	  0022A ("Power State Coordination Interface System Software on
1620	  ARM processors").
1621
1622# The GPIO number here must be sorted by descending number. In case of
1623# a multiplatform kernel, we just want the highest value required by the
1624# selected platforms.
1625config ARCH_NR_GPIO
1626	int
1627	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1628	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
1629	default 392 if ARCH_U8500
1630	default 352 if ARCH_VT8500
1631	default 288 if ARCH_SUNXI
1632	default 264 if MACH_H4700
1633	default 0
1634	help
1635	  Maximum number of GPIOs in the system.
1636
1637	  If unsure, leave the default value.
1638
1639source kernel/Kconfig.preempt
1640
1641config HZ_FIXED
1642	int
1643	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1644		ARCH_S5PV210 || ARCH_EXYNOS4
1645	default AT91_TIMER_HZ if ARCH_AT91
1646	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
1647	default 0
1648
1649choice
1650	depends on HZ_FIXED = 0
1651	prompt "Timer frequency"
1652
1653config HZ_100
1654	bool "100 Hz"
1655
1656config HZ_200
1657	bool "200 Hz"
1658
1659config HZ_250
1660	bool "250 Hz"
1661
1662config HZ_300
1663	bool "300 Hz"
1664
1665config HZ_500
1666	bool "500 Hz"
1667
1668config HZ_1000
1669	bool "1000 Hz"
1670
1671endchoice
1672
1673config HZ
1674	int
1675	default HZ_FIXED if HZ_FIXED != 0
1676	default 100 if HZ_100
1677	default 200 if HZ_200
1678	default 250 if HZ_250
1679	default 300 if HZ_300
1680	default 500 if HZ_500
1681	default 1000
1682
1683config SCHED_HRTICK
1684	def_bool HIGH_RES_TIMERS
1685
1686config THUMB2_KERNEL
1687	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1688	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1689	default y if CPU_THUMBONLY
1690	select AEABI
1691	select ARM_ASM_UNIFIED
1692	select ARM_UNWIND
1693	help
1694	  By enabling this option, the kernel will be compiled in
1695	  Thumb-2 mode. A compiler/assembler that understand the unified
1696	  ARM-Thumb syntax is needed.
1697
1698	  If unsure, say N.
1699
1700config THUMB2_AVOID_R_ARM_THM_JUMP11
1701	bool "Work around buggy Thumb-2 short branch relocations in gas"
1702	depends on THUMB2_KERNEL && MODULES
1703	default y
1704	help
1705	  Various binutils versions can resolve Thumb-2 branches to
1706	  locally-defined, preemptible global symbols as short-range "b.n"
1707	  branch instructions.
1708
1709	  This is a problem, because there's no guarantee the final
1710	  destination of the symbol, or any candidate locations for a
1711	  trampoline, are within range of the branch.  For this reason, the
1712	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1713	  relocation in modules at all, and it makes little sense to add
1714	  support.
1715
1716	  The symptom is that the kernel fails with an "unsupported
1717	  relocation" error when loading some modules.
1718
1719	  Until fixed tools are available, passing
1720	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
1721	  code which hits this problem, at the cost of a bit of extra runtime
1722	  stack usage in some cases.
1723
1724	  The problem is described in more detail at:
1725	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
1726
1727	  Only Thumb-2 kernels are affected.
1728
1729	  Unless you are sure your tools don't have this problem, say Y.
1730
1731config ARM_ASM_UNIFIED
1732	bool
1733
1734config AEABI
1735	bool "Use the ARM EABI to compile the kernel"
1736	help
1737	  This option allows for the kernel to be compiled using the latest
1738	  ARM ABI (aka EABI).  This is only useful if you are using a user
1739	  space environment that is also compiled with EABI.
1740
1741	  Since there are major incompatibilities between the legacy ABI and
1742	  EABI, especially with regard to structure member alignment, this
1743	  option also changes the kernel syscall calling convention to
1744	  disambiguate both ABIs and allow for backward compatibility support
1745	  (selected with CONFIG_OABI_COMPAT).
1746
1747	  To use this you need GCC version 4.0.0 or later.
1748
1749config OABI_COMPAT
1750	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1751	depends on AEABI && !THUMB2_KERNEL
1752	help
1753	  This option preserves the old syscall interface along with the
1754	  new (ARM EABI) one. It also provides a compatibility layer to
1755	  intercept syscalls that have structure arguments which layout
1756	  in memory differs between the legacy ABI and the new ARM EABI
1757	  (only for non "thumb" binaries). This option adds a tiny
1758	  overhead to all syscalls and produces a slightly larger kernel.
1759
1760	  The seccomp filter system will not be available when this is
1761	  selected, since there is no way yet to sensibly distinguish
1762	  between calling conventions during filtering.
1763
1764	  If you know you'll be using only pure EABI user space then you
1765	  can say N here. If this option is not selected and you attempt
1766	  to execute a legacy ABI binary then the result will be
1767	  UNPREDICTABLE (in fact it can be predicted that it won't work
1768	  at all). If in doubt say N.
1769
1770config ARCH_HAS_HOLES_MEMORYMODEL
1771	bool
1772
1773config ARCH_SPARSEMEM_ENABLE
1774	bool
1775
1776config ARCH_SPARSEMEM_DEFAULT
1777	def_bool ARCH_SPARSEMEM_ENABLE
1778
1779config ARCH_SELECT_MEMORY_MODEL
1780	def_bool ARCH_SPARSEMEM_ENABLE
1781
1782config HAVE_ARCH_PFN_VALID
1783	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1784
1785config HIGHMEM
1786	bool "High Memory Support"
1787	depends on MMU
1788	help
1789	  The address space of ARM processors is only 4 Gigabytes large
1790	  and it has to accommodate user address space, kernel address
1791	  space as well as some memory mapped IO. That means that, if you
1792	  have a large amount of physical memory and/or IO, not all of the
1793	  memory can be "permanently mapped" by the kernel. The physical
1794	  memory that is not permanently mapped is called "high memory".
1795
1796	  Depending on the selected kernel/user memory split, minimum
1797	  vmalloc space and actual amount of RAM, you may not need this
1798	  option which should result in a slightly faster kernel.
1799
1800	  If unsure, say n.
1801
1802config HIGHPTE
1803	bool "Allocate 2nd-level pagetables from highmem"
1804	depends on HIGHMEM
1805
1806config HW_PERF_EVENTS
1807	bool "Enable hardware performance counter support for perf events"
1808	depends on PERF_EVENTS
1809	default y
1810	help
1811	  Enable hardware performance counter support for perf events. If
1812	  disabled, perf events will use software events only.
1813
1814config SYS_SUPPORTS_HUGETLBFS
1815       def_bool y
1816       depends on ARM_LPAE
1817
1818config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1819       def_bool y
1820       depends on ARM_LPAE
1821
1822config ARCH_WANT_GENERAL_HUGETLB
1823	def_bool y
1824
1825source "mm/Kconfig"
1826
1827config FORCE_MAX_ZONEORDER
1828	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1829	range 11 64 if ARCH_SHMOBILE_LEGACY
1830	default "12" if SOC_AM33XX
1831	default "9" if SA1111 || ARCH_EFM32
1832	default "11"
1833	help
1834	  The kernel memory allocator divides physically contiguous memory
1835	  blocks into "zones", where each zone is a power of two number of
1836	  pages.  This option selects the largest power of two that the kernel
1837	  keeps in the memory allocator.  If you need to allocate very large
1838	  blocks of physically contiguous memory, then you may need to
1839	  increase this value.
1840
1841	  This config option is actually maximum order plus one. For example,
1842	  a value of 11 means that the largest free memory block is 2^10 pages.
1843
1844config ALIGNMENT_TRAP
1845	bool
1846	depends on CPU_CP15_MMU
1847	default y if !ARCH_EBSA110
1848	select HAVE_PROC_CPU if PROC_FS
1849	help
1850	  ARM processors cannot fetch/store information which is not
1851	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1852	  address divisible by 4. On 32-bit ARM processors, these non-aligned
1853	  fetch/store instructions will be emulated in software if you say
1854	  here, which has a severe performance impact. This is necessary for
1855	  correct operation of some network protocols. With an IP-only
1856	  configuration it is safe to say N, otherwise say Y.
1857
1858config UACCESS_WITH_MEMCPY
1859	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1860	depends on MMU
1861	default y if CPU_FEROCEON
1862	help
1863	  Implement faster copy_to_user and clear_user methods for CPU
1864	  cores where a 8-word STM instruction give significantly higher
1865	  memory write throughput than a sequence of individual 32bit stores.
1866
1867	  A possible side effect is a slight increase in scheduling latency
1868	  between threads sharing the same address space if they invoke
1869	  such copy operations with large buffers.
1870
1871	  However, if the CPU data cache is using a write-allocate mode,
1872	  this option is unlikely to provide any performance gain.
1873
1874config SECCOMP
1875	bool
1876	prompt "Enable seccomp to safely compute untrusted bytecode"
1877	---help---
1878	  This kernel feature is useful for number crunching applications
1879	  that may need to compute untrusted bytecode during their
1880	  execution. By using pipes or other transports made available to
1881	  the process as file descriptors supporting the read/write
1882	  syscalls, it's possible to isolate those applications in
1883	  their own address space using seccomp. Once seccomp is
1884	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1885	  and the task is only allowed to execute a few safe syscalls
1886	  defined by each seccomp mode.
1887
1888config SWIOTLB
1889	def_bool y
1890
1891config IOMMU_HELPER
1892	def_bool SWIOTLB
1893
1894config XEN_DOM0
1895	def_bool y
1896	depends on XEN
1897
1898config XEN
1899	bool "Xen guest support on ARM (EXPERIMENTAL)"
1900	depends on ARM && AEABI && OF
1901	depends on CPU_V7 && !CPU_V6
1902	depends on !GENERIC_ATOMIC64
1903	select ARM_PSCI
1904	select SWIOTLB_XEN
1905	select ARCH_DMA_ADDR_T_64BIT
1906	help
1907	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1908
1909endmenu
1910
1911menu "Boot options"
1912
1913config USE_OF
1914	bool "Flattened Device Tree support"
1915	select IRQ_DOMAIN
1916	select OF
1917	select OF_EARLY_FLATTREE
1918	help
1919	  Include support for flattened device tree machine descriptions.
1920
1921config ATAGS
1922	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1923	default y
1924	help
1925	  This is the traditional way of passing data to the kernel at boot
1926	  time. If you are solely relying on the flattened device tree (or
1927	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1928	  to remove ATAGS support from your kernel binary.  If unsure,
1929	  leave this to y.
1930
1931config DEPRECATED_PARAM_STRUCT
1932	bool "Provide old way to pass kernel parameters"
1933	depends on ATAGS
1934	help
1935	  This was deprecated in 2001 and announced to live on for 5 years.
1936	  Some old boot loaders still use this way.
1937
1938# Compressed boot loader in ROM.  Yes, we really want to ask about
1939# TEXT and BSS so we preserve their values in the config files.
1940config ZBOOT_ROM_TEXT
1941	hex "Compressed ROM boot loader base address"
1942	default "0"
1943	help
1944	  The physical address at which the ROM-able zImage is to be
1945	  placed in the target.  Platforms which normally make use of
1946	  ROM-able zImage formats normally set this to a suitable
1947	  value in their defconfig file.
1948
1949	  If ZBOOT_ROM is not enabled, this has no effect.
1950
1951config ZBOOT_ROM_BSS
1952	hex "Compressed ROM boot loader BSS address"
1953	default "0"
1954	help
1955	  The base address of an area of read/write memory in the target
1956	  for the ROM-able zImage which must be available while the
1957	  decompressor is running. It must be large enough to hold the
1958	  entire decompressed kernel plus an additional 128 KiB.
1959	  Platforms which normally make use of ROM-able zImage formats
1960	  normally set this to a suitable value in their defconfig file.
1961
1962	  If ZBOOT_ROM is not enabled, this has no effect.
1963
1964config ZBOOT_ROM
1965	bool "Compressed boot loader in ROM/flash"
1966	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1967	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1968	help
1969	  Say Y here if you intend to execute your compressed kernel image
1970	  (zImage) directly from ROM or flash.  If unsure, say N.
1971
1972choice
1973	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1974	depends on ZBOOT_ROM && ARCH_SH7372
1975	default ZBOOT_ROM_NONE
1976	help
1977	  Include experimental SD/MMC loading code in the ROM-able zImage.
1978	  With this enabled it is possible to write the ROM-able zImage
1979	  kernel image to an MMC or SD card and boot the kernel straight
1980	  from the reset vector. At reset the processor Mask ROM will load
1981	  the first part of the ROM-able zImage which in turn loads the
1982	  rest the kernel image to RAM.
1983
1984config ZBOOT_ROM_NONE
1985	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1986	help
1987	  Do not load image from SD or MMC
1988
1989config ZBOOT_ROM_MMCIF
1990	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1991	help
1992	  Load image from MMCIF hardware block.
1993
1994config ZBOOT_ROM_SH_MOBILE_SDHI
1995	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1996	help
1997	  Load image from SDHI hardware block
1998
1999endchoice
2000
2001config ARM_APPENDED_DTB
2002	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
2003	depends on OF
2004	help
2005	  With this option, the boot code will look for a device tree binary
2006	  (DTB) appended to zImage
2007	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2008
2009	  This is meant as a backward compatibility convenience for those
2010	  systems with a bootloader that can't be upgraded to accommodate
2011	  the documented boot protocol using a device tree.
2012
2013	  Beware that there is very little in terms of protection against
2014	  this option being confused by leftover garbage in memory that might
2015	  look like a DTB header after a reboot if no actual DTB is appended
2016	  to zImage.  Do not leave this option active in a production kernel
2017	  if you don't intend to always append a DTB.  Proper passing of the
2018	  location into r2 of a bootloader provided DTB is always preferable
2019	  to this option.
2020
2021config ARM_ATAG_DTB_COMPAT
2022	bool "Supplement the appended DTB with traditional ATAG information"
2023	depends on ARM_APPENDED_DTB
2024	help
2025	  Some old bootloaders can't be updated to a DTB capable one, yet
2026	  they provide ATAGs with memory configuration, the ramdisk address,
2027	  the kernel cmdline string, etc.  Such information is dynamically
2028	  provided by the bootloader and can't always be stored in a static
2029	  DTB.  To allow a device tree enabled kernel to be used with such
2030	  bootloaders, this option allows zImage to extract the information
2031	  from the ATAG list and store it at run time into the appended DTB.
2032
2033choice
2034	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2035	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2036
2037config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2038	bool "Use bootloader kernel arguments if available"
2039	help
2040	  Uses the command-line options passed by the boot loader instead of
2041	  the device tree bootargs property. If the boot loader doesn't provide
2042	  any, the device tree bootargs property will be used.
2043
2044config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2045	bool "Extend with bootloader kernel arguments"
2046	help
2047	  The command-line arguments provided by the boot loader will be
2048	  appended to the the device tree bootargs property.
2049
2050endchoice
2051
2052config CMDLINE
2053	string "Default kernel command string"
2054	default ""
2055	help
2056	  On some architectures (EBSA110 and CATS), there is currently no way
2057	  for the boot loader to pass arguments to the kernel. For these
2058	  architectures, you should supply some command-line options at build
2059	  time by entering them here. As a minimum, you should specify the
2060	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
2061
2062choice
2063	prompt "Kernel command line type" if CMDLINE != ""
2064	default CMDLINE_FROM_BOOTLOADER
2065	depends on ATAGS
2066
2067config CMDLINE_FROM_BOOTLOADER
2068	bool "Use bootloader kernel arguments if available"
2069	help
2070	  Uses the command-line options passed by the boot loader. If
2071	  the boot loader doesn't provide any, the default kernel command
2072	  string provided in CMDLINE will be used.
2073
2074config CMDLINE_EXTEND
2075	bool "Extend bootloader kernel arguments"
2076	help
2077	  The command-line arguments provided by the boot loader will be
2078	  appended to the default kernel command string.
2079
2080config CMDLINE_FORCE
2081	bool "Always use the default kernel command string"
2082	help
2083	  Always use the default kernel command string, even if the boot
2084	  loader passes other arguments to the kernel.
2085	  This is useful if you cannot or don't want to change the
2086	  command-line options your boot loader passes to the kernel.
2087endchoice
2088
2089config XIP_KERNEL
2090	bool "Kernel Execute-In-Place from ROM"
2091	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
2092	help
2093	  Execute-In-Place allows the kernel to run from non-volatile storage
2094	  directly addressable by the CPU, such as NOR flash. This saves RAM
2095	  space since the text section of the kernel is not loaded from flash
2096	  to RAM.  Read-write sections, such as the data section and stack,
2097	  are still copied to RAM.  The XIP kernel is not compressed since
2098	  it has to run directly from flash, so it will take more space to
2099	  store it.  The flash address used to link the kernel object files,
2100	  and for storing it, is configuration dependent. Therefore, if you
2101	  say Y here, you must know the proper physical address where to
2102	  store the kernel image depending on your own flash memory usage.
2103
2104	  Also note that the make target becomes "make xipImage" rather than
2105	  "make zImage" or "make Image".  The final kernel binary to put in
2106	  ROM memory will be arch/arm/boot/xipImage.
2107
2108	  If unsure, say N.
2109
2110config XIP_PHYS_ADDR
2111	hex "XIP Kernel Physical Location"
2112	depends on XIP_KERNEL
2113	default "0x00080000"
2114	help
2115	  This is the physical address in your flash memory the kernel will
2116	  be linked for and stored to.  This address is dependent on your
2117	  own flash usage.
2118
2119config KEXEC
2120	bool "Kexec system call (EXPERIMENTAL)"
2121	depends on (!SMP || PM_SLEEP_SMP)
2122	help
2123	  kexec is a system call that implements the ability to shutdown your
2124	  current kernel, and to start another kernel.  It is like a reboot
2125	  but it is independent of the system firmware.   And like a reboot
2126	  you can start any kernel with it, not just Linux.
2127
2128	  It is an ongoing process to be certain the hardware in a machine
2129	  is properly shutdown, so do not be surprised if this code does not
2130	  initially work for you.
2131
2132config ATAGS_PROC
2133	bool "Export atags in procfs"
2134	depends on ATAGS && KEXEC
2135	default y
2136	help
2137	  Should the atags used to boot the kernel be exported in an "atags"
2138	  file in procfs. Useful with kexec.
2139
2140config CRASH_DUMP
2141	bool "Build kdump crash kernel (EXPERIMENTAL)"
2142	help
2143	  Generate crash dump after being started by kexec. This should
2144	  be normally only set in special crash dump kernels which are
2145	  loaded in the main kernel with kexec-tools into a specially
2146	  reserved region and then later executed after a crash by
2147	  kdump/kexec. The crash dump kernel must be compiled to a
2148	  memory address not used by the main kernel
2149
2150	  For more details see Documentation/kdump/kdump.txt
2151
2152config AUTO_ZRELADDR
2153	bool "Auto calculation of the decompressed kernel image address"
2154	help
2155	  ZRELADDR is the physical address where the decompressed kernel
2156	  image will be placed. If AUTO_ZRELADDR is selected, the address
2157	  will be determined at run-time by masking the current IP with
2158	  0xf8000000. This assumes the zImage being placed in the first 128MB
2159	  from start of memory.
2160
2161endmenu
2162
2163menu "CPU Power Management"
2164
2165if ARCH_HAS_CPUFREQ
2166source "drivers/cpufreq/Kconfig"
2167endif
2168
2169source "drivers/cpuidle/Kconfig"
2170
2171endmenu
2172
2173menu "Floating point emulation"
2174
2175comment "At least one emulation must be selected"
2176
2177config FPE_NWFPE
2178	bool "NWFPE math emulation"
2179	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2180	---help---
2181	  Say Y to include the NWFPE floating point emulator in the kernel.
2182	  This is necessary to run most binaries. Linux does not currently
2183	  support floating point hardware so you need to say Y here even if
2184	  your machine has an FPA or floating point co-processor podule.
2185
2186	  You may say N here if you are going to load the Acorn FPEmulator
2187	  early in the bootup.
2188
2189config FPE_NWFPE_XP
2190	bool "Support extended precision"
2191	depends on FPE_NWFPE
2192	help
2193	  Say Y to include 80-bit support in the kernel floating-point
2194	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
2195	  Note that gcc does not generate 80-bit operations by default,
2196	  so in most cases this option only enlarges the size of the
2197	  floating point emulator without any good reason.
2198
2199	  You almost surely want to say N here.
2200
2201config FPE_FASTFPE
2202	bool "FastFPE math emulation (EXPERIMENTAL)"
2203	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2204	---help---
2205	  Say Y here to include the FAST floating point emulator in the kernel.
2206	  This is an experimental much faster emulator which now also has full
2207	  precision for the mantissa.  It does not support any exceptions.
2208	  It is very simple, and approximately 3-6 times faster than NWFPE.
2209
2210	  It should be sufficient for most programs.  It may be not suitable
2211	  for scientific calculations, but you have to check this for yourself.
2212	  If you do not feel you need a faster FP emulation you should better
2213	  choose NWFPE.
2214
2215config VFP
2216	bool "VFP-format floating point maths"
2217	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2218	help
2219	  Say Y to include VFP support code in the kernel. This is needed
2220	  if your hardware includes a VFP unit.
2221
2222	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
2223	  release notes and additional status information.
2224
2225	  Say N if your target does not have VFP hardware.
2226
2227config VFPv3
2228	bool
2229	depends on VFP
2230	default y if CPU_V7
2231
2232config NEON
2233	bool "Advanced SIMD (NEON) Extension support"
2234	depends on VFPv3 && CPU_V7
2235	help
2236	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2237	  Extension.
2238
2239config KERNEL_MODE_NEON
2240	bool "Support for NEON in kernel mode"
2241	depends on NEON && AEABI
2242	help
2243	  Say Y to include support for NEON in kernel mode.
2244
2245endmenu
2246
2247menu "Userspace binary formats"
2248
2249source "fs/Kconfig.binfmt"
2250
2251config ARTHUR
2252	tristate "RISC OS personality"
2253	depends on !AEABI
2254	help
2255	  Say Y here to include the kernel code necessary if you want to run
2256	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
2257	  experimental; if this sounds frightening, say N and sleep in peace.
2258	  You can also say M here to compile this support as a module (which
2259	  will be called arthur).
2260
2261endmenu
2262
2263menu "Power management options"
2264
2265source "kernel/power/Kconfig"
2266
2267config ARCH_SUSPEND_POSSIBLE
2268	depends on !ARCH_S5PC100
2269	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2270		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2271	def_bool y
2272
2273config ARM_CPU_SUSPEND
2274	def_bool PM_SLEEP
2275
2276endmenu
2277
2278source "net/Kconfig"
2279
2280source "drivers/Kconfig"
2281
2282source "fs/Kconfig"
2283
2284source "arch/arm/Kconfig.debug"
2285
2286source "security/Kconfig"
2287
2288source "crypto/Kconfig"
2289
2290source "lib/Kconfig"
2291
2292source "arch/arm/kvm/Kconfig"
2293