1config ARM 2 bool 3 default y 4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE 5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 6 select ARCH_HAVE_CUSTOM_GPIO_H 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 8 select ARCH_WANT_IPC_PARSE_VERSION 9 select BUILDTIME_EXTABLE_SORT if MMU 10 select CPU_PM if (SUSPEND || CPU_IDLE) 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU 12 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP 14 select GENERIC_IRQ_PROBE 15 select GENERIC_IRQ_SHOW 16 select GENERIC_PCI_IOMAP 17 select GENERIC_SCHED_CLOCK 18 select GENERIC_SMP_IDLE_THREAD 19 select GENERIC_IDLE_POLL_SETUP 20 select GENERIC_STRNCPY_FROM_USER 21 select GENERIC_STRNLEN_USER 22 select HARDIRQS_SW_RESEND 23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 24 select HAVE_ARCH_KGDB 25 select HAVE_ARCH_SECCOMP_FILTER 26 select HAVE_ARCH_TRACEHOOK 27 select HAVE_BPF_JIT 28 select HAVE_C_RECORDMCOUNT 29 select HAVE_DEBUG_KMEMLEAK 30 select HAVE_DMA_API_DEBUG 31 select HAVE_DMA_ATTRS 32 select HAVE_DMA_CONTIGUOUS if MMU 33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 37 select HAVE_GENERIC_DMA_COHERENT 38 select HAVE_GENERIC_HARDIRQS 39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 40 select HAVE_IDE if PCI || ISA || PCMCIA 41 select HAVE_IRQ_TIME_ACCOUNTING 42 select HAVE_KERNEL_GZIP 43 select HAVE_KERNEL_LZ4 44 select HAVE_KERNEL_LZMA 45 select HAVE_KERNEL_LZO 46 select HAVE_KERNEL_XZ 47 select HAVE_KPROBES if !XIP_KERNEL 48 select HAVE_KRETPROBES if (HAVE_KPROBES) 49 select HAVE_MEMBLOCK 50 select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 51 select HAVE_PERF_EVENTS 52 select HAVE_REGS_AND_STACK_ACCESS_API 53 select HAVE_SYSCALL_TRACEPOINTS 54 select HAVE_UID16 55 select IRQ_FORCED_THREADING 56 select KTIME_SCALAR 57 select PERF_USE_VMALLOC 58 select RTC_LIB 59 select SYS_SUPPORTS_APM_EMULATION 60 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 61 select MODULES_USE_ELF_REL 62 select CLONE_BACKWARDS 63 select OLD_SIGSUSPEND3 64 select OLD_SIGACTION 65 select HAVE_CONTEXT_TRACKING 66 help 67 The ARM series is a line of low-power-consumption RISC chip designs 68 licensed by ARM Ltd and targeted at embedded applications and 69 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 70 manufactured, but legacy ARM-based PC hardware remains popular in 71 Europe. There is an ARM Linux project with a web page at 72 <http://www.arm.linux.org.uk/>. 73 74config ARM_HAS_SG_CHAIN 75 bool 76 77config NEED_SG_DMA_LENGTH 78 bool 79 80config ARM_DMA_USE_IOMMU 81 bool 82 select ARM_HAS_SG_CHAIN 83 select NEED_SG_DMA_LENGTH 84 85if ARM_DMA_USE_IOMMU 86 87config ARM_DMA_IOMMU_ALIGNMENT 88 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 89 range 4 9 90 default 8 91 help 92 DMA mapping framework by default aligns all buffers to the smallest 93 PAGE_SIZE order which is greater than or equal to the requested buffer 94 size. This works well for buffers up to a few hundreds kilobytes, but 95 for larger buffers it just a waste of address space. Drivers which has 96 relatively small addressing window (like 64Mib) might run out of 97 virtual space with just a few allocations. 98 99 With this parameter you can specify the maximum PAGE_SIZE order for 100 DMA IOMMU buffers. Larger buffers will be aligned only to this 101 specified order. The order is expressed as a power of two multiplied 102 by the PAGE_SIZE. 103 104endif 105 106config HAVE_PWM 107 bool 108 109config MIGHT_HAVE_PCI 110 bool 111 112config SYS_SUPPORTS_APM_EMULATION 113 bool 114 115config HAVE_TCM 116 bool 117 select GENERIC_ALLOCATOR 118 119config HAVE_PROC_CPU 120 bool 121 122config NO_IOPORT 123 bool 124 125config EISA 126 bool 127 ---help--- 128 The Extended Industry Standard Architecture (EISA) bus was 129 developed as an open alternative to the IBM MicroChannel bus. 130 131 The EISA bus provided some of the features of the IBM MicroChannel 132 bus while maintaining backward compatibility with cards made for 133 the older ISA bus. The EISA bus saw limited use between 1988 and 134 1995 when it was made obsolete by the PCI bus. 135 136 Say Y here if you are building a kernel for an EISA-based machine. 137 138 Otherwise, say N. 139 140config SBUS 141 bool 142 143config STACKTRACE_SUPPORT 144 bool 145 default y 146 147config HAVE_LATENCYTOP_SUPPORT 148 bool 149 depends on !SMP 150 default y 151 152config LOCKDEP_SUPPORT 153 bool 154 default y 155 156config TRACE_IRQFLAGS_SUPPORT 157 bool 158 default y 159 160config RWSEM_GENERIC_SPINLOCK 161 bool 162 default y 163 164config RWSEM_XCHGADD_ALGORITHM 165 bool 166 167config ARCH_HAS_ILOG2_U32 168 bool 169 170config ARCH_HAS_ILOG2_U64 171 bool 172 173config ARCH_HAS_CPUFREQ 174 bool 175 help 176 Internal node to signify that the ARCH has CPUFREQ support 177 and that the relevant menu configurations are displayed for 178 it. 179 180config ARCH_HAS_BANDGAP 181 bool 182 183config GENERIC_HWEIGHT 184 bool 185 default y 186 187config GENERIC_CALIBRATE_DELAY 188 bool 189 default y 190 191config ARCH_MAY_HAVE_PC_FDC 192 bool 193 194config ZONE_DMA 195 bool 196 197config NEED_DMA_MAP_STATE 198 def_bool y 199 200config ARCH_HAS_DMA_SET_COHERENT_MASK 201 bool 202 203config GENERIC_ISA_DMA 204 bool 205 206config FIQ 207 bool 208 209config NEED_RET_TO_USER 210 bool 211 212config ARCH_MTD_XIP 213 bool 214 215config VECTORS_BASE 216 hex 217 default 0xffff0000 if MMU || CPU_HIGH_VECTOR 218 default DRAM_BASE if REMAP_VECTORS_TO_RAM 219 default 0x00000000 220 help 221 The base address of exception vectors. This must be two pages 222 in size. 223 224config ARM_PATCH_PHYS_VIRT 225 bool "Patch physical to virtual translations at runtime" if EMBEDDED 226 default y 227 depends on !XIP_KERNEL && MMU 228 depends on !ARCH_REALVIEW || !SPARSEMEM 229 help 230 Patch phys-to-virt and virt-to-phys translation functions at 231 boot and module load time according to the position of the 232 kernel in system memory. 233 234 This can only be used with non-XIP MMU kernels where the base 235 of physical memory is at a 16MB boundary. 236 237 Only disable this option if you know that you do not require 238 this feature (eg, building a kernel for a single machine) and 239 you need to shrink the kernel to the minimal size. 240 241config NEED_MACH_GPIO_H 242 bool 243 help 244 Select this when mach/gpio.h is required to provide special 245 definitions for this platform. The need for mach/gpio.h should 246 be avoided when possible. 247 248config NEED_MACH_IO_H 249 bool 250 help 251 Select this when mach/io.h is required to provide special 252 definitions for this platform. The need for mach/io.h should 253 be avoided when possible. 254 255config NEED_MACH_MEMORY_H 256 bool 257 help 258 Select this when mach/memory.h is required to provide special 259 definitions for this platform. The need for mach/memory.h should 260 be avoided when possible. 261 262config PHYS_OFFSET 263 hex "Physical address of main memory" if MMU 264 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 265 default DRAM_BASE if !MMU 266 help 267 Please provide the physical address corresponding to the 268 location of main memory in your system. 269 270config GENERIC_BUG 271 def_bool y 272 depends on BUG 273 274source "init/Kconfig" 275 276source "kernel/Kconfig.freezer" 277 278menu "System Type" 279 280config MMU 281 bool "MMU-based Paged Memory Management Support" 282 default y 283 help 284 Select if you want MMU-based virtualised addressing space 285 support by paged memory management. If unsure, say 'Y'. 286 287# 288# The "ARM system type" choice list is ordered alphabetically by option 289# text. Please add new entries in the option alphabetic order. 290# 291choice 292 prompt "ARM system type" 293 default ARCH_VERSATILE if !MMU 294 default ARCH_MULTIPLATFORM if MMU 295 296config ARCH_MULTIPLATFORM 297 bool "Allow multiple platforms to be selected" 298 depends on MMU 299 select ARM_PATCH_PHYS_VIRT 300 select AUTO_ZRELADDR 301 select COMMON_CLK 302 select MULTI_IRQ_HANDLER 303 select SPARSE_IRQ 304 select USE_OF 305 306config ARCH_INTEGRATOR 307 bool "ARM Ltd. Integrator family" 308 select ARCH_HAS_CPUFREQ 309 select ARM_AMBA 310 select COMMON_CLK 311 select COMMON_CLK_VERSATILE 312 select GENERIC_CLOCKEVENTS 313 select HAVE_TCM 314 select ICST 315 select MULTI_IRQ_HANDLER 316 select NEED_MACH_MEMORY_H 317 select PLAT_VERSATILE 318 select SPARSE_IRQ 319 select VERSATILE_FPGA_IRQ 320 help 321 Support for ARM's Integrator platform. 322 323config ARCH_REALVIEW 324 bool "ARM Ltd. RealView family" 325 select ARCH_WANT_OPTIONAL_GPIOLIB 326 select ARM_AMBA 327 select ARM_TIMER_SP804 328 select COMMON_CLK 329 select COMMON_CLK_VERSATILE 330 select GENERIC_CLOCKEVENTS 331 select GPIO_PL061 if GPIOLIB 332 select ICST 333 select NEED_MACH_MEMORY_H 334 select PLAT_VERSATILE 335 select PLAT_VERSATILE_CLCD 336 help 337 This enables support for ARM Ltd RealView boards. 338 339config ARCH_VERSATILE 340 bool "ARM Ltd. Versatile family" 341 select ARCH_WANT_OPTIONAL_GPIOLIB 342 select ARM_AMBA 343 select ARM_TIMER_SP804 344 select ARM_VIC 345 select CLKDEV_LOOKUP 346 select GENERIC_CLOCKEVENTS 347 select HAVE_MACH_CLKDEV 348 select ICST 349 select PLAT_VERSATILE 350 select PLAT_VERSATILE_CLCD 351 select PLAT_VERSATILE_CLOCK 352 select VERSATILE_FPGA_IRQ 353 help 354 This enables support for ARM Ltd Versatile board. 355 356config ARCH_AT91 357 bool "Atmel AT91" 358 select ARCH_REQUIRE_GPIOLIB 359 select CLKDEV_LOOKUP 360 select HAVE_CLK 361 select IRQ_DOMAIN 362 select NEED_MACH_GPIO_H 363 select NEED_MACH_IO_H if PCCARD 364 select PINCTRL 365 select PINCTRL_AT91 if USE_OF 366 help 367 This enables support for systems based on Atmel 368 AT91RM9200 and AT91SAM9* processors. 369 370config ARCH_CLPS711X 371 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 372 select ARCH_REQUIRE_GPIOLIB 373 select AUTO_ZRELADDR 374 select CLKDEV_LOOKUP 375 select CLKSRC_MMIO 376 select COMMON_CLK 377 select CPU_ARM720T 378 select GENERIC_CLOCKEVENTS 379 select MFD_SYSCON 380 select MULTI_IRQ_HANDLER 381 select SPARSE_IRQ 382 help 383 Support for Cirrus Logic 711x/721x/731x based boards. 384 385config ARCH_GEMINI 386 bool "Cortina Systems Gemini" 387 select ARCH_REQUIRE_GPIOLIB 388 select ARCH_USES_GETTIMEOFFSET 389 select NEED_MACH_GPIO_H 390 select CPU_FA526 391 help 392 Support for the Cortina Systems Gemini family SoCs 393 394config ARCH_EBSA110 395 bool "EBSA-110" 396 select ARCH_USES_GETTIMEOFFSET 397 select CPU_SA110 398 select ISA 399 select NEED_MACH_IO_H 400 select NEED_MACH_MEMORY_H 401 select NO_IOPORT 402 help 403 This is an evaluation board for the StrongARM processor available 404 from Digital. It has limited hardware on-board, including an 405 Ethernet interface, two PCMCIA sockets, two serial ports and a 406 parallel port. 407 408config ARCH_EP93XX 409 bool "EP93xx-based" 410 select ARCH_HAS_HOLES_MEMORYMODEL 411 select ARCH_REQUIRE_GPIOLIB 412 select ARCH_USES_GETTIMEOFFSET 413 select ARM_AMBA 414 select ARM_VIC 415 select CLKDEV_LOOKUP 416 select CPU_ARM920T 417 select NEED_MACH_MEMORY_H 418 help 419 This enables support for the Cirrus EP93xx series of CPUs. 420 421config ARCH_FOOTBRIDGE 422 bool "FootBridge" 423 select CPU_SA110 424 select FOOTBRIDGE 425 select GENERIC_CLOCKEVENTS 426 select HAVE_IDE 427 select NEED_MACH_IO_H if !MMU 428 select NEED_MACH_MEMORY_H 429 help 430 Support for systems based on the DC21285 companion chip 431 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 432 433config ARCH_NETX 434 bool "Hilscher NetX based" 435 select ARM_VIC 436 select CLKSRC_MMIO 437 select CPU_ARM926T 438 select GENERIC_CLOCKEVENTS 439 help 440 This enables support for systems based on the Hilscher NetX Soc 441 442config ARCH_IOP13XX 443 bool "IOP13xx-based" 444 depends on MMU 445 select CPU_XSC3 446 select NEED_MACH_MEMORY_H 447 select NEED_RET_TO_USER 448 select PCI 449 select PLAT_IOP 450 select VMSPLIT_1G 451 help 452 Support for Intel's IOP13XX (XScale) family of processors. 453 454config ARCH_IOP32X 455 bool "IOP32x-based" 456 depends on MMU 457 select ARCH_REQUIRE_GPIOLIB 458 select CPU_XSCALE 459 select NEED_MACH_GPIO_H 460 select NEED_RET_TO_USER 461 select PCI 462 select PLAT_IOP 463 help 464 Support for Intel's 80219 and IOP32X (XScale) family of 465 processors. 466 467config ARCH_IOP33X 468 bool "IOP33x-based" 469 depends on MMU 470 select ARCH_REQUIRE_GPIOLIB 471 select CPU_XSCALE 472 select NEED_MACH_GPIO_H 473 select NEED_RET_TO_USER 474 select PCI 475 select PLAT_IOP 476 help 477 Support for Intel's IOP33X (XScale) family of processors. 478 479config ARCH_IXP4XX 480 bool "IXP4xx-based" 481 depends on MMU 482 select ARCH_HAS_DMA_SET_COHERENT_MASK 483 select ARCH_REQUIRE_GPIOLIB 484 select CLKSRC_MMIO 485 select CPU_XSCALE 486 select DMABOUNCE if PCI 487 select GENERIC_CLOCKEVENTS 488 select MIGHT_HAVE_PCI 489 select NEED_MACH_IO_H 490 select USB_EHCI_BIG_ENDIAN_MMIO 491 select USB_EHCI_BIG_ENDIAN_DESC 492 help 493 Support for Intel's IXP4XX (XScale) family of processors. 494 495config ARCH_DOVE 496 bool "Marvell Dove" 497 select ARCH_REQUIRE_GPIOLIB 498 select CPU_PJ4 499 select GENERIC_CLOCKEVENTS 500 select MIGHT_HAVE_PCI 501 select PINCTRL 502 select PINCTRL_DOVE 503 select PLAT_ORION_LEGACY 504 select USB_ARCH_HAS_EHCI 505 select MVEBU_MBUS 506 help 507 Support for the Marvell Dove SoC 88AP510 508 509config ARCH_KIRKWOOD 510 bool "Marvell Kirkwood" 511 select ARCH_HAS_CPUFREQ 512 select ARCH_REQUIRE_GPIOLIB 513 select CPU_FEROCEON 514 select GENERIC_CLOCKEVENTS 515 select PCI 516 select PCI_QUIRKS 517 select PINCTRL 518 select PINCTRL_KIRKWOOD 519 select PLAT_ORION_LEGACY 520 select MVEBU_MBUS 521 help 522 Support for the following Marvell Kirkwood series SoCs: 523 88F6180, 88F6192 and 88F6281. 524 525config ARCH_MV78XX0 526 bool "Marvell MV78xx0" 527 select ARCH_REQUIRE_GPIOLIB 528 select CPU_FEROCEON 529 select GENERIC_CLOCKEVENTS 530 select PCI 531 select PLAT_ORION_LEGACY 532 select MVEBU_MBUS 533 help 534 Support for the following Marvell MV78xx0 series SoCs: 535 MV781x0, MV782x0. 536 537config ARCH_ORION5X 538 bool "Marvell Orion" 539 depends on MMU 540 select ARCH_REQUIRE_GPIOLIB 541 select CPU_FEROCEON 542 select GENERIC_CLOCKEVENTS 543 select PCI 544 select PLAT_ORION_LEGACY 545 select MVEBU_MBUS 546 help 547 Support for the following Marvell Orion 5x series SoCs: 548 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 549 Orion-2 (5281), Orion-1-90 (6183). 550 551config ARCH_MMP 552 bool "Marvell PXA168/910/MMP2" 553 depends on MMU 554 select ARCH_REQUIRE_GPIOLIB 555 select CLKDEV_LOOKUP 556 select GENERIC_ALLOCATOR 557 select GENERIC_CLOCKEVENTS 558 select GPIO_PXA 559 select IRQ_DOMAIN 560 select MULTI_IRQ_HANDLER 561 select NEED_MACH_GPIO_H 562 select PINCTRL 563 select PLAT_PXA 564 select SPARSE_IRQ 565 help 566 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 567 568config ARCH_KS8695 569 bool "Micrel/Kendin KS8695" 570 select ARCH_REQUIRE_GPIOLIB 571 select CLKSRC_MMIO 572 select CPU_ARM922T 573 select GENERIC_CLOCKEVENTS 574 select NEED_MACH_MEMORY_H 575 help 576 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 577 System-on-Chip devices. 578 579config ARCH_W90X900 580 bool "Nuvoton W90X900 CPU" 581 select ARCH_REQUIRE_GPIOLIB 582 select CLKDEV_LOOKUP 583 select CLKSRC_MMIO 584 select CPU_ARM926T 585 select GENERIC_CLOCKEVENTS 586 help 587 Support for Nuvoton (Winbond logic dept.) ARM9 processor, 588 At present, the w90x900 has been renamed nuc900, regarding 589 the ARM series product line, you can login the following 590 link address to know more. 591 592 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 593 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 594 595config ARCH_LPC32XX 596 bool "NXP LPC32XX" 597 select ARCH_REQUIRE_GPIOLIB 598 select ARM_AMBA 599 select CLKDEV_LOOKUP 600 select CLKSRC_MMIO 601 select CPU_ARM926T 602 select GENERIC_CLOCKEVENTS 603 select HAVE_IDE 604 select HAVE_PWM 605 select USB_ARCH_HAS_OHCI 606 select USE_OF 607 help 608 Support for the NXP LPC32XX family of processors 609 610config ARCH_PXA 611 bool "PXA2xx/PXA3xx-based" 612 depends on MMU 613 select ARCH_HAS_CPUFREQ 614 select ARCH_MTD_XIP 615 select ARCH_REQUIRE_GPIOLIB 616 select ARM_CPU_SUSPEND if PM 617 select AUTO_ZRELADDR 618 select CLKDEV_LOOKUP 619 select CLKSRC_MMIO 620 select GENERIC_CLOCKEVENTS 621 select GPIO_PXA 622 select HAVE_IDE 623 select MULTI_IRQ_HANDLER 624 select NEED_MACH_GPIO_H 625 select PLAT_PXA 626 select SPARSE_IRQ 627 help 628 Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 629 630config ARCH_MSM 631 bool "Qualcomm MSM" 632 select ARCH_REQUIRE_GPIOLIB 633 select CLKDEV_LOOKUP 634 select CLKSRC_OF if OF 635 select COMMON_CLK 636 select GENERIC_CLOCKEVENTS 637 help 638 Support for Qualcomm MSM/QSD based systems. This runs on the 639 apps processor of the MSM/QSD and depends on a shared memory 640 interface to the modem processor which runs the baseband 641 stack and controls some vital subsystems 642 (clock and power control, etc). 643 644config ARCH_SHMOBILE 645 bool "Renesas SH-Mobile / R-Mobile" 646 select ARM_PATCH_PHYS_VIRT 647 select CLKDEV_LOOKUP 648 select GENERIC_CLOCKEVENTS 649 select HAVE_ARM_SCU if SMP 650 select HAVE_ARM_TWD if SMP 651 select HAVE_CLK 652 select HAVE_MACH_CLKDEV 653 select HAVE_SMP 654 select MIGHT_HAVE_CACHE_L2X0 655 select MULTI_IRQ_HANDLER 656 select NO_IOPORT 657 select PINCTRL 658 select PM_GENERIC_DOMAINS if PM 659 select SPARSE_IRQ 660 help 661 Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 662 663config ARCH_RPC 664 bool "RiscPC" 665 select ARCH_ACORN 666 select ARCH_MAY_HAVE_PC_FDC 667 select ARCH_SPARSEMEM_ENABLE 668 select ARCH_USES_GETTIMEOFFSET 669 select FIQ 670 select HAVE_IDE 671 select HAVE_PATA_PLATFORM 672 select ISA_DMA_API 673 select NEED_MACH_IO_H 674 select NEED_MACH_MEMORY_H 675 select NO_IOPORT 676 select VIRT_TO_BUS 677 help 678 On the Acorn Risc-PC, Linux can support the internal IDE disk and 679 CD-ROM interface, serial and parallel port, and the floppy drive. 680 681config ARCH_SA1100 682 bool "SA1100-based" 683 select ARCH_HAS_CPUFREQ 684 select ARCH_MTD_XIP 685 select ARCH_REQUIRE_GPIOLIB 686 select ARCH_SPARSEMEM_ENABLE 687 select CLKDEV_LOOKUP 688 select CLKSRC_MMIO 689 select CPU_FREQ 690 select CPU_SA1100 691 select GENERIC_CLOCKEVENTS 692 select HAVE_IDE 693 select ISA 694 select NEED_MACH_GPIO_H 695 select NEED_MACH_MEMORY_H 696 select SPARSE_IRQ 697 help 698 Support for StrongARM 11x0 based boards. 699 700config ARCH_S3C24XX 701 bool "Samsung S3C24XX SoCs" 702 select ARCH_HAS_CPUFREQ 703 select ARCH_REQUIRE_GPIOLIB 704 select CLKDEV_LOOKUP 705 select CLKSRC_SAMSUNG_PWM 706 select GENERIC_CLOCKEVENTS 707 select GPIO_SAMSUNG 708 select HAVE_CLK 709 select HAVE_S3C2410_I2C if I2C 710 select HAVE_S3C2410_WATCHDOG if WATCHDOG 711 select HAVE_S3C_RTC if RTC_CLASS 712 select MULTI_IRQ_HANDLER 713 select NEED_MACH_GPIO_H 714 select NEED_MACH_IO_H 715 select SAMSUNG_ATAGS 716 help 717 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 718 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 719 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 720 Samsung SMDK2410 development board (and derivatives). 721 722config ARCH_S3C64XX 723 bool "Samsung S3C64XX" 724 select ARCH_HAS_CPUFREQ 725 select ARCH_REQUIRE_GPIOLIB 726 select ARM_VIC 727 select CLKDEV_LOOKUP 728 select CLKSRC_SAMSUNG_PWM 729 select CPU_V6 730 select GENERIC_CLOCKEVENTS 731 select GPIO_SAMSUNG 732 select HAVE_CLK 733 select HAVE_S3C2410_I2C if I2C 734 select HAVE_S3C2410_WATCHDOG if WATCHDOG 735 select HAVE_TCM 736 select NEED_MACH_GPIO_H 737 select NO_IOPORT 738 select PLAT_SAMSUNG 739 select S3C_DEV_NAND 740 select S3C_GPIO_TRACK 741 select SAMSUNG_ATAGS 742 select SAMSUNG_CLKSRC 743 select SAMSUNG_GPIOLIB_4BIT 744 select SAMSUNG_WDT_RESET 745 select USB_ARCH_HAS_OHCI 746 help 747 Samsung S3C64XX series based systems 748 749config ARCH_S5P64X0 750 bool "Samsung S5P6440 S5P6450" 751 select CLKDEV_LOOKUP 752 select CLKSRC_SAMSUNG_PWM 753 select CPU_V6 754 select GENERIC_CLOCKEVENTS 755 select GPIO_SAMSUNG 756 select HAVE_CLK 757 select HAVE_S3C2410_I2C if I2C 758 select HAVE_S3C2410_WATCHDOG if WATCHDOG 759 select HAVE_S3C_RTC if RTC_CLASS 760 select NEED_MACH_GPIO_H 761 select SAMSUNG_WDT_RESET 762 select SAMSUNG_ATAGS 763 help 764 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 765 SMDK6450. 766 767config ARCH_S5PC100 768 bool "Samsung S5PC100" 769 select ARCH_REQUIRE_GPIOLIB 770 select CLKDEV_LOOKUP 771 select CLKSRC_SAMSUNG_PWM 772 select CPU_V7 773 select GENERIC_CLOCKEVENTS 774 select GPIO_SAMSUNG 775 select HAVE_CLK 776 select HAVE_S3C2410_I2C if I2C 777 select HAVE_S3C2410_WATCHDOG if WATCHDOG 778 select HAVE_S3C_RTC if RTC_CLASS 779 select NEED_MACH_GPIO_H 780 select SAMSUNG_WDT_RESET 781 select SAMSUNG_ATAGS 782 help 783 Samsung S5PC100 series based systems 784 785config ARCH_S5PV210 786 bool "Samsung S5PV210/S5PC110" 787 select ARCH_HAS_CPUFREQ 788 select ARCH_HAS_HOLES_MEMORYMODEL 789 select ARCH_SPARSEMEM_ENABLE 790 select CLKDEV_LOOKUP 791 select CLKSRC_SAMSUNG_PWM 792 select CPU_V7 793 select GENERIC_CLOCKEVENTS 794 select GPIO_SAMSUNG 795 select HAVE_CLK 796 select HAVE_S3C2410_I2C if I2C 797 select HAVE_S3C2410_WATCHDOG if WATCHDOG 798 select HAVE_S3C_RTC if RTC_CLASS 799 select NEED_MACH_GPIO_H 800 select NEED_MACH_MEMORY_H 801 select SAMSUNG_ATAGS 802 help 803 Samsung S5PV210/S5PC110 series based systems 804 805config ARCH_EXYNOS 806 bool "Samsung EXYNOS" 807 select ARCH_HAS_CPUFREQ 808 select ARCH_HAS_HOLES_MEMORYMODEL 809 select ARCH_REQUIRE_GPIOLIB 810 select ARCH_SPARSEMEM_ENABLE 811 select ARM_GIC 812 select CLKDEV_LOOKUP 813 select COMMON_CLK 814 select CPU_V7 815 select GENERIC_CLOCKEVENTS 816 select HAVE_CLK 817 select HAVE_S3C2410_I2C if I2C 818 select HAVE_S3C2410_WATCHDOG if WATCHDOG 819 select HAVE_S3C_RTC if RTC_CLASS 820 select NEED_MACH_MEMORY_H 821 select SPARSE_IRQ 822 select USE_OF 823 help 824 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 825 826config ARCH_SHARK 827 bool "Shark" 828 select ARCH_USES_GETTIMEOFFSET 829 select CPU_SA110 830 select ISA 831 select ISA_DMA 832 select NEED_MACH_MEMORY_H 833 select PCI 834 select VIRT_TO_BUS 835 select ZONE_DMA 836 help 837 Support for the StrongARM based Digital DNARD machine, also known 838 as "Shark" (<http://www.shark-linux.de/shark.html>). 839 840config ARCH_DAVINCI 841 bool "TI DaVinci" 842 select ARCH_HAS_HOLES_MEMORYMODEL 843 select ARCH_REQUIRE_GPIOLIB 844 select CLKDEV_LOOKUP 845 select GENERIC_ALLOCATOR 846 select GENERIC_CLOCKEVENTS 847 select GENERIC_IRQ_CHIP 848 select HAVE_IDE 849 select NEED_MACH_GPIO_H 850 select TI_PRIV_EDMA 851 select USE_OF 852 select ZONE_DMA 853 help 854 Support for TI's DaVinci platform. 855 856config ARCH_OMAP1 857 bool "TI OMAP1" 858 depends on MMU 859 select ARCH_HAS_CPUFREQ 860 select ARCH_HAS_HOLES_MEMORYMODEL 861 select ARCH_OMAP 862 select ARCH_REQUIRE_GPIOLIB 863 select CLKDEV_LOOKUP 864 select CLKSRC_MMIO 865 select GENERIC_CLOCKEVENTS 866 select GENERIC_IRQ_CHIP 867 select HAVE_CLK 868 select HAVE_IDE 869 select IRQ_DOMAIN 870 select NEED_MACH_IO_H if PCCARD 871 select NEED_MACH_MEMORY_H 872 help 873 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 874 875endchoice 876 877menu "Multiple platform selection" 878 depends on ARCH_MULTIPLATFORM 879 880comment "CPU Core family selection" 881 882config ARCH_MULTI_V4T 883 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 884 depends on !ARCH_MULTI_V6_V7 885 select ARCH_MULTI_V4_V5 886 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 887 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 888 CPU_ARM925T || CPU_ARM940T) 889 890config ARCH_MULTI_V5 891 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 892 depends on !ARCH_MULTI_V6_V7 893 select ARCH_MULTI_V4_V5 894 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \ 895 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 896 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 897 898config ARCH_MULTI_V4_V5 899 bool 900 901config ARCH_MULTI_V6 902 bool "ARMv6 based platforms (ARM11)" 903 select ARCH_MULTI_V6_V7 904 select CPU_V6 905 906config ARCH_MULTI_V7 907 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 908 default y 909 select ARCH_MULTI_V6_V7 910 select CPU_V7 911 912config ARCH_MULTI_V6_V7 913 bool 914 915config ARCH_MULTI_CPU_AUTO 916 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 917 select ARCH_MULTI_V5 918 919endmenu 920 921# 922# This is sorted alphabetically by mach-* pathname. However, plat-* 923# Kconfigs may be included either alphabetically (according to the 924# plat- suffix) or along side the corresponding mach-* source. 925# 926source "arch/arm/mach-mvebu/Kconfig" 927 928source "arch/arm/mach-at91/Kconfig" 929 930source "arch/arm/mach-bcm/Kconfig" 931 932source "arch/arm/mach-bcm2835/Kconfig" 933 934source "arch/arm/mach-clps711x/Kconfig" 935 936source "arch/arm/mach-cns3xxx/Kconfig" 937 938source "arch/arm/mach-davinci/Kconfig" 939 940source "arch/arm/mach-dove/Kconfig" 941 942source "arch/arm/mach-ep93xx/Kconfig" 943 944source "arch/arm/mach-footbridge/Kconfig" 945 946source "arch/arm/mach-gemini/Kconfig" 947 948source "arch/arm/mach-highbank/Kconfig" 949 950source "arch/arm/mach-integrator/Kconfig" 951 952source "arch/arm/mach-iop32x/Kconfig" 953 954source "arch/arm/mach-iop33x/Kconfig" 955 956source "arch/arm/mach-iop13xx/Kconfig" 957 958source "arch/arm/mach-ixp4xx/Kconfig" 959 960source "arch/arm/mach-keystone/Kconfig" 961 962source "arch/arm/mach-kirkwood/Kconfig" 963 964source "arch/arm/mach-ks8695/Kconfig" 965 966source "arch/arm/mach-msm/Kconfig" 967 968source "arch/arm/mach-mv78xx0/Kconfig" 969 970source "arch/arm/mach-imx/Kconfig" 971 972source "arch/arm/mach-mxs/Kconfig" 973 974source "arch/arm/mach-netx/Kconfig" 975 976source "arch/arm/mach-nomadik/Kconfig" 977 978source "arch/arm/mach-nspire/Kconfig" 979 980source "arch/arm/plat-omap/Kconfig" 981 982source "arch/arm/mach-omap1/Kconfig" 983 984source "arch/arm/mach-omap2/Kconfig" 985 986source "arch/arm/mach-orion5x/Kconfig" 987 988source "arch/arm/mach-picoxcell/Kconfig" 989 990source "arch/arm/mach-pxa/Kconfig" 991source "arch/arm/plat-pxa/Kconfig" 992 993source "arch/arm/mach-mmp/Kconfig" 994 995source "arch/arm/mach-realview/Kconfig" 996 997source "arch/arm/mach-rockchip/Kconfig" 998 999source "arch/arm/mach-sa1100/Kconfig" 1000 1001source "arch/arm/plat-samsung/Kconfig" 1002 1003source "arch/arm/mach-socfpga/Kconfig" 1004 1005source "arch/arm/mach-spear/Kconfig" 1006 1007source "arch/arm/mach-sti/Kconfig" 1008 1009source "arch/arm/mach-s3c24xx/Kconfig" 1010 1011if ARCH_S3C64XX 1012source "arch/arm/mach-s3c64xx/Kconfig" 1013endif 1014 1015source "arch/arm/mach-s5p64x0/Kconfig" 1016 1017source "arch/arm/mach-s5pc100/Kconfig" 1018 1019source "arch/arm/mach-s5pv210/Kconfig" 1020 1021source "arch/arm/mach-exynos/Kconfig" 1022 1023source "arch/arm/mach-shmobile/Kconfig" 1024 1025source "arch/arm/mach-sunxi/Kconfig" 1026 1027source "arch/arm/mach-prima2/Kconfig" 1028 1029source "arch/arm/mach-tegra/Kconfig" 1030 1031source "arch/arm/mach-u300/Kconfig" 1032 1033source "arch/arm/mach-ux500/Kconfig" 1034 1035source "arch/arm/mach-versatile/Kconfig" 1036 1037source "arch/arm/mach-vexpress/Kconfig" 1038source "arch/arm/plat-versatile/Kconfig" 1039 1040source "arch/arm/mach-virt/Kconfig" 1041 1042source "arch/arm/mach-vt8500/Kconfig" 1043 1044source "arch/arm/mach-w90x900/Kconfig" 1045 1046source "arch/arm/mach-zynq/Kconfig" 1047 1048# Definitions to make life easier 1049config ARCH_ACORN 1050 bool 1051 1052config PLAT_IOP 1053 bool 1054 select GENERIC_CLOCKEVENTS 1055 1056config PLAT_ORION 1057 bool 1058 select CLKSRC_MMIO 1059 select COMMON_CLK 1060 select GENERIC_IRQ_CHIP 1061 select IRQ_DOMAIN 1062 1063config PLAT_ORION_LEGACY 1064 bool 1065 select PLAT_ORION 1066 1067config PLAT_PXA 1068 bool 1069 1070config PLAT_VERSATILE 1071 bool 1072 1073config ARM_TIMER_SP804 1074 bool 1075 select CLKSRC_MMIO 1076 select CLKSRC_OF if OF 1077 1078source arch/arm/mm/Kconfig 1079 1080config ARM_NR_BANKS 1081 int 1082 default 16 if ARCH_EP93XX 1083 default 8 1084 1085config IWMMXT 1086 bool "Enable iWMMXt support" if !CPU_PJ4 1087 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1088 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 1089 help 1090 Enable support for iWMMXt context switching at run time if 1091 running on a CPU that supports it. 1092 1093config XSCALE_PMU 1094 bool 1095 depends on CPU_XSCALE 1096 default y 1097 1098config MULTI_IRQ_HANDLER 1099 bool 1100 help 1101 Allow each machine to specify it's own IRQ handler at run time. 1102 1103if !MMU 1104source "arch/arm/Kconfig-nommu" 1105endif 1106 1107config PJ4B_ERRATA_4742 1108 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 1109 depends on CPU_PJ4B && MACH_ARMADA_370 1110 default y 1111 help 1112 When coming out of either a Wait for Interrupt (WFI) or a Wait for 1113 Event (WFE) IDLE states, a specific timing sensitivity exists between 1114 the retiring WFI/WFE instructions and the newly issued subsequent 1115 instructions. This sensitivity can result in a CPU hang scenario. 1116 Workaround: 1117 The software must insert either a Data Synchronization Barrier (DSB) 1118 or Data Memory Barrier (DMB) command immediately after the WFI/WFE 1119 instruction 1120 1121config ARM_ERRATA_326103 1122 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1123 depends on CPU_V6 1124 help 1125 Executing a SWP instruction to read-only memory does not set bit 11 1126 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1127 treat the access as a read, preventing a COW from occurring and 1128 causing the faulting task to livelock. 1129 1130config ARM_ERRATA_411920 1131 bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1132 depends on CPU_V6 || CPU_V6K 1133 help 1134 Invalidation of the Instruction Cache operation can 1135 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 1136 It does not affect the MPCore. This option enables the ARM Ltd. 1137 recommended workaround. 1138 1139config ARM_ERRATA_430973 1140 bool "ARM errata: Stale prediction on replaced interworking branch" 1141 depends on CPU_V7 1142 help 1143 This option enables the workaround for the 430973 Cortex-A8 1144 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 1145 interworking branch is replaced with another code sequence at the 1146 same virtual address, whether due to self-modifying code or virtual 1147 to physical address re-mapping, Cortex-A8 does not recover from the 1148 stale interworking branch prediction. This results in Cortex-A8 1149 executing the new code sequence in the incorrect ARM or Thumb state. 1150 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 1151 and also flushes the branch target cache at every context switch. 1152 Note that setting specific bits in the ACTLR register may not be 1153 available in non-secure mode. 1154 1155config ARM_ERRATA_458693 1156 bool "ARM errata: Processor deadlock when a false hazard is created" 1157 depends on CPU_V7 1158 depends on !ARCH_MULTIPLATFORM 1159 help 1160 This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1161 erratum. For very specific sequences of memory operations, it is 1162 possible for a hazard condition intended for a cache line to instead 1163 be incorrectly associated with a different cache line. This false 1164 hazard might then cause a processor deadlock. The workaround enables 1165 the L1 caching of the NEON accesses and disables the PLD instruction 1166 in the ACTLR register. Note that setting specific bits in the ACTLR 1167 register may not be available in non-secure mode. 1168 1169config ARM_ERRATA_460075 1170 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 1171 depends on CPU_V7 1172 depends on !ARCH_MULTIPLATFORM 1173 help 1174 This option enables the workaround for the 460075 Cortex-A8 (r2p0) 1175 erratum. Any asynchronous access to the L2 cache may encounter a 1176 situation in which recent store transactions to the L2 cache are lost 1177 and overwritten with stale memory contents from external memory. The 1178 workaround disables the write-allocate mode for the L2 cache via the 1179 ACTLR register. Note that setting specific bits in the ACTLR register 1180 may not be available in non-secure mode. 1181 1182config ARM_ERRATA_742230 1183 bool "ARM errata: DMB operation may be faulty" 1184 depends on CPU_V7 && SMP 1185 depends on !ARCH_MULTIPLATFORM 1186 help 1187 This option enables the workaround for the 742230 Cortex-A9 1188 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 1189 between two write operations may not ensure the correct visibility 1190 ordering of the two writes. This workaround sets a specific bit in 1191 the diagnostic register of the Cortex-A9 which causes the DMB 1192 instruction to behave as a DSB, ensuring the correct behaviour of 1193 the two writes. 1194 1195config ARM_ERRATA_742231 1196 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1197 depends on CPU_V7 && SMP 1198 depends on !ARCH_MULTIPLATFORM 1199 help 1200 This option enables the workaround for the 742231 Cortex-A9 1201 (r2p0..r2p2) erratum. Under certain conditions, specific to the 1202 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1203 accessing some data located in the same cache line, may get corrupted 1204 data due to bad handling of the address hazard when the line gets 1205 replaced from one of the CPUs at the same time as another CPU is 1206 accessing it. This workaround sets specific bits in the diagnostic 1207 register of the Cortex-A9 which reduces the linefill issuing 1208 capabilities of the processor. 1209 1210config PL310_ERRATA_588369 1211 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 1212 depends on CACHE_L2X0 1213 help 1214 The PL310 L2 cache controller implements three types of Clean & 1215 Invalidate maintenance operations: by Physical Address 1216 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 1217 They are architecturally defined to behave as the execution of a 1218 clean operation followed immediately by an invalidate operation, 1219 both performing to the same memory location. This functionality 1220 is not correctly implemented in PL310 as clean lines are not 1221 invalidated as a result of these operations. 1222 1223config ARM_ERRATA_643719 1224 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 1225 depends on CPU_V7 && SMP 1226 help 1227 This option enables the workaround for the 643719 Cortex-A9 (prior to 1228 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 1229 register returns zero when it should return one. The workaround 1230 corrects this value, ensuring cache maintenance operations which use 1231 it behave as intended and avoiding data corruption. 1232 1233config ARM_ERRATA_720789 1234 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1235 depends on CPU_V7 1236 help 1237 This option enables the workaround for the 720789 Cortex-A9 (prior to 1238 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1239 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1240 As a consequence of this erratum, some TLB entries which should be 1241 invalidated are not, resulting in an incoherency in the system page 1242 tables. The workaround changes the TLB flushing routines to invalidate 1243 entries regardless of the ASID. 1244 1245config PL310_ERRATA_727915 1246 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 1247 depends on CACHE_L2X0 1248 help 1249 PL310 implements the Clean & Invalidate by Way L2 cache maintenance 1250 operation (offset 0x7FC). This operation runs in background so that 1251 PL310 can handle normal accesses while it is in progress. Under very 1252 rare circumstances, due to this erratum, write data can be lost when 1253 PL310 treats a cacheable write transaction during a Clean & 1254 Invalidate by Way operation. 1255 1256config ARM_ERRATA_743622 1257 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1258 depends on CPU_V7 1259 depends on !ARCH_MULTIPLATFORM 1260 help 1261 This option enables the workaround for the 743622 Cortex-A9 1262 (r2p*) erratum. Under very rare conditions, a faulty 1263 optimisation in the Cortex-A9 Store Buffer may lead to data 1264 corruption. This workaround sets a specific bit in the diagnostic 1265 register of the Cortex-A9 which disables the Store Buffer 1266 optimisation, preventing the defect from occurring. This has no 1267 visible impact on the overall performance or power consumption of the 1268 processor. 1269 1270config ARM_ERRATA_751472 1271 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1272 depends on CPU_V7 1273 depends on !ARCH_MULTIPLATFORM 1274 help 1275 This option enables the workaround for the 751472 Cortex-A9 (prior 1276 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 1277 completion of a following broadcasted operation if the second 1278 operation is received by a CPU before the ICIALLUIS has completed, 1279 potentially leading to corrupted entries in the cache or TLB. 1280 1281config PL310_ERRATA_753970 1282 bool "PL310 errata: cache sync operation may be faulty" 1283 depends on CACHE_PL310 1284 help 1285 This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1286 1287 Under some condition the effect of cache sync operation on 1288 the store buffer still remains when the operation completes. 1289 This means that the store buffer is always asked to drain and 1290 this prevents it from merging any further writes. The workaround 1291 is to replace the normal offset of cache sync operation (0x730) 1292 by another offset targeting an unmapped PL310 register 0x740. 1293 This has the same effect as the cache sync operation: store buffer 1294 drain and waiting for all buffers empty. 1295 1296config ARM_ERRATA_754322 1297 bool "ARM errata: possible faulty MMU translations following an ASID switch" 1298 depends on CPU_V7 1299 help 1300 This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1301 r3p*) erratum. A speculative memory access may cause a page table walk 1302 which starts prior to an ASID switch but completes afterwards. This 1303 can populate the micro-TLB with a stale entry which may be hit with 1304 the new ASID. This workaround places two dsb instructions in the mm 1305 switching code so that no page table walks can cross the ASID switch. 1306 1307config ARM_ERRATA_754327 1308 bool "ARM errata: no automatic Store Buffer drain" 1309 depends on CPU_V7 && SMP 1310 help 1311 This option enables the workaround for the 754327 Cortex-A9 (prior to 1312 r2p0) erratum. The Store Buffer does not have any automatic draining 1313 mechanism and therefore a livelock may occur if an external agent 1314 continuously polls a memory location waiting to observe an update. 1315 This workaround defines cpu_relax() as smp_mb(), preventing correctly 1316 written polling loops from denying visibility of updates to memory. 1317 1318config ARM_ERRATA_364296 1319 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1320 depends on CPU_V6 1321 help 1322 This options enables the workaround for the 364296 ARM1136 1323 r0p2 erratum (possible cache data corruption with 1324 hit-under-miss enabled). It sets the undocumented bit 31 in 1325 the auxiliary control register and the FI bit in the control 1326 register, thus disabling hit-under-miss without putting the 1327 processor into full low interrupt latency mode. ARM11MPCore 1328 is not affected. 1329 1330config ARM_ERRATA_764369 1331 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1332 depends on CPU_V7 && SMP 1333 help 1334 This option enables the workaround for erratum 764369 1335 affecting Cortex-A9 MPCore with two or more processors (all 1336 current revisions). Under certain timing circumstances, a data 1337 cache line maintenance operation by MVA targeting an Inner 1338 Shareable memory region may fail to proceed up to either the 1339 Point of Coherency or to the Point of Unification of the 1340 system. This workaround adds a DSB instruction before the 1341 relevant cache maintenance functions and sets a specific bit 1342 in the diagnostic control register of the SCU. 1343 1344config PL310_ERRATA_769419 1345 bool "PL310 errata: no automatic Store Buffer drain" 1346 depends on CACHE_L2X0 1347 help 1348 On revisions of the PL310 prior to r3p2, the Store Buffer does 1349 not automatically drain. This can cause normal, non-cacheable 1350 writes to be retained when the memory system is idle, leading 1351 to suboptimal I/O performance for drivers using coherent DMA. 1352 This option adds a write barrier to the cpu_idle loop so that, 1353 on systems with an outer cache, the store buffer is drained 1354 explicitly. 1355 1356config ARM_ERRATA_775420 1357 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 1358 depends on CPU_V7 1359 help 1360 This option enables the workaround for the 775420 Cortex-A9 (r2p2, 1361 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 1362 operation aborts with MMU exception, it might cause the processor 1363 to deadlock. This workaround puts DSB before executing ISB if 1364 an abort may occur on cache maintenance. 1365 1366config ARM_ERRATA_798181 1367 bool "ARM errata: TLBI/DSB failure on Cortex-A15" 1368 depends on CPU_V7 && SMP 1369 help 1370 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 1371 adequately shooting down all use of the old entries. This 1372 option enables the Linux kernel workaround for this erratum 1373 which sends an IPI to the CPUs that are running the same ASID 1374 as the one being invalidated. 1375 1376config ARM_ERRATA_773022 1377 bool "ARM errata: incorrect instructions may be executed from loop buffer" 1378 depends on CPU_V7 1379 help 1380 This option enables the workaround for the 773022 Cortex-A15 1381 (up to r0p4) erratum. In certain rare sequences of code, the 1382 loop buffer may deliver incorrect instructions. This 1383 workaround disables the loop buffer to avoid the erratum. 1384 1385endmenu 1386 1387source "arch/arm/common/Kconfig" 1388 1389menu "Bus support" 1390 1391config ARM_AMBA 1392 bool 1393 1394config ISA 1395 bool 1396 help 1397 Find out whether you have ISA slots on your motherboard. ISA is the 1398 name of a bus system, i.e. the way the CPU talks to the other stuff 1399 inside your box. Other bus systems are PCI, EISA, MicroChannel 1400 (MCA) or VESA. ISA is an older system, now being displaced by PCI; 1401 newer boards don't support it. If you have ISA, say Y, otherwise N. 1402 1403# Select ISA DMA controller support 1404config ISA_DMA 1405 bool 1406 select ISA_DMA_API 1407 1408# Select ISA DMA interface 1409config ISA_DMA_API 1410 bool 1411 1412config PCI 1413 bool "PCI support" if MIGHT_HAVE_PCI 1414 help 1415 Find out whether you have a PCI motherboard. PCI is the name of a 1416 bus system, i.e. the way the CPU talks to the other stuff inside 1417 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 1418 VESA. If you have PCI, say Y, otherwise N. 1419 1420config PCI_DOMAINS 1421 bool 1422 depends on PCI 1423 1424config PCI_NANOENGINE 1425 bool "BSE nanoEngine PCI support" 1426 depends on SA1100_NANOENGINE 1427 help 1428 Enable PCI on the BSE nanoEngine board. 1429 1430config PCI_SYSCALL 1431 def_bool PCI 1432 1433# Select the host bridge type 1434config PCI_HOST_VIA82C505 1435 bool 1436 depends on PCI && ARCH_SHARK 1437 default y 1438 1439config PCI_HOST_ITE8152 1440 bool 1441 depends on PCI && MACH_ARMCORE 1442 default y 1443 select DMABOUNCE 1444 1445source "drivers/pci/Kconfig" 1446source "drivers/pci/pcie/Kconfig" 1447 1448source "drivers/pcmcia/Kconfig" 1449 1450endmenu 1451 1452menu "Kernel Features" 1453 1454config HAVE_SMP 1455 bool 1456 help 1457 This option should be selected by machines which have an SMP- 1458 capable CPU. 1459 1460 The only effect of this option is to make the SMP-related 1461 options available to the user for configuration. 1462 1463config SMP 1464 bool "Symmetric Multi-Processing" 1465 depends on CPU_V6K || CPU_V7 1466 depends on GENERIC_CLOCKEVENTS 1467 depends on HAVE_SMP 1468 depends on MMU || ARM_MPU 1469 select USE_GENERIC_SMP_HELPERS 1470 help 1471 This enables support for systems with more than one CPU. If you have 1472 a system with only one CPU, like most personal computers, say N. If 1473 you have a system with more than one CPU, say Y. 1474 1475 If you say N here, the kernel will run on single and multiprocessor 1476 machines, but will use only one CPU of a multiprocessor machine. If 1477 you say Y here, the kernel will run on many, but not all, single 1478 processor machines. On a single processor machine, the kernel will 1479 run faster if you say N here. 1480 1481 See also <file:Documentation/x86/i386/IO-APIC.txt>, 1482 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 1483 <http://tldp.org/HOWTO/SMP-HOWTO.html>. 1484 1485 If you don't know what to do here, say N. 1486 1487config SMP_ON_UP 1488 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1489 depends on SMP && !XIP_KERNEL && MMU 1490 default y 1491 help 1492 SMP kernels contain instructions which fail on non-SMP processors. 1493 Enabling this option allows the kernel to modify itself to make 1494 these instructions safe. Disabling it allows about 1K of space 1495 savings. 1496 1497 If you don't know what to do here, say Y. 1498 1499config ARM_CPU_TOPOLOGY 1500 bool "Support cpu topology definition" 1501 depends on SMP && CPU_V7 1502 default y 1503 help 1504 Support ARM cpu topology definition. The MPIDR register defines 1505 affinity between processors which is then used to describe the cpu 1506 topology of an ARM System. 1507 1508config SCHED_MC 1509 bool "Multi-core scheduler support" 1510 depends on ARM_CPU_TOPOLOGY 1511 help 1512 Multi-core scheduler support improves the CPU scheduler's decision 1513 making when dealing with multi-core CPU chips at a cost of slightly 1514 increased overhead in some places. If unsure say N here. 1515 1516config SCHED_SMT 1517 bool "SMT scheduler support" 1518 depends on ARM_CPU_TOPOLOGY 1519 help 1520 Improves the CPU scheduler's decision making when dealing with 1521 MultiThreading at a cost of slightly increased overhead in some 1522 places. If unsure say N here. 1523 1524config HAVE_ARM_SCU 1525 bool 1526 help 1527 This option enables support for the ARM system coherency unit 1528 1529config HAVE_ARM_ARCH_TIMER 1530 bool "Architected timer support" 1531 depends on CPU_V7 1532 select ARM_ARCH_TIMER 1533 help 1534 This option enables support for the ARM architected timer 1535 1536config HAVE_ARM_TWD 1537 bool 1538 depends on SMP 1539 select CLKSRC_OF if OF 1540 help 1541 This options enables support for the ARM timer and watchdog unit 1542 1543config MCPM 1544 bool "Multi-Cluster Power Management" 1545 depends on CPU_V7 && SMP 1546 help 1547 This option provides the common power management infrastructure 1548 for (multi-)cluster based systems, such as big.LITTLE based 1549 systems. 1550 1551choice 1552 prompt "Memory split" 1553 default VMSPLIT_3G 1554 help 1555 Select the desired split between kernel and user memory. 1556 1557 If you are not absolutely sure what you are doing, leave this 1558 option alone! 1559 1560 config VMSPLIT_3G 1561 bool "3G/1G user/kernel split" 1562 config VMSPLIT_2G 1563 bool "2G/2G user/kernel split" 1564 config VMSPLIT_1G 1565 bool "1G/3G user/kernel split" 1566endchoice 1567 1568config PAGE_OFFSET 1569 hex 1570 default 0x40000000 if VMSPLIT_1G 1571 default 0x80000000 if VMSPLIT_2G 1572 default 0xC0000000 1573 1574config NR_CPUS 1575 int "Maximum number of CPUs (2-32)" 1576 range 2 32 1577 depends on SMP 1578 default "4" 1579 1580config HOTPLUG_CPU 1581 bool "Support for hot-pluggable CPUs" 1582 depends on SMP 1583 help 1584 Say Y here to experiment with turning CPUs off and on. CPUs 1585 can be controlled through /sys/devices/system/cpu. 1586 1587config ARM_PSCI 1588 bool "Support for the ARM Power State Coordination Interface (PSCI)" 1589 depends on CPU_V7 1590 help 1591 Say Y here if you want Linux to communicate with system firmware 1592 implementing the PSCI specification for CPU-centric power 1593 management operations described in ARM document number ARM DEN 1594 0022A ("Power State Coordination Interface System Software on 1595 ARM processors"). 1596 1597# The GPIO number here must be sorted by descending number. In case of 1598# a multiplatform kernel, we just want the highest value required by the 1599# selected platforms. 1600config ARCH_NR_GPIO 1601 int 1602 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 1603 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX 1604 default 392 if ARCH_U8500 1605 default 352 if ARCH_VT8500 1606 default 288 if ARCH_SUNXI 1607 default 264 if MACH_H4700 1608 default 0 1609 help 1610 Maximum number of GPIOs in the system. 1611 1612 If unsure, leave the default value. 1613 1614source kernel/Kconfig.preempt 1615 1616config HZ_FIXED 1617 int 1618 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1619 ARCH_S5PV210 || ARCH_EXYNOS4 1620 default AT91_TIMER_HZ if ARCH_AT91 1621 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1622 1623choice 1624 depends on !HZ_FIXED 1625 prompt "Timer frequency" 1626 1627config HZ_100 1628 bool "100 Hz" 1629 1630config HZ_200 1631 bool "200 Hz" 1632 1633config HZ_250 1634 bool "250 Hz" 1635 1636config HZ_300 1637 bool "300 Hz" 1638 1639config HZ_500 1640 bool "500 Hz" 1641 1642config HZ_1000 1643 bool "1000 Hz" 1644 1645endchoice 1646 1647config HZ 1648 int 1649 default HZ_FIXED if HZ_FIXED 1650 default 100 if HZ_100 1651 default 200 if HZ_200 1652 default 250 if HZ_250 1653 default 300 if HZ_300 1654 default 500 if HZ_500 1655 default 1000 1656 1657config SCHED_HRTICK 1658 def_bool HIGH_RES_TIMERS 1659 1660config SCHED_HRTICK 1661 def_bool HIGH_RES_TIMERS 1662 1663config THUMB2_KERNEL 1664 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 1665 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1666 default y if CPU_THUMBONLY 1667 select AEABI 1668 select ARM_ASM_UNIFIED 1669 select ARM_UNWIND 1670 help 1671 By enabling this option, the kernel will be compiled in 1672 Thumb-2 mode. A compiler/assembler that understand the unified 1673 ARM-Thumb syntax is needed. 1674 1675 If unsure, say N. 1676 1677config THUMB2_AVOID_R_ARM_THM_JUMP11 1678 bool "Work around buggy Thumb-2 short branch relocations in gas" 1679 depends on THUMB2_KERNEL && MODULES 1680 default y 1681 help 1682 Various binutils versions can resolve Thumb-2 branches to 1683 locally-defined, preemptible global symbols as short-range "b.n" 1684 branch instructions. 1685 1686 This is a problem, because there's no guarantee the final 1687 destination of the symbol, or any candidate locations for a 1688 trampoline, are within range of the branch. For this reason, the 1689 kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 1690 relocation in modules at all, and it makes little sense to add 1691 support. 1692 1693 The symptom is that the kernel fails with an "unsupported 1694 relocation" error when loading some modules. 1695 1696 Until fixed tools are available, passing 1697 -fno-optimize-sibling-calls to gcc should prevent gcc generating 1698 code which hits this problem, at the cost of a bit of extra runtime 1699 stack usage in some cases. 1700 1701 The problem is described in more detail at: 1702 https://bugs.launchpad.net/binutils-linaro/+bug/725126 1703 1704 Only Thumb-2 kernels are affected. 1705 1706 Unless you are sure your tools don't have this problem, say Y. 1707 1708config ARM_ASM_UNIFIED 1709 bool 1710 1711config AEABI 1712 bool "Use the ARM EABI to compile the kernel" 1713 help 1714 This option allows for the kernel to be compiled using the latest 1715 ARM ABI (aka EABI). This is only useful if you are using a user 1716 space environment that is also compiled with EABI. 1717 1718 Since there are major incompatibilities between the legacy ABI and 1719 EABI, especially with regard to structure member alignment, this 1720 option also changes the kernel syscall calling convention to 1721 disambiguate both ABIs and allow for backward compatibility support 1722 (selected with CONFIG_OABI_COMPAT). 1723 1724 To use this you need GCC version 4.0.0 or later. 1725 1726config OABI_COMPAT 1727 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1728 depends on AEABI && !THUMB2_KERNEL 1729 default y 1730 help 1731 This option preserves the old syscall interface along with the 1732 new (ARM EABI) one. It also provides a compatibility layer to 1733 intercept syscalls that have structure arguments which layout 1734 in memory differs between the legacy ABI and the new ARM EABI 1735 (only for non "thumb" binaries). This option adds a tiny 1736 overhead to all syscalls and produces a slightly larger kernel. 1737 If you know you'll be using only pure EABI user space then you 1738 can say N here. If this option is not selected and you attempt 1739 to execute a legacy ABI binary then the result will be 1740 UNPREDICTABLE (in fact it can be predicted that it won't work 1741 at all). If in doubt say Y. 1742 1743config ARCH_HAS_HOLES_MEMORYMODEL 1744 bool 1745 1746config ARCH_SPARSEMEM_ENABLE 1747 bool 1748 1749config ARCH_SPARSEMEM_DEFAULT 1750 def_bool ARCH_SPARSEMEM_ENABLE 1751 1752config ARCH_SELECT_MEMORY_MODEL 1753 def_bool ARCH_SPARSEMEM_ENABLE 1754 1755config HAVE_ARCH_PFN_VALID 1756 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 1757 1758config HIGHMEM 1759 bool "High Memory Support" 1760 depends on MMU 1761 help 1762 The address space of ARM processors is only 4 Gigabytes large 1763 and it has to accommodate user address space, kernel address 1764 space as well as some memory mapped IO. That means that, if you 1765 have a large amount of physical memory and/or IO, not all of the 1766 memory can be "permanently mapped" by the kernel. The physical 1767 memory that is not permanently mapped is called "high memory". 1768 1769 Depending on the selected kernel/user memory split, minimum 1770 vmalloc space and actual amount of RAM, you may not need this 1771 option which should result in a slightly faster kernel. 1772 1773 If unsure, say n. 1774 1775config HIGHPTE 1776 bool "Allocate 2nd-level pagetables from highmem" 1777 depends on HIGHMEM 1778 1779config HW_PERF_EVENTS 1780 bool "Enable hardware performance counter support for perf events" 1781 depends on PERF_EVENTS 1782 default y 1783 help 1784 Enable hardware performance counter support for perf events. If 1785 disabled, perf events will use software events only. 1786 1787config SYS_SUPPORTS_HUGETLBFS 1788 def_bool y 1789 depends on ARM_LPAE 1790 1791config HAVE_ARCH_TRANSPARENT_HUGEPAGE 1792 def_bool y 1793 depends on ARM_LPAE 1794 1795config ARCH_WANT_GENERAL_HUGETLB 1796 def_bool y 1797 1798source "mm/Kconfig" 1799 1800config FORCE_MAX_ZONEORDER 1801 int "Maximum zone order" if ARCH_SHMOBILE 1802 range 11 64 if ARCH_SHMOBILE 1803 default "12" if SOC_AM33XX 1804 default "9" if SA1111 1805 default "11" 1806 help 1807 The kernel memory allocator divides physically contiguous memory 1808 blocks into "zones", where each zone is a power of two number of 1809 pages. This option selects the largest power of two that the kernel 1810 keeps in the memory allocator. If you need to allocate very large 1811 blocks of physically contiguous memory, then you may need to 1812 increase this value. 1813 1814 This config option is actually maximum order plus one. For example, 1815 a value of 11 means that the largest free memory block is 2^10 pages. 1816 1817config ALIGNMENT_TRAP 1818 bool 1819 depends on CPU_CP15_MMU 1820 default y if !ARCH_EBSA110 1821 select HAVE_PROC_CPU if PROC_FS 1822 help 1823 ARM processors cannot fetch/store information which is not 1824 naturally aligned on the bus, i.e., a 4 byte fetch must start at an 1825 address divisible by 4. On 32-bit ARM processors, these non-aligned 1826 fetch/store instructions will be emulated in software if you say 1827 here, which has a severe performance impact. This is necessary for 1828 correct operation of some network protocols. With an IP-only 1829 configuration it is safe to say N, otherwise say Y. 1830 1831config UACCESS_WITH_MEMCPY 1832 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 1833 depends on MMU 1834 default y if CPU_FEROCEON 1835 help 1836 Implement faster copy_to_user and clear_user methods for CPU 1837 cores where a 8-word STM instruction give significantly higher 1838 memory write throughput than a sequence of individual 32bit stores. 1839 1840 A possible side effect is a slight increase in scheduling latency 1841 between threads sharing the same address space if they invoke 1842 such copy operations with large buffers. 1843 1844 However, if the CPU data cache is using a write-allocate mode, 1845 this option is unlikely to provide any performance gain. 1846 1847config SECCOMP 1848 bool 1849 prompt "Enable seccomp to safely compute untrusted bytecode" 1850 ---help--- 1851 This kernel feature is useful for number crunching applications 1852 that may need to compute untrusted bytecode during their 1853 execution. By using pipes or other transports made available to 1854 the process as file descriptors supporting the read/write 1855 syscalls, it's possible to isolate those applications in 1856 their own address space using seccomp. Once seccomp is 1857 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 1858 and the task is only allowed to execute a few safe syscalls 1859 defined by each seccomp mode. 1860 1861config CC_STACKPROTECTOR 1862 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 1863 help 1864 This option turns on the -fstack-protector GCC feature. This 1865 feature puts, at the beginning of functions, a canary value on 1866 the stack just before the return address, and validates 1867 the value just before actually returning. Stack based buffer 1868 overflows (that need to overwrite this return address) now also 1869 overwrite the canary, which gets detected and the attack is then 1870 neutralized via a kernel panic. 1871 This feature requires gcc version 4.2 or above. 1872 1873config XEN_DOM0 1874 def_bool y 1875 depends on XEN 1876 1877config XEN 1878 bool "Xen guest support on ARM (EXPERIMENTAL)" 1879 depends on ARM && AEABI && OF 1880 depends on CPU_V7 && !CPU_V6 1881 depends on !GENERIC_ATOMIC64 1882 select ARM_PSCI 1883 help 1884 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1885 1886endmenu 1887 1888menu "Boot options" 1889 1890config USE_OF 1891 bool "Flattened Device Tree support" 1892 select IRQ_DOMAIN 1893 select OF 1894 select OF_EARLY_FLATTREE 1895 help 1896 Include support for flattened device tree machine descriptions. 1897 1898config ATAGS 1899 bool "Support for the traditional ATAGS boot data passing" if USE_OF 1900 default y 1901 help 1902 This is the traditional way of passing data to the kernel at boot 1903 time. If you are solely relying on the flattened device tree (or 1904 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1905 to remove ATAGS support from your kernel binary. If unsure, 1906 leave this to y. 1907 1908config DEPRECATED_PARAM_STRUCT 1909 bool "Provide old way to pass kernel parameters" 1910 depends on ATAGS 1911 help 1912 This was deprecated in 2001 and announced to live on for 5 years. 1913 Some old boot loaders still use this way. 1914 1915# Compressed boot loader in ROM. Yes, we really want to ask about 1916# TEXT and BSS so we preserve their values in the config files. 1917config ZBOOT_ROM_TEXT 1918 hex "Compressed ROM boot loader base address" 1919 default "0" 1920 help 1921 The physical address at which the ROM-able zImage is to be 1922 placed in the target. Platforms which normally make use of 1923 ROM-able zImage formats normally set this to a suitable 1924 value in their defconfig file. 1925 1926 If ZBOOT_ROM is not enabled, this has no effect. 1927 1928config ZBOOT_ROM_BSS 1929 hex "Compressed ROM boot loader BSS address" 1930 default "0" 1931 help 1932 The base address of an area of read/write memory in the target 1933 for the ROM-able zImage which must be available while the 1934 decompressor is running. It must be large enough to hold the 1935 entire decompressed kernel plus an additional 128 KiB. 1936 Platforms which normally make use of ROM-able zImage formats 1937 normally set this to a suitable value in their defconfig file. 1938 1939 If ZBOOT_ROM is not enabled, this has no effect. 1940 1941config ZBOOT_ROM 1942 bool "Compressed boot loader in ROM/flash" 1943 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 1944 help 1945 Say Y here if you intend to execute your compressed kernel image 1946 (zImage) directly from ROM or flash. If unsure, say N. 1947 1948choice 1949 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1950 depends on ZBOOT_ROM && ARCH_SH7372 1951 default ZBOOT_ROM_NONE 1952 help 1953 Include experimental SD/MMC loading code in the ROM-able zImage. 1954 With this enabled it is possible to write the ROM-able zImage 1955 kernel image to an MMC or SD card and boot the kernel straight 1956 from the reset vector. At reset the processor Mask ROM will load 1957 the first part of the ROM-able zImage which in turn loads the 1958 rest the kernel image to RAM. 1959 1960config ZBOOT_ROM_NONE 1961 bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1962 help 1963 Do not load image from SD or MMC 1964 1965config ZBOOT_ROM_MMCIF 1966 bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1967 help 1968 Load image from MMCIF hardware block. 1969 1970config ZBOOT_ROM_SH_MOBILE_SDHI 1971 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1972 help 1973 Load image from SDHI hardware block 1974 1975endchoice 1976 1977config ARM_APPENDED_DTB 1978 bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1979 depends on OF && !ZBOOT_ROM 1980 help 1981 With this option, the boot code will look for a device tree binary 1982 (DTB) appended to zImage 1983 (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1984 1985 This is meant as a backward compatibility convenience for those 1986 systems with a bootloader that can't be upgraded to accommodate 1987 the documented boot protocol using a device tree. 1988 1989 Beware that there is very little in terms of protection against 1990 this option being confused by leftover garbage in memory that might 1991 look like a DTB header after a reboot if no actual DTB is appended 1992 to zImage. Do not leave this option active in a production kernel 1993 if you don't intend to always append a DTB. Proper passing of the 1994 location into r2 of a bootloader provided DTB is always preferable 1995 to this option. 1996 1997config ARM_ATAG_DTB_COMPAT 1998 bool "Supplement the appended DTB with traditional ATAG information" 1999 depends on ARM_APPENDED_DTB 2000 help 2001 Some old bootloaders can't be updated to a DTB capable one, yet 2002 they provide ATAGs with memory configuration, the ramdisk address, 2003 the kernel cmdline string, etc. Such information is dynamically 2004 provided by the bootloader and can't always be stored in a static 2005 DTB. To allow a device tree enabled kernel to be used with such 2006 bootloaders, this option allows zImage to extract the information 2007 from the ATAG list and store it at run time into the appended DTB. 2008 2009choice 2010 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 2011 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2012 2013config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2014 bool "Use bootloader kernel arguments if available" 2015 help 2016 Uses the command-line options passed by the boot loader instead of 2017 the device tree bootargs property. If the boot loader doesn't provide 2018 any, the device tree bootargs property will be used. 2019 2020config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 2021 bool "Extend with bootloader kernel arguments" 2022 help 2023 The command-line arguments provided by the boot loader will be 2024 appended to the the device tree bootargs property. 2025 2026endchoice 2027 2028config CMDLINE 2029 string "Default kernel command string" 2030 default "" 2031 help 2032 On some architectures (EBSA110 and CATS), there is currently no way 2033 for the boot loader to pass arguments to the kernel. For these 2034 architectures, you should supply some command-line options at build 2035 time by entering them here. As a minimum, you should specify the 2036 memory size and the root device (e.g., mem=64M root=/dev/nfs). 2037 2038choice 2039 prompt "Kernel command line type" if CMDLINE != "" 2040 default CMDLINE_FROM_BOOTLOADER 2041 depends on ATAGS 2042 2043config CMDLINE_FROM_BOOTLOADER 2044 bool "Use bootloader kernel arguments if available" 2045 help 2046 Uses the command-line options passed by the boot loader. If 2047 the boot loader doesn't provide any, the default kernel command 2048 string provided in CMDLINE will be used. 2049 2050config CMDLINE_EXTEND 2051 bool "Extend bootloader kernel arguments" 2052 help 2053 The command-line arguments provided by the boot loader will be 2054 appended to the default kernel command string. 2055 2056config CMDLINE_FORCE 2057 bool "Always use the default kernel command string" 2058 help 2059 Always use the default kernel command string, even if the boot 2060 loader passes other arguments to the kernel. 2061 This is useful if you cannot or don't want to change the 2062 command-line options your boot loader passes to the kernel. 2063endchoice 2064 2065config XIP_KERNEL 2066 bool "Kernel Execute-In-Place from ROM" 2067 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 2068 help 2069 Execute-In-Place allows the kernel to run from non-volatile storage 2070 directly addressable by the CPU, such as NOR flash. This saves RAM 2071 space since the text section of the kernel is not loaded from flash 2072 to RAM. Read-write sections, such as the data section and stack, 2073 are still copied to RAM. The XIP kernel is not compressed since 2074 it has to run directly from flash, so it will take more space to 2075 store it. The flash address used to link the kernel object files, 2076 and for storing it, is configuration dependent. Therefore, if you 2077 say Y here, you must know the proper physical address where to 2078 store the kernel image depending on your own flash memory usage. 2079 2080 Also note that the make target becomes "make xipImage" rather than 2081 "make zImage" or "make Image". The final kernel binary to put in 2082 ROM memory will be arch/arm/boot/xipImage. 2083 2084 If unsure, say N. 2085 2086config XIP_PHYS_ADDR 2087 hex "XIP Kernel Physical Location" 2088 depends on XIP_KERNEL 2089 default "0x00080000" 2090 help 2091 This is the physical address in your flash memory the kernel will 2092 be linked for and stored to. This address is dependent on your 2093 own flash usage. 2094 2095config KEXEC 2096 bool "Kexec system call (EXPERIMENTAL)" 2097 depends on (!SMP || PM_SLEEP_SMP) 2098 help 2099 kexec is a system call that implements the ability to shutdown your 2100 current kernel, and to start another kernel. It is like a reboot 2101 but it is independent of the system firmware. And like a reboot 2102 you can start any kernel with it, not just Linux. 2103 2104 It is an ongoing process to be certain the hardware in a machine 2105 is properly shutdown, so do not be surprised if this code does not 2106 initially work for you. 2107 2108config ATAGS_PROC 2109 bool "Export atags in procfs" 2110 depends on ATAGS && KEXEC 2111 default y 2112 help 2113 Should the atags used to boot the kernel be exported in an "atags" 2114 file in procfs. Useful with kexec. 2115 2116config CRASH_DUMP 2117 bool "Build kdump crash kernel (EXPERIMENTAL)" 2118 help 2119 Generate crash dump after being started by kexec. This should 2120 be normally only set in special crash dump kernels which are 2121 loaded in the main kernel with kexec-tools into a specially 2122 reserved region and then later executed after a crash by 2123 kdump/kexec. The crash dump kernel must be compiled to a 2124 memory address not used by the main kernel 2125 2126 For more details see Documentation/kdump/kdump.txt 2127 2128config AUTO_ZRELADDR 2129 bool "Auto calculation of the decompressed kernel image address" 2130 depends on !ZBOOT_ROM 2131 help 2132 ZRELADDR is the physical address where the decompressed kernel 2133 image will be placed. If AUTO_ZRELADDR is selected, the address 2134 will be determined at run-time by masking the current IP with 2135 0xf8000000. This assumes the zImage being placed in the first 128MB 2136 from start of memory. 2137 2138endmenu 2139 2140menu "CPU Power Management" 2141 2142if ARCH_HAS_CPUFREQ 2143source "drivers/cpufreq/Kconfig" 2144endif 2145 2146source "drivers/cpuidle/Kconfig" 2147 2148endmenu 2149 2150menu "Floating point emulation" 2151 2152comment "At least one emulation must be selected" 2153 2154config FPE_NWFPE 2155 bool "NWFPE math emulation" 2156 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 2157 ---help--- 2158 Say Y to include the NWFPE floating point emulator in the kernel. 2159 This is necessary to run most binaries. Linux does not currently 2160 support floating point hardware so you need to say Y here even if 2161 your machine has an FPA or floating point co-processor podule. 2162 2163 You may say N here if you are going to load the Acorn FPEmulator 2164 early in the bootup. 2165 2166config FPE_NWFPE_XP 2167 bool "Support extended precision" 2168 depends on FPE_NWFPE 2169 help 2170 Say Y to include 80-bit support in the kernel floating-point 2171 emulator. Otherwise, only 32 and 64-bit support is compiled in. 2172 Note that gcc does not generate 80-bit operations by default, 2173 so in most cases this option only enlarges the size of the 2174 floating point emulator without any good reason. 2175 2176 You almost surely want to say N here. 2177 2178config FPE_FASTFPE 2179 bool "FastFPE math emulation (EXPERIMENTAL)" 2180 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 2181 ---help--- 2182 Say Y here to include the FAST floating point emulator in the kernel. 2183 This is an experimental much faster emulator which now also has full 2184 precision for the mantissa. It does not support any exceptions. 2185 It is very simple, and approximately 3-6 times faster than NWFPE. 2186 2187 It should be sufficient for most programs. It may be not suitable 2188 for scientific calculations, but you have to check this for yourself. 2189 If you do not feel you need a faster FP emulation you should better 2190 choose NWFPE. 2191 2192config VFP 2193 bool "VFP-format floating point maths" 2194 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 2195 help 2196 Say Y to include VFP support code in the kernel. This is needed 2197 if your hardware includes a VFP unit. 2198 2199 Please see <file:Documentation/arm/VFP/release-notes.txt> for 2200 release notes and additional status information. 2201 2202 Say N if your target does not have VFP hardware. 2203 2204config VFPv3 2205 bool 2206 depends on VFP 2207 default y if CPU_V7 2208 2209config NEON 2210 bool "Advanced SIMD (NEON) Extension support" 2211 depends on VFPv3 && CPU_V7 2212 help 2213 Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2214 Extension. 2215 2216config KERNEL_MODE_NEON 2217 bool "Support for NEON in kernel mode" 2218 default n 2219 depends on NEON 2220 help 2221 Say Y to include support for NEON in kernel mode. 2222 2223endmenu 2224 2225menu "Userspace binary formats" 2226 2227source "fs/Kconfig.binfmt" 2228 2229config ARTHUR 2230 tristate "RISC OS personality" 2231 depends on !AEABI 2232 help 2233 Say Y here to include the kernel code necessary if you want to run 2234 Acorn RISC OS/Arthur binaries under Linux. This code is still very 2235 experimental; if this sounds frightening, say N and sleep in peace. 2236 You can also say M here to compile this support as a module (which 2237 will be called arthur). 2238 2239endmenu 2240 2241menu "Power management options" 2242 2243source "kernel/power/Kconfig" 2244 2245config ARCH_SUSPEND_POSSIBLE 2246 depends on !ARCH_S5PC100 2247 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2248 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2249 def_bool y 2250 2251config ARM_CPU_SUSPEND 2252 def_bool PM_SLEEP 2253 2254endmenu 2255 2256source "net/Kconfig" 2257 2258source "drivers/Kconfig" 2259 2260source "fs/Kconfig" 2261 2262source "arch/arm/Kconfig.debug" 2263 2264source "security/Kconfig" 2265 2266source "crypto/Kconfig" 2267 2268source "lib/Kconfig" 2269 2270source "arch/arm/kvm/Kconfig" 2271