xref: /openbmc/linux/arch/arm/Kconfig (revision 32c6c01b)
1config ARM
2	bool
3	default y
4	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7	select ARCH_HAVE_CUSTOM_GPIO_H
8	select ARCH_MIGHT_HAVE_PC_PARPORT
9	select ARCH_USE_BUILTIN_BSWAP
10	select ARCH_USE_CMPXCHG_LOCKREF
11	select ARCH_WANT_IPC_PARSE_VERSION
12	select BUILDTIME_EXTABLE_SORT if MMU
13	select CLONE_BACKWARDS
14	select CPU_PM if (SUSPEND || CPU_IDLE)
15	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
16	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
17	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
18	select GENERIC_IDLE_POLL_SETUP
19	select GENERIC_IRQ_PROBE
20	select GENERIC_IRQ_SHOW
21	select GENERIC_PCI_IOMAP
22	select GENERIC_SCHED_CLOCK
23	select GENERIC_SMP_IDLE_THREAD
24	select GENERIC_STRNCPY_FROM_USER
25	select GENERIC_STRNLEN_USER
26	select HARDIRQS_SW_RESEND
27	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
28	select HAVE_ARCH_KGDB
29	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
30	select HAVE_ARCH_TRACEHOOK
31	select HAVE_BPF_JIT
32	select HAVE_CONTEXT_TRACKING
33	select HAVE_C_RECORDMCOUNT
34	select HAVE_CC_STACKPROTECTOR
35	select HAVE_DEBUG_KMEMLEAK
36	select HAVE_DMA_API_DEBUG
37	select HAVE_DMA_ATTRS
38	select HAVE_DMA_CONTIGUOUS if MMU
39	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
40	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
41	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
42	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
43	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
44	select HAVE_GENERIC_DMA_COHERENT
45	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
46	select HAVE_IDE if PCI || ISA || PCMCIA
47	select HAVE_IRQ_TIME_ACCOUNTING
48	select HAVE_KERNEL_GZIP
49	select HAVE_KERNEL_LZ4
50	select HAVE_KERNEL_LZMA
51	select HAVE_KERNEL_LZO
52	select HAVE_KERNEL_XZ
53	select HAVE_KPROBES if !XIP_KERNEL
54	select HAVE_KRETPROBES if (HAVE_KPROBES)
55	select HAVE_MEMBLOCK
56	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
57	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
58	select HAVE_PERF_EVENTS
59	select HAVE_PERF_REGS
60	select HAVE_PERF_USER_STACK_DUMP
61	select HAVE_REGS_AND_STACK_ACCESS_API
62	select HAVE_SYSCALL_TRACEPOINTS
63	select HAVE_UID16
64	select HAVE_VIRT_CPU_ACCOUNTING_GEN
65	select IRQ_FORCED_THREADING
66	select KTIME_SCALAR
67	select MODULES_USE_ELF_REL
68	select NO_BOOTMEM
69	select OLD_SIGACTION
70	select OLD_SIGSUSPEND3
71	select PERF_USE_VMALLOC
72	select RTC_LIB
73	select SYS_SUPPORTS_APM_EMULATION
74	# Above selects are sorted alphabetically; please add new ones
75	# according to that.  Thanks.
76	help
77	  The ARM series is a line of low-power-consumption RISC chip designs
78	  licensed by ARM Ltd and targeted at embedded applications and
79	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
80	  manufactured, but legacy ARM-based PC hardware remains popular in
81	  Europe.  There is an ARM Linux project with a web page at
82	  <http://www.arm.linux.org.uk/>.
83
84config ARM_HAS_SG_CHAIN
85	bool
86
87config NEED_SG_DMA_LENGTH
88	bool
89
90config ARM_DMA_USE_IOMMU
91	bool
92	select ARM_HAS_SG_CHAIN
93	select NEED_SG_DMA_LENGTH
94
95if ARM_DMA_USE_IOMMU
96
97config ARM_DMA_IOMMU_ALIGNMENT
98	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
99	range 4 9
100	default 8
101	help
102	  DMA mapping framework by default aligns all buffers to the smallest
103	  PAGE_SIZE order which is greater than or equal to the requested buffer
104	  size. This works well for buffers up to a few hundreds kilobytes, but
105	  for larger buffers it just a waste of address space. Drivers which has
106	  relatively small addressing window (like 64Mib) might run out of
107	  virtual space with just a few allocations.
108
109	  With this parameter you can specify the maximum PAGE_SIZE order for
110	  DMA IOMMU buffers. Larger buffers will be aligned only to this
111	  specified order. The order is expressed as a power of two multiplied
112	  by the PAGE_SIZE.
113
114endif
115
116config HAVE_PWM
117	bool
118
119config MIGHT_HAVE_PCI
120	bool
121
122config SYS_SUPPORTS_APM_EMULATION
123	bool
124
125config HAVE_TCM
126	bool
127	select GENERIC_ALLOCATOR
128
129config HAVE_PROC_CPU
130	bool
131
132config NO_IOPORT
133	bool
134
135config EISA
136	bool
137	---help---
138	  The Extended Industry Standard Architecture (EISA) bus was
139	  developed as an open alternative to the IBM MicroChannel bus.
140
141	  The EISA bus provided some of the features of the IBM MicroChannel
142	  bus while maintaining backward compatibility with cards made for
143	  the older ISA bus.  The EISA bus saw limited use between 1988 and
144	  1995 when it was made obsolete by the PCI bus.
145
146	  Say Y here if you are building a kernel for an EISA-based machine.
147
148	  Otherwise, say N.
149
150config SBUS
151	bool
152
153config STACKTRACE_SUPPORT
154	bool
155	default y
156
157config HAVE_LATENCYTOP_SUPPORT
158	bool
159	depends on !SMP
160	default y
161
162config LOCKDEP_SUPPORT
163	bool
164	default y
165
166config TRACE_IRQFLAGS_SUPPORT
167	bool
168	default y
169
170config RWSEM_GENERIC_SPINLOCK
171	bool
172	default y
173
174config RWSEM_XCHGADD_ALGORITHM
175	bool
176
177config ARCH_HAS_ILOG2_U32
178	bool
179
180config ARCH_HAS_ILOG2_U64
181	bool
182
183config ARCH_HAS_CPUFREQ
184	bool
185	help
186	  Internal node to signify that the ARCH has CPUFREQ support
187	  and that the relevant menu configurations are displayed for
188	  it.
189
190config ARCH_HAS_BANDGAP
191	bool
192
193config GENERIC_HWEIGHT
194	bool
195	default y
196
197config GENERIC_CALIBRATE_DELAY
198	bool
199	default y
200
201config ARCH_MAY_HAVE_PC_FDC
202	bool
203
204config ZONE_DMA
205	bool
206
207config NEED_DMA_MAP_STATE
208       def_bool y
209
210config ARCH_HAS_DMA_SET_COHERENT_MASK
211	bool
212
213config GENERIC_ISA_DMA
214	bool
215
216config FIQ
217	bool
218
219config NEED_RET_TO_USER
220	bool
221
222config ARCH_MTD_XIP
223	bool
224
225config VECTORS_BASE
226	hex
227	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
228	default DRAM_BASE if REMAP_VECTORS_TO_RAM
229	default 0x00000000
230	help
231	  The base address of exception vectors.  This must be two pages
232	  in size.
233
234config ARM_PATCH_PHYS_VIRT
235	bool "Patch physical to virtual translations at runtime" if EMBEDDED
236	default y
237	depends on !XIP_KERNEL && MMU
238	depends on !ARCH_REALVIEW || !SPARSEMEM
239	help
240	  Patch phys-to-virt and virt-to-phys translation functions at
241	  boot and module load time according to the position of the
242	  kernel in system memory.
243
244	  This can only be used with non-XIP MMU kernels where the base
245	  of physical memory is at a 16MB boundary.
246
247	  Only disable this option if you know that you do not require
248	  this feature (eg, building a kernel for a single machine) and
249	  you need to shrink the kernel to the minimal size.
250
251config NEED_MACH_GPIO_H
252	bool
253	help
254	  Select this when mach/gpio.h is required to provide special
255	  definitions for this platform. The need for mach/gpio.h should
256	  be avoided when possible.
257
258config NEED_MACH_IO_H
259	bool
260	help
261	  Select this when mach/io.h is required to provide special
262	  definitions for this platform.  The need for mach/io.h should
263	  be avoided when possible.
264
265config NEED_MACH_MEMORY_H
266	bool
267	help
268	  Select this when mach/memory.h is required to provide special
269	  definitions for this platform.  The need for mach/memory.h should
270	  be avoided when possible.
271
272config PHYS_OFFSET
273	hex "Physical address of main memory" if MMU
274	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
275	default DRAM_BASE if !MMU
276	help
277	  Please provide the physical address corresponding to the
278	  location of main memory in your system.
279
280config GENERIC_BUG
281	def_bool y
282	depends on BUG
283
284source "init/Kconfig"
285
286source "kernel/Kconfig.freezer"
287
288menu "System Type"
289
290config MMU
291	bool "MMU-based Paged Memory Management Support"
292	default y
293	help
294	  Select if you want MMU-based virtualised addressing space
295	  support by paged memory management. If unsure, say 'Y'.
296
297#
298# The "ARM system type" choice list is ordered alphabetically by option
299# text.  Please add new entries in the option alphabetic order.
300#
301choice
302	prompt "ARM system type"
303	default ARCH_VERSATILE if !MMU
304	default ARCH_MULTIPLATFORM if MMU
305
306config ARCH_MULTIPLATFORM
307	bool "Allow multiple platforms to be selected"
308	depends on MMU
309	select ARCH_WANT_OPTIONAL_GPIOLIB
310	select ARM_PATCH_PHYS_VIRT
311	select AUTO_ZRELADDR
312	select COMMON_CLK
313	select GENERIC_CLOCKEVENTS
314	select MULTI_IRQ_HANDLER
315	select SPARSE_IRQ
316	select USE_OF
317
318config ARCH_INTEGRATOR
319	bool "ARM Ltd. Integrator family"
320	select ARCH_HAS_CPUFREQ
321	select ARM_AMBA
322	select ARM_PATCH_PHYS_VIRT
323	select AUTO_ZRELADDR
324	select COMMON_CLK
325	select COMMON_CLK_VERSATILE
326	select GENERIC_CLOCKEVENTS
327	select HAVE_TCM
328	select ICST
329	select MULTI_IRQ_HANDLER
330	select NEED_MACH_MEMORY_H
331	select PLAT_VERSATILE
332	select SPARSE_IRQ
333	select USE_OF
334	select VERSATILE_FPGA_IRQ
335	help
336	  Support for ARM's Integrator platform.
337
338config ARCH_REALVIEW
339	bool "ARM Ltd. RealView family"
340	select ARCH_WANT_OPTIONAL_GPIOLIB
341	select ARM_AMBA
342	select ARM_TIMER_SP804
343	select COMMON_CLK
344	select COMMON_CLK_VERSATILE
345	select GENERIC_CLOCKEVENTS
346	select GPIO_PL061 if GPIOLIB
347	select ICST
348	select NEED_MACH_MEMORY_H
349	select PLAT_VERSATILE
350	select PLAT_VERSATILE_CLCD
351	help
352	  This enables support for ARM Ltd RealView boards.
353
354config ARCH_VERSATILE
355	bool "ARM Ltd. Versatile family"
356	select ARCH_WANT_OPTIONAL_GPIOLIB
357	select ARM_AMBA
358	select ARM_TIMER_SP804
359	select ARM_VIC
360	select CLKDEV_LOOKUP
361	select GENERIC_CLOCKEVENTS
362	select HAVE_MACH_CLKDEV
363	select ICST
364	select PLAT_VERSATILE
365	select PLAT_VERSATILE_CLCD
366	select PLAT_VERSATILE_CLOCK
367	select VERSATILE_FPGA_IRQ
368	help
369	  This enables support for ARM Ltd Versatile board.
370
371config ARCH_AT91
372	bool "Atmel AT91"
373	select ARCH_REQUIRE_GPIOLIB
374	select CLKDEV_LOOKUP
375	select IRQ_DOMAIN
376	select NEED_MACH_GPIO_H
377	select NEED_MACH_IO_H if PCCARD
378	select PINCTRL
379	select PINCTRL_AT91 if USE_OF
380	help
381	  This enables support for systems based on Atmel
382	  AT91RM9200 and AT91SAM9* processors.
383
384config ARCH_CLPS711X
385	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
386	select ARCH_REQUIRE_GPIOLIB
387	select AUTO_ZRELADDR
388	select CLKSRC_MMIO
389	select COMMON_CLK
390	select CPU_ARM720T
391	select GENERIC_CLOCKEVENTS
392	select MFD_SYSCON
393	select MULTI_IRQ_HANDLER
394	select SPARSE_IRQ
395	help
396	  Support for Cirrus Logic 711x/721x/731x based boards.
397
398config ARCH_GEMINI
399	bool "Cortina Systems Gemini"
400	select ARCH_REQUIRE_GPIOLIB
401	select CLKSRC_MMIO
402	select CPU_FA526
403	select GENERIC_CLOCKEVENTS
404	help
405	  Support for the Cortina Systems Gemini family SoCs
406
407config ARCH_EBSA110
408	bool "EBSA-110"
409	select ARCH_USES_GETTIMEOFFSET
410	select CPU_SA110
411	select ISA
412	select NEED_MACH_IO_H
413	select NEED_MACH_MEMORY_H
414	select NO_IOPORT
415	help
416	  This is an evaluation board for the StrongARM processor available
417	  from Digital. It has limited hardware on-board, including an
418	  Ethernet interface, two PCMCIA sockets, two serial ports and a
419	  parallel port.
420
421config ARCH_EFM32
422	bool "Energy Micro efm32"
423	depends on !MMU
424	select ARCH_REQUIRE_GPIOLIB
425	select ARM_NVIC
426	select CLKSRC_OF
427	select COMMON_CLK
428	select CPU_V7M
429	select GENERIC_CLOCKEVENTS
430	select NO_DMA
431	select NO_IOPORT
432	select SPARSE_IRQ
433	select USE_OF
434	help
435	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
436	  processors.
437
438config ARCH_EP93XX
439	bool "EP93xx-based"
440	select ARCH_HAS_HOLES_MEMORYMODEL
441	select ARCH_REQUIRE_GPIOLIB
442	select ARCH_USES_GETTIMEOFFSET
443	select ARM_AMBA
444	select ARM_VIC
445	select CLKDEV_LOOKUP
446	select CPU_ARM920T
447	select NEED_MACH_MEMORY_H
448	help
449	  This enables support for the Cirrus EP93xx series of CPUs.
450
451config ARCH_FOOTBRIDGE
452	bool "FootBridge"
453	select CPU_SA110
454	select FOOTBRIDGE
455	select GENERIC_CLOCKEVENTS
456	select HAVE_IDE
457	select NEED_MACH_IO_H if !MMU
458	select NEED_MACH_MEMORY_H
459	help
460	  Support for systems based on the DC21285 companion chip
461	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
462
463config ARCH_NETX
464	bool "Hilscher NetX based"
465	select ARM_VIC
466	select CLKSRC_MMIO
467	select CPU_ARM926T
468	select GENERIC_CLOCKEVENTS
469	help
470	  This enables support for systems based on the Hilscher NetX Soc
471
472config ARCH_IOP13XX
473	bool "IOP13xx-based"
474	depends on MMU
475	select CPU_XSC3
476	select NEED_MACH_MEMORY_H
477	select NEED_RET_TO_USER
478	select PCI
479	select PLAT_IOP
480	select VMSPLIT_1G
481	help
482	  Support for Intel's IOP13XX (XScale) family of processors.
483
484config ARCH_IOP32X
485	bool "IOP32x-based"
486	depends on MMU
487	select ARCH_REQUIRE_GPIOLIB
488	select CPU_XSCALE
489	select GPIO_IOP
490	select NEED_RET_TO_USER
491	select PCI
492	select PLAT_IOP
493	help
494	  Support for Intel's 80219 and IOP32X (XScale) family of
495	  processors.
496
497config ARCH_IOP33X
498	bool "IOP33x-based"
499	depends on MMU
500	select ARCH_REQUIRE_GPIOLIB
501	select CPU_XSCALE
502	select GPIO_IOP
503	select NEED_RET_TO_USER
504	select PCI
505	select PLAT_IOP
506	help
507	  Support for Intel's IOP33X (XScale) family of processors.
508
509config ARCH_IXP4XX
510	bool "IXP4xx-based"
511	depends on MMU
512	select ARCH_HAS_DMA_SET_COHERENT_MASK
513	select ARCH_SUPPORTS_BIG_ENDIAN
514	select ARCH_REQUIRE_GPIOLIB
515	select CLKSRC_MMIO
516	select CPU_XSCALE
517	select DMABOUNCE if PCI
518	select GENERIC_CLOCKEVENTS
519	select MIGHT_HAVE_PCI
520	select NEED_MACH_IO_H
521	select USB_EHCI_BIG_ENDIAN_DESC
522	select USB_EHCI_BIG_ENDIAN_MMIO
523	help
524	  Support for Intel's IXP4XX (XScale) family of processors.
525
526config ARCH_DOVE
527	bool "Marvell Dove"
528	select ARCH_REQUIRE_GPIOLIB
529	select CPU_PJ4
530	select GENERIC_CLOCKEVENTS
531	select MIGHT_HAVE_PCI
532	select MVEBU_MBUS
533	select PINCTRL
534	select PINCTRL_DOVE
535	select PLAT_ORION_LEGACY
536	select USB_ARCH_HAS_EHCI
537	help
538	  Support for the Marvell Dove SoC 88AP510
539
540config ARCH_KIRKWOOD
541	bool "Marvell Kirkwood"
542	select ARCH_HAS_CPUFREQ
543	select ARCH_REQUIRE_GPIOLIB
544	select CPU_FEROCEON
545	select GENERIC_CLOCKEVENTS
546	select MVEBU_MBUS
547	select PCI
548	select PCI_QUIRKS
549	select PINCTRL
550	select PINCTRL_KIRKWOOD
551	select PLAT_ORION_LEGACY
552	help
553	  Support for the following Marvell Kirkwood series SoCs:
554	  88F6180, 88F6192 and 88F6281.
555
556config ARCH_MV78XX0
557	bool "Marvell MV78xx0"
558	select ARCH_REQUIRE_GPIOLIB
559	select CPU_FEROCEON
560	select GENERIC_CLOCKEVENTS
561	select MVEBU_MBUS
562	select PCI
563	select PLAT_ORION_LEGACY
564	help
565	  Support for the following Marvell MV78xx0 series SoCs:
566	  MV781x0, MV782x0.
567
568config ARCH_ORION5X
569	bool "Marvell Orion"
570	depends on MMU
571	select ARCH_REQUIRE_GPIOLIB
572	select CPU_FEROCEON
573	select GENERIC_CLOCKEVENTS
574	select MVEBU_MBUS
575	select PCI
576	select PLAT_ORION_LEGACY
577	help
578	  Support for the following Marvell Orion 5x series SoCs:
579	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
580	  Orion-2 (5281), Orion-1-90 (6183).
581
582config ARCH_MMP
583	bool "Marvell PXA168/910/MMP2"
584	depends on MMU
585	select ARCH_REQUIRE_GPIOLIB
586	select CLKDEV_LOOKUP
587	select GENERIC_ALLOCATOR
588	select GENERIC_CLOCKEVENTS
589	select GPIO_PXA
590	select IRQ_DOMAIN
591	select MULTI_IRQ_HANDLER
592	select PINCTRL
593	select PLAT_PXA
594	select SPARSE_IRQ
595	help
596	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
597
598config ARCH_KS8695
599	bool "Micrel/Kendin KS8695"
600	select ARCH_REQUIRE_GPIOLIB
601	select CLKSRC_MMIO
602	select CPU_ARM922T
603	select GENERIC_CLOCKEVENTS
604	select NEED_MACH_MEMORY_H
605	help
606	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
607	  System-on-Chip devices.
608
609config ARCH_W90X900
610	bool "Nuvoton W90X900 CPU"
611	select ARCH_REQUIRE_GPIOLIB
612	select CLKDEV_LOOKUP
613	select CLKSRC_MMIO
614	select CPU_ARM926T
615	select GENERIC_CLOCKEVENTS
616	help
617	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
618	  At present, the w90x900 has been renamed nuc900, regarding
619	  the ARM series product line, you can login the following
620	  link address to know more.
621
622	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
623		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
624
625config ARCH_LPC32XX
626	bool "NXP LPC32XX"
627	select ARCH_REQUIRE_GPIOLIB
628	select ARM_AMBA
629	select CLKDEV_LOOKUP
630	select CLKSRC_MMIO
631	select CPU_ARM926T
632	select GENERIC_CLOCKEVENTS
633	select HAVE_IDE
634	select HAVE_PWM
635	select USB_ARCH_HAS_OHCI
636	select USE_OF
637	help
638	  Support for the NXP LPC32XX family of processors
639
640config ARCH_PXA
641	bool "PXA2xx/PXA3xx-based"
642	depends on MMU
643	select ARCH_HAS_CPUFREQ
644	select ARCH_MTD_XIP
645	select ARCH_REQUIRE_GPIOLIB
646	select ARM_CPU_SUSPEND if PM
647	select AUTO_ZRELADDR
648	select CLKDEV_LOOKUP
649	select CLKSRC_MMIO
650	select GENERIC_CLOCKEVENTS
651	select GPIO_PXA
652	select HAVE_IDE
653	select MULTI_IRQ_HANDLER
654	select PLAT_PXA
655	select SPARSE_IRQ
656	help
657	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
658
659config ARCH_MSM
660	bool "Qualcomm MSM (non-multiplatform)"
661	select ARCH_REQUIRE_GPIOLIB
662	select COMMON_CLK
663	select GENERIC_CLOCKEVENTS
664	help
665	  Support for Qualcomm MSM/QSD based systems.  This runs on the
666	  apps processor of the MSM/QSD and depends on a shared memory
667	  interface to the modem processor which runs the baseband
668	  stack and controls some vital subsystems
669	  (clock and power control, etc).
670
671config ARCH_SHMOBILE_LEGACY
672	bool "Renesas ARM SoCs (non-multiplatform)"
673	select ARCH_SHMOBILE
674	select ARM_PATCH_PHYS_VIRT
675	select CLKDEV_LOOKUP
676	select GENERIC_CLOCKEVENTS
677	select HAVE_ARM_SCU if SMP
678	select HAVE_ARM_TWD if SMP
679	select HAVE_MACH_CLKDEV
680	select HAVE_SMP
681	select MIGHT_HAVE_CACHE_L2X0
682	select MULTI_IRQ_HANDLER
683	select NO_IOPORT
684	select PINCTRL
685	select PM_GENERIC_DOMAINS if PM
686	select SPARSE_IRQ
687	help
688	  Support for Renesas ARM SoC platforms using a non-multiplatform
689	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
690	  and RZ families.
691
692config ARCH_RPC
693	bool "RiscPC"
694	select ARCH_ACORN
695	select ARCH_MAY_HAVE_PC_FDC
696	select ARCH_SPARSEMEM_ENABLE
697	select ARCH_USES_GETTIMEOFFSET
698	select FIQ
699	select HAVE_IDE
700	select HAVE_PATA_PLATFORM
701	select ISA_DMA_API
702	select NEED_MACH_IO_H
703	select NEED_MACH_MEMORY_H
704	select NO_IOPORT
705	select VIRT_TO_BUS
706	help
707	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
708	  CD-ROM interface, serial and parallel port, and the floppy drive.
709
710config ARCH_SA1100
711	bool "SA1100-based"
712	select ARCH_HAS_CPUFREQ
713	select ARCH_MTD_XIP
714	select ARCH_REQUIRE_GPIOLIB
715	select ARCH_SPARSEMEM_ENABLE
716	select CLKDEV_LOOKUP
717	select CLKSRC_MMIO
718	select CPU_FREQ
719	select CPU_SA1100
720	select GENERIC_CLOCKEVENTS
721	select HAVE_IDE
722	select ISA
723	select NEED_MACH_MEMORY_H
724	select SPARSE_IRQ
725	help
726	  Support for StrongARM 11x0 based boards.
727
728config ARCH_S3C24XX
729	bool "Samsung S3C24XX SoCs"
730	select ARCH_HAS_CPUFREQ
731	select ARCH_REQUIRE_GPIOLIB
732	select CLKDEV_LOOKUP
733	select CLKSRC_SAMSUNG_PWM
734	select GENERIC_CLOCKEVENTS
735	select GPIO_SAMSUNG
736	select HAVE_S3C2410_I2C if I2C
737	select HAVE_S3C2410_WATCHDOG if WATCHDOG
738	select HAVE_S3C_RTC if RTC_CLASS
739	select MULTI_IRQ_HANDLER
740	select NEED_MACH_IO_H
741	select SAMSUNG_ATAGS
742	help
743	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
744	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
745	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
746	  Samsung SMDK2410 development board (and derivatives).
747
748config ARCH_S3C64XX
749	bool "Samsung S3C64XX"
750	select ARCH_HAS_CPUFREQ
751	select ARCH_REQUIRE_GPIOLIB
752	select ARM_AMBA
753	select ARM_VIC
754	select CLKDEV_LOOKUP
755	select CLKSRC_SAMSUNG_PWM
756	select COMMON_CLK
757	select CPU_V6K
758	select GENERIC_CLOCKEVENTS
759	select GPIO_SAMSUNG
760	select HAVE_S3C2410_I2C if I2C
761	select HAVE_S3C2410_WATCHDOG if WATCHDOG
762	select HAVE_TCM
763	select NO_IOPORT
764	select PLAT_SAMSUNG
765	select PM_GENERIC_DOMAINS
766	select S3C_DEV_NAND
767	select S3C_GPIO_TRACK
768	select SAMSUNG_ATAGS
769	select SAMSUNG_WAKEMASK
770	select SAMSUNG_WDT_RESET
771	select USB_ARCH_HAS_OHCI
772	help
773	  Samsung S3C64XX series based systems
774
775config ARCH_S5P64X0
776	bool "Samsung S5P6440 S5P6450"
777	select CLKDEV_LOOKUP
778	select CLKSRC_SAMSUNG_PWM
779	select CPU_V6
780	select GENERIC_CLOCKEVENTS
781	select GPIO_SAMSUNG
782	select HAVE_S3C2410_I2C if I2C
783	select HAVE_S3C2410_WATCHDOG if WATCHDOG
784	select HAVE_S3C_RTC if RTC_CLASS
785	select NEED_MACH_GPIO_H
786	select SAMSUNG_ATAGS
787	select SAMSUNG_WDT_RESET
788	help
789	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
790	  SMDK6450.
791
792config ARCH_S5PC100
793	bool "Samsung S5PC100"
794	select ARCH_REQUIRE_GPIOLIB
795	select CLKDEV_LOOKUP
796	select CLKSRC_SAMSUNG_PWM
797	select CPU_V7
798	select GENERIC_CLOCKEVENTS
799	select GPIO_SAMSUNG
800	select HAVE_S3C2410_I2C if I2C
801	select HAVE_S3C2410_WATCHDOG if WATCHDOG
802	select HAVE_S3C_RTC if RTC_CLASS
803	select NEED_MACH_GPIO_H
804	select SAMSUNG_ATAGS
805	select SAMSUNG_WDT_RESET
806	help
807	  Samsung S5PC100 series based systems
808
809config ARCH_S5PV210
810	bool "Samsung S5PV210/S5PC110"
811	select ARCH_HAS_CPUFREQ
812	select ARCH_HAS_HOLES_MEMORYMODEL
813	select ARCH_SPARSEMEM_ENABLE
814	select CLKDEV_LOOKUP
815	select CLKSRC_SAMSUNG_PWM
816	select CPU_V7
817	select GENERIC_CLOCKEVENTS
818	select GPIO_SAMSUNG
819	select HAVE_S3C2410_I2C if I2C
820	select HAVE_S3C2410_WATCHDOG if WATCHDOG
821	select HAVE_S3C_RTC if RTC_CLASS
822	select NEED_MACH_GPIO_H
823	select NEED_MACH_MEMORY_H
824	select SAMSUNG_ATAGS
825	help
826	  Samsung S5PV210/S5PC110 series based systems
827
828config ARCH_EXYNOS
829	bool "Samsung EXYNOS"
830	select ARCH_HAS_CPUFREQ
831	select ARCH_HAS_HOLES_MEMORYMODEL
832	select ARCH_REQUIRE_GPIOLIB
833	select ARCH_SPARSEMEM_ENABLE
834	select ARM_GIC
835	select COMMON_CLK
836	select CPU_V7
837	select GENERIC_CLOCKEVENTS
838	select HAVE_S3C2410_I2C if I2C
839	select HAVE_S3C2410_WATCHDOG if WATCHDOG
840	select HAVE_S3C_RTC if RTC_CLASS
841	select NEED_MACH_MEMORY_H
842	select SPARSE_IRQ
843	select USE_OF
844	help
845	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
846
847config ARCH_DAVINCI
848	bool "TI DaVinci"
849	select ARCH_HAS_HOLES_MEMORYMODEL
850	select ARCH_REQUIRE_GPIOLIB
851	select CLKDEV_LOOKUP
852	select GENERIC_ALLOCATOR
853	select GENERIC_CLOCKEVENTS
854	select GENERIC_IRQ_CHIP
855	select HAVE_IDE
856	select TI_PRIV_EDMA
857	select USE_OF
858	select ZONE_DMA
859	help
860	  Support for TI's DaVinci platform.
861
862config ARCH_OMAP1
863	bool "TI OMAP1"
864	depends on MMU
865	select ARCH_HAS_CPUFREQ
866	select ARCH_HAS_HOLES_MEMORYMODEL
867	select ARCH_OMAP
868	select ARCH_REQUIRE_GPIOLIB
869	select CLKDEV_LOOKUP
870	select CLKSRC_MMIO
871	select GENERIC_CLOCKEVENTS
872	select GENERIC_IRQ_CHIP
873	select HAVE_IDE
874	select IRQ_DOMAIN
875	select NEED_MACH_IO_H if PCCARD
876	select NEED_MACH_MEMORY_H
877	help
878	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
879
880endchoice
881
882menu "Multiple platform selection"
883	depends on ARCH_MULTIPLATFORM
884
885comment "CPU Core family selection"
886
887config ARCH_MULTI_V4T
888	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
889	depends on !ARCH_MULTI_V6_V7
890	select ARCH_MULTI_V4_V5
891	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
892		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
893		CPU_ARM925T || CPU_ARM940T)
894
895config ARCH_MULTI_V5
896	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
897	depends on !ARCH_MULTI_V6_V7
898	select ARCH_MULTI_V4_V5
899	select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
900		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
901		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
902
903config ARCH_MULTI_V4_V5
904	bool
905
906config ARCH_MULTI_V6
907	bool "ARMv6 based platforms (ARM11)"
908	select ARCH_MULTI_V6_V7
909	select CPU_V6K
910
911config ARCH_MULTI_V7
912	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
913	default y
914	select ARCH_MULTI_V6_V7
915	select CPU_V7
916	select HAVE_SMP
917
918config ARCH_MULTI_V6_V7
919	bool
920	select MIGHT_HAVE_CACHE_L2X0
921
922config ARCH_MULTI_CPU_AUTO
923	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
924	select ARCH_MULTI_V5
925
926endmenu
927
928config ARCH_VIRT
929	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
930	select ARM_AMBA
931	select ARM_GIC
932	select ARM_PSCI
933	select HAVE_ARM_ARCH_TIMER
934
935#
936# This is sorted alphabetically by mach-* pathname.  However, plat-*
937# Kconfigs may be included either alphabetically (according to the
938# plat- suffix) or along side the corresponding mach-* source.
939#
940source "arch/arm/mach-mvebu/Kconfig"
941
942source "arch/arm/mach-at91/Kconfig"
943
944source "arch/arm/mach-bcm/Kconfig"
945
946source "arch/arm/mach-bcm2835/Kconfig"
947
948source "arch/arm/mach-berlin/Kconfig"
949
950source "arch/arm/mach-clps711x/Kconfig"
951
952source "arch/arm/mach-cns3xxx/Kconfig"
953
954source "arch/arm/mach-davinci/Kconfig"
955
956source "arch/arm/mach-dove/Kconfig"
957
958source "arch/arm/mach-ep93xx/Kconfig"
959
960source "arch/arm/mach-footbridge/Kconfig"
961
962source "arch/arm/mach-gemini/Kconfig"
963
964source "arch/arm/mach-highbank/Kconfig"
965
966source "arch/arm/mach-hisi/Kconfig"
967
968source "arch/arm/mach-integrator/Kconfig"
969
970source "arch/arm/mach-iop32x/Kconfig"
971
972source "arch/arm/mach-iop33x/Kconfig"
973
974source "arch/arm/mach-iop13xx/Kconfig"
975
976source "arch/arm/mach-ixp4xx/Kconfig"
977
978source "arch/arm/mach-keystone/Kconfig"
979
980source "arch/arm/mach-kirkwood/Kconfig"
981
982source "arch/arm/mach-ks8695/Kconfig"
983
984source "arch/arm/mach-msm/Kconfig"
985
986source "arch/arm/mach-moxart/Kconfig"
987
988source "arch/arm/mach-mv78xx0/Kconfig"
989
990source "arch/arm/mach-imx/Kconfig"
991
992source "arch/arm/mach-mxs/Kconfig"
993
994source "arch/arm/mach-netx/Kconfig"
995
996source "arch/arm/mach-nomadik/Kconfig"
997
998source "arch/arm/mach-nspire/Kconfig"
999
1000source "arch/arm/plat-omap/Kconfig"
1001
1002source "arch/arm/mach-omap1/Kconfig"
1003
1004source "arch/arm/mach-omap2/Kconfig"
1005
1006source "arch/arm/mach-orion5x/Kconfig"
1007
1008source "arch/arm/mach-picoxcell/Kconfig"
1009
1010source "arch/arm/mach-pxa/Kconfig"
1011source "arch/arm/plat-pxa/Kconfig"
1012
1013source "arch/arm/mach-mmp/Kconfig"
1014
1015source "arch/arm/mach-qcom/Kconfig"
1016
1017source "arch/arm/mach-realview/Kconfig"
1018
1019source "arch/arm/mach-rockchip/Kconfig"
1020
1021source "arch/arm/mach-sa1100/Kconfig"
1022
1023source "arch/arm/plat-samsung/Kconfig"
1024
1025source "arch/arm/mach-socfpga/Kconfig"
1026
1027source "arch/arm/mach-spear/Kconfig"
1028
1029source "arch/arm/mach-sti/Kconfig"
1030
1031source "arch/arm/mach-s3c24xx/Kconfig"
1032
1033source "arch/arm/mach-s3c64xx/Kconfig"
1034
1035source "arch/arm/mach-s5p64x0/Kconfig"
1036
1037source "arch/arm/mach-s5pc100/Kconfig"
1038
1039source "arch/arm/mach-s5pv210/Kconfig"
1040
1041source "arch/arm/mach-exynos/Kconfig"
1042
1043source "arch/arm/mach-shmobile/Kconfig"
1044
1045source "arch/arm/mach-sunxi/Kconfig"
1046
1047source "arch/arm/mach-prima2/Kconfig"
1048
1049source "arch/arm/mach-tegra/Kconfig"
1050
1051source "arch/arm/mach-u300/Kconfig"
1052
1053source "arch/arm/mach-ux500/Kconfig"
1054
1055source "arch/arm/mach-versatile/Kconfig"
1056
1057source "arch/arm/mach-vexpress/Kconfig"
1058source "arch/arm/plat-versatile/Kconfig"
1059
1060source "arch/arm/mach-vt8500/Kconfig"
1061
1062source "arch/arm/mach-w90x900/Kconfig"
1063
1064source "arch/arm/mach-zynq/Kconfig"
1065
1066# Definitions to make life easier
1067config ARCH_ACORN
1068	bool
1069
1070config PLAT_IOP
1071	bool
1072	select GENERIC_CLOCKEVENTS
1073
1074config PLAT_ORION
1075	bool
1076	select CLKSRC_MMIO
1077	select COMMON_CLK
1078	select GENERIC_IRQ_CHIP
1079	select IRQ_DOMAIN
1080
1081config PLAT_ORION_LEGACY
1082	bool
1083	select PLAT_ORION
1084
1085config PLAT_PXA
1086	bool
1087
1088config PLAT_VERSATILE
1089	bool
1090
1091config ARM_TIMER_SP804
1092	bool
1093	select CLKSRC_MMIO
1094	select CLKSRC_OF if OF
1095
1096source "arch/arm/firmware/Kconfig"
1097
1098source arch/arm/mm/Kconfig
1099
1100config ARM_NR_BANKS
1101	int
1102	default 16 if ARCH_EP93XX
1103	default 8
1104
1105config IWMMXT
1106	bool "Enable iWMMXt support" if !CPU_PJ4
1107	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1108	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1109	help
1110	  Enable support for iWMMXt context switching at run time if
1111	  running on a CPU that supports it.
1112
1113config MULTI_IRQ_HANDLER
1114	bool
1115	help
1116	  Allow each machine to specify it's own IRQ handler at run time.
1117
1118if !MMU
1119source "arch/arm/Kconfig-nommu"
1120endif
1121
1122config PJ4B_ERRATA_4742
1123	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1124	depends on CPU_PJ4B && MACH_ARMADA_370
1125	default y
1126	help
1127	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
1128	  Event (WFE) IDLE states, a specific timing sensitivity exists between
1129	  the retiring WFI/WFE instructions and the newly issued subsequent
1130	  instructions.  This sensitivity can result in a CPU hang scenario.
1131	  Workaround:
1132	  The software must insert either a Data Synchronization Barrier (DSB)
1133	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1134	  instruction
1135
1136config ARM_ERRATA_326103
1137	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1138	depends on CPU_V6
1139	help
1140	  Executing a SWP instruction to read-only memory does not set bit 11
1141	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1142	  treat the access as a read, preventing a COW from occurring and
1143	  causing the faulting task to livelock.
1144
1145config ARM_ERRATA_411920
1146	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1147	depends on CPU_V6 || CPU_V6K
1148	help
1149	  Invalidation of the Instruction Cache operation can
1150	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1151	  It does not affect the MPCore. This option enables the ARM Ltd.
1152	  recommended workaround.
1153
1154config ARM_ERRATA_430973
1155	bool "ARM errata: Stale prediction on replaced interworking branch"
1156	depends on CPU_V7
1157	help
1158	  This option enables the workaround for the 430973 Cortex-A8
1159	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1160	  interworking branch is replaced with another code sequence at the
1161	  same virtual address, whether due to self-modifying code or virtual
1162	  to physical address re-mapping, Cortex-A8 does not recover from the
1163	  stale interworking branch prediction. This results in Cortex-A8
1164	  executing the new code sequence in the incorrect ARM or Thumb state.
1165	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1166	  and also flushes the branch target cache at every context switch.
1167	  Note that setting specific bits in the ACTLR register may not be
1168	  available in non-secure mode.
1169
1170config ARM_ERRATA_458693
1171	bool "ARM errata: Processor deadlock when a false hazard is created"
1172	depends on CPU_V7
1173	depends on !ARCH_MULTIPLATFORM
1174	help
1175	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1176	  erratum. For very specific sequences of memory operations, it is
1177	  possible for a hazard condition intended for a cache line to instead
1178	  be incorrectly associated with a different cache line. This false
1179	  hazard might then cause a processor deadlock. The workaround enables
1180	  the L1 caching of the NEON accesses and disables the PLD instruction
1181	  in the ACTLR register. Note that setting specific bits in the ACTLR
1182	  register may not be available in non-secure mode.
1183
1184config ARM_ERRATA_460075
1185	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1186	depends on CPU_V7
1187	depends on !ARCH_MULTIPLATFORM
1188	help
1189	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1190	  erratum. Any asynchronous access to the L2 cache may encounter a
1191	  situation in which recent store transactions to the L2 cache are lost
1192	  and overwritten with stale memory contents from external memory. The
1193	  workaround disables the write-allocate mode for the L2 cache via the
1194	  ACTLR register. Note that setting specific bits in the ACTLR register
1195	  may not be available in non-secure mode.
1196
1197config ARM_ERRATA_742230
1198	bool "ARM errata: DMB operation may be faulty"
1199	depends on CPU_V7 && SMP
1200	depends on !ARCH_MULTIPLATFORM
1201	help
1202	  This option enables the workaround for the 742230 Cortex-A9
1203	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1204	  between two write operations may not ensure the correct visibility
1205	  ordering of the two writes. This workaround sets a specific bit in
1206	  the diagnostic register of the Cortex-A9 which causes the DMB
1207	  instruction to behave as a DSB, ensuring the correct behaviour of
1208	  the two writes.
1209
1210config ARM_ERRATA_742231
1211	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1212	depends on CPU_V7 && SMP
1213	depends on !ARCH_MULTIPLATFORM
1214	help
1215	  This option enables the workaround for the 742231 Cortex-A9
1216	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1217	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1218	  accessing some data located in the same cache line, may get corrupted
1219	  data due to bad handling of the address hazard when the line gets
1220	  replaced from one of the CPUs at the same time as another CPU is
1221	  accessing it. This workaround sets specific bits in the diagnostic
1222	  register of the Cortex-A9 which reduces the linefill issuing
1223	  capabilities of the processor.
1224
1225config PL310_ERRATA_588369
1226	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1227	depends on CACHE_L2X0
1228	help
1229	   The PL310 L2 cache controller implements three types of Clean &
1230	   Invalidate maintenance operations: by Physical Address
1231	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1232	   They are architecturally defined to behave as the execution of a
1233	   clean operation followed immediately by an invalidate operation,
1234	   both performing to the same memory location. This functionality
1235	   is not correctly implemented in PL310 as clean lines are not
1236	   invalidated as a result of these operations.
1237
1238config ARM_ERRATA_643719
1239	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1240	depends on CPU_V7 && SMP
1241	help
1242	  This option enables the workaround for the 643719 Cortex-A9 (prior to
1243	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1244	  register returns zero when it should return one. The workaround
1245	  corrects this value, ensuring cache maintenance operations which use
1246	  it behave as intended and avoiding data corruption.
1247
1248config ARM_ERRATA_720789
1249	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1250	depends on CPU_V7
1251	help
1252	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1253	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1254	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1255	  As a consequence of this erratum, some TLB entries which should be
1256	  invalidated are not, resulting in an incoherency in the system page
1257	  tables. The workaround changes the TLB flushing routines to invalidate
1258	  entries regardless of the ASID.
1259
1260config PL310_ERRATA_727915
1261	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1262	depends on CACHE_L2X0
1263	help
1264	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1265	  operation (offset 0x7FC). This operation runs in background so that
1266	  PL310 can handle normal accesses while it is in progress. Under very
1267	  rare circumstances, due to this erratum, write data can be lost when
1268	  PL310 treats a cacheable write transaction during a Clean &
1269	  Invalidate by Way operation.
1270
1271config ARM_ERRATA_743622
1272	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1273	depends on CPU_V7
1274	depends on !ARCH_MULTIPLATFORM
1275	help
1276	  This option enables the workaround for the 743622 Cortex-A9
1277	  (r2p*) erratum. Under very rare conditions, a faulty
1278	  optimisation in the Cortex-A9 Store Buffer may lead to data
1279	  corruption. This workaround sets a specific bit in the diagnostic
1280	  register of the Cortex-A9 which disables the Store Buffer
1281	  optimisation, preventing the defect from occurring. This has no
1282	  visible impact on the overall performance or power consumption of the
1283	  processor.
1284
1285config ARM_ERRATA_751472
1286	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1287	depends on CPU_V7
1288	depends on !ARCH_MULTIPLATFORM
1289	help
1290	  This option enables the workaround for the 751472 Cortex-A9 (prior
1291	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1292	  completion of a following broadcasted operation if the second
1293	  operation is received by a CPU before the ICIALLUIS has completed,
1294	  potentially leading to corrupted entries in the cache or TLB.
1295
1296config PL310_ERRATA_753970
1297	bool "PL310 errata: cache sync operation may be faulty"
1298	depends on CACHE_PL310
1299	help
1300	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1301
1302	  Under some condition the effect of cache sync operation on
1303	  the store buffer still remains when the operation completes.
1304	  This means that the store buffer is always asked to drain and
1305	  this prevents it from merging any further writes. The workaround
1306	  is to replace the normal offset of cache sync operation (0x730)
1307	  by another offset targeting an unmapped PL310 register 0x740.
1308	  This has the same effect as the cache sync operation: store buffer
1309	  drain and waiting for all buffers empty.
1310
1311config ARM_ERRATA_754322
1312	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1313	depends on CPU_V7
1314	help
1315	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1316	  r3p*) erratum. A speculative memory access may cause a page table walk
1317	  which starts prior to an ASID switch but completes afterwards. This
1318	  can populate the micro-TLB with a stale entry which may be hit with
1319	  the new ASID. This workaround places two dsb instructions in the mm
1320	  switching code so that no page table walks can cross the ASID switch.
1321
1322config ARM_ERRATA_754327
1323	bool "ARM errata: no automatic Store Buffer drain"
1324	depends on CPU_V7 && SMP
1325	help
1326	  This option enables the workaround for the 754327 Cortex-A9 (prior to
1327	  r2p0) erratum. The Store Buffer does not have any automatic draining
1328	  mechanism and therefore a livelock may occur if an external agent
1329	  continuously polls a memory location waiting to observe an update.
1330	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
1331	  written polling loops from denying visibility of updates to memory.
1332
1333config ARM_ERRATA_364296
1334	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1335	depends on CPU_V6
1336	help
1337	  This options enables the workaround for the 364296 ARM1136
1338	  r0p2 erratum (possible cache data corruption with
1339	  hit-under-miss enabled). It sets the undocumented bit 31 in
1340	  the auxiliary control register and the FI bit in the control
1341	  register, thus disabling hit-under-miss without putting the
1342	  processor into full low interrupt latency mode. ARM11MPCore
1343	  is not affected.
1344
1345config ARM_ERRATA_764369
1346	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1347	depends on CPU_V7 && SMP
1348	help
1349	  This option enables the workaround for erratum 764369
1350	  affecting Cortex-A9 MPCore with two or more processors (all
1351	  current revisions). Under certain timing circumstances, a data
1352	  cache line maintenance operation by MVA targeting an Inner
1353	  Shareable memory region may fail to proceed up to either the
1354	  Point of Coherency or to the Point of Unification of the
1355	  system. This workaround adds a DSB instruction before the
1356	  relevant cache maintenance functions and sets a specific bit
1357	  in the diagnostic control register of the SCU.
1358
1359config PL310_ERRATA_769419
1360	bool "PL310 errata: no automatic Store Buffer drain"
1361	depends on CACHE_L2X0
1362	help
1363	  On revisions of the PL310 prior to r3p2, the Store Buffer does
1364	  not automatically drain. This can cause normal, non-cacheable
1365	  writes to be retained when the memory system is idle, leading
1366	  to suboptimal I/O performance for drivers using coherent DMA.
1367	  This option adds a write barrier to the cpu_idle loop so that,
1368	  on systems with an outer cache, the store buffer is drained
1369	  explicitly.
1370
1371config ARM_ERRATA_775420
1372       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1373       depends on CPU_V7
1374       help
1375	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1376	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1377	 operation aborts with MMU exception, it might cause the processor
1378	 to deadlock. This workaround puts DSB before executing ISB if
1379	 an abort may occur on cache maintenance.
1380
1381config ARM_ERRATA_798181
1382	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1383	depends on CPU_V7 && SMP
1384	help
1385	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1386	  adequately shooting down all use of the old entries. This
1387	  option enables the Linux kernel workaround for this erratum
1388	  which sends an IPI to the CPUs that are running the same ASID
1389	  as the one being invalidated.
1390
1391config ARM_ERRATA_773022
1392	bool "ARM errata: incorrect instructions may be executed from loop buffer"
1393	depends on CPU_V7
1394	help
1395	  This option enables the workaround for the 773022 Cortex-A15
1396	  (up to r0p4) erratum. In certain rare sequences of code, the
1397	  loop buffer may deliver incorrect instructions. This
1398	  workaround disables the loop buffer to avoid the erratum.
1399
1400endmenu
1401
1402source "arch/arm/common/Kconfig"
1403
1404menu "Bus support"
1405
1406config ARM_AMBA
1407	bool
1408
1409config ISA
1410	bool
1411	help
1412	  Find out whether you have ISA slots on your motherboard.  ISA is the
1413	  name of a bus system, i.e. the way the CPU talks to the other stuff
1414	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
1415	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
1416	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
1417
1418# Select ISA DMA controller support
1419config ISA_DMA
1420	bool
1421	select ISA_DMA_API
1422
1423# Select ISA DMA interface
1424config ISA_DMA_API
1425	bool
1426
1427config PCI
1428	bool "PCI support" if MIGHT_HAVE_PCI
1429	help
1430	  Find out whether you have a PCI motherboard. PCI is the name of a
1431	  bus system, i.e. the way the CPU talks to the other stuff inside
1432	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1433	  VESA. If you have PCI, say Y, otherwise N.
1434
1435config PCI_DOMAINS
1436	bool
1437	depends on PCI
1438
1439config PCI_NANOENGINE
1440	bool "BSE nanoEngine PCI support"
1441	depends on SA1100_NANOENGINE
1442	help
1443	  Enable PCI on the BSE nanoEngine board.
1444
1445config PCI_SYSCALL
1446	def_bool PCI
1447
1448config PCI_HOST_ITE8152
1449	bool
1450	depends on PCI && MACH_ARMCORE
1451	default y
1452	select DMABOUNCE
1453
1454source "drivers/pci/Kconfig"
1455source "drivers/pci/pcie/Kconfig"
1456
1457source "drivers/pcmcia/Kconfig"
1458
1459endmenu
1460
1461menu "Kernel Features"
1462
1463config HAVE_SMP
1464	bool
1465	help
1466	  This option should be selected by machines which have an SMP-
1467	  capable CPU.
1468
1469	  The only effect of this option is to make the SMP-related
1470	  options available to the user for configuration.
1471
1472config SMP
1473	bool "Symmetric Multi-Processing"
1474	depends on CPU_V6K || CPU_V7
1475	depends on GENERIC_CLOCKEVENTS
1476	depends on HAVE_SMP
1477	depends on MMU || ARM_MPU
1478	help
1479	  This enables support for systems with more than one CPU. If you have
1480	  a system with only one CPU, say N. If you have a system with more
1481	  than one CPU, say Y.
1482
1483	  If you say N here, the kernel will run on uni- and multiprocessor
1484	  machines, but will use only one CPU of a multiprocessor machine. If
1485	  you say Y here, the kernel will run on many, but not all,
1486	  uniprocessor machines. On a uniprocessor machine, the kernel
1487	  will run faster if you say N here.
1488
1489	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
1490	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1491	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1492
1493	  If you don't know what to do here, say N.
1494
1495config SMP_ON_UP
1496	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1497	depends on SMP && !XIP_KERNEL && MMU
1498	default y
1499	help
1500	  SMP kernels contain instructions which fail on non-SMP processors.
1501	  Enabling this option allows the kernel to modify itself to make
1502	  these instructions safe.  Disabling it allows about 1K of space
1503	  savings.
1504
1505	  If you don't know what to do here, say Y.
1506
1507config ARM_CPU_TOPOLOGY
1508	bool "Support cpu topology definition"
1509	depends on SMP && CPU_V7
1510	default y
1511	help
1512	  Support ARM cpu topology definition. The MPIDR register defines
1513	  affinity between processors which is then used to describe the cpu
1514	  topology of an ARM System.
1515
1516config SCHED_MC
1517	bool "Multi-core scheduler support"
1518	depends on ARM_CPU_TOPOLOGY
1519	help
1520	  Multi-core scheduler support improves the CPU scheduler's decision
1521	  making when dealing with multi-core CPU chips at a cost of slightly
1522	  increased overhead in some places. If unsure say N here.
1523
1524config SCHED_SMT
1525	bool "SMT scheduler support"
1526	depends on ARM_CPU_TOPOLOGY
1527	help
1528	  Improves the CPU scheduler's decision making when dealing with
1529	  MultiThreading at a cost of slightly increased overhead in some
1530	  places. If unsure say N here.
1531
1532config HAVE_ARM_SCU
1533	bool
1534	help
1535	  This option enables support for the ARM system coherency unit
1536
1537config HAVE_ARM_ARCH_TIMER
1538	bool "Architected timer support"
1539	depends on CPU_V7
1540	select ARM_ARCH_TIMER
1541	select GENERIC_CLOCKEVENTS
1542	help
1543	  This option enables support for the ARM architected timer
1544
1545config HAVE_ARM_TWD
1546	bool
1547	depends on SMP
1548	select CLKSRC_OF if OF
1549	help
1550	  This options enables support for the ARM timer and watchdog unit
1551
1552config MCPM
1553	bool "Multi-Cluster Power Management"
1554	depends on CPU_V7 && SMP
1555	help
1556	  This option provides the common power management infrastructure
1557	  for (multi-)cluster based systems, such as big.LITTLE based
1558	  systems.
1559
1560config BIG_LITTLE
1561	bool "big.LITTLE support (Experimental)"
1562	depends on CPU_V7 && SMP
1563	select MCPM
1564	help
1565	  This option enables support selections for the big.LITTLE
1566	  system architecture.
1567
1568config BL_SWITCHER
1569	bool "big.LITTLE switcher support"
1570	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1571	select CPU_PM
1572	select ARM_CPU_SUSPEND
1573	help
1574	  The big.LITTLE "switcher" provides the core functionality to
1575	  transparently handle transition between a cluster of A15's
1576	  and a cluster of A7's in a big.LITTLE system.
1577
1578config BL_SWITCHER_DUMMY_IF
1579	tristate "Simple big.LITTLE switcher user interface"
1580	depends on BL_SWITCHER && DEBUG_KERNEL
1581	help
1582	  This is a simple and dummy char dev interface to control
1583	  the big.LITTLE switcher core code.  It is meant for
1584	  debugging purposes only.
1585
1586choice
1587	prompt "Memory split"
1588	default VMSPLIT_3G
1589	help
1590	  Select the desired split between kernel and user memory.
1591
1592	  If you are not absolutely sure what you are doing, leave this
1593	  option alone!
1594
1595	config VMSPLIT_3G
1596		bool "3G/1G user/kernel split"
1597	config VMSPLIT_2G
1598		bool "2G/2G user/kernel split"
1599	config VMSPLIT_1G
1600		bool "1G/3G user/kernel split"
1601endchoice
1602
1603config PAGE_OFFSET
1604	hex
1605	default 0x40000000 if VMSPLIT_1G
1606	default 0x80000000 if VMSPLIT_2G
1607	default 0xC0000000
1608
1609config NR_CPUS
1610	int "Maximum number of CPUs (2-32)"
1611	range 2 32
1612	depends on SMP
1613	default "4"
1614
1615config HOTPLUG_CPU
1616	bool "Support for hot-pluggable CPUs"
1617	depends on SMP
1618	help
1619	  Say Y here to experiment with turning CPUs off and on.  CPUs
1620	  can be controlled through /sys/devices/system/cpu.
1621
1622config ARM_PSCI
1623	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1624	depends on CPU_V7
1625	help
1626	  Say Y here if you want Linux to communicate with system firmware
1627	  implementing the PSCI specification for CPU-centric power
1628	  management operations described in ARM document number ARM DEN
1629	  0022A ("Power State Coordination Interface System Software on
1630	  ARM processors").
1631
1632# The GPIO number here must be sorted by descending number. In case of
1633# a multiplatform kernel, we just want the highest value required by the
1634# selected platforms.
1635config ARCH_NR_GPIO
1636	int
1637	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1638	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
1639	default 392 if ARCH_U8500
1640	default 352 if ARCH_VT8500
1641	default 288 if ARCH_SUNXI
1642	default 264 if MACH_H4700
1643	default 0
1644	help
1645	  Maximum number of GPIOs in the system.
1646
1647	  If unsure, leave the default value.
1648
1649source kernel/Kconfig.preempt
1650
1651config HZ_FIXED
1652	int
1653	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1654		ARCH_S5PV210 || ARCH_EXYNOS4
1655	default AT91_TIMER_HZ if ARCH_AT91
1656	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
1657	default 0
1658
1659choice
1660	depends on HZ_FIXED = 0
1661	prompt "Timer frequency"
1662
1663config HZ_100
1664	bool "100 Hz"
1665
1666config HZ_200
1667	bool "200 Hz"
1668
1669config HZ_250
1670	bool "250 Hz"
1671
1672config HZ_300
1673	bool "300 Hz"
1674
1675config HZ_500
1676	bool "500 Hz"
1677
1678config HZ_1000
1679	bool "1000 Hz"
1680
1681endchoice
1682
1683config HZ
1684	int
1685	default HZ_FIXED if HZ_FIXED != 0
1686	default 100 if HZ_100
1687	default 200 if HZ_200
1688	default 250 if HZ_250
1689	default 300 if HZ_300
1690	default 500 if HZ_500
1691	default 1000
1692
1693config SCHED_HRTICK
1694	def_bool HIGH_RES_TIMERS
1695
1696config THUMB2_KERNEL
1697	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1698	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1699	default y if CPU_THUMBONLY
1700	select AEABI
1701	select ARM_ASM_UNIFIED
1702	select ARM_UNWIND
1703	help
1704	  By enabling this option, the kernel will be compiled in
1705	  Thumb-2 mode. A compiler/assembler that understand the unified
1706	  ARM-Thumb syntax is needed.
1707
1708	  If unsure, say N.
1709
1710config THUMB2_AVOID_R_ARM_THM_JUMP11
1711	bool "Work around buggy Thumb-2 short branch relocations in gas"
1712	depends on THUMB2_KERNEL && MODULES
1713	default y
1714	help
1715	  Various binutils versions can resolve Thumb-2 branches to
1716	  locally-defined, preemptible global symbols as short-range "b.n"
1717	  branch instructions.
1718
1719	  This is a problem, because there's no guarantee the final
1720	  destination of the symbol, or any candidate locations for a
1721	  trampoline, are within range of the branch.  For this reason, the
1722	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1723	  relocation in modules at all, and it makes little sense to add
1724	  support.
1725
1726	  The symptom is that the kernel fails with an "unsupported
1727	  relocation" error when loading some modules.
1728
1729	  Until fixed tools are available, passing
1730	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
1731	  code which hits this problem, at the cost of a bit of extra runtime
1732	  stack usage in some cases.
1733
1734	  The problem is described in more detail at:
1735	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
1736
1737	  Only Thumb-2 kernels are affected.
1738
1739	  Unless you are sure your tools don't have this problem, say Y.
1740
1741config ARM_ASM_UNIFIED
1742	bool
1743
1744config AEABI
1745	bool "Use the ARM EABI to compile the kernel"
1746	help
1747	  This option allows for the kernel to be compiled using the latest
1748	  ARM ABI (aka EABI).  This is only useful if you are using a user
1749	  space environment that is also compiled with EABI.
1750
1751	  Since there are major incompatibilities between the legacy ABI and
1752	  EABI, especially with regard to structure member alignment, this
1753	  option also changes the kernel syscall calling convention to
1754	  disambiguate both ABIs and allow for backward compatibility support
1755	  (selected with CONFIG_OABI_COMPAT).
1756
1757	  To use this you need GCC version 4.0.0 or later.
1758
1759config OABI_COMPAT
1760	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1761	depends on AEABI && !THUMB2_KERNEL
1762	help
1763	  This option preserves the old syscall interface along with the
1764	  new (ARM EABI) one. It also provides a compatibility layer to
1765	  intercept syscalls that have structure arguments which layout
1766	  in memory differs between the legacy ABI and the new ARM EABI
1767	  (only for non "thumb" binaries). This option adds a tiny
1768	  overhead to all syscalls and produces a slightly larger kernel.
1769
1770	  The seccomp filter system will not be available when this is
1771	  selected, since there is no way yet to sensibly distinguish
1772	  between calling conventions during filtering.
1773
1774	  If you know you'll be using only pure EABI user space then you
1775	  can say N here. If this option is not selected and you attempt
1776	  to execute a legacy ABI binary then the result will be
1777	  UNPREDICTABLE (in fact it can be predicted that it won't work
1778	  at all). If in doubt say N.
1779
1780config ARCH_HAS_HOLES_MEMORYMODEL
1781	bool
1782
1783config ARCH_SPARSEMEM_ENABLE
1784	bool
1785
1786config ARCH_SPARSEMEM_DEFAULT
1787	def_bool ARCH_SPARSEMEM_ENABLE
1788
1789config ARCH_SELECT_MEMORY_MODEL
1790	def_bool ARCH_SPARSEMEM_ENABLE
1791
1792config HAVE_ARCH_PFN_VALID
1793	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1794
1795config HIGHMEM
1796	bool "High Memory Support"
1797	depends on MMU
1798	help
1799	  The address space of ARM processors is only 4 Gigabytes large
1800	  and it has to accommodate user address space, kernel address
1801	  space as well as some memory mapped IO. That means that, if you
1802	  have a large amount of physical memory and/or IO, not all of the
1803	  memory can be "permanently mapped" by the kernel. The physical
1804	  memory that is not permanently mapped is called "high memory".
1805
1806	  Depending on the selected kernel/user memory split, minimum
1807	  vmalloc space and actual amount of RAM, you may not need this
1808	  option which should result in a slightly faster kernel.
1809
1810	  If unsure, say n.
1811
1812config HIGHPTE
1813	bool "Allocate 2nd-level pagetables from highmem"
1814	depends on HIGHMEM
1815
1816config HW_PERF_EVENTS
1817	bool "Enable hardware performance counter support for perf events"
1818	depends on PERF_EVENTS
1819	default y
1820	help
1821	  Enable hardware performance counter support for perf events. If
1822	  disabled, perf events will use software events only.
1823
1824config SYS_SUPPORTS_HUGETLBFS
1825       def_bool y
1826       depends on ARM_LPAE
1827
1828config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1829       def_bool y
1830       depends on ARM_LPAE
1831
1832config ARCH_WANT_GENERAL_HUGETLB
1833	def_bool y
1834
1835source "mm/Kconfig"
1836
1837config FORCE_MAX_ZONEORDER
1838	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1839	range 11 64 if ARCH_SHMOBILE_LEGACY
1840	default "12" if SOC_AM33XX
1841	default "9" if SA1111 || ARCH_EFM32
1842	default "11"
1843	help
1844	  The kernel memory allocator divides physically contiguous memory
1845	  blocks into "zones", where each zone is a power of two number of
1846	  pages.  This option selects the largest power of two that the kernel
1847	  keeps in the memory allocator.  If you need to allocate very large
1848	  blocks of physically contiguous memory, then you may need to
1849	  increase this value.
1850
1851	  This config option is actually maximum order plus one. For example,
1852	  a value of 11 means that the largest free memory block is 2^10 pages.
1853
1854config ALIGNMENT_TRAP
1855	bool
1856	depends on CPU_CP15_MMU
1857	default y if !ARCH_EBSA110
1858	select HAVE_PROC_CPU if PROC_FS
1859	help
1860	  ARM processors cannot fetch/store information which is not
1861	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1862	  address divisible by 4. On 32-bit ARM processors, these non-aligned
1863	  fetch/store instructions will be emulated in software if you say
1864	  here, which has a severe performance impact. This is necessary for
1865	  correct operation of some network protocols. With an IP-only
1866	  configuration it is safe to say N, otherwise say Y.
1867
1868config UACCESS_WITH_MEMCPY
1869	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1870	depends on MMU
1871	default y if CPU_FEROCEON
1872	help
1873	  Implement faster copy_to_user and clear_user methods for CPU
1874	  cores where a 8-word STM instruction give significantly higher
1875	  memory write throughput than a sequence of individual 32bit stores.
1876
1877	  A possible side effect is a slight increase in scheduling latency
1878	  between threads sharing the same address space if they invoke
1879	  such copy operations with large buffers.
1880
1881	  However, if the CPU data cache is using a write-allocate mode,
1882	  this option is unlikely to provide any performance gain.
1883
1884config SECCOMP
1885	bool
1886	prompt "Enable seccomp to safely compute untrusted bytecode"
1887	---help---
1888	  This kernel feature is useful for number crunching applications
1889	  that may need to compute untrusted bytecode during their
1890	  execution. By using pipes or other transports made available to
1891	  the process as file descriptors supporting the read/write
1892	  syscalls, it's possible to isolate those applications in
1893	  their own address space using seccomp. Once seccomp is
1894	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1895	  and the task is only allowed to execute a few safe syscalls
1896	  defined by each seccomp mode.
1897
1898config SWIOTLB
1899	def_bool y
1900
1901config IOMMU_HELPER
1902	def_bool SWIOTLB
1903
1904config XEN_DOM0
1905	def_bool y
1906	depends on XEN
1907
1908config XEN
1909	bool "Xen guest support on ARM (EXPERIMENTAL)"
1910	depends on ARM && AEABI && OF
1911	depends on CPU_V7 && !CPU_V6
1912	depends on !GENERIC_ATOMIC64
1913	select ARM_PSCI
1914	select SWIOTLB_XEN
1915	select ARCH_DMA_ADDR_T_64BIT
1916	help
1917	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1918
1919endmenu
1920
1921menu "Boot options"
1922
1923config USE_OF
1924	bool "Flattened Device Tree support"
1925	select IRQ_DOMAIN
1926	select OF
1927	select OF_EARLY_FLATTREE
1928	help
1929	  Include support for flattened device tree machine descriptions.
1930
1931config ATAGS
1932	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1933	default y
1934	help
1935	  This is the traditional way of passing data to the kernel at boot
1936	  time. If you are solely relying on the flattened device tree (or
1937	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1938	  to remove ATAGS support from your kernel binary.  If unsure,
1939	  leave this to y.
1940
1941config DEPRECATED_PARAM_STRUCT
1942	bool "Provide old way to pass kernel parameters"
1943	depends on ATAGS
1944	help
1945	  This was deprecated in 2001 and announced to live on for 5 years.
1946	  Some old boot loaders still use this way.
1947
1948# Compressed boot loader in ROM.  Yes, we really want to ask about
1949# TEXT and BSS so we preserve their values in the config files.
1950config ZBOOT_ROM_TEXT
1951	hex "Compressed ROM boot loader base address"
1952	default "0"
1953	help
1954	  The physical address at which the ROM-able zImage is to be
1955	  placed in the target.  Platforms which normally make use of
1956	  ROM-able zImage formats normally set this to a suitable
1957	  value in their defconfig file.
1958
1959	  If ZBOOT_ROM is not enabled, this has no effect.
1960
1961config ZBOOT_ROM_BSS
1962	hex "Compressed ROM boot loader BSS address"
1963	default "0"
1964	help
1965	  The base address of an area of read/write memory in the target
1966	  for the ROM-able zImage which must be available while the
1967	  decompressor is running. It must be large enough to hold the
1968	  entire decompressed kernel plus an additional 128 KiB.
1969	  Platforms which normally make use of ROM-able zImage formats
1970	  normally set this to a suitable value in their defconfig file.
1971
1972	  If ZBOOT_ROM is not enabled, this has no effect.
1973
1974config ZBOOT_ROM
1975	bool "Compressed boot loader in ROM/flash"
1976	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1977	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1978	help
1979	  Say Y here if you intend to execute your compressed kernel image
1980	  (zImage) directly from ROM or flash.  If unsure, say N.
1981
1982choice
1983	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1984	depends on ZBOOT_ROM && ARCH_SH7372
1985	default ZBOOT_ROM_NONE
1986	help
1987	  Include experimental SD/MMC loading code in the ROM-able zImage.
1988	  With this enabled it is possible to write the ROM-able zImage
1989	  kernel image to an MMC or SD card and boot the kernel straight
1990	  from the reset vector. At reset the processor Mask ROM will load
1991	  the first part of the ROM-able zImage which in turn loads the
1992	  rest the kernel image to RAM.
1993
1994config ZBOOT_ROM_NONE
1995	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1996	help
1997	  Do not load image from SD or MMC
1998
1999config ZBOOT_ROM_MMCIF
2000	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
2001	help
2002	  Load image from MMCIF hardware block.
2003
2004config ZBOOT_ROM_SH_MOBILE_SDHI
2005	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2006	help
2007	  Load image from SDHI hardware block
2008
2009endchoice
2010
2011config ARM_APPENDED_DTB
2012	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
2013	depends on OF
2014	help
2015	  With this option, the boot code will look for a device tree binary
2016	  (DTB) appended to zImage
2017	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2018
2019	  This is meant as a backward compatibility convenience for those
2020	  systems with a bootloader that can't be upgraded to accommodate
2021	  the documented boot protocol using a device tree.
2022
2023	  Beware that there is very little in terms of protection against
2024	  this option being confused by leftover garbage in memory that might
2025	  look like a DTB header after a reboot if no actual DTB is appended
2026	  to zImage.  Do not leave this option active in a production kernel
2027	  if you don't intend to always append a DTB.  Proper passing of the
2028	  location into r2 of a bootloader provided DTB is always preferable
2029	  to this option.
2030
2031config ARM_ATAG_DTB_COMPAT
2032	bool "Supplement the appended DTB with traditional ATAG information"
2033	depends on ARM_APPENDED_DTB
2034	help
2035	  Some old bootloaders can't be updated to a DTB capable one, yet
2036	  they provide ATAGs with memory configuration, the ramdisk address,
2037	  the kernel cmdline string, etc.  Such information is dynamically
2038	  provided by the bootloader and can't always be stored in a static
2039	  DTB.  To allow a device tree enabled kernel to be used with such
2040	  bootloaders, this option allows zImage to extract the information
2041	  from the ATAG list and store it at run time into the appended DTB.
2042
2043choice
2044	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2045	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2046
2047config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2048	bool "Use bootloader kernel arguments if available"
2049	help
2050	  Uses the command-line options passed by the boot loader instead of
2051	  the device tree bootargs property. If the boot loader doesn't provide
2052	  any, the device tree bootargs property will be used.
2053
2054config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2055	bool "Extend with bootloader kernel arguments"
2056	help
2057	  The command-line arguments provided by the boot loader will be
2058	  appended to the the device tree bootargs property.
2059
2060endchoice
2061
2062config CMDLINE
2063	string "Default kernel command string"
2064	default ""
2065	help
2066	  On some architectures (EBSA110 and CATS), there is currently no way
2067	  for the boot loader to pass arguments to the kernel. For these
2068	  architectures, you should supply some command-line options at build
2069	  time by entering them here. As a minimum, you should specify the
2070	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
2071
2072choice
2073	prompt "Kernel command line type" if CMDLINE != ""
2074	default CMDLINE_FROM_BOOTLOADER
2075	depends on ATAGS
2076
2077config CMDLINE_FROM_BOOTLOADER
2078	bool "Use bootloader kernel arguments if available"
2079	help
2080	  Uses the command-line options passed by the boot loader. If
2081	  the boot loader doesn't provide any, the default kernel command
2082	  string provided in CMDLINE will be used.
2083
2084config CMDLINE_EXTEND
2085	bool "Extend bootloader kernel arguments"
2086	help
2087	  The command-line arguments provided by the boot loader will be
2088	  appended to the default kernel command string.
2089
2090config CMDLINE_FORCE
2091	bool "Always use the default kernel command string"
2092	help
2093	  Always use the default kernel command string, even if the boot
2094	  loader passes other arguments to the kernel.
2095	  This is useful if you cannot or don't want to change the
2096	  command-line options your boot loader passes to the kernel.
2097endchoice
2098
2099config XIP_KERNEL
2100	bool "Kernel Execute-In-Place from ROM"
2101	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
2102	help
2103	  Execute-In-Place allows the kernel to run from non-volatile storage
2104	  directly addressable by the CPU, such as NOR flash. This saves RAM
2105	  space since the text section of the kernel is not loaded from flash
2106	  to RAM.  Read-write sections, such as the data section and stack,
2107	  are still copied to RAM.  The XIP kernel is not compressed since
2108	  it has to run directly from flash, so it will take more space to
2109	  store it.  The flash address used to link the kernel object files,
2110	  and for storing it, is configuration dependent. Therefore, if you
2111	  say Y here, you must know the proper physical address where to
2112	  store the kernel image depending on your own flash memory usage.
2113
2114	  Also note that the make target becomes "make xipImage" rather than
2115	  "make zImage" or "make Image".  The final kernel binary to put in
2116	  ROM memory will be arch/arm/boot/xipImage.
2117
2118	  If unsure, say N.
2119
2120config XIP_PHYS_ADDR
2121	hex "XIP Kernel Physical Location"
2122	depends on XIP_KERNEL
2123	default "0x00080000"
2124	help
2125	  This is the physical address in your flash memory the kernel will
2126	  be linked for and stored to.  This address is dependent on your
2127	  own flash usage.
2128
2129config KEXEC
2130	bool "Kexec system call (EXPERIMENTAL)"
2131	depends on (!SMP || PM_SLEEP_SMP)
2132	help
2133	  kexec is a system call that implements the ability to shutdown your
2134	  current kernel, and to start another kernel.  It is like a reboot
2135	  but it is independent of the system firmware.   And like a reboot
2136	  you can start any kernel with it, not just Linux.
2137
2138	  It is an ongoing process to be certain the hardware in a machine
2139	  is properly shutdown, so do not be surprised if this code does not
2140	  initially work for you.
2141
2142config ATAGS_PROC
2143	bool "Export atags in procfs"
2144	depends on ATAGS && KEXEC
2145	default y
2146	help
2147	  Should the atags used to boot the kernel be exported in an "atags"
2148	  file in procfs. Useful with kexec.
2149
2150config CRASH_DUMP
2151	bool "Build kdump crash kernel (EXPERIMENTAL)"
2152	help
2153	  Generate crash dump after being started by kexec. This should
2154	  be normally only set in special crash dump kernels which are
2155	  loaded in the main kernel with kexec-tools into a specially
2156	  reserved region and then later executed after a crash by
2157	  kdump/kexec. The crash dump kernel must be compiled to a
2158	  memory address not used by the main kernel
2159
2160	  For more details see Documentation/kdump/kdump.txt
2161
2162config AUTO_ZRELADDR
2163	bool "Auto calculation of the decompressed kernel image address"
2164	help
2165	  ZRELADDR is the physical address where the decompressed kernel
2166	  image will be placed. If AUTO_ZRELADDR is selected, the address
2167	  will be determined at run-time by masking the current IP with
2168	  0xf8000000. This assumes the zImage being placed in the first 128MB
2169	  from start of memory.
2170
2171endmenu
2172
2173menu "CPU Power Management"
2174
2175if ARCH_HAS_CPUFREQ
2176source "drivers/cpufreq/Kconfig"
2177endif
2178
2179source "drivers/cpuidle/Kconfig"
2180
2181endmenu
2182
2183menu "Floating point emulation"
2184
2185comment "At least one emulation must be selected"
2186
2187config FPE_NWFPE
2188	bool "NWFPE math emulation"
2189	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2190	---help---
2191	  Say Y to include the NWFPE floating point emulator in the kernel.
2192	  This is necessary to run most binaries. Linux does not currently
2193	  support floating point hardware so you need to say Y here even if
2194	  your machine has an FPA or floating point co-processor podule.
2195
2196	  You may say N here if you are going to load the Acorn FPEmulator
2197	  early in the bootup.
2198
2199config FPE_NWFPE_XP
2200	bool "Support extended precision"
2201	depends on FPE_NWFPE
2202	help
2203	  Say Y to include 80-bit support in the kernel floating-point
2204	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
2205	  Note that gcc does not generate 80-bit operations by default,
2206	  so in most cases this option only enlarges the size of the
2207	  floating point emulator without any good reason.
2208
2209	  You almost surely want to say N here.
2210
2211config FPE_FASTFPE
2212	bool "FastFPE math emulation (EXPERIMENTAL)"
2213	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2214	---help---
2215	  Say Y here to include the FAST floating point emulator in the kernel.
2216	  This is an experimental much faster emulator which now also has full
2217	  precision for the mantissa.  It does not support any exceptions.
2218	  It is very simple, and approximately 3-6 times faster than NWFPE.
2219
2220	  It should be sufficient for most programs.  It may be not suitable
2221	  for scientific calculations, but you have to check this for yourself.
2222	  If you do not feel you need a faster FP emulation you should better
2223	  choose NWFPE.
2224
2225config VFP
2226	bool "VFP-format floating point maths"
2227	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2228	help
2229	  Say Y to include VFP support code in the kernel. This is needed
2230	  if your hardware includes a VFP unit.
2231
2232	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
2233	  release notes and additional status information.
2234
2235	  Say N if your target does not have VFP hardware.
2236
2237config VFPv3
2238	bool
2239	depends on VFP
2240	default y if CPU_V7
2241
2242config NEON
2243	bool "Advanced SIMD (NEON) Extension support"
2244	depends on VFPv3 && CPU_V7
2245	help
2246	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2247	  Extension.
2248
2249config KERNEL_MODE_NEON
2250	bool "Support for NEON in kernel mode"
2251	depends on NEON && AEABI
2252	help
2253	  Say Y to include support for NEON in kernel mode.
2254
2255endmenu
2256
2257menu "Userspace binary formats"
2258
2259source "fs/Kconfig.binfmt"
2260
2261config ARTHUR
2262	tristate "RISC OS personality"
2263	depends on !AEABI
2264	help
2265	  Say Y here to include the kernel code necessary if you want to run
2266	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
2267	  experimental; if this sounds frightening, say N and sleep in peace.
2268	  You can also say M here to compile this support as a module (which
2269	  will be called arthur).
2270
2271endmenu
2272
2273menu "Power management options"
2274
2275source "kernel/power/Kconfig"
2276
2277config ARCH_SUSPEND_POSSIBLE
2278	depends on !ARCH_S5PC100
2279	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2280		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2281	def_bool y
2282
2283config ARM_CPU_SUSPEND
2284	def_bool PM_SLEEP
2285
2286endmenu
2287
2288source "net/Kconfig"
2289
2290source "drivers/Kconfig"
2291
2292source "fs/Kconfig"
2293
2294source "arch/arm/Kconfig.debug"
2295
2296source "security/Kconfig"
2297
2298source "crypto/Kconfig"
2299
2300source "lib/Kconfig"
2301
2302source "arch/arm/kvm/Kconfig"
2303