1config ARM 2 bool 3 default y 4 select ARCH_CLOCKSOURCE_DATA 5 select ARCH_HAS_DEBUG_VIRTUAL 6 select ARCH_HAS_DEVMEM_IS_ALLOWED 7 select ARCH_HAS_ELF_RANDOMIZE 8 select ARCH_HAS_SET_MEMORY 9 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 10 select ARCH_HAS_STRICT_MODULE_RWX if MMU 11 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 12 select ARCH_HAVE_CUSTOM_GPIO_H 13 select ARCH_HAS_GCOV_PROFILE_ALL 14 select ARCH_MIGHT_HAVE_PC_PARPORT 15 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 16 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 17 select ARCH_SUPPORTS_ATOMIC_RMW 18 select ARCH_USE_BUILTIN_BSWAP 19 select ARCH_USE_CMPXCHG_LOCKREF 20 select ARCH_WANT_IPC_PARSE_VERSION 21 select BUILDTIME_EXTABLE_SORT if MMU 22 select CLONE_BACKWARDS 23 select CPU_PM if (SUSPEND || CPU_IDLE) 24 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 25 select EDAC_SUPPORT 26 select EDAC_ATOMIC_SCRUB 27 select GENERIC_ALLOCATOR 28 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 29 select GENERIC_CLOCKEVENTS_BROADCAST if SMP 30 select GENERIC_CPU_AUTOPROBE 31 select GENERIC_EARLY_IOREMAP 32 select GENERIC_IDLE_POLL_SETUP 33 select GENERIC_IRQ_PROBE 34 select GENERIC_IRQ_SHOW 35 select GENERIC_IRQ_SHOW_LEVEL 36 select GENERIC_PCI_IOMAP 37 select GENERIC_SCHED_CLOCK 38 select GENERIC_SMP_IDLE_THREAD 39 select GENERIC_STRNCPY_FROM_USER 40 select GENERIC_STRNLEN_USER 41 select HANDLE_DOMAIN_IRQ 42 select HARDIRQS_SW_RESEND 43 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 44 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 45 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 46 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 47 select HAVE_ARCH_MMAP_RND_BITS if MMU 48 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 49 select HAVE_ARCH_TRACEHOOK 50 select HAVE_ARM_SMCCC if CPU_V7 51 select HAVE_CBPF_JIT 52 select HAVE_CC_STACKPROTECTOR 53 select HAVE_CONTEXT_TRACKING 54 select HAVE_C_RECORDMCOUNT 55 select HAVE_DEBUG_KMEMLEAK 56 select HAVE_DMA_API_DEBUG 57 select HAVE_DMA_CONTIGUOUS if MMU 58 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU 59 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 60 select HAVE_EXIT_THREAD 61 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 62 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 63 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 64 select HAVE_GCC_PLUGINS 65 select HAVE_GENERIC_DMA_COHERENT 66 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 67 select HAVE_IDE if PCI || ISA || PCMCIA 68 select HAVE_IRQ_TIME_ACCOUNTING 69 select HAVE_KERNEL_GZIP 70 select HAVE_KERNEL_LZ4 71 select HAVE_KERNEL_LZMA 72 select HAVE_KERNEL_LZO 73 select HAVE_KERNEL_XZ 74 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 75 select HAVE_KRETPROBES if (HAVE_KPROBES) 76 select HAVE_MEMBLOCK 77 select HAVE_MOD_ARCH_SPECIFIC 78 select HAVE_NMI 79 select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 80 select HAVE_OPTPROBES if !THUMB2_KERNEL 81 select HAVE_PERF_EVENTS 82 select HAVE_PERF_REGS 83 select HAVE_PERF_USER_STACK_DUMP 84 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 85 select HAVE_REGS_AND_STACK_ACCESS_API 86 select HAVE_SYSCALL_TRACEPOINTS 87 select HAVE_UID16 88 select HAVE_VIRT_CPU_ACCOUNTING_GEN 89 select IRQ_FORCED_THREADING 90 select MODULES_USE_ELF_REL 91 select NO_BOOTMEM 92 select OF_EARLY_FLATTREE if OF 93 select OF_RESERVED_MEM if OF 94 select OLD_SIGACTION 95 select OLD_SIGSUSPEND3 96 select PERF_USE_VMALLOC 97 select RTC_LIB 98 select SYS_SUPPORTS_APM_EMULATION 99 # Above selects are sorted alphabetically; please add new ones 100 # according to that. Thanks. 101 help 102 The ARM series is a line of low-power-consumption RISC chip designs 103 licensed by ARM Ltd and targeted at embedded applications and 104 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 105 manufactured, but legacy ARM-based PC hardware remains popular in 106 Europe. There is an ARM Linux project with a web page at 107 <http://www.arm.linux.org.uk/>. 108 109config ARM_HAS_SG_CHAIN 110 select ARCH_HAS_SG_CHAIN 111 bool 112 113config NEED_SG_DMA_LENGTH 114 bool 115 116config ARM_DMA_USE_IOMMU 117 bool 118 select ARM_HAS_SG_CHAIN 119 select NEED_SG_DMA_LENGTH 120 121if ARM_DMA_USE_IOMMU 122 123config ARM_DMA_IOMMU_ALIGNMENT 124 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 125 range 4 9 126 default 8 127 help 128 DMA mapping framework by default aligns all buffers to the smallest 129 PAGE_SIZE order which is greater than or equal to the requested buffer 130 size. This works well for buffers up to a few hundreds kilobytes, but 131 for larger buffers it just a waste of address space. Drivers which has 132 relatively small addressing window (like 64Mib) might run out of 133 virtual space with just a few allocations. 134 135 With this parameter you can specify the maximum PAGE_SIZE order for 136 DMA IOMMU buffers. Larger buffers will be aligned only to this 137 specified order. The order is expressed as a power of two multiplied 138 by the PAGE_SIZE. 139 140endif 141 142config MIGHT_HAVE_PCI 143 bool 144 145config SYS_SUPPORTS_APM_EMULATION 146 bool 147 148config HAVE_TCM 149 bool 150 select GENERIC_ALLOCATOR 151 152config HAVE_PROC_CPU 153 bool 154 155config NO_IOPORT_MAP 156 bool 157 158config EISA 159 bool 160 ---help--- 161 The Extended Industry Standard Architecture (EISA) bus was 162 developed as an open alternative to the IBM MicroChannel bus. 163 164 The EISA bus provided some of the features of the IBM MicroChannel 165 bus while maintaining backward compatibility with cards made for 166 the older ISA bus. The EISA bus saw limited use between 1988 and 167 1995 when it was made obsolete by the PCI bus. 168 169 Say Y here if you are building a kernel for an EISA-based machine. 170 171 Otherwise, say N. 172 173config SBUS 174 bool 175 176config STACKTRACE_SUPPORT 177 bool 178 default y 179 180config LOCKDEP_SUPPORT 181 bool 182 default y 183 184config TRACE_IRQFLAGS_SUPPORT 185 bool 186 default !CPU_V7M 187 188config RWSEM_XCHGADD_ALGORITHM 189 bool 190 default y 191 192config ARCH_HAS_ILOG2_U32 193 bool 194 195config ARCH_HAS_ILOG2_U64 196 bool 197 198config ARCH_HAS_BANDGAP 199 bool 200 201config FIX_EARLYCON_MEM 202 def_bool y if MMU 203 204config GENERIC_HWEIGHT 205 bool 206 default y 207 208config GENERIC_CALIBRATE_DELAY 209 bool 210 default y 211 212config ARCH_MAY_HAVE_PC_FDC 213 bool 214 215config ZONE_DMA 216 bool 217 218config NEED_DMA_MAP_STATE 219 def_bool y 220 221config ARCH_SUPPORTS_UPROBES 222 def_bool y 223 224config ARCH_HAS_DMA_SET_COHERENT_MASK 225 bool 226 227config GENERIC_ISA_DMA 228 bool 229 230config FIQ 231 bool 232 233config NEED_RET_TO_USER 234 bool 235 236config ARCH_MTD_XIP 237 bool 238 239config VECTORS_BASE 240 hex 241 default 0xffff0000 if MMU || CPU_HIGH_VECTOR 242 default DRAM_BASE if REMAP_VECTORS_TO_RAM 243 default 0x00000000 244 help 245 The base address of exception vectors. This must be two pages 246 in size. 247 248config ARM_PATCH_PHYS_VIRT 249 bool "Patch physical to virtual translations at runtime" if EMBEDDED 250 default y 251 depends on !XIP_KERNEL && MMU 252 help 253 Patch phys-to-virt and virt-to-phys translation functions at 254 boot and module load time according to the position of the 255 kernel in system memory. 256 257 This can only be used with non-XIP MMU kernels where the base 258 of physical memory is at a 16MB boundary. 259 260 Only disable this option if you know that you do not require 261 this feature (eg, building a kernel for a single machine) and 262 you need to shrink the kernel to the minimal size. 263 264config NEED_MACH_IO_H 265 bool 266 help 267 Select this when mach/io.h is required to provide special 268 definitions for this platform. The need for mach/io.h should 269 be avoided when possible. 270 271config NEED_MACH_MEMORY_H 272 bool 273 help 274 Select this when mach/memory.h is required to provide special 275 definitions for this platform. The need for mach/memory.h should 276 be avoided when possible. 277 278config PHYS_OFFSET 279 hex "Physical address of main memory" if MMU 280 depends on !ARM_PATCH_PHYS_VIRT 281 default DRAM_BASE if !MMU 282 default 0x00000000 if ARCH_EBSA110 || \ 283 ARCH_FOOTBRIDGE || \ 284 ARCH_INTEGRATOR || \ 285 ARCH_IOP13XX || \ 286 ARCH_KS8695 || \ 287 ARCH_REALVIEW 288 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 289 default 0x20000000 if ARCH_S5PV210 290 default 0xc0000000 if ARCH_SA1100 291 help 292 Please provide the physical address corresponding to the 293 location of main memory in your system. 294 295config GENERIC_BUG 296 def_bool y 297 depends on BUG 298 299config PGTABLE_LEVELS 300 int 301 default 3 if ARM_LPAE 302 default 2 303 304source "init/Kconfig" 305 306source "kernel/Kconfig.freezer" 307 308menu "System Type" 309 310config MMU 311 bool "MMU-based Paged Memory Management Support" 312 default y 313 help 314 Select if you want MMU-based virtualised addressing space 315 support by paged memory management. If unsure, say 'Y'. 316 317config ARCH_MMAP_RND_BITS_MIN 318 default 8 319 320config ARCH_MMAP_RND_BITS_MAX 321 default 14 if PAGE_OFFSET=0x40000000 322 default 15 if PAGE_OFFSET=0x80000000 323 default 16 324 325# 326# The "ARM system type" choice list is ordered alphabetically by option 327# text. Please add new entries in the option alphabetic order. 328# 329choice 330 prompt "ARM system type" 331 default ARM_SINGLE_ARMV7M if !MMU 332 default ARCH_MULTIPLATFORM if MMU 333 334config ARCH_MULTIPLATFORM 335 bool "Allow multiple platforms to be selected" 336 depends on MMU 337 select ARM_HAS_SG_CHAIN 338 select ARM_PATCH_PHYS_VIRT 339 select AUTO_ZRELADDR 340 select CLKSRC_OF 341 select COMMON_CLK 342 select GENERIC_CLOCKEVENTS 343 select MIGHT_HAVE_PCI 344 select MULTI_IRQ_HANDLER 345 select PCI_DOMAINS if PCI 346 select SPARSE_IRQ 347 select USE_OF 348 349config ARM_SINGLE_ARMV7M 350 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 351 depends on !MMU 352 select ARM_NVIC 353 select AUTO_ZRELADDR 354 select CLKSRC_OF 355 select COMMON_CLK 356 select CPU_V7M 357 select GENERIC_CLOCKEVENTS 358 select NO_IOPORT_MAP 359 select SPARSE_IRQ 360 select USE_OF 361 362config ARCH_EBSA110 363 bool "EBSA-110" 364 select ARCH_USES_GETTIMEOFFSET 365 select CPU_SA110 366 select ISA 367 select NEED_MACH_IO_H 368 select NEED_MACH_MEMORY_H 369 select NO_IOPORT_MAP 370 help 371 This is an evaluation board for the StrongARM processor available 372 from Digital. It has limited hardware on-board, including an 373 Ethernet interface, two PCMCIA sockets, two serial ports and a 374 parallel port. 375 376config ARCH_EP93XX 377 bool "EP93xx-based" 378 select ARCH_HAS_HOLES_MEMORYMODEL 379 select ARM_AMBA 380 select ARM_PATCH_PHYS_VIRT 381 select ARM_VIC 382 select AUTO_ZRELADDR 383 select CLKDEV_LOOKUP 384 select CLKSRC_MMIO 385 select CPU_ARM920T 386 select GENERIC_CLOCKEVENTS 387 select GPIOLIB 388 help 389 This enables support for the Cirrus EP93xx series of CPUs. 390 391config ARCH_FOOTBRIDGE 392 bool "FootBridge" 393 select CPU_SA110 394 select FOOTBRIDGE 395 select GENERIC_CLOCKEVENTS 396 select HAVE_IDE 397 select NEED_MACH_IO_H if !MMU 398 select NEED_MACH_MEMORY_H 399 help 400 Support for systems based on the DC21285 companion chip 401 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 402 403config ARCH_NETX 404 bool "Hilscher NetX based" 405 select ARM_VIC 406 select CLKSRC_MMIO 407 select CPU_ARM926T 408 select GENERIC_CLOCKEVENTS 409 help 410 This enables support for systems based on the Hilscher NetX Soc 411 412config ARCH_IOP13XX 413 bool "IOP13xx-based" 414 depends on MMU 415 select CPU_XSC3 416 select NEED_MACH_MEMORY_H 417 select NEED_RET_TO_USER 418 select PCI 419 select PLAT_IOP 420 select VMSPLIT_1G 421 select SPARSE_IRQ 422 help 423 Support for Intel's IOP13XX (XScale) family of processors. 424 425config ARCH_IOP32X 426 bool "IOP32x-based" 427 depends on MMU 428 select CPU_XSCALE 429 select GPIO_IOP 430 select GPIOLIB 431 select NEED_RET_TO_USER 432 select PCI 433 select PLAT_IOP 434 help 435 Support for Intel's 80219 and IOP32X (XScale) family of 436 processors. 437 438config ARCH_IOP33X 439 bool "IOP33x-based" 440 depends on MMU 441 select CPU_XSCALE 442 select GPIO_IOP 443 select GPIOLIB 444 select NEED_RET_TO_USER 445 select PCI 446 select PLAT_IOP 447 help 448 Support for Intel's IOP33X (XScale) family of processors. 449 450config ARCH_IXP4XX 451 bool "IXP4xx-based" 452 depends on MMU 453 select ARCH_HAS_DMA_SET_COHERENT_MASK 454 select ARCH_SUPPORTS_BIG_ENDIAN 455 select CLKSRC_MMIO 456 select CPU_XSCALE 457 select DMABOUNCE if PCI 458 select GENERIC_CLOCKEVENTS 459 select GPIOLIB 460 select MIGHT_HAVE_PCI 461 select NEED_MACH_IO_H 462 select USB_EHCI_BIG_ENDIAN_DESC 463 select USB_EHCI_BIG_ENDIAN_MMIO 464 help 465 Support for Intel's IXP4XX (XScale) family of processors. 466 467config ARCH_DOVE 468 bool "Marvell Dove" 469 select CPU_PJ4 470 select GENERIC_CLOCKEVENTS 471 select GPIOLIB 472 select MIGHT_HAVE_PCI 473 select MULTI_IRQ_HANDLER 474 select MVEBU_MBUS 475 select PINCTRL 476 select PINCTRL_DOVE 477 select PLAT_ORION_LEGACY 478 select SPARSE_IRQ 479 select PM_GENERIC_DOMAINS if PM 480 help 481 Support for the Marvell Dove SoC 88AP510 482 483config ARCH_KS8695 484 bool "Micrel/Kendin KS8695" 485 select CLKSRC_MMIO 486 select CPU_ARM922T 487 select GENERIC_CLOCKEVENTS 488 select GPIOLIB 489 select NEED_MACH_MEMORY_H 490 help 491 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 492 System-on-Chip devices. 493 494config ARCH_W90X900 495 bool "Nuvoton W90X900 CPU" 496 select CLKDEV_LOOKUP 497 select CLKSRC_MMIO 498 select CPU_ARM926T 499 select GENERIC_CLOCKEVENTS 500 select GPIOLIB 501 help 502 Support for Nuvoton (Winbond logic dept.) ARM9 processor, 503 At present, the w90x900 has been renamed nuc900, regarding 504 the ARM series product line, you can login the following 505 link address to know more. 506 507 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 508 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 509 510config ARCH_LPC32XX 511 bool "NXP LPC32XX" 512 select ARM_AMBA 513 select CLKDEV_LOOKUP 514 select CLKSRC_LPC32XX 515 select COMMON_CLK 516 select CPU_ARM926T 517 select GENERIC_CLOCKEVENTS 518 select GPIOLIB 519 select MULTI_IRQ_HANDLER 520 select SPARSE_IRQ 521 select USE_OF 522 help 523 Support for the NXP LPC32XX family of processors 524 525config ARCH_PXA 526 bool "PXA2xx/PXA3xx-based" 527 depends on MMU 528 select ARCH_MTD_XIP 529 select ARM_CPU_SUSPEND if PM 530 select AUTO_ZRELADDR 531 select COMMON_CLK 532 select CLKDEV_LOOKUP 533 select CLKSRC_PXA 534 select CLKSRC_MMIO 535 select CLKSRC_OF 536 select CPU_XSCALE if !CPU_XSC3 537 select GENERIC_CLOCKEVENTS 538 select GPIO_PXA 539 select GPIOLIB 540 select HAVE_IDE 541 select IRQ_DOMAIN 542 select MULTI_IRQ_HANDLER 543 select PLAT_PXA 544 select SPARSE_IRQ 545 help 546 Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 547 548config ARCH_RPC 549 bool "RiscPC" 550 depends on MMU 551 select ARCH_ACORN 552 select ARCH_MAY_HAVE_PC_FDC 553 select ARCH_SPARSEMEM_ENABLE 554 select ARCH_USES_GETTIMEOFFSET 555 select CPU_SA110 556 select FIQ 557 select HAVE_IDE 558 select HAVE_PATA_PLATFORM 559 select ISA_DMA_API 560 select NEED_MACH_IO_H 561 select NEED_MACH_MEMORY_H 562 select NO_IOPORT_MAP 563 help 564 On the Acorn Risc-PC, Linux can support the internal IDE disk and 565 CD-ROM interface, serial and parallel port, and the floppy drive. 566 567config ARCH_SA1100 568 bool "SA1100-based" 569 select ARCH_MTD_XIP 570 select ARCH_SPARSEMEM_ENABLE 571 select CLKDEV_LOOKUP 572 select CLKSRC_MMIO 573 select CLKSRC_PXA 574 select CLKSRC_OF if OF 575 select CPU_FREQ 576 select CPU_SA1100 577 select GENERIC_CLOCKEVENTS 578 select GPIOLIB 579 select HAVE_IDE 580 select IRQ_DOMAIN 581 select ISA 582 select MULTI_IRQ_HANDLER 583 select NEED_MACH_MEMORY_H 584 select SPARSE_IRQ 585 help 586 Support for StrongARM 11x0 based boards. 587 588config ARCH_S3C24XX 589 bool "Samsung S3C24XX SoCs" 590 select ATAGS 591 select CLKDEV_LOOKUP 592 select CLKSRC_SAMSUNG_PWM 593 select GENERIC_CLOCKEVENTS 594 select GPIO_SAMSUNG 595 select GPIOLIB 596 select HAVE_S3C2410_I2C if I2C 597 select HAVE_S3C2410_WATCHDOG if WATCHDOG 598 select HAVE_S3C_RTC if RTC_CLASS 599 select MULTI_IRQ_HANDLER 600 select NEED_MACH_IO_H 601 select SAMSUNG_ATAGS 602 help 603 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 604 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 605 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 606 Samsung SMDK2410 development board (and derivatives). 607 608config ARCH_DAVINCI 609 bool "TI DaVinci" 610 select ARCH_HAS_HOLES_MEMORYMODEL 611 select CLKDEV_LOOKUP 612 select CPU_ARM926T 613 select GENERIC_ALLOCATOR 614 select GENERIC_CLOCKEVENTS 615 select GENERIC_IRQ_CHIP 616 select GPIOLIB 617 select HAVE_IDE 618 select USE_OF 619 select ZONE_DMA 620 help 621 Support for TI's DaVinci platform. 622 623config ARCH_OMAP1 624 bool "TI OMAP1" 625 depends on MMU 626 select ARCH_HAS_HOLES_MEMORYMODEL 627 select ARCH_OMAP 628 select CLKDEV_LOOKUP 629 select CLKSRC_MMIO 630 select GENERIC_CLOCKEVENTS 631 select GENERIC_IRQ_CHIP 632 select GPIOLIB 633 select HAVE_IDE 634 select IRQ_DOMAIN 635 select MULTI_IRQ_HANDLER 636 select NEED_MACH_IO_H if PCCARD 637 select NEED_MACH_MEMORY_H 638 select SPARSE_IRQ 639 help 640 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 641 642endchoice 643 644menu "Multiple platform selection" 645 depends on ARCH_MULTIPLATFORM 646 647comment "CPU Core family selection" 648 649config ARCH_MULTI_V4 650 bool "ARMv4 based platforms (FA526)" 651 depends on !ARCH_MULTI_V6_V7 652 select ARCH_MULTI_V4_V5 653 select CPU_FA526 654 655config ARCH_MULTI_V4T 656 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 657 depends on !ARCH_MULTI_V6_V7 658 select ARCH_MULTI_V4_V5 659 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 660 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 661 CPU_ARM925T || CPU_ARM940T) 662 663config ARCH_MULTI_V5 664 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 665 depends on !ARCH_MULTI_V6_V7 666 select ARCH_MULTI_V4_V5 667 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 668 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 669 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 670 671config ARCH_MULTI_V4_V5 672 bool 673 674config ARCH_MULTI_V6 675 bool "ARMv6 based platforms (ARM11)" 676 select ARCH_MULTI_V6_V7 677 select CPU_V6K 678 679config ARCH_MULTI_V7 680 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 681 default y 682 select ARCH_MULTI_V6_V7 683 select CPU_V7 684 select HAVE_SMP 685 686config ARCH_MULTI_V6_V7 687 bool 688 select MIGHT_HAVE_CACHE_L2X0 689 690config ARCH_MULTI_CPU_AUTO 691 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 692 select ARCH_MULTI_V5 693 694endmenu 695 696config ARCH_VIRT 697 bool "Dummy Virtual Machine" 698 depends on ARCH_MULTI_V7 699 select ARM_AMBA 700 select ARM_GIC 701 select ARM_GIC_V2M if PCI 702 select ARM_GIC_V3 703 select ARM_GIC_V3_ITS if PCI 704 select ARM_PSCI 705 select HAVE_ARM_ARCH_TIMER 706 707# 708# This is sorted alphabetically by mach-* pathname. However, plat-* 709# Kconfigs may be included either alphabetically (according to the 710# plat- suffix) or along side the corresponding mach-* source. 711# 712source "arch/arm/mach-mvebu/Kconfig" 713 714source "arch/arm/mach-alpine/Kconfig" 715 716source "arch/arm/mach-artpec/Kconfig" 717 718source "arch/arm/mach-asm9260/Kconfig" 719 720source "arch/arm/mach-at91/Kconfig" 721 722source "arch/arm/mach-axxia/Kconfig" 723 724source "arch/arm/mach-bcm/Kconfig" 725 726source "arch/arm/mach-berlin/Kconfig" 727 728source "arch/arm/mach-clps711x/Kconfig" 729 730source "arch/arm/mach-cns3xxx/Kconfig" 731 732source "arch/arm/mach-davinci/Kconfig" 733 734source "arch/arm/mach-digicolor/Kconfig" 735 736source "arch/arm/mach-dove/Kconfig" 737 738source "arch/arm/mach-ep93xx/Kconfig" 739 740source "arch/arm/mach-footbridge/Kconfig" 741 742source "arch/arm/mach-gemini/Kconfig" 743 744source "arch/arm/mach-highbank/Kconfig" 745 746source "arch/arm/mach-hisi/Kconfig" 747 748source "arch/arm/mach-integrator/Kconfig" 749 750source "arch/arm/mach-iop32x/Kconfig" 751 752source "arch/arm/mach-iop33x/Kconfig" 753 754source "arch/arm/mach-iop13xx/Kconfig" 755 756source "arch/arm/mach-ixp4xx/Kconfig" 757 758source "arch/arm/mach-keystone/Kconfig" 759 760source "arch/arm/mach-ks8695/Kconfig" 761 762source "arch/arm/mach-meson/Kconfig" 763 764source "arch/arm/mach-moxart/Kconfig" 765 766source "arch/arm/mach-aspeed/Kconfig" 767 768source "arch/arm/mach-mv78xx0/Kconfig" 769 770source "arch/arm/mach-imx/Kconfig" 771 772source "arch/arm/mach-mediatek/Kconfig" 773 774source "arch/arm/mach-mxs/Kconfig" 775 776source "arch/arm/mach-netx/Kconfig" 777 778source "arch/arm/mach-nomadik/Kconfig" 779 780source "arch/arm/mach-nspire/Kconfig" 781 782source "arch/arm/plat-omap/Kconfig" 783 784source "arch/arm/mach-omap1/Kconfig" 785 786source "arch/arm/mach-omap2/Kconfig" 787 788source "arch/arm/mach-orion5x/Kconfig" 789 790source "arch/arm/mach-picoxcell/Kconfig" 791 792source "arch/arm/mach-pxa/Kconfig" 793source "arch/arm/plat-pxa/Kconfig" 794 795source "arch/arm/mach-mmp/Kconfig" 796 797source "arch/arm/mach-oxnas/Kconfig" 798 799source "arch/arm/mach-qcom/Kconfig" 800 801source "arch/arm/mach-realview/Kconfig" 802 803source "arch/arm/mach-rockchip/Kconfig" 804 805source "arch/arm/mach-sa1100/Kconfig" 806 807source "arch/arm/mach-socfpga/Kconfig" 808 809source "arch/arm/mach-spear/Kconfig" 810 811source "arch/arm/mach-sti/Kconfig" 812 813source "arch/arm/mach-stm32/Kconfig" 814 815source "arch/arm/mach-s3c24xx/Kconfig" 816 817source "arch/arm/mach-s3c64xx/Kconfig" 818 819source "arch/arm/mach-s5pv210/Kconfig" 820 821source "arch/arm/mach-exynos/Kconfig" 822source "arch/arm/plat-samsung/Kconfig" 823 824source "arch/arm/mach-shmobile/Kconfig" 825 826source "arch/arm/mach-sunxi/Kconfig" 827 828source "arch/arm/mach-prima2/Kconfig" 829 830source "arch/arm/mach-tango/Kconfig" 831 832source "arch/arm/mach-tegra/Kconfig" 833 834source "arch/arm/mach-u300/Kconfig" 835 836source "arch/arm/mach-uniphier/Kconfig" 837 838source "arch/arm/mach-ux500/Kconfig" 839 840source "arch/arm/mach-versatile/Kconfig" 841 842source "arch/arm/mach-vexpress/Kconfig" 843source "arch/arm/plat-versatile/Kconfig" 844 845source "arch/arm/mach-vt8500/Kconfig" 846 847source "arch/arm/mach-w90x900/Kconfig" 848 849source "arch/arm/mach-zx/Kconfig" 850 851source "arch/arm/mach-zynq/Kconfig" 852 853# ARMv7-M architecture 854config ARCH_EFM32 855 bool "Energy Micro efm32" 856 depends on ARM_SINGLE_ARMV7M 857 select GPIOLIB 858 help 859 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 860 processors. 861 862config ARCH_LPC18XX 863 bool "NXP LPC18xx/LPC43xx" 864 depends on ARM_SINGLE_ARMV7M 865 select ARCH_HAS_RESET_CONTROLLER 866 select ARM_AMBA 867 select CLKSRC_LPC32XX 868 select PINCTRL 869 help 870 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 871 high performance microcontrollers. 872 873config ARCH_MPS2 874 bool "ARM MPS2 platform" 875 depends on ARM_SINGLE_ARMV7M 876 select ARM_AMBA 877 select CLKSRC_MPS2 878 help 879 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 880 with a range of available cores like Cortex-M3/M4/M7. 881 882 Please, note that depends which Application Note is used memory map 883 for the platform may vary, so adjustment of RAM base might be needed. 884 885# Definitions to make life easier 886config ARCH_ACORN 887 bool 888 889config PLAT_IOP 890 bool 891 select GENERIC_CLOCKEVENTS 892 893config PLAT_ORION 894 bool 895 select CLKSRC_MMIO 896 select COMMON_CLK 897 select GENERIC_IRQ_CHIP 898 select IRQ_DOMAIN 899 900config PLAT_ORION_LEGACY 901 bool 902 select PLAT_ORION 903 904config PLAT_PXA 905 bool 906 907config PLAT_VERSATILE 908 bool 909 910source "arch/arm/firmware/Kconfig" 911 912source arch/arm/mm/Kconfig 913 914config IWMMXT 915 bool "Enable iWMMXt support" 916 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 917 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 918 help 919 Enable support for iWMMXt context switching at run time if 920 running on a CPU that supports it. 921 922config MULTI_IRQ_HANDLER 923 bool 924 help 925 Allow each machine to specify it's own IRQ handler at run time. 926 927if !MMU 928source "arch/arm/Kconfig-nommu" 929endif 930 931config PJ4B_ERRATA_4742 932 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 933 depends on CPU_PJ4B && MACH_ARMADA_370 934 default y 935 help 936 When coming out of either a Wait for Interrupt (WFI) or a Wait for 937 Event (WFE) IDLE states, a specific timing sensitivity exists between 938 the retiring WFI/WFE instructions and the newly issued subsequent 939 instructions. This sensitivity can result in a CPU hang scenario. 940 Workaround: 941 The software must insert either a Data Synchronization Barrier (DSB) 942 or Data Memory Barrier (DMB) command immediately after the WFI/WFE 943 instruction 944 945config ARM_ERRATA_326103 946 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 947 depends on CPU_V6 948 help 949 Executing a SWP instruction to read-only memory does not set bit 11 950 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 951 treat the access as a read, preventing a COW from occurring and 952 causing the faulting task to livelock. 953 954config ARM_ERRATA_411920 955 bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 956 depends on CPU_V6 || CPU_V6K 957 help 958 Invalidation of the Instruction Cache operation can 959 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 960 It does not affect the MPCore. This option enables the ARM Ltd. 961 recommended workaround. 962 963config ARM_ERRATA_430973 964 bool "ARM errata: Stale prediction on replaced interworking branch" 965 depends on CPU_V7 966 help 967 This option enables the workaround for the 430973 Cortex-A8 968 r1p* erratum. If a code sequence containing an ARM/Thumb 969 interworking branch is replaced with another code sequence at the 970 same virtual address, whether due to self-modifying code or virtual 971 to physical address re-mapping, Cortex-A8 does not recover from the 972 stale interworking branch prediction. This results in Cortex-A8 973 executing the new code sequence in the incorrect ARM or Thumb state. 974 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 975 and also flushes the branch target cache at every context switch. 976 Note that setting specific bits in the ACTLR register may not be 977 available in non-secure mode. 978 979config ARM_ERRATA_458693 980 bool "ARM errata: Processor deadlock when a false hazard is created" 981 depends on CPU_V7 982 depends on !ARCH_MULTIPLATFORM 983 help 984 This option enables the workaround for the 458693 Cortex-A8 (r2p0) 985 erratum. For very specific sequences of memory operations, it is 986 possible for a hazard condition intended for a cache line to instead 987 be incorrectly associated with a different cache line. This false 988 hazard might then cause a processor deadlock. The workaround enables 989 the L1 caching of the NEON accesses and disables the PLD instruction 990 in the ACTLR register. Note that setting specific bits in the ACTLR 991 register may not be available in non-secure mode. 992 993config ARM_ERRATA_460075 994 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 995 depends on CPU_V7 996 depends on !ARCH_MULTIPLATFORM 997 help 998 This option enables the workaround for the 460075 Cortex-A8 (r2p0) 999 erratum. Any asynchronous access to the L2 cache may encounter a 1000 situation in which recent store transactions to the L2 cache are lost 1001 and overwritten with stale memory contents from external memory. The 1002 workaround disables the write-allocate mode for the L2 cache via the 1003 ACTLR register. Note that setting specific bits in the ACTLR register 1004 may not be available in non-secure mode. 1005 1006config ARM_ERRATA_742230 1007 bool "ARM errata: DMB operation may be faulty" 1008 depends on CPU_V7 && SMP 1009 depends on !ARCH_MULTIPLATFORM 1010 help 1011 This option enables the workaround for the 742230 Cortex-A9 1012 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 1013 between two write operations may not ensure the correct visibility 1014 ordering of the two writes. This workaround sets a specific bit in 1015 the diagnostic register of the Cortex-A9 which causes the DMB 1016 instruction to behave as a DSB, ensuring the correct behaviour of 1017 the two writes. 1018 1019config ARM_ERRATA_742231 1020 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1021 depends on CPU_V7 && SMP 1022 depends on !ARCH_MULTIPLATFORM 1023 help 1024 This option enables the workaround for the 742231 Cortex-A9 1025 (r2p0..r2p2) erratum. Under certain conditions, specific to the 1026 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1027 accessing some data located in the same cache line, may get corrupted 1028 data due to bad handling of the address hazard when the line gets 1029 replaced from one of the CPUs at the same time as another CPU is 1030 accessing it. This workaround sets specific bits in the diagnostic 1031 register of the Cortex-A9 which reduces the linefill issuing 1032 capabilities of the processor. 1033 1034config ARM_ERRATA_643719 1035 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 1036 depends on CPU_V7 && SMP 1037 default y 1038 help 1039 This option enables the workaround for the 643719 Cortex-A9 (prior to 1040 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 1041 register returns zero when it should return one. The workaround 1042 corrects this value, ensuring cache maintenance operations which use 1043 it behave as intended and avoiding data corruption. 1044 1045config ARM_ERRATA_720789 1046 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1047 depends on CPU_V7 1048 help 1049 This option enables the workaround for the 720789 Cortex-A9 (prior to 1050 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1051 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1052 As a consequence of this erratum, some TLB entries which should be 1053 invalidated are not, resulting in an incoherency in the system page 1054 tables. The workaround changes the TLB flushing routines to invalidate 1055 entries regardless of the ASID. 1056 1057config ARM_ERRATA_743622 1058 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1059 depends on CPU_V7 1060 depends on !ARCH_MULTIPLATFORM 1061 help 1062 This option enables the workaround for the 743622 Cortex-A9 1063 (r2p*) erratum. Under very rare conditions, a faulty 1064 optimisation in the Cortex-A9 Store Buffer may lead to data 1065 corruption. This workaround sets a specific bit in the diagnostic 1066 register of the Cortex-A9 which disables the Store Buffer 1067 optimisation, preventing the defect from occurring. This has no 1068 visible impact on the overall performance or power consumption of the 1069 processor. 1070 1071config ARM_ERRATA_751472 1072 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1073 depends on CPU_V7 1074 depends on !ARCH_MULTIPLATFORM 1075 help 1076 This option enables the workaround for the 751472 Cortex-A9 (prior 1077 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 1078 completion of a following broadcasted operation if the second 1079 operation is received by a CPU before the ICIALLUIS has completed, 1080 potentially leading to corrupted entries in the cache or TLB. 1081 1082config ARM_ERRATA_754322 1083 bool "ARM errata: possible faulty MMU translations following an ASID switch" 1084 depends on CPU_V7 1085 help 1086 This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1087 r3p*) erratum. A speculative memory access may cause a page table walk 1088 which starts prior to an ASID switch but completes afterwards. This 1089 can populate the micro-TLB with a stale entry which may be hit with 1090 the new ASID. This workaround places two dsb instructions in the mm 1091 switching code so that no page table walks can cross the ASID switch. 1092 1093config ARM_ERRATA_754327 1094 bool "ARM errata: no automatic Store Buffer drain" 1095 depends on CPU_V7 && SMP 1096 help 1097 This option enables the workaround for the 754327 Cortex-A9 (prior to 1098 r2p0) erratum. The Store Buffer does not have any automatic draining 1099 mechanism and therefore a livelock may occur if an external agent 1100 continuously polls a memory location waiting to observe an update. 1101 This workaround defines cpu_relax() as smp_mb(), preventing correctly 1102 written polling loops from denying visibility of updates to memory. 1103 1104config ARM_ERRATA_364296 1105 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1106 depends on CPU_V6 1107 help 1108 This options enables the workaround for the 364296 ARM1136 1109 r0p2 erratum (possible cache data corruption with 1110 hit-under-miss enabled). It sets the undocumented bit 31 in 1111 the auxiliary control register and the FI bit in the control 1112 register, thus disabling hit-under-miss without putting the 1113 processor into full low interrupt latency mode. ARM11MPCore 1114 is not affected. 1115 1116config ARM_ERRATA_764369 1117 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1118 depends on CPU_V7 && SMP 1119 help 1120 This option enables the workaround for erratum 764369 1121 affecting Cortex-A9 MPCore with two or more processors (all 1122 current revisions). Under certain timing circumstances, a data 1123 cache line maintenance operation by MVA targeting an Inner 1124 Shareable memory region may fail to proceed up to either the 1125 Point of Coherency or to the Point of Unification of the 1126 system. This workaround adds a DSB instruction before the 1127 relevant cache maintenance functions and sets a specific bit 1128 in the diagnostic control register of the SCU. 1129 1130config ARM_ERRATA_775420 1131 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 1132 depends on CPU_V7 1133 help 1134 This option enables the workaround for the 775420 Cortex-A9 (r2p2, 1135 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 1136 operation aborts with MMU exception, it might cause the processor 1137 to deadlock. This workaround puts DSB before executing ISB if 1138 an abort may occur on cache maintenance. 1139 1140config ARM_ERRATA_798181 1141 bool "ARM errata: TLBI/DSB failure on Cortex-A15" 1142 depends on CPU_V7 && SMP 1143 help 1144 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 1145 adequately shooting down all use of the old entries. This 1146 option enables the Linux kernel workaround for this erratum 1147 which sends an IPI to the CPUs that are running the same ASID 1148 as the one being invalidated. 1149 1150config ARM_ERRATA_773022 1151 bool "ARM errata: incorrect instructions may be executed from loop buffer" 1152 depends on CPU_V7 1153 help 1154 This option enables the workaround for the 773022 Cortex-A15 1155 (up to r0p4) erratum. In certain rare sequences of code, the 1156 loop buffer may deliver incorrect instructions. This 1157 workaround disables the loop buffer to avoid the erratum. 1158 1159config ARM_ERRATA_818325_852422 1160 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 1161 depends on CPU_V7 1162 help 1163 This option enables the workaround for: 1164 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 1165 instruction might deadlock. Fixed in r0p1. 1166 - Cortex-A12 852422: Execution of a sequence of instructions might 1167 lead to either a data corruption or a CPU deadlock. Not fixed in 1168 any Cortex-A12 cores yet. 1169 This workaround for all both errata involves setting bit[12] of the 1170 Feature Register. This bit disables an optimisation applied to a 1171 sequence of 2 instructions that use opposing condition codes. 1172 1173config ARM_ERRATA_821420 1174 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1175 depends on CPU_V7 1176 help 1177 This option enables the workaround for the 821420 Cortex-A12 1178 (all revs) erratum. In very rare timing conditions, a sequence 1179 of VMOV to Core registers instructions, for which the second 1180 one is in the shadow of a branch or abort, can lead to a 1181 deadlock when the VMOV instructions are issued out-of-order. 1182 1183config ARM_ERRATA_825619 1184 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 1185 depends on CPU_V7 1186 help 1187 This option enables the workaround for the 825619 Cortex-A12 1188 (all revs) erratum. Within rare timing constraints, executing a 1189 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 1190 and Device/Strongly-Ordered loads and stores might cause deadlock 1191 1192config ARM_ERRATA_852421 1193 bool "ARM errata: A17: DMB ST might fail to create order between stores" 1194 depends on CPU_V7 1195 help 1196 This option enables the workaround for the 852421 Cortex-A17 1197 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 1198 execution of a DMB ST instruction might fail to properly order 1199 stores from GroupA and stores from GroupB. 1200 1201config ARM_ERRATA_852423 1202 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 1203 depends on CPU_V7 1204 help 1205 This option enables the workaround for: 1206 - Cortex-A17 852423: Execution of a sequence of instructions might 1207 lead to either a data corruption or a CPU deadlock. Not fixed in 1208 any Cortex-A17 cores yet. 1209 This is identical to Cortex-A12 erratum 852422. It is a separate 1210 config option from the A12 erratum due to the way errata are checked 1211 for and handled. 1212 1213endmenu 1214 1215source "arch/arm/common/Kconfig" 1216 1217menu "Bus support" 1218 1219config ISA 1220 bool 1221 help 1222 Find out whether you have ISA slots on your motherboard. ISA is the 1223 name of a bus system, i.e. the way the CPU talks to the other stuff 1224 inside your box. Other bus systems are PCI, EISA, MicroChannel 1225 (MCA) or VESA. ISA is an older system, now being displaced by PCI; 1226 newer boards don't support it. If you have ISA, say Y, otherwise N. 1227 1228# Select ISA DMA controller support 1229config ISA_DMA 1230 bool 1231 select ISA_DMA_API 1232 1233# Select ISA DMA interface 1234config ISA_DMA_API 1235 bool 1236 1237config PCI 1238 bool "PCI support" if MIGHT_HAVE_PCI 1239 help 1240 Find out whether you have a PCI motherboard. PCI is the name of a 1241 bus system, i.e. the way the CPU talks to the other stuff inside 1242 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 1243 VESA. If you have PCI, say Y, otherwise N. 1244 1245config PCI_DOMAINS 1246 bool 1247 depends on PCI 1248 1249config PCI_DOMAINS_GENERIC 1250 def_bool PCI_DOMAINS 1251 1252config PCI_NANOENGINE 1253 bool "BSE nanoEngine PCI support" 1254 depends on SA1100_NANOENGINE 1255 help 1256 Enable PCI on the BSE nanoEngine board. 1257 1258config PCI_SYSCALL 1259 def_bool PCI 1260 1261config PCI_HOST_ITE8152 1262 bool 1263 depends on PCI && MACH_ARMCORE 1264 default y 1265 select DMABOUNCE 1266 1267source "drivers/pci/Kconfig" 1268 1269source "drivers/pcmcia/Kconfig" 1270 1271endmenu 1272 1273menu "Kernel Features" 1274 1275config HAVE_SMP 1276 bool 1277 help 1278 This option should be selected by machines which have an SMP- 1279 capable CPU. 1280 1281 The only effect of this option is to make the SMP-related 1282 options available to the user for configuration. 1283 1284config SMP 1285 bool "Symmetric Multi-Processing" 1286 depends on CPU_V6K || CPU_V7 1287 depends on GENERIC_CLOCKEVENTS 1288 depends on HAVE_SMP 1289 depends on MMU || ARM_MPU 1290 select IRQ_WORK 1291 help 1292 This enables support for systems with more than one CPU. If you have 1293 a system with only one CPU, say N. If you have a system with more 1294 than one CPU, say Y. 1295 1296 If you say N here, the kernel will run on uni- and multiprocessor 1297 machines, but will use only one CPU of a multiprocessor machine. If 1298 you say Y here, the kernel will run on many, but not all, 1299 uniprocessor machines. On a uniprocessor machine, the kernel 1300 will run faster if you say N here. 1301 1302 See also <file:Documentation/x86/i386/IO-APIC.txt>, 1303 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 1304 <http://tldp.org/HOWTO/SMP-HOWTO.html>. 1305 1306 If you don't know what to do here, say N. 1307 1308config SMP_ON_UP 1309 bool "Allow booting SMP kernel on uniprocessor systems" 1310 depends on SMP && !XIP_KERNEL && MMU 1311 default y 1312 help 1313 SMP kernels contain instructions which fail on non-SMP processors. 1314 Enabling this option allows the kernel to modify itself to make 1315 these instructions safe. Disabling it allows about 1K of space 1316 savings. 1317 1318 If you don't know what to do here, say Y. 1319 1320config ARM_CPU_TOPOLOGY 1321 bool "Support cpu topology definition" 1322 depends on SMP && CPU_V7 1323 default y 1324 help 1325 Support ARM cpu topology definition. The MPIDR register defines 1326 affinity between processors which is then used to describe the cpu 1327 topology of an ARM System. 1328 1329config SCHED_MC 1330 bool "Multi-core scheduler support" 1331 depends on ARM_CPU_TOPOLOGY 1332 help 1333 Multi-core scheduler support improves the CPU scheduler's decision 1334 making when dealing with multi-core CPU chips at a cost of slightly 1335 increased overhead in some places. If unsure say N here. 1336 1337config SCHED_SMT 1338 bool "SMT scheduler support" 1339 depends on ARM_CPU_TOPOLOGY 1340 help 1341 Improves the CPU scheduler's decision making when dealing with 1342 MultiThreading at a cost of slightly increased overhead in some 1343 places. If unsure say N here. 1344 1345config HAVE_ARM_SCU 1346 bool 1347 help 1348 This option enables support for the ARM system coherency unit 1349 1350config HAVE_ARM_ARCH_TIMER 1351 bool "Architected timer support" 1352 depends on CPU_V7 1353 select ARM_ARCH_TIMER 1354 select GENERIC_CLOCKEVENTS 1355 help 1356 This option enables support for the ARM architected timer 1357 1358config HAVE_ARM_TWD 1359 bool 1360 select CLKSRC_OF if OF 1361 help 1362 This options enables support for the ARM timer and watchdog unit 1363 1364config MCPM 1365 bool "Multi-Cluster Power Management" 1366 depends on CPU_V7 && SMP 1367 help 1368 This option provides the common power management infrastructure 1369 for (multi-)cluster based systems, such as big.LITTLE based 1370 systems. 1371 1372config MCPM_QUAD_CLUSTER 1373 bool 1374 depends on MCPM 1375 help 1376 To avoid wasting resources unnecessarily, MCPM only supports up 1377 to 2 clusters by default. 1378 Platforms with 3 or 4 clusters that use MCPM must select this 1379 option to allow the additional clusters to be managed. 1380 1381config BIG_LITTLE 1382 bool "big.LITTLE support (Experimental)" 1383 depends on CPU_V7 && SMP 1384 select MCPM 1385 help 1386 This option enables support selections for the big.LITTLE 1387 system architecture. 1388 1389config BL_SWITCHER 1390 bool "big.LITTLE switcher support" 1391 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 1392 select CPU_PM 1393 help 1394 The big.LITTLE "switcher" provides the core functionality to 1395 transparently handle transition between a cluster of A15's 1396 and a cluster of A7's in a big.LITTLE system. 1397 1398config BL_SWITCHER_DUMMY_IF 1399 tristate "Simple big.LITTLE switcher user interface" 1400 depends on BL_SWITCHER && DEBUG_KERNEL 1401 help 1402 This is a simple and dummy char dev interface to control 1403 the big.LITTLE switcher core code. It is meant for 1404 debugging purposes only. 1405 1406choice 1407 prompt "Memory split" 1408 depends on MMU 1409 default VMSPLIT_3G 1410 help 1411 Select the desired split between kernel and user memory. 1412 1413 If you are not absolutely sure what you are doing, leave this 1414 option alone! 1415 1416 config VMSPLIT_3G 1417 bool "3G/1G user/kernel split" 1418 config VMSPLIT_3G_OPT 1419 bool "3G/1G user/kernel split (for full 1G low memory)" 1420 config VMSPLIT_2G 1421 bool "2G/2G user/kernel split" 1422 config VMSPLIT_1G 1423 bool "1G/3G user/kernel split" 1424endchoice 1425 1426config PAGE_OFFSET 1427 hex 1428 default PHYS_OFFSET if !MMU 1429 default 0x40000000 if VMSPLIT_1G 1430 default 0x80000000 if VMSPLIT_2G 1431 default 0xB0000000 if VMSPLIT_3G_OPT 1432 default 0xC0000000 1433 1434config NR_CPUS 1435 int "Maximum number of CPUs (2-32)" 1436 range 2 32 1437 depends on SMP 1438 default "4" 1439 1440config HOTPLUG_CPU 1441 bool "Support for hot-pluggable CPUs" 1442 depends on SMP 1443 help 1444 Say Y here to experiment with turning CPUs off and on. CPUs 1445 can be controlled through /sys/devices/system/cpu. 1446 1447config ARM_PSCI 1448 bool "Support for the ARM Power State Coordination Interface (PSCI)" 1449 depends on HAVE_ARM_SMCCC 1450 select ARM_PSCI_FW 1451 help 1452 Say Y here if you want Linux to communicate with system firmware 1453 implementing the PSCI specification for CPU-centric power 1454 management operations described in ARM document number ARM DEN 1455 0022A ("Power State Coordination Interface System Software on 1456 ARM processors"). 1457 1458# The GPIO number here must be sorted by descending number. In case of 1459# a multiplatform kernel, we just want the highest value required by the 1460# selected platforms. 1461config ARCH_NR_GPIO 1462 int 1463 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \ 1464 ARCH_ZYNQ 1465 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1466 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1467 default 416 if ARCH_SUNXI 1468 default 392 if ARCH_U8500 1469 default 352 if ARCH_VT8500 1470 default 288 if ARCH_ROCKCHIP 1471 default 264 if MACH_H4700 1472 default 0 1473 help 1474 Maximum number of GPIOs in the system. 1475 1476 If unsure, leave the default value. 1477 1478source kernel/Kconfig.preempt 1479 1480config HZ_FIXED 1481 int 1482 default 200 if ARCH_EBSA110 1483 default 128 if SOC_AT91RM9200 1484 default 0 1485 1486choice 1487 depends on HZ_FIXED = 0 1488 prompt "Timer frequency" 1489 1490config HZ_100 1491 bool "100 Hz" 1492 1493config HZ_200 1494 bool "200 Hz" 1495 1496config HZ_250 1497 bool "250 Hz" 1498 1499config HZ_300 1500 bool "300 Hz" 1501 1502config HZ_500 1503 bool "500 Hz" 1504 1505config HZ_1000 1506 bool "1000 Hz" 1507 1508endchoice 1509 1510config HZ 1511 int 1512 default HZ_FIXED if HZ_FIXED != 0 1513 default 100 if HZ_100 1514 default 200 if HZ_200 1515 default 250 if HZ_250 1516 default 300 if HZ_300 1517 default 500 if HZ_500 1518 default 1000 1519 1520config SCHED_HRTICK 1521 def_bool HIGH_RES_TIMERS 1522 1523config THUMB2_KERNEL 1524 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 1525 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1526 default y if CPU_THUMBONLY 1527 select AEABI 1528 select ARM_ASM_UNIFIED 1529 select ARM_UNWIND 1530 help 1531 By enabling this option, the kernel will be compiled in 1532 Thumb-2 mode. A compiler/assembler that understand the unified 1533 ARM-Thumb syntax is needed. 1534 1535 If unsure, say N. 1536 1537config THUMB2_AVOID_R_ARM_THM_JUMP11 1538 bool "Work around buggy Thumb-2 short branch relocations in gas" 1539 depends on THUMB2_KERNEL && MODULES 1540 default y 1541 help 1542 Various binutils versions can resolve Thumb-2 branches to 1543 locally-defined, preemptible global symbols as short-range "b.n" 1544 branch instructions. 1545 1546 This is a problem, because there's no guarantee the final 1547 destination of the symbol, or any candidate locations for a 1548 trampoline, are within range of the branch. For this reason, the 1549 kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 1550 relocation in modules at all, and it makes little sense to add 1551 support. 1552 1553 The symptom is that the kernel fails with an "unsupported 1554 relocation" error when loading some modules. 1555 1556 Until fixed tools are available, passing 1557 -fno-optimize-sibling-calls to gcc should prevent gcc generating 1558 code which hits this problem, at the cost of a bit of extra runtime 1559 stack usage in some cases. 1560 1561 The problem is described in more detail at: 1562 https://bugs.launchpad.net/binutils-linaro/+bug/725126 1563 1564 Only Thumb-2 kernels are affected. 1565 1566 Unless you are sure your tools don't have this problem, say Y. 1567 1568config ARM_ASM_UNIFIED 1569 bool 1570 1571config ARM_PATCH_IDIV 1572 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 1573 depends on CPU_32v7 && !XIP_KERNEL 1574 default y 1575 help 1576 The ARM compiler inserts calls to __aeabi_idiv() and 1577 __aeabi_uidiv() when it needs to perform division on signed 1578 and unsigned integers. Some v7 CPUs have support for the sdiv 1579 and udiv instructions that can be used to implement those 1580 functions. 1581 1582 Enabling this option allows the kernel to modify itself to 1583 replace the first two instructions of these library functions 1584 with the sdiv or udiv plus "bx lr" instructions when the CPU 1585 it is running on supports them. Typically this will be faster 1586 and less power intensive than running the original library 1587 code to do integer division. 1588 1589config AEABI 1590 bool "Use the ARM EABI to compile the kernel" 1591 help 1592 This option allows for the kernel to be compiled using the latest 1593 ARM ABI (aka EABI). This is only useful if you are using a user 1594 space environment that is also compiled with EABI. 1595 1596 Since there are major incompatibilities between the legacy ABI and 1597 EABI, especially with regard to structure member alignment, this 1598 option also changes the kernel syscall calling convention to 1599 disambiguate both ABIs and allow for backward compatibility support 1600 (selected with CONFIG_OABI_COMPAT). 1601 1602 To use this you need GCC version 4.0.0 or later. 1603 1604config OABI_COMPAT 1605 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1606 depends on AEABI && !THUMB2_KERNEL 1607 help 1608 This option preserves the old syscall interface along with the 1609 new (ARM EABI) one. It also provides a compatibility layer to 1610 intercept syscalls that have structure arguments which layout 1611 in memory differs between the legacy ABI and the new ARM EABI 1612 (only for non "thumb" binaries). This option adds a tiny 1613 overhead to all syscalls and produces a slightly larger kernel. 1614 1615 The seccomp filter system will not be available when this is 1616 selected, since there is no way yet to sensibly distinguish 1617 between calling conventions during filtering. 1618 1619 If you know you'll be using only pure EABI user space then you 1620 can say N here. If this option is not selected and you attempt 1621 to execute a legacy ABI binary then the result will be 1622 UNPREDICTABLE (in fact it can be predicted that it won't work 1623 at all). If in doubt say N. 1624 1625config ARCH_HAS_HOLES_MEMORYMODEL 1626 bool 1627 1628config ARCH_SPARSEMEM_ENABLE 1629 bool 1630 1631config ARCH_SPARSEMEM_DEFAULT 1632 def_bool ARCH_SPARSEMEM_ENABLE 1633 1634config ARCH_SELECT_MEMORY_MODEL 1635 def_bool ARCH_SPARSEMEM_ENABLE 1636 1637config HAVE_ARCH_PFN_VALID 1638 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 1639 1640config HAVE_GENERIC_RCU_GUP 1641 def_bool y 1642 depends on ARM_LPAE 1643 1644config HIGHMEM 1645 bool "High Memory Support" 1646 depends on MMU 1647 help 1648 The address space of ARM processors is only 4 Gigabytes large 1649 and it has to accommodate user address space, kernel address 1650 space as well as some memory mapped IO. That means that, if you 1651 have a large amount of physical memory and/or IO, not all of the 1652 memory can be "permanently mapped" by the kernel. The physical 1653 memory that is not permanently mapped is called "high memory". 1654 1655 Depending on the selected kernel/user memory split, minimum 1656 vmalloc space and actual amount of RAM, you may not need this 1657 option which should result in a slightly faster kernel. 1658 1659 If unsure, say n. 1660 1661config HIGHPTE 1662 bool "Allocate 2nd-level pagetables from highmem" if EXPERT 1663 depends on HIGHMEM 1664 default y 1665 help 1666 The VM uses one page of physical memory for each page table. 1667 For systems with a lot of processes, this can use a lot of 1668 precious low memory, eventually leading to low memory being 1669 consumed by page tables. Setting this option will allow 1670 user-space 2nd level page tables to reside in high memory. 1671 1672config CPU_SW_DOMAIN_PAN 1673 bool "Enable use of CPU domains to implement privileged no-access" 1674 depends on MMU && !ARM_LPAE 1675 default y 1676 help 1677 Increase kernel security by ensuring that normal kernel accesses 1678 are unable to access userspace addresses. This can help prevent 1679 use-after-free bugs becoming an exploitable privilege escalation 1680 by ensuring that magic values (such as LIST_POISON) will always 1681 fault when dereferenced. 1682 1683 CPUs with low-vector mappings use a best-efforts implementation. 1684 Their lower 1MB needs to remain accessible for the vectors, but 1685 the remainder of userspace will become appropriately inaccessible. 1686 1687config HW_PERF_EVENTS 1688 def_bool y 1689 depends on ARM_PMU 1690 1691config SYS_SUPPORTS_HUGETLBFS 1692 def_bool y 1693 depends on ARM_LPAE 1694 1695config HAVE_ARCH_TRANSPARENT_HUGEPAGE 1696 def_bool y 1697 depends on ARM_LPAE 1698 1699config ARCH_WANT_GENERAL_HUGETLB 1700 def_bool y 1701 1702config ARM_MODULE_PLTS 1703 bool "Use PLTs to allow module memory to spill over into vmalloc area" 1704 depends on MODULES 1705 help 1706 Allocate PLTs when loading modules so that jumps and calls whose 1707 targets are too far away for their relative offsets to be encoded 1708 in the instructions themselves can be bounced via veneers in the 1709 module's PLT. This allows modules to be allocated in the generic 1710 vmalloc area after the dedicated module memory area has been 1711 exhausted. The modules will use slightly more memory, but after 1712 rounding up to page size, the actual memory footprint is usually 1713 the same. 1714 1715 Say y if you are getting out of memory errors while loading modules 1716 1717source "mm/Kconfig" 1718 1719config FORCE_MAX_ZONEORDER 1720 int "Maximum zone order" 1721 default "12" if SOC_AM33XX 1722 default "9" if SA1111 || ARCH_EFM32 1723 default "11" 1724 help 1725 The kernel memory allocator divides physically contiguous memory 1726 blocks into "zones", where each zone is a power of two number of 1727 pages. This option selects the largest power of two that the kernel 1728 keeps in the memory allocator. If you need to allocate very large 1729 blocks of physically contiguous memory, then you may need to 1730 increase this value. 1731 1732 This config option is actually maximum order plus one. For example, 1733 a value of 11 means that the largest free memory block is 2^10 pages. 1734 1735config ALIGNMENT_TRAP 1736 bool 1737 depends on CPU_CP15_MMU 1738 default y if !ARCH_EBSA110 1739 select HAVE_PROC_CPU if PROC_FS 1740 help 1741 ARM processors cannot fetch/store information which is not 1742 naturally aligned on the bus, i.e., a 4 byte fetch must start at an 1743 address divisible by 4. On 32-bit ARM processors, these non-aligned 1744 fetch/store instructions will be emulated in software if you say 1745 here, which has a severe performance impact. This is necessary for 1746 correct operation of some network protocols. With an IP-only 1747 configuration it is safe to say N, otherwise say Y. 1748 1749config UACCESS_WITH_MEMCPY 1750 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 1751 depends on MMU 1752 default y if CPU_FEROCEON 1753 help 1754 Implement faster copy_to_user and clear_user methods for CPU 1755 cores where a 8-word STM instruction give significantly higher 1756 memory write throughput than a sequence of individual 32bit stores. 1757 1758 A possible side effect is a slight increase in scheduling latency 1759 between threads sharing the same address space if they invoke 1760 such copy operations with large buffers. 1761 1762 However, if the CPU data cache is using a write-allocate mode, 1763 this option is unlikely to provide any performance gain. 1764 1765config SECCOMP 1766 bool 1767 prompt "Enable seccomp to safely compute untrusted bytecode" 1768 ---help--- 1769 This kernel feature is useful for number crunching applications 1770 that may need to compute untrusted bytecode during their 1771 execution. By using pipes or other transports made available to 1772 the process as file descriptors supporting the read/write 1773 syscalls, it's possible to isolate those applications in 1774 their own address space using seccomp. Once seccomp is 1775 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 1776 and the task is only allowed to execute a few safe syscalls 1777 defined by each seccomp mode. 1778 1779config SWIOTLB 1780 def_bool y 1781 1782config IOMMU_HELPER 1783 def_bool SWIOTLB 1784 1785config PARAVIRT 1786 bool "Enable paravirtualization code" 1787 help 1788 This changes the kernel so it can modify itself when it is run 1789 under a hypervisor, potentially improving performance significantly 1790 over full virtualization. 1791 1792config PARAVIRT_TIME_ACCOUNTING 1793 bool "Paravirtual steal time accounting" 1794 select PARAVIRT 1795 default n 1796 help 1797 Select this option to enable fine granularity task steal time 1798 accounting. Time spent executing other tasks in parallel with 1799 the current vCPU is discounted from the vCPU power. To account for 1800 that, there can be a small performance impact. 1801 1802 If in doubt, say N here. 1803 1804config XEN_DOM0 1805 def_bool y 1806 depends on XEN 1807 1808config XEN 1809 bool "Xen guest support on ARM" 1810 depends on ARM && AEABI && OF 1811 depends on CPU_V7 && !CPU_V6 1812 depends on !GENERIC_ATOMIC64 1813 depends on MMU 1814 select ARCH_DMA_ADDR_T_64BIT 1815 select ARM_PSCI 1816 select SWIOTLB_XEN 1817 select PARAVIRT 1818 help 1819 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1820 1821endmenu 1822 1823menu "Boot options" 1824 1825config USE_OF 1826 bool "Flattened Device Tree support" 1827 select IRQ_DOMAIN 1828 select OF 1829 help 1830 Include support for flattened device tree machine descriptions. 1831 1832config ATAGS 1833 bool "Support for the traditional ATAGS boot data passing" if USE_OF 1834 default y 1835 help 1836 This is the traditional way of passing data to the kernel at boot 1837 time. If you are solely relying on the flattened device tree (or 1838 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1839 to remove ATAGS support from your kernel binary. If unsure, 1840 leave this to y. 1841 1842config DEPRECATED_PARAM_STRUCT 1843 bool "Provide old way to pass kernel parameters" 1844 depends on ATAGS 1845 help 1846 This was deprecated in 2001 and announced to live on for 5 years. 1847 Some old boot loaders still use this way. 1848 1849# Compressed boot loader in ROM. Yes, we really want to ask about 1850# TEXT and BSS so we preserve their values in the config files. 1851config ZBOOT_ROM_TEXT 1852 hex "Compressed ROM boot loader base address" 1853 default "0" 1854 help 1855 The physical address at which the ROM-able zImage is to be 1856 placed in the target. Platforms which normally make use of 1857 ROM-able zImage formats normally set this to a suitable 1858 value in their defconfig file. 1859 1860 If ZBOOT_ROM is not enabled, this has no effect. 1861 1862config ZBOOT_ROM_BSS 1863 hex "Compressed ROM boot loader BSS address" 1864 default "0" 1865 help 1866 The base address of an area of read/write memory in the target 1867 for the ROM-able zImage which must be available while the 1868 decompressor is running. It must be large enough to hold the 1869 entire decompressed kernel plus an additional 128 KiB. 1870 Platforms which normally make use of ROM-able zImage formats 1871 normally set this to a suitable value in their defconfig file. 1872 1873 If ZBOOT_ROM is not enabled, this has no effect. 1874 1875config ZBOOT_ROM 1876 bool "Compressed boot loader in ROM/flash" 1877 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 1878 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 1879 help 1880 Say Y here if you intend to execute your compressed kernel image 1881 (zImage) directly from ROM or flash. If unsure, say N. 1882 1883config ARM_APPENDED_DTB 1884 bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1885 depends on OF 1886 help 1887 With this option, the boot code will look for a device tree binary 1888 (DTB) appended to zImage 1889 (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1890 1891 This is meant as a backward compatibility convenience for those 1892 systems with a bootloader that can't be upgraded to accommodate 1893 the documented boot protocol using a device tree. 1894 1895 Beware that there is very little in terms of protection against 1896 this option being confused by leftover garbage in memory that might 1897 look like a DTB header after a reboot if no actual DTB is appended 1898 to zImage. Do not leave this option active in a production kernel 1899 if you don't intend to always append a DTB. Proper passing of the 1900 location into r2 of a bootloader provided DTB is always preferable 1901 to this option. 1902 1903config ARM_ATAG_DTB_COMPAT 1904 bool "Supplement the appended DTB with traditional ATAG information" 1905 depends on ARM_APPENDED_DTB 1906 help 1907 Some old bootloaders can't be updated to a DTB capable one, yet 1908 they provide ATAGs with memory configuration, the ramdisk address, 1909 the kernel cmdline string, etc. Such information is dynamically 1910 provided by the bootloader and can't always be stored in a static 1911 DTB. To allow a device tree enabled kernel to be used with such 1912 bootloaders, this option allows zImage to extract the information 1913 from the ATAG list and store it at run time into the appended DTB. 1914 1915choice 1916 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1917 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1918 1919config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1920 bool "Use bootloader kernel arguments if available" 1921 help 1922 Uses the command-line options passed by the boot loader instead of 1923 the device tree bootargs property. If the boot loader doesn't provide 1924 any, the device tree bootargs property will be used. 1925 1926config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1927 bool "Extend with bootloader kernel arguments" 1928 help 1929 The command-line arguments provided by the boot loader will be 1930 appended to the the device tree bootargs property. 1931 1932endchoice 1933 1934config CMDLINE 1935 string "Default kernel command string" 1936 default "" 1937 help 1938 On some architectures (EBSA110 and CATS), there is currently no way 1939 for the boot loader to pass arguments to the kernel. For these 1940 architectures, you should supply some command-line options at build 1941 time by entering them here. As a minimum, you should specify the 1942 memory size and the root device (e.g., mem=64M root=/dev/nfs). 1943 1944choice 1945 prompt "Kernel command line type" if CMDLINE != "" 1946 default CMDLINE_FROM_BOOTLOADER 1947 depends on ATAGS 1948 1949config CMDLINE_FROM_BOOTLOADER 1950 bool "Use bootloader kernel arguments if available" 1951 help 1952 Uses the command-line options passed by the boot loader. If 1953 the boot loader doesn't provide any, the default kernel command 1954 string provided in CMDLINE will be used. 1955 1956config CMDLINE_EXTEND 1957 bool "Extend bootloader kernel arguments" 1958 help 1959 The command-line arguments provided by the boot loader will be 1960 appended to the default kernel command string. 1961 1962config CMDLINE_FORCE 1963 bool "Always use the default kernel command string" 1964 help 1965 Always use the default kernel command string, even if the boot 1966 loader passes other arguments to the kernel. 1967 This is useful if you cannot or don't want to change the 1968 command-line options your boot loader passes to the kernel. 1969endchoice 1970 1971config XIP_KERNEL 1972 bool "Kernel Execute-In-Place from ROM" 1973 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 1974 help 1975 Execute-In-Place allows the kernel to run from non-volatile storage 1976 directly addressable by the CPU, such as NOR flash. This saves RAM 1977 space since the text section of the kernel is not loaded from flash 1978 to RAM. Read-write sections, such as the data section and stack, 1979 are still copied to RAM. The XIP kernel is not compressed since 1980 it has to run directly from flash, so it will take more space to 1981 store it. The flash address used to link the kernel object files, 1982 and for storing it, is configuration dependent. Therefore, if you 1983 say Y here, you must know the proper physical address where to 1984 store the kernel image depending on your own flash memory usage. 1985 1986 Also note that the make target becomes "make xipImage" rather than 1987 "make zImage" or "make Image". The final kernel binary to put in 1988 ROM memory will be arch/arm/boot/xipImage. 1989 1990 If unsure, say N. 1991 1992config XIP_PHYS_ADDR 1993 hex "XIP Kernel Physical Location" 1994 depends on XIP_KERNEL 1995 default "0x00080000" 1996 help 1997 This is the physical address in your flash memory the kernel will 1998 be linked for and stored to. This address is dependent on your 1999 own flash usage. 2000 2001config KEXEC 2002 bool "Kexec system call (EXPERIMENTAL)" 2003 depends on (!SMP || PM_SLEEP_SMP) 2004 depends on !CPU_V7M 2005 select KEXEC_CORE 2006 help 2007 kexec is a system call that implements the ability to shutdown your 2008 current kernel, and to start another kernel. It is like a reboot 2009 but it is independent of the system firmware. And like a reboot 2010 you can start any kernel with it, not just Linux. 2011 2012 It is an ongoing process to be certain the hardware in a machine 2013 is properly shutdown, so do not be surprised if this code does not 2014 initially work for you. 2015 2016config ATAGS_PROC 2017 bool "Export atags in procfs" 2018 depends on ATAGS && KEXEC 2019 default y 2020 help 2021 Should the atags used to boot the kernel be exported in an "atags" 2022 file in procfs. Useful with kexec. 2023 2024config CRASH_DUMP 2025 bool "Build kdump crash kernel (EXPERIMENTAL)" 2026 help 2027 Generate crash dump after being started by kexec. This should 2028 be normally only set in special crash dump kernels which are 2029 loaded in the main kernel with kexec-tools into a specially 2030 reserved region and then later executed after a crash by 2031 kdump/kexec. The crash dump kernel must be compiled to a 2032 memory address not used by the main kernel 2033 2034 For more details see Documentation/kdump/kdump.txt 2035 2036config AUTO_ZRELADDR 2037 bool "Auto calculation of the decompressed kernel image address" 2038 help 2039 ZRELADDR is the physical address where the decompressed kernel 2040 image will be placed. If AUTO_ZRELADDR is selected, the address 2041 will be determined at run-time by masking the current IP with 2042 0xf8000000. This assumes the zImage being placed in the first 128MB 2043 from start of memory. 2044 2045config EFI_STUB 2046 bool 2047 2048config EFI 2049 bool "UEFI runtime support" 2050 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 2051 select UCS2_STRING 2052 select EFI_PARAMS_FROM_FDT 2053 select EFI_STUB 2054 select EFI_ARMSTUB 2055 select EFI_RUNTIME_WRAPPERS 2056 ---help--- 2057 This option provides support for runtime services provided 2058 by UEFI firmware (such as non-volatile variables, realtime 2059 clock, and platform reset). A UEFI stub is also provided to 2060 allow the kernel to be booted as an EFI application. This 2061 is only useful for kernels that may run on systems that have 2062 UEFI firmware. 2063 2064endmenu 2065 2066menu "CPU Power Management" 2067 2068source "drivers/cpufreq/Kconfig" 2069 2070source "drivers/cpuidle/Kconfig" 2071 2072endmenu 2073 2074menu "Floating point emulation" 2075 2076comment "At least one emulation must be selected" 2077 2078config FPE_NWFPE 2079 bool "NWFPE math emulation" 2080 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 2081 ---help--- 2082 Say Y to include the NWFPE floating point emulator in the kernel. 2083 This is necessary to run most binaries. Linux does not currently 2084 support floating point hardware so you need to say Y here even if 2085 your machine has an FPA or floating point co-processor podule. 2086 2087 You may say N here if you are going to load the Acorn FPEmulator 2088 early in the bootup. 2089 2090config FPE_NWFPE_XP 2091 bool "Support extended precision" 2092 depends on FPE_NWFPE 2093 help 2094 Say Y to include 80-bit support in the kernel floating-point 2095 emulator. Otherwise, only 32 and 64-bit support is compiled in. 2096 Note that gcc does not generate 80-bit operations by default, 2097 so in most cases this option only enlarges the size of the 2098 floating point emulator without any good reason. 2099 2100 You almost surely want to say N here. 2101 2102config FPE_FASTFPE 2103 bool "FastFPE math emulation (EXPERIMENTAL)" 2104 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 2105 ---help--- 2106 Say Y here to include the FAST floating point emulator in the kernel. 2107 This is an experimental much faster emulator which now also has full 2108 precision for the mantissa. It does not support any exceptions. 2109 It is very simple, and approximately 3-6 times faster than NWFPE. 2110 2111 It should be sufficient for most programs. It may be not suitable 2112 for scientific calculations, but you have to check this for yourself. 2113 If you do not feel you need a faster FP emulation you should better 2114 choose NWFPE. 2115 2116config VFP 2117 bool "VFP-format floating point maths" 2118 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 2119 help 2120 Say Y to include VFP support code in the kernel. This is needed 2121 if your hardware includes a VFP unit. 2122 2123 Please see <file:Documentation/arm/VFP/release-notes.txt> for 2124 release notes and additional status information. 2125 2126 Say N if your target does not have VFP hardware. 2127 2128config VFPv3 2129 bool 2130 depends on VFP 2131 default y if CPU_V7 2132 2133config NEON 2134 bool "Advanced SIMD (NEON) Extension support" 2135 depends on VFPv3 && CPU_V7 2136 help 2137 Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2138 Extension. 2139 2140config KERNEL_MODE_NEON 2141 bool "Support for NEON in kernel mode" 2142 depends on NEON && AEABI 2143 help 2144 Say Y to include support for NEON in kernel mode. 2145 2146endmenu 2147 2148menu "Userspace binary formats" 2149 2150source "fs/Kconfig.binfmt" 2151 2152endmenu 2153 2154menu "Power management options" 2155 2156source "kernel/power/Kconfig" 2157 2158config ARCH_SUSPEND_POSSIBLE 2159 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2160 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2161 def_bool y 2162 2163config ARM_CPU_SUSPEND 2164 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 2165 depends on ARCH_SUSPEND_POSSIBLE 2166 2167config ARCH_HIBERNATION_POSSIBLE 2168 bool 2169 depends on MMU 2170 default y if ARCH_SUSPEND_POSSIBLE 2171 2172endmenu 2173 2174source "net/Kconfig" 2175 2176source "drivers/Kconfig" 2177 2178source "drivers/firmware/Kconfig" 2179 2180source "fs/Kconfig" 2181 2182source "arch/arm/Kconfig.debug" 2183 2184source "security/Kconfig" 2185 2186source "crypto/Kconfig" 2187if CRYPTO 2188source "arch/arm/crypto/Kconfig" 2189endif 2190 2191source "lib/Kconfig" 2192 2193source "arch/arm/kvm/Kconfig" 2194