xref: /openbmc/linux/arch/arc/kernel/head.S (revision 62e7ca52)
1/*
2 * ARC CPU startup Code
3 *
4 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Vineetg: Dec 2007
11 *  -Check if we are running on Simulator or on real hardware
12 *      to skip certain things during boot on simulator
13 */
14
15#include <linux/linkage.h>
16#include <asm/asm-offsets.h>
17#include <asm/entry.h>
18#include <asm/arcregs.h>
19#include <asm/cache.h>
20
21.macro CPU_EARLY_SETUP
22
23	; Setting up Vectror Table (in case exception happens in early boot
24	sr	@_int_vec_base_lds, [AUX_INTR_VEC_BASE]
25
26	; Disable I-cache/D-cache if kernel so configured
27	lr	r5, [ARC_REG_IC_BCR]
28	breq    r5, 0, 1f		; I$ doesn't exist
29	lr	r5, [ARC_REG_IC_CTRL]
30#ifdef CONFIG_ARC_HAS_ICACHE
31	bclr	r5, r5, 0		; 0 - Enable, 1 is Disable
32#else
33	bset	r5, r5, 0		; I$ exists, but is not used
34#endif
35	sr	r5, [ARC_REG_IC_CTRL]
36
371:
38	lr	r5, [ARC_REG_DC_BCR]
39	breq    r5, 0, 1f		; D$ doesn't exist
40	lr	r5, [ARC_REG_DC_CTRL]
41	bclr	r5, r5, 6		; Invalidate (discard w/o wback)
42#ifdef CONFIG_ARC_HAS_DCACHE
43	bclr	r5, r5, 0		; Enable (+Inv)
44#else
45	bset	r5, r5, 0		; Disable (+Inv)
46#endif
47	sr	r5, [ARC_REG_DC_CTRL]
48
491:
50.endm
51
52	.cpu A7
53
54	.section .init.text, "ax",@progbits
55	.type stext, @function
56	.globl stext
57stext:
58	;-------------------------------------------------------------------
59	; Don't clobber r0-r2 yet. It might have bootloader provided info
60	;-------------------------------------------------------------------
61
62	CPU_EARLY_SETUP
63
64#ifdef CONFIG_SMP
65	; Ensure Boot (Master) proceeds. Others wait in platform dependent way
66	;	IDENTITY Reg [ 3  2  1  0 ]
67	;	(cpu-id)             ^^^	=> Zero for UP ARC700
68	;					=> #Core-ID if SMP (Master 0)
69	; Note that non-boot CPUs might not land here if halt-on-reset and
70	; instead breath life from @first_lines_of_secondary, but we still
71	; need to make sure only boot cpu takes this path.
72	GET_CPU_ID  r5
73	cmp	r5, 0
74	mov.ne	r0, r5
75	jne	arc_platform_smp_wait_to_boot
76#endif
77	; Clear BSS before updating any globals
78	; XXX: use ZOL here
79	mov	r5, __bss_start
80	sub	r6, __bss_stop, r5
81	lsr.f	lp_count, r6, 2
82	lpnz	1f
83	st.ab   0, [r5, 4]
841:
85
86	; Uboot - kernel ABI
87	;    r0 = [0] No uboot interaction, [1] cmdline in r2, [2] DTB in r2
88	;    r1 = magic number (board identity, unused as of now
89	;    r2 = pointer to uboot provided cmdline or external DTB in mem
90	; These are handled later in setup_arch()
91	st	r0, [@uboot_tag]
92	st	r2, [@uboot_arg]
93
94	; Identify if running on ISS vs Silicon
95	; 	IDENTITY Reg [ 3  2  1  0 ]
96	;	(chip-id)      ^^^^^		==> 0xffff for ISS
97	lr	r0, [identity]
98	lsr	r3, r0, 16
99	cmp	r3, 0xffff
100	mov.z	r4, 0
101	mov.nz	r4, 1
102	st	r4, [@running_on_hw]
103
104	; setup "current" tsk and optionally cache it in dedicated r25
105	mov	r9, @init_task
106	SET_CURR_TASK_ON_CPU  r9, r0	; r9 = tsk, r0 = scratch
107
108	; setup stack (fp, sp)
109	mov	fp, 0
110
111	; tsk->thread_info is really a PAGE, whose bottom hoists stack
112	GET_TSK_STACK_BASE r9, sp	; r9 = tsk, sp = stack base(output)
113
114	j	start_kernel	; "C" entry point
115
116#ifdef CONFIG_SMP
117;----------------------------------------------------------------
118;     First lines of code run by secondary before jumping to 'C'
119;----------------------------------------------------------------
120	.section .text, "ax",@progbits
121	.type first_lines_of_secondary, @function
122	.globl first_lines_of_secondary
123
124first_lines_of_secondary:
125
126	CPU_EARLY_SETUP
127
128	; setup per-cpu idle task as "current" on this CPU
129	ld	r0, [@secondary_idle_tsk]
130	SET_CURR_TASK_ON_CPU  r0, r1
131
132	; setup stack (fp, sp)
133	mov	fp, 0
134
135	; set it's stack base to tsk->thread_info bottom
136	GET_TSK_STACK_BASE r0, sp
137
138	j	start_kernel_secondary
139
140#endif
141