xref: /openbmc/u-boot/include/fsl_esdhc.h (revision 0da90255083681a02b24528f80da9d4062ff634a)
183d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
250586ef2SAndy Fleming /*
350586ef2SAndy Fleming  * FSL SD/MMC Defines
450586ef2SAndy Fleming  *-------------------------------------------------------------------
550586ef2SAndy Fleming  *
632c8cfb2SPriyanka Jain  * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc
750586ef2SAndy Fleming  */
850586ef2SAndy Fleming 
950586ef2SAndy Fleming #ifndef  __FSL_ESDHC_H__
1050586ef2SAndy Fleming #define	__FSL_ESDHC_H__
1150586ef2SAndy Fleming 
1251313b49SPeng Fan #include <linux/bitops.h>
131221ce45SMasahiro Yamada #include <linux/errno.h>
14c67bee14SStefano Babic #include <asm/byteorder.h>
15b33433a6SAnton Vorontsov 
1693bfd616SPantelis Antoniou /* needed for the mmc_cfg definition */
1793bfd616SPantelis Antoniou #include <mmc.h>
1893bfd616SPantelis Antoniou 
195a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
205a8dbdc6SYangbo Lu #include "../board/freescale/common/qixis.h"
215a8dbdc6SYangbo Lu #endif
225a8dbdc6SYangbo Lu 
2350586ef2SAndy Fleming /* FSL eSDHC-specific constants */
2450586ef2SAndy Fleming #define SYSCTL			0x0002e02c
2550586ef2SAndy Fleming #define SYSCTL_INITA		0x08000000
2650586ef2SAndy Fleming #define SYSCTL_TIMEOUT_MASK	0x000f0000
271118cdbfSLi Yang #define SYSCTL_CLOCK_MASK	0x0000fff0
28f0b5f23fSEric Nelson #if !defined(CONFIG_FSL_USDHC)
29c67bee14SStefano Babic #define SYSCTL_CKEN		0x00000008
3050586ef2SAndy Fleming #define SYSCTL_PEREN		0x00000004
3150586ef2SAndy Fleming #define SYSCTL_HCKEN		0x00000002
3250586ef2SAndy Fleming #define SYSCTL_IPGEN		0x00000001
33f0b5f23fSEric Nelson #endif
3448bb3bb5SJerry Huang #define SYSCTL_RSTA		0x01000000
357a5b8029SDirk Behme #define SYSCTL_RSTC		0x02000000
367a5b8029SDirk Behme #define SYSCTL_RSTD		0x04000000
3750586ef2SAndy Fleming 
38f53225ccSPeng Fan #define VENDORSPEC_CKEN		0x00004000
39f53225ccSPeng Fan #define VENDORSPEC_PEREN	0x00002000
40f53225ccSPeng Fan #define VENDORSPEC_HCKEN	0x00001000
41f53225ccSPeng Fan #define VENDORSPEC_IPGEN	0x00000800
42f53225ccSPeng Fan #define VENDORSPEC_INIT		0x20007809
43f53225ccSPeng Fan 
4450586ef2SAndy Fleming #define IRQSTAT			0x0002e030
4550586ef2SAndy Fleming #define IRQSTAT_DMAE		(0x10000000)
4650586ef2SAndy Fleming #define IRQSTAT_AC12E		(0x01000000)
4750586ef2SAndy Fleming #define IRQSTAT_DEBE		(0x00400000)
4850586ef2SAndy Fleming #define IRQSTAT_DCE		(0x00200000)
4950586ef2SAndy Fleming #define IRQSTAT_DTOE		(0x00100000)
5050586ef2SAndy Fleming #define IRQSTAT_CIE		(0x00080000)
5150586ef2SAndy Fleming #define IRQSTAT_CEBE		(0x00040000)
5250586ef2SAndy Fleming #define IRQSTAT_CCE		(0x00020000)
5350586ef2SAndy Fleming #define IRQSTAT_CTOE		(0x00010000)
5450586ef2SAndy Fleming #define IRQSTAT_CINT		(0x00000100)
5550586ef2SAndy Fleming #define IRQSTAT_CRM		(0x00000080)
5650586ef2SAndy Fleming #define IRQSTAT_CINS		(0x00000040)
5750586ef2SAndy Fleming #define IRQSTAT_BRR		(0x00000020)
5850586ef2SAndy Fleming #define IRQSTAT_BWR		(0x00000010)
5950586ef2SAndy Fleming #define IRQSTAT_DINT		(0x00000008)
6050586ef2SAndy Fleming #define IRQSTAT_BGE		(0x00000004)
6150586ef2SAndy Fleming #define IRQSTAT_TC		(0x00000002)
6250586ef2SAndy Fleming #define IRQSTAT_CC		(0x00000001)
6350586ef2SAndy Fleming 
6450586ef2SAndy Fleming #define CMD_ERR		(IRQSTAT_CIE | IRQSTAT_CEBE | IRQSTAT_CCE)
659b74dc56SAndrew Gabbasov #define DATA_ERR	(IRQSTAT_DEBE | IRQSTAT_DCE | IRQSTAT_DTOE | \
669b74dc56SAndrew Gabbasov 				IRQSTAT_DMAE)
679b74dc56SAndrew Gabbasov #define DATA_COMPLETE	(IRQSTAT_TC | IRQSTAT_DINT)
6850586ef2SAndy Fleming 
6950586ef2SAndy Fleming #define IRQSTATEN		0x0002e034
7050586ef2SAndy Fleming #define IRQSTATEN_DMAE		(0x10000000)
7150586ef2SAndy Fleming #define IRQSTATEN_AC12E		(0x01000000)
7250586ef2SAndy Fleming #define IRQSTATEN_DEBE		(0x00400000)
7350586ef2SAndy Fleming #define IRQSTATEN_DCE		(0x00200000)
7450586ef2SAndy Fleming #define IRQSTATEN_DTOE		(0x00100000)
7550586ef2SAndy Fleming #define IRQSTATEN_CIE		(0x00080000)
7650586ef2SAndy Fleming #define IRQSTATEN_CEBE		(0x00040000)
7750586ef2SAndy Fleming #define IRQSTATEN_CCE		(0x00020000)
7850586ef2SAndy Fleming #define IRQSTATEN_CTOE		(0x00010000)
7950586ef2SAndy Fleming #define IRQSTATEN_CINT		(0x00000100)
8050586ef2SAndy Fleming #define IRQSTATEN_CRM		(0x00000080)
8150586ef2SAndy Fleming #define IRQSTATEN_CINS		(0x00000040)
8250586ef2SAndy Fleming #define IRQSTATEN_BRR		(0x00000020)
8350586ef2SAndy Fleming #define IRQSTATEN_BWR		(0x00000010)
8450586ef2SAndy Fleming #define IRQSTATEN_DINT		(0x00000008)
8550586ef2SAndy Fleming #define IRQSTATEN_BGE		(0x00000004)
8650586ef2SAndy Fleming #define IRQSTATEN_TC		(0x00000002)
8750586ef2SAndy Fleming #define IRQSTATEN_CC		(0x00000001)
8850586ef2SAndy Fleming 
892d9ca2c7SYangbo Lu #define ESDHCCTL		0x0002e40c
902d9ca2c7SYangbo Lu #define ESDHCCTL_PCS		(0x00080000)
912d9ca2c7SYangbo Lu 
9250586ef2SAndy Fleming #define PRSSTAT			0x0002e024
937a5b8029SDirk Behme #define PRSSTAT_DAT0		(0x01000000)
9450586ef2SAndy Fleming #define PRSSTAT_CLSL		(0x00800000)
9550586ef2SAndy Fleming #define PRSSTAT_WPSPL		(0x00080000)
9650586ef2SAndy Fleming #define PRSSTAT_CDPL		(0x00040000)
9750586ef2SAndy Fleming #define PRSSTAT_CINS		(0x00010000)
9850586ef2SAndy Fleming #define PRSSTAT_BREN		(0x00000800)
9977c1458dSDipen Dudhat #define PRSSTAT_BWEN		(0x00000400)
1002d9ca2c7SYangbo Lu #define PRSSTAT_SDSTB		(0X00000008)
10150586ef2SAndy Fleming #define PRSSTAT_DLA		(0x00000004)
10250586ef2SAndy Fleming #define PRSSTAT_CICHB		(0x00000002)
10350586ef2SAndy Fleming #define PRSSTAT_CIDHB		(0x00000001)
10450586ef2SAndy Fleming 
10550586ef2SAndy Fleming #define PROCTL			0x0002e028
10650586ef2SAndy Fleming #define PROCTL_INIT		0x00000020
10750586ef2SAndy Fleming #define PROCTL_DTW_4		0x00000002
10850586ef2SAndy Fleming #define PROCTL_DTW_8		0x00000004
109*1f15cb8fSAngelo Dureghello #define PROCTL_D3CD		0x00000008
11050586ef2SAndy Fleming 
11150586ef2SAndy Fleming #define CMDARG			0x0002e008
11250586ef2SAndy Fleming 
11350586ef2SAndy Fleming #define XFERTYP			0x0002e00c
11450586ef2SAndy Fleming #define XFERTYP_CMD(x)		((x & 0x3f) << 24)
11550586ef2SAndy Fleming #define XFERTYP_CMDTYP_NORMAL	0x0
11650586ef2SAndy Fleming #define XFERTYP_CMDTYP_SUSPEND	0x00400000
11750586ef2SAndy Fleming #define XFERTYP_CMDTYP_RESUME	0x00800000
11850586ef2SAndy Fleming #define XFERTYP_CMDTYP_ABORT	0x00c00000
11950586ef2SAndy Fleming #define XFERTYP_DPSEL		0x00200000
12050586ef2SAndy Fleming #define XFERTYP_CICEN		0x00100000
12150586ef2SAndy Fleming #define XFERTYP_CCCEN		0x00080000
12250586ef2SAndy Fleming #define XFERTYP_RSPTYP_NONE	0
12350586ef2SAndy Fleming #define XFERTYP_RSPTYP_136	0x00010000
12450586ef2SAndy Fleming #define XFERTYP_RSPTYP_48	0x00020000
12550586ef2SAndy Fleming #define XFERTYP_RSPTYP_48_BUSY	0x00030000
12650586ef2SAndy Fleming #define XFERTYP_MSBSEL		0x00000020
12750586ef2SAndy Fleming #define XFERTYP_DTDSEL		0x00000010
1280e1bf614SVolodymyr Riazantsev #define XFERTYP_DDREN		0x00000008
12950586ef2SAndy Fleming #define XFERTYP_AC12EN		0x00000004
13050586ef2SAndy Fleming #define XFERTYP_BCEN		0x00000002
13150586ef2SAndy Fleming #define XFERTYP_DMAEN		0x00000001
13250586ef2SAndy Fleming 
13350586ef2SAndy Fleming #define CINS_TIMEOUT		1000
134bcfb3653SBenoît Thébaudeau #define PIO_TIMEOUT		500
13550586ef2SAndy Fleming 
13650586ef2SAndy Fleming #define DSADDR		0x2e004
13750586ef2SAndy Fleming 
13850586ef2SAndy Fleming #define CMDRSP0		0x2e010
13950586ef2SAndy Fleming #define CMDRSP1		0x2e014
14050586ef2SAndy Fleming #define CMDRSP2		0x2e018
14150586ef2SAndy Fleming #define CMDRSP3		0x2e01c
14250586ef2SAndy Fleming 
14350586ef2SAndy Fleming #define DATPORT		0x2e020
14450586ef2SAndy Fleming 
14550586ef2SAndy Fleming #define WML		0x2e044
14650586ef2SAndy Fleming #define WML_WRITE	0x00010000
14732c8cfb2SPriyanka Jain #ifdef CONFIG_FSL_SDHC_V2_3
14832c8cfb2SPriyanka Jain #define WML_RD_WML_MAX		0x80
14932c8cfb2SPriyanka Jain #define WML_WR_WML_MAX		0x80
15032c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL	0x0
15132c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL	0x0
15232c8cfb2SPriyanka Jain #define WML_RD_WML_MASK		0x7f
15332c8cfb2SPriyanka Jain #define WML_WR_WML_MASK		0x7f0000
15432c8cfb2SPriyanka Jain #else
15532c8cfb2SPriyanka Jain #define WML_RD_WML_MAX		0x10
15632c8cfb2SPriyanka Jain #define WML_WR_WML_MAX		0x80
15732c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL	0x10
15832c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL	0x80
159ab467c51SRoy Zang #define WML_RD_WML_MASK	0xff
160ab467c51SRoy Zang #define WML_WR_WML_MASK	0xff0000
16132c8cfb2SPriyanka Jain #endif
16250586ef2SAndy Fleming 
16350586ef2SAndy Fleming #define BLKATTR		0x2e004
16450586ef2SAndy Fleming #define BLKATTR_CNT(x)	((x & 0xffff) << 16)
16550586ef2SAndy Fleming #define BLKATTR_SIZE(x)	(x & 0x1fff)
16650586ef2SAndy Fleming #define MAX_BLK_CNT	0x7fff	/* so malloc will have enough room with 32M */
16750586ef2SAndy Fleming 
16850586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS18	0x04000000
16950586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS30	0x02000000
17050586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS33	0x01000000
17150586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_SRS	0x00800000
17250586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_DMAS	0x00400000
17350586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_HSS	0x00200000
17450586ef2SAndy Fleming 
175f022d36eSOtavio Salvador #define ESDHC_VENDORSPEC_VSELECT 0x00000002 /* Use 1.8V */
176f022d36eSOtavio Salvador 
17751313b49SPeng Fan /* Imported from Linux Kernel drivers/mmc/host/sdhci-esdhc-imx.c */
17851313b49SPeng Fan #define	MIX_CTRL_DDREN		BIT(3)
17951313b49SPeng Fan #define MIX_CTRL_DTDSEL_READ	BIT(4)
18051313b49SPeng Fan #define	MIX_CTRL_AC23EN		BIT(7)
18151313b49SPeng Fan #define	MIX_CTRL_EXE_TUNE	BIT(22)
18251313b49SPeng Fan #define	MIX_CTRL_SMPCLK_SEL	BIT(23)
18351313b49SPeng Fan #define	MIX_CTRL_AUTO_TUNE_EN	BIT(24)
18451313b49SPeng Fan #define	MIX_CTRL_FBCLK_SEL	BIT(25)
18551313b49SPeng Fan #define	MIX_CTRL_HS400_EN	BIT(26)
18651313b49SPeng Fan #define	MIX_CTRL_HS400_ES	BIT(27)
18751313b49SPeng Fan /* Bits 3 and 6 are not SDHCI standard definitions */
18851313b49SPeng Fan #define	MIX_CTRL_SDHCI_MASK	0xb7
18951313b49SPeng Fan /* Tuning bits */
19051313b49SPeng Fan #define	MIX_CTRL_TUNING_MASK	0x03c00000
19151313b49SPeng Fan 
19251313b49SPeng Fan /* strobe dll register */
19351313b49SPeng Fan #define ESDHC_STROBE_DLL_CTRL		0x70
19451313b49SPeng Fan #define ESDHC_STROBE_DLL_CTRL_ENABLE	BIT(0)
19551313b49SPeng Fan #define ESDHC_STROBE_DLL_CTRL_RESET	BIT(1)
19651313b49SPeng Fan #define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT	0x7
19751313b49SPeng Fan #define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT	3
19851313b49SPeng Fan 
19951313b49SPeng Fan #define ESDHC_STROBE_DLL_STATUS		0x74
20051313b49SPeng Fan #define ESDHC_STROBE_DLL_STS_REF_LOCK	BIT(1)
20151313b49SPeng Fan #define ESDHC_STROBE_DLL_STS_SLV_LOCK	0x1
20251313b49SPeng Fan #define ESDHC_STROBE_DLL_CLK_FREQ	100000000
20351313b49SPeng Fan 
20451313b49SPeng Fan #define ESDHC_STD_TUNING_EN             BIT(24)
20551313b49SPeng Fan /* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
20651313b49SPeng Fan #define ESDHC_TUNING_START_TAP_DEFAULT	0x1
20751313b49SPeng Fan #define ESDHC_TUNING_START_TAP_MASK	0xff
20851313b49SPeng Fan #define ESDHC_TUNING_STEP_MASK		0x00070000
20951313b49SPeng Fan #define ESDHC_TUNING_STEP_SHIFT		16
21051313b49SPeng Fan 
21151313b49SPeng Fan #define	ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
21251313b49SPeng Fan #define	ESDHC_FLAG_ENGCM07207		BIT(2)
21351313b49SPeng Fan #define	ESDHC_FLAG_USDHC		BIT(3)
21451313b49SPeng Fan #define	ESDHC_FLAG_MAN_TUNING		BIT(4)
21551313b49SPeng Fan #define	ESDHC_FLAG_STD_TUNING		BIT(5)
21651313b49SPeng Fan #define	ESDHC_FLAG_HAVE_CAP1		BIT(6)
21751313b49SPeng Fan #define	ESDHC_FLAG_ERR004536		BIT(7)
21851313b49SPeng Fan #define	ESDHC_FLAG_HS200		BIT(8)
21951313b49SPeng Fan #define	ESDHC_FLAG_HS400		BIT(9)
22051313b49SPeng Fan #define	ESDHC_FLAG_ERR010450		BIT(10)
22151313b49SPeng Fan #define	ESDHC_FLAG_HS400_ES		BIT(11)
22251313b49SPeng Fan 
223c67bee14SStefano Babic struct fsl_esdhc_cfg {
2245330c7d7SPeng Fan 	phys_addr_t esdhc_base;
225a2ac1b3aSBenoît Thébaudeau 	u32	sdhc_clk;
226aad4659aSAbbas Raza 	u8	max_bus_width;
22715a91651SPeng Fan 	int	wp_enable;
22832a9179fSPeng Fan 	int	vs18_enable; /* Use 1.8V if set to 1 */
22993bfd616SPantelis Antoniou 	struct mmc_config cfg;
230c67bee14SStefano Babic };
231c67bee14SStefano Babic 
232c67bee14SStefano Babic /* Select the correct accessors depending on endianess */
233c82e9de4SWang Huan #if defined CONFIG_SYS_FSL_ESDHC_LE
234c82e9de4SWang Huan #define esdhc_read32		in_le32
235c82e9de4SWang Huan #define esdhc_write32		out_le32
236c82e9de4SWang Huan #define esdhc_clrsetbits32	clrsetbits_le32
237c82e9de4SWang Huan #define esdhc_clrbits32		clrbits_le32
238c82e9de4SWang Huan #define esdhc_setbits32		setbits_le32
239c82e9de4SWang Huan #elif defined(CONFIG_SYS_FSL_ESDHC_BE)
240c82e9de4SWang Huan #define esdhc_read32            in_be32
241c82e9de4SWang Huan #define esdhc_write32           out_be32
242c82e9de4SWang Huan #define esdhc_clrsetbits32      clrsetbits_be32
243c82e9de4SWang Huan #define esdhc_clrbits32         clrbits_be32
244c82e9de4SWang Huan #define esdhc_setbits32         setbits_be32
245c82e9de4SWang Huan #elif __BYTE_ORDER == __LITTLE_ENDIAN
246c67bee14SStefano Babic #define esdhc_read32		in_le32
247c67bee14SStefano Babic #define esdhc_write32		out_le32
248c67bee14SStefano Babic #define esdhc_clrsetbits32	clrsetbits_le32
249c67bee14SStefano Babic #define esdhc_clrbits32		clrbits_le32
250c67bee14SStefano Babic #define esdhc_setbits32		setbits_le32
251c67bee14SStefano Babic #elif __BYTE_ORDER == __BIG_ENDIAN
252c67bee14SStefano Babic #define esdhc_read32		in_be32
253c67bee14SStefano Babic #define esdhc_write32		out_be32
254c67bee14SStefano Babic #define esdhc_clrsetbits32	clrsetbits_be32
255c67bee14SStefano Babic #define esdhc_clrbits32		clrbits_be32
256c67bee14SStefano Babic #define esdhc_setbits32		setbits_be32
257c67bee14SStefano Babic #else
258c67bee14SStefano Babic #error "Endianess is not defined: please fix to continue"
259c67bee14SStefano Babic #endif
260c67bee14SStefano Babic 
261b33433a6SAnton Vorontsov #ifdef CONFIG_FSL_ESDHC
26250586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis);
263c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg);
264b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd);
265b33433a6SAnton Vorontsov #else
fsl_esdhc_mmc_init(bd_t * bis)266b33433a6SAnton Vorontsov static inline int fsl_esdhc_mmc_init(bd_t *bis) { return -ENOSYS; }
fdt_fixup_esdhc(void * blob,bd_t * bd)267b33433a6SAnton Vorontsov static inline void fdt_fixup_esdhc(void *blob, bd_t *bd) {}
268b33433a6SAnton Vorontsov #endif /* CONFIG_FSL_ESDHC */
269bb0dc108SYing Zhang void __noreturn mmc_boot(void);
2701eaa742dSPrabhakar Kushwaha void mmc_spl_load_image(uint32_t offs, unsigned int size, void *vdst);
27150586ef2SAndy Fleming 
27250586ef2SAndy Fleming #endif  /* __FSL_ESDHC_H__ */
273