1c0132f60SStefan Roese /* 2c0132f60SStefan Roese * Copyright (C) 2015-2016 Marvell International Ltd. 3c0132f60SStefan Roese * 4c0132f60SStefan Roese * SPDX-License-Identifier: GPL-2.0+ 5c0132f60SStefan Roese */ 6c0132f60SStefan Roese 7c0132f60SStefan Roese #include <common.h> 8c0132f60SStefan Roese #include <fdtdec.h> 9c0132f60SStefan Roese #include <asm/io.h> 10c0132f60SStefan Roese #include <asm/arch/cpu.h> 11c0132f60SStefan Roese #include <asm/arch/soc.h> 12c0132f60SStefan Roese 13c0132f60SStefan Roese #include "comphy.h" 14c0132f60SStefan Roese #include "comphy_hpipe.h" 15c0132f60SStefan Roese #include "sata.h" 16c0132f60SStefan Roese #include "utmi_phy.h" 17c0132f60SStefan Roese 18c0132f60SStefan Roese DECLARE_GLOBAL_DATA_PTR; 19c0132f60SStefan Roese 20c0132f60SStefan Roese #define SD_ADDR(base, lane) (base + 0x1000 * lane) 21c0132f60SStefan Roese #define HPIPE_ADDR(base, lane) (SD_ADDR(base, lane) + 0x800) 22c0132f60SStefan Roese #define COMPHY_ADDR(base, lane) (base + 0x28 * lane) 23c0132f60SStefan Roese 24c0132f60SStefan Roese struct utmi_phy_data { 25c0132f60SStefan Roese void __iomem *utmi_base_addr; 26c0132f60SStefan Roese void __iomem *usb_cfg_addr; 27c0132f60SStefan Roese void __iomem *utmi_cfg_addr; 28c0132f60SStefan Roese u32 utmi_phy_port; 29c0132f60SStefan Roese }; 30c0132f60SStefan Roese 31c0132f60SStefan Roese /* 32c0132f60SStefan Roese * For CP-110 we have 2 Selector registers "PHY Selectors", 33c0132f60SStefan Roese * and "PIPE Selectors". 34c0132f60SStefan Roese * PIPE selector include USB and PCIe options. 35c0132f60SStefan Roese * PHY selector include the Ethernet and SATA options, every Ethernet 36c0132f60SStefan Roese * option has different options, for example: serdes lane2 had option 37cb686454SStefan Roese * Eth_port_0 that include (SGMII0, XAUI0, RXAUI0, SFI) 38c0132f60SStefan Roese */ 39c0132f60SStefan Roese struct comphy_mux_data cp110_comphy_phy_mux_data[] = { 40fdc9e880SStefan Roese {4, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_SGMII1, 0x1}, /* Lane 0 */ 41fdc9e880SStefan Roese {PHY_TYPE_SATA1, 0x4} } }, 42fdc9e880SStefan Roese {4, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_SGMII2, 0x1}, /* Lane 1 */ 43fdc9e880SStefan Roese {PHY_TYPE_SATA0, 0x4} } }, 44c0132f60SStefan Roese {6, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_SGMII0, 0x1}, /* Lane 2 */ 45fdc9e880SStefan Roese {PHY_TYPE_RXAUI0, 0x1}, {PHY_TYPE_SFI, 0x1}, 46fdc9e880SStefan Roese {PHY_TYPE_SATA0, 0x4} } }, 47fdc9e880SStefan Roese {8, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_RXAUI1, 0x1}, /* Lane 3 */ 48fdc9e880SStefan Roese {PHY_TYPE_SGMII1, 0x2}, {PHY_TYPE_SATA1, 0x4} } }, 49fdc9e880SStefan Roese {7, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_SGMII2, 0x1}, /* Lane 4 */ 50fdc9e880SStefan Roese {PHY_TYPE_RXAUI0, 0x2}, {PHY_TYPE_SFI, 0x2}, 51fdc9e880SStefan Roese {PHY_TYPE_SGMII1, 0x2} } }, 52fdc9e880SStefan Roese {6, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_SGMII2, 0x1}, /* Lane 5 */ 53fdc9e880SStefan Roese {PHY_TYPE_RXAUI1, 0x2}, {PHY_TYPE_SATA1, 0x4} } }, 54c0132f60SStefan Roese }; 55c0132f60SStefan Roese 56c0132f60SStefan Roese struct comphy_mux_data cp110_comphy_pipe_mux_data[] = { 57c0132f60SStefan Roese {2, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_PEX0, 0x4} } }, /* Lane 0 */ 58c0132f60SStefan Roese {4, {{PHY_TYPE_UNCONNECTED, 0x0}, /* Lane 1 */ 59c0132f60SStefan Roese {PHY_TYPE_USB3_HOST0, 0x1}, {PHY_TYPE_USB3_DEVICE, 0x2}, 60c0132f60SStefan Roese {PHY_TYPE_PEX0, 0x4} } }, 61c0132f60SStefan Roese {3, {{PHY_TYPE_UNCONNECTED, 0x0}, /* Lane 2 */ 62c0132f60SStefan Roese {PHY_TYPE_USB3_HOST0, 0x1}, {PHY_TYPE_PEX0, 0x4} } }, 63c0132f60SStefan Roese {3, {{PHY_TYPE_UNCONNECTED, 0x0}, /* Lane 3 */ 64c0132f60SStefan Roese {PHY_TYPE_USB3_HOST1, 0x1}, {PHY_TYPE_PEX0, 0x4} } }, 65c0132f60SStefan Roese {4, {{PHY_TYPE_UNCONNECTED, 0x0}, /* Lane 4 */ 66c0132f60SStefan Roese {PHY_TYPE_USB3_HOST1, 0x1}, 67c0132f60SStefan Roese {PHY_TYPE_USB3_DEVICE, 0x2}, {PHY_TYPE_PEX1, 0x4} } }, 68c0132f60SStefan Roese {2, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_PEX2, 0x4} } }, /* Lane 5 */ 69c0132f60SStefan Roese }; 70c0132f60SStefan Roese 71c0132f60SStefan Roese static u32 polling_with_timeout(void __iomem *addr, u32 val, 72c0132f60SStefan Roese u32 mask, unsigned long usec_timout) 73c0132f60SStefan Roese { 74c0132f60SStefan Roese u32 data; 75c0132f60SStefan Roese 76c0132f60SStefan Roese do { 77c0132f60SStefan Roese udelay(1); 78c0132f60SStefan Roese data = readl(addr) & mask; 79c0132f60SStefan Roese } while (data != val && --usec_timout > 0); 80c0132f60SStefan Roese 81c0132f60SStefan Roese if (usec_timout == 0) 82c0132f60SStefan Roese return data; 83c0132f60SStefan Roese 84c0132f60SStefan Roese return 0; 85c0132f60SStefan Roese } 86c0132f60SStefan Roese 877dda98e0SStefan Roese static int comphy_pcie_power_up(u32 lane, u32 pcie_width, bool clk_src, 887dda98e0SStefan Roese bool is_end_point, void __iomem *hpipe_base, 89c0132f60SStefan Roese void __iomem *comphy_base) 90c0132f60SStefan Roese { 91c0132f60SStefan Roese u32 mask, data, ret = 1; 92c0132f60SStefan Roese void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane); 93c0132f60SStefan Roese void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane); 94c0132f60SStefan Roese void __iomem *addr; 95c0132f60SStefan Roese u32 pcie_clk = 0; /* set input by default */ 96c0132f60SStefan Roese 97c0132f60SStefan Roese debug_enter(); 98c0132f60SStefan Roese 99c0132f60SStefan Roese /* 100c0132f60SStefan Roese * ToDo: 101c0132f60SStefan Roese * Add SAR (Sample-At-Reset) configuration for the PCIe clock 102c0132f60SStefan Roese * direction. SAR code is currently not ported from Marvell 103c0132f60SStefan Roese * U-Boot to mainline version. 104c0132f60SStefan Roese * 105c0132f60SStefan Roese * SerDes Lane 4/5 got the PCIe ref-clock #1, 106c0132f60SStefan Roese * and SerDes Lane 0 got PCIe ref-clock #0 107c0132f60SStefan Roese */ 108c0132f60SStefan Roese debug("PCIe clock = %x\n", pcie_clk); 1097dda98e0SStefan Roese debug("PCIe RC = %d\n", !is_end_point); 110c0132f60SStefan Roese debug("PCIe width = %d\n", pcie_width); 111c0132f60SStefan Roese 112c0132f60SStefan Roese /* enable PCIe by4 and by2 */ 113c0132f60SStefan Roese if (lane == 0) { 114c0132f60SStefan Roese if (pcie_width == 4) { 115c0132f60SStefan Roese reg_set(comphy_base + COMMON_PHY_SD_CTRL1, 116c0132f60SStefan Roese 0x1 << COMMON_PHY_SD_CTRL1_PCIE_X4_EN_OFFSET, 117c0132f60SStefan Roese COMMON_PHY_SD_CTRL1_PCIE_X4_EN_MASK); 118c0132f60SStefan Roese } else if (pcie_width == 2) { 119c0132f60SStefan Roese reg_set(comphy_base + COMMON_PHY_SD_CTRL1, 120c0132f60SStefan Roese 0x1 << COMMON_PHY_SD_CTRL1_PCIE_X2_EN_OFFSET, 121c0132f60SStefan Roese COMMON_PHY_SD_CTRL1_PCIE_X2_EN_MASK); 122c0132f60SStefan Roese } 123c0132f60SStefan Roese } 124c0132f60SStefan Roese 125c0132f60SStefan Roese /* 126c0132f60SStefan Roese * If PCIe clock is output and clock source from SerDes lane 5, 127c0132f60SStefan Roese * we need to configure the clock-source MUX. 128c0132f60SStefan Roese * By default, the clock source is from lane 4 129c0132f60SStefan Roese */ 130c0132f60SStefan Roese if (pcie_clk && clk_src && (lane == 5)) { 131c0132f60SStefan Roese reg_set((void __iomem *)DFX_DEV_GEN_CTRL12, 132c0132f60SStefan Roese 0x3 << DFX_DEV_GEN_PCIE_CLK_SRC_OFFSET, 133c0132f60SStefan Roese DFX_DEV_GEN_PCIE_CLK_SRC_MASK); 134c0132f60SStefan Roese } 135c0132f60SStefan Roese 136c0132f60SStefan Roese debug("stage: RFU configurations - hard reset comphy\n"); 137c0132f60SStefan Roese /* RFU configurations - hard reset comphy */ 138c0132f60SStefan Roese mask = COMMON_PHY_CFG1_PWR_UP_MASK; 139c0132f60SStefan Roese data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET; 140c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK; 141c0132f60SStefan Roese data |= 0x1 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET; 142c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_PWR_ON_RESET_MASK; 143c0132f60SStefan Roese data |= 0x0 << COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET; 144c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_CORE_RSTN_MASK; 145c0132f60SStefan Roese data |= 0x0 << COMMON_PHY_CFG1_CORE_RSTN_OFFSET; 146c0132f60SStefan Roese mask |= COMMON_PHY_PHY_MODE_MASK; 147c0132f60SStefan Roese data |= 0x0 << COMMON_PHY_PHY_MODE_OFFSET; 148c0132f60SStefan Roese reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask); 149c0132f60SStefan Roese 150c0132f60SStefan Roese /* release from hard reset */ 151c0132f60SStefan Roese mask = COMMON_PHY_CFG1_PWR_ON_RESET_MASK; 152c0132f60SStefan Roese data = 0x1 << COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET; 153c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_CORE_RSTN_MASK; 154c0132f60SStefan Roese data |= 0x1 << COMMON_PHY_CFG1_CORE_RSTN_OFFSET; 155c0132f60SStefan Roese reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask); 156c0132f60SStefan Roese 157c0132f60SStefan Roese /* Wait 1ms - until band gap and ref clock ready */ 158c0132f60SStefan Roese mdelay(1); 159c0132f60SStefan Roese /* Start comphy Configuration */ 160c0132f60SStefan Roese debug("stage: Comphy configuration\n"); 161c0132f60SStefan Roese /* Set PIPE soft reset */ 162c0132f60SStefan Roese mask = HPIPE_RST_CLK_CTRL_PIPE_RST_MASK; 163c0132f60SStefan Roese data = 0x1 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET; 164c0132f60SStefan Roese /* Set PHY datapath width mode for V0 */ 165c0132f60SStefan Roese mask |= HPIPE_RST_CLK_CTRL_FIXED_PCLK_MASK; 166c0132f60SStefan Roese data |= 0x1 << HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET; 167c0132f60SStefan Roese /* Set Data bus width USB mode for V0 */ 168c0132f60SStefan Roese mask |= HPIPE_RST_CLK_CTRL_PIPE_WIDTH_MASK; 169c0132f60SStefan Roese data |= 0x0 << HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET; 170c0132f60SStefan Roese /* Set CORE_CLK output frequency for 250Mhz */ 171c0132f60SStefan Roese mask |= HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_MASK; 172c0132f60SStefan Roese data |= 0x0 << HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET; 173c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_RST_CLK_CTRL_REG, data, mask); 174c0132f60SStefan Roese /* Set PLL ready delay for 0x2 */ 175c0132f60SStefan Roese data = 0x2 << HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET; 176c0132f60SStefan Roese mask = HPIPE_CLK_SRC_LO_PLL_RDY_DL_MASK; 177c0132f60SStefan Roese if (pcie_width != 1) { 178c0132f60SStefan Roese data |= 0x1 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_OFFSET; 179c0132f60SStefan Roese mask |= HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_MASK; 180c0132f60SStefan Roese data |= 0x1 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_OFFSET; 181c0132f60SStefan Roese mask |= HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_MASK; 182c0132f60SStefan Roese } 183c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_CLK_SRC_LO_REG, data, mask); 184c0132f60SStefan Roese 185c0132f60SStefan Roese /* Set PIPE mode interface to PCIe3 - 0x1 & set lane order */ 186c0132f60SStefan Roese data = 0x1 << HPIPE_CLK_SRC_HI_MODE_PIPE_OFFSET; 187c0132f60SStefan Roese mask = HPIPE_CLK_SRC_HI_MODE_PIPE_MASK; 188c0132f60SStefan Roese if (pcie_width != 1) { 189c0132f60SStefan Roese mask |= HPIPE_CLK_SRC_HI_LANE_STRT_MASK; 190c0132f60SStefan Roese mask |= HPIPE_CLK_SRC_HI_LANE_MASTER_MASK; 191c0132f60SStefan Roese mask |= HPIPE_CLK_SRC_HI_LANE_BREAK_MASK; 192c0132f60SStefan Roese if (lane == 0) { 193c0132f60SStefan Roese data |= 0x1 << HPIPE_CLK_SRC_HI_LANE_STRT_OFFSET; 194c0132f60SStefan Roese data |= 0x1 << HPIPE_CLK_SRC_HI_LANE_MASTER_OFFSET; 195c0132f60SStefan Roese } else if (lane == (pcie_width - 1)) { 196c0132f60SStefan Roese data |= 0x1 << HPIPE_CLK_SRC_HI_LANE_BREAK_OFFSET; 197c0132f60SStefan Roese } 198c0132f60SStefan Roese } 199c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_CLK_SRC_HI_REG, data, mask); 200c0132f60SStefan Roese /* Config update polarity equalization */ 201c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_LANE_EQ_CFG1_REG, 202c0132f60SStefan Roese 0x1 << HPIPE_CFG_UPDATE_POLARITY_OFFSET, 203c0132f60SStefan Roese HPIPE_CFG_UPDATE_POLARITY_MASK); 204c0132f60SStefan Roese /* Set PIPE version 4 to mode enable */ 205c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_DFE_CTRL_28_REG, 206c0132f60SStefan Roese 0x1 << HPIPE_DFE_CTRL_28_PIPE4_OFFSET, 207c0132f60SStefan Roese HPIPE_DFE_CTRL_28_PIPE4_MASK); 208c0132f60SStefan Roese /* TODO: check if pcie clock is output/input - for bringup use input*/ 209c0132f60SStefan Roese /* Enable PIN clock 100M_125M */ 210c0132f60SStefan Roese mask = 0; 211c0132f60SStefan Roese data = 0; 212c0132f60SStefan Roese /* Only if clock is output, configure the clock-source mux */ 213c0132f60SStefan Roese if (pcie_clk) { 214c0132f60SStefan Roese mask |= HPIPE_MISC_CLK100M_125M_MASK; 215c0132f60SStefan Roese data |= 0x1 << HPIPE_MISC_CLK100M_125M_OFFSET; 216c0132f60SStefan Roese } 217c0132f60SStefan Roese /* 218c0132f60SStefan Roese * Set PIN_TXDCLK_2X Clock Frequency Selection for outputs 500MHz 219c0132f60SStefan Roese * clock 220c0132f60SStefan Roese */ 221c0132f60SStefan Roese mask |= HPIPE_MISC_TXDCLK_2X_MASK; 222c0132f60SStefan Roese data |= 0x0 << HPIPE_MISC_TXDCLK_2X_OFFSET; 223c0132f60SStefan Roese /* Enable 500MHz Clock */ 224c0132f60SStefan Roese mask |= HPIPE_MISC_CLK500_EN_MASK; 225c0132f60SStefan Roese data |= 0x1 << HPIPE_MISC_CLK500_EN_OFFSET; 226c0132f60SStefan Roese if (pcie_clk) { /* output */ 227c0132f60SStefan Roese /* Set reference clock comes from group 1 */ 228c0132f60SStefan Roese mask |= HPIPE_MISC_REFCLK_SEL_MASK; 229c0132f60SStefan Roese data |= 0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET; 230c0132f60SStefan Roese } else { 231c0132f60SStefan Roese /* Set reference clock comes from group 2 */ 232c0132f60SStefan Roese mask |= HPIPE_MISC_REFCLK_SEL_MASK; 233c0132f60SStefan Roese data |= 0x1 << HPIPE_MISC_REFCLK_SEL_OFFSET; 234c0132f60SStefan Roese } 235c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_MISC_REG, data, mask); 236c0132f60SStefan Roese if (pcie_clk) { /* output */ 237c0132f60SStefan Roese /* Set reference frequcency select - 0x2 for 25MHz*/ 238c0132f60SStefan Roese mask = HPIPE_PWR_PLL_REF_FREQ_MASK; 239c0132f60SStefan Roese data = 0x2 << HPIPE_PWR_PLL_REF_FREQ_OFFSET; 240c0132f60SStefan Roese } else { 241c0132f60SStefan Roese /* Set reference frequcency select - 0x0 for 100MHz*/ 242c0132f60SStefan Roese mask = HPIPE_PWR_PLL_REF_FREQ_MASK; 243c0132f60SStefan Roese data = 0x0 << HPIPE_PWR_PLL_REF_FREQ_OFFSET; 244c0132f60SStefan Roese } 245c0132f60SStefan Roese /* Set PHY mode to PCIe */ 246c0132f60SStefan Roese mask |= HPIPE_PWR_PLL_PHY_MODE_MASK; 247c0132f60SStefan Roese data |= 0x3 << HPIPE_PWR_PLL_PHY_MODE_OFFSET; 248c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask); 249c0132f60SStefan Roese 250c0132f60SStefan Roese /* ref clock alignment */ 251c0132f60SStefan Roese if (pcie_width != 1) { 252c0132f60SStefan Roese mask = HPIPE_LANE_ALIGN_OFF_MASK; 253c0132f60SStefan Roese data = 0x0 << HPIPE_LANE_ALIGN_OFF_OFFSET; 254c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_LANE_ALIGN_REG, data, mask); 255c0132f60SStefan Roese } 256c0132f60SStefan Roese 257c0132f60SStefan Roese /* 258c0132f60SStefan Roese * Set the amount of time spent in the LoZ state - set for 0x7 only if 259c0132f60SStefan Roese * the PCIe clock is output 260c0132f60SStefan Roese */ 261c0132f60SStefan Roese if (pcie_clk) { 262c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_GLOBAL_PM_CTRL, 263c0132f60SStefan Roese 0x7 << HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET, 264c0132f60SStefan Roese HPIPE_GLOBAL_PM_RXDLOZ_WAIT_MASK); 265c0132f60SStefan Roese } 266c0132f60SStefan Roese 267c0132f60SStefan Roese /* Set Maximal PHY Generation Setting(8Gbps) */ 268c0132f60SStefan Roese mask = HPIPE_INTERFACE_GEN_MAX_MASK; 269c0132f60SStefan Roese data = 0x2 << HPIPE_INTERFACE_GEN_MAX_OFFSET; 270c0132f60SStefan Roese /* Set Link Train Mode (Tx training control pins are used) */ 271c0132f60SStefan Roese mask |= HPIPE_INTERFACE_LINK_TRAIN_MASK; 272c0132f60SStefan Roese data |= 0x1 << HPIPE_INTERFACE_LINK_TRAIN_OFFSET; 273c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_INTERFACE_REG, data, mask); 274c0132f60SStefan Roese 275c0132f60SStefan Roese /* Set Idle_sync enable */ 276c0132f60SStefan Roese mask = HPIPE_PCIE_IDLE_SYNC_MASK; 277c0132f60SStefan Roese data = 0x1 << HPIPE_PCIE_IDLE_SYNC_OFFSET; 278c0132f60SStefan Roese /* Select bits for PCIE Gen3(32bit) */ 279c0132f60SStefan Roese mask |= HPIPE_PCIE_SEL_BITS_MASK; 280c0132f60SStefan Roese data |= 0x2 << HPIPE_PCIE_SEL_BITS_OFFSET; 281c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PCIE_REG0, data, mask); 282c0132f60SStefan Roese 283c0132f60SStefan Roese /* Enable Tx_adapt_g1 */ 284c0132f60SStefan Roese mask = HPIPE_TX_TRAIN_CTRL_G1_MASK; 285c0132f60SStefan Roese data = 0x1 << HPIPE_TX_TRAIN_CTRL_G1_OFFSET; 286c0132f60SStefan Roese /* Enable Tx_adapt_gn1 */ 287c0132f60SStefan Roese mask |= HPIPE_TX_TRAIN_CTRL_GN1_MASK; 288c0132f60SStefan Roese data |= 0x1 << HPIPE_TX_TRAIN_CTRL_GN1_OFFSET; 289c0132f60SStefan Roese /* Disable Tx_adapt_g0 */ 290c0132f60SStefan Roese mask |= HPIPE_TX_TRAIN_CTRL_G0_MASK; 291c0132f60SStefan Roese data |= 0x0 << HPIPE_TX_TRAIN_CTRL_G0_OFFSET; 292c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_REG, data, mask); 293c0132f60SStefan Roese 294c0132f60SStefan Roese /* Set reg_tx_train_chk_init */ 295c0132f60SStefan Roese mask = HPIPE_TX_TRAIN_CHK_INIT_MASK; 296c0132f60SStefan Roese data = 0x0 << HPIPE_TX_TRAIN_CHK_INIT_OFFSET; 297c0132f60SStefan Roese /* Enable TX_COE_FM_PIN_PCIE3_EN */ 298c0132f60SStefan Roese mask |= HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_MASK; 299c0132f60SStefan Roese data |= 0x1 << HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_OFFSET; 300c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_TX_TRAIN_REG, data, mask); 301c0132f60SStefan Roese 302c0132f60SStefan Roese debug("stage: TRx training parameters\n"); 303c0132f60SStefan Roese /* Set Preset sweep configurations */ 304c0132f60SStefan Roese mask = HPIPE_TX_TX_STATUS_CHECK_MODE_MASK; 305c0132f60SStefan Roese data = 0x1 << HPIPE_TX_STATUS_CHECK_MODE_OFFSET; 306c0132f60SStefan Roese 307c0132f60SStefan Roese mask |= HPIPE_TX_NUM_OF_PRESET_MASK; 308c0132f60SStefan Roese data |= 0x7 << HPIPE_TX_NUM_OF_PRESET_OFFSET; 309c0132f60SStefan Roese 310c0132f60SStefan Roese mask |= HPIPE_TX_SWEEP_PRESET_EN_MASK; 311c0132f60SStefan Roese data |= 0x1 << HPIPE_TX_SWEEP_PRESET_EN_OFFSET; 312c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_11_REG, data, mask); 313c0132f60SStefan Roese 314c0132f60SStefan Roese /* Tx train start configuration */ 315c0132f60SStefan Roese mask = HPIPE_TX_TRAIN_START_SQ_EN_MASK; 316c0132f60SStefan Roese data = 0x1 << HPIPE_TX_TRAIN_START_SQ_EN_OFFSET; 317c0132f60SStefan Roese 318c0132f60SStefan Roese mask |= HPIPE_TX_TRAIN_START_FRM_DET_EN_MASK; 319c0132f60SStefan Roese data |= 0x0 << HPIPE_TX_TRAIN_START_FRM_DET_EN_OFFSET; 320c0132f60SStefan Roese 321c0132f60SStefan Roese mask |= HPIPE_TX_TRAIN_START_FRM_LOCK_EN_MASK; 322c0132f60SStefan Roese data |= 0x0 << HPIPE_TX_TRAIN_START_FRM_LOCK_EN_OFFSET; 323c0132f60SStefan Roese 324c0132f60SStefan Roese mask |= HPIPE_TX_TRAIN_WAIT_TIME_EN_MASK; 325c0132f60SStefan Roese data |= 0x1 << HPIPE_TX_TRAIN_WAIT_TIME_EN_OFFSET; 326c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_5_REG, data, mask); 327c0132f60SStefan Roese 328c0132f60SStefan Roese /* Enable Tx train P2P */ 329c0132f60SStefan Roese mask = HPIPE_TX_TRAIN_P2P_HOLD_MASK; 330c0132f60SStefan Roese data = 0x1 << HPIPE_TX_TRAIN_P2P_HOLD_OFFSET; 331c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_0_REG, data, mask); 332c0132f60SStefan Roese 333c0132f60SStefan Roese /* Configure Tx train timeout */ 334c0132f60SStefan Roese mask = HPIPE_TRX_TRAIN_TIMER_MASK; 335c0132f60SStefan Roese data = 0x17 << HPIPE_TRX_TRAIN_TIMER_OFFSET; 336c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_4_REG, data, mask); 337c0132f60SStefan Roese 338c0132f60SStefan Roese /* Disable G0/G1/GN1 adaptation */ 339c0132f60SStefan Roese mask = HPIPE_TX_TRAIN_CTRL_G1_MASK | HPIPE_TX_TRAIN_CTRL_GN1_MASK 340c0132f60SStefan Roese | HPIPE_TX_TRAIN_CTRL_G0_OFFSET; 341c0132f60SStefan Roese data = 0; 342c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_REG, data, mask); 343c0132f60SStefan Roese 344c0132f60SStefan Roese /* Disable DTL frequency loop */ 345c0132f60SStefan Roese mask = HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK; 346c0132f60SStefan Roese data = 0x0 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET; 347c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_CTR_DTL_REG, data, mask); 348c0132f60SStefan Roese 349c0132f60SStefan Roese /* Configure G3 DFE */ 350c0132f60SStefan Roese mask = HPIPE_G3_DFE_RES_MASK; 351c0132f60SStefan Roese data = 0x3 << HPIPE_G3_DFE_RES_OFFSET; 352c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G3_SETTING_4_REG, data, mask); 353c0132f60SStefan Roese 354c0132f60SStefan Roese /* Force DFE resolution (use GEN table value) */ 355c0132f60SStefan Roese mask = HPIPE_DFE_RES_FORCE_MASK; 356c0132f60SStefan Roese data = 0x1 << HPIPE_DFE_RES_FORCE_OFFSET; 357c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_DFE_REG0, data, mask); 358c0132f60SStefan Roese 359c0132f60SStefan Roese /* Configure initial and final coefficient value for receiver */ 360c01f9fe8SIgal Liberman mask = HPIPE_G3_SET_1_G3_RX_SELMUPI_MASK; 361c01f9fe8SIgal Liberman data = 0x1 << HPIPE_G3_SET_1_G3_RX_SELMUPI_OFFSET; 362c0132f60SStefan Roese 363c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_1_G3_RX_SELMUPF_MASK; 364c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G3_SET_1_G3_RX_SELMUPF_OFFSET; 365c0132f60SStefan Roese 366c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_MASK; 367c01f9fe8SIgal Liberman data |= 0x0 << HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_OFFSET; 368c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_G3_SET_1_REG, data, mask); 369c0132f60SStefan Roese 370c0132f60SStefan Roese /* Trigger sampler enable pulse */ 371c0132f60SStefan Roese mask = HPIPE_SMAPLER_MASK; 372c0132f60SStefan Roese data = 0x1 << HPIPE_SMAPLER_OFFSET; 373c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG, data, mask); 374c0132f60SStefan Roese udelay(5); 375c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG, 0, mask); 376c0132f60SStefan Roese 377c0132f60SStefan Roese /* FFE resistor tuning for different bandwidth */ 378c0132f60SStefan Roese mask = HPIPE_G3_FFE_DEG_RES_LEVEL_MASK; 379c0132f60SStefan Roese data = 0x1 << HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET; 380c0132f60SStefan Roese 381c0132f60SStefan Roese mask |= HPIPE_G3_FFE_LOAD_RES_LEVEL_MASK; 382c0132f60SStefan Roese data |= 0x1 << HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET; 383c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G3_SETTING_3_REG, data, mask); 384c0132f60SStefan Roese 3857dda98e0SStefan Roese if (!is_end_point) { 386c0132f60SStefan Roese /* Set phy in root complex mode */ 387c0132f60SStefan Roese mask = HPIPE_CFG_PHY_RC_EP_MASK; 388c0132f60SStefan Roese data = 0x1 << HPIPE_CFG_PHY_RC_EP_OFFSET; 389c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_LANE_EQU_CONFIG_0_REG, data, mask); 3907dda98e0SStefan Roese } 391c0132f60SStefan Roese 392c0132f60SStefan Roese debug("stage: Comphy power up\n"); 393c0132f60SStefan Roese 394c0132f60SStefan Roese /* 395c0132f60SStefan Roese * For PCIe by4 or by2 - release from reset only after finish to 396c0132f60SStefan Roese * configure all lanes 397c0132f60SStefan Roese */ 398c0132f60SStefan Roese if ((pcie_width == 1) || (lane == (pcie_width - 1))) { 399c0132f60SStefan Roese u32 i, start_lane, end_lane; 400c0132f60SStefan Roese 401c0132f60SStefan Roese if (pcie_width != 1) { 402c0132f60SStefan Roese /* allows writing to all lanes in one write */ 403c0132f60SStefan Roese reg_set(comphy_base + COMMON_PHY_SD_CTRL1, 404c0132f60SStefan Roese 0x0 << 405c0132f60SStefan Roese COMMON_PHY_SD_CTRL1_COMPHY_0_4_PORT_OFFSET, 406c0132f60SStefan Roese COMMON_PHY_SD_CTRL1_COMPHY_0_4_PORT_MASK); 407c0132f60SStefan Roese start_lane = 0; 408c0132f60SStefan Roese end_lane = pcie_width; 409c0132f60SStefan Roese 410c0132f60SStefan Roese /* 411c0132f60SStefan Roese * Release from PIPE soft reset 412c0132f60SStefan Roese * for PCIe by4 or by2 - release from soft reset 413c0132f60SStefan Roese * all lanes - can't use read modify write 414c0132f60SStefan Roese */ 415c0132f60SStefan Roese reg_set(HPIPE_ADDR(hpipe_base, 0) + 416c0132f60SStefan Roese HPIPE_RST_CLK_CTRL_REG, 0x24, 0xffffffff); 417c0132f60SStefan Roese } else { 418c0132f60SStefan Roese start_lane = lane; 419c0132f60SStefan Roese end_lane = lane + 1; 420c0132f60SStefan Roese 421c0132f60SStefan Roese /* 422c0132f60SStefan Roese * Release from PIPE soft reset 423c0132f60SStefan Roese * for PCIe by4 or by2 - release from soft reset 424c0132f60SStefan Roese * all lanes 425c0132f60SStefan Roese */ 426c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_RST_CLK_CTRL_REG, 427c0132f60SStefan Roese 0x0 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET, 428c0132f60SStefan Roese HPIPE_RST_CLK_CTRL_PIPE_RST_MASK); 429c0132f60SStefan Roese } 430c0132f60SStefan Roese 431c0132f60SStefan Roese 432c0132f60SStefan Roese if (pcie_width != 1) { 433c0132f60SStefan Roese /* disable writing to all lanes with one write */ 434c0132f60SStefan Roese reg_set(comphy_base + COMMON_PHY_SD_CTRL1, 435c0132f60SStefan Roese 0x3210 << 436c0132f60SStefan Roese COMMON_PHY_SD_CTRL1_COMPHY_0_4_PORT_OFFSET, 437c0132f60SStefan Roese COMMON_PHY_SD_CTRL1_COMPHY_0_4_PORT_MASK); 438c0132f60SStefan Roese } 439c0132f60SStefan Roese 440c0132f60SStefan Roese debug("stage: Check PLL\n"); 441c0132f60SStefan Roese /* Read lane status */ 442c0132f60SStefan Roese for (i = start_lane; i < end_lane; i++) { 443c0132f60SStefan Roese addr = HPIPE_ADDR(hpipe_base, i) + 444c0132f60SStefan Roese HPIPE_LANE_STATUS1_REG; 445c0132f60SStefan Roese data = HPIPE_LANE_STATUS1_PCLK_EN_MASK; 446c0132f60SStefan Roese mask = data; 447c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 15000); 448c0132f60SStefan Roese if (data != 0) { 449c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", 450c0132f60SStefan Roese hpipe_addr + HPIPE_LANE_STATUS1_REG, 451c0132f60SStefan Roese data); 452c0132f60SStefan Roese error("HPIPE_LANE_STATUS1_PCLK_EN_MASK is 0\n"); 453c0132f60SStefan Roese ret = 0; 454c0132f60SStefan Roese } 455c0132f60SStefan Roese } 456c0132f60SStefan Roese } 457c0132f60SStefan Roese 458c0132f60SStefan Roese debug_exit(); 459c0132f60SStefan Roese return ret; 460c0132f60SStefan Roese } 461c0132f60SStefan Roese 462c0132f60SStefan Roese static int comphy_usb3_power_up(u32 lane, void __iomem *hpipe_base, 463c0132f60SStefan Roese void __iomem *comphy_base) 464c0132f60SStefan Roese { 465c0132f60SStefan Roese u32 mask, data, ret = 1; 466c0132f60SStefan Roese void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane); 467c0132f60SStefan Roese void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane); 468c0132f60SStefan Roese void __iomem *addr; 469c0132f60SStefan Roese 470c0132f60SStefan Roese debug_enter(); 471c0132f60SStefan Roese debug("stage: RFU configurations - hard reset comphy\n"); 472c0132f60SStefan Roese /* RFU configurations - hard reset comphy */ 473c0132f60SStefan Roese mask = COMMON_PHY_CFG1_PWR_UP_MASK; 474c0132f60SStefan Roese data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET; 475c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK; 476c0132f60SStefan Roese data |= 0x1 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET; 477c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_PWR_ON_RESET_MASK; 478c0132f60SStefan Roese data |= 0x0 << COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET; 479c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_CORE_RSTN_MASK; 480c0132f60SStefan Roese data |= 0x0 << COMMON_PHY_CFG1_CORE_RSTN_OFFSET; 481c0132f60SStefan Roese mask |= COMMON_PHY_PHY_MODE_MASK; 482c0132f60SStefan Roese data |= 0x1 << COMMON_PHY_PHY_MODE_OFFSET; 483c0132f60SStefan Roese reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask); 484c0132f60SStefan Roese 485c0132f60SStefan Roese /* release from hard reset */ 486c0132f60SStefan Roese mask = COMMON_PHY_CFG1_PWR_ON_RESET_MASK; 487c0132f60SStefan Roese data = 0x1 << COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET; 488c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_CORE_RSTN_MASK; 489c0132f60SStefan Roese data |= 0x1 << COMMON_PHY_CFG1_CORE_RSTN_OFFSET; 490c0132f60SStefan Roese reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask); 491c0132f60SStefan Roese 492c0132f60SStefan Roese /* Wait 1ms - until band gap and ref clock ready */ 493c0132f60SStefan Roese mdelay(1); 494c0132f60SStefan Roese 495c0132f60SStefan Roese /* Start comphy Configuration */ 496c0132f60SStefan Roese debug("stage: Comphy configuration\n"); 497c0132f60SStefan Roese /* Set PIPE soft reset */ 498c0132f60SStefan Roese mask = HPIPE_RST_CLK_CTRL_PIPE_RST_MASK; 499c0132f60SStefan Roese data = 0x1 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET; 500c0132f60SStefan Roese /* Set PHY datapath width mode for V0 */ 501c0132f60SStefan Roese mask |= HPIPE_RST_CLK_CTRL_FIXED_PCLK_MASK; 502c0132f60SStefan Roese data |= 0x0 << HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET; 503c0132f60SStefan Roese /* Set Data bus width USB mode for V0 */ 504c0132f60SStefan Roese mask |= HPIPE_RST_CLK_CTRL_PIPE_WIDTH_MASK; 505c0132f60SStefan Roese data |= 0x0 << HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET; 506c0132f60SStefan Roese /* Set CORE_CLK output frequency for 250Mhz */ 507c0132f60SStefan Roese mask |= HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_MASK; 508c0132f60SStefan Roese data |= 0x0 << HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET; 509c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_RST_CLK_CTRL_REG, data, mask); 510c0132f60SStefan Roese /* Set PLL ready delay for 0x2 */ 511c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_CLK_SRC_LO_REG, 512c0132f60SStefan Roese 0x2 << HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET, 513c0132f60SStefan Roese HPIPE_CLK_SRC_LO_PLL_RDY_DL_MASK); 514c0132f60SStefan Roese /* Set reference clock to come from group 1 - 25Mhz */ 515c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_MISC_REG, 516c0132f60SStefan Roese 0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET, 517c0132f60SStefan Roese HPIPE_MISC_REFCLK_SEL_MASK); 518c0132f60SStefan Roese /* Set reference frequcency select - 0x2 */ 519c0132f60SStefan Roese mask = HPIPE_PWR_PLL_REF_FREQ_MASK; 520c0132f60SStefan Roese data = 0x2 << HPIPE_PWR_PLL_REF_FREQ_OFFSET; 521c0132f60SStefan Roese /* Set PHY mode to USB - 0x5 */ 522c0132f60SStefan Roese mask |= HPIPE_PWR_PLL_PHY_MODE_MASK; 523c0132f60SStefan Roese data |= 0x5 << HPIPE_PWR_PLL_PHY_MODE_OFFSET; 524c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask); 525c0132f60SStefan Roese /* Set the amount of time spent in the LoZ state - set for 0x7 */ 526c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_GLOBAL_PM_CTRL, 527c0132f60SStefan Roese 0x7 << HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET, 528c0132f60SStefan Roese HPIPE_GLOBAL_PM_RXDLOZ_WAIT_MASK); 529c0132f60SStefan Roese /* Set max PHY generation setting - 5Gbps */ 530c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_INTERFACE_REG, 531c0132f60SStefan Roese 0x1 << HPIPE_INTERFACE_GEN_MAX_OFFSET, 532c0132f60SStefan Roese HPIPE_INTERFACE_GEN_MAX_MASK); 533c0132f60SStefan Roese /* Set select data width 20Bit (SEL_BITS[2:0]) */ 534c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_LOOPBACK_REG, 535c0132f60SStefan Roese 0x1 << HPIPE_LOOPBACK_SEL_OFFSET, 536c0132f60SStefan Roese HPIPE_LOOPBACK_SEL_MASK); 537c0132f60SStefan Roese /* select de-emphasize 3.5db */ 538c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_LANE_CONFIG0_REG, 539c0132f60SStefan Roese 0x1 << HPIPE_LANE_CONFIG0_TXDEEMPH0_OFFSET, 540c0132f60SStefan Roese HPIPE_LANE_CONFIG0_TXDEEMPH0_MASK); 541c0132f60SStefan Roese /* override tx margining from the MAC */ 542c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_TST_MODE_CTRL_REG, 543c0132f60SStefan Roese 0x1 << HPIPE_TST_MODE_CTRL_MODE_MARGIN_OFFSET, 544c0132f60SStefan Roese HPIPE_TST_MODE_CTRL_MODE_MARGIN_MASK); 545c0132f60SStefan Roese 546c0132f60SStefan Roese /* Start analog paramters from ETP(HW) */ 547c0132f60SStefan Roese debug("stage: Analog paramters from ETP(HW)\n"); 548c0132f60SStefan Roese /* Set Pin DFE_PAT_DIS -> Bit[1]: PIN_DFE_PAT_DIS = 0x0 */ 549c0132f60SStefan Roese mask = HPIPE_LANE_CFG4_DFE_CTRL_MASK; 550c0132f60SStefan Roese data = 0x1 << HPIPE_LANE_CFG4_DFE_CTRL_OFFSET; 551c0132f60SStefan Roese /* Set Override PHY DFE control pins for 0x1 */ 552c0132f60SStefan Roese mask |= HPIPE_LANE_CFG4_DFE_OVER_MASK; 553c0132f60SStefan Roese data |= 0x1 << HPIPE_LANE_CFG4_DFE_OVER_OFFSET; 554c0132f60SStefan Roese /* Set Spread Spectrum Clock Enable fot 0x1 */ 555c0132f60SStefan Roese mask |= HPIPE_LANE_CFG4_SSC_CTRL_MASK; 556c0132f60SStefan Roese data |= 0x1 << HPIPE_LANE_CFG4_SSC_CTRL_OFFSET; 557c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_LANE_CFG4_REG, data, mask); 558c0132f60SStefan Roese /* End of analog parameters */ 559c0132f60SStefan Roese 560c0132f60SStefan Roese debug("stage: Comphy power up\n"); 561c0132f60SStefan Roese /* Release from PIPE soft reset */ 562c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_RST_CLK_CTRL_REG, 563c0132f60SStefan Roese 0x0 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET, 564c0132f60SStefan Roese HPIPE_RST_CLK_CTRL_PIPE_RST_MASK); 565c0132f60SStefan Roese 566c0132f60SStefan Roese /* wait 15ms - for comphy calibration done */ 567c0132f60SStefan Roese debug("stage: Check PLL\n"); 568c0132f60SStefan Roese /* Read lane status */ 569c0132f60SStefan Roese addr = hpipe_addr + HPIPE_LANE_STATUS1_REG; 570c0132f60SStefan Roese data = HPIPE_LANE_STATUS1_PCLK_EN_MASK; 571c0132f60SStefan Roese mask = data; 572c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 15000); 573c0132f60SStefan Roese if (data != 0) { 574c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", 575c0132f60SStefan Roese hpipe_addr + HPIPE_LANE_STATUS1_REG, data); 576c0132f60SStefan Roese error("HPIPE_LANE_STATUS1_PCLK_EN_MASK is 0\n"); 577c0132f60SStefan Roese ret = 0; 578c0132f60SStefan Roese } 579c0132f60SStefan Roese 580c0132f60SStefan Roese debug_exit(); 581c0132f60SStefan Roese return ret; 582c0132f60SStefan Roese } 583c0132f60SStefan Roese 584c0132f60SStefan Roese static int comphy_sata_power_up(u32 lane, void __iomem *hpipe_base, 585c0132f60SStefan Roese void __iomem *comphy_base, int comphy_index) 586c0132f60SStefan Roese { 587c0132f60SStefan Roese u32 mask, data, i, ret = 1; 588c0132f60SStefan Roese void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane); 589c0132f60SStefan Roese void __iomem *sd_ip_addr = SD_ADDR(hpipe_base, lane); 590c0132f60SStefan Roese void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane); 591c0132f60SStefan Roese void __iomem *addr; 592c0132f60SStefan Roese void __iomem *sata_base = NULL; 593c0132f60SStefan Roese int sata_node = -1; /* Set to -1 in order to read the first sata node */ 594c0132f60SStefan Roese 595c0132f60SStefan Roese debug_enter(); 596c0132f60SStefan Roese 597c0132f60SStefan Roese /* 598c0132f60SStefan Roese * Assumption - each CP has only one SATA controller 599c0132f60SStefan Roese * Calling fdt_node_offset_by_compatible first time (with sata_node = -1 600c0132f60SStefan Roese * will return the first node always. 601c0132f60SStefan Roese * In order to parse each CPs SATA node, fdt_node_offset_by_compatible 602c0132f60SStefan Roese * must be called again (according to the CP id) 603c0132f60SStefan Roese */ 604c0132f60SStefan Roese for (i = 0; i < (comphy_index + 1); i++) 605c0132f60SStefan Roese sata_node = fdt_node_offset_by_compatible( 606c0132f60SStefan Roese gd->fdt_blob, sata_node, "marvell,armada-8k-ahci"); 607c0132f60SStefan Roese 608c0132f60SStefan Roese if (sata_node == 0) { 609c0132f60SStefan Roese error("SATA node not found in FDT\n"); 610c0132f60SStefan Roese return 0; 611c0132f60SStefan Roese } 612c0132f60SStefan Roese 613c0132f60SStefan Roese sata_base = (void __iomem *)fdtdec_get_addr_size_auto_noparent( 614c0132f60SStefan Roese gd->fdt_blob, sata_node, "reg", 0, NULL, true); 615c0132f60SStefan Roese if (sata_base == NULL) { 616c0132f60SStefan Roese error("SATA address not found in FDT\n"); 617c0132f60SStefan Roese return 0; 618c0132f60SStefan Roese } 619c0132f60SStefan Roese 620c0132f60SStefan Roese debug("SATA address found in FDT %p\n", sata_base); 621c0132f60SStefan Roese 622c0132f60SStefan Roese debug("stage: MAC configuration - power down comphy\n"); 623c0132f60SStefan Roese /* 624c0132f60SStefan Roese * MAC configuration powe down comphy use indirect address for 625c0132f60SStefan Roese * vendor spesific SATA control register 626c0132f60SStefan Roese */ 627c0132f60SStefan Roese reg_set(sata_base + SATA3_VENDOR_ADDRESS, 628c0132f60SStefan Roese SATA_CONTROL_REG << SATA3_VENDOR_ADDR_OFSSET, 629c0132f60SStefan Roese SATA3_VENDOR_ADDR_MASK); 630c0132f60SStefan Roese /* SATA 0 power down */ 631c0132f60SStefan Roese mask = SATA3_CTRL_SATA0_PD_MASK; 632c0132f60SStefan Roese data = 0x1 << SATA3_CTRL_SATA0_PD_OFFSET; 633c0132f60SStefan Roese /* SATA 1 power down */ 634c0132f60SStefan Roese mask |= SATA3_CTRL_SATA1_PD_MASK; 635c0132f60SStefan Roese data |= 0x1 << SATA3_CTRL_SATA1_PD_OFFSET; 636c0132f60SStefan Roese /* SATA SSU disable */ 637c0132f60SStefan Roese mask |= SATA3_CTRL_SATA1_ENABLE_MASK; 638c0132f60SStefan Roese data |= 0x0 << SATA3_CTRL_SATA1_ENABLE_OFFSET; 639c0132f60SStefan Roese /* SATA port 1 disable */ 640c0132f60SStefan Roese mask |= SATA3_CTRL_SATA_SSU_MASK; 641c0132f60SStefan Roese data |= 0x0 << SATA3_CTRL_SATA_SSU_OFFSET; 642c0132f60SStefan Roese reg_set(sata_base + SATA3_VENDOR_DATA, data, mask); 643c0132f60SStefan Roese 644c0132f60SStefan Roese debug("stage: RFU configurations - hard reset comphy\n"); 645c0132f60SStefan Roese /* RFU configurations - hard reset comphy */ 646c0132f60SStefan Roese mask = COMMON_PHY_CFG1_PWR_UP_MASK; 647c0132f60SStefan Roese data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET; 648c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK; 649c0132f60SStefan Roese data |= 0x0 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET; 650c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_PWR_ON_RESET_MASK; 651c0132f60SStefan Roese data |= 0x0 << COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET; 652c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_CORE_RSTN_MASK; 653c0132f60SStefan Roese data |= 0x0 << COMMON_PHY_CFG1_CORE_RSTN_OFFSET; 654c0132f60SStefan Roese reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask); 655c0132f60SStefan Roese 656c0132f60SStefan Roese /* Set select data width 40Bit - SATA mode only */ 657c0132f60SStefan Roese reg_set(comphy_addr + COMMON_PHY_CFG6_REG, 658c0132f60SStefan Roese 0x1 << COMMON_PHY_CFG6_IF_40_SEL_OFFSET, 659c0132f60SStefan Roese COMMON_PHY_CFG6_IF_40_SEL_MASK); 660c0132f60SStefan Roese 661c0132f60SStefan Roese /* release from hard reset in SD external */ 662c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK; 663c0132f60SStefan Roese data = 0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET; 664c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK; 665c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET; 666c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 667c0132f60SStefan Roese 668c0132f60SStefan Roese /* Wait 1ms - until band gap and ref clock ready */ 669c0132f60SStefan Roese mdelay(1); 670c0132f60SStefan Roese 671c0132f60SStefan Roese debug("stage: Comphy configuration\n"); 672c0132f60SStefan Roese /* Start comphy Configuration */ 673c0132f60SStefan Roese /* Set reference clock to comes from group 1 - choose 25Mhz */ 674c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_MISC_REG, 675c0132f60SStefan Roese 0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET, 676c0132f60SStefan Roese HPIPE_MISC_REFCLK_SEL_MASK); 677c0132f60SStefan Roese /* Reference frequency select set 1 (for SATA = 25Mhz) */ 678c0132f60SStefan Roese mask = HPIPE_PWR_PLL_REF_FREQ_MASK; 679c0132f60SStefan Roese data = 0x1 << HPIPE_PWR_PLL_REF_FREQ_OFFSET; 680c0132f60SStefan Roese /* PHY mode select (set SATA = 0x0 */ 681c0132f60SStefan Roese mask |= HPIPE_PWR_PLL_PHY_MODE_MASK; 682c0132f60SStefan Roese data |= 0x0 << HPIPE_PWR_PLL_PHY_MODE_OFFSET; 683c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask); 684c0132f60SStefan Roese /* Set max PHY generation setting - 6Gbps */ 685c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_INTERFACE_REG, 686c0132f60SStefan Roese 0x2 << HPIPE_INTERFACE_GEN_MAX_OFFSET, 687c0132f60SStefan Roese HPIPE_INTERFACE_GEN_MAX_MASK); 688c0132f60SStefan Roese /* Set select data width 40Bit (SEL_BITS[2:0]) */ 689c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_LOOPBACK_REG, 690c0132f60SStefan Roese 0x2 << HPIPE_LOOPBACK_SEL_OFFSET, HPIPE_LOOPBACK_SEL_MASK); 691c0132f60SStefan Roese 692c0132f60SStefan Roese debug("stage: Analog paramters from ETP(HW)\n"); 693c01f9fe8SIgal Liberman /* Set analog parameters from ETP(HW) */ 694c01f9fe8SIgal Liberman /* G1 settings */ 695c01f9fe8SIgal Liberman mask = HPIPE_G1_SET_1_G1_RX_SELMUPI_MASK; 696c01f9fe8SIgal Liberman data = 0x0 << HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET; 697c01f9fe8SIgal Liberman mask |= HPIPE_G1_SET_1_G1_RX_SELMUPP_MASK; 698c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET; 699c01f9fe8SIgal Liberman mask |= HPIPE_G1_SET_1_G1_RX_SELMUFI_MASK; 700c01f9fe8SIgal Liberman data |= 0x0 << HPIPE_G1_SET_1_G1_RX_SELMUFI_OFFSET; 701c01f9fe8SIgal Liberman mask |= HPIPE_G1_SET_1_G1_RX_SELMUFF_MASK; 702c01f9fe8SIgal Liberman data |= 0x3 << HPIPE_G1_SET_1_G1_RX_SELMUFF_OFFSET; 703c01f9fe8SIgal Liberman mask |= HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_MASK; 704c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_OFFSET; 705c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_G1_SET_1_REG, data, mask); 706c01f9fe8SIgal Liberman 707c01f9fe8SIgal Liberman mask = HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_MASK; 708c01f9fe8SIgal Liberman data = 0xf << HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_OFFSET; 709c01f9fe8SIgal Liberman mask |= HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_MASK; 710c01f9fe8SIgal Liberman data |= 0x2 << HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_OFFSET; 711c01f9fe8SIgal Liberman mask |= HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_MASK; 712c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_OFFSET; 713c01f9fe8SIgal Liberman mask |= HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_MASK; 714c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_OFFSET; 715c01f9fe8SIgal Liberman mask |= HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_MASK; 716c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_OFFSET; 717c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_G1_SETTINGS_3_REG, data, mask); 718c01f9fe8SIgal Liberman 719c01f9fe8SIgal Liberman /* G2 settings */ 720c01f9fe8SIgal Liberman mask = HPIPE_G2_SET_1_G2_RX_SELMUPI_MASK; 721c01f9fe8SIgal Liberman data = 0x0 << HPIPE_G2_SET_1_G2_RX_SELMUPI_OFFSET; 722c01f9fe8SIgal Liberman mask |= HPIPE_G2_SET_1_G2_RX_SELMUPP_MASK; 723c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G2_SET_1_G2_RX_SELMUPP_OFFSET; 724c01f9fe8SIgal Liberman mask |= HPIPE_G2_SET_1_G2_RX_SELMUFI_MASK; 725c01f9fe8SIgal Liberman data |= 0x0 << HPIPE_G2_SET_1_G2_RX_SELMUFI_OFFSET; 726c01f9fe8SIgal Liberman mask |= HPIPE_G2_SET_1_G2_RX_SELMUFF_MASK; 727c01f9fe8SIgal Liberman data |= 0x3 << HPIPE_G2_SET_1_G2_RX_SELMUFF_OFFSET; 728c01f9fe8SIgal Liberman mask |= HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_MASK; 729c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_OFFSET; 730c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_G2_SET_1_REG, data, mask); 731c01f9fe8SIgal Liberman 732c01f9fe8SIgal Liberman /* G3 settings */ 733c01f9fe8SIgal Liberman mask = HPIPE_G3_SET_1_G3_RX_SELMUPI_MASK; 734c01f9fe8SIgal Liberman data = 0x2 << HPIPE_G3_SET_1_G3_RX_SELMUPI_OFFSET; 735c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_1_G3_RX_SELMUPF_MASK; 736c01f9fe8SIgal Liberman data |= 0x2 << HPIPE_G3_SET_1_G3_RX_SELMUPF_OFFSET; 737c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_1_G3_RX_SELMUFI_MASK; 738c01f9fe8SIgal Liberman data |= 0x3 << HPIPE_G3_SET_1_G3_RX_SELMUFI_OFFSET; 739c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_1_G3_RX_SELMUFF_MASK; 740c01f9fe8SIgal Liberman data |= 0x3 << HPIPE_G3_SET_1_G3_RX_SELMUFF_OFFSET; 741c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_1_G3_RX_DFE_EN_MASK; 742c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G3_SET_1_G3_RX_DFE_EN_OFFSET; 743c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_MASK; 744c01f9fe8SIgal Liberman data |= 0x2 << HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_OFFSET; 745c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_MASK; 746c01f9fe8SIgal Liberman data |= 0x0 << HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_OFFSET; 747c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_G3_SET_1_REG, data, mask); 748c01f9fe8SIgal Liberman 749c01f9fe8SIgal Liberman /* DTL Control */ 750c01f9fe8SIgal Liberman mask = HPIPE_PWR_CTR_DTL_SQ_DET_EN_MASK; 751c01f9fe8SIgal Liberman data = 0x1 << HPIPE_PWR_CTR_DTL_SQ_DET_EN_OFFSET; 752c01f9fe8SIgal Liberman mask |= HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_MASK; 753c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_OFFSET; 754c01f9fe8SIgal Liberman mask |= HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK; 755c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET; 756c01f9fe8SIgal Liberman mask |= HPIPE_PWR_CTR_DTL_CLAMPING_SEL_MASK; 757c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_PWR_CTR_DTL_CLAMPING_SEL_OFFSET; 758c01f9fe8SIgal Liberman mask |= HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_MASK; 759c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_OFFSET; 760c01f9fe8SIgal Liberman mask |= HPIPE_PWR_CTR_DTL_CLK_MODE_MASK; 761c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_PWR_CTR_DTL_CLK_MODE_OFFSET; 762c01f9fe8SIgal Liberman mask |= HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_MASK; 763c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_OFFSET; 764c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_PWR_CTR_DTL_REG, data, mask); 765c01f9fe8SIgal Liberman 766c01f9fe8SIgal Liberman /* Trigger sampler enable pulse (by toggleing the bit) */ 767c01f9fe8SIgal Liberman mask = HPIPE_SMAPLER_MASK; 768c01f9fe8SIgal Liberman data = 0x1 << HPIPE_SMAPLER_OFFSET; 769c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG, data, mask); 770c01f9fe8SIgal Liberman mask = HPIPE_SMAPLER_MASK; 771c01f9fe8SIgal Liberman data = 0x0 << HPIPE_SMAPLER_OFFSET; 772c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG, data, mask); 773c01f9fe8SIgal Liberman 774c01f9fe8SIgal Liberman /* VDD Calibration Control 3 */ 775c01f9fe8SIgal Liberman mask = HPIPE_EXT_SELLV_RXSAMPL_MASK; 776c01f9fe8SIgal Liberman data = 0x10 << HPIPE_EXT_SELLV_RXSAMPL_OFFSET; 777c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_VDD_CAL_CTRL_REG, data, mask); 778c01f9fe8SIgal Liberman 779c01f9fe8SIgal Liberman /* DFE Resolution Control */ 780c01f9fe8SIgal Liberman mask = HPIPE_DFE_RES_FORCE_MASK; 781c01f9fe8SIgal Liberman data = 0x1 << HPIPE_DFE_RES_FORCE_OFFSET; 782c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_DFE_REG0, data, mask); 783c01f9fe8SIgal Liberman 784c01f9fe8SIgal Liberman /* DFE F3-F5 Coefficient Control */ 785c01f9fe8SIgal Liberman mask = HPIPE_DFE_F3_F5_DFE_EN_MASK; 786c01f9fe8SIgal Liberman data = 0x0 << HPIPE_DFE_F3_F5_DFE_EN_OFFSET; 787c01f9fe8SIgal Liberman mask |= HPIPE_DFE_F3_F5_DFE_CTRL_MASK; 788c01f9fe8SIgal Liberman data = 0x0 << HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET; 789c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_DFE_F3_F5_REG, data, mask); 790c01f9fe8SIgal Liberman 791c01f9fe8SIgal Liberman /* G3 Setting 3 */ 792c01f9fe8SIgal Liberman mask = HPIPE_G3_FFE_CAP_SEL_MASK; 793c01f9fe8SIgal Liberman data = 0xf << HPIPE_G3_FFE_CAP_SEL_OFFSET; 794c01f9fe8SIgal Liberman mask |= HPIPE_G3_FFE_RES_SEL_MASK; 795c01f9fe8SIgal Liberman data |= 0x4 << HPIPE_G3_FFE_RES_SEL_OFFSET; 796c01f9fe8SIgal Liberman mask |= HPIPE_G3_FFE_SETTING_FORCE_MASK; 797c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G3_FFE_SETTING_FORCE_OFFSET; 798c01f9fe8SIgal Liberman mask |= HPIPE_G3_FFE_DEG_RES_LEVEL_MASK; 799c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET; 800c01f9fe8SIgal Liberman mask |= HPIPE_G3_FFE_LOAD_RES_LEVEL_MASK; 801c01f9fe8SIgal Liberman data |= 0x3 << HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET; 802c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_G3_SETTING_3_REG, data, mask); 803c01f9fe8SIgal Liberman 804c01f9fe8SIgal Liberman /* G3 Setting 4 */ 805c01f9fe8SIgal Liberman mask = HPIPE_G3_DFE_RES_MASK; 806c01f9fe8SIgal Liberman data = 0x2 << HPIPE_G3_DFE_RES_OFFSET; 807c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_G3_SETTING_4_REG, data, mask); 808c01f9fe8SIgal Liberman 809c01f9fe8SIgal Liberman /* Offset Phase Control */ 810c01f9fe8SIgal Liberman mask = HPIPE_OS_PH_OFFSET_MASK; 811c01f9fe8SIgal Liberman data = 0x5c << HPIPE_OS_PH_OFFSET_OFFSET; 812c01f9fe8SIgal Liberman mask |= HPIPE_OS_PH_OFFSET_FORCE_MASK; 813c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_OS_PH_OFFSET_FORCE_OFFSET; 814c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_PHASE_CONTROL_REG, data, mask); 815c01f9fe8SIgal Liberman mask = HPIPE_OS_PH_VALID_MASK; 816c01f9fe8SIgal Liberman data = 0x1 << HPIPE_OS_PH_VALID_OFFSET; 817c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_PHASE_CONTROL_REG, data, mask); 818c01f9fe8SIgal Liberman mask = HPIPE_OS_PH_VALID_MASK; 819c01f9fe8SIgal Liberman data = 0x0 << HPIPE_OS_PH_VALID_OFFSET; 820c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_PHASE_CONTROL_REG, data, mask); 821c01f9fe8SIgal Liberman 822c01f9fe8SIgal Liberman /* Set G1 TX amplitude and TX post emphasis value */ 823c01f9fe8SIgal Liberman mask = HPIPE_G1_SET_0_G1_TX_AMP_MASK; 824c01f9fe8SIgal Liberman data = 0x8 << HPIPE_G1_SET_0_G1_TX_AMP_OFFSET; 825c01f9fe8SIgal Liberman mask |= HPIPE_G1_SET_0_G1_TX_AMP_ADJ_MASK; 826c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G1_SET_0_G1_TX_AMP_ADJ_OFFSET; 827c01f9fe8SIgal Liberman mask |= HPIPE_G1_SET_0_G1_TX_EMPH1_MASK; 828c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET; 829c01f9fe8SIgal Liberman mask |= HPIPE_G1_SET_0_G1_TX_EMPH1_EN_MASK; 830c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G1_SET_0_G1_TX_EMPH1_EN_OFFSET; 831c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_G1_SET_0_REG, data, mask); 832c01f9fe8SIgal Liberman 833c01f9fe8SIgal Liberman /* Set G2 TX amplitude and TX post emphasis value */ 834c01f9fe8SIgal Liberman mask = HPIPE_G2_SET_0_G2_TX_AMP_MASK; 835c01f9fe8SIgal Liberman data = 0xa << HPIPE_G2_SET_0_G2_TX_AMP_OFFSET; 836c01f9fe8SIgal Liberman mask |= HPIPE_G2_SET_0_G2_TX_AMP_ADJ_MASK; 837c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G2_SET_0_G2_TX_AMP_ADJ_OFFSET; 838c01f9fe8SIgal Liberman mask |= HPIPE_G2_SET_0_G2_TX_EMPH1_MASK; 839c01f9fe8SIgal Liberman data |= 0x2 << HPIPE_G2_SET_0_G2_TX_EMPH1_OFFSET; 840c01f9fe8SIgal Liberman mask |= HPIPE_G2_SET_0_G2_TX_EMPH1_EN_MASK; 841c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G2_SET_0_G2_TX_EMPH1_EN_OFFSET; 842c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_G2_SET_0_REG, data, mask); 843c01f9fe8SIgal Liberman 844c01f9fe8SIgal Liberman /* Set G3 TX amplitude and TX post emphasis value */ 845c01f9fe8SIgal Liberman mask = HPIPE_G3_SET_0_G3_TX_AMP_MASK; 846c01f9fe8SIgal Liberman data = 0xe << HPIPE_G3_SET_0_G3_TX_AMP_OFFSET; 847c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_0_G3_TX_AMP_ADJ_MASK; 848c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G3_SET_0_G3_TX_AMP_ADJ_OFFSET; 849c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_0_G3_TX_EMPH1_MASK; 850c01f9fe8SIgal Liberman data |= 0x6 << HPIPE_G3_SET_0_G3_TX_EMPH1_OFFSET; 851c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_0_G3_TX_EMPH1_EN_MASK; 852c01f9fe8SIgal Liberman data |= 0x1 << HPIPE_G3_SET_0_G3_TX_EMPH1_EN_OFFSET; 853c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_MASK; 854c01f9fe8SIgal Liberman data |= 0x4 << HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_OFFSET; 855c01f9fe8SIgal Liberman mask |= HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_MASK; 856c01f9fe8SIgal Liberman data |= 0x0 << HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_OFFSET; 857c01f9fe8SIgal Liberman reg_set(hpipe_addr + HPIPE_G3_SET_0_REG, data, mask); 858c01f9fe8SIgal Liberman 859c01f9fe8SIgal Liberman /* SERDES External Configuration 2 register */ 860c01f9fe8SIgal Liberman mask = SD_EXTERNAL_CONFIG2_SSC_ENABLE_MASK; 861c01f9fe8SIgal Liberman data = 0x1 << SD_EXTERNAL_CONFIG2_SSC_ENABLE_OFFSET; 862c01f9fe8SIgal Liberman reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG2_REG, data, mask); 863c0132f60SStefan Roese 864c0132f60SStefan Roese /* DFE reset sequence */ 865c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_CTR_REG, 866c0132f60SStefan Roese 0x1 << HPIPE_PWR_CTR_RST_DFE_OFFSET, 867c0132f60SStefan Roese HPIPE_PWR_CTR_RST_DFE_MASK); 868c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_CTR_REG, 869c0132f60SStefan Roese 0x0 << HPIPE_PWR_CTR_RST_DFE_OFFSET, 870c0132f60SStefan Roese HPIPE_PWR_CTR_RST_DFE_MASK); 871c0132f60SStefan Roese /* SW reset for interupt logic */ 872c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_CTR_REG, 873c0132f60SStefan Roese 0x1 << HPIPE_PWR_CTR_SFT_RST_OFFSET, 874c0132f60SStefan Roese HPIPE_PWR_CTR_SFT_RST_MASK); 875c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_CTR_REG, 876c0132f60SStefan Roese 0x0 << HPIPE_PWR_CTR_SFT_RST_OFFSET, 877c0132f60SStefan Roese HPIPE_PWR_CTR_SFT_RST_MASK); 878c0132f60SStefan Roese 879c0132f60SStefan Roese debug("stage: Comphy power up\n"); 880c0132f60SStefan Roese /* 881c0132f60SStefan Roese * MAC configuration power up comphy - power up PLL/TX/RX 882c0132f60SStefan Roese * use indirect address for vendor spesific SATA control register 883c0132f60SStefan Roese */ 884c0132f60SStefan Roese reg_set(sata_base + SATA3_VENDOR_ADDRESS, 885c0132f60SStefan Roese SATA_CONTROL_REG << SATA3_VENDOR_ADDR_OFSSET, 886c0132f60SStefan Roese SATA3_VENDOR_ADDR_MASK); 887c0132f60SStefan Roese /* SATA 0 power up */ 888c0132f60SStefan Roese mask = SATA3_CTRL_SATA0_PD_MASK; 889c0132f60SStefan Roese data = 0x0 << SATA3_CTRL_SATA0_PD_OFFSET; 890c0132f60SStefan Roese /* SATA 1 power up */ 891c0132f60SStefan Roese mask |= SATA3_CTRL_SATA1_PD_MASK; 892c0132f60SStefan Roese data |= 0x0 << SATA3_CTRL_SATA1_PD_OFFSET; 893c0132f60SStefan Roese /* SATA SSU enable */ 894c0132f60SStefan Roese mask |= SATA3_CTRL_SATA1_ENABLE_MASK; 895c0132f60SStefan Roese data |= 0x1 << SATA3_CTRL_SATA1_ENABLE_OFFSET; 896c0132f60SStefan Roese /* SATA port 1 enable */ 897c0132f60SStefan Roese mask |= SATA3_CTRL_SATA_SSU_MASK; 898c0132f60SStefan Roese data |= 0x1 << SATA3_CTRL_SATA_SSU_OFFSET; 899c0132f60SStefan Roese reg_set(sata_base + SATA3_VENDOR_DATA, data, mask); 900c0132f60SStefan Roese 901c0132f60SStefan Roese /* MBUS request size and interface select register */ 902c0132f60SStefan Roese reg_set(sata_base + SATA3_VENDOR_ADDRESS, 903c0132f60SStefan Roese SATA_MBUS_SIZE_SELECT_REG << SATA3_VENDOR_ADDR_OFSSET, 904c0132f60SStefan Roese SATA3_VENDOR_ADDR_MASK); 905c0132f60SStefan Roese /* Mbus regret enable */ 906c0132f60SStefan Roese reg_set(sata_base + SATA3_VENDOR_DATA, 907c0132f60SStefan Roese 0x1 << SATA_MBUS_REGRET_EN_OFFSET, SATA_MBUS_REGRET_EN_MASK); 908c0132f60SStefan Roese 909c0132f60SStefan Roese debug("stage: Check PLL\n"); 910c0132f60SStefan Roese 911c0132f60SStefan Roese addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG; 912c0132f60SStefan Roese data = SD_EXTERNAL_STATUS0_PLL_TX_MASK & 913c0132f60SStefan Roese SD_EXTERNAL_STATUS0_PLL_RX_MASK; 914c0132f60SStefan Roese mask = data; 915c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 15000); 916c0132f60SStefan Roese if (data != 0) { 917c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", 918c0132f60SStefan Roese hpipe_addr + HPIPE_LANE_STATUS1_REG, data); 919c0132f60SStefan Roese error("SD_EXTERNAL_STATUS0_PLL_TX is %d, SD_EXTERNAL_STATUS0_PLL_RX is %d\n", 920c0132f60SStefan Roese (data & SD_EXTERNAL_STATUS0_PLL_TX_MASK), 921c0132f60SStefan Roese (data & SD_EXTERNAL_STATUS0_PLL_RX_MASK)); 922c0132f60SStefan Roese ret = 0; 923c0132f60SStefan Roese } 924c0132f60SStefan Roese 925c0132f60SStefan Roese debug_exit(); 926c0132f60SStefan Roese return ret; 927c0132f60SStefan Roese } 928c0132f60SStefan Roese 929c0132f60SStefan Roese static int comphy_sgmii_power_up(u32 lane, u32 sgmii_speed, 930c0132f60SStefan Roese void __iomem *hpipe_base, 931c0132f60SStefan Roese void __iomem *comphy_base) 932c0132f60SStefan Roese { 933c0132f60SStefan Roese u32 mask, data, ret = 1; 934c0132f60SStefan Roese void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane); 935c0132f60SStefan Roese void __iomem *sd_ip_addr = SD_ADDR(hpipe_base, lane); 936c0132f60SStefan Roese void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane); 937c0132f60SStefan Roese void __iomem *addr; 938c0132f60SStefan Roese 939c0132f60SStefan Roese debug_enter(); 940c0132f60SStefan Roese debug("stage: RFU configurations - hard reset comphy\n"); 941c0132f60SStefan Roese /* RFU configurations - hard reset comphy */ 942c0132f60SStefan Roese mask = COMMON_PHY_CFG1_PWR_UP_MASK; 943c0132f60SStefan Roese data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET; 944c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK; 945c0132f60SStefan Roese data |= 0x0 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET; 946c0132f60SStefan Roese reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask); 947c0132f60SStefan Roese 948c0132f60SStefan Roese /* Select Baud Rate of Comphy And PD_PLL/Tx/Rx */ 949c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK; 950c0132f60SStefan Roese data = 0x0 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET; 951c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_MASK; 952c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_MASK; 953c0132f60SStefan Roese if (sgmii_speed == PHY_SPEED_1_25G) { 954c0132f60SStefan Roese data |= 0x6 << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET; 955c0132f60SStefan Roese data |= 0x6 << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET; 956c0132f60SStefan Roese } else { 957c0132f60SStefan Roese /* 3.125G */ 958c0132f60SStefan Roese data |= 0x8 << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET; 959c0132f60SStefan Roese data |= 0x8 << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET; 960c0132f60SStefan Roese } 961c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK; 962c0132f60SStefan Roese data |= 0 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET; 963c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK; 964c0132f60SStefan Roese data |= 0 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET; 965c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_MASK; 966c0132f60SStefan Roese data |= 1 << SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET; 967c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask); 968c0132f60SStefan Roese 969c0132f60SStefan Roese /* release from hard reset */ 970c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK; 971c0132f60SStefan Roese data = 0x0 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET; 972c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK; 973c0132f60SStefan Roese data |= 0x0 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET; 974c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK; 975c0132f60SStefan Roese data |= 0x0 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET; 976c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 977c0132f60SStefan Roese 978c0132f60SStefan Roese /* release from hard reset */ 979c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK; 980c0132f60SStefan Roese data = 0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET; 981c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK; 982c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET; 983c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 984c0132f60SStefan Roese 985c0132f60SStefan Roese 986c0132f60SStefan Roese /* Wait 1ms - until band gap and ref clock ready */ 987c0132f60SStefan Roese mdelay(1); 988c0132f60SStefan Roese 989c0132f60SStefan Roese /* Start comphy Configuration */ 990c0132f60SStefan Roese debug("stage: Comphy configuration\n"); 991c0132f60SStefan Roese /* set reference clock */ 992c0132f60SStefan Roese mask = HPIPE_MISC_REFCLK_SEL_MASK; 993c0132f60SStefan Roese data = 0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET; 994c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_MISC_REG, data, mask); 995c0132f60SStefan Roese /* Power and PLL Control */ 996c0132f60SStefan Roese mask = HPIPE_PWR_PLL_REF_FREQ_MASK; 997c0132f60SStefan Roese data = 0x1 << HPIPE_PWR_PLL_REF_FREQ_OFFSET; 998c0132f60SStefan Roese mask |= HPIPE_PWR_PLL_PHY_MODE_MASK; 999c0132f60SStefan Roese data |= 0x4 << HPIPE_PWR_PLL_PHY_MODE_OFFSET; 1000c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask); 1001c0132f60SStefan Roese /* Loopback register */ 1002c0132f60SStefan Roese mask = HPIPE_LOOPBACK_SEL_MASK; 1003c0132f60SStefan Roese data = 0x1 << HPIPE_LOOPBACK_SEL_OFFSET; 1004c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_LOOPBACK_REG, data, mask); 1005c0132f60SStefan Roese /* rx control 1 */ 1006c0132f60SStefan Roese mask = HPIPE_RX_CONTROL_1_RXCLK2X_SEL_MASK; 1007c0132f60SStefan Roese data = 0x1 << HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET; 1008c0132f60SStefan Roese mask |= HPIPE_RX_CONTROL_1_CLK8T_EN_MASK; 1009c0132f60SStefan Roese data |= 0x0 << HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET; 1010c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_RX_CONTROL_1_REG, data, mask); 1011c0132f60SStefan Roese /* DTL Control */ 1012c0132f60SStefan Roese mask = HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK; 1013c0132f60SStefan Roese data = 0x0 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET; 1014c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_CTR_DTL_REG, data, mask); 1015c0132f60SStefan Roese 1016c0132f60SStefan Roese /* Set analog paramters from ETP(HW) - for now use the default datas */ 1017c0132f60SStefan Roese debug("stage: Analog paramters from ETP(HW)\n"); 1018c0132f60SStefan Roese 1019c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G1_SET_0_REG, 1020c0132f60SStefan Roese 0x1 << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET, 1021c0132f60SStefan Roese HPIPE_G1_SET_0_G1_TX_EMPH1_MASK); 1022c0132f60SStefan Roese 1023c0132f60SStefan Roese debug("stage: RFU configurations- Power Up PLL,Tx,Rx\n"); 1024c0132f60SStefan Roese /* SERDES External Configuration */ 1025c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK; 1026c0132f60SStefan Roese data = 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET; 1027c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK; 1028c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET; 1029c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK; 1030c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET; 1031c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask); 1032c0132f60SStefan Roese 1033c0132f60SStefan Roese /* check PLL rx & tx ready */ 1034c0132f60SStefan Roese addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG; 1035c0132f60SStefan Roese data = SD_EXTERNAL_STATUS0_PLL_RX_MASK | 1036c0132f60SStefan Roese SD_EXTERNAL_STATUS0_PLL_TX_MASK; 1037c0132f60SStefan Roese mask = data; 1038c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 15000); 1039c0132f60SStefan Roese if (data != 0) { 1040c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", 1041c0132f60SStefan Roese sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data); 1042c0132f60SStefan Roese error("SD_EXTERNAL_STATUS0_PLL_RX is %d, SD_EXTERNAL_STATUS0_PLL_TX is %d\n", 1043c0132f60SStefan Roese (data & SD_EXTERNAL_STATUS0_PLL_RX_MASK), 1044c0132f60SStefan Roese (data & SD_EXTERNAL_STATUS0_PLL_TX_MASK)); 1045c0132f60SStefan Roese ret = 0; 1046c0132f60SStefan Roese } 1047c0132f60SStefan Roese 1048c0132f60SStefan Roese /* RX init */ 1049c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RX_INIT_MASK; 1050c0132f60SStefan Roese data = 0x1 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET; 1051c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 1052c0132f60SStefan Roese 1053c0132f60SStefan Roese /* check that RX init done */ 1054c0132f60SStefan Roese addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG; 1055c0132f60SStefan Roese data = SD_EXTERNAL_STATUS0_RX_INIT_MASK; 1056c0132f60SStefan Roese mask = data; 1057c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 100); 1058c0132f60SStefan Roese if (data != 0) { 1059c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data); 1060c0132f60SStefan Roese error("SD_EXTERNAL_STATUS0_RX_INIT is 0\n"); 1061c0132f60SStefan Roese ret = 0; 1062c0132f60SStefan Roese } 1063c0132f60SStefan Roese 1064c0132f60SStefan Roese debug("stage: RF Reset\n"); 1065c0132f60SStefan Roese /* RF Reset */ 1066c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RX_INIT_MASK; 1067c0132f60SStefan Roese data = 0x0 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET; 1068c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK; 1069c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET; 1070c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 1071c0132f60SStefan Roese 1072c0132f60SStefan Roese debug_exit(); 1073c0132f60SStefan Roese return ret; 1074c0132f60SStefan Roese } 1075c0132f60SStefan Roese 1076cb686454SStefan Roese static int comphy_sfi_power_up(u32 lane, void __iomem *hpipe_base, 1077*b617a0d7SIgal Liberman void __iomem *comphy_base, u32 speed) 1078c0132f60SStefan Roese { 1079c0132f60SStefan Roese u32 mask, data, ret = 1; 1080c0132f60SStefan Roese void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane); 1081c0132f60SStefan Roese void __iomem *sd_ip_addr = SD_ADDR(hpipe_base, lane); 1082c0132f60SStefan Roese void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane); 1083c0132f60SStefan Roese void __iomem *addr; 1084c0132f60SStefan Roese 1085c0132f60SStefan Roese debug_enter(); 1086c0132f60SStefan Roese debug("stage: RFU configurations - hard reset comphy\n"); 1087c0132f60SStefan Roese /* RFU configurations - hard reset comphy */ 1088c0132f60SStefan Roese mask = COMMON_PHY_CFG1_PWR_UP_MASK; 1089c0132f60SStefan Roese data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET; 1090c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK; 1091c0132f60SStefan Roese data |= 0x0 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET; 1092c0132f60SStefan Roese reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask); 1093c0132f60SStefan Roese 1094c0132f60SStefan Roese /* Select Baud Rate of Comphy And PD_PLL/Tx/Rx */ 1095c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK; 1096c0132f60SStefan Roese data = 0x0 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET; 1097c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_MASK; 1098c0132f60SStefan Roese data |= 0xE << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET; 1099c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_MASK; 1100c0132f60SStefan Roese data |= 0xE << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET; 1101c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK; 1102c0132f60SStefan Roese data |= 0 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET; 1103c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK; 1104c0132f60SStefan Roese data |= 0 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET; 1105c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_MASK; 1106c0132f60SStefan Roese data |= 0 << SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET; 1107c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask); 1108c0132f60SStefan Roese 1109c0132f60SStefan Roese /* release from hard reset */ 1110c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK; 1111c0132f60SStefan Roese data = 0x0 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET; 1112c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK; 1113c0132f60SStefan Roese data |= 0x0 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET; 1114c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK; 1115c0132f60SStefan Roese data |= 0x0 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET; 1116c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 1117c0132f60SStefan Roese 1118c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK; 1119c0132f60SStefan Roese data = 0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET; 1120c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK; 1121c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET; 1122c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 1123c0132f60SStefan Roese 1124c0132f60SStefan Roese 1125c0132f60SStefan Roese /* Wait 1ms - until band gap and ref clock ready */ 1126c0132f60SStefan Roese mdelay(1); 1127c0132f60SStefan Roese 1128c0132f60SStefan Roese /* Start comphy Configuration */ 1129c0132f60SStefan Roese debug("stage: Comphy configuration\n"); 1130c0132f60SStefan Roese /* set reference clock */ 1131c0132f60SStefan Roese mask = HPIPE_MISC_ICP_FORCE_MASK; 1132*b617a0d7SIgal Liberman data = (speed == PHY_SPEED_5_15625G) ? 1133*b617a0d7SIgal Liberman (0x0 << HPIPE_MISC_ICP_FORCE_OFFSET) : 1134*b617a0d7SIgal Liberman (0x1 << HPIPE_MISC_ICP_FORCE_OFFSET); 1135c0132f60SStefan Roese mask |= HPIPE_MISC_REFCLK_SEL_MASK; 1136c0132f60SStefan Roese data |= 0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET; 1137c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_MISC_REG, data, mask); 1138c0132f60SStefan Roese /* Power and PLL Control */ 1139c0132f60SStefan Roese mask = HPIPE_PWR_PLL_REF_FREQ_MASK; 1140c0132f60SStefan Roese data = 0x1 << HPIPE_PWR_PLL_REF_FREQ_OFFSET; 1141c0132f60SStefan Roese mask |= HPIPE_PWR_PLL_PHY_MODE_MASK; 1142c0132f60SStefan Roese data |= 0x4 << HPIPE_PWR_PLL_PHY_MODE_OFFSET; 1143c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask); 1144c0132f60SStefan Roese /* Loopback register */ 1145c0132f60SStefan Roese mask = HPIPE_LOOPBACK_SEL_MASK; 1146c0132f60SStefan Roese data = 0x1 << HPIPE_LOOPBACK_SEL_OFFSET; 1147c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_LOOPBACK_REG, data, mask); 1148c0132f60SStefan Roese /* rx control 1 */ 1149c0132f60SStefan Roese mask = HPIPE_RX_CONTROL_1_RXCLK2X_SEL_MASK; 1150c0132f60SStefan Roese data = 0x1 << HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET; 1151c0132f60SStefan Roese mask |= HPIPE_RX_CONTROL_1_CLK8T_EN_MASK; 1152c0132f60SStefan Roese data |= 0x1 << HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET; 1153c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_RX_CONTROL_1_REG, data, mask); 1154c0132f60SStefan Roese /* DTL Control */ 1155c0132f60SStefan Roese mask = HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK; 1156c0132f60SStefan Roese data = 0x1 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET; 1157c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_CTR_DTL_REG, data, mask); 1158c0132f60SStefan Roese 1159*b617a0d7SIgal Liberman /* Transmitter/Receiver Speed Divider Force */ 1160*b617a0d7SIgal Liberman if (speed == PHY_SPEED_5_15625G) { 1161*b617a0d7SIgal Liberman mask = HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_MASK; 1162*b617a0d7SIgal Liberman data = 1 << HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_OFFSET; 1163*b617a0d7SIgal Liberman mask |= HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_MASK; 1164*b617a0d7SIgal Liberman data |= 1 << HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_OFFSET; 1165*b617a0d7SIgal Liberman mask |= HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_MASK; 1166*b617a0d7SIgal Liberman data |= 1 << HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_OFFSET; 1167*b617a0d7SIgal Liberman mask |= HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_MASK; 1168*b617a0d7SIgal Liberman data |= 1 << HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_OFFSET; 1169*b617a0d7SIgal Liberman reg_set(hpipe_addr + HPIPE_SPD_DIV_FORCE_REG, data, mask); 1170*b617a0d7SIgal Liberman } 1171*b617a0d7SIgal Liberman 1172c0132f60SStefan Roese /* Set analog paramters from ETP(HW) */ 1173c0132f60SStefan Roese debug("stage: Analog paramters from ETP(HW)\n"); 1174c0132f60SStefan Roese /* SERDES External Configuration 2 */ 1175c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG2_PIN_DFE_EN_MASK; 1176c0132f60SStefan Roese data = 0x1 << SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET; 1177c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG2_REG, data, mask); 1178c0132f60SStefan Roese /* 0x7-DFE Resolution control */ 1179c0132f60SStefan Roese mask = HPIPE_DFE_RES_FORCE_MASK; 1180c0132f60SStefan Roese data = 0x1 << HPIPE_DFE_RES_FORCE_OFFSET; 1181c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_DFE_REG0, data, mask); 1182c0132f60SStefan Roese /* 0xd-G1_Setting_0 */ 1183*b617a0d7SIgal Liberman if (speed == PHY_SPEED_5_15625G) { 1184*b617a0d7SIgal Liberman mask = HPIPE_G1_SET_0_G1_TX_EMPH1_MASK; 1185*b617a0d7SIgal Liberman data = 0x6 << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET; 1186*b617a0d7SIgal Liberman } else { 1187c0132f60SStefan Roese mask = HPIPE_G1_SET_0_G1_TX_AMP_MASK; 1188c0132f60SStefan Roese data = 0x1c << HPIPE_G1_SET_0_G1_TX_AMP_OFFSET; 1189c0132f60SStefan Roese mask |= HPIPE_G1_SET_0_G1_TX_EMPH1_MASK; 1190c0132f60SStefan Roese data |= 0xe << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET; 1191*b617a0d7SIgal Liberman } 1192c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G1_SET_0_REG, data, mask); 1193c0132f60SStefan Roese /* Genration 1 setting 2 (G1_Setting_2) */ 1194c0132f60SStefan Roese mask = HPIPE_G1_SET_2_G1_TX_EMPH0_MASK; 1195c0132f60SStefan Roese data = 0x0 << HPIPE_G1_SET_2_G1_TX_EMPH0_OFFSET; 1196c0132f60SStefan Roese mask |= HPIPE_G1_SET_2_G1_TX_EMPH0_EN_MASK; 1197c0132f60SStefan Roese data |= 0x1 << HPIPE_G1_SET_2_G1_TX_EMPH0_EN_OFFSET; 1198c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G1_SET_2_REG, data, mask); 1199c0132f60SStefan Roese /* Transmitter Slew Rate Control register (tx_reg1) */ 1200c0132f60SStefan Roese mask = HPIPE_TX_REG1_TX_EMPH_RES_MASK; 1201c0132f60SStefan Roese data = 0x3 << HPIPE_TX_REG1_TX_EMPH_RES_OFFSET; 1202c0132f60SStefan Roese mask |= HPIPE_TX_REG1_SLC_EN_MASK; 1203c0132f60SStefan Roese data |= 0x3f << HPIPE_TX_REG1_SLC_EN_OFFSET; 1204c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_TX_REG1_REG, data, mask); 1205c0132f60SStefan Roese /* Impedance Calibration Control register (cal_reg1) */ 1206c0132f60SStefan Roese mask = HPIPE_CAL_REG_1_EXT_TXIMP_MASK; 1207c0132f60SStefan Roese data = 0xe << HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET; 1208c0132f60SStefan Roese mask |= HPIPE_CAL_REG_1_EXT_TXIMP_EN_MASK; 1209c0132f60SStefan Roese data |= 0x1 << HPIPE_CAL_REG_1_EXT_TXIMP_EN_OFFSET; 1210c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_CAL_REG1_REG, data, mask); 1211c0132f60SStefan Roese /* Generation 1 Setting 5 (g1_setting_5) */ 1212c0132f60SStefan Roese mask = HPIPE_G1_SETTING_5_G1_ICP_MASK; 1213c0132f60SStefan Roese data = 0 << HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET; 1214c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G1_SETTING_5_REG, data, mask); 1215c0132f60SStefan Roese /* 0xE-G1_Setting_1 */ 1216c0132f60SStefan Roese mask = HPIPE_G1_SET_1_G1_RX_SELMUPI_MASK; 1217c0132f60SStefan Roese data = 0x1 << HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET; 1218c0132f60SStefan Roese mask |= HPIPE_G1_SET_1_G1_RX_SELMUPP_MASK; 1219c0132f60SStefan Roese data |= 0x1 << HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET; 1220c0132f60SStefan Roese mask |= HPIPE_G1_SET_1_G1_RX_DFE_EN_MASK; 1221c0132f60SStefan Roese data |= 0x1 << HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET; 1222c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G1_SET_1_REG, data, mask); 1223c0132f60SStefan Roese /* 0xA-DFE_Reg3 */ 1224c0132f60SStefan Roese mask = HPIPE_DFE_F3_F5_DFE_EN_MASK; 1225c0132f60SStefan Roese data = 0x0 << HPIPE_DFE_F3_F5_DFE_EN_OFFSET; 1226c0132f60SStefan Roese mask |= HPIPE_DFE_F3_F5_DFE_CTRL_MASK; 1227c0132f60SStefan Roese data |= 0x0 << HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET; 1228c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_DFE_F3_F5_REG, data, mask); 1229c0132f60SStefan Roese 1230c0132f60SStefan Roese /* 0x111-G1_Setting_4 */ 1231c0132f60SStefan Roese mask = HPIPE_G1_SETTINGS_4_G1_DFE_RES_MASK; 1232c0132f60SStefan Roese data = 0x1 << HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET; 1233c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G1_SETTINGS_4_REG, data, mask); 1234c0132f60SStefan Roese /* Genration 1 setting 3 (G1_Setting_3) */ 1235c0132f60SStefan Roese mask = HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_MASK; 1236c0132f60SStefan Roese data = 0x1 << HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_OFFSET; 1237*b617a0d7SIgal Liberman if (speed == PHY_SPEED_5_15625G) { 1238*b617a0d7SIgal Liberman /* Force FFE (Feed Forward Equalization) to 5G */ 1239*b617a0d7SIgal Liberman mask |= HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_MASK; 1240*b617a0d7SIgal Liberman data |= 0xf << HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_OFFSET; 1241*b617a0d7SIgal Liberman mask |= HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_MASK; 1242*b617a0d7SIgal Liberman data |= 0x4 << HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_OFFSET; 1243*b617a0d7SIgal Liberman mask |= HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_MASK; 1244*b617a0d7SIgal Liberman data |= 0x1 << HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_OFFSET; 1245*b617a0d7SIgal Liberman } 1246c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G1_SETTINGS_3_REG, data, mask); 1247c0132f60SStefan Roese 1248c0132f60SStefan Roese debug("stage: RFU configurations- Power Up PLL,Tx,Rx\n"); 1249c0132f60SStefan Roese /* SERDES External Configuration */ 1250c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK; 1251c0132f60SStefan Roese data = 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET; 1252c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK; 1253c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET; 1254c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK; 1255c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET; 1256c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask); 1257c0132f60SStefan Roese 1258c0132f60SStefan Roese 1259c0132f60SStefan Roese /* check PLL rx & tx ready */ 1260c0132f60SStefan Roese addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG; 1261c0132f60SStefan Roese data = SD_EXTERNAL_STATUS0_PLL_RX_MASK | 1262c0132f60SStefan Roese SD_EXTERNAL_STATUS0_PLL_TX_MASK; 1263c0132f60SStefan Roese mask = data; 1264c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 15000); 1265c0132f60SStefan Roese if (data != 0) { 1266c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data); 1267c0132f60SStefan Roese error("SD_EXTERNAL_STATUS0_PLL_RX is %d, SD_EXTERNAL_STATUS0_PLL_TX is %d\n", 1268c0132f60SStefan Roese (data & SD_EXTERNAL_STATUS0_PLL_RX_MASK), 1269c0132f60SStefan Roese (data & SD_EXTERNAL_STATUS0_PLL_TX_MASK)); 1270c0132f60SStefan Roese ret = 0; 1271c0132f60SStefan Roese } 1272c0132f60SStefan Roese 1273c0132f60SStefan Roese /* RX init */ 1274c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RX_INIT_MASK; 1275c0132f60SStefan Roese data = 0x1 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET; 1276c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 1277c0132f60SStefan Roese 1278c0132f60SStefan Roese 1279c0132f60SStefan Roese /* check that RX init done */ 1280c0132f60SStefan Roese addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG; 1281c0132f60SStefan Roese data = SD_EXTERNAL_STATUS0_RX_INIT_MASK; 1282c0132f60SStefan Roese mask = data; 1283c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 100); 1284c0132f60SStefan Roese if (data != 0) { 1285c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", 1286c0132f60SStefan Roese sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data); 1287c0132f60SStefan Roese error("SD_EXTERNAL_STATUS0_RX_INIT is 0\n"); 1288c0132f60SStefan Roese ret = 0; 1289c0132f60SStefan Roese } 1290c0132f60SStefan Roese 1291c0132f60SStefan Roese debug("stage: RF Reset\n"); 1292c0132f60SStefan Roese /* RF Reset */ 1293c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RX_INIT_MASK; 1294c0132f60SStefan Roese data = 0x0 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET; 1295c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK; 1296c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET; 1297c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 1298c0132f60SStefan Roese 1299c0132f60SStefan Roese debug_exit(); 1300c0132f60SStefan Roese return ret; 1301c0132f60SStefan Roese } 1302c0132f60SStefan Roese 1303c0132f60SStefan Roese static int comphy_rxauii_power_up(u32 lane, void __iomem *hpipe_base, 1304c0132f60SStefan Roese void __iomem *comphy_base) 1305c0132f60SStefan Roese { 1306c0132f60SStefan Roese u32 mask, data, ret = 1; 1307c0132f60SStefan Roese void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane); 1308c0132f60SStefan Roese void __iomem *sd_ip_addr = SD_ADDR(hpipe_base, lane); 1309c0132f60SStefan Roese void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane); 1310c0132f60SStefan Roese void __iomem *addr; 1311c0132f60SStefan Roese 1312c0132f60SStefan Roese debug_enter(); 1313c0132f60SStefan Roese debug("stage: RFU configurations - hard reset comphy\n"); 1314c0132f60SStefan Roese /* RFU configurations - hard reset comphy */ 1315c0132f60SStefan Roese mask = COMMON_PHY_CFG1_PWR_UP_MASK; 1316c0132f60SStefan Roese data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET; 1317c0132f60SStefan Roese mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK; 1318c0132f60SStefan Roese data |= 0x0 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET; 1319c0132f60SStefan Roese reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask); 1320c0132f60SStefan Roese 1321c0132f60SStefan Roese if (lane == 2) { 1322c0132f60SStefan Roese reg_set(comphy_base + COMMON_PHY_SD_CTRL1, 1323c0132f60SStefan Roese 0x1 << COMMON_PHY_SD_CTRL1_RXAUI0_OFFSET, 1324c0132f60SStefan Roese COMMON_PHY_SD_CTRL1_RXAUI0_MASK); 1325c0132f60SStefan Roese } 1326c0132f60SStefan Roese if (lane == 4) { 1327c0132f60SStefan Roese reg_set(comphy_base + COMMON_PHY_SD_CTRL1, 1328c0132f60SStefan Roese 0x1 << COMMON_PHY_SD_CTRL1_RXAUI1_OFFSET, 1329c0132f60SStefan Roese COMMON_PHY_SD_CTRL1_RXAUI1_MASK); 1330c0132f60SStefan Roese } 1331c0132f60SStefan Roese 1332c0132f60SStefan Roese /* Select Baud Rate of Comphy And PD_PLL/Tx/Rx */ 1333c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK; 1334c0132f60SStefan Roese data = 0x0 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET; 1335c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_MASK; 1336c0132f60SStefan Roese data |= 0xB << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET; 1337c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_MASK; 1338c0132f60SStefan Roese data |= 0xB << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET; 1339c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK; 1340c0132f60SStefan Roese data |= 0x0 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET; 1341c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK; 1342c0132f60SStefan Roese data |= 0x0 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET; 1343c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_MASK; 1344c0132f60SStefan Roese data |= 0x0 << SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET; 1345c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_MEDIA_MODE_MASK; 1346c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG0_MEDIA_MODE_OFFSET; 1347c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask); 1348c0132f60SStefan Roese 1349c0132f60SStefan Roese /* release from hard reset */ 1350c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK; 1351c0132f60SStefan Roese data = 0x0 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET; 1352c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK; 1353c0132f60SStefan Roese data |= 0x0 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET; 1354c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK; 1355c0132f60SStefan Roese data |= 0x0 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET; 1356c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 1357c0132f60SStefan Roese 1358c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK; 1359c0132f60SStefan Roese data = 0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET; 1360c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK; 1361c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET; 1362c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 1363c0132f60SStefan Roese 1364c0132f60SStefan Roese /* Wait 1ms - until band gap and ref clock ready */ 1365c0132f60SStefan Roese mdelay(1); 1366c0132f60SStefan Roese 1367c0132f60SStefan Roese /* Start comphy Configuration */ 1368c0132f60SStefan Roese debug("stage: Comphy configuration\n"); 1369c0132f60SStefan Roese /* set reference clock */ 1370c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_MISC_REG, 1371c0132f60SStefan Roese 0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET, 1372c0132f60SStefan Roese HPIPE_MISC_REFCLK_SEL_MASK); 1373c0132f60SStefan Roese /* Power and PLL Control */ 1374c0132f60SStefan Roese mask = HPIPE_PWR_PLL_REF_FREQ_MASK; 1375c0132f60SStefan Roese data = 0x1 << HPIPE_PWR_PLL_REF_FREQ_OFFSET; 1376c0132f60SStefan Roese mask |= HPIPE_PWR_PLL_PHY_MODE_MASK; 1377c0132f60SStefan Roese data |= 0x4 << HPIPE_PWR_PLL_PHY_MODE_OFFSET; 1378c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask); 1379c0132f60SStefan Roese /* Loopback register */ 1380c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_LOOPBACK_REG, 1381c0132f60SStefan Roese 0x1 << HPIPE_LOOPBACK_SEL_OFFSET, HPIPE_LOOPBACK_SEL_MASK); 1382c0132f60SStefan Roese /* rx control 1 */ 1383c0132f60SStefan Roese mask = HPIPE_RX_CONTROL_1_RXCLK2X_SEL_MASK; 1384c0132f60SStefan Roese data = 0x1 << HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET; 1385c0132f60SStefan Roese mask |= HPIPE_RX_CONTROL_1_CLK8T_EN_MASK; 1386c0132f60SStefan Roese data |= 0x1 << HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET; 1387c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_RX_CONTROL_1_REG, data, mask); 1388c0132f60SStefan Roese /* DTL Control */ 1389c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_PWR_CTR_DTL_REG, 1390c0132f60SStefan Roese 0x0 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET, 1391c0132f60SStefan Roese HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK); 1392c0132f60SStefan Roese 1393c0132f60SStefan Roese /* Set analog paramters from ETP(HW) */ 1394c0132f60SStefan Roese debug("stage: Analog paramters from ETP(HW)\n"); 1395c0132f60SStefan Roese /* SERDES External Configuration 2 */ 1396c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG2_REG, 1397c0132f60SStefan Roese 0x1 << SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET, 1398c0132f60SStefan Roese SD_EXTERNAL_CONFIG2_PIN_DFE_EN_MASK); 1399c0132f60SStefan Roese /* 0x7-DFE Resolution control */ 1400c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_DFE_REG0, 0x1 << HPIPE_DFE_RES_FORCE_OFFSET, 1401c0132f60SStefan Roese HPIPE_DFE_RES_FORCE_MASK); 1402c0132f60SStefan Roese /* 0xd-G1_Setting_0 */ 1403c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G1_SET_0_REG, 1404c0132f60SStefan Roese 0xd << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET, 1405c0132f60SStefan Roese HPIPE_G1_SET_0_G1_TX_EMPH1_MASK); 1406c0132f60SStefan Roese /* 0xE-G1_Setting_1 */ 1407c0132f60SStefan Roese mask = HPIPE_G1_SET_1_G1_RX_SELMUPI_MASK; 1408c0132f60SStefan Roese data = 0x1 << HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET; 1409c0132f60SStefan Roese mask |= HPIPE_G1_SET_1_G1_RX_SELMUPP_MASK; 1410c0132f60SStefan Roese data |= 0x1 << HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET; 1411c0132f60SStefan Roese mask |= HPIPE_G1_SET_1_G1_RX_DFE_EN_MASK; 1412c0132f60SStefan Roese data |= 0x1 << HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET; 1413c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G1_SET_1_REG, data, mask); 1414c0132f60SStefan Roese /* 0xA-DFE_Reg3 */ 1415c0132f60SStefan Roese mask = HPIPE_DFE_F3_F5_DFE_EN_MASK; 1416c0132f60SStefan Roese data = 0x0 << HPIPE_DFE_F3_F5_DFE_EN_OFFSET; 1417c0132f60SStefan Roese mask |= HPIPE_DFE_F3_F5_DFE_CTRL_MASK; 1418c0132f60SStefan Roese data |= 0x0 << HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET; 1419c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_DFE_F3_F5_REG, data, mask); 1420c0132f60SStefan Roese 1421c0132f60SStefan Roese /* 0x111-G1_Setting_4 */ 1422c0132f60SStefan Roese mask = HPIPE_G1_SETTINGS_4_G1_DFE_RES_MASK; 1423c0132f60SStefan Roese data = 0x1 << HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET; 1424c0132f60SStefan Roese reg_set(hpipe_addr + HPIPE_G1_SETTINGS_4_REG, data, mask); 1425c0132f60SStefan Roese 1426c0132f60SStefan Roese debug("stage: RFU configurations- Power Up PLL,Tx,Rx\n"); 1427c0132f60SStefan Roese /* SERDES External Configuration */ 1428c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK; 1429c0132f60SStefan Roese data = 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET; 1430c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK; 1431c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET; 1432c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK; 1433c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET; 1434c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask); 1435c0132f60SStefan Roese 1436c0132f60SStefan Roese 1437c0132f60SStefan Roese /* check PLL rx & tx ready */ 1438c0132f60SStefan Roese addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG; 1439c0132f60SStefan Roese data = SD_EXTERNAL_STATUS0_PLL_RX_MASK | 1440c0132f60SStefan Roese SD_EXTERNAL_STATUS0_PLL_TX_MASK; 1441c0132f60SStefan Roese mask = data; 1442c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 15000); 1443c0132f60SStefan Roese if (data != 0) { 1444c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", 1445c0132f60SStefan Roese sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data); 1446c0132f60SStefan Roese error("SD_EXTERNAL_STATUS0_PLL_RX is %d, SD_EXTERNAL_STATUS0_PLL_TX is %d\n", 1447c0132f60SStefan Roese (data & SD_EXTERNAL_STATUS0_PLL_RX_MASK), 1448c0132f60SStefan Roese (data & SD_EXTERNAL_STATUS0_PLL_TX_MASK)); 1449c0132f60SStefan Roese ret = 0; 1450c0132f60SStefan Roese } 1451c0132f60SStefan Roese 1452c0132f60SStefan Roese /* RX init */ 1453c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, 1454c0132f60SStefan Roese 0x1 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET, 1455c0132f60SStefan Roese SD_EXTERNAL_CONFIG1_RX_INIT_MASK); 1456c0132f60SStefan Roese 1457c0132f60SStefan Roese /* check that RX init done */ 1458c0132f60SStefan Roese addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG; 1459c0132f60SStefan Roese data = SD_EXTERNAL_STATUS0_RX_INIT_MASK; 1460c0132f60SStefan Roese mask = data; 1461c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 100); 1462c0132f60SStefan Roese if (data != 0) { 1463c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", 1464c0132f60SStefan Roese sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data); 1465c0132f60SStefan Roese error("SD_EXTERNAL_STATUS0_RX_INIT is 0\n"); 1466c0132f60SStefan Roese ret = 0; 1467c0132f60SStefan Roese } 1468c0132f60SStefan Roese 1469c0132f60SStefan Roese debug("stage: RF Reset\n"); 1470c0132f60SStefan Roese /* RF Reset */ 1471c0132f60SStefan Roese mask = SD_EXTERNAL_CONFIG1_RX_INIT_MASK; 1472c0132f60SStefan Roese data = 0x0 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET; 1473c0132f60SStefan Roese mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK; 1474c0132f60SStefan Roese data |= 0x1 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET; 1475c0132f60SStefan Roese reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask); 1476c0132f60SStefan Roese 1477c0132f60SStefan Roese debug_exit(); 1478c0132f60SStefan Roese return ret; 1479c0132f60SStefan Roese } 1480c0132f60SStefan Roese 1481c0132f60SStefan Roese static void comphy_utmi_power_down(u32 utmi_index, void __iomem *utmi_base_addr, 1482c0132f60SStefan Roese void __iomem *usb_cfg_addr, 1483c0132f60SStefan Roese void __iomem *utmi_cfg_addr, 1484c0132f60SStefan Roese u32 utmi_phy_port) 1485c0132f60SStefan Roese { 1486c0132f60SStefan Roese u32 mask, data; 1487c0132f60SStefan Roese 1488c0132f60SStefan Roese debug_enter(); 1489c0132f60SStefan Roese debug("stage: UTMI %d - Power down transceiver (power down Phy), Power down PLL, and SuspendDM\n", 1490c0132f60SStefan Roese utmi_index); 1491c0132f60SStefan Roese /* Power down UTMI PHY */ 1492c0132f60SStefan Roese reg_set(utmi_cfg_addr, 0x0 << UTMI_PHY_CFG_PU_OFFSET, 1493c0132f60SStefan Roese UTMI_PHY_CFG_PU_MASK); 1494c0132f60SStefan Roese 1495c0132f60SStefan Roese /* 1496c0132f60SStefan Roese * If UTMI connected to USB Device, configure mux prior to PHY init 1497c0132f60SStefan Roese * (Device can be connected to UTMI0 or to UTMI1) 1498c0132f60SStefan Roese */ 1499e89acc4bSStefan Roese if (utmi_phy_port == UTMI_PHY_TO_USB3_DEVICE0) { 1500c0132f60SStefan Roese debug("stage: UTMI %d - Enable Device mode and configure UTMI mux\n", 1501c0132f60SStefan Roese utmi_index); 1502c0132f60SStefan Roese /* USB3 Device UTMI enable */ 1503c0132f60SStefan Roese mask = UTMI_USB_CFG_DEVICE_EN_MASK; 1504c0132f60SStefan Roese data = 0x1 << UTMI_USB_CFG_DEVICE_EN_OFFSET; 1505c0132f60SStefan Roese /* USB3 Device UTMI MUX */ 1506c0132f60SStefan Roese mask |= UTMI_USB_CFG_DEVICE_MUX_MASK; 1507c0132f60SStefan Roese data |= utmi_index << UTMI_USB_CFG_DEVICE_MUX_OFFSET; 1508c0132f60SStefan Roese reg_set(usb_cfg_addr, data, mask); 1509c0132f60SStefan Roese } 1510c0132f60SStefan Roese 1511c0132f60SStefan Roese /* Set Test suspendm mode */ 1512c0132f60SStefan Roese mask = UTMI_CTRL_STATUS0_SUSPENDM_MASK; 1513c0132f60SStefan Roese data = 0x1 << UTMI_CTRL_STATUS0_SUSPENDM_OFFSET; 1514c0132f60SStefan Roese /* Enable Test UTMI select */ 1515c0132f60SStefan Roese mask |= UTMI_CTRL_STATUS0_TEST_SEL_MASK; 1516c0132f60SStefan Roese data |= 0x1 << UTMI_CTRL_STATUS0_TEST_SEL_OFFSET; 1517c0132f60SStefan Roese reg_set(utmi_base_addr + UTMI_CTRL_STATUS0_REG, data, mask); 1518c0132f60SStefan Roese 1519c0132f60SStefan Roese /* Wait for UTMI power down */ 1520c0132f60SStefan Roese mdelay(1); 1521c0132f60SStefan Roese 1522c0132f60SStefan Roese debug_exit(); 1523c0132f60SStefan Roese return; 1524c0132f60SStefan Roese } 1525c0132f60SStefan Roese 1526c0132f60SStefan Roese static void comphy_utmi_phy_config(u32 utmi_index, void __iomem *utmi_base_addr, 1527c0132f60SStefan Roese void __iomem *usb_cfg_addr, 1528c0132f60SStefan Roese void __iomem *utmi_cfg_addr, 1529c0132f60SStefan Roese u32 utmi_phy_port) 1530c0132f60SStefan Roese { 1531c0132f60SStefan Roese u32 mask, data; 1532c0132f60SStefan Roese 1533c0132f60SStefan Roese debug_exit(); 1534c0132f60SStefan Roese debug("stage: Configure UTMI PHY %d registers\n", utmi_index); 1535c0132f60SStefan Roese /* Reference Clock Divider Select */ 1536c0132f60SStefan Roese mask = UTMI_PLL_CTRL_REFDIV_MASK; 1537c0132f60SStefan Roese data = 0x5 << UTMI_PLL_CTRL_REFDIV_OFFSET; 1538c0132f60SStefan Roese /* Feedback Clock Divider Select - 90 for 25Mhz*/ 1539c0132f60SStefan Roese mask |= UTMI_PLL_CTRL_FBDIV_MASK; 1540c0132f60SStefan Roese data |= 0x60 << UTMI_PLL_CTRL_FBDIV_OFFSET; 1541c0132f60SStefan Roese /* Select LPFR - 0x0 for 25Mhz/5=5Mhz*/ 1542c0132f60SStefan Roese mask |= UTMI_PLL_CTRL_SEL_LPFR_MASK; 1543c0132f60SStefan Roese data |= 0x0 << UTMI_PLL_CTRL_SEL_LPFR_OFFSET; 1544c0132f60SStefan Roese reg_set(utmi_base_addr + UTMI_PLL_CTRL_REG, data, mask); 1545c0132f60SStefan Roese 1546c0132f60SStefan Roese /* Impedance Calibration Threshold Setting */ 1547c0132f60SStefan Roese reg_set(utmi_base_addr + UTMI_CALIB_CTRL_REG, 1548c0132f60SStefan Roese 0x6 << UTMI_CALIB_CTRL_IMPCAL_VTH_OFFSET, 1549c0132f60SStefan Roese UTMI_CALIB_CTRL_IMPCAL_VTH_MASK); 1550c0132f60SStefan Roese 1551c0132f60SStefan Roese /* Set LS TX driver strength coarse control */ 1552c0132f60SStefan Roese mask = UTMI_TX_CH_CTRL_DRV_EN_LS_MASK; 1553c0132f60SStefan Roese data = 0x3 << UTMI_TX_CH_CTRL_DRV_EN_LS_OFFSET; 1554c0132f60SStefan Roese /* Set LS TX driver fine adjustment */ 1555c0132f60SStefan Roese mask |= UTMI_TX_CH_CTRL_IMP_SEL_LS_MASK; 1556c0132f60SStefan Roese data |= 0x3 << UTMI_TX_CH_CTRL_IMP_SEL_LS_OFFSET; 1557c0132f60SStefan Roese reg_set(utmi_base_addr + UTMI_TX_CH_CTRL_REG, data, mask); 1558c0132f60SStefan Roese 1559c0132f60SStefan Roese /* Enable SQ */ 1560c0132f60SStefan Roese mask = UTMI_RX_CH_CTRL0_SQ_DET_MASK; 1561c0132f60SStefan Roese data = 0x0 << UTMI_RX_CH_CTRL0_SQ_DET_OFFSET; 1562c0132f60SStefan Roese /* Enable analog squelch detect */ 1563c0132f60SStefan Roese mask |= UTMI_RX_CH_CTRL0_SQ_ANA_DTC_MASK; 1564c0132f60SStefan Roese data |= 0x1 << UTMI_RX_CH_CTRL0_SQ_ANA_DTC_OFFSET; 1565c0132f60SStefan Roese reg_set(utmi_base_addr + UTMI_RX_CH_CTRL0_REG, data, mask); 1566c0132f60SStefan Roese 1567c0132f60SStefan Roese /* Set External squelch calibration number */ 1568c0132f60SStefan Roese mask = UTMI_RX_CH_CTRL1_SQ_AMP_CAL_MASK; 1569c0132f60SStefan Roese data = 0x1 << UTMI_RX_CH_CTRL1_SQ_AMP_CAL_OFFSET; 1570c0132f60SStefan Roese /* Enable the External squelch calibration */ 1571c0132f60SStefan Roese mask |= UTMI_RX_CH_CTRL1_SQ_AMP_CAL_EN_MASK; 1572c0132f60SStefan Roese data |= 0x1 << UTMI_RX_CH_CTRL1_SQ_AMP_CAL_EN_OFFSET; 1573c0132f60SStefan Roese reg_set(utmi_base_addr + UTMI_RX_CH_CTRL1_REG, data, mask); 1574c0132f60SStefan Roese 1575c0132f60SStefan Roese /* Set Control VDAT Reference Voltage - 0.325V */ 1576c0132f60SStefan Roese mask = UTMI_CHGDTC_CTRL_VDAT_MASK; 1577c0132f60SStefan Roese data = 0x1 << UTMI_CHGDTC_CTRL_VDAT_OFFSET; 1578c0132f60SStefan Roese /* Set Control VSRC Reference Voltage - 0.6V */ 1579c0132f60SStefan Roese mask |= UTMI_CHGDTC_CTRL_VSRC_MASK; 1580c0132f60SStefan Roese data |= 0x1 << UTMI_CHGDTC_CTRL_VSRC_OFFSET; 1581c0132f60SStefan Roese reg_set(utmi_base_addr + UTMI_CHGDTC_CTRL_REG, data, mask); 1582c0132f60SStefan Roese 1583c0132f60SStefan Roese debug_exit(); 1584c0132f60SStefan Roese return; 1585c0132f60SStefan Roese } 1586c0132f60SStefan Roese 1587c0132f60SStefan Roese static int comphy_utmi_power_up(u32 utmi_index, void __iomem *utmi_base_addr, 1588c0132f60SStefan Roese void __iomem *usb_cfg_addr, 1589c0132f60SStefan Roese void __iomem *utmi_cfg_addr, u32 utmi_phy_port) 1590c0132f60SStefan Roese { 1591c0132f60SStefan Roese u32 data, mask, ret = 1; 1592c0132f60SStefan Roese void __iomem *addr; 1593c0132f60SStefan Roese 1594c0132f60SStefan Roese debug_enter(); 1595c0132f60SStefan Roese debug("stage: UTMI %d - Power up transceiver(Power up Phy), and exit SuspendDM\n", 1596c0132f60SStefan Roese utmi_index); 1597c0132f60SStefan Roese /* Power UP UTMI PHY */ 1598c0132f60SStefan Roese reg_set(utmi_cfg_addr, 0x1 << UTMI_PHY_CFG_PU_OFFSET, 1599c0132f60SStefan Roese UTMI_PHY_CFG_PU_MASK); 1600c0132f60SStefan Roese /* Disable Test UTMI select */ 1601c0132f60SStefan Roese reg_set(utmi_base_addr + UTMI_CTRL_STATUS0_REG, 1602c0132f60SStefan Roese 0x0 << UTMI_CTRL_STATUS0_TEST_SEL_OFFSET, 1603c0132f60SStefan Roese UTMI_CTRL_STATUS0_TEST_SEL_MASK); 1604c0132f60SStefan Roese 1605c0132f60SStefan Roese debug("stage: Polling for PLL and impedance calibration done, and PLL ready done\n"); 1606c0132f60SStefan Roese addr = utmi_base_addr + UTMI_CALIB_CTRL_REG; 1607c0132f60SStefan Roese data = UTMI_CALIB_CTRL_IMPCAL_DONE_MASK; 1608c0132f60SStefan Roese mask = data; 1609c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 100); 1610c0132f60SStefan Roese if (data != 0) { 1611c0132f60SStefan Roese error("Impedance calibration is not done\n"); 1612c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", addr, data); 1613c0132f60SStefan Roese ret = 0; 1614c0132f60SStefan Roese } 1615c0132f60SStefan Roese 1616c0132f60SStefan Roese data = UTMI_CALIB_CTRL_PLLCAL_DONE_MASK; 1617c0132f60SStefan Roese mask = data; 1618c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 100); 1619c0132f60SStefan Roese if (data != 0) { 1620c0132f60SStefan Roese error("PLL calibration is not done\n"); 1621c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", addr, data); 1622c0132f60SStefan Roese ret = 0; 1623c0132f60SStefan Roese } 1624c0132f60SStefan Roese 1625c0132f60SStefan Roese addr = utmi_base_addr + UTMI_PLL_CTRL_REG; 1626c0132f60SStefan Roese data = UTMI_PLL_CTRL_PLL_RDY_MASK; 1627c0132f60SStefan Roese mask = data; 1628c0132f60SStefan Roese data = polling_with_timeout(addr, data, mask, 100); 1629c0132f60SStefan Roese if (data != 0) { 1630c0132f60SStefan Roese error("PLL is not ready\n"); 1631c0132f60SStefan Roese debug("Read from reg = %p - value = 0x%x\n", addr, data); 1632c0132f60SStefan Roese ret = 0; 1633c0132f60SStefan Roese } 1634c0132f60SStefan Roese 1635c0132f60SStefan Roese if (ret) 1636c0132f60SStefan Roese debug("Passed\n"); 1637c0132f60SStefan Roese else 1638c0132f60SStefan Roese debug("\n"); 1639c0132f60SStefan Roese 1640c0132f60SStefan Roese debug_exit(); 1641c0132f60SStefan Roese return ret; 1642c0132f60SStefan Roese } 1643c0132f60SStefan Roese 1644c0132f60SStefan Roese /* 1645c0132f60SStefan Roese * comphy_utmi_phy_init initialize the UTMI PHY 1646c0132f60SStefan Roese * the init split in 3 parts: 1647c0132f60SStefan Roese * 1. Power down transceiver and PLL 1648c0132f60SStefan Roese * 2. UTMI PHY configure 1649c0132f60SStefan Roese * 3. Powe up transceiver and PLL 1650c0132f60SStefan Roese * Note: - Power down/up should be once for both UTMI PHYs 1651c0132f60SStefan Roese * - comphy_dedicated_phys_init call this function if at least there is 1652c0132f60SStefan Roese * one UTMI PHY exists in FDT blob. access to cp110_utmi_data[0] is 1653c0132f60SStefan Roese * legal 1654c0132f60SStefan Roese */ 1655c0132f60SStefan Roese static void comphy_utmi_phy_init(u32 utmi_phy_count, 1656c0132f60SStefan Roese struct utmi_phy_data *cp110_utmi_data) 1657c0132f60SStefan Roese { 1658c0132f60SStefan Roese u32 i; 1659c0132f60SStefan Roese 1660c0132f60SStefan Roese debug_enter(); 1661c0132f60SStefan Roese /* UTMI Power down */ 1662c0132f60SStefan Roese for (i = 0; i < utmi_phy_count; i++) { 1663c0132f60SStefan Roese comphy_utmi_power_down(i, cp110_utmi_data[i].utmi_base_addr, 1664c0132f60SStefan Roese cp110_utmi_data[i].usb_cfg_addr, 1665c0132f60SStefan Roese cp110_utmi_data[i].utmi_cfg_addr, 1666c0132f60SStefan Roese cp110_utmi_data[i].utmi_phy_port); 1667c0132f60SStefan Roese } 1668c0132f60SStefan Roese /* PLL Power down */ 1669c0132f60SStefan Roese debug("stage: UTMI PHY power down PLL\n"); 1670c0132f60SStefan Roese for (i = 0; i < utmi_phy_count; i++) { 1671c0132f60SStefan Roese reg_set(cp110_utmi_data[i].usb_cfg_addr, 1672c0132f60SStefan Roese 0x0 << UTMI_USB_CFG_PLL_OFFSET, UTMI_USB_CFG_PLL_MASK); 1673c0132f60SStefan Roese } 1674c0132f60SStefan Roese /* UTMI configure */ 1675c0132f60SStefan Roese for (i = 0; i < utmi_phy_count; i++) { 1676c0132f60SStefan Roese comphy_utmi_phy_config(i, cp110_utmi_data[i].utmi_base_addr, 1677c0132f60SStefan Roese cp110_utmi_data[i].usb_cfg_addr, 1678c0132f60SStefan Roese cp110_utmi_data[i].utmi_cfg_addr, 1679c0132f60SStefan Roese cp110_utmi_data[i].utmi_phy_port); 1680c0132f60SStefan Roese } 1681c0132f60SStefan Roese /* UTMI Power up */ 1682c0132f60SStefan Roese for (i = 0; i < utmi_phy_count; i++) { 1683c0132f60SStefan Roese if (!comphy_utmi_power_up(i, cp110_utmi_data[i].utmi_base_addr, 1684c0132f60SStefan Roese cp110_utmi_data[i].usb_cfg_addr, 1685c0132f60SStefan Roese cp110_utmi_data[i].utmi_cfg_addr, 1686c0132f60SStefan Roese cp110_utmi_data[i].utmi_phy_port)) { 1687c0132f60SStefan Roese error("Failed to initialize UTMI PHY %d\n", i); 1688c0132f60SStefan Roese continue; 1689c0132f60SStefan Roese } 1690c0132f60SStefan Roese printf("UTMI PHY %d initialized to ", i); 1691e89acc4bSStefan Roese if (cp110_utmi_data[i].utmi_phy_port == 1692e89acc4bSStefan Roese UTMI_PHY_TO_USB3_DEVICE0) 1693c0132f60SStefan Roese printf("USB Device\n"); 1694c0132f60SStefan Roese else 1695c0132f60SStefan Roese printf("USB Host%d\n", 1696c0132f60SStefan Roese cp110_utmi_data[i].utmi_phy_port); 1697c0132f60SStefan Roese } 1698c0132f60SStefan Roese /* PLL Power up */ 1699c0132f60SStefan Roese debug("stage: UTMI PHY power up PLL\n"); 1700c0132f60SStefan Roese for (i = 0; i < utmi_phy_count; i++) { 1701c0132f60SStefan Roese reg_set(cp110_utmi_data[i].usb_cfg_addr, 1702c0132f60SStefan Roese 0x1 << UTMI_USB_CFG_PLL_OFFSET, UTMI_USB_CFG_PLL_MASK); 1703c0132f60SStefan Roese } 1704c0132f60SStefan Roese 1705c0132f60SStefan Roese debug_exit(); 1706c0132f60SStefan Roese return; 1707c0132f60SStefan Roese } 1708c0132f60SStefan Roese 1709c0132f60SStefan Roese /* 1710c0132f60SStefan Roese * comphy_dedicated_phys_init initialize the dedicated PHYs 1711c0132f60SStefan Roese * - not muxed SerDes lanes e.g. UTMI PHY 1712c0132f60SStefan Roese */ 1713c0132f60SStefan Roese void comphy_dedicated_phys_init(void) 1714c0132f60SStefan Roese { 1715c0132f60SStefan Roese struct utmi_phy_data cp110_utmi_data[MAX_UTMI_PHY_COUNT]; 1716c0132f60SStefan Roese int node; 1717c0132f60SStefan Roese int i; 1718c0132f60SStefan Roese 1719c0132f60SStefan Roese debug_enter(); 1720c0132f60SStefan Roese debug("Initialize USB UTMI PHYs\n"); 1721c0132f60SStefan Roese 1722c0132f60SStefan Roese /* Find the UTMI phy node in device tree and go over them */ 1723c0132f60SStefan Roese node = fdt_node_offset_by_compatible(gd->fdt_blob, -1, 1724c0132f60SStefan Roese "marvell,mvebu-utmi-2.6.0"); 1725c0132f60SStefan Roese 1726c0132f60SStefan Roese i = 0; 1727c0132f60SStefan Roese while (node > 0) { 1728c0132f60SStefan Roese /* get base address of UTMI phy */ 1729c0132f60SStefan Roese cp110_utmi_data[i].utmi_base_addr = 1730c0132f60SStefan Roese (void __iomem *)fdtdec_get_addr_size_auto_noparent( 1731c0132f60SStefan Roese gd->fdt_blob, node, "reg", 0, NULL, true); 1732c0132f60SStefan Roese if (cp110_utmi_data[i].utmi_base_addr == NULL) { 1733c0132f60SStefan Roese error("UTMI PHY base address is invalid\n"); 1734c0132f60SStefan Roese i++; 1735c0132f60SStefan Roese continue; 1736c0132f60SStefan Roese } 1737c0132f60SStefan Roese 1738c0132f60SStefan Roese /* get usb config address */ 1739c0132f60SStefan Roese cp110_utmi_data[i].usb_cfg_addr = 1740c0132f60SStefan Roese (void __iomem *)fdtdec_get_addr_size_auto_noparent( 1741c0132f60SStefan Roese gd->fdt_blob, node, "reg", 1, NULL, true); 1742c0132f60SStefan Roese if (cp110_utmi_data[i].usb_cfg_addr == NULL) { 1743c0132f60SStefan Roese error("UTMI PHY base address is invalid\n"); 1744c0132f60SStefan Roese i++; 1745c0132f60SStefan Roese continue; 1746c0132f60SStefan Roese } 1747c0132f60SStefan Roese 1748c0132f60SStefan Roese /* get UTMI config address */ 1749c0132f60SStefan Roese cp110_utmi_data[i].utmi_cfg_addr = 1750c0132f60SStefan Roese (void __iomem *)fdtdec_get_addr_size_auto_noparent( 1751c0132f60SStefan Roese gd->fdt_blob, node, "reg", 2, NULL, true); 1752c0132f60SStefan Roese if (cp110_utmi_data[i].utmi_cfg_addr == NULL) { 1753c0132f60SStefan Roese error("UTMI PHY base address is invalid\n"); 1754c0132f60SStefan Roese i++; 1755c0132f60SStefan Roese continue; 1756c0132f60SStefan Roese } 1757c0132f60SStefan Roese 1758c0132f60SStefan Roese /* 1759c0132f60SStefan Roese * get the port number (to check if the utmi connected to 1760c0132f60SStefan Roese * host/device) 1761c0132f60SStefan Roese */ 1762c0132f60SStefan Roese cp110_utmi_data[i].utmi_phy_port = fdtdec_get_int( 1763c0132f60SStefan Roese gd->fdt_blob, node, "utmi-port", UTMI_PHY_INVALID); 1764c0132f60SStefan Roese if (cp110_utmi_data[i].utmi_phy_port == UTMI_PHY_INVALID) { 1765c0132f60SStefan Roese error("UTMI PHY port type is invalid\n"); 1766c0132f60SStefan Roese i++; 1767c0132f60SStefan Roese continue; 1768c0132f60SStefan Roese } 1769c0132f60SStefan Roese 1770c0132f60SStefan Roese node = fdt_node_offset_by_compatible( 1771c0132f60SStefan Roese gd->fdt_blob, node, "marvell,mvebu-utmi-2.6.0"); 1772c0132f60SStefan Roese i++; 1773c0132f60SStefan Roese } 1774c0132f60SStefan Roese 1775c0132f60SStefan Roese if (i > 0) 1776c0132f60SStefan Roese comphy_utmi_phy_init(i, cp110_utmi_data); 1777c0132f60SStefan Roese 1778c0132f60SStefan Roese debug_exit(); 1779c0132f60SStefan Roese } 1780c0132f60SStefan Roese 1781c0132f60SStefan Roese static void comphy_mux_cp110_init(struct chip_serdes_phy_config *ptr_chip_cfg, 1782c0132f60SStefan Roese struct comphy_map *serdes_map) 1783c0132f60SStefan Roese { 1784c0132f60SStefan Roese void __iomem *comphy_base_addr; 1785c0132f60SStefan Roese struct comphy_map comphy_map_pipe_data[MAX_LANE_OPTIONS]; 1786c0132f60SStefan Roese struct comphy_map comphy_map_phy_data[MAX_LANE_OPTIONS]; 1787c0132f60SStefan Roese u32 lane, comphy_max_count; 1788c0132f60SStefan Roese 1789c0132f60SStefan Roese comphy_max_count = ptr_chip_cfg->comphy_lanes_count; 1790c0132f60SStefan Roese comphy_base_addr = ptr_chip_cfg->comphy_base_addr; 1791c0132f60SStefan Roese 1792c0132f60SStefan Roese /* 1793c0132f60SStefan Roese * Copy the SerDes map configuration for PIPE map and PHY map 1794c0132f60SStefan Roese * the comphy_mux_init modify the type of the lane if the type 1795c0132f60SStefan Roese * is not valid because we have 2 selectores run the 1796c0132f60SStefan Roese * comphy_mux_init twice and after that update the original 1797c0132f60SStefan Roese * serdes_map 1798c0132f60SStefan Roese */ 1799c0132f60SStefan Roese for (lane = 0; lane < comphy_max_count; lane++) { 1800c0132f60SStefan Roese comphy_map_pipe_data[lane].type = serdes_map[lane].type; 1801c0132f60SStefan Roese comphy_map_pipe_data[lane].speed = serdes_map[lane].speed; 1802c0132f60SStefan Roese comphy_map_phy_data[lane].type = serdes_map[lane].type; 1803c0132f60SStefan Roese comphy_map_phy_data[lane].speed = serdes_map[lane].speed; 1804c0132f60SStefan Roese } 1805c0132f60SStefan Roese ptr_chip_cfg->mux_data = cp110_comphy_phy_mux_data; 1806c0132f60SStefan Roese comphy_mux_init(ptr_chip_cfg, comphy_map_phy_data, 1807c0132f60SStefan Roese comphy_base_addr + COMMON_SELECTOR_PHY_OFFSET); 1808c0132f60SStefan Roese 1809c0132f60SStefan Roese ptr_chip_cfg->mux_data = cp110_comphy_pipe_mux_data; 1810c0132f60SStefan Roese comphy_mux_init(ptr_chip_cfg, comphy_map_pipe_data, 1811c0132f60SStefan Roese comphy_base_addr + COMMON_SELECTOR_PIPE_OFFSET); 1812c0132f60SStefan Roese /* Fix the type after check the PHY and PIPE configuration */ 1813c0132f60SStefan Roese for (lane = 0; lane < comphy_max_count; lane++) { 1814c0132f60SStefan Roese if ((comphy_map_pipe_data[lane].type == PHY_TYPE_UNCONNECTED) && 1815c0132f60SStefan Roese (comphy_map_phy_data[lane].type == PHY_TYPE_UNCONNECTED)) 1816c0132f60SStefan Roese serdes_map[lane].type = PHY_TYPE_UNCONNECTED; 1817c0132f60SStefan Roese } 1818c0132f60SStefan Roese } 1819c0132f60SStefan Roese 1820c0132f60SStefan Roese int comphy_cp110_init(struct chip_serdes_phy_config *ptr_chip_cfg, 1821c0132f60SStefan Roese struct comphy_map *serdes_map) 1822c0132f60SStefan Roese { 1823c0132f60SStefan Roese struct comphy_map *ptr_comphy_map; 1824c0132f60SStefan Roese void __iomem *comphy_base_addr, *hpipe_base_addr; 1825c0132f60SStefan Roese u32 comphy_max_count, lane, ret = 0; 1826c0132f60SStefan Roese u32 pcie_width = 0; 1827c0132f60SStefan Roese 1828c0132f60SStefan Roese debug_enter(); 1829c0132f60SStefan Roese 1830c0132f60SStefan Roese comphy_max_count = ptr_chip_cfg->comphy_lanes_count; 1831c0132f60SStefan Roese comphy_base_addr = ptr_chip_cfg->comphy_base_addr; 1832c0132f60SStefan Roese hpipe_base_addr = ptr_chip_cfg->hpipe3_base_addr; 1833c0132f60SStefan Roese 1834c0132f60SStefan Roese /* Config Comphy mux configuration */ 1835c0132f60SStefan Roese comphy_mux_cp110_init(ptr_chip_cfg, serdes_map); 1836c0132f60SStefan Roese 1837c0132f60SStefan Roese /* Check if the first 4 lanes configured as By-4 */ 1838c0132f60SStefan Roese for (lane = 0, ptr_comphy_map = serdes_map; lane < 4; 1839c0132f60SStefan Roese lane++, ptr_comphy_map++) { 1840c0132f60SStefan Roese if (ptr_comphy_map->type != PHY_TYPE_PEX0) 1841c0132f60SStefan Roese break; 1842c0132f60SStefan Roese pcie_width++; 1843c0132f60SStefan Roese } 1844c0132f60SStefan Roese 1845c0132f60SStefan Roese for (lane = 0, ptr_comphy_map = serdes_map; lane < comphy_max_count; 1846c0132f60SStefan Roese lane++, ptr_comphy_map++) { 1847c0132f60SStefan Roese debug("Initialize serdes number %d\n", lane); 1848c0132f60SStefan Roese debug("Serdes type = 0x%x\n", ptr_comphy_map->type); 1849c0132f60SStefan Roese if (lane == 4) { 1850c0132f60SStefan Roese /* 1851c0132f60SStefan Roese * PCIe lanes above the first 4 lanes, can be only 1852c0132f60SStefan Roese * by1 1853c0132f60SStefan Roese */ 1854c0132f60SStefan Roese pcie_width = 1; 1855c0132f60SStefan Roese } 1856c0132f60SStefan Roese switch (ptr_comphy_map->type) { 1857c0132f60SStefan Roese case PHY_TYPE_UNCONNECTED: 18586ecc0b1cSStefan Roese case PHY_TYPE_IGNORE: 1859c0132f60SStefan Roese continue; 1860c0132f60SStefan Roese break; 1861c0132f60SStefan Roese case PHY_TYPE_PEX0: 1862c0132f60SStefan Roese case PHY_TYPE_PEX1: 1863c0132f60SStefan Roese case PHY_TYPE_PEX2: 1864c0132f60SStefan Roese case PHY_TYPE_PEX3: 1865c0132f60SStefan Roese ret = comphy_pcie_power_up( 1866c0132f60SStefan Roese lane, pcie_width, ptr_comphy_map->clk_src, 18677dda98e0SStefan Roese serdes_map->end_point, 1868c0132f60SStefan Roese hpipe_base_addr, comphy_base_addr); 1869c0132f60SStefan Roese break; 1870c0132f60SStefan Roese case PHY_TYPE_SATA0: 1871c0132f60SStefan Roese case PHY_TYPE_SATA1: 1872c0132f60SStefan Roese case PHY_TYPE_SATA2: 1873c0132f60SStefan Roese case PHY_TYPE_SATA3: 1874c0132f60SStefan Roese ret = comphy_sata_power_up( 1875c0132f60SStefan Roese lane, hpipe_base_addr, comphy_base_addr, 1876c0132f60SStefan Roese ptr_chip_cfg->comphy_index); 1877c0132f60SStefan Roese break; 1878c0132f60SStefan Roese case PHY_TYPE_USB3_HOST0: 1879c0132f60SStefan Roese case PHY_TYPE_USB3_HOST1: 1880c0132f60SStefan Roese case PHY_TYPE_USB3_DEVICE: 1881c0132f60SStefan Roese ret = comphy_usb3_power_up(lane, hpipe_base_addr, 1882c0132f60SStefan Roese comphy_base_addr); 1883c0132f60SStefan Roese break; 1884c0132f60SStefan Roese case PHY_TYPE_SGMII0: 1885c0132f60SStefan Roese case PHY_TYPE_SGMII1: 1886c0132f60SStefan Roese case PHY_TYPE_SGMII2: 1887c0132f60SStefan Roese case PHY_TYPE_SGMII3: 1888c0132f60SStefan Roese if (ptr_comphy_map->speed == PHY_SPEED_INVALID) { 1889c0132f60SStefan Roese debug("Warning: SGMII PHY speed in lane %d is invalid, set PHY speed to 1.25G\n", 1890c0132f60SStefan Roese lane); 1891c0132f60SStefan Roese ptr_comphy_map->speed = PHY_SPEED_1_25G; 1892c0132f60SStefan Roese } 1893c0132f60SStefan Roese ret = comphy_sgmii_power_up( 1894c0132f60SStefan Roese lane, ptr_comphy_map->speed, hpipe_base_addr, 1895c0132f60SStefan Roese comphy_base_addr); 1896c0132f60SStefan Roese break; 1897cb686454SStefan Roese case PHY_TYPE_SFI: 1898cb686454SStefan Roese ret = comphy_sfi_power_up(lane, hpipe_base_addr, 1899*b617a0d7SIgal Liberman comphy_base_addr, 1900*b617a0d7SIgal Liberman ptr_comphy_map->speed); 1901c0132f60SStefan Roese break; 1902c0132f60SStefan Roese case PHY_TYPE_RXAUI0: 1903c0132f60SStefan Roese case PHY_TYPE_RXAUI1: 1904c0132f60SStefan Roese ret = comphy_rxauii_power_up(lane, hpipe_base_addr, 1905c0132f60SStefan Roese comphy_base_addr); 1906c0132f60SStefan Roese break; 1907c0132f60SStefan Roese default: 1908c0132f60SStefan Roese debug("Unknown SerDes type, skip initialize SerDes %d\n", 1909c0132f60SStefan Roese lane); 1910c0132f60SStefan Roese break; 1911c0132f60SStefan Roese } 1912c0132f60SStefan Roese if (ret == 0) { 1913c0132f60SStefan Roese /* 1914d37f020eSStefan Roese * If interface wans't initialized, set the lane to 1915c0132f60SStefan Roese * PHY_TYPE_UNCONNECTED state. 1916c0132f60SStefan Roese */ 1917c0132f60SStefan Roese ptr_comphy_map->type = PHY_TYPE_UNCONNECTED; 1918c0132f60SStefan Roese error("PLL is not locked - Failed to initialize lane %d\n", 1919c0132f60SStefan Roese lane); 1920c0132f60SStefan Roese } 1921c0132f60SStefan Roese } 1922c0132f60SStefan Roese 1923c0132f60SStefan Roese debug_exit(); 1924c0132f60SStefan Roese return 0; 1925c0132f60SStefan Roese } 1926